# Lab 2 Tiffany-Ellen Vo January 19, 2020

Section C: Tues/Thurs 1:30PM-3:45PM

## **Description:**

The purpose of this lab is to learn how to use hierarchies in designs by using modules, how to use a Verilog testbench, and also how to simulate a design with the Vivado Simulator. This lab also introduces students to the 7-segment display and how to implement that.

## **Methods:**

The first part was figuring out the syntax and understanding how to implement hierarchies. I followed the article on how to do this part, which helped a lot. Afterward, three full adders were combined in the top-level module.

Going into the 7-segment display part, the first step was to create a truth table for the different displays. This part was a bit hard in understanding the different pin numbers used, and how to do the truth table. Once that was created, the sum of products operation was used for each display, in hex, in order to create the numbers on the board. These equations were then coded in the 7 segment converter module. Afterward, the 7 segment converter was added to the top-level module.

The next part was to download the Verilog testbench and add more tests for eleven through fifteen. Once that was done and I read through the basic commands on how to control the simulator, I ran the simulation for the testbench, and also displayed the four wires connecting the adder created to the 7-segment converter, without making them pins of the top-level module. After looking through the simulation, I implemented my design, configured the FPGA and demonstrated the design to a TA.

## **Results:**

#### **Lab Questions:**

The longest path for any input to any output in the 3-bit adder is going through either a or b into any adder; if you go through the not gate, the number of gates the input goes through before reaching an output is 6. For the longest path for any input to any output for an n-bit adder, the formula found is  $2^n - 2$ .

For documenting which pins of the FPGA used and how they were connected to the switches and 7-segment display was found in the constraint file. For the 7 segment display: ports ca (pin W7), cb (pin W6) cc (pin U8), cd (pin V8), ce (pin U5), cf (pin V5), cg (pin U7), dp (pin V7), an0 (pin U2), an1 (pin U4), an2 (pin V4), an3 (pin W4) were used. For the switches, sw0 (pin V17), sw1 (pin V16), sw2 (pin W16), sw3 (pin W17), sw4 (pin W15), sw5 (pin V15), sw6 (pin W14) were used.

For calculating the number of possible input values, that would be  $2^7$  because of the input values being 7-bit vectors for the adder. This equals 128 possible input values. In the testbench for the simulation, 16 hex values were tested. This means the percentage of the possible input values that were tested is 12.5%.

### **Conclusion:**

During this lab, I learned about how to use the simulator. This is especially helpful for debugging and testing to see if the outputs will be what is expected before taking the time to generate a bitstream. It was also interesting to learn about how to create hierarchies in vivado, since it makes modules seem more organized to me. I also learned about how a 7 segment display works, which is a more detailed learning experience than something similar in CSE 12, which I also found interesting.

Some mistakes I have made during the lab was assuming that the equations that we were supposed to find for the 7 segment display were one giant equation instead of separate equations for a through f. I also had trouble understanding how to add onto the test bench.

Another issue I had encountered was that after archiving my lab, I tried to open the same zipped file on my laptop to work on the lab report. However, my lab testbench file was lost. However, I did make a testbench, and also had help from the TA, Thomas, of section C about how to add more tests for numbers eleven through fifteen. I included a screenshot of the lab 2 test module in the appendices, specifically the part for testing.

## **Appendices:**

#### **Print out of all modules:**

The module of the three full adders:

### The Module of one of the full adders:

## The Module for the seven-segment display:

## The top-level module with the adders and 7 segment display:

## **Top-level schematic:**



## Lab 2 testbench:



## **Waveform viewer simulation results:**



Notebook pages:



