

## STD12NF06L-1

# N-channel 60 V, 0.07 Ω typ.,12 A, STripFET™ II Power MOSFET in an IPAK package

Datasheet - production data



Figure 1. Internal schematic diagram



#### **Features**

| Order code   | V <sub>DS</sub> | R <sub>DS(on)</sub><br>max. | I <sub>D</sub> |
|--------------|-----------------|-----------------------------|----------------|
| STD12NF06L-1 | 60 V            | 0.09 Ω                      | 12 A           |

- · Exceptional dv/dt capability
- Low gate charge

#### **Applications**

• Switching applications

#### **Description**

This Power MOSFET has been developed using STMicroelectronics' unique STripFET™ process, which is specifically designed to minimize input capacitance and gate charge. This renders the device suitable for use as primary switch in advanced high-efficiency isolated DC-DC converters for telecom and computer applications, and applications with low gate charge driving requirements.

**Table 1. Device summary** 

| Order code   | Marking  | Package | Packaging |
|--------------|----------|---------|-----------|
| STD12NF06L-1 | D12NF06L | IPAK    | Tube      |

Contents STD12NF06L-1

# **Contents**

| 1 | Electrical ratings                      | 3    |
|---|-----------------------------------------|------|
| 2 | Electrical characteristics              | 4    |
|   | 2.1 Electrical characteristics (curves) | 6    |
| 3 | Test circuit                            | 8    |
| 4 | Package mechanical data                 | 9    |
| 5 | Revision history                        | . 13 |



STD12NF06L-1 Electrical ratings

# 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                         | Parameter                                             | Value      | Unit |
|--------------------------------|-------------------------------------------------------|------------|------|
| $V_{DS}$                       | Drain-source voltage                                  | 60         | V    |
| V <sub>GS</sub>                | Gate-source voltage                                   | ± 16       | V    |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 25 °C  | 12         | Α    |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 100 °C | 8.5        | Α    |
| I <sub>DM</sub> <sup>(1)</sup> | Drain current (pulsed)                                | 48         | Α    |
| P <sub>TOT</sub>               | Total dissipation at T <sub>C</sub> = 25 °C           | 30         | W    |
|                                | Derating factor                                       | 0.2        | W/°C |
| dv/dt <sup>(2)</sup>           | Peak diode recovery voltage slope                     | 15         | V/ns |
| E <sub>AS</sub> <sup>(3)</sup> | Single pulse avalanche energy                         | 100        | mJ   |
| T <sub>stg</sub>               | Storage temperature                                   | -55 to 175 | °C   |
| TJ                             | Max. operating junction temperature                   | -55 to 175 |      |

<sup>1.</sup> Pulse width limited by safe operating area

Table 3. Thermal data

| Symbol                | Parameter                                | Value | Unit |
|-----------------------|------------------------------------------|-------|------|
| R <sub>thj-case</sub> | Thermal resistance junction-case max.    | 5     | °C/W |
| R <sub>thj-amb</sub>  | Thermal resistance junction-ambient max. | 100   | °C/W |

 $<sup>2. \</sup>quad I_{SD} \leq 12 \ A, \ di/dt \leq 200 \ A/\mu s, \ V_{DS} \leq 40 \ V, \ T_J \leq T_{JMAX}$ 

<sup>3.</sup> Starting  $T_J = 25$  °C,  $I_D = 6$  A,  $V_{DD} = 30$  V

Electrical characteristics STD12NF06L-1

# 2 Electrical characteristics

(T<sub>CASE</sub> = 25 °C unless otherwise specified)

Table 4. On/off states

| Symbol               | Parameter                                  | Test conditions                                       | Min. | Тур. | Max. | Unit |
|----------------------|--------------------------------------------|-------------------------------------------------------|------|------|------|------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage             | $V_{GS} = 0$ , $I_D = 250 \mu A$ ,                    | 60   |      |      | V    |
|                      | Zoro goto voltago drain                    | $V_{GS} = 0, V_{DS} = 60$                             |      |      | 1    | μA   |
| I <sub>DSS</sub>     | Zero gate voltage drain current            | $V_{GS} = 0, V_{DS} = 60$<br>$T_{C} = 125  ^{\circ}C$ |      |      | 10   | μΑ   |
| I <sub>GSS</sub>     | Gate body leakage current                  | $V_{DS} = 0$ $V_{GS} = \pm 16 \text{ V}$              |      |      | ±100 | nA   |
| V <sub>GS(th)</sub>  | Gate threshold voltage                     | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                  | 1    |      | 2    | V    |
| Static drain-source  | $V_{GS} = 10 \text{ V}, I_D = 6 \text{ A}$ |                                                       | 0.07 | 0.09 | Ω    |      |
| R <sub>DS(on)</sub>  | on-resistance                              | $V_{GS} = 5 \text{ V}, I_D = 6 \text{ A}$             |      | 0.08 | 0.10 | Ω    |

#### Table 5. Dynamic

| Symbol           | Parameter                    | Test conditions                               | Min. | Тур. | Max. | Unit |
|------------------|------------------------------|-----------------------------------------------|------|------|------|------|
| C <sub>iss</sub> | Input capacitance            |                                               |      | 350  |      | pF   |
| C <sub>oss</sub> | Output capacitance           | $V_{DS} = 25 \text{ V, f} = 1 \text{ MHz,}$   |      | 75   |      | pF   |
| C <sub>rss</sub> | Reverse transfer capacitance | $V_{GS} = 0$                                  |      | 30   |      | pF   |
| $Q_g$            | Total gate charge            | V <sub>DD</sub> = 48 V, I <sub>D</sub> = 12 A |      | 7.5  | 10   | nC   |
| Q <sub>gs</sub>  | Gate-source charge           | $V_{GS} = 5 V$                                |      | 2.5  |      | nC   |
| Q <sub>gd</sub>  | Gate-drain charge            | (see Figure 14)                               |      | 3.0  |      | nC   |

#### Table 6. Switching times

| Symbol              | Parameter           | Test conditions                                                                           | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|-------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>  | Turn-on delay time  |                                                                                           |      | 10   |      | ns   |
| t <sub>r</sub>      | Rise time           | $V_{DD} = 30 \text{ V}, I_D = 6 \text{ A},$<br>$R_G = 4.7 \Omega, V_{GS} = 4.5 \text{ V}$ |      | 35   |      | ns   |
| t <sub>d(off)</sub> | Turn-off delay time | $R_G = 4.7 \Omega$ , $V_{GS} = 4.3 V$<br>(see Figure 13)                                  |      | 20   |      | ns   |
| t <sub>f</sub>      | Fall time           | ,                                                                                         |      | 13   |      | ns   |



Table 7. Source-drain diode

| Symbol                          | Parameter                     | Test conditions                                                      | Min. | Тур. | Max. | Unit |
|---------------------------------|-------------------------------|----------------------------------------------------------------------|------|------|------|------|
| I <sub>SD</sub>                 | Source-drain current          |                                                                      |      |      | 12   | Α    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) |                                                                      |      |      | 48   | Α    |
| V <sub>SD</sub> <sup>(2)</sup>  | Forward on voltage            | I <sub>SD</sub> = 12 A, V <sub>GS</sub> = 0                          |      |      | 1.5  | ٧    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 12 A,                                              |      | 50   |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | di/dt = 100 A/μs,<br>V <sub>DD</sub> = 16 V, T <sub>J</sub> = 150 °C |      | 65   |      | nC   |
| I <sub>RRM</sub>                | Reverse recovery current      | (see <i>Figure 15</i> )                                              |      | 2.5  |      | Α    |

<sup>1.</sup> Pulse width limited by safe operating area.

<sup>2.</sup> Pulsed: pulse duration = 300  $\mu$ s, duty cycle 1.5%.

Electrical characteristics STD12NF06L-1

## 2.1 Electrical characteristics (curves)











Figure 8. Gate charge vs. gate-source voltage



Figure 9. Capacitance variations



Figure 10. Normalized gate threshold voltage vs. temperature



Figure 11. Normalized on-resistance vs. temperature



Figure 12. Source-drain diode forward characteristics

VSD(V)

GC91990

GC91990



Test circuit STD12NF06L-1

### 3 Test circuit











# 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.



Table 8. IPAK (TO-251) type A mechanical data

| DIM |      | mm.   |      |
|-----|------|-------|------|
| DIM | min. | typ.  | max. |
| Α   | 2.20 |       | 2.40 |
| A1  | 0.90 |       | 1.10 |
| b   | 0.64 |       | 0.90 |
| b2  |      |       | 0.95 |
| b4  | 5.20 |       | 5.40 |
| B5  |      | 0.30  |      |
| С   | 0.45 |       | 0.60 |
| c2  | 0.48 |       | 0.60 |
| D   | 6.00 |       | 6.20 |
| E   | 6.40 |       | 6.60 |
| е   |      | 2.28  |      |
| e1  | 4.40 |       | 4.60 |
| Н   |      | 16.10 |      |
| L   | 9.00 |       | 9.40 |
| L1  | 0.80 |       | 1.20 |
| L2  |      | 0.80  | 1.00 |
| V1  |      | 10°   |      |



Figure 20. IPAK (TO-251) type C drawing

Table 9. IPAK (TO-251) type C mechanical data

| Dim  |       | mm    |       |
|------|-------|-------|-------|
| Dim. | min.  | typ.  | max.  |
| А    | 2.20  | 2.30  | 2.35  |
| A1   | 0.90  | 1.00  | 1.10  |
| b    | 0.66  |       | 0.79  |
| b2   |       |       | 0.90  |
| b4   | 5.23  | 5.33  | 5.43  |
| С    | 0.46  |       | 0.59  |
| c2   | 0.46  |       | 0.59  |
| D    | 6.00  | 6.10  | 6.20  |
| D1   | 5.20  | 5.37  | 5.55  |
| E    | 6.50  | 6.60  | 6.70  |
| E1   | 4.60  | 4.78  | 4.95  |
| е    | 2.20  | 2.25  | 2.30  |
| e1   | 4.40  | 4.50  | 4.60  |
| Н    | 16.18 | 16.48 | 16.78 |
| L    | 9.00  | 9.30  | 9.60  |
| L1   | 0.80  | 1.00  | 1.20  |
| L2   | 0.90  | 1.08  | 1.25  |
| θ1   | 3°    | 5°    | 7°    |
| θ2   | 1°    | 3°    | 5°    |

STD12NF06L-1 Revision history

# 5 Revision history

Table 10. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                        |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 03-Jul-2014 | 1        | Initial release.The part number STD12NF06L-1 previously included in datasheet with docID8179.                                                                                                                                                                                                                  |
| 15-Oct-2014 | 2        | Updated Section 4: Package mechanical data.                                                                                                                                                                                                                                                                    |
| 14-Nov-2014 | 3        | Updated title in cover page and <i>Table 4: On/off states</i> .  Updated <i>Figure 2: Safe operating area</i> , <i>Figure 3: Thermal impedance</i> , <i>Figure 10: Normalized gate threshold voltage vs. temperature</i> and <i>Figure 11: Normalized on-resistance vs. temperature</i> .  Minor text changes. |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2014 STMicroelectronics - All rights reserved

