# HLS Streaming\_free\_running\_k2k

### Outline

- Streaming\_free\_running\_k2k
  - Memory Read
  - Increment
  - Memory Write
  - Vitis\_analyzer
- Streaming\_k2k\_mm
  - Read/Write Stream
  - Vitis\_analyzer

Streaming\_free\_running\_k2k

# Streaming\_free\_running\_k2k Memory Read

```
int main(int argc, char** argv) {
   if (argc != 2) {
       std::cout << "Usage: " << argv[0] << " <XCLBIN File>" << std::endl;</pre>
       return EXIT_FAILURE;
   std::string binaryFile = argv[1];
   size_t data_size = 1024 * 1024;
   cl_int err;
   cl::CommandQueue q;
   cl::Context context;
   cl::Kernel krnl_mem_read, krnl_mem_write;
   char* xcl_mode = getenv("XCL_EMULATION_MODE");
   if (xcl_mode != nullptr) {
       data_size = 1024;
```

### Streaming\_free\_running\_k2k Increment

```
size_t vector_size_bytes = sizeof(int) * data_size;
std::vector<int, aligned_allocator<int> > source_input(data_size);
std::vector<int, aligned_allocator<int> > source_hw_results(data_size);
std::vector<int, aligned_allocator<int> > source_sw_results(data_size);

for (size_t i = 0; i < data_size; i++) {
    source_input[i] = i;
    source_sw_results[i] = i + 1;
}

std::vector<cl::Device> devices = xcl::get_xil_devices();
```

### Streaming\_free\_running\_k2k Increment

```
extern "C" {
void increment(hls::stream<ap_axiu<32, 0, 0, 0> >& input, hls::stream<ap_axiu<32, 0, 0, 0> >& output) {
#pragma HLS interface ap_ctrl_none port = return

increment:
    while (1) {
        ap_axiu<32, 0, 0, 0> v = input.read();
        v.data = v.data + 1;
        output.write(v);
        if (v.last) {
            break;
        }
    }
}
```

# Streaming\_free\_running\_k2k Memory Write

```
if (!valid_device) {
    std::cout << "Failed to program any device found, exit!\n";</pre>
    exit(EXIT_FAILURE);
std::cout << "Creating Buffers..." << std::endl;</pre>
OCL_CHECK(err, cl::Buffer buffer_input(context,
                                       CL MEM USE HOST PTR,
                                        vector_size_bytes, source_input.data(), &err));
OCL_CHECK(err, cl::Buffer buffer_output(context,
                                        CL MEM USE HOST PTR,
                                         vector size bytes, source hw_results.data(), &err));
int size = data_size;
OCL_CHECK(err, err = krnl_mem_read.setArg(0, buffer_input));
OCL CHECK(err, err = krnl_mem_read.setArg(2, size));
OCL_CHECK(err, err = krnl_mem_write.setArg(1, buffer_output));
OCL_CHECK(err, err = krnl_mem_write.setArg(2, size));
std::cout << "Copying data..." << std::endl;</pre>
OCL_CHECK(err, err = q.enqueueMigrateMemObjects({buffer_input}, 0));
OCL_CHECK(err, err = q.finish());
```

# Streaming\_free\_running\_k2k Memory Write

```
std::cout << "Launching Kernel..." << std::endl;</pre>
OCL_CHECK(err, err = q.enqueueTask(krnl_mem_read));
OCL CHECK(err, err = q.enqueueTask(krnl_mem_write));
OCL_CHECK(err, err = q.finish());
std::cout << "Getting Results..." << std::endl;</pre>
OCL_CHECK(err, err = q.enqueueMigrateMemObjects({buffer_output}, CL_MIGRATE_MEM_OBJECT_HOST));
OCL_CHECK(err, err = q.finish());
bool match = true;
for (size_t i = 0; i < data_size; i++) {
    if (source_hw_results[i] != source_sw_results[i]) {
        std::cout << "Error: Result mismatch" << std::endl;</pre>
        std::cout << "i = " << i << " CPU result = " << source_sw_results[i]</pre>
                   << " Device result = " << source hw results[i] << std::endl;</pre>
        match = false;
        break;
std::cout << "TEST " << (match ? "PASSED" : "FAILED") << std::endl;</pre>
return (match ? EXIT_SUCCESS : EXIT_FAILURE);
```





| T Kernel Route Utilization |        |          |         |      |      |      |  |  |  |
|----------------------------|--------|----------|---------|------|------|------|--|--|--|
| <b>₹</b>   <b>♦</b>   %    |        |          |         |      |      |      |  |  |  |
| Name                       | LUT    | LUTAsMem | REG     | BRAM | URAM | DSP  |  |  |  |
| Platform                   | 101076 | 8631     | 125165  | 178  | 0    | 4    |  |  |  |
| ∨ User Budget              | 768940 | 393385   | 1618195 | 1166 | 640  | 5936 |  |  |  |
| Used Resources             | 2322   | 627      | 3045    | 0    | 0    | 0    |  |  |  |
| Unused Resources           | 766618 | 392758   | 1615150 | 1166 | 640  | 5936 |  |  |  |
| v increment (1)            | 59     | 0        | 140     | 0    | 0    | 0    |  |  |  |
| increment_1                | 59     | 0        | 140     | 0    | 0    | 0    |  |  |  |
| v mem_read(1)              | 1047   | 282      | 1339    | 0    | 0    | 0    |  |  |  |
| mem_read_1                 | 1047   | 282      | 1339    | 0    | 0    | 0    |  |  |  |
| ∨ mem_write (1)            | 1216   | 345      | 1566    | 0    | 0    | 0    |  |  |  |
| mem_write_1                | 1216   | 345      | 1566    | 0    | 0    | 0    |  |  |  |



Streaming\_free\_k2k\_mm

#### Streaming\_k2k\_mm Read/Write Stream

```
int reset(int* a, int* b, int* c, int* sw_results, int* hw_results, unsigned int size) {
    std::generate(a, a + size, std::rand);
    std::generate(b, b + size, std::rand);
    std::generate(c, c + size, std::rand);
    for (size_t i = 0; i < size; i++) {
        hw_results[i] = 0;
        sw_results[i] = (a[i] + b[i]) * c[i];
    }
    return 0;
}</pre>
```

```
bool verify(int* sw_results, int* hw_results, int size) {
   bool match = true;
   for (int i = 0; i < size; i++) {
        if (sw_results[i] != hw_results[i]) {
            match = false;
            break;
        }
    }
   std::cout << "TEST " << (match ? "PASSED" : "FAILED") << std::endl;
   return match;
}</pre>
```

### Streaming\_k2k\_mm Read/Write Stream

```
cl_int err;
cl::Device device;
cl::Context context;
cl::CommandQueue q;
cl::Program program;
cl::Kernel krnl_vadd;
cl::Kernel krnl_vmult;

auto binaryFile = argv[1];
auto devices = xcl::get_xil_devices();
auto fileBuf = xcl::read_binary_file(binaryFile);
cl::Program::Binaries bins{{fileBuf.data(), fileBuf.size()}};
bool valid_device = false;
for (unsigned int i = 0; i < devices.size(); i++) {
    device = devices[i];</pre>
```

### Streaming\_k2k\_mm Read/Write Stream

```
reset(h_a.data(), h_b.data(), h_c.data(), sw_results.data(), hw_results.data(), size);
unsigned int vector size bytes = size * sizeof(int);
OCL_CHECK(err, cl::Buffer buffer_in1(context, CL_MEM_USE_HOST_PTR | CL_MEM_READ_ONLY, vector_size_bytes, h_a.data(),
                                     &err));
OCL_CHECK(err, cl::Buffer buffer_in2(context, CL_MEM_USE_HOST_PTR | CL_MEM_READ_ONLY, vector_size_bytes, h_b.data(),
                                     &err));
OCL CHECK(err, cl::Buffer buffer in3(context, CL MEM USE HOST PTR | CL MEM READ ONLY, vector size bytes, h c.data(),
                                     &err));
OCL_CHECK(err, cl::Buffer buffer_output(context, CL_MEM_USE_HOST_PTR | CL_MEM_WRITE_ONLY, vector_size_bytes,
                                        hw results.data(), &err));
OCL CHECK(err, err = krnl vadd.setArg(0, buffer in1));
OCL_CHECK(err, err = krnl_vadd.setArg(1, buffer_in2));
OCL CHECK(err, err = krnl vadd.setArg(3, size));
OCL_CHECK(err, err = krnl_vmult.setArg(0, buffer_in3));
OCL CHECK(err, err = krnl vmult.setArg(2, buffer output));
OCL CHECK(err, err = krnl vmult.setArg(3, size));
OCL CHECK(err, err = q.enqueueMigrateMemObjects({buffer in1, buffer in2, buffer in3}, 0));
OCL_CHECK(err, err = q.enqueueTask(krnl_vadd));
OCL_CHECK(err, err = q.enqueueTask(krnl_vmult));
q.finish();
OCL_CHECK(err, err = q.enqueueMigrateMemObjects({buffer_output}, CL_MIGRATE_MEM_OBJECT_HOST));
q.finish();
bool match = verify(sw_results.data(), hw_results.data(), size);
return (match ? EXIT_SUCCESS : EXIT_FAILURE);
```







| STATUS                                                                                                                       |              |             |                                          |    |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------|--------------|-------------|------------------------------------------|----|--|--|--|
| Completed                                                                                                                    |              |             |                                          |    |  |  |  |
| <u>Log</u>                                                                                                                   |              |             |                                          |    |  |  |  |
| GUIDANCE 1 warning System Guidance                                                                                           |              |             |                                          |    |  |  |  |
| CLOCK FREQUENCIES Timing Summary                                                                                             |              |             |                                          |    |  |  |  |
|                                                                                                                              | Default      | Requested   | Achieved                                 |    |  |  |  |
| <b>M</b> PL 0 (scalable)                                                                                                     | 300.0 Mhz    | 300.0 Mhz   | 300.0 Mhz                                |    |  |  |  |
| <b>∭</b> PL 1 (scalable)                                                                                                     | 500.0 Mhz    | 500.0 Mhz   | 500.0 Mhz                                |    |  |  |  |
| <b>□</b> PL 2 (fixed)                                                                                                        | 50.0 Mhz     | N/A         | N/A                                      |    |  |  |  |
| <b>VERSION</b> Vitis V++ Compiler Release 2021.2. SW Build 3363252 on 2021-10-14-04:41:01                                    |              |             |                                          |    |  |  |  |
| STARTED March 24, 2                                                                                                          | 022 21:28:21 |             | COMPLETED March 24, 2022 21:55:43 ELAPSE | ΕD |  |  |  |
| PLATFORM xilinx u50 gen3x16 xdma 201920 3 Platform Diagram                                                                   |              |             |                                          |    |  |  |  |
| KERNELS System Diagram Device Map                                                                                            |              |             |                                          |    |  |  |  |
| / krnl_stream_vadd 1 compute unit Compile Summary                                                                            |              |             |                                          |    |  |  |  |
| <pre>// krnl_stream_vmult 1</pre>                                                                                            | compute unit | Compile Sum | <u>mmary</u>                             | ,  |  |  |  |
| // krnl_stream_vadd     1 compute unit     Compile Summary       // krnl_stream_vmult     1 compute unit     Compile Summary |              |             |                                          |    |  |  |  |