Frühlingssemester 2022 Roger Weber Klasse E2a

## Übung 3

## Musterlösung

## Aufgabe 3.1 Memory Map

Für eine Steuerung ist die Hardware zu entwickeln. Sie soll folgende Komponenten enthalten:

- 32-Bit CPU, 8-bit externer Datenbus
- 128 kByte Flash, byte-organisiert (SST39SF010A), ab Adresse 0
- 32 kByte SRAM, byte-organisiert (CY62256N), anschliessend an das Flash
- 8-Bit A/D-Wandler (AD9057), Adresse 0xC0000
- 8-Bit Digital Output (CY74FCT825T), Adresse 0xE0000
- ATF16V8C Adressdecoder

Aufgabe 3.1a): Erstellen Sie die Memory-Map.

|              |          | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | Α7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 |
|--------------|----------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| Digital      | 0x0E7FFF | 1   | 1   | 1   | 0   | 0   | 1   | 1   | 1   | 1   | 1   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| Output       |          |     |     |     |     |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |
| 1Byte        |          |     |     |     |     |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |
| (gespiegelt) | 0x0E0000 | 1   | 1   | 1   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| Reserve      |          |     |     |     |     |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |
| A/D-         | 0x0C7FFF | 1   | 1   | 0   | 0   | 0   | 1   | 1   | 1   | 1   | 1   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| Wandler      |          |     |     |     |     |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |
| 1Byte        |          |     |     |     |     |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |
| (gespiegelt) | 0x0C0000 | 1   | 1   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| Reserve      |          |     |     |     |     |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |
|              | 0x027FFF | 0   | 0   | 1   | 0   | 0   | 1   | 1   | 1   | 1   | 1   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| SRAM         |          |     |     |     |     |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |
| 32k * 1Byte  |          |     |     |     |     |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |
|              | 0x020000 | 0   | 0   | 1   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|              | 0x01FFFF | 0   | 0   | 0   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| Flash        |          |     |     |     |     |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |
| 128k * 1Byte |          |     |     |     |     |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |
|              | 0x000000 | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

Aufgabe 3.1b): Zeichnen Sie das Blockschaltbild mit allen Komponenten, inklusive Adressdecoder.



## Aufgabe 3.2 Analyse bestehender Microcontroller-Schaltpläne

Studieren Sie die Schaltpläne und Datenblätter zu den nachfolgenden Microcontroller-Boards (Dokumente auf Moodle):

- Si106X Development Kit (8-Bit CPU 8051)
- STM32L011K4 Nucleo-Board (32-Bit ARM Cortex-M0+)
- STMP157-OLinuXino-LIME2 von Olimex (ARM 2\*Cortex-A7 und 1\*Cortex-M4)

| schematic   | on-chip<br>memory                                                    | extern<br>memory         | on-chip<br>periphery                                                                               | baseboard<br>periphery                 |  |  |
|-------------|----------------------------------------------------------------------|--------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------|--|--|
| Si106X      | SRAM: 4 kB + 256 B<br>Flash: 64 kB                                   | RAM: none<br>Flash: none | 10-bit ADC,<br>11*GPIO, UART, SPI,<br>I <sup>2</sup> C, RTC,<br>4*counter/timer,<br>RF Transceiver | Display, Taster,<br>Schalter, LEDs     |  |  |
| STM32L011K4 | SRAM: 2 kB<br>Flash: 16 kB<br>EEPROM: 512 B                          | RAM: none<br>Flash: none | 12 bit ADC<br>1*UART, 1*USART<br>I <sup>2</sup> C, SPI<br>7 TIMERS                                 | Reset button<br>LEDs                   |  |  |
| STMP157     | STMP157 RAM: 708 kB<br>ROM: 128 kB<br>Cache: 32 kB L1 +<br>256 kB L2 |                          | I <sup>2</sup> C, SPI, UART,<br>Ethernet, SDMMC,<br>USB 2.0, CAN, GPIO,<br>ADC, DAC, Timer,<br>GPU | Reset button<br>LED<br>diverse Stecker |  |  |