





Institute for Hadronic Structure and Fundamental Symmetries School of Natural Sciences Technical University of Munich

# Development of FPGA frontend electronics of the scintillating fiber hodoscope of AMBER at CERN

# Tim Maehrholz

Bachelor's Thesis

Supervisor:

Prof. Dr.

Chair of

Second Examiner:

PD Dr.

January 2025

|  | Abstract |
|--|----------|

Here will be my abstract for thesis Thesis template from the ZNN, updated for Biblatex and Biber.

# Contents

| 1. | Int           | roduction                                              | 1  |
|----|---------------|--------------------------------------------------------|----|
| 2. | $\mathbf{Th}$ | eoretical concepts and overview of AMBER               | 3  |
|    | 2.1.          | Measurment of the charge radius of the proton (PRM)    | 3  |
|    |               | 2.1.1. Previous measurements of the proton radius      | 3  |
|    |               | 2.1.2. Elastic scattering of muons on protons          | 3  |
|    | 2.2.          | General setup for PRM at AMBER                         | 4  |
|    |               | 2.2.1. Detectors for PRM                               | 4  |
|    |               | 2.2.2. Scintillating fiber hodoscope(SFH)              | 7  |
|    | 2.3.          | Field Programmable Gate Arrays (FPGAs)                 | 8  |
| 3. | Fro           | entend electronic of the scintillating fiber hodoscope | 9  |
|    | 3.1.          | Overview of the frontend electronics                   | 9  |
|    |               | 3.1.1. Processing of the SFH signal                    | 10 |
|    |               | 3.1.2. The analog frontend electronics (FEE) PCB       | 10 |
|    |               | 3.1.3. The iFTDC                                       | 11 |
|    | 3.2.          | The Citiroc1A ASIC                                     | 11 |
|    |               | 3.2.1. Signal processing of the Citiroc1A              | 12 |
|    | 3.3.          | Configuration of the Citiroc1A                         | 13 |
|    |               | 3.3.1. The slow control register                       | 13 |
|    |               | 3.3.2. The probe register                              | 19 |
| 4. | De            | velopment of the FPGA firmware for CITIROC ASIC        | 21 |
| 5. | Res           | sults                                                  | 23 |

## Contents

| 6.           | . Discussion    |                       |      |    |      |  |  |  |       |  |  |  | <b>25</b> |
|--------------|-----------------|-----------------------|------|----|------|--|--|--|-------|--|--|--|-----------|
| 7.           | . Conclusion a  | nd O                  | utlo | ok |      |  |  |  |       |  |  |  | 27        |
|              | 7.1. Conclusion |                       |      |    | <br> |  |  |  |       |  |  |  | <br>27    |
|              | 7.2. Outlook .  |                       |      |    | <br> |  |  |  | <br>• |  |  |  | <br>27    |
| $\mathbf{A}$ | appendix A. C   | $\operatorname{code}$ |      |    |      |  |  |  |       |  |  |  | 29        |

## CHAPTER 1

#### Introduction

"Nature will reveal its secrets, but only if we ask the right questions." [Werner Heisenberg] Progress in particle physics has always been driven by the desire to understand the fundamental building blocks of our universe.

Our current best theory for the innnerworkings of our world, the standart model of particle physics shows us, that the matter we see around us is mostly made up of down and up qurks and electrons. Combinations of these quarks, held together by the strong nuclear force form the proton and neutron, the nuclei of the atoms that make up the matter of the everyday world. Eventhough the Proton was discovered over a hundred years ago by Ernest Rutherford[8], it is still not fully understood.

Since the proton, unlike the electron is a composite particle, it follows that it has an internal structure. The semantic meaning of size in the realm of particle physics is not as straight forward as in the macroscopic world. An answer to the question, what is the size of the proton can be given by looking at the charge distribution of the proton, which defines the charge radius of the proton.

The proton radius measurment at AMBER at CERN aims to reselve a discrepency between the charge radius of the proton as measured by the Lamb shift in muonic and ordinary hydrogen and the electron-proton scattering experiments, the so called proton radius puzzel.

To achieve this, the PRM experiment will measure the cross section of elastic scattering of muons on protons. The scintillating fiber hodoscope is a key component of the PRM experiment, as it provides crucial time measurements of the incoming and scattered mouns, needed for the measurement of the proton radius[1].

#### Chapter 1. Introduction

This thesis will focus on the development of the FPGA driven frontend electronics of the scintillating fiber hodoscope for the proton radius measurment at AMBER at CERN, especially on the development of the FPGA firmware required for the control of the Citiroc1A ASIC, a part of the readout and trigger electronic.

Theoretical concepts and overview of AMBER

#### 2.1. Measurment of the charge radius of the proton (PRM)

The proton is a baryon, a composite particle made up of one down quark and two up quarks. From this follows that the proton is not a point particle, but has an internal sturucture.

The internal structure can be discribed by the structure functions of the proton, the electric and magnetic form factors  $G_E$  and  $G_M$  [1].

## 2.1.1. Previous measurements of the proton radius

The charge radius of the proton has been massured several times before with different methods. The two premier methods are electron proton scattering experiments and the Lamb shift in muonic and ordinary hydrogen. The results of these measurements differ by five standard deviations as shown in Figure 2.1, this has given rise to the so called proton radius puzzle [1].

## 2.1.2. Elastic scattering of muons on protons

The AMBER PRM experiment at CERN aims to reslove the proton radius puzzle, by measuring the elastic scattering of muons on protons. The first order cross section, taking



Figure 2.1.: Previous measurements of the proton radius from electron proton scattering experiments and the Lamb shift in muonic and ordinary hydrogen, the measurements differ from each other by five standard deviations. [1]

into account only interactions where one virtual photon was exchanged, for the elastic scattering of muons on a proton target is [2]

$$\frac{d\sigma}{dQ^2} = \frac{\pi\alpha^2}{Q^4 m_p^2 p_\mu^2} \left[ \left( G_E^2 + \tau G_M^2 \right) \frac{4E_\mu^2 m_p^2 - Q^2 (s - m_\mu^2)}{1 + \tau} - G_M^2 \frac{2m_\mu^2 Q^2 - Q^4}{2} \right] \tag{2.1}$$

with  $Q^2 = -q^2$  the squared transferred four-momentum,  $\tau = Q^2/4m_p^2$ ,  $s = (p_\mu + p_p)^2$ ,  $G_E$  the electric form factor of the proton,  $G_M$  the magnetic form factor of the proton and  $\alpha$  the fine structure constant.

Through determining the form factor  $G_E$  for small  $Q^2$ , the charge radius of the Proton can be claculated with the following equation [2]

$$r_p^2 = -6 \frac{dG_E}{dQ^2} \bigg|_{Q^2 = 0} \tag{2.2}$$

## 2.2. General setup for PRM at AMBER.

#### 2.2.1. Detectors for PRM

To determine the magentic  $G_M$  and electric form  $G_E$  factors of the proton and thus the charge radius of the Proton, the experimental cross section of the elastic scattering of muons on protons has to be measured.

The general setup of the PRM experiment, with focus on the new detectors needed for the proton radius measurment, is shown in Figure 2.2.



Figure 2.2.: General setup of the Amber experiment with new detectors for PRM. [5]

The incoming muon beam with an energy of  $100 \,\text{GeV}[1]$  and an beam rate of  $2 \times 10^6[3]$  particles per second is scattered on a pressurized hydrogen gas target, located in the Time Projection Chamber (TPC), which also acts as the detector for the recoil path of

the scattered proton.

The reconstruction of the path of the muon is achieved through the usage of two detector types, combined into one unified tracking station (UTS) as shown in Figure 2.3.

Each UTS consists of three layers of pixilized silicon detectors (ALPIDEs), for precises positional measurments (spacial resolution of about 8 µm [6]) of the incoming and scattered muons, but lacking the time resolution(5 µs[6]) required for the PRM experiment. For this reason each UTS includes a scintillating fiber hodoscope (SFH),the detector of intrest for this thesis, which provides the time precision(300 ps[6]) for the measurment. Four of these unified tracking stations, two before and two after the active target, are placed in the beamline as shown in 2.2. The measurment of the momentum of the scattered moun is done by existing COMPASS detectors located after the, for the PRM newly included, detectors[1].



Figure 2.3.: Unified tracking station (UTS) with three layers of pixilized silicon detectors (ALPIDEs) and the scintillating fiber hodoscope (SFH). [5]

## 2.2.2. Scintillating fiber hodoscope(SFH)



Figure 2.4.: Scintillating fiber hodoscope (SFH) with some of the scintillating fibers of the four layers installed. The frontend electronics are not attached. [5]

The scintillating fiber hodoscope shown in Figure 2.4, the detector for which the FPGA driven frontend electronics are developed in this thesis, is used to measure the precise timing(300 ps[6]) of the incoming and scattered muons. Every SFH contains four layers of scintillating fibers, two in x and two in y direction. Each layer is made up of 192[6], 500  $\mu m$  thick[4] fibers, in total 768[6] fibers per SFH. When charged particels, muons in

this case, pass through a scintillating fiber they excite the scintillating material, which then emits photons. Both ends of every fiber are conected to a silicon photomultiplier (SiPM) which converts the photons into an electrical signal, that is then processed by the frontend electronics.

# 2.3. Field Programmable Gate Arrays (FPGAs)

hallo

# Frontend electronic of the scintillating fiber hodoscope

#### 3.1. Overview of the frontend electronics



Figure 3.1.: Sideview of the frontend electronics that will be attached on the sides of the SFH, the fiber holders will be attached to the fibers. The SiPM arrays transform the incoming photons into electric signals, that are then transferred to the frontend electronics by the PCB interposer.[5]

#### 3.1.1. Processing of the SFH signal

The frontend electronics of the scintillating fiber hodoscope process the signals from the scintillating fibers. They can be attached on all four sides of the SFH, as can be seen in Figure 2.4. The fibers are conected to the fiber holders on both ends as shown in Figure 3.1. There are in total 768[6] fibers per SFH. Since both ends produce an electric signal, a total of 1546 signals or 384 signals, for every attached electronics unit have to be processed.

The incoming photons are transformed into electric signals by the SiPM arrays. The SiPM signals are then transmitted to the analog frontend electronics (FEE) PCB by the interposer PCB also shown in Figure 3.1.[5]

#### 3.1.2. The analog frontend electronics (FEE) PCB



Figure 3.2.: The analog frontend electronics (FEE) PCB with the six Citiroc1A ASICs, on the left side the power supply is connected. The output of the Citiroc1A is transmitted to the iFTDC over three flex PCBs.[5]

The analog frontend electronics (FEE) PCB, shown in Figure 3.2, together with the iFTDC form the heart of the frontend electronics. The FEE PCB incorporates six Citiroc1A ASICs, which are designed to amplify and process the signals from the SiPM arrays. Each Citiroc1A ASIC handles 32 signals. The output of the Citiroc1A is then transmitted to the iFTDC over three flex PCBs. The power supply is connected to the

FEE PCB on the left side as shown in 3.2. Two Citirroc1A ASICs are each controlled by one Artix-7 FPGA located on the iFTDC.[7]

#### 3.1.3. The iFTDC



Figure 3.3.: The iFTDC with three Artix-7 FPGA, the three flex PCBs that connect the iFTDC with the FEE PCB and the power supply.[7]

The iFTDC, depicted in Figure 3.3 is a FPGA based time-to-digital converter. It consists of three Artix-7 FPGA, who each control two Citiroc1A ASICs. The FPGA handels the readout as well as the configuration of the Citiroc1A ASICs[7].

INSERT: here stil hast to be includes how ethernet works how ipbus works and how jtag is implemented ans stuff analong this line

#### 3.2. The Citiroc1A ASIC

The Citiroc1A ASIC is a frontend application-specific integrated circuit developed by Weeroc for the readout of SiPM detectors. It allows for the readout of 32 channels and is sensitive to  $\frac{1}{3}$  of a photoelectron.[9]

The Citiroc1A ASIC is controlled and readout by the Artix-7 FPGA on the iFTDC, each FPGA controlling two Citiroc1A ASICs.[7] The focus of this thesis is the development of

the FPGA firmware for the control of the Citiroc1A ASICs, but a provesional readout firmware for testing the configuration of the Citiroc1A will also be developed.

#### 3.2.1. Signal processing of the Citiroc1A



Figure 3.4.: General ASIC block scheme of the Citiroc1A. [9]

The general block scheme of the Citiroc1A is shown in Figure 3.4.

The Citiroc1A allows for the fine tuning of the SiPM bias voltage for each channel via the 8-bit input DAC.

The input signals are amplified with a variable high or low gain, configurable for every channel as depicted in Figure 3.5. The PRM experiment requires the maximal high gain of 62.[7]

The amplified signals are then shaped by either the slow (ssh) or fast shaper (fsh) as shown in Figure 3.4. The fast shaper is used for the PRM experiment, since it has a 15 ns peaking time, which is needed for the time precision of the SFH.

The ASIC has two discriminators, the charge discriminator and the time discriminator. In this thesis we will only look at the time discriminator, since it provides the time information. The time discriminator threshold is adjustable via a 10 bit dac for all channels and an additional 4 bit dac for every individual channel as shown in Figure 3.4 [9].



Figure 3.5.: High gain amplification of the Citiroc1A. The gain is adjustable from 0 to 1575 fF in 25 fF steps.[9]

#### 3.3. Configuration of the Citiroc1A



Figure 3.6.: BLABLABLUB[9]

The configuration of the Citiroc1A is achieved by the FPGA via the five signals shown in Figure 3.6. The SELECT signal allows the choice between configuring the slow control, for SELECT = 1 or the probe register, for SELECT = 0.[9]

## 3.3.1. The slow control register

The slow control register is used to set values for internal variables like the high gain for a channel or the time discriminator threshold. It also allowes for the FPGA to turn of spesific stages of the Citiroc1A, like the slow shaper or the time discriminator. The



Figure 3.7.: BLABLABLUB[9]

register is 1144 bits long, a full list of all the register that can be set is shown in table 3.1. The process of writing the bitstream into the slow control register by the FPGA is illustrated in Figure 3.7.

Table 3.1.: Configurable registers of the slow control register[5]

| Register                          | Bits  | Default | Position | Description                   |
|-----------------------------------|-------|---------|----------|-------------------------------|
| channel_thr_time ch_0             | 4     | 0       | 0        | Channel-dependent 4-bit       |
|                                   |       |         |          | threshold for time discrimi-  |
|                                   |       |         |          | nator.                        |
| See below for common 10-bit thres | hold. |         |          |                               |
| channel_thr_time ch_31            | 4     | 0       | -        | -                             |
| channel_thr_charge ch_0           | 4     | 0       | 128      | Channel-dependent 4-          |
|                                   |       |         |          | bit threshold for charge      |
|                                   |       |         |          | discriminator.                |
| See below for common 10-bit thres | hold. |         |          |                               |
| channel_thr_charge ch_31          | 4     | 0       | -        | -                             |
| discriminator_charge_en           | 1     | 0       | 256      | Enable charge discrimina-     |
|                                   |       |         |          | tor.                          |
| discriminator_charge_pp           | 1     | 0       | -        | Power pulse for charge dis-   |
|                                   |       |         |          | criminator.                   |
| discriminator_latched_output      | 1     | 0       | -        | 1: latched, 0: direct output. |

Bits Default Position Register Description Enable time discriminator. discriminator\_time\_en 1 1 1 1 Power pulse for time disdiscriminator\_time\_pp criminator. 4bit\_dac\_charge\_en 1 0 261 Enable 4-bit charge DAC. 4bit\_dac\_charge\_pp 1 0 Power pulse for 4-bit charge DAC. 4bit\_dac\_time\_en 1 1 Enable 4-bit time DAC. 1 4bit\_dac\_time\_pp 1 Power pulse for 4-bit time DAC.  $channel\_discriminator\_mask\ ch\_0$ 1 1 265 0: masked, 1: unmasked. channel\_discriminator\_mask 1 1  $ch_31$  $track\_and\_hold\_power$ 1 0 297 Enable high gain. high\_gain\_pp  $track\_and\_hold\_power$ 1 0 high\_gain\_en  $track\_and\_hold\_power$ 1 0 Power pulse for low gain. low\_gain\_pp track\_and\_hold\_power 1 Enable low gain. 0 low\_gain\_en track\_and\_hold\_power weak\_bias 1 0 1: weak bias (600kHz max), 0: high bias (5MHz max).  $peak_detector_power$ 1 0 302 Enable high gain for peak high\_gain\_pp detector.  $peak\_detector\_power$ 1 0 high\_gain\_en peak\_detector\_power low\_gain\_pp 1 0 Power pulse for low gain. 1 peak\_detector\_power low\_gain\_en 0 Enable low gain for peak deselect\_peak\_sensing high\_gain\_th 1 0 306 0: peak detector, 1: track and hold. select\_peak\_sensing low\_gain\_th 1 0 0: cell active, 1: bypass peak\_sensing\_cell\_bypass 1 0 peak sensing cell.

Chapter 3. Frontend electronic of the scintillating fiber hodoscope

| Register                         | Bits | Default | Position | Description                     |
|----------------------------------|------|---------|----------|---------------------------------|
| peak_sensing_external_trigger    | 1    | 0       | -        | 0: internal trigger, 1: exter-  |
|                                  |      |         |          | nal trigger.                    |
| shaper fast_shaper_follower_pp   | 1    | 0       | 310      | Power pulse for fast shaper     |
|                                  |      |         |          | follower.                       |
| shaper fast_shaper_en            | 1    | 1       | -        | Enable fast shaper.             |
| shaper fast_shaper_pp            | 1    | 1       | -        | Power pulse for fast shaper.    |
| shaper low_gain_slow_shaper_pp   | 1    | 0       | -        | Power pulse for low gain        |
|                                  |      |         |          | slow shaper.                    |
| shaper low_gain_slow_shaper_en   | 1    | 0       | -        | Enable low gain slow            |
|                                  |      |         |          | shaper.                         |
| shaper                           | 3    | 0       | -        | See the table above for val-    |
| low_gain_slow_shaper_time_const  |      |         |          | ues.                            |
| shaper high_gain_slow_shaper_pp  | 1    | 0       | -        | Power pulse for high gain       |
|                                  |      |         |          | slow shaper.                    |
| shaper high_gain_slow_shaper_en  | 1    | 0       | -        | Enable high gain slow           |
|                                  |      |         |          | shaper.                         |
| shaper                           | 3    | 0       | -        | See the table above for val-    |
| high_gain_slow_shaper_time_const |      |         |          | ues.                            |
| low_gain_weak_bias               | 1    | 0       | 323      | 0: normal bias, 1: weak         |
|                                  |      |         |          | bias.                           |
| high_gain_pp                     | 1    | 1       | =        | Power pulse for high gain       |
|                                  |      |         |          | preamp.                         |
| high_gain_en                     | 1    | 1       | ı        | Enable high gain preamp.        |
| low_gain_pp                      | 1    | 0       | =        | Power pulse for low gain        |
|                                  |      |         |          | preamp.                         |
| low_gain_en                      | 1    | 0       | ı        | Enable low gain preamp.         |
| fast_shaper_low_gain             | 1    | 0       | -        | 0: fast shaper on high gain.    |
| dac_en                           | 1    | 1       | 329      | Input DAC for bias correc-      |
|                                  |      |         |          | tion.                           |
| dac_ref                          | 1    | 1       | -        | Voltage ref: 1 = internal       |
|                                  |      |         |          | 4.5V, $0 = internal 2.5V$ , de- |
|                                  |      |         |          | pends on vdd_dac.               |
| ch_0                             | 8    | 255     | -        | $VSipm = V\_HV - V\_DAC$        |
|                                  |      |         |          | (check what makes sense         |
|                                  |      |         |          | here).                          |

Bits Default Position Register Description Enable channel 0 input  $ch_0en$ 1 1 DAC. ...  $ch_31$ 8 255 Same as ch\_0 for channel 31.  $ch_31_en$ 1 1 Enable channel 31 input DAC. 6 619 High gain preamp setting  $ch_0_hg$ 62 (see Table 3). 6 0 Low gain preamp setting.  $ch_0_lg$ ch\_0\_ctest\_hg 1 0 1: Connect injection capacitance for test signal.  $ch_0_ctest_lg$ 1 0 1: Connect low gain injection capacitance. 1 disables preamp for chanch\_0\_disable 1 0 nel 0. 1 1 999 Enable power pulse for temtemp\_pp perature monitoring. temp\_en 1 1 Enable temperature monitoring.  $band\_gap\_pp$ 1 1 Enable power pulse for band gap reference. band\_gap\_en Enable band gap reference. 1 1 charge\_dac\_en 1 0 1103 Enable charge threshold DAC. 1 0 Power pulse for charge charge\_dac\_pp threshold DAC. time\_dac\_en 1 1 threshold Enable time DAC. time\_dac\_pp 1 1 Power pulse for time threshold DAC.  $charge\_threshold$ 10 Charge threshold value. 0 10  $time\_threshold$ Time threshold value (e.g., 200 for 1 cell min, 250 for 2 cells).

Chapter 3. Frontend electronic of the scintillating fiber hodoscope  $\,$ 

| Register              | Bits | Default | Position | Description                             |
|-----------------------|------|---------|----------|-----------------------------------------|
| high_gain_en          | 1    | 1       | 1127     | Enable high gain for OTAQ.              |
| high_gain_pp          | 1    | 1       | -        | Power pulse for high gain               |
|                       |      |         |          | OTAQ.                                   |
| low_gain_en           | 1    | 0       | -        | Enable low gain for OTAQ.               |
| low_gain_pp           | 1    | 0       | -        | Power pulse for low gain                |
|                       |      |         |          | OTAQ.                                   |
| debug_probe_en        | 1    | 1       | _        | Enable debug probe.                     |
| debug_probe_pp        | 1    | 1       | -        | Power pulse for debug                   |
|                       |      |         |          | probe.                                  |
| output_buffer_bias    | 1    | 0       | 1133     | Output OTA buffer bias: 0               |
|                       |      |         |          | = auto bias, $1 =$ force on.            |
| val_event_receiver_en | 1    | 1       | -        | Enable validation event re-             |
|                       |      |         |          | ceiver.                                 |
| val_event_receiver_pp | 1    | 1       | _        | Power pulse for validation              |
|                       |      |         |          | event receiver.                         |
| raz_chn_en            | 1    | 1       | -        | Enable RAZ channel.                     |
| raz_chn_pp            | 1    | 1       | _        | Power pulse for RAZ chan-               |
|                       |      |         |          | nel.                                    |
| digital_output_en     | 1    | 1       | _        | Enable digital multiplexed              |
|                       |      |         |          | output.                                 |
| or32_output_en        | 1    | 1       | _        | Enable OR32 output.                     |
| or32_oc_output_en     | 1    | 1       | -        | Enable OR32 over-current                |
|                       |      |         |          | output.                                 |
| trigger_polarity      | 1    | 0       | -        | Trigger polarity: $0 = posi$            |
|                       |      |         |          | tive (rising edge), $1 = \text{nega}$ - |
|                       |      |         |          | tive (falling edge).                    |
| or32_t_oc_en          | 1    | 1       |          | Enable OR32 timeout over-               |
|                       |      |         |          | current.                                |
| 32_triggers_en        | 1    | 1       | 1144     | Enable 32 triggers.                     |

#### 3.3.2. The probe register



Figure 3.8.: BLABLABLUB[9]

The probe register is used for routing internal signals to several output pins for debugging purposes. It's functionality is ilustrated in Figure 3.8. The register consists of 256 bits and is written similarly to the slow control register, with the difference that the bits are directly written into the Citiroc1A without requiring a rising edge on load\_sc.

The internal signals for each channel that can be routed to the output pins are shown in table 3.2.

| Signal Source                                         | Description                                                                             | Output Pin         |
|-------------------------------------------------------|-----------------------------------------------------------------------------------------|--------------------|
| High and low gain preamplifier, slow and fast shapers | Outputs of preamplifiers and shapers                                                    | out_probe          |
| PeakSensing_modeb_LG PeakSensing_modeb_HG             | Internal peak-sensing signal for low gain<br>Internal peak-sensing signal for high gain | digital_probe<br>- |
| Output of input DAC                                   | DAC output voltage (5 V)                                                                | out_probe_dac_5_V  |

Table 3.2.: Internal signal routing to output pins for each channel.

Chapter 3. Frontend electronic of the scintillating fiber hodoscope

Only one signal source can be routed to one output pin at a time, without potentially causing a short circuit.

# Chapter 4

# Development of the FPGA firmware for CITIROC ASIC

Here i describe the development of the FPGA firmware for the CITIROC ASIC.

|                  |                                           | $\sim$ |
|------------------|-------------------------------------------|--------|
| CITT A           |                                           | h      |
| $( : H \Delta )$ | $\mathcal{P} + \mathcal{H} + \mathcal{H}$ | - 1    |
| $\mathbf{V}IIII$ |                                           | ٠,     |

Results

# CHAPTER 6

Discussion

Discussion

# CHAPTER 7

Conclusion and Outlook

#### 7.1. Conclusion

Conclusion

# 7.2. Outlook

Outlook

# APPENDIX A

Code

this *is* code

# List of Figures

| 2.1. | Previous measurements of the proton radius from electron proton scattering                |    |
|------|-------------------------------------------------------------------------------------------|----|
|      | experiments and the Lamb shift in muonic and ordinary hydrogen, the                       |    |
|      | measurements differ from each other by five standard deviations. $[1]$                    | 4  |
| 2.2. | General setup of the Amber experiment with new detectors for PRM. [5] .                   | 5  |
| 2.3. | Unified tracking station (UTS) with three layers of pixilized silicon detec-              |    |
|      | tors (ALPIDEs) and the scintillating fiber hodoscope (SFH). $[5]$                         | 6  |
| 2.4. | Scintillating fiber hodoscope (SFH) with some of the scintillating fibers of              |    |
|      | the four layres installed.<br>The frontend electronics are not attached.<br>[5]           | 7  |
| 3.1. | Sideview of the frontend electronics that will be attached on the sides                   |    |
|      | of the SFH, the fiber holders will be attached to the fibers. The SiPM                    |    |
|      | arrays transform the incoming photons into electric signals, that are then                |    |
|      | transferred to the frontend electronics by the PCB interposer.<br>[5] $\ \ldots \ \ldots$ | 9  |
| 3.2. | The analog frontend electronics (FEE) PCB with the six Citiroc1A ASICs,                   |    |
|      | on the left side the power supply is connected. The output of the Citiroc1A               |    |
|      | is transmitted to the iFTDC over three flex PCBs.<br>[5] $\ \ldots \ \ldots \ \ldots$     | 10 |
| 3.3. | The iFTDC with three Artix-7 FPGA, the three flex PCBs that connect                       |    |
|      | the iFTDC with the FEE PCB and the power supply.[7]                                       | 11 |
| 3.4. | General ASIC block scheme of the Citiroc1A. [9]                                           | 12 |
| 3.5. | High gain amplification of the Citiroc1A. The gain is adjustable from 0 to                |    |
|      | $1575\mathrm{fF}$ in $25\mathrm{fF}$ steps.[9]                                            | 13 |
| 3.6. | BLABLABLUB[9]                                                                             | 13 |
| 3.7. | BLABLABLUB[9]                                                                             | 14 |
| 3.8. | BLABLABLUB[9]                                                                             | 19 |
|      |                                                                                           |    |

## Bibliography

- [1] B Adams et al. COMPASS++/AMBER: Proposal for Measurements at the M2 beam line of the CERN SPS Phase-1: 2022-2024. Tech. rep. Geneva: CERN, 2019. URL: https://cds.cern.ch/record/2676885 (cit. on pp. 1, 3-6).
- [2] B. Adams et al. Letter of Intent: A New QCD facility at the M2 beam line of the CERN SPS (COMPASS++/AMBER). 2019. arXiv: 1808.00848 [hep-ex]. URL: https://arxiv.org/abs/1808.00848 (cit. on p. 4).
- [3] Maxim Alexeev et al. "Design and Testing of a new Tracking System for the Proton Charge Radius Measurement with the AMBER Experiment at CERN". In: *PoS* VERTEX2023 (2024), p. 049. DOI: 10.22323/1.448.0049 (cit. on p. 5).
- [4] The AMBER Collaboration. AMBER Status Report 2024. Tech. rep. Geneva: CERN, 2024. URL: https://cds.cern.ch/record/2907624 (cit. on p. 7).
- [5] Karl Eichhorn. Private Communication. Nov. 2024 (cit. on pp. 5–7, 9, 10, 14).
- [6] J M Friedrich and O Denisov. AMBER Status Report 2022. Tech. rep. Geneva: CERN, 2022. URL: https://cds.cern.ch/record/2810822 (cit. on pp. 6, 7, 10).
- [7] Igor Konorov. Private Communication. Oct. 2024 (cit. on pp. 11, 12).
- [8] Barrie M. Peake. "The discovery of the electron, proton, and neutron". In: *Journal of Chemical Education* 66.9 (1989), p. 738. DOI: 10.1021/ed066p738 (cit. on p. 1).
- [9] Weeroc. citiroc1a-datasheet-v2-53. Dec. 2019. URL: https://www.weeroc.com/~documents/products/citiroc-1a/citiroc1a-datasheet-v2-53/?layout=file (cit. on pp. 11-14, 19).

|                  | Acknowledgement |
|------------------|-----------------|
|                  |                 |
|                  |                 |
|                  |                 |
| I want to thank: |                 |
| Tutor .          |                 |
| Professor .      |                 |
|                  |                 |
|                  |                 |

| Eidesstattliche Erklärung |
|---------------------------|

Ich versichere hiermit an Eides statt, dass ich die von mir eingereichte Arbeit bzw. die von mir namentlich gekennzeichneten Teile selbständig verfasst und ausschließlich die angegebenen Hilfsmittel benutzt habe. Die Arbeit wurde bisher in gleicher oder ähnlicher Form in keiner anderen Prüfungsbehörde vorgelegt und auch noch nicht veröffentlicht.

Ort, Datum Unterschrift