## 1. Decoders and multiplexers

(9) 7 mplement a 1:4 dem ultiplexer with one data imput active ligh, two control imputs active-ligh and 4 data outputs active-leigh, using ANIS, OR and NOT gates

|                           | I                                                                                         | 3 election imputs                                                                                                                                               |    | Outputs |                                                               |    |    |                                               |
|---------------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---------|---------------------------------------------------------------|----|----|-----------------------------------------------|
|                           | 1                                                                                         | 5 A                                                                                                                                                             | So | 43      | 42                                                            | 41 | Чo | ← Truth table                                 |
| -                         | 1                                                                                         | 0                                                                                                                                                               | 0  | 0       | 0                                                             | 0  | 1  | , ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,       |
| -                         | 1                                                                                         | 0                                                                                                                                                               | 1  | 0       | 0                                                             | 1  | 0  |                                               |
| -                         | 1                                                                                         | 1                                                                                                                                                               | 0  | 0       | 1                                                             | 0  | 0  |                                               |
|                           | 1                                                                                         | 1                                                                                                                                                               | 1  | 1       | 0                                                             | 0  | 0  |                                               |
| NOT.<br>AND<br>goton      | 42<br>41<br>40                                                                            | $= S_{1} \cdot S_{0} \cdot \frac{1}{1}$ |    | 1       | 51 - 50 - 51                                                  | D- |    | <u></u>                                       |
| NOT<br>AND<br>OR<br>gater | 10 Y <sub>2</sub> = 5 <sub>1</sub> (S <sub>1</sub> +S <sub>0</sub> ').S <sub>0</sub> '. I |                                                                                                                                                                 |    |         | 5 <sub>0</sub> ) 5 <sub>1</sub> 5 <sub>1</sub> 5 <sub>0</sub> |    |    | - Ya - circuit<br>diagram<br>- Y <sub>1</sub> |

## 2. Expanding decoders and multiplexers

1) Expand the 2-to-4 decoder to obtain a 4-to-decoder

