

FmcAdc100M14b4ch\_b
Shortened Spec

Maciej Fimiarz

December 14, 2009

## **Abstract**

FmcAdc100M14b4ch\_b is a 4 channel 14 bit 100MS/s ADC board with internal/external triggering
in FMC (FPGA Mezzanine Card) standard

## 1. Project requirements

- Electrical and mechanical characteristics fit to FMC standard
- Sample rate up to 100MS/s
- Resolution 16bit
- 4 channels, DC coupled, fixed input impedance: high, or  $50\Omega$
- Trigger: internal, or external (logic levels)
- · Clock: internal
- Gain controlled by jumper setting: 100mV/screen, 1V/screen, 10V/screen
- Digitally controlled offset: +/- 5V for each gain range
- 25MHz analog bandwidth, antialiasing LC filter included

## 2. ADC's performance

- Integral nonlinearity: typ. +/-1 LSB, max. +/-3.75 LSB
- Differential nonlinearity: typ. +/- 0.3 LSB, max. +/-0.9 LSB
- SNR 73.4 @ 5MHz
- Offset +/- 3mV

Shown above parameters comes from LTC2174 application note. Its performance is common for many ADCs available in the market. Overall card performance will be worse because of the noise and the nonlinearity of the analog stage foregoing the ADC.

#### 3. General description

**FmcAdc100M14b4ch\_b** is a 4 channel 100MSPS 14 bit ADC card in FMC (FPGA Mezzanine Card) standard. Gain can be set by jumper setting in three steps: from 100mV/screen to 10V/screen. Offset correction is added in front of the ADC board, therefore voltage shift in the range of +/- 5V is possible for each gain range.

# 4. Analog inputs

ADC board has four DC coupled high impedance or  $50\Omega$  inputs (impedance is fixed, chosen by using proper resistor). Inputs are protected against overload (caused by static electricity or attaching too high voltage – in the range of +/- 48V). Gain can be set independently for each channel.

## 5. Trigger inputs

Trigger input are single ended, dedicated to work with TTL/CMOS output driving  $50\Omega$  transmission line with load. 1V threshold voltage allow card to work with both 5V and 3.3V logic.