# **TOSHIBA**

TC531000CP-12/15 TC531000CF-12/15

#### SILICON STACKED GATE CMOS

### 131,072 WORD x 8 BIT CMOS MASK ROM

### Description

The TC531000CP/CF is a 1,048,576 bit read only memory organized as 131,072 words by 8 bits. A low bit cost makes it suitable for use as program memory for microprocessors or for fixed data storage such as a character generator. The TC531000CP/CF uses CMOS technology and is suitable for low power applications where battery operation is required.

The TC531000CP/CF has a programmable chip enable input (CE/CE) for device selection. This ROM is available in two speed versions. The TC531000CP/CF-12 is the 120ns version while the TC531000CP/CF-15 is the 150ns version.

#### **Features**

| TC531000CP/CF            | -12   | -15   |  |
|--------------------------|-------|-------|--|
| Access Time (max.)       | 120ns | 150ns |  |
| Operating Current (max.) | 40mA  | 35mA  |  |
| Standby Current (max.)   | 20μΑ  | 20μΑ  |  |

- Single 5V power supply
- . Inputs and outputs TTL compatible
- · Three state outputs
- Fully static operation
- Programmable chip enable
- Package
  - TC531000CP : DIP28-P-600TC531000CF : SOP28-P-450

#### Pin Names

| A0 ~ A16        | Address Inputs             |
|-----------------|----------------------------|
| D0 ~ D7         | Data Outputs               |
| CE/CE           | Chip Enable Input          |
| V <sub>DD</sub> | Power Supply Voltage (+5V) |
| GND             | Ground                     |

#### Pin Connection (Top View)



#### **Block Diagram**



### **Operating Mode**

| MODE    | CE (CE) | A0 ~ 16 | OUTPUTS  | POWER     |
|---------|---------|---------|----------|-----------|
| Read    | L (H)   | Valid   | Data Out | Operating |
| Standby | H (L)   | *       | High-Z   | Standby   |

 $H = V_{IH}, L = V_{IL}, \star = V_{IH} \text{ or } V_{IL}$ 

#### **Maximum Ratings**

| SYMBOL                                 | ITEM                         | RATING                 | UNIT    |
|----------------------------------------|------------------------------|------------------------|---------|
| $V_{DD}$                               | Power Supply Voltage         | -0.5 ~ 7.0             |         |
| V <sub>IN</sub>                        | Input Voltage                | -0.5 ~ V <sub>DD</sub> | v       |
| V <sub>OUT</sub> Output Voltage        |                              | 0 ~ V <sub>DD</sub>    |         |
| PD                                     | Power Dissipation 1.0/0.6*   |                        | W       |
| T <sub>STRG</sub>                      | Storage Temperature          | -55 ~ 150              | ⊸°C     |
| T <sub>OPR</sub> Operating Temperature |                              | -40 ~ 70               |         |
| T <sub>SOLDER</sub>                    | Soldering Temperature • Time | 260 • 10               | °C • se |

<sup>\*</sup> SOP

### **DC Recommended Operating Conditions**

| SYMBOL          | PARAMETER            | MIN. | TYP. | MAX.                  | UNIT |
|-----------------|----------------------|------|------|-----------------------|------|
| V <sub>DD</sub> | Power Supply Voltage | 4.5  | 5.0  | 5.5                   |      |
| V <sub>IH</sub> | Input High Voltage   | 2.2  | _    | V <sub>DD</sub> + 0.3 | \ \  |
| V <sub>IL</sub> | Input Low Voltage    | -0.3 | -    | 0.8                   |      |

# DC Characteristics (Ta = -40 ~ 70°C, $V_{DD}$ = $5V\pm10\%$ )

| SYMBOL            | PARAMETER              | TEST CONDITION                                                |                            | MIN. | MAX. | UNIT       |
|-------------------|------------------------|---------------------------------------------------------------|----------------------------|------|------|------------|
| ILI               | Input Leakage Current  | $V_{IN} = 0 \sim V_{DD}$                                      |                            | _    | ±1.0 | μА         |
| l <sub>LO</sub>   | Output Leakage Current | CE = V <sub>IH</sub> , V <sub>OUT</sub> = 0 ~ V <sub>DD</sub> |                            |      | ±5.0 | μΛ         |
| loh               | Output High Current    | V <sub>OH</sub> = 2.4V<br>V <sub>OL</sub> = 0.4V              |                            | -1.0 | _    |            |
| loL               | Output Low Current     |                                                               |                            | 3.2  |      | mA         |
| I <sub>DDS1</sub> | Standby Current        | $CE = 0.8V(\overline{CE} = 2.2V)$                             |                            | -    | 2    |            |
| I <sub>DDS2</sub> | Standby Current        | CE = 0.2V (CE = V <sub>DD</sub> - 0.2V)                       |                            |      | 20   | μ <b>A</b> |
|                   |                        | $V_{IN} = V_{IH}/V_{IL}$                                      | t <sub>cycle</sub> = 120ns | -    | 50   |            |
| I <sub>DDO1</sub> | On analysis Outside    | "' "- "- "-                                                   | t <sub>cycle</sub> = 150ns | -    | 45   | mA         |
| _                 | Operating Current      | $V_{IN} = V_{DD} - 0.2V/0.2V$                                 | t <sub>cycle</sub> = 120ns | _    | 40   |            |
| DDO2              |                        | t <sub>cycle</sub> = 150ns                                    | -                          | 35   |      |            |

# AC Characteristics (Ta = -40 ~ 70°C, $V_{DD}$ = 5V $\pm$ 10%)

| SYMBOL           | DADAMETED               | -12  |      | -15  |      | UNIT |  |
|------------------|-------------------------|------|------|------|------|------|--|
|                  | PARAMETER               | MIN. | MAX. | MIN. | MAX. | וואט |  |
| t <sub>CYC</sub> | Cycle Time              | 120  | _    | 150  | _    |      |  |
| t <sub>ACC</sub> | Address Access Time     |      | 120  | _    | 150  | ns   |  |
| t <sub>CE</sub>  | Chip Enable Access Time | _    | 120  | _    | 150  |      |  |
| t <sub>CED</sub> | Output Disable Time     | -    | 50   | _    | 50   |      |  |
| t <sub>OH</sub>  | Output Hold Time        | 5    | _    | 5    |      |      |  |

#### **AC Test Conditions**

| Input Pulse Levels                         | 2.4V/0.6V                              |
|--------------------------------------------|----------------------------------------|
| Input Pulse Rise and Fall Times            | 5ns max.                               |
| Input Timing Measurement Reference Levels  | 2.2V/0.8V                              |
| Output Timing Measurement Reference Levels | 2.0V/0.8V                              |
| Output Load                                | 1 TTL Gate and C <sub>L</sub> = 100 pF |

### Capacitance\* (Ta = 25°C, f = 1MHz)

| SYMBOL           | PARAMETER          | TEST CONDITION        | MIN. | MAX. | UNIT |
|------------------|--------------------|-----------------------|------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | V <sub>IN</sub> = 0V  | -    | 10   | pF   |
| C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | -    | 10   | ρi   |

<sup>\*</sup>This parameter is periodically sampled and is not 100% tested.

# **Timing Waveforms**

