# 07-ffs

# My repository

My git - Tomáš Kříčka, 223283

Equations

$$q_{n+1}^D=d$$

$$q_{n+1}^{JK} = j\overline{q}_n + \overline{k}q_n$$

$$q_{n+1}^T = t\overline{q}_n + \overline{t}q_n$$

Thrut tables for D flip-flop, JK, T flip-flops

|   | clk | D | Qn | Q(n+1) | Comments  |
|---|-----|---|----|--------|-----------|
|   | 1   | 0 | 0  | 0      | No change |
|   | 1   | 0 | 1  | 0      | No change |
|   | 1   | 1 | 0  | 1      | q(n+1)    |
| • | 1   | 1 | 1  | 1      | q(n+1)    |

Thrut tables for JK flip-flop

| clk | J | K | Qn | Q(n+1) | Comments  |
|-----|---|---|----|--------|-----------|
| 1   | 0 | 0 | 0  | 0      | No change |
| 1   | 0 | 0 | 1  | 1      | No change |
| 1   | 0 | 1 | 0  | 0      | Reset     |
| 1   | 0 | 1 | 1  | 0      | Reset     |
| 1   | 1 | 0 | 0  | 1      | Set       |
| 1   | 1 | 0 | 1  | 1      | Set       |
| 1   | 1 | 1 | 0  | 1      | Toggle    |
| 1   | 1 | 1 | 1  | 0      | Toggle    |

# Thrut tables for T flip-flop

| clk | T | Qn | Q(n+1) | Comments  |
|-----|---|----|--------|-----------|
| 1   | 0 | 0  | 1      | No change |
| 1   | 0 | 1  | 0      | No change |
| 1   | 1 | 0  | 0      | Toggle    |
| 1   | 1 | 1  | 1      | Toggle    |

# 2. D-latch

VHDL code p\_d\_latch

### VHDL code tb\_d\_latch

```
port map(
       en => s_en,
       arst => s_arst,
           => s_d,
       q => s_q,
       q_bar => s_q_bar
);
p_reset_gen : process
begin
   s_arst <= '0';
   wait for 50 ns;
   -- Reset activated
   s_arst <= '1';
   wait for 10 ns;
   s_arst <= '0';
   wait for 62 ns;
   s_arst <= '1';
   wait for 50 ns;
   s_arst <= '0';
   wait for 49 ns;
   s_arst <= '1';
   wait;
end process p_reset_gen;
p_stimulus : process
begin
   report "Start simulation" severity note;
       s_en <= '0';
                <= '0';
        s d
       wait for 10 ns;
       s_d <= '1';
       wait for 10 ns;
       s_d <= '0';
       wait for 10 ns;
       s_d <= '1';
       wait for 10 ns;
       s_d <= '0';
       wait for 10 ns;
       s_d <= '1';
       wait for 10 ns;
        s_d <= '0';
```

```
wait for 10 ns;
   s_en <= '1';
   wait for 3ns;
    assert (s_q = '0' and s_q = '1');
   report "Ahojky je tu chyba" severity error;
   wait for 6 ns;
   s_d <= '1';
   wait for 7 ns;
   s_d <= '0';
   wait for 10 ns;
   s_d <= '1';
   wait for 10 ns;
   s_d <= '0';
   wait for 10 ns;
   s_d <= '1';
   wait for 10 ns;
   s d <= '0';
   wait for 10 ns;
   s_en <= '0';
   wait for 10 ns;
   s_d <= '1';
   wait for 10 ns;
   s_d <= '0';
   wait for 10 ns;
   s_d <= '1';
   wait for 10 ns;
   s d <= '0';
   wait for 10 ns;
   s_d <= '1';
   wait for 10 ns;
   s_d <= '0';
   wait for 10 ns;
   s_en <= '1';
   wait for 10 ns;
   s d <= '1';
   wait for 10 ns;
   s_d <= '0';
   wait for 10 ns;
   s d <= '1';
   wait for 10 ns;
   s_d <= '0';
   wait for 10 ns;
   s_d <= '1';
   wait for 10 ns;
   s d <= '0';
   wait for 10 ns;
report "End simulation" severity note;
```

```
wait;
    end process p_stimulus;
    p_asserts :process
    begin
        report "Asserts started" severity note;
        wait for 56 ns;
        assert(s_en = '0' \text{ and } s_arst = '1' \text{ and } s_d = '1' \text{ and } s_q = '0') \text{ report}
"Failed" severity error;
        wait for 18 ns;
        assert(s_en = '1' and s_arst = '0' and s_d = '0' and s_q = '0') report
"Failed" severity error;
        wait for 46 ns;
        assert(s_en = '1' and s_arst = '0' and s_d = '1' and s_q = '1') report
"Failed" severity error;
        wait for 3 ns;
        assert(s_en = '1' and s_arst = '1' and s_d = '1' and s_q = '0') report
"Failed" severity error;
        report "Asserts anded" severity note;
        wait;
    end process p_asserts;
end Behavioral;
```

#### Waverorms





# Flip-flops

VHDL code p\_d\_ff\_arst

#### VHDL code tb d\_ff\_arst

```
arst => s_arst,
        d \Rightarrow s_d
            => s_q,
        q_bar => s_q_bar
    );
p_arst : process
    begin
        s_arst <= '0';
       wait for 54 ns;
        -- Reset activated
        s_arst <= '1';
        wait for 12 ns;
        -- Reset deactivated
        s_arst <= '0';
       wait for 100 ns;
        s_arst <= '1';
        wait for 16 ns;
        s_arst <= '0';
        wait for 23 ns;
        s_arst <= '1';
        wait for 3 ns;
       wait;
end process p_arst;
p_clk_gen : process
   begin
       while now < 750 ns loop -- 75 periods of 100MHz clock
           s_clk <= '0';
            wait for c_clk / 2;
            s_clk <= '1';
            wait for c_clk / 2;
       end loop;
   wait;
end process p_clk_gen;
p_stimulus : process
    begin
        report "Stimulus started" severity note;
       wait for 12 ns;
        s_d <= '1';
        wait for 11 ns;
        s_d <= '0';
        wait for 10 ns;
        s_d <= '1';
        wait for 10 ns;
```

```
s_d <= '0';
            wait for 10 ns;
            s_d <= '1';
            wait for 10 ns;
            s_d <= '0';
            report "Stimulus ended" severity note;
    end process p_stimulus;
        p_asserts :process
    begin
        report "Asserts started" severity note;
        wait for 56 ns;
        assert(s_clk = '1' and s_arst = '1' and s_d = '1' and s_q = '0') report
"Failed111" severity error;
        wait for 46 ns;
        assert(s_clk = '0' \text{ and } s_arst = '0' \text{ and } s_d = '1' \text{ and } s_q = '0') \text{ report}
"Failed555" severity error;
        wait for 63.5 ns;
        assert(s_clk = '1' and s_arst = '0' and s_d = '1' and s_q = '1') report
"Failed444" severity error;
        wait for 26 ns;
        assert(s_clk = '0' and s_arst = '0' and s_d = '0' and s_q = '1') report
"Failed333" severity error;
        report "Asserts anded" severity note;
        wait;
    end process p_asserts;
end Behavioral;
```

#### Waverorms



```
Vivado Simulator 2020.2
Time resolution is 1 ps
Note: Asserts started
Time: 0 ps Iteration: 0 Process: /tb_d ff arst/p asserts File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika l/git/Digital-electroni
Note: Stimulus started
Time: 0 ps Iteration: 0 Process: /tb d ff arst/p stimulus File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika 1/git/Digital-electron
Note: Stimulus ended
Time: 63 ns Iteration: 0 Process: /tb_d_ff_arst/p_stimulus File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika l/git/Digital-electro
Note: Stimulus started
Time: 63 ns Iteration: 0 Process: /tb_d_ff_arst/p_stimulus File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika l/git/Digital-electro
Time: 126 ns Iteration: 0 Process: /tb_d_ff_arst/p_stimulus File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika l/git/Digital-electr
Note: Stimulus started
Time: 126 ns Iteration: 0 Process: /tb_d_ff_arst/p_stimulus File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika l/git/Digital-electr
Note: Stimulus ended
Time: 189 ns Iteration: 0 Process: /tb_d_ff_arst/p_stimulus File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika l/git/Digital-electr
Note: Stimulus started
Time: 189 ns Iteration: 0 Process: /tb_d_ff_arst/p_stimulus File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika l/git/Digital-electr
Note: Asserts anded
Time: 191500 ps Iteration: 0 Process: /tb_d_ff_arst/p_asserts File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika 1/git/Digital-elec
Note: Stimulus ended
Time: 252 ns Iteration: 0 Process: /tb_d_ff_arst/p_stimulus File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika l/git/Digital-electr
Note: Stimulus started
Time: 252 ns Iteration: 0 Process: /tb_d_ff_arst/p_stimulus File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika l/git/Digital-electr
relaunch sim: Time (s): cpu = 00:00:02; elapsed = 00:00:10 . Memory (MB): peak = 1554.980; gain = 0.000
```

#### VHDL code p d ff rst

#### VHDL code tb d ff rst

```
port map(
       clk
            => s_clk,
       rst => s_rst,
       d \Rightarrow s_d
       q => s_q,
       q_bar => s_q_bar
    );
p_clk_gen : process
    begin
       while now < 750 ns loop -- 75 periods of 100MHz clock
           s_clk <= '0';
           wait for c_clk / 2;
           s_clk <= '1';
           wait for c_clk / 2;
       end loop;
   wait;
end process p_clk_gen;
p_rst : process
   begin
       s_rst <= '0';
       wait for 54 ns;
       -- Reset activated
       s_rst <= '1';
       wait for 12 ns;
       s_rst <= '0';
       wait for 100 ns;
       s_rst <= '1';
       wait for 16 ns;
       s_rst <= '0';
       wait for 23 ns;
       s_rst <= '1';
       wait for 3 ns;
       wait;
end process p_rst;
p_stimulus : process
    begin
        report "Stimulus started" severity note;
       wait for 12 ns;
       s_d <= '1';
       wait for 11 ns;
       s_d <= '0';
       wait for 10 ns;
       s_d <= '1';
```

```
wait for 10 ns;
           s_d <= '0';
           wait for 12 ns;
           s_d <= '1';
           wait for 11 ns;
           s d <= '0';
           wait for 11 ns;
           s d <= '0';
           report "Stimulus ended" severity note;
    end process p_stimulus;
        p_asserts :process
   begin
       report "Asserts started" severity note;
       wait for 57 ns;
        assert(s_clk = '1' and s_rst = '1' and s_d = '1' and s_q = '0') report
"Failed" severity error;
       wait for 11 ns;
       assert(s_clk = '1' and s_rst = '0' and s_d = '0' and s_q = '0') report
"Failed" severity error;
       wait for 68 ns;
       assert(s_clk = '1' and s_rst = '0' and s_d = '1' and s_q = '1') report
"Failed" severity error;
       wait for 25 ns;
       assert(s_clk = '0' and s_rst = '0' and s_d = '0' and s_q = '0') report
"Failed" severity error;
       report "Asserts anded" severity note;
       wait;
   end process p_asserts;
end Behavioral;
```

#### Waverorms



```
Compiling architecture behavioral of entity xil defaultlib.d ff rst [d ff rst default]
 Compiling architecture behavioral of entity xil_defaultlib.tb_d_ff_rst
 Built simulation snapshot tb_d_ff_rst_behav
 INFO: [USF-XSim-69] 'elaborate' step finished in '3' seconds
 Vivado Simulator 2020.2
 Time resolution is 1 ps
 Note: Asserts started
 Time: 0 ps Iteration: 0 Process: /tb d ff rst/p asserts File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika 1/git/Digital-electronics-
 Note: Stimulus started
 Time: 0 ps Iteration: 0 Process: /tb_d ff_rst/p_stimulus File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika l/git/Digital-electronics
 Time: 77 ns Iteration: 0 Process: /tb_d_ff_rst/p_stimulus File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika 1/git/Digital-electronic
 Note: Stimulus started
 Time: 77 ns Iteration: 0 Process: /tb_d_ff_rst/p_stimulus File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika 1/git/Digital-electronic
 Note: Stimulus ended
 Time: 154 ns Iteration: 0 Process: /tb_d_ff_rst/p_stimulus File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika 1/git/Digital-electroni
 Note: Stimulus started
 Time: 154 ns Iteration: 0 Process: /tb d ff rst/p stimulus File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika 1/git/Digital-electroni
 Note: Asserts anded
 Time: 161 ns Iteration: 0 Process: /tb_d_ff_rst/p_asserts File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika l/git/Digital-electronic
 Note: Stimulus ended
 Time: 231 ns Iteration: 0 Process: /tb_d_ff_rst/p_stimulus File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika l/git/Digital-electroni
 Note: Stimulus started
 Time: 231 ns Iteration: 0 Process: /tb_d_ff_rst/p_stimulus File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika l/git/Digital-electroni
) relaunch_sim: Time (s): cpu = 00:00:02 ; elapsed = 00:00:10 . Memory (MB): peak = 1554.980 ; gain = 0.000
```

### VHDL code p\_jk\_ff\_rst

```
p_jk_ff_rst : process (clk)
    begin
        if rising_edge(clk) then
            if (rst = '1') then
                 s_q <= '0';
            else
                 if (j = '0') and k = '0') then
                     s_q <= s_q;
                 elsif (j = '0') and k = '1') then
                     s q <= '0';
                 elsif (j = '1') and k = '0') then
                     s_q <= '1';
                 elsif (j = '1') and k = '1') then
                     s_q \ll not s_q;
                 end if;
            end if;
        end if;
    end process p_jk_ff_rst;
```

#### VHDL code tb jk\_ff\_rst

```
architecture Behavioral of tb_jk_ff_rst is
        constant c_clk : time := 10 ns;
        signal s_clk : std_logic;
        signal s_rst : std_logic;
signal s_j : std_logic;
signal s_k : std_logic;
        signal s_q : std_logic;
        signal s_q_bar : std_logic;
begin
    uut_jk_ff_rst : entity work.jk_ff_rst
        port map(
            clk => s_clk,
            rst => s_rst,
            j => s_j,
                 => s_k,
            q \Rightarrow s_q
            q_bar => s_q_bar
        );
    p_clk_gen : process
        begin
            while now < 750 ns loop -- 75 periods of 100MHz clock
                s_clk <= '0';
                wait for c_clk / 2;
                s clk <= '1';
                wait for c_clk / 2;
            end loop;
        wait;
    end process p_clk_gen;
    p_rst : process
        begin
            s_rst <= '0';
            wait for 66 ns;
            -- Reset activated
            s_rst <= '1';
            wait for 6 ns;
            s_rst <= '0';
            wait for 80 ns;
            s_rst <= '1';
            wait for 16 ns;
            wait;
    end process p_rst;
    p_stimulus : process
```

```
begin
            report "Stimulus started" severity note;
            wait for 15 ns; -- reset 0
            s_j <= '0';
            s_k <= '1';
            wait for 15 ns; -- toggle 0
            s_j <= '1';
            s_k <= '1';
            wait for 15 ns; -- no change 1
            s_j <= '0';
            s_k <= '0';
            wait for 15 ns; -- set 1
            s_j <= '1';
            s_k <= '0';
            wait for 15 ns; -- toggle 1
            s_j <= '1';
            s_k <= '1';
            wait for 15 ns; -- no change 0
            s_j <= '0';
            s_k <= '0';
            wait for 15 ns; -- set 0
            s_j <= '1';
            s_k <= '0';
            wait for 15 ns; -- reset 1
            s_j <= '0';
            s_k <= '1';
            wait;
            report "Stimulus ended" severity note;
    end process p_stimulus;
    p_asserts : process
            report "Asserts started" severity note;
            wait for 77 ns;
            assert(s_clk = '1' and s_rst = '0' and s_j = '1' and s_k = '1' and s_q
= '0' ) report "Failed" severity error;
            wait for 5 ns;
            assert(s_clk = '0' \text{ and } s_rst = '0' \text{ and } s_j = '1' \text{ and } s_k = '1' \text{ and } s_q
= '0' ) report "Failed" severity error;
            wait for 11 ns;
```

```
assert(s_clk = '0' and s_rst = '0' and s_j = '0' and s_k = '0' and s_q
= '1' ) report "Failed" severity error;

wait for 29 ns;
    assert(s_clk = '0' and s_rst = '0' and s_j = '0' and s_k = '1' and s_q
= '1' ) report "Failed" severity error;

report "Asserts ended" severity note;
    wait;
end process p_asserts;
end Behavioral;
```

#### Waverorms



#### Console

```
Copyright 1986-1999, 2001-2020 Xilinx, Inc. All Rights Reserved.

Running: D:/xilinxx/Vivado/2020.2/bin/unwrapped/win64.o/xelab.exe -wto 6b65ac2ea2064496975132ccb02d9881 --incr --debug typical --relax --mt .

Using 2 slave threads.

Starting static elaboration

Completed static elaboration

INFO: [XSIM 43-4323] No Change in HDL. Linking previously generated obj files to create kernel

INFO: [USF-XSim-69] 'elaborate' step finished in '2' seconds

Vivado Simulator 2020.2

Time resolution is 1 ps

Note: Asserts started

Time: 0 ps Iteration: 0 Process: /tb_jk_ff_rst/p_asserts File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika 1/git/Digital-electronics

Note: Stimulus started

Time: 0 ps Iteration: 0 Process: /tb_jk_ff_rst/p_stimulus File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika 1/git/Digital-electronic

Note: Asserts ended

Time: 122 ns Iteration: 0 Process: /tb_jk_ff_rst/p_asserts File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika 1/git/Digital-electronic

Process: /tb_jk_ff_rst/p_asserts File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika 1/git/Digital-electronic

Note: Asserts ended

Time: 122 ns Iteration: 0 Process: /tb_jk_ff_rst/p_asserts File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika 1/git/Digital-electronic

Process: /tb_jk_ff_rst/p_asserts File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika 1/git/Digital-electronic
```

#### VHDL code p t ff rst

```
p_t_ff_rst : process (clk)
    begin
    if rising_edge(clk) then
        if (rst = '1') then
            s_q <= '0';
        else
        if (t = '0') then
            s_q <= s_q;
        else</pre>
```

# VHDL code tb t ff rst

```
architecture Behavioral of tb_t_ff_rst is
        constant c_clk : time := 10 ns;
        signal s_clk : std_logic;
signal s_rst : std_logic;
signal s_t : std_logic;
        signal s_q : std_logic;
        signal s_q_bar : std_logic;
begin
    uut_t_ff_rst : entity work.t_ff_rst
        port map(
            clk => s_clk,
            rst => s_rst,
            t
                => s_t,
            q \Rightarrow s_q
            q_bar => s_q_bar
        );
    p_clk_gen : process
        begin
            while now < 750 ns loop -- 75 periods of 100MHz clock
                 s clk <= '0';
                 wait for c_clk / 2;
                 s_clk <= '1';
                 wait for c_clk / 2;
            end loop;
        wait;
    end process p_clk_gen;
    p_rst : process
        begin
            s rst <= '0';
            wait for 0 ns;
            s rst <= '1';
            wait for 10 ns;
            s_rst <= '0';
```

```
wait for 118 ns;
       -- Reset activated
       s_rst <= '1';
       wait for 5 ns;
       s_rst <= '0';
       wait for 78 ns;
       s_rst <= '1';
       wait for 16 ns;
       wait;
end process p_rst;
p_stimulus : process
   begin
       report "Stimulus started" severity note;
       wait for 15 ns; -- toggle 0
       s_t <= '1';
       wait for 15 ns; -- no change 1
       s_t <= '0';
       wait for 15 ns; -- toggle 1
       s_t <= '1';
       wait for 15 ns; -- no change 0
       s_t <= '0';
       wait for 15 ns; -- toggle 0
       s_t <= '1';
       wait for 15 ns; -- toggle 0
       s_t <= '1';
       wait for 15 ns; -- no change 1
       s t <= '0';
       wait for 15 ns; -- toggle 1
       s_t <= '1';
       wait for 15 ns; -- no change 0
       s_t <= '0';
       wait for 15 ns; -- toggle 0
       s_t <= '1';
       wait;
        report "Stimulus ended" severity note;
```

```
end process p_stimulus;
    p_asserts : process
        begin
            report "Asserts started" severity note;
           wait for 18 ns;
           assert(s_clk = '1' and s_rst = '0' and s_t = '1' and s_q = '1')
report "Failed2" severity error;
           wait for 24 ns;
           assert(s_clk = '0' and s_rst = '0' and s_t = '0' and s_q = '0')
report "Failed1" severity error;
           wait for 35 ns;
           assert(s_clk = '1' and s_rst = '0' and s_t = '1' and s_q = '1')
report "Failed3" severity error;
           wait for 70 ns;
            assert(s\_clk = '1' and s\_rst = '0' and s\_t = '0' and s\_q = '0')
report "Failed4" severity error;
            report "Asserts ended" severity note;
           wait;
    end process p_asserts;
end Behavioral;
```

#### Waverorms



```
Using 2 slave threads.
 Starting static elaboration
 Completed static elaboration
 Starting simulation data flow analysis
 Completed simulation data flow analysis
 Time Resolution for simulation is lps
 Compiling package std.standard
 Compiling package std.textio
 Compiling package ieee.std_logic_1164
 Compiling architecture behavioral of entity xil_defaultlib.t_ff_rst [t_ff_rst_default]
 Compiling architecture behavioral of entity xil_defaultlib.tb_t_ff_rst
 Built simulation snapshot tb_t_ff_rst_behav
 INFO: [USF-XSim-69] 'elaborate' step finished in '3' seconds
 Vivado Simulator 2020.2
 Time resolution is 1 ps
 Note: Asserts started
 Time: 0 ps Iteration: 0 Process: /tb t ff rst/p asserts File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika l/git/Digital-electronics-
 Note: Stimulus started
 Time: 0 ps Iteration: 0 Process: /tb_t_ff_rst/p_stimulus File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika l/git/Digital-electronics
 Note: Asserts ended
 Time: 147 ns Iteration: 0 Process: /tb_t_ff_rst/p_asserts File: D:/VUT Fekt/4. semestr/Diditalni elektrotechnika l/git/Digital-electronics
) relaunch_sim: Time (s): cpu = 00:00:02; elapsed = 00:00:08. Memory (MB): peak = 1808.992; gain = 0.000
```

# 4. Shift registers

