

# **Circuit Theory and Electronics Fundamentals**

Integrated Master's in Aerospace Engineering, Técnico, University of Lisbon

## Laboratory 2 Report

Francisco Alves 95787, Tomás Nunes 95855, Rodrigo Sequeira 96480

## May 5th, 2021

#### **Contents**

| 1 | Introduction                                                  | 1 |
|---|---------------------------------------------------------------|---|
| 2 | Theoretical Analysis  2.1 Envelope Detector Output Prediction | 3 |
| 3 | Simulation Analysis 3.1 Envelope Detector Output              | 6 |
| 4 | Conclusion                                                    | 8 |

## 1 Introduction

The objective of this laboratory assignment is to design an AC/DC converter circuit using an Envelope Detector circuit, a Voltage Regulator circuit and components such as resistors, capacitors and diodes. A representation of the circuit can be seen in Figure 1. The main goal of this project is to balance the cost of the circuit and its effectiveness given the characteristics required ( $V_{out}=12V$  with DC signal). This is given by the Merit Figure.

Since we know the value of  $V_1$  and we are considering the ideal model for a transformer, we can replace the transformer used by a dependent current source (on the left) and a dependent voltage source (on the right), as seen in Figure 1. Thus, the equations for these dependent sources are, respectively:

$$i_1 = \frac{1}{n}i_2 \tag{1}$$

$$v_2 = \frac{1}{n}v_1\tag{2}$$

By trial and error, we concluded that the best design for the circuit in order to have the best quality/cost ratio was: using a Full-Wave Rectifier, a capacitor and a resistor for the Envelope Detector; using a resistor, 1x diodes for the Voltage Regulator.

In Section 2, a theoretical analysis of the circuit using Octave is presented. In Section ??, the circuit is analysed by simulation with Ngspice software and the results are compared to the theoretical results in Section ??. Conclusions of this study can be found in Section ??.



Figure 1: Circuit in study.

# 2 Theoretical Analysis

We used the ideal diode model for the theoretical predictions, with a voltage  $V_{on}=0.7V$ . The reference values for  $I_S$ ,  $\eta$  and  $V_T$  were taken from Ngspice's data from the Default Diode Model used by us.

#### 2.1 Envelope Detector Output Prediction

The theoretical calculations for the Envelope Detector circuit were based on the following model, considering that the beggining of each period is when  $v_S$  (the Envelope Detector's input voltage) is at its maximum.

While 
$$t < t_{off}$$
, 
$$v_O = v_S \tag{3}$$

 $t_{off}$  is given as

$$\frac{1}{\omega} arctan(\frac{1}{\omega RC}) \tag{4}$$

At  $t = t_{off}$ ,

$$v_O = A\cos(\omega t_{off})e^{-\frac{t - t_{off}}{RC}}$$
 (5)

When  $t = t_{on}$ ,

$$v_O = A\cos(\omega t_{off})e^{-\frac{t_{on} - t_{off}}{RC}}$$
 (6)



Figure 2: vO Envelope Detector

| Name         | Value [V]    |
|--------------|--------------|
| $V_I$        | 1500.000     |
| $V_{max}$    | 1500.000     |
| $V_{min}$    | 1499.985     |
| $V_{ripple}$ | 1.468492e-02 |
| $V_{avg}$    | 1499.993     |

Table 1: Envelope Detector

# 2.2 Voltage Regulator Output Prediction

The theoretical calculations for the Voltage Regulator circuit were based on an incremental model defined by the following equations.

$$v_S = V_S + v_s, v_O = V_O + v_o, V_O = nV_{on}, V_S > nV_{on}$$
 (7)

$$v_o = \frac{nr_d}{nr_d + R})v_s \tag{8}$$

The incremental diode resistance is given by

$$\frac{\eta V_T}{I_S e^{\frac{V_D}{\eta V_T}}}\tag{9}$$



Figure 3: vO Voltage Regulator



Figure 4: vO Voltage Regulator - 12

| Name          | Value [V]    |
|---------------|--------------|
| $V_{max}$     | 12.00000     |
| $V_{min}$     | 12.00000     |
| $V_{ripple}$  | 5.284419e-06 |
| $V_{avg}$     | 12.00000     |
| $V_{avg}$ -12 | 0.00000      |

Table 2: Voltage Regulator

# 2.3 Cost and Merit

| Name  | Value [V] |
|-------|-----------|
| Cost  | 2973.260  |
| Merit | 53.5183   |

Table 3: Cost and Merit

# 3 Simulation Analysis

In this section we present the results obtained for a 10 period simulation of the circuit.

# 3.1 Envelope Detector Output



Figure 5: vO Envelope Detector

| Name       | Value [V]    |
|------------|--------------|
| vi         | 1.500000e+03 |
| voenvmax   | 1.498369e+03 |
| voenvmin   | 1.498339e+03 |
| vrippleenv | 3.000000e-02 |
| voenvavg   | 1.498354e+03 |

Table 4: Envelope Detector

# 3.2 Voltage Regulator Output



Figure 6: vO Voltage Regulator



Figure 7: vO Voltage Regulator - 12

| Name       | Value [V]    |
|------------|--------------|
| vomax      | 1.200000e+01 |
| vomin      | 1.200000e+01 |
| vripplereg | 0.000000e+00 |
| voavg      | 1.200000e+01 |
| voavg-12   | 0.000000e+00 |

Table 5: Voltage Regulator

## 3.3 Cost and Merit

| Name  | Value [V]    |
|-------|--------------|
| cost  | 2.973260e+03 |
| merit | 3.363312e+02 |

Table 6: Cost and Merit

## 4 Conclusion

All in all, this lab assignment showed us the challenges of a real project, because we were introduced to the concept of keeping a budget in mind while working on a solution to a problem. Once again, the outputs given by the predictions and the simulations differed considerably, and that can be seen as a consequence of the non-linear behavior of some of the components used (diodes). Also, the theoretical model used was the ideal one, which has some approximations in spite of giving consistent results.