# IT5002 Computer Systems and Applications Tutorial 5 Cache SUGGESTED SOLUTIONS

Here is a series of address references in decimal: 4, 16, 32, 20, 80, 68, 76, 224, 36, 44, 16, 172, 20, 24, 36, and 68 in a MIPS machine. Assuming a **direct-mapped cache** with 16 one-word blocks that is initially empty, label each address reference as a hit or miss and show the content of the cache.

You may write the data word starting at memory address X as M[X]. (For example, data word starting at memory address 12 is written as M[12]. This implies that the word includes the 4 bytes of data at addresses 12, 13, 14 and 15.) You may write the tag values as decimal numbers. If a block is replaced in the cache, cross out the corresponding content in the cache, and write the new content over it.

#### Answer:

Since this is a MIPS machine, a word consists of 4 bytes.

Should first work out the tag, index, and offset fields:



| 4:   | 0000 | 0001 | 00 ← Miss       |
|------|------|------|-----------------|
| 16:  | 0000 | 0100 | 00 ← Miss       |
| 32:  | 0000 | 1000 | 00 ← Miss       |
| 20:  | 0000 | 0101 | 00 ← Miss       |
| 80:  | 0001 | 0100 | 00 ← Miss       |
| 68:  | 0001 | 0001 | 00 ← Miss       |
| 76:  | 0001 | 0011 | 00 ← Miss       |
| 224: | 0011 | 1000 | 00 ← Miss       |
| 36:  | 0000 | 1001 | 00 ← Miss       |
| 44:  | 0000 | 1011 | 00 ← Miss       |
| 16:  | 0000 | 0100 | 00 ← Miss       |
| 172: | 0010 | 1011 | 00 ← Miss       |
| 20:  | 0000 | 0101 | 00 ← Hit        |
| 24:  | 0000 | 0110 | 00 ← Miss       |
| 36:  | 0000 | 1001 | 00 <b>←</b> Hit |
| 68:  | 0001 | 0001 | 00 ← Hit        |

| Casha          |                |                |                                         |
|----------------|----------------|----------------|-----------------------------------------|
| Cache<br>block | Valid bit      | Tag            | Word                                    |
| DIOCK          |                |                |                                         |
| 0              | 0              |                |                                         |
| 1              | <del>0</del> 1 | <del>0</del> 1 | <del>M[4]</del> M[68]                   |
| 2              | 0              |                |                                         |
| 3              | <del>0</del> 1 | 1              | M[76]                                   |
| 4              | <del>0</del> 1 | 010            | <del>M[16]</del> <del>M[80]</del> M[16] |
| 5              | <del>0</del> 1 | 0              | M[20]                                   |
| 6              | <del>0</del> 1 | 0              | M[24]                                   |
| 7              | 0              |                |                                         |
| 8              | <del>0</del> 1 | 03             | <del>M[32]</del> M[224]                 |
| 9              | <del>0</del> 1 | 0              | M[36]                                   |
| 10             | 0              |                |                                         |
| 11             | <del>0</del> 1 | 02             | <del>M[44]</del> M[172]                 |
| 12             | 0              |                |                                         |
| 13             | 0              |                |                                         |
| 14             | 0              |                |                                         |
| 15             | 0              |                |                                         |

2. Use the series of references given in question 1 above: 4, 16, 32, 20, 80, 68, 76, 224, 36, 44, 16, 172, 20, 24, 36, and 68 in a MIPS machine. Assuming a **two-way set-associative cache** with two-word blocks and a total size of 16 words that is initially empty, label each address reference as a hit or miss and show the content of the cache. Assume **LRU** replacement policy.

You may write the data word starting at memory address X as M[X]. (For example, data word starting at memory address 12 is written as M[12]. This implies that the word includes the 4 bytes of data at addresses 12, 13, 14 and 15.) You may write the tag values as decimal numbers. If a block is replaced in the cache, cross out the corresponding content in the cache, and write the new content over it.

#### Answer:

Since this is a MIPS machine, a word consists of 4 bytes or 32 bits.

Should first work out the tag, set index, and offset fields:



| Cache set | Valid<br>bit | Tag               | Word0                      | Word1                      | Valid<br>bit   | Tag         | Word0                                          | Word1                                          |
|-----------|--------------|-------------------|----------------------------|----------------------------|----------------|-------------|------------------------------------------------|------------------------------------------------|
| 0         | 01           | 0<br>2<br>1       | M[0]<br>M[64]<br>M[32]     | M[4]<br>M[68]<br>M[36]     | 0 1            | 1<br>7<br>2 | <del>M[32]</del><br><del>M[224]</del><br>M[64] | <del>M[36]</del><br><del>M[228]</del><br>M[68] |
| 1         | 0 1          | <del>2</del><br>5 | <del>M[72]</del><br>M[168] | <del>M[76]</del><br>M[172] | <del>0</del> 1 | 1           | M[40]                                          | M[44]                                          |
| 2         | 01           | 0                 | M[16]                      | M[20]                      | 01             | 2           | M[80]                                          | M[84]                                          |
| 3         | 01           | 0                 | M[24]                      | M[28]                      | 0              |             |                                                |                                                |

3. Although we use only data memory as example in the cache lecture, the principle covered is equally applicable to the instruction memory. This question takes a look at both the instruction cache and data cache.

The code below is a *palindrome checker* with the following variable mappings:

low  $\rightarrow$  \$s0, high  $\rightarrow$  \$s1, matched  $\rightarrow$  \$s3, base of string[]  $\rightarrow$  \$s4, size  $\rightarrow$  \$s5

| #          | Code                   | Comment                               |
|------------|------------------------|---------------------------------------|
| i0         | [some instruction]     |                                       |
| i1         | addi \$s0, \$zero, 0   | # low = 0                             |
| <b>i2</b>  | addi \$s1, \$s5, -1    | # high = size-1                       |
| i3         | addi \$s3, \$zero, 1   | <pre># matched = 1</pre>              |
|            | loop:                  |                                       |
| <b>i4</b>  | slt \$t0, \$s0, \$s1   | # (low < high)?                       |
| <b>i</b> 5 | beq \$t0, \$zero, exit | <pre># exit if (low &gt;= high)</pre> |
| <b>i6</b>  | beq \$s3, \$zero, exit | <pre># exit if (matched == 0)</pre>   |
| <b>i</b> 7 | add \$t1, \$s4, \$s0   | <pre># address of string[low]</pre>   |
| <b>i</b> 8 | lb \$t2, 0(\$t1)       | <pre># t2 = string[low]</pre>         |
| <b>i9</b>  | addi \$t3, \$s4, \$s1  | <pre># address of string[high]</pre>  |
| <b>i10</b> | lb \$t4, 0(\$t3)       | <pre># t4 = string[high]</pre>        |
| <b>i11</b> |                        |                                       |
| <b>i12</b> | addi \$s3, \$zero, 0   | <pre># matched = 0</pre>              |
| <b>i13</b> | j endW                 | # can be "j loop"                     |
|            | else:                  |                                       |
| <b>i14</b> | addi \$s0, \$s0, 1     | # low++                               |
| i15        | addi \$s1, \$s1, -1    | # high-                               |
|            | endW:                  |                                       |
| <b>i16</b> | j loop                 | # end of while                        |
|            | exit:                  |                                       |
| <b>i17</b> | [some instruction]     |                                       |

Parts (a) to (d) assume that instruction i0 is stored at memory address 0x0.

(a) Instruction cache: **Direct mapped with 2 blocks of 16 bytes each** (i.e. each block can hold 4 consecutive instructions).

Starting with an empty cache, the fetching of instruction i1 will cause a cache miss. After the cache miss is resolved, we now have the following instructions in the instruction cache:

| Instruction Cache Block 0 | [i0, <b>i1</b> , <b>i2</b> , <b>i3</b> ] |
|---------------------------|------------------------------------------|
| Instruction Cache Block 1 | [empty]                                  |

Fetching of i2 and i3 are all cache hits as they can be found in the cache.

Assuming the string being checked is a palindrome. Show the instruction cache block content at the end of the 1<sup>st</sup> iteration (i.e. up to instruction i16).

#### Answer:

| Instruction Cache Block 0 | [i16,]               |
|---------------------------|----------------------|
| Instruction Cache Block 1 | [i12, i13, i14, i15] |

## Working: Instructions executed = i1 to i11, i14 to i16

| Block #0, Cache index = 0 | [i0, i1, i2, i3]     |
|---------------------------|----------------------|
| Block #1, Cache index = 1 | [i4, i5, i6, i7]     |
| Block #2, Cache index = 0 | [i8, i9, i10, i11]   |
| Block #3, Cache index = 1 | [i12, i13, i14, i15] |
| Block #4, Cache index = 0 | [i16, other]         |

(b) If the loop is executed for a total of 10 iterations, what is the total number of cache hits (i.e. after the 10<sup>th</sup> "j loop" is fetched)?

### Answer:

## Working (1st Iteration):

| i1 | i2 | i3 | i4 | i5 | i6 | i7 | i8 | i9 | i10 | i11 | i14 | i15 | i16 |
|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|
| M  | Н  | Н  | M  | Н  | Н  | Н  | M  | Н  | Н   | Н   | M   | Н   | M   |

## Working (2<sup>nd</sup> iteration onward):

| i4 | i5 | i6 | i7 | i8 | i9 | i10 | i11 | i14 | i15 | i16 |
|----|----|----|----|----|----|-----|-----|-----|-----|-----|
| M  | Н  | Н  | Ξ  | M  | Ξ  | Н   | Н   | Μ   | Ξ   | M   |

## Total hits = $9 (1^{st} iteration) + 7 \times 9 (remaining 9 iterations) = 72$

- (c) Suppose we change the instruction cache to:
  - **Direct mapped with 4 blocks of 8 bytes each** (i.e. each block can hold 2 consecutive instructions).

Assuming the string being checked is a palindrome. Show the instruction cache block content at the end of the 1<sup>st</sup> iteration (i.e. up to instruction i16).

#### Answer:

| Instruction Cache Block 0 | [i16,]     |
|---------------------------|------------|
| Instruction Cache Block 1 | [i10, i11] |
| Instruction Cache Block 2 | [i4, i5]   |
| Instruction Cache Block 3 | [i14, i15] |

## Working:

First, find out the block information for the full code:

| Block #0, Cache index = 0 | [i0, i1]   |
|---------------------------|------------|
| Block #1, Cache index = 1 | [i2, i3]   |
| Block #2, Cache index = 2 | [i4, i5]   |
| Block #3, Cache index = 3 | [i6, i7]   |
| Block #4, Cache index = 0 | [i8, i9]   |
| Block #5, Cache index = 1 | [i10, i11] |
| Block #6, Cache index = 2 | [i12, i13] |
| Block #7, Cache index = 3 | [i14, i15] |
| Block #8, Cache index = 0 | [i16,]     |

Second, use the execution pattern to find out what is accessed, since we execute i1 to i11 (Block #0 to Block #5) then i14 to i16 (Block #7 and Block #8), we get the final cache content as shown. You should note that Block #6 [i12, i13] is not accessed in this particular execution.

(d) If the loop is executed for a total of 10 iterations, what is the total number of cache hits (i.e. after the 10<sup>th</sup> "j loop" is fetched)?

## Answer:

## Working (1st Iteration):

| i1 | i2 | i3 | i4 | i5 | i6 | i7 | i8 | i9 | i10 | i11 | i14 | i15 | i16 |
|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|
| Μ  | M  | Н  | M  | Н  | M  | Н  | M  | Н  | M   | Н   | M   | Н   | М   |

## Working (2<sup>nd</sup> iteration onward):

| i4 | i5 | i6 | i7 | i8 | i9 | i10 | i11 | i14 | i15 | i16 |
|----|----|----|----|----|----|-----|-----|-----|-----|-----|
| Н  | Н  | M  | Н  | M  | Н  | Н   | Н   | M   | Н   | M   |

**Total hits** = 6 (1<sup>st</sup> iteration) +  $7 \times 9$  (remaining 9 iterations) = **69** 

Let us now turn to the study of **data cache**. We will assume the following scenario for parts (e) to (g):

- The string being checked is **64-character long**. The first character is located at location **0x1000**.
- The string is a palindrome (i.e. it will go through 32 iterations of the code).

(e) Given a direct mapped data cache with 2 cache blocks, each block is 8 bytes, what is the final content of the data cache at the end of the code execution (after the code failed the beq at i5)? Use s[X..Y] to indicate the data string[X] to string[Y].

#### Answer:

| Data Cache Block #0 | s[3239] |
|---------------------|---------|
| Data Cache Block #1 | s[2431] |

Access patterns = s[0], s[63], s[1], s[62], ..., s[31], s[32]

Blocks information (blocks that can go into the same cache location are listed together):

| Cache index = 0 | s[07] [1623] [3239] [4855]  |
|-----------------|-----------------------------|
| Cache index = 1 | s[815] [2431] [4047] [5663] |

(f) What is the hit rate of (e)? Give your answer in a fraction or a percentage correct to two decimal places.

#### Answer:

Observation: the access pattern nicely alternates between Block0-Block1 and Block1-Block0. So, in general, other than the first miss to bring in a block, the remaining 7 accesses on the block are all hits.

Hence, hit rate = 7/8 or 87.50%

(g) Suppose the string is now **72-character long**, the first character is still located at location **0x1000** and the string is still a palindrome, what is the hit rate at the end of the execution?

#### Answer:

Access patterns = s[0], s[71], s[1], s[70], ..., s[35], s[36]

Blocks information (blocks that can go into the same cache location are listed together):

| Cache index = 0 | s[07] [1623] [3239] [4855] [6471] |
|-----------------|-----------------------------------|
| Cache index = 1 | s[815] [2431] [4047] [5663]       |

Observation: the access pattern is either Block0-Block0 or Block1-Block1. So, every access is a miss, except the last block [32..39]! This is an example of *cache thrashing* (you can imagine the cache is "beaten up" pretty badly ©).

Hence, hit rate = **7/72** (the last 7 accesses on block [32..39]) or **9.72%**