# Lab 4: Master IP Design



National Chiao Tung University Chun-Jen Tsai 5/8/2018

## Lab Description

- □ In this lab, you will learn how to design a master IP to read and write the DRAM contents in burst mode
  - A sample IP will be given to you that demonstrates how to copy one 16-word burst of memory data from a source pointer to a destination pointer in the DDR memory
  - You must design a general-purpose data-copy DMA IP
- □ Demo to your TA on 5/23

## Enabling Zynq HP Data Port (1/2)

☐ First, create a basic Zynq block diagram



## Enabling Zynq HP Data Port (2/2)

□ Enable the Zynq High Performance (HP) Data Port:



## Master IP Creation (1/3)

■ Now, create a master IP template:



## Master IP Creation (2/3)

□ To create a master IP, in addition to the default slave interface, you must add a master interface:



## Master IP Creation (3/3)

□ For lab4, we should create a master IP, my\_dma.



## The Full Block Diagram

- □ Now, you can "Run Connection Automation."
  - Note that three ports: init\_axi\_txn, txn\_done, and error, are not connected



8/21

### Default RTL Template of Master IP

- ☐ The default RTL template of the master IP writes 4KB of data block to the external memory, then read back the data block from the external memory for verification
  - All write/read operations use AXI4 burst transactions



### Parameters in the Template IP

- We may change a parameter of the master interface:
  - Double-click the my\_dma\_0 IP block to get to the dialog box



# Modifying the Template IP

- □ We must modify several places of the template IP to create the DMA IP of Lab4:
  - For my\_dma, we do not need the three control/status ports: init\_axi\_txn, txn\_done, and error
  - The template IP has four sequential states: IDLE→INIT\_WRITE→INIT\_READ→INIT\_COMPARE, but our logic must perform "read" before "write," and we do not need the verification step
  - The template IP always reads/writes 4KB of data in integer number of bursts, we must support variable-size data
  - The template IP has no internal buffer
  - The master interface has no access to the slave interface registers

## Slave/Master Register Sharing

- ☐ The logic my\_dma has both the slave and the master interface, but they are in two different modules
  - The Zynq PS writes to the slave registers to control the IP, but the master module cannot see these slave registers without explicit connections



# The Sample IP Package

- □ A sample IP is provided on the E3 website, in which:
  - The three unnecessary ports init\_axi\_txn, txn\_done, and error are removed
  - The ports to pass the slave registers to the master interface module are implemented
  - The master interface always copies one burst of 16-words (64 bytes) of data from a source pointer to a destination pointer
- □ You can replace the template IP repository by the sample IP repository, and then upgrade the DMA IP in your block diagram

## The Updated Block Diagram

□ The updated block diagram with the new my\_dma IP:



### Your Goal in Lab 4

- □ In Lab4, you must modify the sample IP such that:
  - Its behavior is similar to the memcpy () function
  - To simplify the design, you can assume that the source and the destination addresses are 32-bit word-aligned, the length is a multiple of 4 (bytes)!
- □ Definitions of the four slave interface registers
  - hw\_active used to trigger HW and signal the completion
  - dst\_addr the destination address pointer
  - src\_addr the source address pointer
  - len\_copy the length of the transfer in bytes (a multiple of 4)

#### Cache Issues

- ☐ The memory accessed directly by the hardware cannot be cached by the CPU, otherwise, data inconsistency will happen
- ☐ There are some functions in Xilinx BSP (defined in xil\_cache.h) that allow you to control the cache behavior of the CPU, such as:
  - void Xil\_DCacheFlushRange(unsigned addr, unsigned size);
  - void Xil\_DCacheDisable(void);
- □ In Lab6, we will show you an efficient way to maintain data coherence between HW and SW using the ACP of AXI4 bus protocol

### The Software Interface

□ The hw\_memcpy() function that invokes the HW IP to perform data transfer should be as follows:

```
#include <xparameters.h>
#include "xil_cache.h"

volatile int *hw_active = (int *) (XPAR_MY_DMA_0_S00_AXI_BASEADDR + 0);
volatile int *dst_addr = (int *) (XPAR_MY_DMA_0_S00_AXI_BASEADDR + 4);
volatile int *src_addr = (int *) (XPAR_MY_DMA_0_S00_AXI_BASEADDR + 8);
volatile int *len_copy = (int *) (XPAR_MY_DMA_0_S00_AXI_BASEADDR + 12);

void hw_memcpy(void *dst, void *src, int len)
{
    *dst_addr = (int) dst; // destination word address
    *src_addr = (int) src; // source word address
    *src_addr = (int) src; // source word address
    *hw_active = 1; // trigger the HW IP
    while (*hw_active); // wait for the transfer to finish
}
```

### **AXI4** Burst Transfer

- □ An AXI4 burst transfer let the master IP to transfer data to/from consecutive addresses of external memory, one word per each clock cycle
- □ To setup a burst transfer, you must set the burst length signal M\_AXI\_ARLEN (or M\_AXI\_AWLEN) of the read (or write) address channel
  - The burst length can be from 1 ~ 256
  - When the burst is long, some wait cycles may be inserted by the target device
  - It is recommended that each burst is ≤ 64 words

# Suggested Controller of Lab4

☐ The FSM of your DMA IP may need six states:



19/21

### **Expected Performance**

□ DDR-to-DDR memory copy performance on Zynq:

■ HW copy, single-word copy : 6.03 MBPS

■ HW copy, 8-word burst copy : 39.18 MBPS

■ HW copy, 16-word burst copy : 47.68 MBPS

■ HW copy, 32-word burst copy : 62.32 MBPS

■ HW copy, 64-word burst copy : 125.67 MBPS

■ C code memcpy(), cache disable : 31.20 MBPS

As a reference, memory copy within the cache is about730 MBPS

### Reference

□ Xilinx, Vivado Design Suite: AXI Reference Guide, UG1037, June 24, 2015

https://www.xilinx.com/support/documentation/ip\_documentation/a xi\_ref\_guide/latest/ug1037-vivado-axi-reference-guide.pdf