# **GOC**



## MESH SHADERS IN AMD RDNA™ 3 ARCHITECTURE

MAX OBERBERGER, LOU KRAMER

AMD together we advance\_

#### TRADITIONAL GEOMETRY PIPELINE





**Buffer** 

Optional stage

Fixed function

Required stage

#### TRADITIONAL GEOMETRY PIPELINE





Buffer

Optional stage

Fixed function

Required stage

#### TRADITIONAL GEOMETRY PIPELINE





MESH SHADERS IN AMD RDNA™ 3 ARCHITECTURE

Optional stage







GDC 2024







**Buffer** 

Optional stage

Required stage

Fixed function





Buffer

Fixed function

Required stage



Optional stage





Buffer

Required stage Optional stage

MARCH 2024

Fixed function





Buffer

Fixed function



Required stage



Optional stage



MARCH 2024





Buffer

Fixed function

Required stage



Optional stage



#### SO YOU WANT TO WRITE A MESH SHADER

```
[NumThreads(128, 1, 1)]
[OutputTopology("triangle")]
void MeshShader(
    uint threadId : SV_GroupThreadID,
    out indices uint3 tris[MAX TRIANGLES],
    out vertices VertexOutput verts[MAX VERTICES]) {
    // Now what?
```

GDC 2024















18 bit

**Global Quantization** 

~16 bit

**Local Quantization** 



2012







15















18

GDC 2024









8 Bit Index
1 Bit Code
9 Bits per Triangle







8 Bit Index
1 Bit Code

9 Bits per Triangle











GPU: AMD Radeon™ RX 7900 XTX; driver version: 24.1.1; Meshes: Layered Rock by Aixterior, Lucy by Stanford Computer Graphics Laboratory





Keep an eye on GPUOpen.com



Follow us on X

https://twitter.com/GPUOpen



Follow us on Mastodon

https://mastodon.gamedev.place/@gpuopen



Follow us on Zhihu

https://www.zhihu.com/org/gpuopen-7



## **AMPLIFICATION SHADERS**





## **AMPLIFICATION SHADERS**

```
[NumThreads(64, 1, 1)]
void AmplificationShader(uint dtid : SV_DispatchThreadID) {
...

DispatchMesh(x, y, z, payload);
}

DispatchMesh(4, 3, 2)

Amplification
Shader

Mesh
Shader

Pixel
Shader
```



## **AMPLIFICATION SHADERS**





#### **AMPLIFICATION SHADERS – DYNAMIC LOD**

```
[NumThreads(64, 1, 1)]
                  void AmplificationShader(uint dtid : SV_DispatchThreadID,
                                           uint gtid : SV GroupThreadID)
                      uint lod, meshletCount;
                      ComputeLevelOfDetail(instanceInfo[dtid], lod, meshletCount);
                      payload.lod[gtid] = lod;
                      DispatchMesh(WaveActiveSum(meshletCount), 1, 1, payload);
DispatchMesh(4, 3, 2)
                        Amplification
                                                                  Mesh
                                                                                                      Pixel
                                                                                  Rasterizer
                           Shader
                                                                 Shader
                                                                                                    Shader
```



28

#### **AMPLIFICATION SHADERS – CULLING**

```
[NumThreads(64, 1, 1)]
                  void AmplificationShader(uint dtid : SV_DispatchThreadID)
                      bool visible = IsMeshletVisible(Meshlets[dtid]);
                      if (visible) {
                          const uint index = WavePrefixCountBits(visible);
                          payload.meshletIds[index] = dtid;
                      DispatchMesh(WaveActiveCountBits(visible), 1, 1, payload);
DispatchMesh(4, 3, 2)
                        Amplification
                                                                  Mesh
                                                                                                      Pixel
                                                                                  Rasterizer
                           Shader
                                                                 Shader
                                                                                                    Shader
```







GPU: AMD Radeon™ RX 7900 XTX; driver version: 24.1.1; Meshes: Layered Rock by Aixterior, Lucy by Stanford Computer Graphics Laboratory







GPU: AMD Radeon™ RX 7900 XTX; driver version: 24.1.1; Meshes: Layered Rock by Aixterior, Lucy by Stanford Computer Graphics Laboratory















#### **Barycentric Interpolation**



#### **Bilinear Interpolation**





#### **Bilinear Interpolation**





### **QUADRILATERAL PRIMITIVE RASTERIZATION**

#### **Bilinear Interpolation**



### Solution: Primitive Attributes!

```
[NumThreads(128, 1, 1)]
[OutputTopology("triangle")]
void MeshShader(
   out indices uint3 tris[MAX_TRIANGLES],
   out primitives PrimitiveAttributes prims[MAX_TRIANGLES],
   out vertices VertexOutput verts[MAX_VERTICES],
```



### **QUADRILATERAL PRIMITIVE RASTERIZATION**

#### **Bilinear Interpolation**



Implementing Bilinear Interpolation using the Mesh Shader approach has certain advantages:

- Flexibility in how mesh data are passed to the graphics pipeline
  - We can create meshlets with quadrilateral primitives underneath
- Some calculations for the bilinear interpolation are done in Mesh Shader and some in Pixel Shader
  - Efficient data exchange between these two stages is important
  - Data can be shared per vertex but also per primitive



### **QUADRILATERAL PRIMITIVE RASTERIZATION**

#### **Bilinear Interpolation**



### Faster than Tessellation/Geometry pipeline!





GPU: AMD Radeon™ RX 7900 XTX; driver version: 24.1.1



39





```
[NumThreads(128, 1, 1)]
[OutputTopology("triangle")]
void MeshShader(
   uint threadId : SV_GroupThreadID,
   out indices uint3 tris[MAX_TRIANGLES],
   out vertices VertexOutput verts[MAX VERTICES]) {
    . . .
    verts[threadId] = EvaluateGrassSpline(basePosition, threadId);
    tris[threadId] = ComputeTopology(threadId);
      Mesh
                                                     Pixel
                           Rasterizer
     Shader
                                                    Shader
```





```
[NumThreads(128, 1, 1)]
[OutputTopology("triangle")]
void MeshShader(
   uint threadId : SV_GroupThreadID,
   out indices uint3 tris[MAX_TRIANGLES],
   out vertices VertexOutput verts[MAX VERTICES]) {
    . . .
    verts[threadId] = EvaluateGrassSpline(basePosition, threadId);
    tris[threadId] = ComputeTopology(threadId);
      Mesh
                                                     Pixel
                           Rasterizer
     Shader
                                                    Shader
```









GDC 2024



Learn more on GPUOpen.com

Follow us on X

https://twitter.com/GPUOpen



Follow us on Mastodon

https://mastodon.gamedev.place/@gpuopen

GDC 2024



Follow us on Zhihu

https://www.zhihu.com/org/gpuopen-7



# PERFORMANCE CONSIDERATIONS



### PERFORMANCE CONSIDERATIONS - AGENDA

#### **GEOMETRY ENGINE**

### MESH SHADER





# AMPLIFICATION (TASK) SHADER





### **GEOMETRY ENGINE – VERTEX REUSE**

- The geometry engine holds a cache for vertex reuse
- Avoids re-shading vertices
- But depends on fixed input structure of vertex pipeline



- Asset pipelines can pack the vertices to make the best use of vertex reuse
- Mesh shaders would not take advantage of this and potentially re-shade vertices multiple times



Mesh shader pipeline might run slower than traditional vertex/pixel shader pipeline!



### **GEOMETRY ENGINE – VERTEX REUSE**

Vertex reuse optimization has to be done during meshlet generation



- MS thread reads directly from the buffers
- MS thread group size is max 128 (DirectX® 12)
- MS max output: 256 vertices and 256 primitives (DirectX® 12)
- The fixed function vertex reuse cache is typically only for 32 vertices



### **GEOMETRY ENGINE – VERTEX REUSE**



Duplicated vertices
Part of Meshlet A and Meshlet B

Border vertices might need to be duplicated since they fall into multiple meshlets

→ Mesh Shader potentially need to process less vertices in total compared to VS



- There are different metrics in how meshlets can be constructed
- Depending on the problem case, one or the other is more suitable (content-specific!)

#### Common metrics that can be considered are

- Number of border vertices
  - Have to be duplicated
- Size of bounding box
  - Helpful for culling
  - Quantization precision
- Triangle strips (topologically connected triangles)
  - Can help with compression rate
  - Might lower performance
- Meshlets can be a collection of loose vertices/primitives
- There's still lots of room for research in this area



### **GEOMETRY ENGINE**

#### The GE for Vertex Shaders

- Determines vertexID for each vertex
- Vertex re-use cache
- Prepares the shader export
- Initiate launch of shaders

→ Launch rate for mesh shader is faster

#### The GE for Mesh Shaders

- Determines threadID for each thread
- Prepares the shader export
- Initiate launch of shaders



### **GEOMETRY ENGINE**

- Prepares the shader export
  - Allocates enough space for the maximum number of exported vertices and primitives per thread group

```
[NumThreads(128, 1, 1)]
[OutputTopology("triangle")]
void MeshShader(
   out indices uint3 tris[MAX_TRIANGLES],
   out vertices VertexOutput verts[MAX_VERTICES],
```

Allocates enough space for MAX\_TRIANGLES primitives and MAX\_VERTICES vertices

- If the export buffer is full, no new waves can be launched
- Can limit the max. occupancy of mesh shaders
- Space in the shader export is finite
- Designed for "average" mesh shader workloads to reach rasterizer triangle throughput



### **GEOMETRY ENGINE - OCCUPANCY**

An occupancy of ~25% can be enough to reach the triangle throughput limit



- Complex mesh shaders might see higher occupancy (~50%)
- In AMD Radeon™ GPU Profiler (RGP) colored as geometry shader
- Tend to get limited by available memory in the shader export
- MAX\_TRIANGLES and MAX\_VERTICES should be set as low as possible
- Mesh shader occupancy can also be limited by
  - VGPRs
  - Group shared memory (LDS)
  - Launch rate



### **MESH SHADER – TRIANGLE THROUGHPUT**

An indicator for a mesh shader being limited by rasterizer throughput is a high export instruction latency, particularly on the first exp instruction



This can be inspected in RGP under the instruction timing tab



### **MESH SHADER**

- Work a lot like a compute shader
- [numthreads(x,y,z)] to define thread group size
- ThreadID used to read from the input buffer and write to the output buffer
- These are shared buffers
- Any thread can read and write from and to any index
- Unlike a compute shader, the vertices and primitives are exported to the shader export

```
exp prim v3, off, off, off done row_en

exp pos0 v24, v23, v25, v12 done row_en
```

- That's what the geometry engine allocates space for ©
- Vertex attributes are exported to memory via a regular buffer store (AMD RDNA™3)
  - On AMD RDNA™2 it's via exp param





- On AMD RDNA<sup>™</sup>, the order of primitives and vertices in the shader export is defined by the order
  of threads in the thread group
- This means thread n exports vertex n and primitive n
  - This is how vertex shaders export their vertices!



```
if (threadId < meshlet.vertex_count)
    verts[threadId] = ProcessVertex(vertex_buffer[threadId]);
if (threadId < meshlet.triangle_count)
    tris[threadId] = ProcessPrimitive(triangle_buffer[threadId])</pre>
```

- Unfortunately, this clashes with the flexibility of mesh shaders
  - Any thread can write to any index in the output buffers



Mesh shaders can do something like this:

**Thread** Vertex 

- This does not comply with the order of primitives and vertices in the shader export
- We need to fix this somehow



Mesh shaders can do something like this:





Group shared memory (LDS) is used to fix this!

GDC 2024

Can be seen in the ISA:

```
      ds_load_b32
      v0, v0

      s_mov_b32
      m0, s3

      s_waitent
      lgkment(0)

      exp
      prim v0, off, off, off done row_en
```

60

A thread can also export multiple vertices and primitives



```
Vertices[thread id.x] = UnpackVertex(meshlet, thread id.x);
Vertices[thread id.x + 8] = UnpackVertex(meshlet, thread id.x + 8);
```

On AMD RDNA™3, this is achieved via a wave-wide offset to the export instruction



A thread can also export multiple vertices and primitives



- On AMD RDNA™3, this is achieved via a wave-wide offset to the export instruction
- The compiler may choose to use group shared memory as a staging buffer

GDC 2024

### MESH SHADER – EXPORT AMD RDNA™2

- A small note for AMD RDNA™2: there is no wave-wide offset
- A thread can only export 1 vertex and 1 primitive max



Shadow threads are launched that only export



### **MESH SHADER – EXPORT CONCLUSION**

- Thread n should export vertex n and primitive n
- If multiple vertices and primitives are exported per thread, use a wave-wide offset
- Otherwise:
  - Latency increases  $\rightarrow$  can decrease triangle throughput
  - Group shared memory usage increases
- Group shared memory can also be used explicitly in the HLSL shader
  - Efficient data exchange between threads within a thread group is possible
- Group shared memory is limited!
- → Can affect both, mesh shader and pixel shader occupancy
- If not enough group shared memory is available, scratch memory is used



- What is a recommended configuration?
- There are 2 quite common configurations:
- V = 128, T = 256
- Thread group size = 128
- → Larger meshlets
- V = 64, T = 126 (or 128)
- Thread group size = 64
- → Smaller meshlets



GDC 2024

- What is a recommended configuration?
- There are 2 quite common configurations:

- Thread group size = 128
- → Larger meshlets

• 
$$V = 64$$
,  $T = 126$  (or 128)

- Thread group size = 64
- → Smaller meshlets

More primitives than vertices

Main compute workload is typically vertex transformations

The number of primitives should not be the limiting factor, but the number of vertices



- What is a recommended configuration?
- There are 2 quite common configurations:

- Thread group size = 128
- → Larger meshlets
- V = 64, T = 126 (or 128)
- Thread group size = 64
- → Smaller meshlets

Thread group size = maximum number of vertices

Main compute workload is typically vertex transformations

Ensures 1 thread processes 1 vertex

If this is not possible, try to divide the maximum number of vertices evenly across the threads



- What is a recommended configuration?
- There are 2 quite common configurations:
- V = 128, T = 256
- Thread group size = 128 -----

Larger meshlets have less border vertices in total

- → Larger meshlets
- V = 64, T = 126 (or 128)
- Thread group size = 64
- → Smaller meshlets

More border vertices

A single thread group needs less resources

If occupancy is limited by other pixel shader or other dispatches running in parallel, a smaller thread group can improve performance

GDC 2024

- What is a recommended configuration?
- There are 2 quite common configurations:

Bonus question: How should you export the primitives?

- V = 128, T = 256
- Thread group size = 128
- → Larger meshlets

Use a thread-group-sided stride:

```
triangles[threadID] = ProcessPrimitive[threadID];
triangles[threadID + 128] = ProcessPrimitive[threadID + 128];
```

- V = 64, T = 126 (or 128)
- Thread group size = 64
- → Smaller meshlets

```
triangles[threadID] = ProcessPrimitive[threadID];
triangles[threadID + 64] = ProcessPrimitive[threadID + 64];
```



### **MESH SHADER - CULLING**

- Mesh shader can do triangle/primitive culling
- Might help if the fixed function cull rate is a bottleneck (rasterizer triangle throughput limited)

| Remove manually from export                                                                                                                                       | SV_CullPrimitive                                                                                                                                        |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>Done before SetMeshOutputCounts</li> <li>No space for vertex attributes is allocated</li> <li>Need to fix export indices via a wave-wide scan</li> </ul> | <ul> <li>No effect on SetMeshOutputCounts</li> <li>Space for vertex attributes is still allocated</li> <li>No need to fix any export indices</li> </ul> |

- Export space is always allocated for the maximum # of vertices and primitives regardless of SetMeshOutputCounts
- In our experiments, SV\_CullPrimitive was more beneficial
- The other option might be useful if there are very fat vertices
  - Where applicable, per-primitive attributes could already help



# **AMPLIFICATION (TASK) SHADER**

- Amplification shaders add latency to the render process
- MS calls are executed in the same order as the amplification shader thread groups were launched
- Required to comply with the specified rasterization order



- AS thread groups need to launch enough MS thread groups to hide the latency
- Otherwise, there will be gaps and poor thread utilization
- Typically, AS thread groups should launch at least 32 MS thread groups
- For culling, try to process at least 32 or 64 meshlets per AS thread group



### **AMPLIFICATION SHADER – DYNAMIC LOD SELECTION**

An amplification shader is called per mesh to select dynamically the LOD and possibly cull



- Issues in above trace:
  - Each mesh only spawns a few MS draws if any (e.g., one AS thread group with only few threads active)
  - A lot of AS thread groups doing very little work and producing very little work
  - Overhead can be estimated by changing AS code to cull all meshlets:





### **AMPLIFICATION SHADER - PAYLOAD**

- Payload is stored in group shared memory
- Every thread in the AS thread group can read and write from it
- After the AS thread group finishes, the payload is copied to a ring buffer
  - This copy can be quite slow, every thread copies the entire payload (up to 16KiB)
- Also requires a lot of VGPRs
  - Load from group shared memory into VGPRs
  - Copy from VGPRs to ring buffer using buffer\_store instruction
- → Use as little payload as possible!

```
v mov b32 e32
                               v0, 0
s mov b32
                              s1, s7
 s mul 132
                               s2, s18, s13
s add i32
                              s2, s2, s17
s load b128
                              s[4:7], s[0:1], 0xd0
s mul i32
                              s2, s2, s12
 s delay alu
                               instid0(SALU CYCLE 1) | instskip(NEXT) | instid1(SALU CYCLE 1)
s add i32
                              s2, s2, s16
 s add i32
                               s2, s15, s2
 ds load b128
                              v[4:7], v0
ds load b128
                              v[16:19], v0 offset:16
                              v[8:11], v0 offset:32
 ds load b128
 ds load b128
                              v[20:23], v0 offset:48
 ds load b128
                              v[24:27], v0 offset:64
 ds load b128
                              v[12:15], v0 offset:80
 ds load b128
                              v[28:31], v0 offset:96
 ds load b128
                              v[36:39], v0 offset:112
 ds load b128
                              v[40:43], v0 offset:128
 ds load b128
                              v[32:35], v0 offset:144
 ds load b128
                              v[44:47], v0 offset:160
 ds load b128
                              v[52:55], v0 offset:176
 ds load b128
                              v[56:59], v0 offset:192
 ds load b128
                              v[48:51], v0 offset:208
ds load b128
                              v[60:63], v0 offset:224
 ds load b128
                               v[64:67], v0 offset:240
s waitcnt
                              lgkmcnt(0)
 s 1shr b32
                               s3, s6, 14
s delay alu
                              instid0 (SALU CYCLE 1) | instskip (NEXT) | instid1 (SALU CYCLE 1)
 s sub i32
                               s8, s3, 1
 s_and_b32
                              s3, s2, s8
 s delay alu
                               instid0(SALU CYCLE 1)
s 1shl b32
                               s3, s3, 14
buffer store b32
                              v4, off, s[4:7], s3 glc
 buffer store b32
                               v5, off, s[4:7], s3 offset:4 glc
buffer_store_b32
                               v6, off, s[4:7], s3 offset:8 glc
 buffer store b32
                               v7, off, s[4:7], s3 offset:12 glc
buffer store b32
                               v16, off, s[4:7], s3 offset:16 glc
 buffer store b32
                               v17, off, s[4:7], s3 offset:20 glc
buffer store b32
                               v18, off, s[4:7], s3 offset:24 gld
 buffer store b32
                               v19, off, s[4:7], s3 offset:28 glc
buffer store b32
                               v8, off, s[4:7], s3 offset:32 glc
buffer store b32
                               v9, off, s[4:7], s3 offset:36 glc
buffer store b32
                               v10, off, s[4:7], s3 offset:40 glo
 buffer store b32
                               v11, off, s[4:7], s3 offset:44 glc
buffer store b32
                               v20, off, s[4:7], s3 offset:48 glo
 buffer store b32
                               v21, off, s[4:7], s3 offset:52 glo
buffer store b32
                               v22, off, s[4:7], s3 offset:56 glc
buffer store b32
                               v23, off, s[4:7], s3 offset:60 glo
buffer store b32
                               v24, off, s[4:7], s3 offset:64 glc
buffer store b32
                               v25, off, s[4:7], s3 offset:68 glo
buffer_store_b32
                              v26, off, s[4:7], s3 offset:72 glc
```



GDC 2024





















Mesh Shaders are coming to GPU Work Graphs!





79





#### CONCLUSION

- Mesh shaders are a new way to process geometry
- Closer to the underlying hardware
- Allows for more control on how to use the hardware to process the geometry
- Can do things that were previously not possible
  - More opportunities for compression
- Can process any type of primitives, e.g. quads
- Can procedurally generate geometry in an efficient way



- Meshlet generation
- Vertex and primitive export
- AS thread groups launching enough MS thread groups





# **SPECIAL THANKS**

- Łukasz Izdebski
- Dawid Masiukiewicz
- Michael Grossfeld
- Todd Martin
- Dominik Baumeister
- Felix Kawala
- Pirmin Pfeifer
- Quirin Meyer
- Bastian Kuth
- Carsten Faber



#### **DISCLAIMER**

The information contained herein is for informational purposes only and is subject to change without notice. While every precaution has been taken in the preparation of this document, it may contain technical inaccuracies, omissions and typographical errors, and AMD is under no obligation to update or otherwise correct this information. Advanced Micro Devices, Inc. makes no representations or warranties with respect to the accuracy or completeness of the contents of this document, and assumes no liability of any kind, including the implied warranties of noninfringement, merchantability or fitness for particular purposes, with respect to the operation or use of AMD hardware, software or other products described herein. No license, including implied or arising by estoppel, to any intellectual property rights is granted by this document. Terms and limitations applicable to the purchase or use of AMD products are as set forth in a signed agreement between the parties or in AMD's Standard Terms and Conditions of Sale. GD-18

THIS INFORMATION IS PROVIDED 'ASIS." AMD MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE CONTENTS HEREOF AND ASSUMES NO RESPONSIBILITY FOR ANY INACCURACIES, ERRORS, OR OMISSIONS THAT MAY APPEAR IN THIS INFORMATION. AMD SPECIFICALLY DISCLAIMS ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, OR FITNESS FOR ANY PARTICULAR PURPOSE. IN NO EVENT WILL AMD BE LIABLE TO ANY PERSON FOR ANY RELIANCE, DIRECT, INDIRECT, SPECIAL, OR OTHER CONSEQUENTIAL DAMAGES ARISING FROM THE USE OF ANY INFORMATION CONTAINED HEREIN, EVEN IF AMD IS EXPRESSLY ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Performance testing (slides 23, 30, and 31) done on following system: AMD Ryzen<sup>™</sup> 9 7950X, AMD Radeon<sup>™</sup> RX 7900 XTX, Asus ROG CROSSHAIR X670E HERO Motherboard, 128GB DDR5-6000 memory, 4TB M.2 NVME SSD, Windows®11 Pro 22H2, AMD Software: Adrenalin Edition 23.40.14.01

Performance testing (slide 39) done on following system: AMD Ryzen<sup>™</sup> 7 5800X, AMD Radeon<sup>™</sup> RX 7900 XTX, AsusTeKTUF Gaming X570-Plus, 32GB DDR4-3600, Windows 10 Home 22H2, AMD Software: Adrenalin Edition 24.2.1

© 2024 Advanced Micro Devices, Inc. All rights reserved. AMD, the AMD Arrow logo, Radeon, RDNA, and combinations thereof are trademarks of Advanced Micro Devices, Inc.

Vulkan and the Vulkan logo are registered trademarks of the Khronos Group Inc.

DirectX is a registered trademark of Microsoft Corporation.

Other product names used in this publication are for identification purposes only and may be trademarks of their respective owners.





#### Visit our website

https://gpuopen.com



Follow us on X

https://twitter.com/GPUOpen



Follow us on Mastodon

https://mastodon.gamedev.place/@gpuopen



Follow us on Zhihu

https://www.zhihu.com/org/gpuopen-7



AMD together we advance\_

AMD TRYZEN



# AMDI together we advance\_