











CSD19531Q5A

SLPS406B - SEPTEMBER 2013-REVISED MAY 2014

# CSD19531Q5A 100 V N-Channel NexFET™ Power MOSFETs

#### **Features**

- Ultra-Low Qa and Qad
- Low Thermal Resistance
- Avalanche Rated
- Pb-Free Terminal Plating
- **RoHS Compliant**
- Halogen Free
- SON 5 mm × 6 mm Plastic Package

# **Applications**

- Primary Side Telecom
- Secondary Side Synchronous Rectifier
- Motor Control

#### **Description** 3

This 100 V, 5.3 m $\Omega$ , SON 5 mm × 6 mm NexFET<sup>TM</sup> power MOSFET is designed to minimize losses in power conversion applications.



#### $R_{DS(on)}$ vs $V_{GS}$ 20 $T_C = 25^{\circ}C, I_D = 16A$ $R_{DS(on)}$ - On-State Resistance $\,(m\Omega)\,$ 18 $T_C = 125^{\circ}C, I_D = 16A$ 16 14 12 10 8 6 4 2 0 0 8 10 12 14 18 20 V<sub>GS</sub> - Gate-to- Source Voltage (V)

#### **Product Summary**

| T <sub>A</sub> = 25°C                             |                               | TYPICAL VA                 | UNIT |    |
|---------------------------------------------------|-------------------------------|----------------------------|------|----|
| $V_{DS}$                                          | Drain-to-Source Voltage       | 100                        |      | V  |
| $Q_g$                                             | Gate Charge Total (10 V)      | 37                         |      | nC |
| $Q_{gd}$                                          | Gate Charge Gate to Drain     | 6.6                        |      | nC |
| D                                                 | Drain to Source On Registence | $V_{GS} = 6 V$             | 6.0  | mΩ |
| R <sub>DS(on)</sub> Drain-to-Source On Resistance |                               | V <sub>GS</sub> = 10 V 5.3 |      | mΩ |
| V <sub>GS(th)</sub>                               | Threshold Voltage             | 2.7                        |      | V  |

## **Ordering Information**

| Device       | Media        | Qty  | Package         | Ship     |
|--------------|--------------|------|-----------------|----------|
| CSD19531Q5A  | 13-Inch Reel | 2500 | SON 5 x 6 mm    | Tape and |
| CSD19531Q5AT | 7-Inch Reel  | 250  | Plastic Package | Reel     |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Absolute Maximum Ratings**

| T <sub>A</sub> = 2                   | 5°C                                                                                                           | VALUE      | UNIT |
|--------------------------------------|---------------------------------------------------------------------------------------------------------------|------------|------|
| $V_{DS}$                             | Drain-to-Source Voltage                                                                                       | 100        | ٧    |
| $V_{GS}$                             | Gate-to-Source Voltage                                                                                        | ±20        | V    |
|                                      | Continuous Drain Current (Package limited)                                                                    | 100        |      |
| $I_D$                                | $I_D$ Continuous Drain Current (Silicon limited), $T_C = 25^{\circ}C$ Continuous Drain Current <sup>(1)</sup> |            | Α    |
|                                      |                                                                                                               |            |      |
| $I_{DM}$                             | Pulsed Drain Current <sup>(2)</sup>                                                                           | 337        | Α    |
| D                                    | Power Dissipation <sup>(1)</sup>                                                                              | 3.3        | W    |
| P <sub>D</sub>                       | Power Dissipation, T <sub>C</sub> = 25°C                                                                      | 125        | VV   |
| T <sub>J</sub> ,<br>T <sub>stg</sub> | Operating Junction and Storage Temperature Range                                                              | -55 to 150 | °C   |
| E <sub>AS</sub>                      | Avalanche Energy, single pulse $I_D = 60 \text{ A}, L = 0.1 \text{ mH}, R_G = 25 \Omega$                      | 180        | mJ   |

- (1) Typical  $R_{\theta JA} = 40^{\circ} \text{C/W}$  on a 1-inch $^2$ , 2-oz. Cu pad on a 0.06-inch thick FR4 PCB.
- (2) Max  $R_{\theta JC} = 1.0$ °C/W, pulse duration  $\leq 100$  µs, duty cycle  $\leq 1\%$

#### **Gate Charge**





#### **Table of Contents**

| 2<br>3<br>4<br>5 | Features         1           Applications         1           Description         1           Revision History         2           Specifications         3           5.1 Electrical Characteristics         3           5.2 Thermal Characteristics         3           5.3 Typical MOSFET Characteristics         4           Device and Documentation Support         7 | 6.1 Trademarks 6.2 Electrostatic Discharge Caution 6.3 Glossary  Mechanical, Packaging, and Orderable Information 7.1 Q5A Package Dimensions 7.2 Recommended PCB Pattern 7.3 Recommended Stencil Opening 7.4 Q5A Tape and Reel Information |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6                | Device and Documentation Support7                                                                                                                                                                                                                                                                                                                                          | 7.4 QOA Tape and Neel Information                                                                                                                                                                                                          |

#### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision A (January 2014) to Revision B                                               | Page |
|----------------------------------------------------------------------------------------------------|------|
| Increased pulsed drain current to 337A                                                             |      |
| Added line for max power dissipation with case temperature held to 25°C                            |      |
| • Changed Figure 1 from a normalized R <sub>BJA</sub> curve to a normalized R <sub>BJC</sub> curve | 4    |
| Updated the safe operating area in Figure 10                                                       |      |
| Changes from Original (September 2013) to Revision A                                               | Page |
| Added more information to description                                                              | ,    |



# 5 Specifications

#### 5.1 Electrical Characteristics

 $(T_A = 25^{\circ}C \text{ unless otherwise stated})$ 

|                     | PARAMETER                        | TEST CONDITIONS                                                  | MIN | TYP  | MAX  | UNIT |
|---------------------|----------------------------------|------------------------------------------------------------------|-----|------|------|------|
| STATIC              | CHARACTERISTICS                  |                                                                  | ·   |      | '    |      |
| BV <sub>DSS</sub>   | Drain-to-Source Voltage          | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 250 μA                   | 100 |      |      | V    |
| I <sub>DSS</sub>    | Drain-to-Source Leakage Current  | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 80 V                    |     |      | 1    | μΑ   |
| I <sub>GSS</sub>    | Gate-to-Source Leakage Current   | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = 20 V                    |     |      | 100  | nA   |
| V <sub>GS(th)</sub> | Gate-to-Source Threshold Voltage | V <sub>DS</sub> = V <sub>GS</sub> , I <sub>D</sub> = 250 μA      | 2.2 | 2.7  | 3.3  | V    |
| <b>D</b>            | Designate Courses On Besistance  | V <sub>GS</sub> = 6 V, I <sub>D</sub> = 16 A                     |     | 6.0  | 7.8  | mΩ   |
| R <sub>DS(on)</sub> | Drain-to-Source On Resistance    | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 16 A                    |     | 5.3  | 6.4  | mΩ   |
| 9 <sub>fs</sub>     | Transconductance                 | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 16 A                    |     | 82   |      | S    |
| DYNAM               | IC CHARACTERISTICS               |                                                                  |     |      | '    |      |
| C <sub>iss</sub>    | Input Capacitance                |                                                                  |     | 2980 | 3870 | pF   |
| C <sub>oss</sub>    | Output Capacitance               | $V_{GS} = 0 \text{ V}, V_{DS} = 50 \text{ V}, f = 1 \text{ MHz}$ |     | 560  | 728  | pF   |
| C <sub>rss</sub>    | Reverse Transfer Capacitance     |                                                                  |     | 13.0 | 16.9 | pF   |
| R <sub>G</sub>      | Series Gate Resistance           |                                                                  |     | 1.3  | 2.6  | Ω    |
| Qg                  | Gate Charge Total (10 V)         |                                                                  |     | 37   | 48   | nC   |
| Q <sub>gd</sub>     | Gate Charge Gate to Drain        | V 50 V 1 40 A                                                    |     | 6.6  |      | nC   |
| Q <sub>gs</sub>     | Gate Charge Gate to Source       | $V_{DS} = 50 \text{ V}, I_{D} = 16 \text{ A}$                    |     | 10.5 |      | nC   |
| Q <sub>g(th)</sub>  | Gate Charge at V <sub>th</sub>   |                                                                  |     | 7.3  |      | nC   |
| Q <sub>oss</sub>    | Output Charge                    | V <sub>DS</sub> = 50 V, V <sub>GS</sub> = 0 V                    |     | 97   |      | nC   |
| t <sub>d(on)</sub>  | Turn On Delay Time               |                                                                  |     | 6.0  |      | ns   |
| t <sub>r</sub>      | Rise Time                        | V <sub>DS</sub> = 50 V, V <sub>GS</sub> = 10 V,                  |     | 5.8  |      | ns   |
| t <sub>d(off)</sub> | Turn Off Delay Time              | $I_{DS} = 16 \text{ A}, R_G = 0 \Omega$                          |     | 18.4 |      | ns   |
| t <sub>f</sub>      | Fall Time                        |                                                                  |     | 5.2  |      | ns   |
| DIODE (             | CHARACTERISTICS                  |                                                                  |     |      | '    |      |
| $V_{SD}$            | Diode Forward Voltage            | I <sub>SD</sub> = 16 A, V <sub>GS</sub> = 0 V                    |     | 0.8  | 1    | V    |
| Q <sub>rr</sub>     | Reverse Recovery Charge          | V <sub>DS</sub> = 50 V, I <sub>F</sub> = 16 A,                   |     | 226  |      | nC   |
| t <sub>rr</sub>     | Reverse Recovery Time            | di/dt = 300 A/µs                                                 |     | 148  |      | ns   |

## 5.2 Thermal Characteristics

(T<sub>A</sub> = 25°C unless otherwise stated)

|                 | THERMAL METRIC                                           | MIN | TYP | MAX | UNIT |
|-----------------|----------------------------------------------------------|-----|-----|-----|------|
| $R_{\theta JC}$ | Junction-to-Case Thermal Resistance <sup>(1)</sup>       |     |     | 1   | °C/W |
| $R_{\theta JA}$ | Junction-to-Ambient Thermal Resistance <sup>(1)(2)</sup> |     |     | 50  | C/VV |

 <sup>(1)</sup> R<sub>θJC</sub> is determined with the device mounted on a 1-inch² (6.45-cm²), 2-oz. (0.071-mm thick) Cu pad on a 1.5-inch x 1.5-inch (3.81-cm x 3.81-cm), 0.06-inch (1.52-mm) thick FR4 PCB. R<sub>θJC</sub> is specified by design, whereas R<sub>θJA</sub> is determined by the user's board design.
 (2) Device mounted on FR4 material with 1-inch² (6.45-cm²), 2-oz. (0.071-mm thick) Cu.





Max  $R_{\theta JA} = 50^{\circ} C/W$  when mounted on 1 inch² (6.45 cm²) of 2-oz. (0.071-mm thick) Cu.



Max  $R_{\theta JA} = 115^{\circ} C/W$  when mounted on a minimum pad area of 2-oz. (0.071-mm thick) Cu.

# 5.3 Typical MOSFET Characteristics

(T<sub>A</sub> = 25°C unless otherwise stated)



Submit Documentation Feedback

Copyright © 2013–2014, Texas Instruments Incorporated



# **Typical MOSFET Characteristics (continued)**

(T<sub>A</sub> = 25°C unless otherwise stated)







Figure 3. Transfer Characteristics



Figure 4. Gate Charge



Figure 5. Capacitance



Figure 6. Threshold Voltage vs Temperature

Figure 7. On-State Resistance vs Gate-To-Source Voltage



## **Typical MOSFET Characteristics (continued)**

(T<sub>A</sub> = 25°C unless otherwise stated)





Figure 8. Normalized On-State Resistance vs Temperature



Figure 9. Typical Diode Forward Voltage



Figure 10. Maximum Safe Operating Area





Figure 12. Maximum Drain Current vs Temperature



# 6 Device and Documentation Support

#### 6.1 Trademarks

NexFET is a trademark of Texas Instruments.

#### 6.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 6.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms and definitions.



# 7 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Documentation Feedback

Copyright © 2013–2014, Texas Instruments Incorporated



# 7.1 Q5A Package Dimensions





Side View





Front View

| DIM |      | MILLIMETERS |      |
|-----|------|-------------|------|
| DIM | MIN  | NOM         | MAX  |
| Α   | 0.90 | 1.00        | 1.10 |
| b   | 0.33 | 0.41        | 0.51 |
| С   | 0.20 | 0.25        | 0.34 |
| D1  | 4.80 | 4.90        | 5.00 |
| D2  | 3.61 | 3.81        | 4.02 |
| E   | 5.90 | 6.00        | 6.10 |
| E1  | 5.70 | 5.75        | 5.80 |
| E2  | 3.38 | 3.58        | 3.78 |
| E3  | 3.03 | 3.13        | 3.23 |
| е   | 1.17 | 1.27        | 1.37 |
| e1  | 0.27 | 0.37        | 0.47 |
| e2  | 0.15 | 0.25        | 0.35 |
| Н   | 0.41 | 0.56        | 0.71 |
| K   | 1.10 |             |      |
| L   | 0.51 | 0.61        | 0.71 |
| L1  | 0.06 | 0.13        | 0.20 |
| θ   | 0°   | _           | 12°  |

Submit Documentation Feedback Copyright © 2013–2014, Texas Instruments Incorporated



# 7.2 Recommended PCB Pattern



| DIM | MILLIM | ETERS | INC   | HES   |
|-----|--------|-------|-------|-------|
| DIM | MIN    | MAX   | MIN   | MAX   |
| F1  | 6.205  | 6.305 | 0.244 | 0.248 |
| F2  | 4.46   | 4.56  | 0.176 | 0.18  |
| F3  | 4.46   | 4.56  | 0.176 | 0.18  |
| F4  | 0.65   | 0.7   | 0.026 | 0.028 |
| F5  | 0.62   | 0.67  | 0.024 | 0.026 |
| F6  | 0.63   | 0.68  | 0.025 | 0.027 |
| F7  | 0.7    | 0.8   | 0.028 | 0.031 |
| F8  | 0.65   | 0.7   | 0.026 | 0.028 |
| F9  | 0.62   | 0.67  | 0.024 | 0.026 |
| F10 | 4.9    | 5     | 0.193 | 0.197 |
| F11 | 4.46   | 4.56  | 0.176 | 0.18  |

For recommended circuit layout for PCB designs, see application note SLPA005 – Reducing Ringing Through PCB Layout Techniques.

Submit Documentation Feedback



## 7.3 Recommended Stencil Opening



#### 7.4 Q5A Tape and Reel Information



#### Notes:

- 1. 10-sprocket hole-pitch cumulative tolerance ±0.2
- 2. Camber not to exceed 1 mm in 100 mm, noncumulative over 250 mm
- 3. Material: black static-dissipative polystyrene
- 4. All dimensions are in mm (unless otherwise specified).
- 5. A0 and B0 measured on a plane 0.3 mm above the bottom of the pocket.

Copyright © 2013–2014, Texas Instruments Incorporated

Submit Documentation Feedback

www.ti.com 20-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| CSD19531Q5A           | Active     | Production    | VSONP (DQJ)   8 | 2500   LARGE T&R      | ROHS Exempt     | SN                            | Level-1-260C-UNLIM         | -55 to 150   | CSD19531         |
| CSD19531Q5AT          | Active     | Production    | VSONP (DQJ)   8 | 250   SMALL T&R       | ROHS Exempt     | SN                            | Level-1-260C-UNLIM         | -55 to 150   | CSD19531         |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated