Table 2-1. 16-Bit Addressing Forms with the ModR/M Byte

| r8(/r)<br>r16(/r)<br>r32(/r)<br>mm(/r)<br>xmm(/r)<br>(In decimal) /digit (Opcode)<br>(In binary) REG =                                                                      |     | AL<br>AX<br>EAX<br>MMO<br>XMMO<br>0                  | CL<br>CX<br>ECX<br>MM1<br>XMM1<br>1<br>001   | DL<br>DX<br>EDX<br>MM2<br>XMM2<br>2<br>010   | BL<br>BX<br>EBX<br>MM3<br>XMM3<br>3<br>011   | AH<br>SP<br>ESP<br>MM4<br>XMM4<br>4<br>100   | CH<br>BP1<br>EBP<br>MM5<br>XMM5<br>5<br>101  | DH<br>SI<br>ESI<br>MM6<br>XMM6<br>6<br>110   | BH<br>DI<br>EDI<br>MM7<br>XMM7<br>7          |                                              |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|
| Effective Address                                                                                                                                                           | R/M | Value of ModR/M Byte (in Hexadecimal)                |                                              |                                              |                                              |                                              |                                              |                                              |                                              |                                              |
| [BX+SI]<br>[BX+DI]<br>[BP+SI]<br>[BP+DI]<br>[SI]<br>[DI]<br>disp16 <sup>2</sup><br>[BX]                                                                                     | 00  | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 00<br>01<br>02<br>03<br>04<br>05<br>06<br>07 | 08<br>09<br>0A<br>0B<br>0C<br>0D<br>0E<br>0F | 10<br>11<br>12<br>13<br>14<br>15<br>16<br>17 | 18<br>19<br>1A<br>1B<br>1C<br>1D<br>1E<br>1F | 20<br>21<br>22<br>23<br>24<br>25<br>26<br>27 | 28<br>29<br>2A<br>2B<br>2C<br>2D<br>2E<br>2F | 30<br>31<br>32<br>33<br>34<br>35<br>36<br>37 | 38<br>39<br>3A<br>3B<br>3C<br>3D<br>3E<br>3F |
| [BX+SI]+disp8 <sup>3</sup> [BX+DI]+disp8 [BP+SI]+disp8 [BP+DI]+disp8 [SI]+disp8 [DI]+disp8 [BP]+disp8 [BP]+disp8                                                            | 01  | 000<br>001<br>010<br>011<br>100<br>101<br>110        | 40<br>41<br>42<br>43<br>44<br>45<br>46<br>47 | 48<br>49<br>4A<br>4B<br>4C<br>4D<br>4E<br>4F | 50<br>51<br>52<br>53<br>54<br>55<br>56<br>57 | 58<br>59<br>5A<br>5B<br>5C<br>5D<br>5E<br>5F | 60<br>61<br>62<br>63<br>64<br>65<br>66       | 68<br>69<br>6A<br>6B<br>6C<br>6D<br>6E<br>6F | 70<br>71<br>72<br>73<br>74<br>75<br>76<br>77 | 78<br>79<br>7A<br>7B<br>7C<br>7D<br>7E<br>7F |
| [BX+SI]+disp16<br>[BX+DI]+disp16<br>[BP+SI]+disp16<br>[BP+DI]+disp16<br>[SI]+disp16<br>[DI]+disp16<br>[BP]+disp16<br>[BY]+disp16                                            | 10  | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 80<br>81<br>82<br>83<br>84<br>85<br>86<br>87 | 88<br>89<br>8A<br>8B<br>8C<br>8D<br>8E<br>8F | 90<br>91<br>92<br>93<br>94<br>95<br>96<br>97 | 98<br>99<br>9A<br>9B<br>9C<br>9D<br>9E<br>9F | A0<br>A1<br>A2<br>A3<br>A4<br>A5<br>A6<br>A7 | A8<br>A9<br>AA<br>AB<br>AC<br>AD<br>AE<br>AF | B0<br>B1<br>B2<br>B3<br>B4<br>B5<br>B6<br>B7 | B8<br>B9<br>BA<br>BB<br>BC<br>BD<br>BE<br>BF |
| EAX/AX/AL/MM0/XMM0<br>ECX/CX/CL/MM1/XMM1<br>EDX/DX/DL/MM2/XMM2<br>EBX/BX/BL/MM3/XMM3<br>ESP/SP/AHMM4/XMM4<br>EBP/BP/CH/MM5/XMM5<br>ESI/SI/DH/MM6/XMM6<br>EDI/DI/BH/MM7/XMM7 | 11  | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | CO<br>C1<br>C2<br>C3<br>C4<br>C5<br>C6       | C8<br>C9<br>CA<br>CB<br>CC<br>CD<br>CE<br>CF | D0<br>D1<br>D2<br>D3<br>D4<br>D5<br>D6<br>D7 | D8<br>D9<br>DA<br>DB<br>DC<br>DD<br>DE<br>DF | E0<br>EQ<br>E2<br>E3<br>E4<br>E5<br>E6<br>E7 | E8<br>E9<br>EA<br>EB<br>EC<br>ED<br>EE<br>EF | F0<br>F1<br>F2<br>F3<br>F4<br>F5<br>F6<br>F7 | F8<br>F9<br>FA<br>FB<br>FC<br>FD<br>FE<br>FF |

- 1. The default segment register is SS for the effective addresses containing a BP index, DS for other effective addresses.
- 2. The disp16 nomenclature denotes a 16-bit displacement that follows the ModR/M byte and that is added to the index.
- 3. The disp8 nomenclature denotes an 8-bit displacement that follows the ModR/M byte and that is sign-extended and added to the index.

Table 2-2. 32-Bit Addressing Forms with the ModR/M Byte

| r8(/r)<br>r16(/r)<br>r32(/r)<br>mm(/r)<br>xmm(/r)<br>(In decimal) /digit (Opcode)<br>(In binary) REG =                                                                      | AL<br>AX<br>EAX<br>MMO<br>XMMO<br>0 | CL<br>CX<br>ECX<br>MM1<br>XMM1<br>1<br>001           | DL<br>DX<br>EDX<br>MM2<br>XMM2<br>2<br>010   | BL<br>BX<br>EBX<br>MM3<br>XMM3<br>3<br>011   | AH<br>SP<br>ESP<br>MM4<br>XMM4<br>4<br>100   | CH<br>BP<br>EBP<br>MM5<br>XMM5<br>5<br>101   | DH<br>SI<br>ESI<br>MM6<br>XMM6<br>6<br>110   | BH<br>DI<br>EDI<br>MM7<br>XMM7<br>7<br>111   |                                              |                                              |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|
| Effective Address                                                                                                                                                           | R/M                                 | Value of ModR/M Byte (in Hexadecimal)                |                                              |                                              |                                              |                                              |                                              |                                              |                                              |                                              |
| [EAX]<br>[ECX]<br>[EDX]<br>[EBX]<br>[][] <sup>1</sup><br>disp32 <sup>2</sup><br>[ESI]<br>[EDI]                                                                              | 00                                  | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 00<br>01<br>02<br>03<br>04<br>05<br>06<br>07 | 08<br>09<br>0A<br>0B<br>0C<br>0D<br>0E<br>0F | 10<br>11<br>12<br>13<br>14<br>15<br>16<br>17 | 18<br>19<br>1A<br>1B<br>1C<br>1D<br>1E<br>1F | 20<br>21<br>22<br>23<br>24<br>25<br>26<br>27 | 28<br>29<br>2A<br>2B<br>2C<br>2D<br>2E<br>2F | 30<br>31<br>32<br>33<br>34<br>35<br>36<br>37 | 38<br>39<br>3A<br>3B<br>3C<br>3D<br>3E<br>3F |
| [EAX]+disp8 <sup>3</sup> [ECX]+disp8 [EDX]+disp8 [EBX]+disp8 [][]+disp8 [EBP]+disp8 [ESI]+disp8 [EOI]+disp8                                                                 | 01                                  | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 40<br>41<br>42<br>43<br>44<br>45<br>46<br>47 | 48<br>49<br>4A<br>4B<br>4C<br>4D<br>4E<br>4F | 50<br>51<br>52<br>53<br>54<br>55<br>56<br>57 | 58<br>59<br>5A<br>5B<br>5C<br>5D<br>5E<br>5F | 60<br>61<br>62<br>63<br>64<br>65<br>66       | 68<br>69<br>6A<br>6B<br>6C<br>6D<br>6E<br>6F | 70<br>71<br>72<br>73<br>74<br>75<br>76<br>77 | 78<br>79<br>7A<br>7B<br>7C<br>7D<br>7E<br>7F |
| [EAX]+disp32<br>[ECX]+disp32<br>[EDX]+disp32<br>[EBX]+disp32<br>[][]+disp32<br>[EBP]+disp32<br>[ESI]+disp32<br>[EDI]+disp32                                                 | 10                                  | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 80<br>81<br>82<br>83<br>84<br>85<br>86<br>87 | 88<br>89<br>8A<br>8B<br>8C<br>8D<br>8E<br>8F | 90<br>91<br>92<br>93<br>94<br>95<br>96<br>97 | 98<br>99<br>9A<br>9B<br>9C<br>9D<br>9E<br>9F | A0<br>A1<br>A2<br>A3<br>A4<br>A5<br>A6<br>A7 | A8<br>A9<br>AA<br>AB<br>AC<br>AD<br>AE<br>AF | B0<br>B1<br>B2<br>B3<br>B4<br>B5<br>B6<br>B7 | B8<br>B9<br>BA<br>BB<br>BC<br>BD<br>BE<br>BF |
| EAX/AX/AL/MMO/XMMO<br>ECX/CX/CL/MM/XMM1<br>EDX/DX/DL/MM2/XMM2<br>EBX/BX/BL/MM3/XMM3<br>ESP/SP/AH/MM4/XMM4<br>EBP/BP/CH/MM5/XMM5<br>ESI/SI/DH/MM6/XMM6<br>EDI/DI/BH/MM7/XMM7 | 11                                  | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | C0<br>C1<br>C2<br>C3<br>C4<br>C5<br>C6       | C8<br>C9<br>CA<br>CB<br>CC<br>CD<br>CE<br>CF | D0<br>D1<br>D2<br>D3<br>D4<br>D5<br>D6<br>D7 | D8<br>D9<br>DA<br>DB<br>DC<br>DD<br>DE<br>DF | E0<br>E1<br>E2<br>E3<br>E4<br>E5<br>E6<br>E7 | E8<br>E9<br>EA<br>EB<br>EC<br>ED<br>EE       | F0<br>F1<br>F2<br>F3<br>F4<br>F5<br>F6<br>F7 | F8<br>F9<br>FA<br>FB<br>FC<br>FD<br>FE<br>FF |

- 1. The [--][--] nomenclature means a SIB follows the ModR/M byte.
- 2. The disp32 nomenclature denotes a 32-bit displacement that follows the ModR/M byte (or the SIB byte if one is present) and that is added to the index.
- 3. The disp8 nomenclature denotes an 8-bit displacement that follows the ModR/M byte (or the SIB byte if one is present) and that is sign-extended and added to the index.

Table 2-3 is organized to give 256 possible values of the SIB byte (in hexadecimal). General purpose registers used as a base are indicated across the top of the table, along with corresponding values for the SIB byte's base field. Table rows in the body of the table indicate the register used as the index (SIB byte bits 3, 4 and 5) and the scaling factor (determined by SIB byte bits 6 and 7).

Table 2-3. 32-Bit Addressing Forms with the SIB Byte

| r32<br>(In decimal) Base =<br>(In binary) Base =                                  | (In decimal) Base =<br>(In binary) Base = |                                                      |                                              |                                              | EDX<br>2<br>010                              | EBX<br>3<br>011                              | ESP<br>4<br>100                              | [*]<br>5<br>101                              | ESI<br>6<br>110                              | EDI<br>7<br>111                              |
|-----------------------------------------------------------------------------------|-------------------------------------------|------------------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|
| Scaled Index                                                                      | SS                                        | Index                                                |                                              |                                              | Value (                                      | of SIB Byte                                  | (in Hexad                                    | ecimal)                                      |                                              |                                              |
| [EAX] [ECX] [EDX] [EBX] none [EBP] [ESI]                                          | 00                                        | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 00<br>08<br>10<br>18<br>20<br>28<br>30<br>38 | 01<br>09<br>11<br>19<br>21<br>29<br>31<br>39 | 02<br>0A<br>12<br>1A<br>22<br>2A<br>32<br>3A | 03<br>0B<br>13<br>1B<br>23<br>2B<br>33<br>3B | 04<br>0C<br>14<br>1C<br>24<br>2C<br>34<br>3C | 05<br>0D<br>15<br>1D<br>25<br>2D<br>35<br>3D | 06<br>0E<br>16<br>1E<br>26<br>2E<br>36<br>3E | 07<br>0F<br>17<br>1F<br>27<br>2F<br>37<br>3F |
| [EAX*2]<br>[ECX*2]<br>[EDX*2]<br>[EBX*2]<br>none<br>[EBP*2]<br>[ESI*2]<br>[EDI*2] | 01                                        | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 40<br>48<br>50<br>58<br>60<br>68<br>70<br>78 | 41<br>49<br>51<br>59<br>61<br>69<br>71<br>79 | 42<br>4A<br>52<br>5A<br>62<br>6A<br>72<br>7A | 43<br>4B<br>53<br>5B<br>63<br>6B<br>73<br>7B | 44<br>4C<br>54<br>5C<br>64<br>6C<br>74<br>7C | 45<br>4D<br>55<br>5D<br>65<br>6D<br>75<br>7D | 46<br>4E<br>56<br>5E<br>66<br>6E<br>76<br>7E | 47<br>4F<br>57<br>5F<br>67<br>6F<br>77<br>7F |
| [EAX*4]<br>[ECX*4]<br>[EDX*4]<br>[EBX*4]<br>none<br>[EBP*4]<br>[ESI*4]<br>[EDI*4] | 10                                        | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 80<br>88<br>90<br>98<br>A0<br>A8<br>B0<br>B8 | 81<br>89<br>91<br>99<br>A1<br>A9<br>B1<br>B9 | 82<br>8A<br>92<br>9A<br>A2<br>AA<br>B2<br>BA | 83<br>8B<br>93<br>9B<br>A3<br>AB<br>B3<br>BB | 84<br>8C<br>94<br>9C<br>A4<br>AC<br>B4<br>BC | 85<br>8D<br>95<br>9D<br>A5<br>AD<br>B5<br>BD | 86<br>8E<br>96<br>9E<br>A6<br>AE<br>B6<br>BE | 87<br>8F<br>97<br>9F<br>A7<br>AF<br>B7<br>BF |
| [EAX*8]<br>[ECX*8]<br>[EDX*8]<br>[EBX*8]<br>none<br>[EBP*8]<br>[ESI*8]<br>[EDI*8] | 11                                        | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | CO<br>C8<br>D0<br>D8<br>E0<br>E8<br>F0<br>F8 | C1<br>C9<br>D1<br>D9<br>E1<br>E9<br>F1       | C2<br>CA<br>D2<br>DA<br>E2<br>EA<br>F2<br>FA | C3<br>CB<br>D3<br>DB<br>E3<br>EB<br>F3<br>FB | C4<br>CC<br>D4<br>DC<br>E4<br>EC<br>F4<br>FC | C5<br>CD<br>D5<br>DD<br>E5<br>ED<br>F5<br>FD | C6<br>CE<br>D6<br>DE<br>E6<br>EE<br>F6<br>FE | C7<br>CF<br>D7<br>DF<br>E7<br>EF<br>F7       |

1. The [\*] nomenclature means a disp32 with no base if the MOD is 00B. Otherwise, [\*] means disp8 or disp32 + [EBP]. This provides the following address modes:

| 3        |                                 |
|----------|---------------------------------|
| MOD bits | Effective Address               |
| 00       | [scaled index] + disp32         |
| 01       | [scaled index] + disp8 + [EBP]  |
| 10       | [scaled index] + disp32 + [EBP] |

# 2.2 IA-32E MODE

IA-32e mode has two sub-modes. These are:

- Compatibility Mode. Enables a 64-bit operating system to run most legacy protected mode software unmodified.
- **64-Bit Mode**. Enables a 64-bit operating system to run applications written to access 64-bit address space.

Table A-2. One-byte Opcode Map: (00H — F7H) \*

|   | 0                                               | 1                                             | 2                              | 3                                                                | 4                                 | 5                            | 6                           | 7                           |
|---|-------------------------------------------------|-----------------------------------------------|--------------------------------|------------------------------------------------------------------|-----------------------------------|------------------------------|-----------------------------|-----------------------------|
| 0 |                                                 | L                                             | AD                             | D                                                                | L                                 | L                            | PUSH                        | POP                         |
|   | Eb, Gb                                          | Ev, Gv                                        | Gb, Eb                         | Gv, Ev                                                           | AL, Ib                            | rAX, Iz                      | ES <sup>i64</sup>           | ES <sup>i64</sup>           |
| 1 |                                                 |                                               | AD                             | C                                                                |                                   |                              | PUSH                        | POP                         |
|   | Eb, Gb                                          | Ev, Gv                                        | Gb, Eb                         | Gv, Ev                                                           | AL, Ib                            | rAX, Iz                      | SS <sup>i64</sup>           | SS <sup>i64</sup>           |
| 2 |                                                 |                                               | AN                             | ID                                                               |                                   |                              | SEG=ES                      | DAA <sup>i64</sup>          |
|   | Eb, Gb                                          | Ev, Gv                                        | Gb, Eb                         | Gv, Ev                                                           | AL, Ib                            | rAX, Iz                      | (Prefix)                    |                             |
| 3 | XOR                                             |                                               |                                |                                                                  |                                   |                              | SEG=SS                      | AAA <sup>i64</sup>          |
|   | Eb, Gb                                          | Ev, Gv                                        | Gb, Eb                         | Gv, Ev                                                           | AL, Ib                            | rAX, Iz                      | (Prefix)                    |                             |
| 4 |                                                 |                                               |                                | INCi64 general regis                                             | ster / REX <sup>064</sup> Prefixe | es                           |                             |                             |
|   | eAX<br>REX                                      | eCX<br>REX.B                                  | eDX<br>REX.X                   | eBX<br>REX.XB                                                    | eSP<br>REX.R                      | eBP<br>REX.RB                | eSI<br>REX.RX               | eDI<br>REX.RXB              |
| 5 |                                                 | •                                             |                                | PUSH <sup>d64</sup> ge                                           | eneral register                   | •                            | •                           | •                           |
|   | rAX/r8                                          | rCX/r9                                        | rDX/r10                        | rBX/r11                                                          | rSP/r12                           | rBP/r13                      | rSI/r14                     | rDI/r15                     |
| 6 | PUSHA <sup>i64</sup> /<br>PUSHAD <sup>i64</sup> | POPA <sup>i64</sup> /<br>POPAD <sup>i64</sup> | BOUND <sup>i64</sup><br>Gv, Ma | ARPL <sup>i64</sup><br>Ew, Gw<br>MOVSXD <sup>064</sup><br>Gv, Ev | SEG=FS<br>(Prefix)                | SEG=GS<br>(Prefix)           | Operand<br>Size<br>(Prefix) | Address<br>Size<br>(Prefix) |
| 7 |                                                 | l.                                            | Jcc <sup>t</sup>               | <sup>i64</sup> , Jb - Short-displa                               | cement jump on cor                | ndition                      | l.                          | I.                          |
|   | 0                                               | NO                                            | B/NAE/C                        | NB/AE/NC                                                         | Z/E                               | NZ/NE                        | BE/NA                       | NBE/A                       |
| 8 |                                                 | Immedia                                       | te Grp 1 <sup>1A</sup>         |                                                                  | TE                                | ST                           | X                           | CHG                         |
|   | Eb, lb                                          | Ev, Iz                                        | Eb, Ib <sup>i64</sup>          | Ev, Ib                                                           | Eb, Gb                            | Ev, Gv                       | Eb, Gb                      | Ev, Gv                      |
| 9 | NOP                                             |                                               |                                | XCHG word, doul                                                  | ble-word or quad-wo               | ord register with rAX        |                             | •                           |
|   | PAUSE(F3)<br>XCHG r8, rAX                       | rCX/r9                                        | rDX/r10                        | rBX/r11                                                          | rSP/r12                           | rBP/r13                      | rSI/r14                     | rDI/r15                     |
| Α |                                                 | М                                             | OV                             |                                                                  | MOVS/B                            | MOVS/W/D/Q                   | CMPS/B                      | CMPS/W/D                    |
|   | AL, Ob                                          | rAX, Ov                                       | Ob, AL                         | Ov, rAX                                                          | Yb, Xb                            | Yv, Xv                       | Xb, Yb                      | Xv, Yv                      |
| В |                                                 |                                               |                                | MOV immediate b                                                  | yte into byte registe             | r                            |                             | _                           |
|   | AL/R8L, lb                                      | CL/R9L, lb                                    | DL/R10L, lb                    | BL/R11L, lb                                                      | AH/R12L, lb                       | CH/R13L, lb                  | DH/R14L, lb                 | BH/R15L, lb                 |
| С | Shift C                                         | Grp 2 <sup>1A</sup>                           | near RET <sup>f64</sup><br>lw  | near RET <sup>f64</sup>                                          | LES <sup>i64</sup><br>Gz, Mp      | LDS <sup>i64</sup><br>Gz, Mp | Grp 1                       | 1 <sup>1A</sup> - MOV       |
|   | Eb, Ib                                          | Ev, Ib                                        | IVV                            |                                                                  | VEX+2byte                         | VEX+1byte                    | Eb, Ib                      | Ev, Iz                      |
| D |                                                 | Shift (                                       | Grp 2 <sup>1A</sup>            |                                                                  | AAM <sup>i64</sup>                | AAD <sup>i64</sup>           |                             | XLAT/                       |
|   | Eb, 1                                           | Ev, 1                                         | Eb, CL                         | Ev, CL                                                           | lb                                | lb                           |                             | XLATB                       |
| Е | LOOPNE <sup>f64</sup> /                         | LOOPE <sup>f64</sup> /                        | LOOP <sup>f64</sup>            | JrCXZ <sup>f64</sup> /                                           | li li                             | N                            |                             | DUT                         |
|   | LOOPNZ <sup>f64</sup><br>Jb                     | LOOPZ <sup>f64</sup><br>Jb                    | Jb                             | Jb                                                               | AL, Ib                            | eAX, Ib                      | lb, AL                      | lb, eAX                     |
| F | LOCK                                            |                                               | REPNE                          | REP/REPE                                                         | HLT                               | CMC                          | Unar                        | y Grp 3 <sup>1A</sup>       |
|   | (Prefix)                                        |                                               | XACQUIRE<br>(Prefix)           | XRELEASE<br>(Prefix)                                             |                                   |                              | Eb                          | Ev                          |

Table A-2. One-byte Opcode Map: (08H - FFH)  $^{\star}$ 

|   | 8                        | 9                    | Α                       | В                                 | С                                 | D              | E                         | F                                       |
|---|--------------------------|----------------------|-------------------------|-----------------------------------|-----------------------------------|----------------|---------------------------|-----------------------------------------|
| 0 |                          |                      | C                       | R                                 |                                   |                | PUSH<br>CS <sup>i64</sup> | 2-byte                                  |
|   | Eb, Gb                   | Ev, Gv               | Gb, Eb                  | Gv, Ev                            | AL, Ib                            | rAX, Iz        | CS104                     | escape<br>(Table A-3)                   |
| 1 |                          |                      | SI                      | BB                                |                                   |                | PUSH<br>DS <sup>i64</sup> | POP<br>DS <sup>i64</sup>                |
|   | Eb, Gb                   | Ev, Gv               | Gb, Eb                  | Gv, Ev                            | AL, Ib                            | rAX, Iz        | DSIG                      | DSIG                                    |
| 2 |                          |                      | SI                      | JB                                |                                   |                | SEG=CS                    | DAS <sup>i64</sup>                      |
|   | Eb, Gb                   | Ev, Gv               | Gb, Eb                  | Gv, Ev                            | AL, Ib                            | rAX, Iz        | (Prefix)                  |                                         |
| 3 |                          |                      | CI                      | MP                                |                                   |                | SEG=DS                    | AAS <sup>i64</sup>                      |
|   | Eb, Gb                   | Ev, Gv               | Gb, Eb                  | Gv, Ev                            | AL, Ib                            | rAX, Iz        | (Prefix)                  |                                         |
| 4 |                          |                      | I                       | DEC <sup>i64</sup> general regis  | ster / REX <sup>064</sup> Prefixe | s              |                           |                                         |
|   | eAX<br>REX.W             | eCX<br>REX.WB        | eDX<br>REX.WX           | eBX<br>REX.WXB                    | eSP<br>REX.WR                     | eBP<br>REX.WRB | eSI<br>REX.WRX            | eDI<br>REX.WRXB                         |
| 5 |                          |                      |                         | POP <sup>d64</sup> into g         | eneral register                   |                |                           | •                                       |
|   | rAX/r8                   | rCX/r9               | rDX/r10                 | rBX/r11                           | rSP/r12                           | rBP/r13        | rSI/r14                   | rDI/r15                                 |
| 6 | PUSH <sup>d64</sup>      | IMUL                 | PUSH <sup>d64</sup>     | IMUL                              | INS/                              | INS/           | OUTS/                     | OUTS/                                   |
|   | lz                       | Gv, Ev, Iz           | lb                      | Gv, Ev, Ib                        | INSB<br>Yb, DX                    | INSW/<br>INSD  | OUTSB<br>DX, Xb           | OUTSW/<br>OUTSD                         |
|   |                          |                      |                         |                                   | ·                                 | Yz, DX         | ,                         | DX, Xz                                  |
| 7 |                          |                      | Jcc <sup>t</sup>        | <sup>64</sup> , Jb- Short displac | cement jump on cond               | lition         |                           |                                         |
|   | S                        | NS                   | P/PE                    | NP/PO                             | L/NGE                             | NL/GE          | LE/NG                     | NLE/G                                   |
| 8 |                          | M                    | OV                      | I.                                | MOV                               | LEA            | MOV                       | Grp 1A <sup>1A</sup> POP <sup>d64</sup> |
|   | Eb, Gb                   | Ev, Gv               | Gb, Eb                  | Gv, Ev                            | Ev, Sw                            | Gv, M          | Sw, Ew                    | Ev                                      |
| 9 | CBW/                     | CWD/                 | far CALL <sup>i64</sup> | FWAIT/                            | PUSHF/D/Q d64/                    | POPF/D/Q d64/  | SAHF                      | LAHF                                    |
|   | CWDE/<br>CDQE            | CDQ/<br>CQO          | Ар                      | WAIT                              | Fv                                | Fv             |                           |                                         |
| Α | TE                       | ST                   | STOS/B                  | STOS/W/D/Q                        | LODS/B                            | LODS/W/D/Q     | SCAS/B                    | SCAS/W/D/Q                              |
|   | AL, Ib                   | rAX, Iz              | Yb, AL                  | Yv, rAX                           | AL, Xb                            | rAX, Xv        | AL, Yb                    | rAX, Yv                                 |
| В |                          | 1                    | MOV immed               | iate word or double i             | into word, double, or             | quad register  |                           | 1                                       |
|   | rAX/r8, Iv               | rCX/r9, Iv           | rDX/r10, Iv             | rBX/r11, Iv                       | rSP/r12, lv                       | rBP/r13, Iv    | rSI/r14, Iv               | rDI/r15 , Iv                            |
| С | ENTER                    | LEAVE <sup>d64</sup> | far RET                 | far RET                           | INT 3                             | INT            | INTO <sup>i64</sup>       | IRET/D/Q                                |
|   | lw, lb                   |                      | lw                      |                                   |                                   | lb             |                           |                                         |
| D |                          |                      | E                       | SC (Escape to copro               | ocessor instruction se            | et)            |                           |                                         |
|   |                          |                      |                         |                                   |                                   |                |                           |                                         |
| E | near CALL <sup>f64</sup> |                      | JMP                     | <u> </u>                          |                                   | <u> </u><br>N  | C                         | <u>l</u><br>DUT                         |
| _ | Jz                       | near <sup>f64</sup>  | far <sup>i64</sup>      | short <sup>f64</sup>              | AL, DX                            | eAX, DX        | DX, AL                    | DX, eAX                                 |
|   |                          | Jz                   | Ар                      | Jb                                |                                   | ,              | ,                         | ===, ====                               |
| F | CLC                      | STC                  | CLI                     | STI                               | CLD                               | STD            | INC/DEC                   | INC/DEC                                 |
|   |                          |                      |                         |                                   |                                   |                | Grp 4 <sup>1A</sup>       | Grp 5 <sup>1A</sup>                     |

<sup>\*</sup> All blanks in all opcode maps are reserved and must not be used. Do not depend on the operation of undefined or reserved locations.

Table A-3. Two-byte Opcode Map: 00H - 77H (First Byte is 0FH) \*

|   | pfx | 0                        | 1                        | 2                                               | 3                       | 4                       | 5                        | 6                                                               | 7                                                        |
|---|-----|--------------------------|--------------------------|-------------------------------------------------|-------------------------|-------------------------|--------------------------|-----------------------------------------------------------------|----------------------------------------------------------|
| 0 |     | Grp 6 <sup>1A</sup>      | Grp 7 <sup>1A</sup>      | LAR<br>Gv, Ew                                   | LSL<br>Gv, Ew           |                         | SYSCALL <sup>064</sup>   | CLTS                                                            | SYSRET <sup>064</sup>                                    |
|   |     | vmovups<br>Vps, Wps      | vmovups<br>Wps, Vps      | vmovlps<br>Vq, Hq, Mq<br>vmovhlps<br>Vq, Hq, Uq | vmovlps<br>Mq, Vq       | vunpcklps<br>Vx, Hx, Wx | vunpckhps<br>Vx, Hx, Wx  | vmovhps <sup>v1</sup><br>Vdq, Hq, Mq<br>vmovlhps<br>Vdq, Hq, Uq | vmovhps <sup>v1</sup><br>Mq, Vq                          |
| 1 | 66  | vmovupd<br>Vpd, Wpd      | vmovupd<br>Wpd,Vpd       | vmovlpd<br>Vq, Hq, Mq                           | vmovlpd<br>Mq, Vq       | vunpcklpd<br>Vx,Hx,Wx   | vunpckhpd<br>Vx,Hx,Wx    | vmovhpd <sup>v1</sup><br>Vdq, Hq, Mq                            | vmovhpd <sup>v1</sup><br>Mq, Vq                          |
|   | F3  | vmovss<br>Vx, Hx, Wss    | vmovss<br>Wss, Hx, Vss   | vmovsldup<br>Vx, Wx                             |                         |                         |                          | vmovshdup<br>Vx, Wx                                             |                                                          |
|   | F2  | vmovsd<br>Vx, Hx, Wsd    | vmovsd<br>Wsd, Hx, Vsd   | vmovddup<br>Vx, Wx                              |                         |                         |                          |                                                                 |                                                          |
|   |     | MOV<br>Rd, Cd            | MOV<br>Rd, Dd            | MOV<br>Cd, Rd                                   | MOV<br>Dd, Rd           |                         |                          |                                                                 |                                                          |
| 2 |     |                          |                          |                                                 |                         |                         |                          |                                                                 |                                                          |
|   |     |                          |                          |                                                 |                         |                         |                          |                                                                 |                                                          |
| 3 |     | WRMSR                    | RDTSC                    | RDMSR                                           | RDPMC                   | SYSENTER                | SYSEXIT                  |                                                                 | GETSEC                                                   |
|   |     |                          |                          |                                                 | CMOVcc, (Gv, E          | v) - Conditional Move   |                          | •                                                               |                                                          |
| 4 |     | 0                        | NO                       | B/C/NAE                                         | AE/NB/NC                | E/Z                     | NE/NZ                    | BE/NA                                                           | A/NBE                                                    |
|   |     | vmovmskps<br>Gy, Ups     | vsqrtps<br>Vps, Wps      | vrsqrtps<br>Vps, Wps                            | vrcpps<br>Vps, Wps      | vandps<br>Vps, Hps, Wps | vandnps<br>Vps, Hps, Wps | vorps<br>Vps, Hps, Wps                                          | vxorps<br>Vps, Hps, Wps                                  |
| 5 | 66  | vmovmskpd<br>Gy,Upd      | vsqrtpd<br>Vpd, Wpd      |                                                 |                         | vandpd<br>Vpd, Hpd, Wpd | vandnpd<br>Vpd, Hpd, Wpd | vorpd<br>Vpd, Hpd, Wpd                                          | vxorpd<br>Vpd, Hpd, Wpd                                  |
|   | F3  |                          | vsqrtss<br>Vss, Hss, Wss | vrsqrtss<br>Vss, Hss, Wss                       | vrcpss<br>Vss, Hss, Wss |                         |                          |                                                                 |                                                          |
|   | F2  |                          | vsqrtsd<br>Vsd, Hsd, Wsd |                                                 |                         |                         |                          |                                                                 |                                                          |
|   |     | punpcklbw<br>Pq, Qd      | punpcklwd<br>Pq, Qd      | punpckldq<br>Pq, Qd                             | packsswb<br>Pq, Qq      | pcmpgtb<br>Pq, Qq       | pcmpgtw<br>Pq, Qq        | pcmpgtd<br>Pq, Qq                                               | packuswb<br>Pq, Qq                                       |
| 6 | 66  | vpunpcklbw<br>Vx, Hx, Wx | vpunpcklwd<br>Vx, Hx, Wx | vpunpckldq<br>Vx, Hx, Wx                        | vpacksswb<br>Vx, Hx, Wx | vpcmpgtb<br>Vx, Hx, Wx  | vpcmpgtw<br>Vx, Hx, Wx   | vpcmpgtd<br>Vx, Hx, Wx                                          | vpackuswb<br>Vx, Hx, Wx                                  |
|   | F3  |                          |                          |                                                 |                         |                         |                          |                                                                 |                                                          |
|   |     | pshufw<br>Pq, Qq, Ib     | (Grp 12 <sup>1A</sup> )  | (Grp 13 <sup>1A</sup> )                         | (Grp 14 <sup>1A</sup> ) | pcmpeqb<br>Pq, Qq       | pcmpeqw<br>Pq, Qq        | pcmpeqd<br>Pq, Qq                                               | emms<br>vzeroupper <sup>v</sup><br>vzeroall <sup>v</sup> |
| 7 | 66  | vpshufd<br>Vx, Wx, Ib    |                          |                                                 |                         | vpcmpeqb<br>Vx, Hx, Wx  | vpcmpeqw<br>Vx, Hx, Wx   | vpcmpeqd<br>Vx, Hx, Wx                                          |                                                          |
|   | F3  | vpshufhw<br>Vx, Wx, Ib   |                          |                                                 |                         |                         |                          |                                                                 |                                                          |
|   | F2  | vpshuflw<br>Vx, Wx, Ib   |                          |                                                 |                         |                         |                          |                                                                 |                                                          |

# Table A-3. Two-byte Opcode Map: 08H - 7FH (First Byte is 0FH) \*

|   | pfx | 8                                                 | 9                        | Α                            | В                                              | С                         | D                         | E                       | F                       |
|---|-----|---------------------------------------------------|--------------------------|------------------------------|------------------------------------------------|---------------------------|---------------------------|-------------------------|-------------------------|
| 0 |     | INVD                                              | WBINVD                   |                              | 2-byte Illegal<br>Opcodes<br>UD2 <sup>1B</sup> |                           | prefetchw(/1)<br>Ev       |                         |                         |
|   |     | Prefetch <sup>1C</sup><br>(Grp 16 <sup>1A</sup> ) |                          |                              |                                                |                           |                           |                         | NOP /0 Ev               |
| 1 |     |                                                   |                          |                              |                                                |                           |                           |                         |                         |
|   |     | vmovaps<br>Vps, Wps                               | vmovaps<br>Wps, Vps      | cvtpi2ps<br>Vps, Qpi         | vmovntps<br>Mps, Vps                           | cvttps2pi<br>Ppi, Wps     | cvtps2pi<br>Ppi, Wps      | vucomiss<br>Vss, Wss    | vcomiss<br>Vss, Wss     |
| 2 | 66  | vmovapd<br>Vpd, Wpd                               | vmovapd<br>Wpd,Vpd       | cvtpi2pd<br>Vpd, Qpi         | vmovntpd<br>Mpd, Vpd                           | cvttpd2pi<br>Ppi, Wpd     | cvtpd2pi<br>Qpi, Wpd      | vucomisd<br>Vsd, Wsd    | vcomisd<br>Vsd, Wsd     |
| _ | F3  |                                                   |                          | vcvtsi2ss<br>Vss, Hss, Ey    |                                                | vcvttss2si<br>Gy, Wss     | vcvtss2si<br>Gy, Wss      |                         |                         |
|   | F2  |                                                   |                          | vcvtsi2sd<br>Vsd, Hsd, Ey    |                                                | vcvttsd2si<br>Gy, Wsd     | vcvtsd2si<br>Gy, Wsd      |                         |                         |
| 3 |     | 3-byte escape<br>(Table A-4)                      |                          | 3-byte escape<br>(Table A-5) |                                                |                           |                           |                         |                         |
| 4 |     | S                                                 | NS                       | P/PE                         | CMOVcc(Gv, Ev)                                 | - Conditional Move        | NL/GE                     | LE/NG                   | NLE/G                   |
|   |     | vaddps<br>Vps, Hps, Wps                           | vmulps<br>Vps, Hps, Wps  | vcvtps2pd<br>Vpd, Wps        | vcvtdq2ps<br>Vps, Wdq                          | vsubps<br>Vps, Hps, Wps   | vminps<br>Vps, Hps, Wps   | vdivps<br>Vps, Hps, Wps | vmaxps<br>Vps, Hps, Wps |
| 5 | 66  | vaddpd<br>Vpd, Hpd, Wpd                           | vmulpd<br>Vpd, Hpd, Wpd  | vcvtpd2ps<br>Vps, Wpd        | vcvtps2dq<br>Vdq, Wps                          | vsubpd<br>Vpd, Hpd, Wpd   | vminpd<br>Vpd, Hpd, Wpd   | vdivpd<br>Vpd, Hpd, Wpd | vmaxpd<br>Vpd, Hpd, Wpd |
|   | F3  | vaddss<br>Vss, Hss, Wss                           | vmulss<br>Vss, Hss, Wss  | vcvtss2sd<br>Vsd, Hx, Wss    | vcvttps2dq<br>Vdq, Wps                         | vsubss<br>Vss, Hss, Wss   | vminss<br>Vss, Hss, Wss   | vdivss<br>Vss, Hss, Wss | vmaxss<br>Vss, Hss, Wss |
|   | F2  | vaddsd<br>Vsd, Hsd, Wsd                           | vmulsd<br>Vsd, Hsd, Wsd  | vcvtsd2ss<br>Vss, Hx, Wsd    |                                                | vsubsd<br>Vsd, Hsd, Wsd   | vminsd<br>Vsd, Hsd, Wsd   | vdivsd<br>Vsd, Hsd, Wsd | vmaxsd<br>Vsd, Hsd, Wsd |
|   |     | punpckhbw<br>Pq, Qd                               | punpckhwd<br>Pq, Qd      | punpckhdq<br>Pq, Qd          | packssdw<br>Pq, Qd                             |                           |                           | movd/q<br>Pd, Ey        | movq<br>Pq, Qq          |
| 6 | 66  | vpunpckhbw<br>Vx, Hx, Wx                          | vpunpckhwd<br>Vx, Hx, Wx | vpunpckhdq<br>Vx, Hx, Wx     | vpackssdw<br>Vx, Hx, Wx                        | vpunpcklqdq<br>Vx, Hx, Wx | vpunpckhqdq<br>Vx, Hx, Wx | vmovd/q<br>Vy, Ey       | vmovdqa<br>Vx, Wx       |
|   | F3  |                                                   |                          |                              |                                                |                           |                           |                         | vmovdqu<br>Vx, Wx       |
|   |     | VMREAD<br>Ey, Gy                                  | VMWRITE<br>Gy, Ey        |                              |                                                |                           |                           | movd/q<br>Ey, Pd        | movq<br>Qq, Pq          |
|   | 66  |                                                   |                          |                              |                                                | vhaddpd<br>Vpd, Hpd, Wpd  | vhsubpd<br>Vpd, Hpd, Wpd  | vmovd/q<br>Ey, Vy       | vmovdqa<br>Wx,Vx        |
| 7 | F3  |                                                   |                          |                              |                                                |                           |                           | vmovq<br>Vq, Wq         | vmovdqu<br>Wx,Vx        |
|   | F2  |                                                   |                          |                              |                                                | vhaddps<br>Vps, Hps, Wps  | vhsubps<br>Vps, Hps, Wps  |                         |                         |

Table A-3. Two-byte Opcode Map: 80H - F7H (First Byte is 0FH)  $^{\star}$ 

|   | pfx | 0                          | 1                        | 2                        | 3                                | 4                           | 5                      | 6                         | 7                       |
|---|-----|----------------------------|--------------------------|--------------------------|----------------------------------|-----------------------------|------------------------|---------------------------|-------------------------|
|   |     |                            |                          | Jcc <sup>f6.</sup>       | <sup>4</sup> , Jz - Long-displac | ement jump on condition     | on                     |                           |                         |
| 8 |     | 0                          | NO                       | B/CNAE                   | AE/NB/NC                         | E/Z                         | NE/NZ                  | BE/NA                     | A/NBE                   |
|   |     |                            |                          | -                        | SETcc, Eb - Byte                 | Set on condition            |                        |                           |                         |
| 9 |     | 0                          | NO                       | B/C/NAE                  | AE/NB/NC                         | E/Z                         | NE/NZ                  | BE/NA                     | A/NBE                   |
| Α |     | PUSH <sup>d64</sup><br>FS  | POP <sup>d64</sup><br>FS | CPUID                    | BT<br>Ev, Gv                     | SHLD<br>Ev, Gv, Ib          | SHLD<br>Ev, Gv, CL     |                           |                         |
|   |     | CMPX                       | СНБ                      | LSS                      | BTR                              | LFS                         | LGS                    | MOV                       | /ZX                     |
| В |     | Eb, Gb                     | Ev, Gv                   | Gv, Mp                   | Ev, Gv                           | Gv, Mp                      | Gv, Mp                 | Gv, Eb                    | Gv, Ew                  |
|   |     | XADD<br>Eb, Gb             | XADD<br>Ev, Gv           | vcmpps<br>Vps,Hps,Wps,Ib | movnti<br>My, Gy                 | pinsrw<br>Pq,Ry/Mw,Ib       | pextrw<br>Gd, Nq, Ib   | vshufps<br>Vps,Hps,Wps,Ib | Grp 9 <sup>1A</sup>     |
| С | 66  |                            |                          | vcmppd<br>Vpd,Hpd,Wpd,Ib |                                  | vpinsrw<br>Vdq,Hdq,Ry/Mw,Ib | vpextrw<br>Gd, Udq, Ib | vshufpd<br>Vpd,Hpd,Wpd,Ib |                         |
| C | F3  |                            |                          | vcmpss<br>Vss,Hss,Wss,Ib |                                  |                             |                        |                           |                         |
|   | F2  |                            |                          | vcmpsd<br>Vsd,Hsd,Wsd,Ib |                                  |                             |                        |                           |                         |
|   |     |                            | psrlw<br>Pq, Qq          | psrld<br>Pq, Qq          | psrlq<br>Pq, Qq                  | paddq<br>Pq, Qq             | pmullw<br>Pq, Qq       |                           | pmovmskb<br>Gd, Nq      |
| D | 66  | vaddsubpd<br>Vpd, Hpd, Wpd | vpsrlw<br>Vx, Hx, Wx     | vpsrld<br>Vx, Hx, Wx     | vpsrlq<br>Vx, Hx, Wx             | vpaddq<br>Vx, Hx, Wx        | vpmullw<br>Vx, Hx, Wx  | vmovq<br>Wq, Vq           | vpmovmskb<br>Gd, Ux     |
| D | F3  |                            |                          |                          |                                  |                             |                        | movq2dq<br>Vdq, Nq        |                         |
|   | F2  | vaddsubps<br>Vps, Hps, Wps |                          |                          |                                  |                             |                        | movdq2q<br>Pq, Uq         |                         |
|   |     | pavgb<br>Pq, Qq            | psraw<br>Pq, Qq          | psrad<br>Pq, Qq          | pavgw<br>Pq, Qq                  | pmulhuw<br>Pq, Qq           | pmulhw<br>Pq, Qq       |                           | movntq<br>Mq, Pq        |
| E | 66  | vpavgb<br>Vx, Hx, Wx       | vpsraw<br>Vx, Hx, Wx     | vpsrad<br>Vx, Hx, Wx     | vpavgw<br>Vx, Hx, Wx             | vpmulhuw<br>Vx, Hx, Wx      | vpmulhw<br>Vx, Hx, Wx  | vcvttpd2dq<br>Vx, Wpd     | vmovntdq<br>Mx, Vx      |
| _ | F3  |                            |                          |                          |                                  |                             |                        | vcvtdq2pd<br>Vx, Wpd      |                         |
|   | F2  |                            |                          |                          |                                  |                             |                        | vcvtpd2dq<br>Vx, Wpd      |                         |
|   |     |                            | psllw<br>Pq, Qq          | pslld<br>Pq, Qq          | psllq<br>Pq, Qq                  | pmuludq<br>Pq, Qq           | pmaddwd<br>Pq, Qq      | psadbw<br>Pq, Qq          | maskmovq<br>Pq, Nq      |
| F | 66  |                            | vpsllw<br>Vx, Hx, Wx     | vpslld<br>Vx, Hx, Wx     | vpsllq<br>Vx, Hx, Wx             | vpmuludq<br>Vx, Hx, Wx      | vpmaddwd<br>Vx, Hx, Wx | vpsadbw<br>Vx, Hx, Wx     | vmaskmovdqu<br>Vdq, Udq |
|   | F2  | vlddqu<br>Vx, Mx           |                          |                          |                                  |                             |                        |                           |                         |

Table A-3. Two-byte Opcode Map: 88H — FFH (First Byte is 0FH) \*

|     | pfx | 8                                         | 9                                                    | A                             | В                                      | С                      | D                      | E                                     | F                    |
|-----|-----|-------------------------------------------|------------------------------------------------------|-------------------------------|----------------------------------------|------------------------|------------------------|---------------------------------------|----------------------|
|     |     |                                           |                                                      | Jcc                           | l<br><sup>64</sup> , Jz - Long-displad | cement jump on con     | <u>l</u><br>dition     | ı                                     |                      |
| 8   |     | S                                         | NS                                                   | P/PE                          | NP/PO                                  | L/NGE                  | NL/GE                  | LE/NG                                 | NLE/G                |
|     |     |                                           | <u>'</u>                                             |                               | SETcc, Eb - Byte                       | e Set on condition     | •                      | •                                     |                      |
| 9   |     | S                                         | NS                                                   | P/PE                          | NP/PO                                  | L/NGE                  | NL/GE                  | LE/NG                                 | NLE/G                |
| Α   |     | PUSH <sup>d64</sup><br>GS                 | POP <sup>d64</sup><br>GS                             | RSM                           | BTS<br>Ev, Gv                          | SHRD<br>Ev, Gv, Ib     | SHRD<br>Ev, Gv, CL     | (Grp 15 <sup>1A</sup> ) <sup>1C</sup> | IMUL<br>Gv, Ev       |
| В   |     | JMPE<br>(reserved for<br>emulator on IPF) | Grp 10 <sup>1A</sup><br>Invalid Opcode <sup>1B</sup> | Grp 8 <sup>1A</sup><br>Ev, Ib | BTC<br>Ev, Gv                          | BSF<br>Gv, Ev          | BSR<br>Gv, Ev          | MO<br>Gv, Eb                          | VSX<br>Gv, Ew        |
|     | F3  | POPCNT<br>Gv, Ev                          |                                                      |                               |                                        | TZCNT<br>Gv, Ev        | LZCNT<br>Gv, Ev        |                                       |                      |
|     |     |                                           | <del>!</del>                                         |                               | BS                                     | WAP                    |                        | <u>!</u>                              |                      |
| С   |     | RAX/EAX/<br>R8/R8D                        | RCX/ECX/<br>R9/R9D                                   | RDX/EDX/<br>R10/R10D          | RBX/EBX/<br>R11/R11D                   | RSP/ESP/<br>R12/R12D   | RBP/EBP/<br>R13/R13D   | RSI/ESI/<br>R14/R14D                  | RDI/EDI/<br>R15/R15D |
|     |     |                                           |                                                      |                               |                                        |                        |                        |                                       |                      |
|     |     | psubusb<br>Pq, Qq                         | psubusw<br>Pq, Qq                                    | pminub<br>Pq, Qq              | pand<br>Pq, Qq                         | paddusb<br>Pq, Qq      | paddusw<br>Pq, Qq      | pmaxub<br>Pq, Qq                      | pandn<br>Pq, Qq      |
| D   | 66  | vpsubusb<br>Vx, Hx, Wx                    | vpsubusw<br>Vx, Hx, Wx                               | vpminub<br>Vx, Hx, Wx         | vpand<br>Vx, Hx, Wx                    | vpaddusb<br>Vx, Hx, Wx | vpaddusw<br>Vx, Hx, Wx | vpmaxub<br>Vx, Hx, Wx                 | vpandn<br>Vx, Hx, Wx |
| D   | F3  |                                           |                                                      |                               |                                        |                        |                        |                                       |                      |
|     | F2  |                                           |                                                      |                               |                                        |                        |                        |                                       |                      |
|     |     | psubsb<br>Pq, Qq                          | psubsw<br>Pq, Qq                                     | pminsw<br>Pq, Qq              | por<br>Pq, Qq                          | paddsb<br>Pq, Qq       | paddsw<br>Pq, Qq       | pmaxsw<br>Pq, Qq                      | pxor<br>Pq, Qq       |
| _   | 66  | vpsubsb<br>Vx, Hx, Wx                     | vpsubsw<br>Vx, Hx, Wx                                | vpminsw<br>Vx, Hx, Wx         | vpor<br>Vx, Hx, Wx                     | vpaddsb<br>Vx, Hx, Wx  | vpaddsw<br>Vx, Hx, Wx  | vpmaxsw<br>Vx, Hx, Wx                 | vpxor<br>Vx, Hx, Wx  |
| E   | F3  |                                           |                                                      |                               |                                        |                        |                        |                                       |                      |
|     | F2  |                                           |                                                      |                               |                                        |                        |                        |                                       |                      |
|     |     | psubb<br>Pq, Qq                           | psubw<br>Pq, Qq                                      | psubd<br>Pq, Qq               | psubq<br>Pq, Qq                        | paddb<br>Pq, Qq        | paddw<br>Pq, Qq        | paddd<br>Pq, Qq                       |                      |
| F   | 66  | vpsubb<br>Vx, Hx, Wx                      | vpsubw<br>Vx, Hx, Wx                                 | vpsubd<br>Vx, Hx, Wx          | vpsubq<br>Vx, Hx, Wx                   | vpaddb<br>Vx, Hx, Wx   | vpaddw<br>Vx, Hx, Wx   | vpaddd<br>Vx, Hx, Wx                  |                      |
|     | F2  |                                           |                                                      |                               |                                        |                        |                        |                                       |                      |
| NOT |     | 1                                         |                                                      |                               | ļ                                      | <u> </u>               | -                      | -                                     |                      |

<sup>\*</sup> All blanks in all opcode maps are reserved and must not be used. Do not depend on the operation of undefined or reserved locations.

Table A-4. Three-byte Opcode Map: 00H — F7H (First Two Bytes are 0F 38H) \*

|   | pfx        | 0                                    | 1                                    | 2                                                              | 3                                     | 4                        | 5                                    | 6                                         | 7                                         |
|---|------------|--------------------------------------|--------------------------------------|----------------------------------------------------------------|---------------------------------------|--------------------------|--------------------------------------|-------------------------------------------|-------------------------------------------|
| 0 |            | pshufb<br>Pq, Qq                     | phaddw<br>Pq, Qq                     | phaddd<br>Pq, Qq                                               | phaddsw<br>Pq, Qq                     | pmaddubsw<br>Pq, Qq      | phsubw<br>Pq, Qq                     | phsubd<br>Pq, Qq                          | phsubsw<br>Pq, Qq                         |
|   | 66         | vpshufb<br>Vx, Hx, Wx                | vphaddw<br>Vx, Hx, Wx                | vphaddd<br>Vx, Hx, Wx                                          | vphaddsw<br>Vx, Hx, Wx                | vpmaddubsw<br>Vx, Hx, Wx | vphsubw<br>Vx, Hx, Wx                | vphsubd<br>Vx, Hx, Wx                     | vphsubsw<br>Vx, Hx, Wx                    |
| 1 | 66         | pblendvb<br>Vdq, Wdq                 |                                      |                                                                | vcvtph2ps <sup>v</sup><br>Vx, Wx, Ib  | blendvps<br>Vdq, Wdq     | blendvpd<br>Vdq, Wdq                 | vpermps <sup>v</sup><br>Vqq, Hqq, Wqq     | vptest<br>Vx, Wx                          |
| 2 | 66         | vpmovsxbw<br>Vx, Ux/Mq               | vpmovsxbd<br>Vx, Ux/Md               | vpmovsxbq<br>Vx, Ux/Mw                                         | vpmovsxwd<br>Vx, Ux/Mq                | vpmovsxwq<br>Vx, Ux/Md   | vpmovsxdq<br>Vx, Ux/Mq               |                                           |                                           |
| 3 | 66         | vpmovzxbw<br>Vx, Ux/Mq               | vpmovzxbd<br>Vx, Ux/Md               | vpmovzxbq<br>Vx, Ux/Mw                                         | vpmovzxwd<br>Vx, Ux/Mq                | vpmovzxwq<br>Vx, Ux/Md   | vpmovzxdq<br>Vx, Ux/Mq               | vpermd <sup>v</sup><br>Vqq, Hqq, Wqq      | vpcmpgtq<br>Vx, Hx, Wx                    |
| 4 | 66         | vpmulld<br>Vx, Hx, Wx                | vphminposuw<br>Vdq, Wdq              |                                                                |                                       |                          | vpsrlvd/q <sup>v</sup><br>Vx, Hx, Wx | vpsravd <sup>v</sup><br>Vx, Hx, Wx        | vpsllvd/q <sup>v</sup><br>Vx, Hx, Wx      |
| 5 |            |                                      |                                      |                                                                |                                       |                          |                                      |                                           |                                           |
| 6 |            |                                      |                                      |                                                                |                                       |                          |                                      |                                           |                                           |
| 7 |            |                                      |                                      |                                                                |                                       |                          |                                      |                                           |                                           |
| 8 | 66         | INVEPT<br>Gy, Mdq                    | INVVPID<br>Gy, Mdq                   | INVPCID<br>Gy, Mdq                                             |                                       |                          |                                      |                                           |                                           |
| 9 | 66         | vgatherdd/q <sup>v</sup><br>Vx,Hx,Wx | vgatherqd/q <sup>v</sup><br>Vx,Hx,Wx | vgatherdps/d <sup>v</sup><br>Vx,Hx,Wx                          | vgatherqps/d <sup>v</sup><br>Vx,Hx,Wx |                          |                                      | vfmaddsub132ps/d <sup>V</sup><br>Vx,Hx,Wx | vfmsubadd132ps/d <sup>V</sup><br>Vx,Hx,Wx |
| Α | 66         |                                      |                                      |                                                                |                                       |                          |                                      | vfmaddsub213ps/d <sup>V</sup><br>Vx,Hx,Wx | vfmsubadd213ps/d <sup>V</sup><br>Vx,Hx,Wx |
| В | 66         |                                      |                                      |                                                                |                                       |                          |                                      | vfmaddsub231ps/d <sup>V</sup><br>Vx,Hx,Wx | vfmsubadd231ps/d <sup>V</sup><br>Vx,Hx,Wx |
| С |            |                                      |                                      |                                                                |                                       |                          |                                      |                                           |                                           |
| D |            |                                      |                                      |                                                                |                                       |                          |                                      |                                           |                                           |
| Е |            |                                      |                                      |                                                                |                                       |                          |                                      |                                           |                                           |
|   |            | MOVBE<br>Gy, My                      | MOVBE<br>My, Gy                      | ANDN <sup>v</sup><br>Gy, By, Ey                                |                                       |                          | BZHI <sup>V</sup><br>Gy, Ey, By      |                                           | BEXTR <sup>v</sup><br>Gy, Ey, By          |
|   | 66         | MOVBE<br>Gw, Mw                      | MOVBE<br>Mw, Gw                      | <i>□</i> <sub>j</sub> , <i>□</i> <sub>j</sub> , ∟ <sub>j</sub> |                                       |                          |                                      | ADCX<br>Gy, Ey                            | SHLX <sup>V</sup><br>Gy, Ey, By           |
| F | F3         |                                      |                                      |                                                                | Grp 17 <sup>1A</sup>                  |                          | PEXT <sup>v</sup><br>Gy, By, Ey      | ADOX<br>Gy, Ey                            | SARX <sup>v</sup><br>Gy, Ey, By           |
|   | F2         | CRC32<br>Gd, Eb                      | CRC32<br>Gd, Ey                      |                                                                |                                       |                          | PDEP <sup>v</sup><br>Gy, By, Ey      | MULX <sup>v</sup><br>By,Gy,rDX,Ey         | SHRX <sup>v</sup><br>Gy, Ey, By           |
|   | 66 &<br>F2 | CRC32<br>Gd, Eb                      | CRC32<br>Gd, Ew                      |                                                                |                                       |                          |                                      |                                           |                                           |

Table A-4. Three-byte Opcode Map: 08H — FFH (First Two Bytes are 0F 38H) \*

|   | pfx     | 8                                        | 9                                        | Α                                        | В                                        | С                                         | D                                         | E                                         | F                                         |
|---|---------|------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|
|   |         | psignb<br>Pq, Qq                         | psignw<br>Pq, Qq                         | psignd<br>Pq, Qq                         | pmulhrsw<br>Pq, Qq                       |                                           |                                           |                                           |                                           |
| 0 | 66      | vpsignb<br>Vx, Hx, Wx                    | vpsignw<br>Vx, Hx, Wx                    | vpsignd<br>Vx, Hx, Wx                    | vpmulhrsw<br>Vx, Hx, Wx                  | vpermilps <sup>v</sup><br>Vx,Hx,Wx        | vpermilpd <sup>v</sup><br>Vx,Hx,Wx        | vtestps <sup>v</sup><br>Vx, Wx            | vtestpd <sup>v</sup><br>Vx, Wx            |
|   |         |                                          |                                          |                                          |                                          | pabsb<br>Pq, Qq                           | pabsw<br>Pq, Qq                           | pabsd<br>Pq, Qq                           |                                           |
| 1 | 66      | vbroadcastss <sup>v</sup><br>Vx, Wd      | vbroadcastsd <sup>v</sup> Vqq,<br>Wq     | vbroadcastf128 <sup>v</sup> Vqq,<br>Mdq  |                                          | vpabsb<br>Vx, Wx                          | vpabsw<br>Vx, Wx                          | vpabsd<br>Vx, Wx                          |                                           |
| 2 | 66      | vpmuldq<br>Vx, Hx, Wx                    | vpcmpeqq<br>Vx, Hx, Wx                   | vmovntdqa<br>Vx, Mx                      | vpackusdw<br>Vx, Hx, Wx                  | vmaskmovps <sup>v</sup><br>Vx,Hx,Mx       | vmaskmovpd <sup>v</sup><br>Vx,Hx,Mx       | vmaskmovps <sup>v</sup><br>Mx,Hx,Vx       | vmaskmovpd <sup>v</sup><br>Mx,Hx,Vx       |
| 3 | 66      | vpminsb<br>Vx, Hx, Wx                    | vpminsd<br>Vx, Hx, Wx                    | vpminuw<br>Vx, Hx, Wx                    | vpminud<br>Vx, Hx, Wx                    | vpmaxsb<br>Vx, Hx, Wx                     | vpmaxsd<br>Vx, Hx, Wx                     | vpmaxuw<br>Vx, Hx, Wx                     | vpmaxud<br>Vx, Hx, Wx                     |
| 4 |         |                                          |                                          |                                          |                                          |                                           |                                           |                                           |                                           |
| 5 | 66      | vpbroadcastd <sup>v</sup><br>Vx, Wx      | vpbroadcastq <sup>v</sup><br>Vx, Wx      | vbroadcasti128 <sup>V</sup><br>Vqq, Mdq  |                                          |                                           |                                           |                                           |                                           |
| 6 |         |                                          |                                          |                                          |                                          |                                           |                                           |                                           |                                           |
| 7 | 66      | vpbroadcastb <sup>v</sup><br>Vx, Wx      | vpbroadcastw <sup>v</sup><br>Vx, Wx      |                                          |                                          |                                           |                                           |                                           |                                           |
| 8 | 66      |                                          |                                          |                                          |                                          | vpmaskmovd/q <sup>v</sup><br>Vx,Hx,Mx     |                                           | vpmaskmovd/q <sup>v</sup><br>Mx,Vx,Hx     |                                           |
| 9 | 66      | vfmadd132ps/d <sup>V</sup><br>Vx, Hx, Wx | vfmadd132ss/d <sup>V</sup><br>Vx, Hx, Wx | vfmsub132ps/d <sup>V</sup><br>Vx, Hx, Wx | vfmsub132ss/d <sup>V</sup><br>Vx, Hx, Wx | vfnmadd132ps/d <sup>V</sup><br>Vx, Hx, Wx | vfnmadd132ss/d <sup>V</sup><br>Vx, Hx, Wx | vfnmsub132ps/d <sup>V</sup><br>Vx, Hx, Wx | vfnmsub132ss/d <sup>V</sup><br>Vx, Hx, Wx |
| Α | 66      | vfmadd213ps/d <sup>V</sup><br>Vx, Hx, Wx | vfmadd213ss/d <sup>v</sup><br>Vx, Hx, Wx | vfmsub213ps/d <sup>V</sup><br>Vx, Hx, Wx | vfmsub213ss/d <sup>V</sup><br>Vx, Hx, Wx | vfnmadd213ps/d <sup>V</sup><br>Vx, Hx, Wx | vfnmadd213ss/d <sup>V</sup><br>Vx, Hx, Wx | vfnmsub213ps/d <sup>V</sup><br>Vx, Hx, Wx | vfnmsub213ss/d <sup>V</sup><br>Vx, Hx, Wx |
| В | 66      | vfmadd231ps/d <sup>V</sup><br>Vx, Hx, Wx | vfmadd231ss/d <sup>v</sup><br>Vx, Hx, Wx | vfmsub231ps/d <sup>V</sup><br>Vx, Hx, Wx | vfmsub231ss/d <sup>V</sup><br>Vx, Hx, Wx | vfnmadd231ps/d <sup>V</sup><br>Vx, Hx, Wx | vfnmadd231ss/d <sup>V</sup><br>Vx, Hx, Wx | vfnmsub231ps/d <sup>V</sup><br>Vx, Hx, Wx | vfnmsub231ss/d <sup>V</sup><br>Vx, Hx, Wx |
| С |         |                                          |                                          |                                          |                                          |                                           |                                           |                                           |                                           |
| D | 66      |                                          |                                          |                                          | VAESIMC<br>Vdq, Wdq                      | VAESENC<br>Vdq,Hdq,Wdq                    | VAESENCLAST<br>Vdq,Hdq,Wdq                | VAESDEC<br>Vdq,Hdq,Wdq                    | VAESDECLAST<br>Vdq,Hdq,Wdq                |
| Е |         |                                          |                                          |                                          |                                          |                                           |                                           |                                           |                                           |
|   |         |                                          |                                          |                                          |                                          |                                           |                                           |                                           |                                           |
|   | 66      |                                          |                                          |                                          |                                          |                                           |                                           |                                           |                                           |
| F | F3      |                                          |                                          |                                          |                                          |                                           |                                           |                                           |                                           |
|   | F2      |                                          |                                          |                                          |                                          |                                           |                                           |                                           |                                           |
|   | 66 & F2 |                                          |                                          |                                          |                                          |                                           |                                           |                                           |                                           |

<sup>\*</sup> All blanks in all opcode maps are reserved and must not be used. Do not depend on the operation of undefined or reserved locations.

Table A-5. Three-byte Opcode Map: 00H — F7H (First two bytes are 0F 3AH) \*

|   | pfx | 0                                   | 1                                    | 2                                    | 3                          | 4                                    | 5                                    | 6                                         | 7                         |
|---|-----|-------------------------------------|--------------------------------------|--------------------------------------|----------------------------|--------------------------------------|--------------------------------------|-------------------------------------------|---------------------------|
| 0 | 66  | vpermq <sup>v</sup><br>Vqq, Wqq, Ib | vpermpd <sup>v</sup><br>Vqq, Wqq, Ib | vpblendd <sup>v</sup><br>Vx,Hx,Wx,Ib |                            | vpermilps <sup>v</sup><br>Vx, Wx, Ib | vpermilpd <sup>v</sup><br>Vx, Wx, Ib | vperm2f128 <sup>v</sup><br>Vqq,Hqq,Wqq,Ib |                           |
| 1 | 66  |                                     |                                      |                                      |                            | vpextrb<br>Rd/Mb, Vdq, Ib            | vpextrw<br>Rd/Mw, Vdq, Ib            | vpextrd/q<br>Ey, Vdq, Ib                  | vextractps<br>Ed, Vdq, Ib |
| 2 | 66  | vpinsrb<br>Vdq,Hdq,Ry/Mb,Ib         | vinsertps<br>Vdq,Hdq,Udq/Md,Ib       | vpinsrd/q<br>Vdq,Hdq,Ey,Ib           |                            |                                      |                                      |                                           |                           |
| 3 |     |                                     |                                      |                                      |                            |                                      |                                      |                                           |                           |
| 4 | 66  | vdpps<br>Vx,Hx,Wx,Ib                | vdppd<br>Vdq,Hdq,Wdq,Ib              | vmpsadbw<br>Vx,Hx,Wx,Ib              |                            | vpclmulqdq<br>Vdq,Hdq,Wdq,Ib         |                                      | vperm2i128 <sup>v</sup><br>Vqq,Hqq,Wqq,Ib |                           |
| 5 |     |                                     |                                      |                                      |                            |                                      |                                      |                                           |                           |
| 6 | 66  | vpcmpestrm<br>Vdq, Wdq, Ib          | vpcmpestri<br>Vdq, Wdq, Ib           | vpcmpistrm<br>Vdq, Wdq, Ib           | vpcmpistri<br>Vdq, Wdq, Ib |                                      |                                      |                                           |                           |
| 7 |     |                                     |                                      |                                      |                            |                                      |                                      |                                           |                           |
| 8 |     |                                     |                                      |                                      |                            |                                      |                                      |                                           |                           |
| 9 |     |                                     |                                      |                                      |                            |                                      |                                      |                                           |                           |
| Α |     |                                     |                                      |                                      |                            |                                      |                                      |                                           |                           |
| В |     |                                     |                                      |                                      |                            |                                      |                                      |                                           |                           |
| С |     |                                     |                                      |                                      |                            |                                      |                                      |                                           |                           |
| D |     |                                     |                                      |                                      |                            |                                      |                                      |                                           |                           |
| Е |     |                                     |                                      |                                      |                            |                                      |                                      |                                           |                           |
| F | F2  | RORX <sup>v</sup><br>Gy, Ey, Ib     |                                      |                                      |                            |                                      |                                      |                                           |                           |

Table A-5. Three-byte Opcode Map: 08H — FFH (First Two Bytes are 0F 3AH) \*

|   | pfx | 8                                          | 9                                       | Α                                     | В                                     | С                                     | D                                    | E                       | F                          |
|---|-----|--------------------------------------------|-----------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|--------------------------------------|-------------------------|----------------------------|
| 0 |     |                                            |                                         |                                       |                                       |                                       |                                      |                         | palignr<br>Pq, Qq, Ib      |
|   | 66  | vroundps<br>Vx,Wx,Ib                       | vroundpd<br>Vx,Wx,Ib                    | vroundss<br>Vss,Wss,Ib                | vroundsd<br>Vsd,Wsd,Ib                | vblendps<br>Vx,Hx,Wx,Ib               | vblendpd<br>Vx,Hx,Wx,Ib              | vpblendw<br>Vx,Hx,Wx,Ib | vpalignr<br>Vx,Hx,Wx,Ib    |
| 1 | 66  | vinsertf128 <sup>v</sup><br>Vqq,Hqq,Wqq,Ib | vextractf128 <sup>v</sup><br>Wdq,Vqq,Ib |                                       |                                       |                                       | vcvtps2ph <sup>v</sup><br>Wx, Vx, Ib |                         |                            |
| 2 |     |                                            |                                         |                                       |                                       |                                       |                                      |                         |                            |
| 3 | 66  | vinserti128 <sup>v</sup><br>Vqq,Hqq,Wqq,Ib | vextracti128 <sup>v</sup><br>Wdq,Vqq,Ib |                                       |                                       |                                       |                                      |                         |                            |
| 4 | 66  |                                            |                                         | vblendvps <sup>v</sup><br>Vx,Hx,Wx,Lx | vblendvpd <sup>v</sup><br>Vx,Hx,Wx,Lx | vpblendvb <sup>v</sup><br>Vx,Hx,Wx,Lx |                                      |                         |                            |
| 5 |     |                                            |                                         |                                       |                                       |                                       |                                      |                         |                            |
| 6 |     |                                            |                                         |                                       |                                       |                                       |                                      |                         |                            |
| 7 |     |                                            |                                         |                                       |                                       |                                       |                                      |                         |                            |
| 8 |     |                                            |                                         |                                       |                                       |                                       |                                      |                         |                            |
| 9 |     |                                            |                                         |                                       |                                       |                                       |                                      |                         |                            |
| Α |     |                                            |                                         |                                       |                                       |                                       |                                      |                         |                            |
| В |     |                                            |                                         |                                       |                                       |                                       |                                      |                         |                            |
| С |     |                                            |                                         |                                       |                                       |                                       |                                      |                         |                            |
| D | 66  |                                            |                                         |                                       |                                       |                                       |                                      |                         | VAESKEYGEN<br>Vdq, Wdq, Ib |
| Е |     |                                            |                                         |                                       |                                       |                                       |                                      |                         |                            |
| F |     |                                            |                                         |                                       |                                       |                                       |                                      |                         |                            |

<sup>\*</sup> All blanks in all opcode maps are reserved and must not be used. Do not depend on the operation of undefined or reserved locations.

Table A-6. Opcode Extensions for One- and Two-byte Opcodes by Group Number \*

|                                                   |       |          |     |                                                                        |                                                             |                                                                              | of the ModR         |                               |                |                           | is)                                |
|---------------------------------------------------|-------|----------|-----|------------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------|---------------------|-------------------------------|----------------|---------------------------|------------------------------------|
| Opcode                                            | Group | Mod 7,6  | pfx | 000                                                                    | 001                                                         | 010                                                                          | 011                 | 100                           | 101            | 110                       | 111                                |
| 80-83                                             | 1     | mem, 11B |     | ADD                                                                    | OR                                                          | ADC                                                                          | SBB                 | AND                           | SUB            | XOR                       | CMP                                |
| 8F                                                | 1A    | mem, 11B |     | POP                                                                    |                                                             |                                                                              |                     |                               |                |                           |                                    |
| C0,C1 reg, imm<br>D0, D1 reg, 1<br>D2, D3 reg, CL | 2     | mem, 11B |     | ROL                                                                    | ROR                                                         | RCL                                                                          | RCR                 | SHL/SAL                       | SHR            |                           | SAR                                |
| F6, F7                                            | 3     | mem, 11B |     | TEST<br>lb/lz                                                          |                                                             | NOT                                                                          | NEG                 | MUL<br>AL/rAX                 | IMUL<br>AL/rAX | DIV<br>AL/rAX             | IDIV<br>AL/rAX                     |
| FE                                                | 4     | mem, 11B |     | INC<br>Eb                                                              | DEC<br>Eb                                                   |                                                                              |                     |                               |                |                           |                                    |
| FF                                                | 5     | mem, 11B |     | INC<br>Ev                                                              | DEC<br>Ev                                                   | near CALL <sup>f64</sup><br>Ev                                               | far CALL<br>Ep      | near JMP <sup>f64</sup><br>Ev | far JMP<br>Mp  | PUSH <sup>d64</sup><br>Ev |                                    |
| 0F 00                                             | 6     | mem, 11B |     | SLDT<br>Rv/Mw                                                          | STR<br>Rv/Mw                                                | LLDT<br>Ew                                                                   | LTR<br>Ew           | VERR<br>Ew                    | VERW<br>Ew     |                           |                                    |
|                                                   |       | mem      |     | SGDT<br>Ms                                                             | SIDT<br>Ms                                                  | LGDT<br>Ms                                                                   | LIDT<br>Ms          | SMSW<br>Mw/Rv                 |                | LMSW<br>Ew                | INVLPG<br>Mb                       |
| 0F 01                                             | 7     | 11B      |     | VMCALL (001)<br>VMLAUNCH<br>(010)<br>VMRESUME<br>(011) VMXOFF<br>(100) | MONITOR<br>(000)<br>MWAIT (001)<br>CLAC (010)<br>STAC (011) | XGETBV (000)<br>XSETBV (001)<br>VMFUNC<br>(100)<br>XEND (101)<br>XTEST (110) |                     |                               |                |                           | SWAPGS<br>064(000)<br>RDTSCP (001) |
| 0F BA                                             | 8     | mem, 11B |     |                                                                        |                                                             |                                                                              |                     | BT                            | BTS            | BTR                       | BTC                                |
|                                                   |       | mem      | 66  |                                                                        | CMPXCH8B Mq<br>CMPXCHG16B<br>Mdq                            |                                                                              |                     |                               |                | VMPTRLD<br>Mq<br>VMCLEAR  | VMPTRST<br>Mq                      |
| 0F C7                                             | 9     | mom      | F3  |                                                                        |                                                             |                                                                              |                     |                               |                | Mq                        | VMPTRST                            |
|                                                   |       |          |     |                                                                        |                                                             |                                                                              |                     |                               |                | Mq<br>RDRAND              | Mq<br>RDSEED                       |
|                                                   |       | 11B      |     |                                                                        |                                                             |                                                                              |                     |                               |                | Rv                        | Rv                                 |
| 0F B9                                             | 10    | mem      |     |                                                                        |                                                             |                                                                              |                     |                               |                |                           |                                    |
|                                                   |       | 11B      |     |                                                                        |                                                             |                                                                              |                     | +                             |                |                           |                                    |
| C6                                                |       | mem      |     | MOV<br>Eb, lb                                                          |                                                             |                                                                              |                     |                               |                |                           |                                    |
| 00                                                | 11    | 11B      |     | 25, 15                                                                 |                                                             |                                                                              |                     |                               |                |                           | XABORT (000) lb                    |
| C7                                                |       | mem      |     | MOV                                                                    |                                                             |                                                                              |                     |                               |                |                           |                                    |
| 01                                                |       | 11B      |     | Ev, Iz                                                                 |                                                             |                                                                              |                     |                               |                |                           | XBEGIN (000) Jz                    |
|                                                   |       | mem      |     |                                                                        |                                                             |                                                                              |                     |                               |                |                           |                                    |
| 0F 71                                             | 12    | 11B      |     |                                                                        |                                                             | psrlw<br>Nq, Ib                                                              |                     | psraw<br>Nq, Ib               |                | psllw<br>Nq, Ib           |                                    |
|                                                   |       |          | 66  |                                                                        |                                                             | vpsrlw<br>Hx,Ux,Ib                                                           |                     | vpsraw<br>Hx,Ux,Ib            |                | vpsllw<br>Hx,Ux,Ib        |                                    |
|                                                   |       | mem      |     |                                                                        |                                                             |                                                                              |                     |                               |                |                           |                                    |
| 0F 72                                             | 13    | 11B      |     |                                                                        |                                                             | psrld<br>Nq, Ib                                                              |                     | psrad<br>Nq, Ib               |                | pslld<br>Nq, Ib           |                                    |
|                                                   |       |          | 66  |                                                                        |                                                             | vpsrld<br>Hx,Ux,Ib                                                           |                     | vpsrad<br>Hx,Ux,Ib            |                | vpslld<br>Hx,Ux,Ib        |                                    |
|                                                   |       | mem      |     |                                                                        |                                                             |                                                                              |                     |                               |                |                           |                                    |
| 0F 73                                             | 14    | 11B      |     |                                                                        |                                                             | psrlq<br>Nq, Ib                                                              |                     |                               |                | psllq<br>Nq, Ib           |                                    |
|                                                   |       |          | 66  |                                                                        |                                                             | vpsrlq<br>Hx,Ux,Ib                                                           | vpsrldq<br>Hx,Ux,Ib |                               |                | vpsllq<br>Hx,Ux,Ib        | vpslldq<br>Hx,Ux,Ib                |

Table A-6. Opcode Extensions for One- and Two-byte Opcodes by Group Number \* (Contd.)

|             |       |         |     |                 | Encoding of    | Bits 5,4,3     | of the ModR/   | M Byte (bit | s 2,1,0 in | parenthesis | )       |
|-------------|-------|---------|-----|-----------------|----------------|----------------|----------------|-------------|------------|-------------|---------|
| Opcode      | Group | Mod 7,6 | pfx | 000             | 001            | 010            | 011            | 100         | 101        | 110         | 111     |
|             |       | mem     |     | fxsave          | fxrstor        | Idmxcsr        | stmxcsr        | XSAVE       | XRSTOR     | XSAVEOPT    | clflush |
| 0F AE       | 15    |         |     |                 |                |                |                |             | Ifence     | mfence      | sfence  |
| UF AE       |       | 11B     | F3  | RDFSBASE<br>Ry  | RDGSBASE<br>Ry | WRFSBASE<br>Ry | WRGSBASE<br>Ry |             |            |             |         |
| 0F 18       | 16    | mem     |     | prefetch<br>NTA | prefetch<br>T0 | prefetch<br>T1 | prefetch<br>T2 |             |            |             |         |
|             |       | 11B     |     |                 |                |                |                |             |            |             |         |
| VEX.0F38 F3 | 17    | mem     |     |                 | BLSR           | BLSMSK         | BLSI           |             |            |             |         |
| VEX.0F38 F3 | 17    | 11B     |     |                 | Ву, Еу         | Ву, Еу         | By, Ey         |             |            |             |         |

<sup>\*</sup> All blanks in all opcode maps are reserved and must not be used. Do not depend on the operation of undefined or reserved locations.

# A.5 ESCAPE OPCODE INSTRUCTIONS

Opcode maps for coprocessor escape instruction opcodes (x87 floating-point instruction opcodes) are in Table A-7 through Table A-22. These maps are grouped by the first byte of the opcode, from D8-DF. Each of these opcodes has a ModR/M byte. If the ModR/M byte is within the range of 00H-BFH, bits 3-5 of the ModR/M byte are used as an opcode extension, similar to the technique used for 1-and 2-byte opcodes (see A.4). If the ModR/M byte is outside the range of 00H through BFH, the entire ModR/M byte is used as an opcode extension.

## A.5.1 Opcode Look-up Examples for Escape Instruction Opcodes

Examples are provided below.

#### Example A-6. Opcode with ModR/M Byte in the 00H through BFH Range

DD0504000000H can be interpreted as follows:

- The instruction encoded with this opcode can be located in Section . Since the ModR/M byte (05H) is within the 00H through BFH range, bits 3 through 5 (000) of this byte indicate the opcode for an FLD double-real instruction (see Table A-9).
- The double-real value to be loaded is at 00000004H (the 32-bit displacement that follows and belongs to this
  opcode).

#### Example A-7. Opcode with ModR/M Byte outside the 00H through BFH Range

D8C1H can be interpreted as follows:

- This example illustrates an opcode with a ModR/M byte outside the range of 00H through BFH. The instruction can be located in Section A.4.
- In Table A-8, the ModR/M byte C1H indicates row C, column 1 (the FADD instruction using ST(0), ST(1) as operands).

## A.5.2 Escape Opcode Instruction Tables

Tables are listed below.

#### A.5.2.1 Escape Opcodes with D8 as First Byte

Table A-7 and A-8 contain maps for the escape instruction opcodes that begin with D8H. Table A-7 shows the map if the ModR/M byte is in the range of 00H-BFH. Here, the value of bits 3-5 (the nnn field in Figure A-1) selects the instruction.

| Table A-7. D | 8 Oncode | Man When | ModR/M Byte | is Within | 00H to | BFH * |
|--------------|----------|----------|-------------|-----------|--------|-------|
|--------------|----------|----------|-------------|-----------|--------|-------|

|                     | nnn Field of ModR/M Byte (refer to Figure A.4) |                     |                      |                     |                      |                     |                      |  |  |  |  |  |
|---------------------|------------------------------------------------|---------------------|----------------------|---------------------|----------------------|---------------------|----------------------|--|--|--|--|--|
| 000B                | 001B                                           | 010B                | 011B                 | 100B                | 101B                 | 110B                | 111B                 |  |  |  |  |  |
| FADD<br>single-real | FMUL<br>single-real                            | FCOM<br>single-real | FCOMP<br>single-real | FSUB<br>single-real | FSUBR<br>single-real | FDIV<br>single-real | FDIVR<br>single-real |  |  |  |  |  |

<sup>\*</sup> All blanks in all opcode maps are reserved and must not be used. Do not depend on the operation of undefined or reserved locations.

Table A-8 shows the map if the ModR/M byte is outside the range of 00H-BFH. Here, the first digit of the ModR/M byte selects the table row and the second digit selects the column.

Table A-8. D8 Opcode Map When ModR/M Byte is Outside 00H to BFH \*

|   | 0           | 1           | 2           | 3           | 4           | 5           | 6           | 7           |  |  |  |  |  |
|---|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|--|--|--|--|--|
| С |             | FADD        |             |             |             |             |             |             |  |  |  |  |  |
|   | ST(0),ST(0) | ST(0),ST(1) | ST(0),ST(2) | ST(0),ST(3) | ST(0),ST(4) | ST(0),ST(5) | ST(0),ST(6) | ST(0),ST(7) |  |  |  |  |  |
| D |             |             |             | FC          | OM          |             |             |             |  |  |  |  |  |
|   | ST(0),ST(0) | ST(0),ST(1) | ST(0),T(2)  | ST(0),ST(3) | ST(0),ST(4) | ST(0),ST(5) | ST(0),ST(6) | ST(0),ST(7) |  |  |  |  |  |
| Е |             |             |             | FS          | UB          |             |             |             |  |  |  |  |  |
|   | ST(0),ST(0) | ST(0),ST(1) | ST(0),ST(2) | ST(0),ST(3) | ST(0),ST(4) | ST(0),ST(5) | ST(0),ST(6) | ST(0),ST(7) |  |  |  |  |  |
| F | FDIV        |             |             |             |             |             |             |             |  |  |  |  |  |
|   | ST(0),ST(0) | ST(0),ST(1) | ST(0),ST(2) | ST(0),ST(3) | ST(0),ST(4) | ST(0),ST(5) | ST(0),ST(6) | ST(0),ST(7) |  |  |  |  |  |

|   | 8           | 9           | Α           | В           | С           | D           | E           | F           |  |  |  |  |
|---|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|--|--|--|--|
| С | FMUL        |             |             |             |             |             |             |             |  |  |  |  |
|   | ST(0),ST(0) | ST(0),ST(1) | ST(0),ST(2) | ST(0),ST(3) | ST(0),ST(4) | ST(0),ST(5) | ST(0),ST(6) | ST(0),ST(7) |  |  |  |  |
| D |             | FCOMP       |             |             |             |             |             |             |  |  |  |  |
|   | ST(0),ST(0) | ST(0),ST(1) | ST(0),T(2)  | ST(0),ST(3) | ST(0),ST(4) | ST(0),ST(5) | ST(0),ST(6) | ST(0),ST(7) |  |  |  |  |
| Е | FSUBR       |             |             |             |             |             |             |             |  |  |  |  |
|   | ST(0),ST(0) | ST(0),ST(1) | ST(0),ST(2) | ST(0),ST(3) | ST(0),ST(4) | ST(0),ST(5) | ST(0),ST(6) | ST(0),ST(7) |  |  |  |  |
| F | FDIVR       |             |             |             |             |             |             |             |  |  |  |  |
|   | ST(0),ST(0) | ST(0),ST(1) | ST(0),ST(2) | ST(0),ST(3) | ST(0),ST(4) | ST(0),ST(5) | ST(0),ST(6) | ST(0),ST(7) |  |  |  |  |

#### NOTES:

## A.5.2.2 Escape Opcodes with D9 as First Byte

Table A-9 and A-10 contain maps for escape instruction opcodes that begin with D9H. Table A-9 shows the map if the ModR/M byte is in the range of 00H-BFH. Here, the value of bits 3-5 (the nnn field in Figure A-1) selects the instruction.

Table A-9. D9 Opcode Map When ModR/M Byte is Within 00H to BFH \*

|                    | nnn Field of ModR/M Byte                                                                        |                    |                     |                       |                  |                       |                  |  |  |  |  |  |
|--------------------|-------------------------------------------------------------------------------------------------|--------------------|---------------------|-----------------------|------------------|-----------------------|------------------|--|--|--|--|--|
| 000B               | 000B         001B         010B         011B         100B         101B         110B         111B |                    |                     |                       |                  |                       |                  |  |  |  |  |  |
| FLD<br>single-real |                                                                                                 | FST<br>single-real | FSTP<br>single-real | FLDENV<br>14/28 bytes | FLDCW<br>2 bytes | FSTENV<br>14/28 bytes | FSTCW<br>2 bytes |  |  |  |  |  |

<sup>\*</sup> All blanks in all opcode maps are reserved and must not be used. Do not depend on the operation of undefined or reserved locations.

<sup>\*</sup> All blanks in all opcode maps are reserved and must not be used. Do not depend on the operation of undefined or reserved locations.

Table A-10 shows the map if the ModR/M byte is outside the range of 00H-BFH. Here, the first digit of the ModR/M byte selects the table row and the second digit selects the column.

Table A-10. D9 Opcode Map When ModR/M Byte is Outside 00H to BFH \*

|   | 0           | 1           | 2           | 3           | 4           | 5           | 6           | 7           |  |  |  |  |  |
|---|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|--|--|--|--|--|
| С |             | FLD         |             |             |             |             |             |             |  |  |  |  |  |
|   | ST(0),ST(0) | ST(0),ST(1) | ST(0),ST(2) | ST(0),ST(3) | ST(0),ST(4) | ST(0),ST(5) | ST(0),ST(6) | ST(0),ST(7) |  |  |  |  |  |
| D | FNOP        |             |             |             |             |             |             |             |  |  |  |  |  |
| E | FCHS        | FABS        |             |             | FTST        | FXAM        |             |             |  |  |  |  |  |
| F | F2XM1       | FYL2X       | FPTAN       | FPATAN      | FXTRACT     | FPREM1      | FDECSTP     | FINCSTP     |  |  |  |  |  |

|             |             |             | В                  | С                                                                                                                                  | D                                                                                                                                                                     | E                                                                                                                                                                                                        | Г                                                                                                                                                                                                                                         |  |  |  |  |
|-------------|-------------|-------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| FXCH        |             |             |                    |                                                                                                                                    |                                                                                                                                                                       |                                                                                                                                                                                                          |                                                                                                                                                                                                                                           |  |  |  |  |
| ST(0),ST(0) | ST(0),ST(1) | ST(0),ST(2) | ST(0),ST(3)        | ST(0),ST(4)                                                                                                                        | ST(0),ST(5)                                                                                                                                                           | ST(0),ST(6)                                                                                                                                                                                              | ST(0),ST(7)                                                                                                                                                                                                                               |  |  |  |  |
|             |             |             |                    |                                                                                                                                    |                                                                                                                                                                       |                                                                                                                                                                                                          |                                                                                                                                                                                                                                           |  |  |  |  |
|             |             |             |                    |                                                                                                                                    |                                                                                                                                                                       |                                                                                                                                                                                                          |                                                                                                                                                                                                                                           |  |  |  |  |
| FLD1        | FLDL2T      | FLDL2E      | FLDPI              | FLDLG2                                                                                                                             | FLDLN2                                                                                                                                                                | FLDZ                                                                                                                                                                                                     |                                                                                                                                                                                                                                           |  |  |  |  |
|             |             |             |                    |                                                                                                                                    |                                                                                                                                                                       |                                                                                                                                                                                                          |                                                                                                                                                                                                                                           |  |  |  |  |
| FPREM       | FYL2XP1     | FSQRT       | FSINCOS            | FRNDINT                                                                                                                            | FSCALE                                                                                                                                                                | FSIN                                                                                                                                                                                                     | FCOS                                                                                                                                                                                                                                      |  |  |  |  |
|             |             |             |                    |                                                                                                                                    |                                                                                                                                                                       |                                                                                                                                                                                                          |                                                                                                                                                                                                                                           |  |  |  |  |
|             | FLD1        | FLD1 FLDL2T | FLD1 FLDL2T FLDL2E | ST(0),ST(0)         ST(0),ST(1)         ST(0),ST(2)         ST(0),ST(3)           FLD1         FLDL2T         FLDL2E         FLDPI | ST(0),ST(0)         ST(0),ST(1)         ST(0),ST(2)         ST(0),ST(3)         ST(0),ST(4)           FLD1         FLDL2T         FLDL2E         FLDPI         FLDLG2 | ST(0),ST(0)         ST(0),ST(1)         ST(0),ST(2)         ST(0),ST(3)         ST(0),ST(4)         ST(0),ST(5)           FLD1         FLDL2T         FLDL2E         FLDPI         FLDLG2         FLDLN2 | ST(0),ST(0)         ST(0),ST(1)         ST(0),ST(2)         ST(0),ST(3)         ST(0),ST(4)         ST(0),ST(5)         ST(0),ST(6)           FLD1         FLDL2T         FLDL2E         FLDPI         FLDLG2         FLDLN2         FLDZ |  |  |  |  |

#### NOTES:

## A.5.2.3 Escape Opcodes with DA as First Byte

Table A-11 and A-12 contain maps for escape instruction opcodes that begin with DAH. Table A-11 shows the map if the ModR/M byte is in the range of 00H-BFH. Here, the value of bits 3-5 (the nnn field in Figure A-1) selects the instruction.

Table A-11. DA Opcode Map When ModR/M Byte is Within 00H to BFH \*

|                        | nnn Field of ModR/M Byte |                        |                         |                        |                         |                        |                         |  |  |  |  |
|------------------------|--------------------------|------------------------|-------------------------|------------------------|-------------------------|------------------------|-------------------------|--|--|--|--|
| 000B                   | 001B                     | 010B                   | 011B                    | 100B                   | 101B                    | 110B                   | 111B                    |  |  |  |  |
| FIADD<br>dword-integer | FIMUL<br>dword-integer   | FICOM<br>dword-integer | FICOMP<br>dword-integer | FISUB<br>dword-integer | FISUBR<br>dword-integer | FIDIV<br>dword-integer | FIDIVR<br>dword-integer |  |  |  |  |

<sup>\*</sup> All blanks in all opcode maps are reserved and must not be used. Do not depend on the operation of undefined or reserved locations.

<sup>\*</sup> All blanks in all opcode maps are reserved and must not be used. Do not depend on the operation of undefined or reserved locations.

Table A-12 shows the map if the ModR/M byte is outside the range of 00H-BFH. Here, the first digit of the ModR/M byte selects the table row and the second digit selects the column.

Table A-12. DA Opcode Map When ModR/M Byte is Outside 00H to BFH \*

| T |             |             |             |             |             | _           |             |             |
|---|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
|   | 0           | 1           | 2           | 3           | 4           | 5           | 6           | 7           |
| С |             |             |             | FCM         | OVB         |             |             |             |
|   | ST(0),ST(0) | ST(0),ST(1) | ST(0),ST(2) | ST(0),ST(3) | ST(0),ST(4) | ST(0),ST(5) | ST(0),ST(6) | ST(0),ST(7) |
| D |             |             |             | FCMC        | OVBE        |             |             |             |
|   | ST(0),ST(0) | ST(0),ST(1) | ST(0),ST(2) | ST(0),ST(3) | ST(0),ST(4) | ST(0),ST(5) | ST(0),ST(6) | ST(0),ST(7) |
| E |             |             |             |             |             |             |             |             |
| F |             |             |             |             |             |             |             |             |

|   | 8           | 9           | Α           | В           | С           | D           | E           | F           |
|---|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| С |             |             |             | FCM         | OVE         |             |             |             |
|   | ST(0),ST(0) | ST(0),ST(1) | ST(0),ST(2) | ST(0),ST(3) | ST(0),ST(4) | ST(0),ST(5) | ST(0),ST(6) | ST(0),ST(7) |
| D |             |             |             | FCM         | OVU         |             |             |             |
|   | ST(0),ST(0) | ST(0),ST(1) | ST(0),ST(2) | ST(0),ST(3) | ST(0),ST(4) | ST(0),ST(5) | ST(0),ST(6) | ST(0),ST(7) |
| Е |             | FUCOMPP     |             |             |             |             |             |             |
|   |             |             |             |             |             |             |             |             |
| F |             |             |             |             |             |             |             |             |
|   |             |             |             |             |             |             |             |             |

#### NOTES:

## A.5.2.4 Escape Opcodes with DB as First Byte

Table A-13 and A-14 contain maps for escape instruction opcodes that begin with DBH. Table A-13 shows the map if the ModR/M byte is in the range of 00H-BFH. Here, the value of bits 3-5 (the nnn field in Figure A-1) selects the instruction.

Table A-13. DB Opcode Map When ModR/M Byte is Within 00H to BFH \*

|                       | nnn Field of ModR/M Byte |                       |                        |      |                      |      |                    |  |  |
|-----------------------|--------------------------|-----------------------|------------------------|------|----------------------|------|--------------------|--|--|
| 000B                  | 001B                     | 010B                  | 011B                   | 100B | 101B                 | 110B | 111B               |  |  |
| FILD<br>dword-integer | FISTTP<br>dword-integer  | FIST<br>dword-integer | FISTP<br>dword-integer |      | FLD<br>extended-real |      | FSTP extended-real |  |  |

<sup>\*</sup> All blanks in all opcode maps are reserved and must not be used. Do not depend on the operation of undefined or reserved locations.

<sup>\*</sup> All blanks in all opcode maps are reserved and must not be used. Do not depend on the operation of undefined or reserved locations.

Table A-14 shows the map if the ModR/M byte is outside the range of 00H-BFH. Here, the first digit of the ModR/M byte selects the table row and the second digit selects the column.

Table A-14. DB Opcode Map When ModR/M Byte is Outside 00H to BFH \*

|   | 0                          | 1                       | 2                          | 3                                                 | 4                                    | 5                          | 6                          | 7                       |  |
|---|----------------------------|-------------------------|----------------------------|---------------------------------------------------|--------------------------------------|----------------------------|----------------------------|-------------------------|--|
| С |                            |                         |                            | FCM                                               | OVNB                                 |                            |                            |                         |  |
|   | ST(0),ST(0)                | ST(0),ST(1)             | ST(0),ST(2)                | ST(0),ST(3)                                       | ST(0),ST(4)                          | ST(0),ST(5)                | ST(0),ST(6)                | ST(0),ST(7)             |  |
| D |                            |                         |                            | FCMC                                              | VNBE                                 |                            |                            |                         |  |
|   | ST(0),ST(0)                | ST(0),ST(1)             | ST(0),ST(2)                | ST(0),ST(3)                                       | ST(0),ST(4)                          | ST(0),ST(5)                | ST(0),ST(6)                | ST(0),ST(7)             |  |
| Е |                            |                         | FCLEX                      | FINIT                                             |                                      |                            |                            |                         |  |
|   |                            |                         |                            |                                                   |                                      |                            |                            |                         |  |
| F |                            |                         |                            | FC                                                | OMI                                  |                            |                            |                         |  |
|   | ST(0),ST(0)                | ST(0),ST(1)             | ST(0),ST(2)                | ST(0),ST(3)                                       | ST(0),ST(4)                          | ST(0),ST(5)                | ST(0),ST(6)                | ST(0),ST(7)             |  |
|   |                            |                         |                            |                                                   |                                      |                            |                            |                         |  |
|   |                            |                         |                            |                                                   |                                      |                            |                            |                         |  |
|   | 8                          | 9                       | А                          | В                                                 | С                                    | D                          | E                          | F                       |  |
| С | 8                          | 9                       | А                          |                                                   | C<br>DVNE                            | D                          | E                          | F                       |  |
| С | 8<br>ST(0),ST(0)           | 9<br>ST(0),ST(1)        | A<br>ST(0),ST(2)           |                                                   |                                      | D<br>ST(0),ST(5)           | E<br>ST(0),ST(6)           | F<br>ST(0),ST(7)        |  |
| C |                            |                         |                            | FCM0<br>ST(0),ST(3)                               | OVNE                                 |                            |                            |                         |  |
|   |                            |                         |                            | FCM0<br>ST(0),ST(3)                               | OVNE<br>ST(0),ST(4)                  |                            |                            |                         |  |
|   | ST(0),ST(0)                | ST(0),ST(1)             | ST(0),ST(2)                | FCM0<br>ST(0),ST(3)<br>FCM0<br>ST(0),ST(3)        | ST(0),ST(4)                          | ST(0),ST(5)                | ST(0),ST(6)                | ST(0),ST(7)             |  |
| D | ST(0),ST(0)                | ST(0),ST(1)             | ST(0),ST(2)                | FCM0<br>ST(0),ST(3)<br>FCM0<br>ST(0),ST(3)        | ST(0),ST(4)  OVNU  ST(0),ST(4)       | ST(0),ST(5)                | ST(0),ST(6)                | ST(0),ST(7)             |  |
| D | ST(0),ST(0)<br>ST(0),ST(0) | ST(0),ST(1) ST(0),ST(1) | ST(0),ST(2)<br>ST(0),ST(2) | FCM0<br>ST(0),ST(3)<br>FCM0<br>ST(0),ST(3)<br>FUC | ST(0),ST(4)  OVNU  ST(0),ST(4)  COMI | ST(0),ST(5)<br>ST(0),ST(5) | ST(0),ST(6)<br>ST(0),ST(6) | ST(0),ST(7) ST(0),ST(7) |  |

#### **NOTES:**

## A.5.2.5 Escape Opcodes with DC as First Byte

Table A-15 and A-16 contain maps for escape instruction opcodes that begin with DCH. Table A-15 shows the map if the ModR/M byte is in the range of 00H-BFH. Here, the value of bits 3-5 (the nnn field in Figure A-1) selects the instruction.

Table A-15. DC Opcode Map When ModR/M Byte is Within 00H to BFH \*

| nnn Field of ModR/M Byte (refer to Figure A-1) |                     |                     |                      |                     |                      |                     |                      |  |  |
|------------------------------------------------|---------------------|---------------------|----------------------|---------------------|----------------------|---------------------|----------------------|--|--|
| 000B                                           | 001B                | 010B                | 011B                 | 100B                | 101B                 | 110B                | 111B                 |  |  |
| FADD<br>double-real                            | FMUL<br>double-real | FCOM<br>double-real | FCOMP<br>double-real | FSUB<br>double-real | FSUBR<br>double-real | FDIV<br>double-real | FDIVR<br>double-real |  |  |

<sup>\*</sup> All blanks in all opcode maps are reserved and must not be used. Do not depend on the operation of undefined or reserved locations.

<sup>\*</sup> All blanks in all opcode maps are reserved and must not be used. Do not depend on the operation of undefined or reserved locations.

Table A-16 shows the map if the ModR/M byte is outside the range of 00H-BFH. In this case the first digit of the ModR/M byte selects the table row and the second digit selects the column.

Table A-16. DC Opcode Map When ModR/M Byte is Outside 00H to BFH \*

|   |             |             |             | _           |             |             |             |             |
|---|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
|   | 0           | 1           | 2           | 3           | 4           | 5           | 6           | 7           |
| С |             |             |             | FA          | DD          |             |             |             |
|   | ST(0),ST(0) | ST(1),ST(0) | ST(2),ST(0) | ST(3),ST(0) | ST(4),ST(0) | ST(5),ST(0) | ST(6),ST(0) | ST(7),ST(0) |
| D |             |             |             |             |             |             |             |             |
|   |             |             |             |             |             |             |             |             |
| Е |             |             |             | FSU         | JBR         |             |             |             |
|   | ST(0),ST(0) | ST(1),ST(0) | ST(2),ST(0) | ST(3),ST(0) | ST(4),ST(0) | ST(5),ST(0) | ST(6),ST(0) | ST(7),ST(0) |
| F |             |             |             | FDI         | IVR         |             |             |             |
|   | ST(0),ST(0) | ST(1),ST(0) | ST(2),ST(0) | ST(3),ST(0) | ST(4),ST(0) | ST(5),ST(0) | ST(6),ST(0) | ST(7),ST(0) |
|   |             |             |             |             |             |             |             |             |
|   | 8           | 9           | Α           | В           | С           | D           | E           | F           |
| С |             |             |             | FM          | IUL         |             |             |             |
|   | ST(0),ST(0) | ST(1),ST(0) | ST(2),ST(0) | ST(3),ST(0) | ST(4),ST(0) | ST(5),ST(0) | ST(6),ST(0) | ST(7),ST(0) |
| D |             |             |             |             |             |             |             |             |
|   |             |             |             |             |             |             |             |             |
| Е |             |             |             | FS          | UB          |             |             |             |
|   | ST(0),ST(0) | ST(1),ST(0) | ST(2),ST(0) | ST(3),ST(0) | ST(4),ST(0) | ST(5),ST(0) | ST(6),ST(0) | ST(7),ST(0) |
| F |             |             |             | FC          | )IV         |             |             |             |
|   | ST(0),ST(0) | ST(1),ST(0) | ST(2),ST(0) | ST(3),ST(0) | ST(4),ST(0) | ST(5),ST(0) | ST(6),ST(0) | ST(7),ST(0) |

#### **NOTES:**

## A.5.2.6 Escape Opcodes with DD as First Byte

Table A-17 and A-18 contain maps for escape instruction opcodes that begin with DDH. Table A-17 shows the map if the ModR/M byte is in the range of 00H-BFH. Here, the value of bits 3-5 (the nnn field in Figure A-1) selects the instruction.

Table A-17. DD Opcode Map When ModR/M Byte is Within 00H to BFH \*

| - |                          |                     |                    |                     |                       |      |                      |                  |  |
|---|--------------------------|---------------------|--------------------|---------------------|-----------------------|------|----------------------|------------------|--|
|   | nnn Field of ModR/M Byte |                     |                    |                     |                       |      |                      |                  |  |
| 1 | 000B                     | 001B                | 010B               | 011B                | 100B                  | 101B | 110B                 | 111B             |  |
|   | FLD<br>double-real       | FISTTP<br>integer64 | FST<br>double-real | FSTP<br>double-real | FRSTOR<br>98/108bytes |      | FSAVE<br>98/108bytes | FSTSW<br>2 bytes |  |

<sup>\*</sup> All blanks in all opcode maps are reserved and must not be used. Do not depend on the operation of undefined or reserved locations.

<sup>\*</sup> All blanks in all opcode maps are reserved and must not be used. Do not depend on the operation of undefined or reserved locations.

Table A-18 shows the map if the ModR/M byte is outside the range of 00H-BFH. The first digit of the ModR/M byte selects the table row and the second digit selects the column.

Table A-18. DD Opcode Map When ModR/M Byte is Outside 00H to BFH \*

|   | 0           | 1           | 2           | 3           | 4           | 5           | 6           | 7           |
|---|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| С |             |             |             | FFF         | REE         |             |             |             |
|   | ST(0)       | ST(1)       | ST(2)       | ST(3)       | ST(4)       | ST(5)       | ST(6)       | ST(7)       |
| D |             |             |             | F           | ST          |             |             |             |
|   | ST(0)       | ST(1)       | ST(2)       | ST(3)       | ST(4)       | ST(5)       | ST(6)       | ST(7)       |
| Е |             |             |             | FUC         | СОМ         |             |             |             |
|   | ST(0),ST(0) | ST(1),ST(0) | ST(2),ST(0) | ST(3),ST(0) | ST(4),ST(0) | ST(5),ST(0) | ST(6),ST(0) | ST(7),ST(0) |
| F |             |             |             |             |             |             |             |             |
|   |             |             |             |             |             |             |             |             |
|   |             |             |             |             |             |             |             |             |
|   | 8           | 9           | Α           | В           | С           | D           | E           | F           |
| С |             |             |             |             |             |             |             |             |
|   |             |             |             |             |             |             |             |             |
| D |             |             |             | FS          | TP          |             |             |             |
|   | ST(0)       | ST(1)       | ST(2)       | ST(3)       | ST(4)       | ST(5)       | ST(6)       | ST(7)       |
| Е | FUCOMP      |             |             |             |             |             |             |             |
|   | ST(0)       | ST(1)       | ST(2)       | ST(3)       | ST(4)       | ST(5)       | ST(6)       | ST(7)       |
| F |             |             |             |             |             |             |             |             |

## NOTES:

## A.5.2.7 Escape Opcodes with DE as First Byte

Table A-19 and A-20 contain opcode maps for escape instruction opcodes that begin with DEH. Table A-19 shows the opcode map if the ModR/M byte is in the range of 00H-BFH. In this case, the value of bits 3-5 (the nnn field in Figure A-1) selects the instruction.

Table A-19. DE Opcode Map When ModR/M Byte is Within 00H to BFH \*

|                       | nnn Field of ModR/M Byte |                       |                        |                       |                        |                       |                        |  |  |
|-----------------------|--------------------------|-----------------------|------------------------|-----------------------|------------------------|-----------------------|------------------------|--|--|
| 000B                  | 001B                     | 010B                  | 011B                   | 100B                  | 101B                   | 110B                  | 111B                   |  |  |
| FIADD<br>word-integer | FIMUL<br>word-integer    | FICOM<br>word-integer | FICOMP<br>word-integer | FISUB<br>word-integer | FISUBR<br>word-integer | FIDIV<br>word-integer | FIDIVR<br>word-integer |  |  |

<sup>\*</sup> All blanks in all opcode maps are reserved and must not be used. Do not depend on the operation of undefined or reserved locations.

<sup>\*</sup> All blanks in all opcode maps are reserved and must not be used. Do not depend on the operation of undefined or reserved locations.

Table A-20 shows the opcode map if the ModR/M byte is outside the range of 00H-BFH. The first digit of the ModR/M byte selects the table row and the second digit selects the column.

Table A-20. DE Opcode Map When ModR/M Byte is Outside 00H to BFH \*

|   | 0           | 1           | 2            | 3           | 4           | 5           | 6           | 7           |
|---|-------------|-------------|--------------|-------------|-------------|-------------|-------------|-------------|
| С |             |             |              | FAD         | DDP         |             |             |             |
|   | ST(0),ST(0) | ST(1),ST(0) | ST(2),ST(0)  | ST(3),ST(0) | ST(4),ST(0) | ST(5),ST(0) | ST(6),ST(0) | ST(7),ST(0) |
| D |             |             |              |             |             |             |             |             |
|   |             |             |              |             |             |             |             |             |
| Е |             |             |              | FSU         | BRP         |             |             |             |
|   | ST(0),ST(0) | ST(1),ST(0) | ST(2),ST(0)  | ST(3),ST(0) | ST(4),ST(0) | ST(5),ST(0) | ST(6),ST(0) | ST(7),ST(0) |
| F |             |             |              | FDI         | VRP         |             |             |             |
|   | ST(0),ST(0) | ST(1),ST(0) | ST(2),ST(0)  | ST(3),ST(0) | ST(4),ST(0) | ST(5),ST(0) | ST(6),ST(0) | ST(7),ST(0) |
|   |             |             |              |             |             |             |             |             |
|   | 8           | 9           | А            | В           | С           | D           | E           | F           |
| С |             |             |              | FMI         | ULP         |             |             |             |
|   | ST(0),ST(0) | ST(1),ST(0) | ST(2),ST(0)  | ST(3),ST(0) | ST(4),ST(0) | ST(5),ST(0) | ST(6),ST(0) | ST(7),ST(0) |
| D |             | FCOMPP      |              |             |             |             |             |             |
|   |             |             |              |             |             |             |             |             |
| Е |             |             |              | FSI         | JBP         |             |             |             |
|   | ST(0),ST(0) | ST(1),ST(0) | ST(2),ST(0)  | ST(3),ST(0) | ST(4),ST(0) | ST(5),ST(0) | ST(6),ST(0) | ST(7),ST(0) |
| F |             |             |              | FD          | IVP         |             |             |             |
|   | ST(0),ST(0) | ST(1),ST(0) | ST(2),ST(0). | ST(3),ST(0) | ST(4),ST(0) | ST(5),ST(0) | ST(6),ST(0) | ST(7),ST(0) |

#### NOTES:

# A.5.2.8 Escape Opcodes with DF As First Byte

Table A-21 and A-22 contain the opcode maps for escape instruction opcodes that begin with DFH. Table A-21 shows the opcode map if the ModR/M byte is in the range of 00H-BFH. Here, the value of bits 3-5 (the nnn field in Figure A-1) selects the instruction.

Table A-21. DF Opcode Map When ModR/M Byte is Within 00H to BFH \*

| nnn Field of ModR/M Byte |                        |                      |                       |                    |                       |                     |                        |  |
|--------------------------|------------------------|----------------------|-----------------------|--------------------|-----------------------|---------------------|------------------------|--|
| 000B                     | 001B                   | 010B                 | 011B                  | 100B               | 101B                  | 110B                | 111B                   |  |
| FILD<br>word-integer     | FISTTP<br>word-integer | FIST<br>word-integer | FISTP<br>word-integer | FBLD<br>packed-BCD | FILD<br>qword-integer | FBSTP<br>packed-BCD | FISTP<br>qword-integer |  |

<sup>\*</sup> All blanks in all opcode maps are reserved and must not be used. Do not depend on the operation of undefined or reserved locations.

<sup>\*</sup> All blanks in all opcode maps are reserved and must not be used. Do not depend on the operation of undefined or reserved locations.

Table A-22 shows the opcode map if the ModR/M byte is outside the range of 00H-BFH. The first digit of the ModR/M byte selects the table row and the second digit selects the column.

Table A-22. DF Opcode Map When ModR/M Byte is Outside 00H to BFH  $^{\star}$ 

|   | 0           | 1           | 2           | 3           | 4           | 5           | 6           | 7           |
|---|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| С | -           |             |             | -           |             |             | -           |             |
|   |             |             |             |             |             |             |             |             |
| D |             |             |             |             |             |             |             |             |
|   |             |             |             |             |             |             |             |             |
| E | FSTSW<br>AX |             |             |             |             |             |             |             |
| F |             |             |             | FCC         | MIP         |             |             |             |
| • | ST(0),ST(0) | ST(0),ST(1) | ST(0),ST(2) | ST(0),ST(3) | ST(0),ST(4) | ST(0),ST(5) | ST(0),ST(6) | ST(0),ST(7) |
|   |             |             |             |             |             |             |             |             |
|   | 8           | 9           | Α           | В           | С           | D           | E           | F           |
| С |             |             |             |             |             |             |             |             |
|   |             |             |             |             |             |             |             |             |
| D |             |             |             |             |             |             |             |             |
| • |             |             |             |             |             |             |             |             |
| Е |             |             |             | FUC         | OMIP        |             | I           |             |
| • | ST(0),ST(0) | ST(0),ST(1) | ST(0),ST(2) | ST(0),ST(3) | ST(0),ST(4) | ST(0),ST(5) | ST(0),ST(6) | ST(0),ST(7) |
| F |             |             |             |             |             |             |             |             |
|   |             |             |             |             |             |             |             |             |

<sup>\*</sup> All blanks in all opcode maps are reserved and must not be used. Do not depend on the operation of undefined or reserved locations.

# **AAA—ASCII Adjust After Addition**

| • | Opcode | Instruction | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                     |
|---|--------|-------------|-----------|----------------|---------------------|---------------------------------|
| : | 37     | AAA         | NP        | Invalid        | Valid               | ASCII adjust AL after addition. |

### Instruction Operand Encoding

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

## **Description**

Adjusts the sum of two unpacked BCD values to create an unpacked BCD result. The AL register is the implied source and destination operand for this instruction. The AAA instruction is only useful when it follows an ADD instruction that adds (binary addition) two unpacked BCD values and stores a byte result in the AL register. The AAA instruction then adjusts the contents of the AL register to contain the correct 1-digit unpacked BCD result.

If the addition produces a decimal carry, the AH register increments by 1, and the CF and AF flags are set. If there was no decimal carry, the CF and AF flags are cleared and the AH register is unchanged. In either case, bits 4 through 7 of the AL register are set to 0.

This instruction executes as described in compatibility mode and legacy mode. It is not valid in 64-bit mode.

#### Operation

```
 \begin{tabular}{ll} F 64-Bit Mode \\ THEN \\ \#UD; \\ ELSE \\ IF ((AL AND 0FH) > 9) or (AF = 1) \\ THEN \\ AX \leftarrow AX + 106H; \\ AF \leftarrow 1; \\ CF \leftarrow 1; \\ ELSE \\ AF \leftarrow 0; \\ CF \leftarrow 0; \\ FI; \\ AL \leftarrow AL AND 0FH; \\ FI; \\ \end{tabular}
```

## **Flags Affected**

The AF and CF flags are set to 1 if the adjustment results in a decimal carry; otherwise they are set to 0. The OF, SF, ZF, and PF flags are undefined.

#### **Protected Mode Exceptions**

**#UD** If the LOCK prefix is used.

### **Real-Address Mode Exceptions**

Same exceptions as protected mode.

#### Virtual-8086 Mode Exceptions

Same exceptions as protected mode.

# **Compatibility Mode Exceptions**

Same exceptions as protected mode.

# **64-Bit Mode Exceptions**

#UD If in 64-bit mode.

## AAD—ASCII Adjust AX Before Division

| Opcode       | Instruction | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                    |
|--------------|-------------|-----------|----------------|---------------------|------------------------------------------------|
| D5 0A        | AAD         | NP        | Invalid        | Valid               | ASCII adjust AX before division.               |
| D5 <i>ib</i> | AAD imm8    | NP        | Invalid        | Valid               | Adjust AX before division to number base imm8. |

### Instruction Operand Encoding

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

## **Description**

Adjusts two unpacked BCD digits (the least-significant digit in the AL register and the most-significant digit in the AH register) so that a division operation performed on the result will yield a correct unpacked BCD value. The AAD instruction is only useful when it precedes a DIV instruction that divides (binary division) the adjusted value in the AX register by an unpacked BCD value.

The AAD instruction sets the value in the AL register to (AL + (10 \* AH)), and then clears the AH register to 00H. The value in the AX register is then equal to the binary equivalent of the original unpacked two-digit (base 10) number in registers AH and AL.

The generalized version of this instruction allows adjustment of two unpacked digits of any number base (see the "Operation" section below), by setting the *imm8* byte to the selected number base (for example, 08H for octal, 0AH for decimal, or 0CH for base 12 numbers). The AAD mnemonic is interpreted by all assemblers to mean adjust ASCII (base 10) values. To adjust values in another number base, the instruction must be hand coded in machine code (D5 *imm8*).

This instruction executes as described in compatibility mode and legacy mode. It is not valid in 64-bit mode.

#### Operation

```
IF 64-Bit Mode THEN #UD; ELSE tempAL \leftarrow AL; tempAH \leftarrow AH; AL \leftarrow (tempAL + (tempAH * imm8)) AND FFH; (* imm8 is set to OAH for the AAD mnemonic.*) AH \leftarrow 0; FI:
```

The immediate value (imm8) is taken from the second byte of the instruction.

### Flags Affected

The SF, ZF, and PF flags are set according to the resulting binary value in the AL register; the OF, AF, and CF flags are undefined.

#### **Protected Mode Exceptions**

**#UD** If the LOCK prefix is used.

### **Real-Address Mode Exceptions**

Same exceptions as protected mode.

## Virtual-8086 Mode Exceptions

Same exceptions as protected mode.

# **Compatibility Mode Exceptions**

Same exceptions as protected mode.

# **64-Bit Mode Exceptions**

#UD If in 64-bit mode.

# **AAM—ASCII Adjust AX After Multiply**

|        | •           |           |                |                     |                                               |
|--------|-------------|-----------|----------------|---------------------|-----------------------------------------------|
| Opcode | Instruction | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                   |
| D4 0A  | AAM         | NP        | Invalid        | Valid               | ASCII adjust AX after multiply.               |
| D4 ib  | AAM imm8    | NP        | Invalid        | Valid               | Adjust AX after multiply to number base imm8. |

#### Instruction Operand Encoding

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

## **Description**

Adjusts the result of the multiplication of two unpacked BCD values to create a pair of unpacked (base 10) BCD values. The AX register is the implied source and destination operand for this instruction. The AAM instruction is only useful when it follows an MUL instruction that multiplies (binary multiplication) two unpacked BCD values and stores a word result in the AX register. The AAM instruction then adjusts the contents of the AX register to contain the correct 2-digit unpacked (base 10) BCD result.

The generalized version of this instruction allows adjustment of the contents of the AX to create two unpacked digits of any number base (see the "Operation" section below). Here, the *imm8* byte is set to the selected number base (for example, 08H for octal, 0AH for decimal, or 0CH for base 12 numbers). The AAM mnemonic is interpreted by all assemblers to mean adjust to ASCII (base 10) values. To adjust to values in another number base, the instruction must be hand coded in machine code (D4 *imm8*).

This instruction executes as described in compatibility mode and legacy mode. It is not valid in 64-bit mode.

#### Operation

```
IF 64-Bit Mode
    THEN
        #UD;
ELSE
        tempAL ← AL;
        AH ← tempAL / imm8; (* imm8 is set to 0AH for the AAM mnemonic *)
        AL ← tempAL MOD imm8;
FI:
```

The immediate value (imm8) is taken from the second byte of the instruction.

#### Flags Affected

The SF, ZF, and PF flags are set according to the resulting binary value in the AL register. The OF, AF, and CF flags are undefined.

#### **Protected Mode Exceptions**

#DE If an immediate value of 0 is used.

**#UD** If the LOCK prefix is used.

#### Real-Address Mode Exceptions

Same exceptions as protected mode.

#### Virtual-8086 Mode Exceptions

Same exceptions as protected mode.

# **Compatibility Mode Exceptions**

Same exceptions as protected mode.

# **64-Bit Mode Exceptions**

#UD If in 64-bit mode.

# **AAS—ASCII Adjust AL After Subtraction**

| Opcode | Instruction | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                        |
|--------|-------------|-----------|----------------|---------------------|------------------------------------|
| 3F     | AAS         | NP        | Invalid        | Valid               | ASCII adjust AL after subtraction. |

### Instruction Operand Encoding

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

### Description

Adjusts the result of the subtraction of two unpacked BCD values to create a unpacked BCD result. The AL register is the implied source and destination operand for this instruction. The AAS instruction is only useful when it follows a SUB instruction that subtracts (binary subtraction) one unpacked BCD value from another and stores a byte result in the AL register. The AAA instruction then adjusts the contents of the AL register to contain the correct 1-digit unpacked BCD result.

If the subtraction produced a decimal carry, the AH register decrements by 1, and the CF and AF flags are set. If no decimal carry occurred, the CF and AF flags are cleared, and the AH register is unchanged. In either case, the AL register is left with its top four bits set to 0.

This instruction executes as described in compatibility mode and legacy mode. It is not valid in 64-bit mode.

#### Operation

```
IF 64-bit mode
    THEN
           #UD:
    ELSE
          IF ((AL AND 0FH) > 9) or (AF = 1)
                 THEN
                       AX \leftarrow AX - 6;
                       AH \leftarrow AH - 1;
                       AF \leftarrow 1:
                       CF \leftarrow 1:
                       AL \leftarrow AL \text{ AND OFH}:
                 FLSE
                       CF \leftarrow 0:
                       AF \leftarrow 0:
                       AL ← AL AND OFH:
          FI;
FI:
```

### Flags Affected

The AF and CF flags are set to 1 if there is a decimal borrow; otherwise, they are cleared to 0. The OF, SF, ZF, and PF flags are undefined.

## **Protected Mode Exceptions**

**#UD** If the LOCK prefix is used.

### **Real-Address Mode Exceptions**

Same exceptions as protected mode.

## Virtual-8086 Mode Exceptions

Same exceptions as protected mode.

# **Compatibility Mode Exceptions**

Same exceptions as protected mode.

# **64-Bit Mode Exceptions**

#UD If in 64-bit mode.

## **ADC—Add with Carry**

| Opcode           | Instruction                                 | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                               |
|------------------|---------------------------------------------|-----------|----------------|---------------------|-----------------------------------------------------------|
| 14 <i>ib</i>     | ADC AL, imm8                                | 1         | Valid          | Valid               | Add with carry imm8 to AL.                                |
| 15 <i>iw</i>     | ADC AX, imm16                               | I         | Valid          | Valid               | Add with carry imm16 to AX.                               |
| 15 id            | ADC EAX, imm32                              | I         | Valid          | Valid               | Add with carry imm32 to EAX.                              |
| REX.W + 15 id    | ADC RAX, imm32                              | I         | Valid          | N.E.                | Add with carry imm32 sign extended to 64-bits to RAX.     |
| 80 /2 ib         | ADC r/m8, imm8                              | MI        | Valid          | Valid               | Add with carry imm8 to r/m8.                              |
| REX + 80 /2 ib   | ADC r/m8 <sup>*</sup> , imm8                | MI        | Valid          | N.E.                | Add with carry imm8 to r/m8.                              |
| 81 /2 iw         | ADC r/m16, imm16                            | MI        | Valid          | Valid               | Add with carry $imm16$ to $r/m16$ .                       |
| 81 /2 id         | ADC r/m32, imm32                            | MI        | Valid          | Valid               | Add with CF imm32 to r/m32.                               |
| REX.W + 81 /2 id | ADC r/m64, imm32                            | MI        | Valid          | N.E.                | Add with CF $imm32$ sign extended to 64-bits to $r/m64$ . |
| 83 /2 ib         | ADC r/m16, imm8                             | MI        | Valid          | Valid               | Add with CF sign-extended imm8 to r/m16.                  |
| 83 /2 ib         | ADC r/m32, imm8                             | MI        | Valid          | Valid               | Add with CF sign-extended imm8 into r/m32.                |
| REX.W + 83 /2 ib | ADC r/m64, imm8                             | MI        | Valid          | N.E.                | Add with CF sign-extended imm8 into r/m64.                |
| 10 /r            | ADC r/m8, r8                                | MR        | Valid          | Valid               | Add with carry byte register to r/m8.                     |
| REX + 10 /r      | ADC r/m8 <sup>*</sup> , r8 <sup>*</sup>     | MR        | Valid          | N.E.                | Add with carry byte register to r/m64.                    |
| 11 /r            | ADC r/m16, r16                              | MR        | Valid          | Valid               | Add with carry $r16$ to $r/m16$ .                         |
| 11 /r            | ADC r/m32, r32                              | MR        | Valid          | Valid               | Add with CF r32 to r/m32.                                 |
| REX.W + 11 /r    | ADC r/m64, r64                              | MR        | Valid          | N.E.                | Add with CF r64 to r/m64.                                 |
| 12 /r            | ADC r8, r/m8                                | RM        | Valid          | Valid               | Add with carry <i>r/m8</i> to byte register.              |
| REX + 12 /r      | ADC <i>r8<sup>*</sup>, r/m8<sup>*</sup></i> | RM        | Valid          | N.E.                | Add with carry <i>r/m64</i> to byte register.             |
| 13 <i>/r</i>     | ADC r16, r/m16                              | RM        | Valid          | Valid               | Add with carry r/m16 to r16.                              |
| 13 <i>/r</i>     | ADC <i>r32, r/m32</i>                       | RM        | Valid          | Valid               | Add with CF r/m32 to r32.                                 |
| REX.W + 13 /r    | ADC <i>r64, r/m64</i>                       | RM        | Valid          | N.E.                | Add with CF r/m64 to r64.                                 |

#### NOTES:

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |
| MR    | ModRM:r/m (r, w) | ModRM:reg (r) | NA        | NA        |
| MI    | ModRM:r/m (r, w) | imm8          | NA        | NA        |
| 1     | AL/AX/EAX/RAX    | imm8          | NA        | NA        |

## **Description**

Adds the destination operand (first operand), the source operand (second operand), and the carry (CF) flag and stores the result in the destination operand. The destination operand can be a register or a memory location; the source operand can be an immediate, a register, or a memory location. (However, two memory operands cannot be used in one instruction.) The state of the CF flag represents a carry from a previous addition. When an immediate value is used as an operand, it is sign-extended to the length of the destination operand format.

<sup>\*</sup>In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

The ADC instruction does not distinguish between signed or unsigned operands. Instead, the processor evaluates the result for both data types and sets the OF and CF flags to indicate a carry in the signed or unsigned result, respectively. The SF flag indicates the sign of the signed result.

The ADC instruction is usually executed as part of a multibyte or multiword addition in which an ADD instruction is followed by an ADC instruction.

This instruction can be used with a LOCK prefix to allow the instruction to be executed atomically.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

#### Operation

 $DEST \leftarrow DEST + SRC + CF$ ;

### Intel C/C++ Compiler Intrinsic Equivalent

ADC: extern unsigned char \_addcarry\_u8(unsigned char c\_in, unsigned char src1, unsigned char src2, unsigned char \*sum\_out);

ADC: extern unsigned char \_addcarry\_u16(unsigned char c\_in, unsigned short src1, unsigned short src2, unsigned short \*sum out):

ADC: extern unsigned char \_addcarry\_u32(unsigned char c\_in, unsigned int src1, unsigned char int, unsigned int \*sum\_out);

ADC: extern unsigned char \_addcarry\_u64(unsigned char c\_in, unsigned \_\_int64 src1, unsigned \_\_int64 src2, unsigned

## **Flags Affected**

The OF, SF, ZF, AF, CF, and PF flags are set according to the result.

### **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit. If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used but the destination is not a memory operand.

#### Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used but the destination is not a memory operand.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If the LOCK prefix is used but the destination is not a memory operand.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used but the destination is not a memory operand.

## ADCX — Unsigned Integer Addition of Two Operands with Carry Flag

| Opcode/<br>Instruction                    | Op/<br>En | 64/32bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                |
|-------------------------------------------|-----------|-----------------------------|--------------------------|------------------------------------------------------------|
| 66 0F 38 F6 /r<br>ADCX r32, r/m32         | RM        | V/V                         | ADX                      | Unsigned addition of r32 with CF, r/m32 to r32, writes CF. |
| REX.w + 66 OF 38 F6 /r<br>ADCX r64, r/m64 | RM        | V/NE                        | ADX                      | Unsigned addition of r64 with CF, r/m64 to r64, writes CF. |

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

### **Description**

Performs an unsigned addition of the destination operand (first operand), the source operand (second operand) and the carry-flag (CF) and stores the result in the destination operand. The destination operand is a general-purpose register, whereas the source operand can be a general-purpose register or memory location. The state of CF can represent a carry from a previous addition. The instruction sets the CF flag with the carry generated by the unsigned addition of the operands.

The ADCX instruction is executed in the context of multi-precision addition, where we add a series of operands with a carry-chain. At the beginning of a chain of additions, we need to make sure the CF is in a desired initial state. Often, this initial state needs to be 0, which can be achieved with an instruction to zero the CF (e.g. XOR).

This instruction is supported in real mode and virtual-8086 mode. The operand size is always 32 bits if not in 64-bit mode.

In 64-bit mode, the default operation size is 32 bits. Using a REX Prefix in the form of REX.R permits access to additional registers (R8-15). Using REX Prefix in the form of REX.W promotes operation to 64 bits.

ADCX executes normally either inside or outside a transaction region.

Note: ADCX defines the OF flag differently than the ADD/ADC instructions as defined in *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A.* 

#### Operation

```
IF OperandSize is 64-bit 
THEN CF:DEST[63:0] \leftarrow DEST[63:0] + SRC[63:0] + CF; 
ELSE CF:DEST[31:0] \leftarrow DEST[31:0] + SRC[31:0] + CF; 
FI;
```

#### Flags Affected

CF is updated based on result. OF, SF, ZF, AF and PF flags are unmodified.

#### Intel C/C++ Compiler Intrinsic Equivalent

unsigned char \_addcarryx\_u32 (unsigned char c\_in, unsigned int src1, unsigned int src2, unsigned int \*sum\_out); unsigned char \_addcarryx\_u64 (unsigned char c\_in, unsigned \_\_int64 src1, unsigned \_\_int64 src2, unsigned \_\_int64 \*sum\_out);

### SIMD Floating-Point Exceptions

None

#### **Protected Mode Exceptions**

**#UD** If the LOCK prefix is used.

If CPUID.(EAX=07H, ECX=0H):EBX.ADX[bit 19] = 0.

#SS(0) For an illegal address in the SS segment.

#GP(0) For an illegal memory operand effective address in the CS, DS, ES, FS or GS segments.

If the DS, ES, FS, or GS register is used to access memory and it contains a null segment

selector.

#PF(fault-code) For a page fault.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

### Real-Address Mode Exceptions

**#UD** If the LOCK prefix is used.

If CPUID.(EAX=07H, ECX=0H):EBX.ADX[bit 19] = 0.

#SS(0) For an illegal address in the SS segment.

#GP(0) If any part of the operand lies outside the effective address space from 0 to FFFFH.

### Virtual-8086 Mode Exceptions

#UD If the LOCK prefix is used.

If CPUID.(EAX=07H, ECX=0H):EBX.ADX[bit 19] = 0.

#SS(0) For an illegal address in the SS segment.

#GP(0) If any part of the operand lies outside the effective address space from 0 to FFFFH.

#PF(fault-code) For a page fault.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#### Compatibility Mode Exceptions

Same exceptions as in protected mode.

### 64-Bit Mode Exceptions

#UD If the LOCK prefix is used.

If CPUID.(EAX=07H, ECX=0H):EBX.ADX[bit 19] = 0.

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) For a page fault.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

## ADD-Add

| Opcode           | Instruction                             | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                  |
|------------------|-----------------------------------------|-----------|----------------|---------------------|----------------------------------------------|
| 04 <i>ib</i>     | ADD AL, imm8                            | 1         | Valid          | Valid               | Add imm8 to AL.                              |
| 05 iw            | ADD AX, imm16                           | 1         | Valid          | Valid               | Add imm16 to AX.                             |
| 05 id            | ADD EAX, imm32                          | 1         | Valid          | Valid               | Add imm32 to EAX.                            |
| REX.W + 05 id    | ADD RAX, imm32                          | 1         | Valid          | N.E.                | Add imm32 sign-extended to 64-bits to RAX.   |
| 80 /0 ib         | ADD r/m8, imm8                          | MI        | Valid          | Valid               | Add imm8 to r/m8.                            |
| REX + 80 /0 ib   | ADD r/m8 <sup>*</sup> , imm8            | MI        | Valid          | N.E.                | Add sign-extended imm8 to r/m64.             |
| 81 /0 iw         | ADD r/m16, imm16                        | MI        | Valid          | Valid               | Add imm16 to r/m16.                          |
| 81 /0 id         | ADD r/m32, imm32                        | MI        | Valid          | Valid               | Add imm32 to r/m32.                          |
| REX.W + 81 /0 id | ADD r/m64, imm32                        | MI        | Valid          | N.E.                | Add imm32 sign-extended to 64-bits to r/m64. |
| 83 /0 ib         | ADD r/m16, imm8                         | MI        | Valid          | Valid               | Add sign-extended imm8 to r/m16.             |
| 83 /0 ib         | ADD r/m32, imm8                         | MI        | Valid          | Valid               | Add sign-extended imm8 to r/m32.             |
| REX.W + 83 /0 ib | ADD r/m64, imm8                         | MI        | Valid          | N.E.                | Add sign-extended imm8 to r/m64.             |
| 00 /r            | ADD r/m8, r8                            | MR        | Valid          | Valid               | Add r8 to r/m8.                              |
| REX + 00 /r      | ADD r/m8 <sup>*</sup> , r8 <sup>*</sup> | MR        | Valid          | N.E.                | Add r8 to r/m8.                              |
| 01 /r            | ADD r/m16, r16                          | MR        | Valid          | Valid               | Add r16 to r/m16.                            |
| 01 /r            | ADD r/m32, r32                          | MR        | Valid          | Valid               | Add r32 to <i>r/m32</i> .                    |
| REX.W + 01 /r    | ADD r/m64, r64                          | MR        | Valid          | N.E.                | Add r64 to <i>r/m64</i> .                    |
| 02 /r            | ADD r8, r/m8                            | RM        | Valid          | Valid               | Add r/m8 to r8.                              |
| REX + 02 /r      | ADD r8 <sup>*</sup> , r/m8 <sup>*</sup> | RM        | Valid          | N.E.                | Add r/m8 to r8.                              |
| 03 /r            | ADD r16, r/m16                          | RM        | Valid          | Valid               | Add r/m16 to r16.                            |
| 03 /r            | ADD r32, r/m32                          | RM        | Valid          | Valid               | Add r/m32 to r32.                            |
| REX.W + 03 /r    | ADD r64, r/m64                          | RM        | Valid          | N.E.                | Add r/m64 to r64.                            |

#### NOTES:

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |
| MR    | ModRM:r/m (r, w) | ModRM:reg (r) | NA        | NA        |
| MI    | ModRM:r/m (r, w) | 8mmi          | NA        | NA        |
| I     | AL/AX/EAX/RAX    | imm8          | NA        | NA        |

## **Description**

Adds the destination operand (first operand) and the source operand (second operand) and then stores the result in the destination operand. The destination operand can be a register or a memory location; the source operand can be an immediate, a register, or a memory location. (However, two memory operands cannot be used in one instruction.) When an immediate value is used as an operand, it is sign-extended to the length of the destination operand format.

The ADD instruction performs integer addition. It evaluates the result for both signed and unsigned integer operands and sets the OF and CF flags to indicate a carry (overflow) in the signed or unsigned result, respectively. The SF flag indicates the sign of the signed result.

<sup>\*</sup>In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

This instruction can be used with a LOCK prefix to allow the instruction to be executed atomically.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

## Operation

 $DEST \leftarrow DEST + SRC;$ 

## Flags Affected

The OF, SF, ZF, AF, CF, and PF flags are set according to the result.

### **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit. If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

### Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used but the destination is not a memory operand.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## 64-Bit Mode Exceptions

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

# ADDPD—Add Packed Double-Precision Floating-Point Values

| Opcode/<br>Instruction                                      | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                        |
|-------------------------------------------------------------|-----------|-------------------|--------------------------|----------------------------------------------------------------------------------------------------|
| 66 OF 58 /r<br>ADDPD xmm1, xmm2/m128                        | RM        | V/V               | SSE2                     | Add packed double-precision floating-point values from <i>xmm2/m128</i> to <i>xmm1</i> .           |
| VEX.NDS.128.66.0F.WIG 58 /r<br>VADDPD xmm1,xmm2, xmm3/m128  | RVM       | V/V               | AVX                      | Add packed double-precision floating-point values from xmm3/mem to xmm2 and stores result in xmm1. |
| VEX.NDS.256.66.0F.WIG 58 /r<br>VADDPD ymm1, ymm2, ymm3/m256 | RVM       | V/V               | AVX                      | Add packed double-precision floating-point values from ymm3/mem to ymm2 and stores result in ymm1. |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

# **Description**

Performs a SIMD add of the two packed double-precision floating-point values from the source operand (second operand) and the destination operand (first operand), and stores the packed double-precision floating-point results in the destination operand.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified. See Chapter 11 in the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1*, for an overview of SIMD double-precision floating-point operation.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

## Operation

## ADDPD (128-bit Legacy SSE version)

 $\begin{aligned} & \mathsf{DEST}[63:0] \leftarrow \mathsf{DEST}[63:0] + \mathsf{SRC}[63:0]; \\ & \mathsf{DEST}[127:64] \leftarrow \mathsf{DEST}[127:64] + \mathsf{SRC}[127:64]; \\ & \mathsf{DEST}[\mathsf{VLMAX-1:128]} \text{ (Unmodified)} \end{aligned}$ 

#### VADDPD (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[63:0] + SRC2[63:0] DEST[127:64]  $\leftarrow$  SRC1[127:64] + SRC2[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

## VADDPD (VEX.256 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[63:0] + SRC2[63:0] DEST[127:64]  $\leftarrow$  SRC1[127:64] + SRC2[127:64] DEST[191:128]  $\leftarrow$  SRC1[191:128] + SRC2[191:128] DEST[255:192]  $\leftarrow$  SRC1[255:192] + SRC2[255:192]

## Intel C/C++ Compiler Intrinsic Equivalent

ADDPD: \_\_m128d \_mm\_add\_pd (\_\_m128d a, \_\_m128d b)
VADDPD: \_\_m256d \_mm256\_add\_pd (\_\_m256d a, \_\_m256d b)

## **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal.

## **Other Exceptions**

See Exceptions Type 2.

# ADDPS—Add Packed Single-Precision Floating-Point Values

| Opcode/<br>Instruction                                   | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                         |
|----------------------------------------------------------|-----------|-------------------|--------------------------|-----------------------------------------------------------------------------------------------------|
| OF 58 /r<br>ADDPS xmm1, xmm2/m128                        | RM        | V/V               | SSE                      | Add packed single-precision floating-point values from xmm2/m128 to xmm1 and stores result in xmm1. |
| VEX.NDS.128.0F.WIG 58 /r<br>VADDPS xmm1,xmm2, xmm3/m128  | RVM       | V/V               | AVX                      | Add packed single-precision floating-point values from xmm3/mem to xmm2 and stores result in xmm1.  |
| VEX.NDS.256.0F.WIG 58 /r<br>VADDPS ymm1, ymm2, ymm3/m256 | RVM       | V/V               | AVX                      | Add packed single-precision floating-point values from ymm3/mem to ymm2 and stores result in ymm1.  |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3      | Operand 4 |
|-------|------------------|---------------|----------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA             | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r)) | NA        |

## **Description**

Performs a SIMD add of the four packed single-precision floating-point values from the source operand (second operand) and the destination operand (first operand), and stores the packed single-precision floating-point results in the destination operand.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified. See Chapter 10 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for an overview of SIMD single-precision floating-point operation.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

## Operation

## ADDPS (128-bit Legacy SSE version)

 $\begin{array}{l} \mathsf{DEST[31:0]} \leftarrow \mathsf{DEST[31:0]} + \mathsf{SRC[31:0]}; \\ \mathsf{DEST[63:32]} \leftarrow \mathsf{DEST[63:32]} + \mathsf{SRC[63:32]}; \\ \mathsf{DEST[95:64]} \leftarrow \mathsf{DEST[95:64]} + \mathsf{SRC[95:64]}; \\ \mathsf{DEST[127:96]} \leftarrow \mathsf{DEST[127:96]} + \mathsf{SRC[127:96]}; \\ \mathsf{DEST[VLMAX-1:128]} \text{ (Unmodified)} \end{array}$ 

## VADDPS (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  SRC1[31:0] + SRC2[31:0] DEST[63:32]  $\leftarrow$  SRC1[63:32] + SRC2[63:32] DEST[95:64]  $\leftarrow$  SRC1[95:64] + SRC2[95:64] DEST[127:96]  $\leftarrow$  SRC1[127:96] + SRC2[127:96] DEST[VLMAX-1:128]  $\leftarrow$  0

## VADDPS (VEX.256 encoded version)

 $\begin{aligned} & \mathsf{DEST}[31:0] \leftarrow \mathsf{SRC1}[31:0] + \mathsf{SRC2}[31:0] \\ & \mathsf{DEST}[63:32] \leftarrow \mathsf{SRC1}[63:32] + \mathsf{SRC2}[63:32] \\ & \mathsf{DEST}[95:64] \leftarrow \mathsf{SRC1}[95:64] + \mathsf{SRC2}[95:64] \\ & \mathsf{DEST}[127:96] \leftarrow \mathsf{SRC1}[127:96] + \mathsf{SRC2}[127:96] \\ & \mathsf{DEST}[159:128] \leftarrow \mathsf{SRC1}[159:128] + \mathsf{SRC2}[159:128] \\ & \mathsf{DEST}[191:160] \leftarrow \mathsf{SRC1}[191:160] + \mathsf{SRC2}[191:160] \\ & \mathsf{DEST}[223:192] \leftarrow \mathsf{SRC1}[223:192] + \mathsf{SRC2}[223:192] \\ & \mathsf{DEST}[255:224] \leftarrow \mathsf{SRC1}[255:224] + \mathsf{SRC2}[255:224] \end{aligned}$ 

## Intel C/C++ Compiler Intrinsic Equivalent

ADDPS: \_\_m128 \_mm\_add\_ps(\_\_m128 a, \_\_m128 b)

VADDPS: \_\_m256 \_mm256\_add\_ps (\_\_m256 a, \_\_m256 b)

## **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal.

## **Other Exceptions**

See Exceptions Type 2.

# ADDSD—Add Scalar Double-Precision Floating-Point Values

| Opcode/<br>Instruction                                     | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                           |
|------------------------------------------------------------|-----------|-------------------|--------------------------|-------------------------------------------------------------------------------------------------------|
| F2 OF 58 /r<br>ADDSD xmm1, xmm2/m64                        | RM        | V/V               | SSE2                     | Add the low double-precision floating-point value from xmm2/m64 to xmm1.                              |
| VEX.NDS.LIG.F2.0F.WIG 58 /r<br>VADDSD xmm1, xmm2, xmm3/m64 | RVM       | V/V               | AVX                      | Add the low double-precision floating-point value from xmm3/mem to xmm2 and store the result in xmm1. |

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3      | Operand 4 |
|-------|------------------|---------------|----------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA             | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r)) | NA        |

## **Description**

Adds the low double-precision floating-point values from the source operand (second operand) and the destination operand (first operand), and stores the double-precision floating-point result in the destination operand.

The source operand can be an XMM register or a 64-bit memory location. The destination operand is an XMM register. See Chapter 11 in the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1*, for an overview of a scalar double-precision floating-point operation.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: Bits (VLMAX-1:64) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (127:64) of the XMM register destination are copied from corresponding bits in the first source operand. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

## Operation

### ADDSD (128-bit Legacy SSE version)

DEST[63:0]  $\leftarrow$  DEST[63:0] + SRC[63:0] DEST[VLMAX-1:64] (Unmodified)

#### VADDSD (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[63:0] + SRC2[63:0] DEST[127:64]  $\leftarrow$  SRC1[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

### Intel C/C++ Compiler Intrinsic Equivalent

ADDSD: \_\_m128d \_mm\_add\_sd (m128d a, m128d b)

### SIMD Floating-Point Exceptions

Overflow, Underflow, Invalid, Precision, Denormal.

### Other Exceptions

See Exceptions Type 3.

# ADDSS—Add Scalar Single-Precision Floating-Point Values

| Opcode/<br>Instruction                                    | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                           |
|-----------------------------------------------------------|-----------|-------------------|--------------------------|-------------------------------------------------------------------------------------------------------|
| F3 0F 58 /r<br>ADDSS xmm1, xmm2/m32                       | RM        | V/V               | SSE                      | Add the low single-precision floating-point value from xmm2/m32 to xmm1.                              |
| VEX.NDS.LIG.F3.0F.WIG 58 /r<br>VADDSS xmm1,xmm2, xmm3/m32 | RVM       | V/V               | AVX                      | Add the low single-precision floating-point value from xmm3/mem to xmm2 and store the result in xmm1. |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## Description

Adds the low single-precision floating-point values from the source operand (second operand) and the destination operand (first operand), and stores the single-precision floating-point result in the destination operand.

The source operand can be an XMM register or a 32-bit memory location. The destination operand is an XMM register. See Chapter 10 in the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1*, for an overview of a scalar single-precision floating-point operation.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: Bits (VLMAX-1:32) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (127:32) of the XMM register destination are copied from corresponding bits in the first source operand. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

## Operation

# ADDSS DEST, SRC (128-bit Legacy SSE version)

DEST[31:0]  $\leftarrow$  DEST[31:0] + SRC[31:0]; DEST[VLMAX-1:32] (Unmodified)

## VADDSS DEST, SRC1, SRC2 (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  SRC1[31:0] + SRC2[31:0] DEST[127:32]  $\leftarrow$  SRC1[127:32] DEST[VLMAX-1:128]  $\leftarrow$  0

## Intel C/C++ Compiler Intrinsic Equivalent

ADDSS: \_\_m128 \_mm\_add\_ss(\_\_m128 a, \_\_m128 b)

## SIMD Floating-Point Exceptions

Overflow, Underflow, Invalid, Precision, Denormal.

## Other Exceptions

See Exceptions Type 3.

## ADDSUBPD—Packed Double-FP Add/Subtract

| Opcode/<br>Instruction                                         | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                   |
|----------------------------------------------------------------|-----------|-------------------|--------------------------|---------------------------------------------------------------------------------------------------------------|
| 66 OF DO /r<br>ADDSUBPD xmm1, xmm2/m128                        | RM        | V/V               | SSE3                     | Add/subtract double-precision floating-point values from <i>xmm2/m128</i> to <i>xmm1</i> .                    |
| VEX.NDS.128.66.0F.WIG D0 /r<br>VADDSUBPD xmm1, xmm2, xmm3/m128 | RVM       | V/V               | AVX                      | Add/subtract packed double-precision floating-point values from xmm3/mem to xmm2 and stores result in xmm1.   |
| VEX.NDS.256.66.0F.WIG D0 /r<br>VADDSUBPD ymm1, ymm2, ymm3/m256 | RVM       | V/V               | AVX                      | Add / subtract packed double-precision floating-point values from ymm3/mem to ymm2 and stores result in ymm1. |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Adds odd-numbered double-precision floating-point values of the first source operand (second operand) with the corresponding double-precision floating-point values from the second source operand (third operand); stores the result in the odd-numbered values of the destination operand (first operand). Subtracts the even-numbered double-precision floating-point values from the second source operand from the corresponding double-precision floating values in the first source operand; stores the result into the even-numbered values of the destination operand.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified. See Figure 3-3.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.



Figure 3-3. ADDSUBPD—Packed Double-FP Add/Subtract

## Operation

### ADDSUBPD (128-bit Legacy SSE version)

DEST[63:0] ← DEST[63:0] - SRC[63:0]
DEST[127:64] ← DEST[127:64] + SRC[127:64]
DEST[VLMAX-1:128] (Unmodified)

### VADDSUBPD (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[63:0] - SRC2[63:0] DEST[127:64]  $\leftarrow$  SRC1[127:64] + SRC2[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

## VADDSUBPD (VEX.256 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[63:0] - SRC2[63:0] DEST[127:64]  $\leftarrow$  SRC1[127:64] + SRC2[127:64] DEST[191:128]  $\leftarrow$  SRC1[191:128] - SRC2[191:128] DEST[255:192]  $\leftarrow$  SRC1[255:192] + SRC2[255:192]

## Intel C/C++ Compiler Intrinsic Equivalent

ADDSUBPD: \_\_m128d \_mm\_addsub\_pd(\_\_m128d a, \_\_m128d b)

VADDSUBPD: \_\_m256d \_mm256\_addsub\_pd (\_\_m256d a, \_\_m256d b)

## **Exceptions**

When the source operand is a memory operand, it must be aligned on a 16-byte boundary or a general-protection exception (#GP) will be generated.

### SIMD Floating-Point Exceptions

Overflow, Underflow, Invalid, Precision, Denormal.

### Other Exceptions

See Exceptions Type 2.

# ADDSUBPS—Packed Single-FP Add/Subtract

| Opcode/<br>Instruction                                         | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                            |
|----------------------------------------------------------------|-----------|-------------------|--------------------------|--------------------------------------------------------------------------------------------------------|
| F2 OF D0 /r<br>ADDSUBPS xmm1, xmm2/m128                        | RM        | V/V               | SSE3                     | Add/subtract single-precision floating-point values from <i>xmm2/m128</i> to <i>xmm1</i> .             |
| VEX.NDS.128.F2.0F.WIG D0 /r<br>VADDSUBPS xmm1, xmm2, xmm3/m128 | RVM       | V/V               | AVX                      | Add/subtract single-precision floating-point values from xmm3/mem to xmm2 and stores result in xmm1.   |
| VEX.NDS.256.F2.0F.WIG D0 /r<br>VADDSUBPS ymm1, ymm2, ymm3/m256 | RVM       | V/V               | AVX                      | Add / subtract single-precision floating-point values from ymm3/mem to ymm2 and stores result in ymm1. |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Adds odd-numbered single-precision floating-point values of the first source operand (second operand) with the corresponding single-precision floating-point values from the second source operand (third operand); stores the result in the odd-numbered values of the destination operand (first operand). Subtracts the even-numbered single-precision floating-point values from the second source operand from the corresponding single-precision floating values in the first source operand; stores the result into the even-numbered values of the destination operand.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified. See Figure 3-4.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.



Figure 3-4. ADDSUBPS—Packed Single-FP Add/Subtract

## Operation

## ADDSUBPS (128-bit Legacy SSE version)

 $DEST[31:0] \leftarrow DEST[31:0] - SRC[31:0]$ 

DEST[63:32]  $\leftarrow$  DEST[63:32] + SRC[63:32]

DEST[95:64] ← DEST[95:64] - SRC[95:64]

DEST[127:96]  $\leftarrow$  DEST[127:96] + SRC[127:96]

DEST[VLMAX-1:128] (Unmodified)

### VADDSUBPS (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  SRC1[31:0] - SRC2[31:0]

DEST[63:32]  $\leftarrow$  SRC1[63:32] + SRC2[63:32]

DEST[95:64]  $\leftarrow$  SRC1[95:64] - SRC2[95:64]

DEST[127:96]  $\leftarrow$  SRC1[127:96] + SRC2[127:96]

DEST[VLMAX-1:128]  $\leftarrow$  0

### VADDSUBPS (VEX.256 encoded version)

 $DEST[31:0] \leftarrow SRC1[31:0] - SRC2[31:0]$ 

DEST[63:32]  $\leftarrow$  SRC1[63:32] + SRC2[63:32]

 $\mathsf{DEST}[95:64] \leftarrow \mathsf{SRC1}[95:64] - \mathsf{SRC2}[95:64]$ 

DEST[127:96]  $\leftarrow$  SRC1[127:96] + SRC2[127:96]

DEST[159:128]  $\leftarrow$  SRC1[159:128] - SRC2[159:128]

DEST[191:160]  $\leftarrow$  SRC1[191:160] + SRC2[191:160]

 $\mathsf{DEST}[223:192] \leftarrow \mathsf{SRC1}[223:192] - \mathsf{SRC2}[223:192]$ 

DEST[255:224]  $\leftarrow$  SRC1[255:224] + SRC2[255:224].

## Intel C/C++ Compiler Intrinsic Equivalent

ADDSUBPS: \_\_m128 \_mm\_addsub\_ps(\_\_m128 a, \_\_m128 b)

VADDSUBPS: \_\_m256 \_mm256\_addsub\_ps (\_\_m256 a, \_\_m256 b)

### **Exceptions**

When the source operand is a memory operand, the operand must be aligned on a 16-byte boundary or a general-protection exception (#GP) will be generated.

# **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal.

# Other Exceptions

See Exceptions Type 2.

# ADOX — Unsigned Integer Addition of Two Operands with Overflow Flag

| Opcode/<br>Instruction                    | Op/<br>En | 64/32bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                |
|-------------------------------------------|-----------|-----------------------------|--------------------------|------------------------------------------------------------|
| F3 0F 38 F6 /r<br>ADOX r32, r/m32         | RM        | V/V                         | ADX                      | Unsigned addition of r32 with OF, r/m32 to r32, writes OF. |
| REX.w + F3 OF 38 F6 /r<br>ADOX r64, r/m64 | RM        | V/NE                        | ADX                      | Unsigned addition of r64 with OF, r/m64 to r64, writes OF. |

## Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

## **Description**

Performs an unsigned addition of the destination operand (first operand), the source operand (second operand) and the overflow-flag (OF) and stores the result in the destination operand. The destination operand is a general-purpose register, whereas the source operand can be a general-purpose register or memory location. The state of OF represents a carry from a previous addition. The instruction sets the OF flag with the carry generated by the unsigned addition of the operands.

The ADOX instruction is executed in the context of multi-precision addition, where we add a series of operands with a carry-chain. At the beginning of a chain of additions, we execute an instruction to zero the OF (e.g. XOR).

This instruction is supported in real mode and virtual-8086 mode. The operand size is always 32 bits if not in 64-bit mode.

In 64-bit mode, the default operation size is 32 bits. Using a REX Prefix in the form of REX.R permits access to additional registers (R8-15). Using REX Prefix in the form of REX.W promotes operation to 64-bits.

ADOX executes normally either inside or outside a transaction region.

Note: ADOX defines the CF and OF flags differently than the ADD/ADC instructions as defined in *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A.* 

### Operation

```
IF OperandSize is 64-bit 
THEN OF:DEST[63:0] \leftarrow DEST[63:0] + SRC[63:0] + OF;
ELSE OF:DEST[31:0] \leftarrow DEST[31:0] + SRC[31:0] + OF;
FI:
```

#### Flags Affected

OF is updated based on result. CF, SF, ZF, AF and PF flags are unmodified.

#### Intel C/C++ Compiler Intrinsic Equivalent

unsigned char \_addcarryx\_u32 (unsigned char c\_in, unsigned int src1, unsigned int src2, unsigned int \*sum\_out); unsigned char \_addcarryx\_u64 (unsigned char c\_in, unsigned \_\_int64 src1, unsigned \_\_int64 src2, unsigned \_\_int64 \*sum\_out);

### SIMD Floating-Point Exceptions

None

## **Protected Mode Exceptions**

**#UD** If the LOCK prefix is used.

If CPUID.(EAX=07H, ECX=0H):EBX.ADX[bit 19] = 0.

#SS(0) For an illegal address in the SS segment.

#GP(0) For an illegal memory operand effective address in the CS, DS, ES, FS or GS segments.

If the DS, ES, FS, or GS register is used to access memory and it contains a null segment

selector.

#PF(fault-code) For a page fault.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

## **Real-Address Mode Exceptions**

**#UD** If the LOCK prefix is used.

If CPUID.(EAX=07H, ECX=0H):EBX.ADX[bit 19] = 0.

#SS(0) For an illegal address in the SS segment.

#GP(0) If any part of the operand lies outside the effective address space from 0 to FFFFH.

### Virtual-8086 Mode Exceptions

**#UD** If the LOCK prefix is used.

If CPUID.(EAX=07H, ECX=0H):EBX.ADX[bit 19] = 0.

#SS(0) For an illegal address in the SS segment.

#GP(0) If any part of the operand lies outside the effective address space from 0 to FFFFH.

#PF(fault-code) For a page fault.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

**#UD** If the LOCK prefix is used.

If CPUID.(EAX=07H, ECX=0H):EBX.ADX[bit 19] = 0.

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) For a page fault.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

# AESDEC—Perform One Round of an AES Decryption Flow

| Opcode/<br>Instruction                                         | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag     | Description                                                                                                                                                                                        |
|----------------------------------------------------------------|-----------|-------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 38 DE /r<br>AESDEC xmm1, xmm2/m128                       | RM        | V/V               | AES                          | Perform one round of an AES decryption flow, using the Equivalent Inverse Cipher, operating on a 128-bit data (state) from xmm1 with a 128-bit round key from xmm2/m128.                           |
| VEX.NDS.128.66.0F38.WIG DE /r<br>VAESDEC xmm1, xmm2, xmm3/m128 | RVM       | V/V               | Both AES<br>and<br>AVX flags | Perform one round of an AES decryption flow, using the Equivalent Inverse Cipher, operating on a 128-bit data (state) from xmm2 with a 128-bit round key from xmm3/m128; store the result in xmm1. |

## Instruction Operand Encoding

| Op/En | Operand 1        | Operand2      | Operand3      | Operand4 |
|-------|------------------|---------------|---------------|----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA       |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA       |

### Description

This instruction performs a single round of the AES decryption flow using the Equivalent Inverse Cipher, with the round key from the second source operand, operating on a 128-bit data (state) from the first source operand, and store the result in the destination operand.

Use the AESDEC instruction for all but the last decryption round. For the last decryption round, use the AESDE-CLAST instruction.

128-bit Legacy SSE version: The first source operand and the destination operand are the same and must be an XMM register. The second source operand can be an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The first source operand and the destination operand are XMM registers. The second source operand can be an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

## Operation

### **AESDEC**

STATE  $\leftarrow$  SRC1; RoundKey  $\leftarrow$  SRC2; STATE ← InvShiftRows( STATE );

 $STATE \leftarrow InvSubBytes(STATE);$ STATE ← InvMixColumns( STATE );

DEST[127:0]  $\leftarrow$  STATE XOR RoundKey;

DEST[VLMAX-1:128] (Unmodified)

## **VAESDEC**

$$\begin{split} & \mathsf{STATE} \leftarrow \mathsf{SRC1}; \\ & \mathsf{RoundKey} \leftarrow \mathsf{SRC2}; \\ & \mathsf{STATE} \leftarrow \mathsf{InvShiftRows}(\mathsf{\,STATE\,\,}); \\ & \mathsf{STATE} \leftarrow \mathsf{InvSubBytes}(\mathsf{\,STATE\,\,}); \\ & \mathsf{STATE} \leftarrow \mathsf{InvMixColumns}(\mathsf{\,STATE\,\,}); \\ & \mathsf{DEST[127:0]} \leftarrow \mathsf{STATE\,\,XOR\,\,RoundKey}; \\ & \mathsf{DEST[VLMAX-1:128]} \leftarrow 0 \end{split}$$

## Intel C/C++ Compiler Intrinsic Equivalent

(V)AESDEC: \_\_m128i \_mm\_aesdec (\_\_m128i, \_\_m128i)

## **SIMD Floating-Point Exceptions**

None

## Other Exceptions

See Exceptions Type 4.

# AESDECLAST—Perform Last Round of an AES Decryption Flow

| Opcode/<br>Instruction                                             | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag     | Description                                                                                                                                                                                             |
|--------------------------------------------------------------------|-----------|-------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 38 DF /r<br>AESDECLAST xmm1, xmm2/m128                       | RM        | V/V               | AES                          | Perform the last round of an AES decryption flow, using the Equivalent Inverse Cipher, operating on a 128-bit data (state) from xmm1 with a 128-bit round key from xmm2/m128.                           |
| VEX.NDS.128.66.0F38.WIG DF /r<br>VAESDECLAST xmm1, xmm2, xmm3/m128 | RVM       | V/V               | Both AES<br>and<br>AVX flags | Perform the last round of an AES decryption flow, using the Equivalent Inverse Cipher, operating on a 128-bit data (state) from xmm2 with a 128-bit round key from xmm3/m128; store the result in xmm1. |

# **Instruction Operand Encoding**

|       |                  | •             | <del>_</del>  |          |
|-------|------------------|---------------|---------------|----------|
| Op/En | Operand 1        | Operand2      | Operand3      | Operand4 |
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA       |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA       |

## Description

This instruction performs the last round of the AES decryption flow using the Equivalent Inverse Cipher, with the round key from the second source operand, operating on a 128-bit data (state) from the first source operand, and store the result in the destination operand.

128-bit Legacy SSE version: The first source operand and the destination operand are the same and must be an XMM register. The second source operand can be an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The first source operand and the destination operand are XMM registers. The second source operand can be an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

### Operation

### **AESDECLAST**

STATE ← SRC1;

RoundKey ← SRC2;

STATE ← InvShiftRows( STATE );

STATE ← InvSubBytes( STATE );

DEST[127:0] ← STATE XOR RoundKey;

DEST[VLMAX-1:128] (Unmodified)

### VAESDECLAST

STATE  $\leftarrow$  SRC1; RoundKey  $\leftarrow$  SRC2; STATE  $\leftarrow$  InvShiftRows( STATE ); STATE  $\leftarrow$  InvSubBytes( STATE ); DEST[127:0]  $\leftarrow$  STATE XOR RoundKey; DEST[VLMAX-1:128]  $\leftarrow$  0

# Intel C/C++ Compiler Intrinsic Equivalent

(V)AESDECLAST: \_\_m128i \_mm\_aesdeclast (\_\_m128i, \_\_m128i)

# **SIMD Floating-Point Exceptions**

None

# Other Exceptions

See Exceptions Type 4.

# AESENC—Perform One Round of an AES Encryption Flow

| Opcode/<br>Instruction                                         | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag     | Description                                                                                                                                                       |
|----------------------------------------------------------------|-----------|-------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 38 DC /r<br>AESENC xmm1, xmm2/m128                       | RM        | V/V               | AES                          | Perform one round of an AES encryption flow, operating on a 128-bit data (state) from xmm1 with a 128-bit round key from xmm2/m128.                               |
| VEX.NDS.128.66.0F38.WIG DC /r<br>VAESENC xmm1, xmm2, xmm3/m128 | RVM       | V/V               | Both AES<br>and<br>AVX flags | Perform one round of an AES encryption flow, operating on a 128-bit data (state) from xmm2 with a 128-bit round key from the xmm3/m128; store the result in xmm1. |

# Instruction Operand Encoding

| Op/En | Operand 1        | Operand2      | Operand3      | Operand4 |
|-------|------------------|---------------|---------------|----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA       |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA       |

### Description

This instruction performs a single round of an AES encryption flow using a round key from the second source operand, operating on 128-bit data (state) from the first source operand, and store the result in the destination operand.

Use the AESENC instruction for all but the last encryption rounds. For the last encryption round, use the AESENC-CLAST instruction.

128-bit Legacy SSE version: The first source operand and the destination operand are the same and must be an XMM register. The second source operand can be an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The first source operand and the destination operand are XMM registers. The second source operand can be an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

## Operation

# **AESENC**

STATE  $\leftarrow$  SRC1; RoundKey  $\leftarrow$  SRC2;

 $STATE \leftarrow ShiftRows(STATE);$ 

 $STATE \leftarrow SubBytes(STATE);$ 

 $STATE \leftarrow MixColumns(STATE);$ 

DEST[127:0]  $\leftarrow$  STATE XOR RoundKey;

DEST[VLMAX-1:128] (Unmodified)

### VAESENC

STATE ← SRC1;

RoundKey ← SRC2;

STATE ← ShiftRows( STATE );

STATE ← SubBytes( STATE );

STATE ← MixColumns( STATE );

DEST[127:0]  $\leftarrow$  STATE XOR RoundKey;

DEST[VLMAX-1:128]  $\leftarrow$  0

# Intel C/C++ Compiler Intrinsic Equivalent

(V)AESENC: \_\_m128i \_mm\_aesenc (\_\_m128i, \_\_m128i)

# **SIMD Floating-Point Exceptions**

None

# Other Exceptions

See Exceptions Type 4.

# AESENCLAST—Perform Last Round of an AES Encryption Flow

| Opcode/<br>Instruction                                             | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag     | Description                                                                                                                                                        |
|--------------------------------------------------------------------|-----------|-------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 38 DD /r<br>AESENCLAST xmm1, xmm2/m128                       | RM        | V/V               | AES                          | Perform the last round of an AES encryption flow, operating on a 128-bit data (state) from xmm1 with a 128-bit round key from xmm2/m128.                           |
| VEX.NDS.128.66.0F38.WIG DD /r<br>VAESENCLAST xmm1, xmm2, xmm3/m128 | RVM       | V/V               | Both AES<br>and<br>AVX flags | Perform the last round of an AES encryption flow, operating on a 128-bit data (state) from xmm2 with a 128 bit round key from xmm3/m128; store the result in xmm1. |

## Instruction Operand Encoding

| Op/En | Operand 1        | Operand2      | Operand3      | Operand4 |
|-------|------------------|---------------|---------------|----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA       |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA       |

# **Description**

This instruction performs the last round of an AES encryption flow using a round key from the second source operand, operating on 128-bit data (state) from the first source operand, and store the result in the destination operand.

128-bit Legacy SSE version: The first source operand and the destination operand are the same and must be an XMM register. The second source operand can be an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The first source operand and the destination operand are XMM registers. The second source operand can be an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

### Operation

### **AESENCLAST**

STATE ← SRC1;
RoundKey ← SRC2;
STATE ← ShiftRows( STATE );
STATE ← SubBytes( STATE );
DEST[127:0] ← STATE XOR RoundKey;
DEST[VLMAX-1:128] (Unmodified)

### **VAESENCLAST**

STATE ← SRC1;
RoundKey ← SRC2;
STATE ← ShiftRows( STATE );
STATE ← SubBytes( STATE );
DEST[127:0] ← STATE XOR RoundKey;
DEST[VLMAX-1:128] ← 0

## Intel C/C++ Compiler Intrinsic Equivalent

(V)AESENCLAST: \_\_m128i \_mm\_aesenclast (\_\_m128i, \_\_m128i)

# **SIMD Floating-Point Exceptions**

None

# Other Exceptions

See Exceptions Type 4.

## AESIMC—Perform the AES InvMixColumn Transformation

| Opcode/<br>Instruction                               | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag     | Description                                                                                                       |
|------------------------------------------------------|-----------|-------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------|
| 66 OF 38 DB /r<br>AESIMC xmm1, xmm2/m128             | RM        | V/V               | AES                          | Perform the InvMixColumn transformation on<br>a 128-bit round key from xmm2/m128 and<br>store the result in xmm1. |
| VEX.128.66.0F38.WIG DB /r<br>VAESIMC xmm1, xmm2/m128 | RM        | V/V               | Both AES<br>and<br>AVX flags | Perform the InvMixColumn transformation on<br>a 128-bit round key from xmm2/m128 and<br>store the result in xmm1. |

## Instruction Operand Encoding

| Op/En | Operand 1     | Operand2      | Operand3 | Operand4 |
|-------|---------------|---------------|----------|----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA       | NA       |

### Description

Perform the InvMixColumns transformation on the source operand and store the result in the destination operand. The destination operand is an XMM register. The source operand can be an XMM register or a 128-bit memory location.

Note: the AESIMC instruction should be applied to the expanded AES round keys (except for the first and last round key) in order to prepare them for decryption using the "Equivalent Inverse Cipher" (defined in FIPS 197).

128-bit Legacy SSE version: Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (VLMAX-1:128) of the destination YMM register are zeroed.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b, otherwise instructions will #UD.

### Operation

#### **AESIMC**

 $\begin{aligned} \mathsf{DEST}[127:0] \leftarrow \mathsf{InvMixColumns}(\ \mathsf{SRC}\ ); \\ \mathsf{DEST}[\mathsf{VLMAX-1:128}]\ (\mathsf{Unmodified}) \end{aligned}$ 

### VAESIMC

DEST[127:0]  $\leftarrow$  InvMixColumns( SRC ); DEST[VLMAX-1:128]  $\leftarrow$  0;

## Intel C/C++ Compiler Intrinsic Equivalent

(V)AESIMC: \_\_m128i \_mm\_aesimc (\_\_m128i)

## **SIMD Floating-Point Exceptions**

None

## Other Exceptions

See Exceptions Type 4; additionally

#UD If VEX.vvvv  $\neq$  1111B.

# **AESKEYGENASSIST—AES Round Key Generation Assist**

| Opcode/<br>Instruction                                                 | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag     | Description                                                                                                                                                                                   |
|------------------------------------------------------------------------|-----------|-------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A DF /r ib<br>AESKEYGENASSIST xmm1, xmm2/m128, imm8             | RMI       | V/V               | AES                          | Assist in AES round key generation using an 8 bits Round Constant (RCON) specified in the immediate byte, operating on 128 bits of data specified in xmm2/m128 and stores the result in xmm1. |
| VEX.128.66.0F3A.WIG DF /r ib<br>VAESKEYGENASSIST xmm1, xmm2/m128, imm8 | RMI       | V/V               | Both AES<br>and<br>AVX flags | Assist in AES round key generation using 8 bits Round Constant (RCON) specified in the immediate byte, operating on 128 bits of data specified in xmm2/m128 and stores the result in xmm1.    |

## Instruction Operand Encoding

| Op/En | Operand 1     | Operand2      | Operand3 | Operand4 |
|-------|---------------|---------------|----------|----------|
| RMI   | ModRM:reg (w) | ModRM:r/m (r) | imm8     | NA       |

## **Description**

Assist in expanding the AES cipher key, by computing steps towards generating a round key for encryption, using 128-bit data specified in the source operand and an 8-bit round constant specified as an immediate, store the result in the destination operand.

The destination operand is an XMM register. The source operand can be an XMM register or a 128-bit memory location.

128-bit Legacy SSE version: Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (VLMAX-1:128) of the destination YMM register are zeroed.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b, otherwise instructions will #UD.

## Operation

#### **AESKEYGENASSIST**

 $X3[31:0] \leftarrow SRC [127:96];$ 

 $X2[31:0] \leftarrow SRC [95:64];$ 

 $X1[31:0] \leftarrow SRC [63: 32];$ 

 $X0[31:0] \leftarrow SRC[31:0];$ 

 $RCON[31:0] \leftarrow ZeroExtend(Imm8[7:0]);$ 

DEST[31:0]  $\leftarrow$  SubWord(X1);

DEST[63:32] ← RotWord( SubWord(X1) ) XOR RCON;

 $\mathsf{DEST}[95:64] \leftarrow \mathsf{SubWord}(\mathsf{X3});$ 

DEST[127:96] ← RotWord( SubWord(X3) ) XOR RCON;

DEST[VLMAX-1:128] (Unmodified)

## VAESKEYGENASSIST

X3[31:0] ← SRC [127: 96]; X2[31:0] ← SRC [95: 64]; X1[31:0] ← SRC [63: 32]; X0[31:0] ← SRC [31: 0]; RCON[31:0] ← ZeroExtend(Imm8[7:0]); DEST[31:0] ← SubWord(X1); DEST[63:32] ← RotWord(SubWord(X1)) XOR RCON; DEST[95:64] ← SubWord(X3); DEST[127:96] ← RotWord(SubWord(X3)) XOR RCON; DEST[VLMAX-1:128] ← 0;

## Intel C/C++ Compiler Intrinsic Equivalent

(V)AESKEYGENASSIST: \_\_m128i \_mm\_aeskeygenassist (\_\_m128i, const int)

# **SIMD Floating-Point Exceptions**

None

## Other Exceptions

See Exceptions Type 4; additionally

#UD If VEX.vvvv  $\neq$  1111B.

# **AND-Logical AND**

| Opcode           | Instruction                             | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                               |
|------------------|-----------------------------------------|-----------|----------------|---------------------|-------------------------------------------|
| 24 ib            | AND AL, imm8                            | 1         | Valid          | Valid               | AL AND imm8.                              |
| 25 iw            | AND AX, imm16                           | 1         | Valid          | Valid               | AX AND imm16.                             |
| 25 id            | AND EAX, imm32                          | 1         | Valid          | Valid               | EAX AND imm32.                            |
| REX.W + 25 id    | AND RAX, imm32                          | 1         | Valid          | N.E.                | RAX AND imm32 sign-extended to 64-bits.   |
| 80 /4 ib         | AND r/m8, imm8                          | MI        | Valid          | Valid               | r/m8 AND imm8.                            |
| REX + 80 /4 ib   | AND r/m8 <sup>*</sup> , imm8            | MI        | Valid          | N.E.                | r/m8 AND imm8.                            |
| 81 /4 iw         | AND r/m16, imm16                        | MI        | Valid          | Valid               | r/m16 AND imm16.                          |
| 81 /4 id         | AND r/m32, imm32                        | MI        | Valid          | Valid               | r/m32 AND imm32.                          |
| REX.W + 81 /4 id | AND r/m64, imm32                        | MI        | Valid          | N.E.                | r/m64 AND imm32 sign extended to 64-bits. |
| 83 /4 ib         | AND r/m16, imm8                         | MI        | Valid          | Valid               | r/m16 AND imm8 (sign-extended).           |
| 83 /4 ib         | AND r/m32, imm8                         | MI        | Valid          | Valid               | r/m32 AND imm8 (sign-extended).           |
| REX.W + 83 /4 ib | AND r/m64, imm8                         | MI        | Valid          | N.E.                | r/m64 AND imm8 (sign-extended).           |
| 20 /r            | AND r/m8, r8                            | MR        | Valid          | Valid               | r/m8 AND r8.                              |
| REX + 20 /r      | AND r/m8 <sup>*</sup> , r8 <sup>*</sup> | MR        | Valid          | N.E.                | r/m64 AND r8 (sign-extended).             |
| 21 /r            | AND r/m16, r16                          | MR        | Valid          | Valid               | r/m16 AND r16.                            |
| 21 /r            | AND r/m32, r32                          | MR        | Valid          | Valid               | r/m32 AND r32.                            |
| REX.W + 21 /r    | AND r/m64, r64                          | MR        | Valid          | N.E.                | r/m64 AND r32.                            |
| 22 /r            | AND r8, r/m8                            | RM        | Valid          | Valid               | r8 AND r/m8.                              |
| REX + 22 /r      | AND r8 <sup>*</sup> , r/m8 <sup>*</sup> | RM        | Valid          | N.E.                | r/m64 AND r8 (sign-extended).             |
| 23 /r            | AND r16, r/m16                          | RM        | Valid          | Valid               | r16 AND r/m16.                            |
| 23 /r            | AND r32, r/m32                          | RM        | Valid          | Valid               | r32 AND r/m32.                            |
| REX.W + 23 /r    | AND r64, r/m64                          | RM        | Valid          | N.E.                | r64 AND r/m64.                            |

## NOTES:

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |
| MR    | ModRM:r/m (r, w) | ModRM:reg (r) | NA        | NA        |
| MI    | ModRM:r/m (r, w) | imm8          | NA        | NA        |
| I     | AL/AX/EAX/RAX    | imm8          | NA        | NA        |

## **Description**

Performs a bitwise AND operation on the destination (first) and source (second) operands and stores the result in the destination operand location. The source operand can be an immediate, a register, or a memory location; the destination operand can be a register or a memory location. (However, two memory operands cannot be used in one instruction.) Each bit of the result is set to 1 if both corresponding bits of the first and second operands are 1; otherwise, it is set to 0.

This instruction can be used with a LOCK prefix to allow the it to be executed atomically.

<sup>\*</sup>In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

## Operation

DEST  $\leftarrow$  DEST AND SRC;

### Flags Affected

The OF and CF flags are cleared; the SF, ZF, and PF flags are set according to the result. The state of the AF flag is undefined.

## **Protected Mode Exceptions**

#GP(0) If the destination operand points to a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used but the destination is not a memory operand.

## **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used but the destination is not a memory operand.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

### Compatibility Mode Exceptions

Same exceptions as in protected mode.

### 64-Bit Mode Exceptions

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used but the destination is not a memory operand.

# ANDN — Logical AND NOT

| Opcode/Instruction                                  | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                    |
|-----------------------------------------------------|-----------|-----------------------|--------------------------|----------------------------------------------------------------|
| VEX.NDS.LZ.0F38.W0 F2 /r<br>ANDN r32a, r32b, r/m32  | RVM       | V/V                   | BMI1                     | Bitwise AND of inverted r32b with r/m32, store result in r32a. |
| VEX.NDS.LZ. 0F38.W1 F2 /r<br>ANDN r64a, r64b, r/m64 | RVM       | V/NE                  | BMI1                     | Bitwise AND of inverted r64b with r/m64, store result in r64a. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2    | Operand 3     | Operand 4 |
|-------|---------------|--------------|---------------|-----------|
| RVM   | ModRM:reg (w) | VEX.νννν (r) | ModRM:r/m (r) | NA        |

# **Description**

Performs a bitwise logical AND of inverted second operand (the first source operand) with the third operand (the second source operand). The result is stored in the first operand (destination operand).

This instruction is not supported in real mode and virtual-8086 mode. The operand size is always 32 bits if not in 64-bit mode. In 64-bit mode operand size 64 requires VEX.W1. VEX.W1 is ignored in non-64-bit modes. An attempt to execute this instruction with VEX.L not equal to 0 will cause #UD.

### Operation

DEST  $\leftarrow$  (NOT SRC1) bitwiseAND SRC2; SF  $\leftarrow$  DEST[OperandSize -1]; ZF  $\leftarrow$  (DEST = 0);

### Flags Affected

SF and ZF are updated based on result. OF and CF flags are cleared. AF and PF flags are undefined.

### Intel C/C++ Compiler Intrinsic Equivalent

Auto-generated from high-level language.

## SIMD Floating-Point Exceptions

None

### Other Exceptions

See Section 2.5.1, "Exception Conditions for VEX-Encoded GPR Instructions", Table 2-29; additionally #UD If VEX.W = 1.

# ANDPD—Bitwise Logical AND of Packed Double-Precision Floating-Point Values

| Opcode/<br>Instruction                                      | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                            |
|-------------------------------------------------------------|-----------|-------------------|--------------------------|--------------------------------------------------------------------------------------------------------|
| 66 0F 54 /r<br>ANDPD <i>xmm1</i> , <i>xmm2/m128</i>         | RM        | V/V               | SSE2                     | Return the bitwise logical AND of packed double-precision floating-point values in xmm1 and xmm2/m128. |
| VEX.NDS.128.66.0F.WIG 54 /r<br>VANDPD xmm1, xmm2, xmm3/m128 | RVM       | V/V               | AVX                      | Return the bitwise logical AND of packed double-precision floating-point values in xmm2 and xmm3/mem.  |
| VEX.NDS.256.66.0F.WIG 54 /r<br>VANDPD ymm1, ymm2, ymm3/m256 | RVM       | V/V               | AVX                      | Return the bitwise logical AND of packed double-precision floating-point values in ymm2 and ymm3/mem.  |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## Description

Performs a bitwise logical AND of the two packed double-precision floating-point values from the source operand (second operand) and the destination operand (first operand), and stores the result in the destination operand.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

## Operation

#### ANDPD (128-bit Legacy SSE version)

DEST[63:0]  $\leftarrow$  DEST[63:0] BITWISE AND SRC[63:0] DEST[127:64]  $\leftarrow$  DEST[127:64] BITWISE AND SRC[127:64] DEST[VLMAX-1:128] (Unmodified)

# VANDPD (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[63:0] BITWISE AND SRC2[63:0] DEST[127:64]  $\leftarrow$  SRC1[127:64] BITWISE AND SRC2[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

## VANDPD (VEX.256 encoded version)

DEST[63:0] ← SRC1[63:0] BITWISE AND SRC2[63:0] DEST[127:64] ← SRC1[127:64] BITWISE AND SRC2[127:64] DEST[191:128] ← SRC1[191:128] BITWISE AND SRC2[191:128] DEST[255:192] ← SRC1[255:192] BITWISE AND SRC2[255:192]

# Intel C/C++ Compiler Intrinsic Equivalent

ANDPD: \_\_m128d \_mm\_and\_pd(\_\_m128d a, \_\_m128d b)

VANDPD: \_\_m256d \_mm256\_and\_pd (\_\_m256d a, \_\_m256d b)

# **SIMD Floating-Point Exceptions**

None.

# **Other Exceptions**

See Exceptions Type 4.

# ANDPS—Bitwise Logical AND of Packed Single-Precision Floating-Point Values

| Opcode/<br>Instruction                                   | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                           |
|----------------------------------------------------------|-----------|-------------------|--------------------------|-------------------------------------------------------------------------------------------------------|
| OF 54 /r<br>ANDPS xmm1, xmm2/m128                        | RM        | V/V               | SSE                      | Bitwise logical AND of xmm2/m128 and xmm1.                                                            |
| VEX.NDS.128.0F.WIG 54 /r<br>VANDPS xmm1,xmm2, xmm3/m128  | RVM       | V/V               | AVX                      | Return the bitwise logical AND of packed single-precision floating-point values in xmm2 and xmm3/mem. |
| VEX.NDS.256.0F.WIG 54 /r<br>VANDPS ymm1, ymm2, ymm3/m256 | RVM       | V/V               | AVX                      | Return the bitwise logical AND of packed single-precision floating-point values in ymm2 and ymm3/mem. |

## Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

# **Description**

Performs a bitwise logical AND of the four or eight packed single-precision floating-point values from the first source operand and the second source operand, and stores the result in the destination operand.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

#### Operation

### ANDPS (128-bit Legacy SSE version)

DEST[31:0]  $\leftarrow$  DEST[31:0] BITWISE AND SRC[31:0] DEST[63:32]  $\leftarrow$  DEST[63:32] BITWISE AND SRC[63:32]

Dest[05.52] \ Dest[05.52] bit wise AND encion (4)

DEST[95:64]  $\leftarrow$  DEST[95:64] BITWISE AND SRC[95:64]

DEST[127:96]  $\leftarrow$  DEST[127:96] BITWISE AND SRC[127:96]

DEST[VLMAX-1:128] (Unmodified)

## VANDPS (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  SRC1[31:0] BITWISE AND SRC2[31:0]

DEST[63:32] ← SRC1[63:32] BITWISE AND SRC2[63:32]

DEST[95:64] ← SRC1[95:64] BITWISE AND SRC2[95:64]

DEST[127:96]  $\leftarrow$  SRC1[127:96] BITWISE AND SRC2[127:96]

DEST[VLMAX-1:128]  $\leftarrow$  0

## VANDPS (VEX.256 encoded version)

 $\begin{aligned} & \mathsf{DEST}[31:0] \leftarrow \mathsf{SRC1}[31:0] \ \mathsf{BITWISE} \ \mathsf{AND} \ \mathsf{SRC2}[31:0] \\ & \mathsf{DEST}[63:32] \leftarrow \mathsf{SRC1}[63:32] \ \mathsf{BITWISE} \ \mathsf{AND} \ \mathsf{SRC2}[63:32] \\ & \mathsf{DEST}[95:64] \leftarrow \mathsf{SRC1}[95:64] \ \mathsf{BITWISE} \ \mathsf{AND} \ \mathsf{SRC2}[95:64] \\ & \mathsf{DEST}[127:96] \leftarrow \mathsf{SRC1}[127:96] \ \mathsf{BITWISE} \ \mathsf{AND} \ \mathsf{SRC2}[127:96] \\ & \mathsf{DEST}[159:128] \leftarrow \mathsf{SRC1}[159:128] \ \mathsf{BITWISE} \ \mathsf{AND} \ \mathsf{SRC2}[159:128] \\ & \mathsf{DEST}[191:160] \leftarrow \mathsf{SRC1}[191:160] \ \mathsf{BITWISE} \ \mathsf{AND} \ \mathsf{SRC2}[191:160] \\ & \mathsf{DEST}[223:192] \leftarrow \mathsf{SRC1}[223:192] \ \mathsf{BITWISE} \ \mathsf{AND} \ \mathsf{SRC2}[223:192] \\ & \mathsf{DEST}[255:224] \leftarrow \mathsf{SRC1}[255:224] \ \mathsf{BITWISE} \ \mathsf{AND} \ \mathsf{SRC2}[255:224]. \end{aligned}$ 

## Intel C/C++ Compiler Intrinsic Equivalent

ANDPS: \_\_m128 \_mm\_and\_ps(\_\_m128 a, \_\_m128 b)

VANDPS: \_\_m256 \_mm256\_and\_ps (\_\_m256 a, \_\_m256 b)

## **SIMD Floating-Point Exceptions**

None.

## Other Exceptions

See Exceptions Type 4.

# ANDNPD—Bitwise Logical AND NOT of Packed Double-Precision Floating-Point Values

| Opcode/<br>Instruction                                       | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                               |
|--------------------------------------------------------------|-----------|-------------------|--------------------------|-----------------------------------------------------------------------------------------------------------|
| 66 OF 55 /r<br>ANDNPD <i>xmm1</i> , <i>xmm2/m128</i>         | RM        | V/V               | SSE2                     | Bitwise logical AND NOT of xmm2/m128 and xmm1.                                                            |
| VEX.NDS.128.66.0F.WIG 55 /r<br>VANDNPD xmm1, xmm2, xmm3/m128 | RVM       | V/V               | AVX                      | Return the bitwise logical AND NOT of packed double-precision floating-point values in xmm2 and xmm3/mem. |
| VEX.NDS.256.66.0F.WIG 55/r<br>VANDNPD ymm1, ymm2, ymm3/m256  | RVM       | V/V               | AVX                      | Return the bitwise logical AND NOT of packed double-precision floating-point values in ymm2 and ymm3/mem. |

## Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Performs a bitwise logical AND NOT of the two or four packed double-precision floating-point values from the first source operand and the second source operand, and stores the result in the destination operand.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

#### Operation

### ANDNPD (128-bit Legacy SSE version)

DEST[63:0]  $\leftarrow$  (NOT(DEST[63:0])) BITWISE AND SRC[63:0] DEST[127:64]  $\leftarrow$  (NOT(DEST[127:64])) BITWISE AND SRC[127:64] DEST[VLMAX-1:128] (Unmodified)

## VANDNPD (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  (NOT(SRC1[63:0])) BITWISE AND SRC2[63:0] DEST[127:64]  $\leftarrow$  (NOT(SRC1[127:64])) BITWISE AND SRC2[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

#### VANDNPD (VEX.256 encoded version)

DEST[63:0] ← (NOT(SRC1[63:0])) BITWISE AND SRC2[63:0] DEST[127:64] ← (NOT(SRC1[127:64])) BITWISE AND SRC2[127:64] DEST[191:128] ← (NOT(SRC1[191:128])) BITWISE AND SRC2[191:128] DEST[255:192] ← (NOT(SRC1[255:192])) BITWISE AND SRC2[255:192]

# Intel C/C++ Compiler Intrinsic Equivalent

ANDNPD: \_\_m128d \_mm\_andnot\_pd(\_\_m128d a, \_\_m128d b)

VANDNPD: \_\_m256d \_mm256\_andnot\_pd (\_\_m256d a, \_\_m256d b)

# **SIMD Floating-Point Exceptions**

None.

# **Other Exceptions**

See Exceptions Type 4.

## ANDNPS—Bitwise Logical AND NOT of Packed Single-Precision Floating-Point Values

|                                                           |           | _                 |                          |                                                                                                           |
|-----------------------------------------------------------|-----------|-------------------|--------------------------|-----------------------------------------------------------------------------------------------------------|
| Opcode/<br>Instruction                                    | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                               |
| OF 55 /r<br>ANDNPS xmm1, xmm2/m128                        | RM        | V/V               | SSE                      | Bitwise logical AND NOT of $xmm2/m128$ and $xmm1$ .                                                       |
| VEX.NDS.128.0F.WIG 55 /r<br>VANDNPS xmm1, xmm2, xmm3/m128 | RVM       | V/V               | AVX                      | Return the bitwise logical AND NOT of packed single-precision floating-point values in xmm2 and xmm3/mem. |
| VEX.NDS.256.0F.WIG 55 /r<br>VANDNPS ymm1, ymm2, ymm3/m256 | RVM       | V/V               | AVX                      | Return the bitwise logical AND NOT of packed single-precision floating-point values in ymm2 and ymm3/mem. |

## Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Inverts the bits of the four packed single-precision floating-point values in the destination operand (first operand), performs a bitwise logical AND of the four packed single-precision floating-point values in the source operand (second operand) and the temporary inverted result, and stores the result in the destination operand.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

#### Operation

#### ANDNPS (128-bit Legacy SSE version)

 $\begin{aligned} & \mathsf{DEST}[31:0] \leftarrow (\mathsf{NOT}(\mathsf{DEST}[31:0])) \ \mathsf{BITWISE} \ \mathsf{AND} \ \mathsf{SRC}[31:0] \\ & \mathsf{DEST}[63:32] \leftarrow (\mathsf{NOT}(\mathsf{DEST}[63:32])) \ \mathsf{BITWISE} \ \mathsf{AND} \ \mathsf{SRC}[63:32] \\ & \mathsf{DEST}[95:64] \leftarrow (\mathsf{NOT}(\mathsf{DEST}[95:64])) \ \mathsf{BITWISE} \ \mathsf{AND} \ \mathsf{SRC}[95:64] \\ & \mathsf{DEST}[127:96] \leftarrow (\mathsf{NOT}(\mathsf{DEST}[127:96])) \ \mathsf{BITWISE} \ \mathsf{AND} \ \mathsf{SRC}[127:96] \\ & \mathsf{DEST}[\mathsf{VLMAX-}1:128] \ (\mathsf{Unmodified}) \end{aligned}$ 

#### VANDNPS (VEX.128 encoded version)

DEST[31:0] ← (NOT(SRC1[31:0])) BITWISE AND SRC2[31:0] DEST[63:32] ← (NOT(SRC1[63:32])) BITWISE AND SRC2[63:32] DEST[95:64] ← (NOT(SRC1[95:64])) BITWISE AND SRC2[95:64] DEST[127:96] ← (NOT(SRC1[127:96])) BITWISE AND SRC2[127:96] DEST[VLMAX-1:128] ← 0

### VANDNPS (VEX.256 encoded version)

 $\begin{aligned} & \mathsf{DEST}[31:0] \leftarrow (\mathsf{NOT}(\mathsf{SRC1}[31:0])) \ \mathsf{BITWISE} \ \mathsf{AND} \ \mathsf{SRC2}[31:0] \\ & \mathsf{DEST}[63:32] \leftarrow (\mathsf{NOT}(\mathsf{SRC1}[63:32])) \ \mathsf{BITWISE} \ \mathsf{AND} \ \mathsf{SRC2}[63:32] \\ & \mathsf{DEST}[95:64] \leftarrow (\mathsf{NOT}(\mathsf{SRC1}[95:64])) \ \mathsf{BITWISE} \ \mathsf{AND} \ \mathsf{SRC2}[95:64] \\ & \mathsf{DEST}[127:96] \leftarrow (\mathsf{NOT}(\mathsf{SRC1}[127:96])) \ \mathsf{BITWISE} \ \mathsf{AND} \ \mathsf{SRC2}[127:96] \\ & \mathsf{DEST}[159:128] \leftarrow (\mathsf{NOT}(\mathsf{SRC1}[159:128])) \ \mathsf{BITWISE} \ \mathsf{AND} \ \mathsf{SRC2}[159:128] \\ & \mathsf{DEST}[191:160] \leftarrow (\mathsf{NOT}(\mathsf{SRC1}[191:160])) \ \mathsf{BITWISE} \ \mathsf{AND} \ \mathsf{SRC2}[191:160] \\ & \mathsf{DEST}[223:192] \leftarrow (\mathsf{NOT}(\mathsf{SRC1}[223:192])) \ \mathsf{BITWISE} \ \mathsf{AND} \ \mathsf{SRC2}[223:192] \\ & \mathsf{DEST}[255:224] \leftarrow (\mathsf{NOT}(\mathsf{SRC1}[255:224])) \ \mathsf{BITWISE} \ \mathsf{AND} \ \mathsf{SRC2}[255:224]. \end{aligned}$ 

## Intel C/C++ Compiler Intrinsic Equivalent

ANDNPS: \_\_m128 \_mm\_andnot\_ps(\_\_m128 a, \_\_m128 b)

VANDNPS: \_\_m256 \_mm256\_andnot\_ps (\_\_m256 a, \_\_m256 b)

## **SIMD Floating-Point Exceptions**

None.

## **Other Exceptions**

See Exceptions Type 4.

# ARPL—Adjust RPL Field of Segment Selector

| Opcode | Instruction            | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                           |
|--------|------------------------|-----------|----------------|---------------------|-------------------------------------------------------|
| 63 /r  | ARPL <i>r/m16, r16</i> | NP        | N. E.          | Valid               | Adjust RPL of $r/m16$ to not less than RPL of $r16$ . |

#### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| NP    | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |

## **Description**

Compares the RPL fields of two segment selectors. The first operand (the destination operand) contains one segment selector and the second operand (source operand) contains the other. (The RPL field is located in bits 0 and 1 of each operand.) If the RPL field of the destination operand is less than the RPL field of the source operand, the ZF flag is set and the RPL field of the destination operand is increased to match that of the source operand. Otherwise, the ZF flag is cleared and no change is made to the destination operand. (The destination operand can be a word register or a memory location; the source operand must be a word register.)

The ARPL instruction is provided for use by operating-system procedures (however, it can also be used by applications). It is generally used to adjust the RPL of a segment selector that has been passed to the operating system by an application program to match the privilege level of the application program. Here the segment selector passed to the operating system is placed in the destination operand and segment selector for the application program's code segment is placed in the source operand. (The RPL field in the source operand represents the privilege level of the application program.) Execution of the ARPL instruction then ensures that the RPL of the segment selector received by the operating system is no lower (does not have a higher privilege) than the privilege level of the application program (the segment selector for the application program's code segment can be read from the stack following a procedure call).

This instruction executes as described in compatibility mode and legacy mode. It is not encodable in 64-bit mode.

See "Checking Caller Access Privileges" in Chapter 3, "Protected-Mode Memory Management," of the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A*, for more information about the use of this instruction.

## Operation

```
\label{eq:interpolation} \begin{split} \text{IF 64-BIT MODE} \\ \text{THEN} \\ \text{See MOVSXD;} \\ \text{ELSE} \\ \text{IF DEST[RPL]} < \text{SRC[RPL]} \\ \text{THEN} \\ \text{ZF} \leftarrow 1; \\ \text{DEST[RPL]} \leftarrow \text{SRC[RPL];} \\ \text{ELSE} \\ \text{ZF} \leftarrow 0; \\ \text{FI;} \\ \text{FI;} \end{split}
```

### Flags Affected

The ZF flag is set to 1 if the RPL field of the destination operand is less than that of the source operand; otherwise, it is set to 0.

### **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit. If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

### **Real-Address Mode Exceptions**

**#UD** The ARPL instruction is not recognized in real-address mode.

If the LOCK prefix is used.

## Virtual-8086 Mode Exceptions

#UD The ARPL instruction is not recognized in virtual-8086 mode.

If the LOCK prefix is used.

### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

Not applicable.

# **BLENDPD** — Blend Packed Double Precision Floating-Point Values

| Opcode/<br>Instruction                                                   | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                  |
|--------------------------------------------------------------------------|-----------|-------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A OD /r ib<br>BLENDPD <i>xmm1, xmm2/m128, imm8</i>                | RMI       | V/V               | SSE4_1                   | Select packed DP-FP values from xmm1 and xmm2/m128 from mask specified in imm8 and store the values into xmm1.               |
| VEX.NDS.128.66.0F3A.WIG OD /r ib<br>VBLENDPD xmm1, xmm2, xmm3/m128, imm8 | RVMI      | V/V               | AVX                      | Select packed double-precision floating-point Values from xmm2 and xmm3/m128 from mask in imm8 and store the values in xmm1. |
| VEX.NDS.256.66.0F3A.WIG 0D /r ib<br>VBLENDPD ymm1, ymm2, ymm3/m256, imm8 | RVMI      | V/V               | AVX                      | Select packed double-precision floating-point Values from ymm2 and ymm3/m256 from mask in imm8 and store the values in ymm1. |

### Instruction Operand Encoding

|       |                  | •             |               |           |  |
|-------|------------------|---------------|---------------|-----------|--|
| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |  |
| RMI   | ModRM:reg (r, w) | ModRM:r/m (r) | imm8          | NA        |  |
| RVMI  | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | imm8[3:0] |  |

## **Description**

Double-precision floating-point values from the second source operand (third operand) are conditionally merged with values from the first source operand (second operand) and written to the destination operand (first operand). The immediate bits [3:0] determine whether the corresponding double-precision floating-point value in the destination is copied from the second source or first source. If a bit in the mask, corresponding to a word, is "1", then the double-precision floating-point value in the second source operand is copied, else the value in the first source operand is copied.

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register. The second source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

### Operation

#### BLENDPD (128-bit Legacy SSE version)

IF (IMM8[0] = 0)THEN DEST[63:0] ← DEST[63:0] ELSE DEST [63:0] ← SRC[63:0] FI IF (IMM8[1] = 0) THEN DEST[127:64] ← DEST[127:64] ELSE DEST [127:64] ← SRC[127:64] FI DEST[VLMAX-1:128] (Unmodified)

## VBLENDPD (VEX.128 encoded version)

IF (IMM8[0] = 0)THEN DEST[63:0] ← SRC1[63:0] ELSE DEST [63:0] ← SRC2[63:0] FI IF (IMM8[1] = 0) THEN DEST[127:64] ← SRC1[127:64] ELSE DEST [127:64] ← SRC2[127:64] FI DEST[VLMAX-1:128] ← 0

## VBLENDPD (VEX.256 encoded version)

$$\begin{split} &\text{IF (IMM8[0] = 0)THEN DEST[63:0]} \leftarrow \text{SRC1[63:0]} \\ &\text{ELSE DEST [63:0]} \leftarrow \text{SRC2[63:0] FI} \\ &\text{IF (IMM8[1] = 0) THEN DEST[127:64]} \leftarrow \text{SRC1[127:64]} \\ &\text{ELSE DEST [127:64]} \leftarrow \text{SRC2[127:64] FI} \\ &\text{IF (IMM8[2] = 0) THEN DEST[191:128]} \leftarrow \text{SRC1[191:128]} \\ &\text{ELSE DEST [191:128]} \leftarrow \text{SRC2[191:128] FI} \\ &\text{IF (IMM8[3] = 0) THEN DEST[255:192]} \leftarrow \text{SRC1[255:192]} \\ &\text{ELSE DEST [255:192]} \leftarrow \text{SRC2[255:192] FI} \\ \end{split}$$

## Intel C/C++ Compiler Intrinsic Equivalent

BLENDPD: \_\_m128d \_mm\_blend\_pd (\_\_m128d v1, \_\_m128d v2, const int mask);

VBLENDPD: \_\_m256d \_mm256\_blend\_pd (\_\_m256d a, \_\_m256d b, const int mask);

## **SIMD Floating-Point Exceptions**

None

#### Other Exceptions

See Exceptions Type 4.

### BEXTR — Bit Field Extract

| Opcode/Instruction                                                | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                        |
|-------------------------------------------------------------------|-----------|-----------------------|--------------------------|------------------------------------------------------------------------------------|
| VEX.NDS <sup>1</sup> .LZ.0F38.W0 F7 /r<br>BEXTR r32a, r/m32, r32b | RMV       | V/V                   | BMI1                     | Contiguous bitwise extract from r/m32 using r32b as control; store result in r32a. |
| VEX.NDS <sup>1</sup> .LZ.0F38.W1 F7 /r<br>BEXTR r64a, r/m64, r64b | RMV       | V/N.E.                | BMI1                     | Contiguous bitwise extract from r/m64 using r64b as control; store result in r64a  |

#### **NOTES:**

1. ModRM:r/m is used to encode the first source operand (second operand) and VEX.vvvv encodes the second source operand (third operand)

### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3    | Operand 4 | 1 |
|-------|---------------|---------------|--------------|-----------|---|
| RMV   | ModRM:reg (w) | ModRM:r/m (r) | VEX.νννν (r) | NA        |   |

## **Description**

Extracts contiguous bits from the first source operand (the second operand) using an index value and length value specified in the second source operand (the third operand). Bit 7:0 of the second source operand specifies the starting bit position of bit extraction. A START value exceeding the operand size will not extract any bits from the second source operand. Bit 15:8 of the second source operand specifies the maximum number of bits (LENGTH) beginning at the START position to extract. Only bit positions up to (OperandSize -1) of the first source operand are extracted. The extracted bits are written to the destination register, starting from the least significant bit. All higher order bits in the destination operand (starting at bit position LENGTH) are zeroed. The destination register is cleared if no bits are extracted.

This instruction is not supported in real mode and virtual-8086 mode. The operand size is always 32 bits if not in 64-bit mode. In 64-bit mode operand size 64 requires VEX.W1. VEX.W1 is ignored in non-64-bit modes. An attempt to execute this instruction with VEX.L not equal to 0 will cause #UD.

#### Operation

```
\begin{split} & \mathsf{START} \leftarrow \mathsf{SRC2}[7:0]; \\ & \mathsf{LEN} \leftarrow \mathsf{SRC2}[15:8]; \\ & \mathsf{TEMP} \leftarrow \mathsf{ZERO\_EXTEND\_TO\_512} \ (\mathsf{SRC1} \ ); \\ & \mathsf{DEST} \leftarrow \mathsf{ZERO\_EXTEND} \ (\mathsf{TEMP}[\mathsf{START+LEN-1}: \mathsf{START}]); \\ & \mathsf{ZF} \leftarrow \ (\mathsf{DEST} = 0); \end{split}
```

#### Flags Affected

ZF is updated based on the result. AF, SF, and PF are undefined. All other flags are cleared.

#### Intel C/C++ Compiler Intrinsic Equivalent

BEXTR: unsigned \_\_int32 \_bextr\_u32(unsigned \_\_int32 src, unsigned \_\_int32 start. unsigned \_\_int32 len);
BEXTR: unsigned \_\_int64 \_bextr\_u64(unsigned \_\_int64 src, unsigned \_\_int32 start. unsigned \_\_int32 len);

#### SIMD Floating-Point Exceptions

None

# Other Exceptions

See Section 2.5.1, "Exception Conditions for VEX-Encoded GPR Instructions", Table 2-29; additionally #UD If VEX.W = 1.

# **BLENDPS** — Blend Packed Single Precision Floating-Point Values

| <b>_</b>                                                                 |           | _                 |                          |                                                                                                                                                                       |
|--------------------------------------------------------------------------|-----------|-------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Opcode/<br>Instruction                                                   | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                                           |
| 66 OF 3A OC /r ib<br>BLENDPS xmm1, xmm2/m128, imm8                       | RMI       | V/V               | SSE4_1                   | Select packed single precision floating-point values from <i>xmm1</i> and <i>xmm2/m128</i> from mask specified in <i>imm8</i> and store the values into <i>xmm1</i> . |
| VEX.NDS.128.66.0F3A.WIG OC /r ib<br>VBLENDPS xmm1, xmm2, xmm3/m128, imm8 | RVMI      | V/V               | AVX                      | Select packed single-precision floating-point values from xmm2 and xmm3/m128 from mask in imm8 and store the values in xmm1.                                          |
| VEX.NDS.256.66.0F3A.WIG OC /r ib<br>VBLENDPS ymm1, ymm2, ymm3/m256, imm8 | RVMI      | V/V               | AVX                      | Select packed single-precision floating-point values from ymm2 and ymm3/m256 from mask in imm8 and store the values in ymm1.                                          |

#### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |  |
|-------|------------------|---------------|---------------|-----------|--|
| RMI   | ModRM:reg (r, w) | ModRM:r/m (r) | imm8          | NA        |  |
| RVMI  | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | imm8      |  |

## **Description**

Packed single-precision floating-point values from the second source operand (third operand) are conditionally merged with values from the first source operand (second operand) and written to the destination operand (first operand). The immediate bits [7:0] determine whether the corresponding single precision floating-point value in the destination is copied from the second source or first source. If a bit in the mask, corresponding to a word, is "1", then the single-precision floating-point value in the second source operand is copied, else the value in the first source operand is copied.

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: The first source operand an XMM register. The second source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

#### Operation

#### BLENDPS (128-bit Legacy SSE version)

IF (IMM8[0] = 0) THEN DEST[31:0] ←DEST[31:0]

ELSE DEST [31:0] ← SRC[31:0] FI

IF (IMM8[1] = 0) THEN DEST[63:32] ← DEST[63:32]

ELSE DEST [63:32] ← SRC[63:32] FI

IF (IMM8[2] = 0) THEN DEST[95:64] ← DEST[95:64]

ELSE DEST [95:64] ← SRC[95:64] FI

IF (IMM8[3] = 0) THEN DEST[127:96] ← DEST[127:96]

ELSE DEST [127:96] ← SRC[127:96] FI

DEST[VLMAX-1:128] (Unmodified)

#### VBLENDPS (VEX.128 encoded version)

IF (IMM8[0] = 0) THEN DEST[31:0]  $\leftarrow$  SRC1[31:0] ELSE DEST [31:0]  $\leftarrow$  SRC2[31:0] FI

IF (IMM8[1] = 0) THEN DEST[63:32]  $\leftarrow$  SRC1[63:32] ELSE DEST [63:32]  $\leftarrow$  SRC2[63:32] FI

IF (IMM8[2] = 0) THEN DEST[95:64]  $\leftarrow$  SRC1[95:64] ELSE DEST [95:64]  $\leftarrow$  SRC2[95:64] FI

IF (IMM8[3] = 0) THEN DEST[127:96]  $\leftarrow$  SRC1[127:96] ELSE DEST [127:96]  $\leftarrow$  SRC2[127:96] FI

DEST[VLMAX-1:128]  $\leftarrow$  0

#### VBLENDPS (VEX.256 encoded version)

IF (IMM8[0] = 0) THEN DEST[31:0]  $\leftarrow$  SRC1[31:0] ELSE DEST [31:0] ← SRC2[31:0] FI IF (IMM8[1] = 0) THEN DEST[63:32]  $\leftarrow$  SRC1[63:32] ELSE DEST [63:32] ← SRC2[63:32] FI IF (IMM8[2] = 0) THEN DEST[95:64]  $\leftarrow$  SRC1[95:64] ELSE DEST [95:64] ← SRC2[95:64] FI IF (IMM8[3] = 0) THEN DEST[127:96]  $\leftarrow$  SRC1[127:96] ELSE DEST [127:96] ← SRC2[127:96] FI IF (IMM8[4] = 0) THEN DEST[159:128]  $\leftarrow$  SRC1[159:128] ELSE DEST [159:128] ← SRC2[159:128] FI IF (IMM8[5] = 0) THEN DEST[191:160]  $\leftarrow$  SRC1[191:160] ELSE DEST [191:160] ← SRC2[191:160] FI IF (IMM8[6] = 0) THEN DEST[223:192]  $\leftarrow$  SRC1[223:192] ELSE DEST [223:192] ← SRC2[223:192] FI IF (IMM8[7] = 0) THEN DEST[255:224]  $\leftarrow$  SRC1[255:224] ELSE DEST [255:224] ← SRC2[255:224] FI.

#### Intel C/C++ Compiler Intrinsic Equivalent

BLENDPS: \_\_m128 \_mm\_blend\_ps (\_\_m128 v1, \_\_m128 v2, const int mask);

VBLENDPS: \_\_m256 \_mm256\_blend\_ps (\_\_m256 a, \_\_m256 b, const int mask);

#### SIMD Floating-Point Exceptions

None

### Other Exceptions

See Exceptions Type 4.

# BLENDVPD — Variable Blend Packed Double Precision Floating-Point Values

| Opcode/<br>Instruction                                                     | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                       |
|----------------------------------------------------------------------------|-----------|-------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 38 15 /r<br>BLENDVPD xmm1, xmm2/m128 , <xmm0></xmm0>                 | RM0       | V/V               | SSE4_1                   | Select packed DP FP values from xmm1 and xmm2 from mask specified in XMM0 and store the values in xmm1.                                           |
| VEX.NDS.128.66.0F3A.W0 4B /r /is4 VBLENDVPD xmm1, xmm2, xmm3/m128, xmm4    | RVMR      | V/V               | AVX                      | Conditionally copy double-precision floating-<br>point values from xmm2 or xmm3/m128 to<br>xmm1, based on mask bits in the mask<br>operand, xmm4. |
| VEX.NDS.256.66.0F3A.W0 4B /r /is4<br>VBLENDVPD ymm1, ymm2, ymm3/m256, ymm4 | RVMR      | V/V               | AVX                      | Conditionally copy double-precision floating-<br>point values from ymm2 or ymm3/m256 to<br>ymm1, based on mask bits in the mask<br>operand, ymm4. |

#### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM0   | ModRM:reg (r, w) | ModRM:r/m (r) | implicit XMM0 | NA        |
| RVMR  | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | imm8[7:4] |

## Description

Conditionally copy each quadword data element of double-precision floating-point value from the second source operand and the first source operand depending on mask bits defined in the mask register operand. The mask bits are the most significant bit in each quadword element of the mask register.

Each guadword element of the destination operand is copied from:

- the corresponding quadword element in the second source operand, If a mask bit is "1"; or
- the corresponding quadword element in the first source operand, If a mask bit is "0"

The register assignment of the implicit mask operand for BLENDVPD is defined to be the architectural register XMM0.

128-bit Legacy SSE version: The first source operand and the destination operand is the same. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged. The mask register operand is implicitly defined to be the architectural register XMM0. An attempt to execute BLENDVPD with a VEX prefix will cause #UD.

VEX.128 encoded version: The first source operand and the destination operand are XMM registers. The second source operand is an XMM register or 128-bit memory location. The mask operand is the third source register, and encoded in bits[7:4] of the immediate byte(imm8). The bits[3:0] of imm8 are ignored. In 32-bit mode, imm8[7] is ignored. The upper bits (VLMAX-1:128) of the corresponding YMM register (destination register) are zeroed. VEX.W must be 0, otherwise, the instruction will #UD.

VEX.256 encoded version: The first source operand and destination operand are YMM registers. The second source operand can be a YMM register or a 256-bit memory location. The mask operand is the third source register, and encoded in bits[7:4] of the immediate byte(imm8). The bits[3:0] of imm8 are ignored. In 32-bit mode, imm8[7] is ignored. VEX.W must be 0, otherwise, the instruction will #UD.

VBLENDVPD permits the mask to be any XMM or YMM register. In contrast, BLENDVPD treats XMM0 implicitly as the mask and do not support non-destructive destination operation.

## Operation

#### BLENDVPD (128-bit Legacy SSE version)

 $\begin{aligned} \mathsf{MASK} &\leftarrow \mathsf{XMM0} \\ \mathsf{IF} &\left(\mathsf{MASK[63]} = 0\right) \mathsf{THEN} \; \mathsf{DEST[63:0]} \leftarrow \mathsf{DEST[63:0]} \\ &\quad \mathsf{ELSE} \; \mathsf{DEST} \; \mathsf{[63:0]} \leftarrow \mathsf{SRC[63:0]} \; \mathsf{FI} \\ \mathsf{IF} &\left(\mathsf{MASK[127]} = 0\right) \mathsf{THEN} \; \mathsf{DEST[127:64]} \leftarrow \mathsf{DEST[127:64]} \\ &\quad \mathsf{ELSE} \; \mathsf{DEST} \; \mathsf{[127:64]} \leftarrow \mathsf{SRC[127:64]} \; \mathsf{FI} \\ \mathsf{DEST[VLMAX-1:128]} \; \mathsf{(Unmodified)} \end{aligned}$ 

### VBLENDVPD (VEX.128 encoded version)

MASK ← SRC3

IF (MASK[63] = 0) THEN DEST[63:0] ← SRC1[63:0]

ELSE DEST [63:0] ← SRC2[63:0] FI

IF (MASK[127] = 0) THEN DEST[127:64] ← SRC1[127:64]

ELSE DEST [127:64] ← SRC2[127:64] FI

DEST[VLMAX-1:128] ← 0

## VBLENDVPD (VEX.256 encoded version)

MASK ← SRC3

IF (MASK[63] = 0) THEN DEST[63:0] ← SRC1[63:0]

ELSE DEST [63:0] ← SRC2[63:0] FI

IF (MASK[127] = 0) THEN DEST[127:64] ← SRC1[127:64]

ELSE DEST [127:64] ← SRC2[127:64] FI

IF (MASK[191] = 0) THEN DEST[191:128] ← SRC1[191:128]

ELSE DEST [191:128] ← SRC2[191:128] FI

IF (MASK[255] = 0) THEN DEST[255:192] ← SRC1[255:192]

ELSE DEST [255:192] ← SRC2[255:192] FI

## Intel C/C++ Compiler Intrinsic Equivalent

```
BLENDVPD: __m128d _mm_blendv_pd(__m128d v1, __m128d v2, __m128d v3);

VBLENDVPD: __m128 _mm_blendv_pd (__m128d a, __m128d b, __m128d mask);

VBLENDVPD: __m256 _mm256_blendv_pd (__m256d a, __m256d b, __m256d mask);
```

#### SIMD Floating-Point Exceptions

None

#### Other Exceptions

See Exceptions Type 4; additionally #UD If VEX.W = 1.

# BLENDVPS — Variable Blend Packed Single Precision Floating-Point Values

| Opcode/<br>Instruction                                                     | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                                           |
|----------------------------------------------------------------------------|-----------|-------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 38 14 /r<br>BLENDVPS xmm1, xmm2/m128, <xmm0></xmm0>                  | RM0       | V/V               | SSE4_1                   | Select packed single precision floating-point values from <i>xmm1</i> and <i>xmm2/m128</i> from mask specified in <i>XMM0</i> and store the values into <i>xmm1</i> . |
| VEX.NDS.128.66.0F3A.W0 4A /r /is4<br>VBLENDVPS xmm1, xmm2, xmm3/m128, xmm4 | RVMR      | V/V               | AVX                      | Conditionally copy single-precision floating-<br>point values from xmm2 or xmm3/m128 to<br>xmm1, based on mask bits in the specified<br>mask operand, xmm4.           |
| VEX.NDS.256.66.0F3A.W0 4A /r /is4<br>VBLENDVPS ymm1, ymm2, ymm3/m256, ymm4 | RVMR      | V/V               | AVX                      | Conditionally copy single-precision floating-<br>point values from ymm2 or ymm3/m256 to<br>ymm1, based on mask bits in the specified<br>mask register, ymm4.          |

#### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM0   | ModRM:reg (r, w) | ModRM:r/m (r) | implicit XMM0 | NA        |
| RVMR  | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | imm8[7:4] |

## Description

Conditionally copy each dword data element of single-precision floating-point value from the second source operand and the first source operand depending on mask bits defined in the mask register operand. The mask bits are the most significant bit in each dword element of the mask register.

Each quadword element of the destination operand is copied from:

- the corresponding dword element in the second source operand, If a mask bit is "1"; or
- the corresponding dword element in the first source operand, If a mask bit is "0"

The register assignment of the implicit mask operand for BLENDVPS is defined to be the architectural register XMM0.

128-bit Legacy SSE version: The first source operand and the destination operand is the same. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged. The mask register operand is implicitly defined to be the architectural register XMM0. An attempt to execute BLENDVPS with a VEX prefix will cause #UD.

VEX.128 encoded version: The first source operand and the destination operand are XMM registers. The second source operand is an XMM register or 128-bit memory location. The mask operand is the third source register, and encoded in bits[7:4] of the immediate byte(imm8). The bits[3:0] of imm8 are ignored. In 32-bit mode, imm8[7] is ignored. The upper bits (VLMAX-1:128) of the corresponding YMM register (destination register) are zeroed. VEX.W must be 0, otherwise, the instruction will #UD.

VEX.256 encoded version: The first source operand and destination operand are YMM registers. The second source operand can be a YMM register or a 256-bit memory location. The mask operand is the third source register, and encoded in bits[7:4] of the immediate byte(imm8). The bits[3:0] of imm8 are ignored. In 32-bit mode, imm8[7] is ignored. VEX.W must be 0, otherwise, the instruction will #UD.

VBLENDVPS permits the mask to be any XMM or YMM register. In contrast, BLENDVPS treats XMM0 implicitly as the mask and do not support non-destructive destination operation.

## Operation

#### BLENDVPS (128-bit Legacy SSE version)

MASK ← XMM0

IF (MASK[31] = 0) THEN DEST[31:0] ← DEST[31:0]

ELSE DEST [31:0] ← SRC[31:0] FI

IF (MASK[63] = 0) THEN DEST[63:32] ← DEST[63:32]

ELSE DEST [63:32] ← SRC[63:32] FI

IF (MASK[95] = 0) THEN DEST[95:64] ← DEST[95:64]

ELSE DEST [95:64] ← SRC[95:64] FI

IF (MASK[127] = 0) THEN DEST[127:96] ← DEST[127:96]

ELSE DEST [127:96] ← SRC[127:96] FI

DEST[VLMAX-1:128] (Unmodified)

### VBLENDVPS (VEX.128 encoded version)

MASK ← SRC3

IF (MASK[31] = 0) THEN DEST[31:0] ← SRC1[31:0]

ELSE DEST [31:0] ← SRC2[31:0] FI

IF (MASK[63] = 0) THEN DEST[63:32] ← SRC1[63:32]

ELSE DEST [63:32] ← SRC2[63:32] FI

IF (MASK[95] = 0) THEN DEST[95:64] ← SRC1[95:64]

ELSE DEST [95:64] ← SRC2[95:64] FI

IF (MASK[127] = 0) THEN DEST[127:96] ← SRC1[127:96]

ELSE DEST [127:96] ← SRC2[127:96] FI

DEST[VLMAX-1:128] ← 0

### VBLENDVPS (VEX.256 encoded version)

MASK ← SRC3 IF (MASK[31] = 0) THEN DEST[31:0]  $\leftarrow$  SRC1[31:0] ELSE DEST [31:0]  $\leftarrow$  SRC2[31:0] FI IF (MASK[63] = 0) THEN DEST[63:32]  $\leftarrow$  SRC1[63:32] ELSE DEST [63:32]  $\leftarrow$  SRC2[63:32] FI IF (MASK[95] = 0) THEN DEST[95:64]  $\leftarrow$  SRC1[95:64] ELSE DEST [95:64] ← SRC2[95:64] FI IF (MASK[127] = 0) THEN DEST[127:96]  $\leftarrow$  SRC1[127:96] ELSE DEST [127:96] ← SRC2[127:96] FI IF (MASK[159] = 0) THEN DEST[159:128]  $\leftarrow$  SRC1[159:128] ELSE DEST [159:128] ← SRC2[159:128] FI IF (MASK[191] = 0) THEN DEST[191:160]  $\leftarrow$  SRC1[191:160] ELSE DEST [191:160] ← SRC2[191:160] FI IF (MASK[223] = 0) THEN DEST[223:192]  $\leftarrow$  SRC1[223:192] ELSE DEST [223:192] ← SRC2[223:192] FI IF (MASK[255] = 0) THEN DEST[255:224]  $\leftarrow$  SRC1[255:224] ELSE DEST [255:224] ← SRC2[255:224] FI

#### Intel C/C++ Compiler Intrinsic Equivalent

```
BLENDVPS: __m128 _mm_blendv_ps(__m128 v1, __m128 v2, __m128 v3);

VBLENDVPS: __m128 _mm_blendv_ps (__m128 a, __m128 b, __m128 mask);

VBLENDVPS: __m256 _mm256_blendv_ps (__m256 a, __m256 b, __m256 mask);
```

# **SIMD Floating-Point Exceptions**

None

# **Other Exceptions**

See Exceptions Type 4; additionally #UD If VEX.W = 1.

## BLSI — Extract Lowest Set Isolated Bit

| Opcode/Instruction                          | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                 |
|---------------------------------------------|-----------|-----------------------|--------------------------|-------------------------------------------------------------|
| VEX.NDD.LZ.0F38.W0 F3 /3<br>BLSI r32, r/m32 | VM        | V/V                   | BMI1                     | Extract lowest set bit from r/m32 and set that bit in r32.  |
| VEX.NDD.LZ.0F38.W1 F3 /3<br>BLSI r64, r/m64 | VM        | V/N.E.                | BMI1                     | Extract lowest set bit from r/m64, and set that bit in r64. |

### **Instruction Operand Encoding**

| Op/En | Operand 1    | Operand 2     | Operand 3 | Operand 4 |
|-------|--------------|---------------|-----------|-----------|
| VM    | VEX.vvvv (w) | ModRM:r/m (r) | NA        | NA        |

## **Description**

Extracts the lowest set bit from the source operand and set the corresponding bit in the destination register. All other bits in the destination operand are zeroed. If no bits are set in the source operand, BLSI sets all the bits in the destination to 0 and sets ZF and CF.

This instruction is not supported in real mode and virtual-8086 mode. The operand size is always 32 bits if not in 64-bit mode. In 64-bit mode operand size 64 requires VEX.W1. VEX.W1 is ignored in non-64-bit modes. An attempt to execute this instruction with VEX.L not equal to 0 will cause #UD.

#### Operation

```
\begin{split} \text{temp} &\leftarrow \text{(-SRC) bitwiseAND (SRC);} \\ \text{SF} &\leftarrow \text{temp[OperandSize -1];} \\ \text{ZF} &\leftarrow \text{(temp = 0);} \\ \text{IF SRC = 0} \\ &\quad \text{CF} &\leftarrow \text{0;} \\ \text{ELSE} \\ &\quad \text{CF} &\leftarrow \text{1;} \\ \text{FI} \\ \text{DEST} &\leftarrow \text{temp;} \end{split}
```

#### Flags Affected

ZF and SF are updated based on the result. CF is set if the source is not zero. OF flags are cleared. AF and PF flags are undefined.

## Intel C/C++ Compiler Intrinsic Equivalent

```
BLSI: unsigned __int32 _blsi_u32(unsigned __int32 src);
BLSI: unsigned __int64 _blsi_u64(unsigned __int64 src);
```

### SIMD Floating-Point Exceptions

None

## Other Exceptions

See Section 2.5.1, "Exception Conditions for VEX-Encoded GPR Instructions", Table 2-29; additionally #UD If VEX.W = 1.

# BLSMSK — Get Mask Up to Lowest Set Bit

| Opcode/Instruction                            | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                      |
|-----------------------------------------------|-----------|-----------------------|--------------------------|----------------------------------------------------------------------------------|
| VEX.NDD.LZ.0F38.W0 F3 /2<br>BLSMSK r32, r/m32 | VM        | V/V                   | BMI1                     | Set all lower bits in r32 to "1" starting from bit 0 to lowest set bit in r/m32. |
| VEX.NDD.LZ.0F38.W1 F3 /2<br>BLSMSK r64, r/m64 | VM        | V/N.E.                | BMI1                     | Set all lower bits in r64 to "1" starting from bit 0 to lowest set bit in r/m64. |

## **Instruction Operand Encoding**

| Op/En | Operand 1    | Operand 2     | Operand 3 | Operand 4 | 1 |
|-------|--------------|---------------|-----------|-----------|---|
| VM    | VEX.vvvv (w) | ModRM:r/m (r) | NA        | NA        |   |

#### Description

Sets all the lower bits of the destination operand to "1" up to and including lowest set bit (=1) in the source operand. If source operand is zero, BLSMSK sets all bits of the destination operand to 1 and also sets CF to 1.

This instruction is not supported in real mode and virtual-8086 mode. The operand size is always 32 bits if not in 64-bit mode. In 64-bit mode operand size 64 requires VEX.W1. VEX.W1 is ignored in non-64-bit modes. An attempt to execute this instruction with VEX.L not equal to 0 will cause #UD.

### Operation

```
\begin{split} \text{temp} &\leftarrow (\text{SRC-1}) \text{ XOR (SRC)} \,; \\ \text{SF} &\leftarrow \text{temp[OperandSize -1]}; \\ \text{ZF} &\leftarrow 0; \\ \text{IF SRC} &= 0 \\ &\quad \text{CF} &\leftarrow 1; \\ \text{ELSE} \\ &\quad \text{CF} &\leftarrow 0; \\ \text{FI} \\ \text{DEST} &\leftarrow \text{temp;} \end{split}
```

### Flags Affected

SF is updated based on the result. CF is set if the source if zero. ZF and OF flags are cleared. AF and PF flag are undefined.

## Intel C/C++ Compiler Intrinsic Equivalent

BLSMSK: unsigned \_\_int32 \_blsmsk\_u32(unsigned \_\_int32 src);
BLSMSK: unsigned int64 blsmsk u64(unsigned int64 src);

## **SIMD Floating-Point Exceptions**

None

### Other Exceptions

See Section 2.5.1, "Exception Conditions for VEX-Encoded GPR Instructions", Table 2-29; additionally #UD If VEX.W = 1.

### **BLSR** — Reset Lowest Set Bit

| Opcode/Instruction                          | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                          |
|---------------------------------------------|-----------|-----------------------|--------------------------|--------------------------------------------------------------------------------------|
| VEX.NDD.LZ.0F38.W0 F3 /1<br>BLSR r32, r/m32 | VM        | V/V                   | BMI1                     | Reset lowest set bit of r/m32, keep all other bits of r/m32 and write result to r32. |
| VEX.NDD.LZ.0F38.W1 F3 /1<br>BLSR r64, r/m64 | VM        | V/N.E.                | BMI1                     | Reset lowest set bit of r/m64, keep all other bits of r/m64 and write result to r64. |

### **Instruction Operand Encoding**

| Op/En | Operand 1    | Operand 2     | Operand 3 | Operand 4 |
|-------|--------------|---------------|-----------|-----------|
| VM    | VEX.vvvv (w) | ModRM:r/m (r) | NA        | NA        |

## **Description**

Copies all bits from the source operand to the destination operand and resets (=0) the bit position in the destination operand that corresponds to the lowest set bit of the source operand. If the source operand is zero BLSR sets CF.

This instruction is not supported in real mode and virtual-8086 mode. The operand size is always 32 bits if not in 64-bit mode. In 64-bit mode operand size 64 requires VEX.W1. VEX.W1 is ignored in non-64-bit modes. An attempt to execute this instruction with VEX.L not equal to 0 will cause #UD.

#### Operation

```
\begin{split} \text{temp} &\leftarrow (\text{SRC-1}) \text{ bitwiseAND ( SRC )}; \\ \text{SF} &\leftarrow \text{temp[OperandSize -1]}; \\ \text{ZF} &\leftarrow (\text{temp = 0}); \\ \text{IF SRC = 0} \\ &\quad \text{CF} \leftarrow 1; \\ \text{ELSE} \\ &\quad \text{CF} \leftarrow 0; \\ \text{FI} \\ \text{DEST} &\leftarrow \text{temp;} \end{split}
```

#### Flags Affected

ZF and SF flags are updated based on the result. CF is set if the source is zero. OF flag is cleared. AF and PF flags are undefined.

## Intel C/C++ Compiler Intrinsic Equivalent

```
BLSR: unsigned __int32 _blsr_u32(unsigned __int32 src);
BLSR: unsigned __int64 _blsr_u64(unsigned __int64 src);
```

## **SIMD Floating-Point Exceptions**

None

#### Other Exceptions

See Section 2.5.1, "Exception Conditions for VEX-Encoded GPR Instructions", Table 2-29; additionally #UD If VEX.W = 1.

## **BOUND—Check Array Index Against Bounds**

| Opcode | Instruction                  | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                                                         |
|--------|------------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------|
| 62 /r  | BOUND r16, m16&16            | RM        | Invalid        | Valid               | Check if $r16$ (array index) is within bounds specified by $m16&16$ .               |
| 62 /r  | BOUND <i>r32, m32&amp;32</i> | RM        | Invalid        | Valid               | Check if <i>r32</i> (array index) is within bounds specified by <i>m32&amp;32</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (r) | ModRM:r/m (r) | NA        | NA        |

#### **Description**

BOUND determines if the first operand (array index) is within the bounds of an array specified the second operand (bounds operand). The array index is a signed integer located in a register. The bounds operand is a memory location that contains a pair of signed doubleword-integers (when the operand-size attribute is 32) or a pair of signed word-integers (when the operand-size attribute is 16). The first doubleword (or word) is the lower bound of the array and the second doubleword (or word) is the upper bound of the array. The array index must be greater than or equal to the lower bound and less than or equal to the upper bound plus the operand size in bytes. If the index is not within bounds, a BOUND range exceeded exception (#BR) is signaled. When this exception is generated, the saved return instruction pointer points to the BOUND instruction.

The bounds limit data structure (two words or doublewords containing the lower and upper limits of the array) is usually placed just before the array itself, making the limits addressable via a constant offset from the beginning of the array. Because the address of the array already will be present in a register, this practice avoids extra bus cycles to obtain the effective address of the array bounds.

This instruction executes as described in compatibility mode and legacy mode. It is not valid in 64-bit mode.

#### Operation

```
IF 64bit Mode
THEN
#UD;
ELSE
IF (ArrayIndex < LowerBound OR ArrayIndex > UpperBound)
(* Below lower bound or above upper bound *)
THEN #BR; FI;
FI:
```

## Flags Affected

None.

#### **Protected Mode Exceptions**

#BR If the bounds test fails.

#UD If second operand is not a memory location.

If the LOCK prefix is used.

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

### **Real-Address Mode Exceptions**

#BR If the bounds test fails.

#UD If second operand is not a memory location.

If the LOCK prefix is used.

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

### Virtual-8086 Mode Exceptions

#BR If the bounds test fails.

#UD If second operand is not a memory location.

If the LOCK prefix is used.

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

#UD If in 64-bit mode.

### **BSF**—Bit Scan Forward

| Opcode           | Instruction           | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                       |
|------------------|-----------------------|-----------|----------------|---------------------|-----------------------------------|
| OF BC /r         | BSF r16, r/m16        | RM        | Valid          | Valid               | Bit scan forward on <i>r/m16.</i> |
| OF BC /r         | BSF r32, r/m32        | RM        | Valid          | Valid               | Bit scan forward on <i>r/m32.</i> |
| REX.W + OF BC /r | BSF <i>r64, r/m64</i> | RM        | Valid          | N.E.                | Bit scan forward on <i>r/m64.</i> |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

### **Description**

Searches the source operand (second operand) for the least significant set bit (1 bit). If a least significant 1 bit is found, its bit index is stored in the destination operand (first operand). The source operand can be a register or a memory location; the destination operand is a register. The bit index is an unsigned offset from bit 0 of the source operand. If the content of the source operand is 0, the content of the destination operand is undefined.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

### Operation

```
\begin{split} \text{IF SRC} &= 0 \\ &\quad \text{THEN} \\ &\quad \text{ZF} \leftarrow 1; \\ &\quad \text{DEST is undefined;} \\ &\quad \text{ELSE} \\ &\quad \text{ZF} \leftarrow 0; \\ &\quad \text{temp} \leftarrow 0; \\ &\quad \text{WHILE Bit(SRC, temp)} = 0 \\ &\quad \text{DO} \\ &\quad \text{temp} \leftarrow \text{temp} + 1; \\ &\quad \text{OD;} \\ &\quad \text{DEST} \leftarrow \text{temp;} \\ &\quad \text{FI;} \end{split}
```

#### Flags Affected

The ZF flag is set to 1 if all the source operand is 0; otherwise, the ZF flag is cleared. The CF, OF, SF, AF, and PF, flags are undefined.

### **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If the LOCK prefix is used.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

### BSR—Bit Scan Reverse

| Opcode           | Instruction           | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                        |
|------------------|-----------------------|-----------|----------------|---------------------|------------------------------------|
| OF BD /r         | BSR r16, r/m16        | RM        | Valid          | Valid               | Bit scan reverse on <i>r/m16</i> . |
| OF BD /r         | BSR <i>r32, r/m32</i> | RM        | Valid          | Valid               | Bit scan reverse on <i>r/m32</i> . |
| REX.W + OF BD /r | BSR <i>r64, r/m64</i> | RM        | Valid          | N.E.                | Bit scan reverse on r/m64.         |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

### Description

Searches the source operand (second operand) for the most significant set bit (1 bit). If a most significant 1 bit is found, its bit index is stored in the destination operand (first operand). The source operand can be a register or a memory location; the destination operand is a register. The bit index is an unsigned offset from bit 0 of the source operand. If the content source operand is 0, the content of the destination operand is undefined.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

### Operation

```
\begin{split} \text{IF SRC} &= 0 \\ &\quad \text{THEN} \\ &\quad \text{ZF} \leftarrow 1; \\ &\quad \text{DEST is undefined;} \\ &\quad \text{ELSE} \\ &\quad \text{ZF} \leftarrow 0; \\ &\quad \text{temp} \leftarrow \text{OperandSize} - 1; \\ &\quad \text{WHILE Bit(SRC, temp)} = 0 \\ &\quad \text{DO} \\ &\quad \text{temp} \leftarrow \text{temp} - 1; \\ &\quad \text{OD;} \\ &\quad \text{DEST} \leftarrow \text{temp;} \\ &\quad \text{FI;} \end{split}
```

#### Flags Affected

The ZF flag is set to 1 if all the source operand is 0; otherwise, the ZF flag is cleared. The CF, OF, SF, AF, and PF, flags are undefined.

### **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If the LOCK prefix is used.

### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

## **BSWAP—Byte Swap**

| Opcode           | Instruction | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                   |
|------------------|-------------|-----------|----------------|---------------------|-----------------------------------------------|
| OF C8+rd         | BSWAP r32   | 0         | Valid*         | Valid               | Reverses the byte order of a 32-bit register. |
| REX.W + OF C8+rd | BSWAP r64   | 0         | Valid          | N.E.                | Reverses the byte order of a 64-bit register. |

#### NOTES:

## **Instruction Operand Encoding**

| Op/En | Operand 1          | Operand 2 | Operand 3 | Operand 4 |
|-------|--------------------|-----------|-----------|-----------|
| 0     | opcode + rd (r, w) | NA        | NA        | NA        |

### **Description**

Reverses the byte order of a 32-bit or 64-bit (destination) register. This instruction is provided for converting littleendian values to big-endian format and vice versa. To swap bytes in a word value (16-bit register), use the XCHG instruction. When the BSWAP instruction references a 16-bit register, the result is undefined.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

### IA-32 Architecture Legacy Compatibility

The BSWAP instruction is not supported on IA-32 processors earlier than the Intel486<sup>™</sup> processor family. For compatibility with this instruction, software should include functionally equivalent code for execution on Intel processors earlier than the Intel486 processor family.

### Operation

```
TEMP \leftarrow DEST
IF 64-bit mode AND OperandSize = 64
    THEN
         DEST[7:0] \leftarrow TEMP[63:56];
         DEST[15:8] ← TEMP[55:48]:
         DEST[23:16] \leftarrow TEMP[47:40];
         DEST[31:24] \leftarrow TEMP[39:32]:
         DEST[39:32] \leftarrow TEMP[31:24];
         DEST[47:40] \leftarrow TEMP[23:16];
         DEST[55:48] \leftarrow TEMP[15:8];
         DEST[63:56] \leftarrow TEMP[7:0];
   ELSE
         DEST[7:0] \leftarrow TEMP[31:24];
         DEST[15:8] \leftarrow TEMP[23:16];
         DEST[23:16] \leftarrow TEMP[15:8];
         DEST[31:24] \leftarrow TEMP[7:0];
FI;
```

### Flags Affected

None.

#### **Exceptions (All Operating Modes)**

<sup>\*</sup> See IA-32 Architecture Compatibility section below.

### **BT**—Bit Test

| Opcode              | Instruction           | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                    |
|---------------------|-----------------------|-----------|----------------|---------------------|--------------------------------|
| 0F A3 /r            | BT <i>r/m16, r16</i>  | MR        | Valid          | Valid               | Store selected bit in CF flag. |
| 0F A3 /r            | BT <i>r/m32, r32</i>  | MR        | Valid          | Valid               | Store selected bit in CF flag. |
| REX.W + 0F A3 /r    | BT <i>r/m64, r64</i>  | MR        | Valid          | N.E.                | Store selected bit in CF flag. |
| OF BA /4 ib         | BT <i>r/m16, imm8</i> | MI        | Valid          | Valid               | Store selected bit in CF flag. |
| OF BA /4 ib         | BT <i>r/m32, imm8</i> | MI        | Valid          | Valid               | Store selected bit in CF flag. |
| REX.W + 0F BA /4 ib | BT <i>r/m64, imm8</i> | MI        | Valid          | N.E.                | Store selected bit in CF flag. |
|                     |                       |           |                |                     |                                |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| MR    | ModRM:r/m (r) | ModRM:reg (r) | NA        | NA        |
| MI    | ModRM:r/m (r) | imm8          | NA        | NA        |

## **Description**

Selects the bit in a bit string (specified with the first operand, called the bit base) at the bit-position designated by the bit offset (specified by the second operand) and stores the value of the bit in the CF flag. The bit base operand can be a register or a memory location; the bit offset operand can be a register or an immediate value:

- If the bit base operand specifies a register, the instruction takes the modulo 16, 32, or 64 of the bit offset operand (modulo size depends on the mode and register size; 64-bit operands are available only in 64-bit mode).
- If the bit base operand specifies a memory location, the operand represents the address of the byte in memory that contains the bit base (bit 0 of the specified byte) of the bit string. The range of the bit position that can be referenced by the offset operand depends on the operand size.

See also: Bit(BitBase, BitOffset) on page 3-10.

Some assemblers support immediate bit offsets larger than 31 by using the immediate bit offset field in combination with the displacement field of the memory operand. In this case, the low-order 3 or 5 bits (3 for 16-bit operands, 5 for 32-bit operands) of the immediate bit offset are stored in the immediate bit offset field, and the high-order bits are shifted and combined with the byte displacement in the addressing mode by the assembler. The processor will ignore the high order bits if they are not zero.

When accessing a bit in memory, the processor may access 4 bytes starting from the memory address for a 32-bit operand size, using by the following relationship:

Effective Address + (4 \* (BitOffset DIV 32))

Or, it may access 2 bytes starting from the memory address for a 16-bit operand, using this relationship:

Effective Address + (2 \* (BitOffset DIV 16))

It may do so even when only a single byte needs to be accessed to reach the given bit. When using this bit addressing mechanism, software should avoid referencing areas of memory close to address space holes. In particular, it should avoid references to memory-mapped I/O registers. Instead, software should use the MOV instructions to load from or store to these addresses, and use the register form of these instructions to manipulate the data.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bit operands. See the summary chart at the beginning of this section for encoding data and limits.

### Operation

CF ← Bit(BitBase, BitOffset);

### Flags Affected

The CF flag contains the value of the selected bit. The ZF flag is unaffected. The OF, SF, AF, and PF flags are undefined.

#### **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

#### Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

**#UD** If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## 64-Bit Mode Exceptions

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

## **BTC**—Bit Test and Complement

| Opcode              | Instruction     | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                   |
|---------------------|-----------------|-----------|----------------|---------------------|-----------------------------------------------|
| OF BB /r            | BTC r/m16, r16  | MR        | Valid          | Valid               | Store selected bit in CF flag and complement. |
| OF BB /r            | BTC r/m32, r32  | MR        | Valid          | Valid               | Store selected bit in CF flag and complement. |
| REX.W + OF BB /r    | BTC r/m64, r64  | MR        | Valid          | N.E.                | Store selected bit in CF flag and complement. |
| 0F BA /7 ib         | BTC r/m16, imm8 | MI        | Valid          | Valid               | Store selected bit in CF flag and complement. |
| 0F BA /7 ib         | BTC r/m32, imm8 | MI        | Valid          | Valid               | Store selected bit in CF flag and complement. |
| REX.W + 0F BA /7 ib | BTC r/m64, imm8 | MI        | Valid          | N.E.                | Store selected bit in CF flag and complement. |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| MR    | ModRM:r/m (r, w) | ModRM:reg (r) | NA        | NA        |
| MI    | ModRM:r/m (r, w) | imm8          | NA        | NA        |

## **Description**

Selects the bit in a bit string (specified with the first operand, called the bit base) at the bit-position designated by the bit offset operand (second operand), stores the value of the bit in the CF flag, and complements the selected bit in the bit string. The bit base operand can be a register or a memory location; the bit offset operand can be a register or an immediate value:

- If the bit base operand specifies a register, the instruction takes the modulo 16, 32, or 64 of the bit offset operand (modulo size depends on the mode and register size; 64-bit operands are available only in 64-bit mode). This allows any bit position to be selected.
- If the bit base operand specifies a memory location, the operand represents the address of the byte in memory that contains the bit base (bit 0 of the specified byte) of the bit string. The range of the bit position that can be referenced by the offset operand depends on the operand size.

See also: Bit(BitBase, BitOffset) on page 3-10.

Some assemblers support immediate bit offsets larger than 31 by using the immediate bit offset field in combination with the displacement field of the memory operand. See "BT—Bit Test" in this chapter for more information on this addressing mechanism.

This instruction can be used with a LOCK prefix to allow the instruction to be executed atomically.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

#### Operation

CF ← Bit(BitBase, BitOffset);
Bit(BitBase, BitOffset) ← NOT Bit(BitBase, BitOffset);

#### Flags Affected

The CF flag contains the value of the selected bit before it is complemented. The ZF flag is unaffected. The OF, SF, AF, and PF flags are undefined.

#### **Protected Mode Exceptions**

#GP(0) If the destination operand points to a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

### Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used but the destination is not a memory operand.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### 64-Bit Mode Exceptions

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

### BTR—Bit Test and Reset

| Opcode              | Instruction     | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                              |
|---------------------|-----------------|-----------|----------------|---------------------|------------------------------------------|
| 0F B3 /r            | BTR r/m16, r16  | MR        | Valid          | Valid               | Store selected bit in CF flag and clear. |
| 0F B3 /r            | BTR r/m32, r32  | MR        | Valid          | Valid               | Store selected bit in CF flag and clear. |
| REX.W + OF B3 /r    | BTR r/m64, r64  | MR        | Valid          | N.E.                | Store selected bit in CF flag and clear. |
| 0F BA /6 ib         | BTR r/m16, imm8 | MI        | Valid          | Valid               | Store selected bit in CF flag and clear. |
| OF BA /6 ib         | BTR r/m32, imm8 | MI        | Valid          | Valid               | Store selected bit in CF flag and clear. |
| REX.W + 0F BA /6 ib | BTR r/m64, imm8 | MI        | Valid          | N.E.                | Store selected bit in CF flag and clear. |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| MR    | ModRM:r/m (r, w) | ModRM:reg (r) | NA        | NA        |
| MI    | ModRM:r/m (r, w) | imm8          | NA        | NA        |

## **Description**

Selects the bit in a bit string (specified with the first operand, called the bit base) at the bit-position designated by the bit offset operand (second operand), stores the value of the bit in the CF flag, and clears the selected bit in the bit string to 0. The bit base operand can be a register or a memory location; the bit offset operand can be a register or an immediate value:

- If the bit base operand specifies a register, the instruction takes the modulo 16, 32, or 64 of the bit offset operand (modulo size depends on the mode and register size; 64-bit operands are available only in 64-bit mode). This allows any bit position to be selected.
- If the bit base operand specifies a memory location, the operand represents the address of the byte in memory that contains the bit base (bit 0 of the specified byte) of the bit string. The range of the bit position that can be referenced by the offset operand depends on the operand size.

See also: Bit(BitBase, BitOffset) on page 3-10.

Some assemblers support immediate bit offsets larger than 31 by using the immediate bit offset field in combination with the displacement field of the memory operand. See "BT—Bit Test" in this chapter for more information on this addressing mechanism.

This instruction can be used with a LOCK prefix to allow the instruction to be executed atomically.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

#### Operation

 $CF \leftarrow Bit(BitBase, BitOffset);$  $Bit(BitBase, BitOffset) \leftarrow 0;$ 

#### Flags Affected

The CF flag contains the value of the selected bit before it is cleared. The ZF flag is unaffected. The OF, SF, AF, and PF flags are undefined.

#### **Protected Mode Exceptions**

#GP(0) If the destination operand points to a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

### Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used but the destination is not a memory operand.

### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### 64-Bit Mode Exceptions

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

### BTS—Bit Test and Set

| Opcode                     | Instruction     | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                            |
|----------------------------|-----------------|-----------|----------------|---------------------|----------------------------------------|
| OF AB /r                   | BTS r/m16, r16  | MR        | Valid          | Valid               | Store selected bit in CF flag and set. |
| OF AB /r                   | BTS r/m32, r32  | MR        | Valid          | Valid               | Store selected bit in CF flag and set. |
| REX.W + OF AB /r           | BTS r/m64, r64  | MR        | Valid          | N.E.                | Store selected bit in CF flag and set. |
| OF BA /5 ib                | BTS r/m16, imm8 | MI        | Valid          | Valid               | Store selected bit in CF flag and set. |
| 0F BA /5 <i>ib</i>         | BTS r/m32, imm8 | MI        | Valid          | Valid               | Store selected bit in CF flag and set. |
| REX.W + 0F BA /5 <i>ib</i> | BTS r/m64, imm8 | MI        | Valid          | N.E.                | Store selected bit in CF flag and set. |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| MR    | ModRM:r/m (r, w) | ModRM:reg (r) | NA        | NA        |
| MI    | ModRM:r/m (r, w) | imm8          | NA        | NA        |

## **Description**

Selects the bit in a bit string (specified with the first operand, called the bit base) at the bit-position designated by the bit offset operand (second operand), stores the value of the bit in the CF flag, and sets the selected bit in the bit string to 1. The bit base operand can be a register or a memory location; the bit offset operand can be a register or an immediate value:

- If the bit base operand specifies a register, the instruction takes the modulo 16, 32, or 64 of the bit offset operand (modulo size depends on the mode and register size; 64-bit operands are available only in 64-bit mode). This allows any bit position to be selected.
- If the bit base operand specifies a memory location, the operand represents the address of the byte in memory that contains the bit base (bit 0 of the specified byte) of the bit string. The range of the bit position that can be referenced by the offset operand depends on the operand size.

See also: Bit(BitBase, BitOffset) on page 3-10.

Some assemblers support immediate bit offsets larger than 31 by using the immediate bit offset field in combination with the displacement field of the memory operand. See "BT—Bit Test" in this chapter for more information on this addressing mechanism.

This instruction can be used with a LOCK prefix to allow the instruction to be executed atomically.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

#### Operation

 $CF \leftarrow Bit(BitBase, BitOffset);$  $Bit(BitBase, BitOffset) \leftarrow 1;$ 

#### Flags Affected

The CF flag contains the value of the selected bit before it is set. The ZF flag is unaffected. The OF, SF, AF, and PF flags are undefined.

#### **Protected Mode Exceptions**

#GP(0) If the destination operand points to a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

#### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used but the destination is not a memory operand.

#### Virtual-8086 Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

## BZHI — Zero High Bits Starting with Specified Bit Position

| Opcode/Instruction                                               | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                  |
|------------------------------------------------------------------|-----------|-----------------------|--------------------------|------------------------------------------------------------------------------|
| VEX.NDS <sup>1</sup> .LZ.0F38.W0 F5 /r<br>BZHI r32a, r/m32, r32b | RMV       | V/V                   | BMI2                     | Zero bits in r/m32 starting with the position in r32b, write result to r32a. |
| VEX.NDS <sup>1</sup> .LZ.0F38.W1 F5 /r<br>BZHI r64a, r/m64, r64b | RMV       | V/N.E.                | BMI2                     | Zero bits in r/m64 starting with the position in r64b, write result to r64a. |

#### **NOTES:**

ModRM:r/m is used to encode the first source operand (second operand) and VEX.vvvv encodes the second source operand (third operand).

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3    | Operand 4 | 1 |
|-------|---------------|---------------|--------------|-----------|---|
| RMV   | ModRM:reg (w) | ModRM:r/m (r) | VEX.νννν (r) | NA        |   |

## **Description**

BZHI copies the bits of the first source operand (the second operand) into the destination operand (the first operand) and clears the higher bits in the destination according to the INDEX value specified by the second source operand (the third operand). The INDEX is specified by bits 7:0 of the second source operand. The INDEX value is saturated at the value of OperandSize -1. CF is set, if the number contained in the 8 low bits of the third operand is greater than OperandSize -1.

This instruction is not supported in real mode and virtual-8086 mode. The operand size is always 32 bits if not in 64-bit mode. In 64-bit mode operand size 64 requires VEX.W1. VEX.W1 is ignored in non-64-bit modes. An attempt to execute this instruction with VEX.L not equal to 0 will cause #UD.

#### Operation

```
\begin{split} N \leftarrow SRC2[7:0] \\ DEST \leftarrow SRC1 \\ IF (N < OperandSize) \\ DEST[OperandSize-1:N] \leftarrow 0 \\ FI \\ IF (N > OperandSize - 1) \\ CF \leftarrow 1 \\ ELSE \\ CF \leftarrow 0 \\ FI \end{split}
```

#### Flags Affected

ZF, CF and SF flags are updated based on the result. OF flag is cleared. AF and PF flags are undefined.

## Intel C/C++ Compiler Intrinsic Equivalent

```
BZHI: unsigned __int32 _bzhi_u32(unsigned __int32 src, unsigned __int32 index);
BZHI: unsigned __int64 _bzhi_u64(unsigned __int64 src, unsigned __int32 index);
```

### **SIMD Floating-Point Exceptions**

None

# **Other Exceptions**

See Section 2.5.1, "Exception Conditions for VEX-Encoded GPR Instructions", Table 2-29; additionally #UD If VEX.W = 1.

## **CALL—Call Procedure**

| Opcode        | Instruction        | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                                                        |  |
|---------------|--------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| E8 cw         | CALL rel16         | М         | N.S.           | Valid               | Call near, relative, displacement relative to next instruction.                                                                                                                                    |  |
| E8 <i>cd</i>  | CALL rel32         | М         | Valid          | Valid               | Call near, relative, displacement relative to next instruction. 32-bit displacement sign extended to 64-bits in 64-bit mode.                                                                       |  |
| FF /2         | CALL r/m16         | М         | N.E.           | Valid               | Call near, absolute indirect, address given in r/m16.                                                                                                                                              |  |
| FF /2         | CALL r/m32         | М         | N.E.           | Valid               | Call near, absolute indirect, address given in $r/m32$ .                                                                                                                                           |  |
| FF /2         | CALL r/m64         | М         | Valid          | N.E.                | Call near, absolute indirect, address given in r/m64.                                                                                                                                              |  |
| 9A cd         | CALL ptr16:16      | D         | Invalid        | Valid               | Call far, absolute, address given in operand.                                                                                                                                                      |  |
| 9A <i>cp</i>  | CALL ptr16:32      | D         | Invalid        | Valid               | Call far, absolute, address given in operand.                                                                                                                                                      |  |
| FF /3         | CALL <i>m16:16</i> | М         | Valid          | Valid               | Call far, absolute indirect address given in <i>m16:16.</i>                                                                                                                                        |  |
|               |                    |           |                |                     | In 32-bit mode: if selector points to a gate, then RIP = 32-bit zero extended displacement taken from gate; else RIP = zero extended 16-bit offset from far pointer referenced in the instruction. |  |
| FF /3         | CALL <i>m16:32</i> | М         | Valid          | Valid               | In 64-bit mode: If selector points to a gate,<br>then RIP = 64-bit displacement taken from<br>gate; else RIP = zero extended 32-bit offset<br>from far pointer referenced in the instruction.      |  |
| REX.W + FF /3 | CALL <i>m16:64</i> | М         | Valid          | N.E.                | In 64-bit mode: If selector points to a gate,<br>then RIP = 64-bit displacement taken from<br>gate; else RIP = 64-bit offset from far pointer<br>referenced in the instruction.                    |  |

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| D     | Offset        | NA        | NA        | NA        |
| М     | ModRM:r/m (r) | NA        | NA        | NA        |

## **Description**

Saves procedure linking information on the stack and branches to the called procedure specified using the target operand. The target operand specifies the address of the first instruction in the called procedure. The operand can be an immediate value, a general-purpose register, or a memory location.

This instruction can be used to execute four types of calls:

- Near Call A call to a procedure in the current code segment (the segment currently pointed to by the CS register), sometimes referred to as an intra-segment call.
- Far Call A call to a procedure located in a different segment than the current code segment, sometimes referred to as an inter-segment call.
- Inter-privilege-level far call A far call to a procedure in a segment at a different privilege level than that of the currently executing program or procedure.
- Task switch A call to a procedure located in a different task.

The latter two call types (inter-privilege-level call and task switch) can only be executed in protected mode. See "Calling Procedures Using Call and RET" in Chapter 6 of the <code>Intel® 64</code> and <code>IA-32</code> Architectures Software Developer's Manual, Volume 1, for additional information on near, far, and inter-privilege-level calls. See Chapter 7, "Task Management," in the <code>Intel® 64</code> and <code>IA-32</code> Architectures Software Developer's Manual, Volume 3A, for information on performing task switches with the CALL instruction.

**Near Call.** When executing a near call, the processor pushes the value of the EIP register (which contains the offset of the instruction following the CALL instruction) on the stack (for use later as a return-instruction pointer). The processor then branches to the address in the current code segment specified by the target operand. The target operand specifies either an absolute offset in the code segment (an offset from the base of the code segment) or a relative offset (a signed displacement relative to the current value of the instruction pointer in the EIP register; this value points to the instruction following the CALL instruction). The CS register is not changed on near calls.

For a near call absolute, an absolute offset is specified indirectly in a general-purpose register or a memory location (r/m16, r/m32, or r/m64). The operand-size attribute determines the size of the target operand (16, 32 or 64 bits). When in 64-bit mode, the operand size for near call (and all near branches) is forced to 64-bits. Absolute offsets are loaded directly into the EIP(RIP) register. If the operand size attribute is 16, the upper two bytes of the EIP register are cleared, resulting in a maximum instruction pointer size of 16 bits. When accessing an absolute offset indirectly using the stack pointer [ESP] as the base register, the base value used is the value of the ESP before the instruction executes.

A relative offset (*rel16* or *rel32*) is generally specified as a label in assembly code. But at the machine code level, it is encoded as a signed, 16- or 32-bit immediate value. This value is added to the value in the EIP(RIP) register. In 64-bit mode the relative offset is always a 32-bit immediate value which is sign extended to 64-bits before it is added to the value in the RIP register for the target calculation. As with absolute offsets, the operand-size attribute determines the size of the target operand (16, 32, or 64 bits). In 64-bit mode the target operand will always be 64-bits because the operand size is forced to 64-bits for near branches.

Far Calls in Real-Address or Virtual-8086 Mode. When executing a far call in real- address or virtual-8086 mode, the processor pushes the current value of both the CS and EIP registers on the stack for use as a return-instruction pointer. The processor then performs a "far branch" to the code segment and offset specified with the target operand for the called procedure. The target operand specifies an absolute far address either directly with a pointer (ptr16:16 or ptr16:32) or indirectly with a memory location (m16:16 or m16:32). With the pointer method, the segment and offset of the called procedure is encoded in the instruction using a 4-byte (16-bit operand size) or 6-byte (32-bit operand size) far address immediate. With the indirect method, the target operand specifies a memory location that contains a 4-byte (16-bit operand size) or 6-byte (32-bit operand size) far address. The operand-size attribute determines the size of the offset (16 or 32 bits) in the far address. The far address is loaded directly into the CS and EIP registers. If the operand-size attribute is 16, the upper two bytes of the EIP register are cleared.

**Far Calls in Protected Mode.** When the processor is operating in protected mode, the CALL instruction can be used to perform the following types of far calls:

- Far call to the same privilege level
- Far call to a different privilege level (inter-privilege level call)
- Task switch (far call to another task)

In protected mode, the processor always uses the segment selector part of the far address to access the corresponding descriptor in the GDT or LDT. The descriptor type (code segment, call gate, task gate, or TSS) and access rights determine the type of call operation to be performed.

If the selected descriptor is for a code segment, a far call to a code segment at the same privilege level is performed. (If the selected code segment is at a different privilege level and the code segment is non-conforming, a general-protection exception is generated.) A far call to the same privilege level in protected mode is very similar to one carried out in real-address or virtual-8086 mode. The target operand specifies an absolute far address either directly with a pointer (ptr16:16 or ptr16:32) or indirectly with a memory location (m16:16 or m16:32). The operand- size attribute determines the size of the offset (16 or 32 bits) in the far address. The new code segment selector and its descriptor are loaded into CS register; the offset from the instruction is loaded into the EIP register.

A call gate (described in the next paragraph) can also be used to perform a far call to a code segment at the same privilege level. Using this mechanism provides an extra level of indirection and is the preferred method of making calls between 16-bit and 32-bit code segments.

When executing an inter-privilege-level far call, the code segment for the procedure being called must be accessed through a call gate. The segment selector specified by the target operand identifies the call gate. The target

operand can specify the call gate segment selector either directly with a pointer (ptr16:16 or ptr16:32) or indirectly with a memory location (m16:16 or m16:32). The processor obtains the segment selector for the new code segment and the new instruction pointer (offset) from the call gate descriptor. (The offset from the target operand is ignored when a call gate is used.)

On inter-privilege-level calls, the processor switches to the stack for the privilege level of the called procedure. The segment selector for the new stack segment is specified in the TSS for the currently running task. The branch to the new code segment occurs after the stack switch. (Note that when using a call gate to perform a far call to a segment at the same privilege level, no stack switch occurs.) On the new stack, the processor pushes the segment selector and stack pointer for the calling procedure's stack, an optional set of parameters from the calling procedures stack, and the segment selector and instruction pointer for the calling procedure's code segment. (A value in the call gate descriptor determines how many parameters to copy to the new stack.) Finally, the processor branches to the address of the procedure being called within the new code segment.

Executing a task switch with the CALL instruction is similar to executing a call through a call gate. The target operand specifies the segment selector of the task gate for the new task activated by the switch (the offset in the target operand is ignored). The task gate in turn points to the TSS for the new task, which contains the segment selectors for the task's code and stack segments. Note that the TSS also contains the EIP value for the next instruction that was to be executed before the calling task was suspended. This instruction pointer value is loaded into the EIP register to re-start the calling task.

The CALL instruction can also specify the segment selector of the TSS directly, which eliminates the indirection of the task gate. See Chapter 7, "Task Management," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A, for information on the mechanics of a task switch.

When you execute at task switch with a CALL instruction, the nested task flag (NT) is set in the EFLAGS register and the new TSS's previous task link field is loaded with the old task's TSS selector. Code is expected to suspend this nested task by executing an IRET instruction which, because the NT flag is set, automatically uses the previous task link to return to the calling task. (See "Task Linking" in Chapter 7 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A, for information on nested tasks.) Switching tasks with the CALL instruction differs in this regard from JMP instruction. JMP does not set the NT flag and therefore does not expect an IRET instruction to suspend the task.

**Mixing 16-Bit and 32-Bit Calls.** When making far calls between 16-bit and 32-bit code segments, use a call gate. If the far call is from a 32-bit code segment to a 16-bit code segment, the call should be made from the first 64 KBytes of the 32-bit code segment. This is because the operand-size attribute of the instruction is set to 16, so only a 16-bit return address offset can be saved. Also, the call should be made using a 16-bit call gate so that 16-bit values can be pushed on the stack. See Chapter 21, "Mixing 16-Bit and 32-Bit Code," in the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B*, for more information.

**Far Calls in Compatibility Mode.** When the processor is operating in compatibility mode, the CALL instruction can be used to perform the following types of far calls:

- Far call to the same privilege level, remaining in compatibility mode
- Far call to the same privilege level, transitioning to 64-bit mode
- Far call to a different privilege level (inter-privilege level call), transitioning to 64-bit mode

Note that a CALL instruction can not be used to cause a task switch in compatibility mode since task switches are not supported in IA-32e mode.

In compatibility mode, the processor always uses the segment selector part of the far address to access the corresponding descriptor in the GDT or LDT. The descriptor type (code segment, call gate) and access rights determine the type of call operation to be performed.

If the selected descriptor is for a code segment, a far call to a code segment at the same privilege level is performed. (If the selected code segment is at a different privilege level and the code segment is non-conforming, a general-protection exception is generated.) A far call to the same privilege level in compatibility mode is very similar to one carried out in protected mode. The target operand specifies an absolute far address either directly with a pointer (ptr16:16 or ptr16:32) or indirectly with a memory location (m16:16 or m16:32). The operand-size attribute determines the size of the offset (16 or 32 bits) in the far address. The new code segment selector and its descriptor are loaded into CS register and the offset from the instruction is loaded into the EIP register. The difference is that 64-bit mode may be entered. This specified by the L bit in the new code segment descriptor.

Note that a 64-bit call gate (described in the next paragraph) can also be used to perform a far call to a code segment at the same privilege level. However, using this mechanism requires that the target code segment descriptor have the L bit set, causing an entry to 64-bit mode.

When executing an inter-privilege-level far call, the code segment for the procedure being called must be accessed through a 64-bit call gate. The segment selector specified by the target operand identifies the call gate. The target operand can specify the call gate segment selector either directly with a pointer (ptr16:16 or ptr16:32) or indirectly with a memory location (m16:16 or m16:32). The processor obtains the segment selector for the new code segment and the new instruction pointer (offset) from the 16-byte call gate descriptor. (The offset from the target operand is ignored when a call gate is used.)

On inter-privilege-level calls, the processor switches to the stack for the privilege level of the called procedure. The segment selector for the new stack segment is set to NULL. The new stack pointer is specified in the TSS for the currently running task. The branch to the new code segment occurs after the stack switch. (Note that when using a call gate to perform a far call to a segment at the same privilege level, an implicit stack switch occurs as a result of entering 64-bit mode. The SS selector is unchanged, but stack segment accesses use a segment base of 0x0, the limit is ignored, and the default stack size is 64-bits. The full value of RSP is used for the offset, of which the upper 32-bits are undefined.) On the new stack, the processor pushes the segment selector and stack pointer for the calling procedure's stack and the segment selector and instruction pointer for the calling procedure's code segment. (Parameter copy is not supported in IA-32e mode.) Finally, the processor branches to the address of the procedure being called within the new code segment.

**Near/(Far) Calls in 64-bit Mode.** When the processor is operating in 64-bit mode, the CALL instruction can be used to perform the following types of far calls:

- Far call to the same privilege level, transitioning to compatibility mode
- Far call to the same privilege level, remaining in 64-bit mode
- Far call to a different privilege level (inter-privilege level call), remaining in 64-bit mode

Note that in this mode the CALL instruction can not be used to cause a task switch in 64-bit mode since task switches are not supported in IA-32e mode.

In 64-bit mode, the processor always uses the segment selector part of the far address to access the corresponding descriptor in the GDT or LDT. The descriptor type (code segment, call gate) and access rights determine the type of call operation to be performed.

If the selected descriptor is for a code segment, a far call to a code segment at the same privilege level is performed. (If the selected code segment is at a different privilege level and the code segment is non-conforming, a general-protection exception is generated.) A far call to the same privilege level in 64-bit mode is very similar to one carried out in compatibility mode. The target operand specifies an absolute far address indirectly with a memory location (m16:16, m16:32 or m16:64). The form of CALL with a direct specification of absolute far address is not defined in 64-bit mode. The operand-size attribute determines the size of the offset (16, 32, or 64 bits) in the far address. The new code segment selector and its descriptor are loaded into the CS register; the offset from the instruction is loaded into the EIP register. The new code segment may specify entry either into compatibility or 64-bit mode, based on the L bit value.

A 64-bit call gate (described in the next paragraph) can also be used to perform a far call to a code segment at the same privilege level. However, using this mechanism requires that the target code segment descriptor have the L bit set.

When executing an inter-privilege-level far call, the code segment for the procedure being called must be accessed through a 64-bit call gate. The segment selector specified by the target operand identifies the call gate. The target operand can only specify the call gate segment selector indirectly with a memory location (m16:16, m16:32 or m16:64). The processor obtains the segment selector for the new code segment and the new instruction pointer (offset) from the 16-byte call gate descriptor. (The offset from the target operand is ignored when a call gate is used.)

On inter-privilege-level calls, the processor switches to the stack for the privilege level of the called procedure. The segment selector for the new stack segment is set to NULL. The new stack pointer is specified in the TSS for the currently running task. The branch to the new code segment occurs after the stack switch.

Note that when using a call gate to perform a far call to a segment at the same privilege level, an implicit stack switch occurs as a result of entering 64-bit mode. The SS selector is unchanged, but stack segment accesses use a segment base of 0x0, the limit is ignored, and the default stack size is 64-bits. (The full value of RSP is used for the

offset.) On the new stack, the processor pushes the segment selector and stack pointer for the calling procedure's stack and the segment selector and instruction pointer for the calling procedure's code segment. (Parameter copy is not supported in IA-32e mode.) Finally, the processor branches to the address of the procedure being called within the new code segment.

#### Operation

```
IF near call
   THEN IF near relative call
        THEN
             IF OperandSize = 64
                  THEN
                       tempDEST ← SignExtend(DEST); (* DEST is rel32 *)
                       tempRIP \leftarrow RIP + tempDEST;
                       IF stack not large enough for a 8-byte return address
                            THEN #SS(0); FI;
                       Push(RIP);
                       RIP \leftarrow tempRIP;
             FI:
             IF OperandSize = 32
                  THEN
                       tempEIP ← EIP + DEST; (* DEST is rel32 *)
                       IF tempEIP is not within code segment limit THEN #GP(0); FI;
                       IF stack not large enough for a 4-byte return address
                            THEN #SS(0); FI;
                       Push(EIP);
                       EIP \leftarrow tempEIP;
             FI;
             IF OperandSize = 16
                  THEN
                       tempEIP ← (EIP + DEST) AND 0000FFFFH; (* DEST is rel16 *)
                       IF tempEIP is not within code segment limit THEN #GP(0); FI;
                       IF stack not large enough for a 2-byte return address
                            THEN #SS(0); FI;
                       Push(IP):
                       EIP \leftarrow tempEIP;
             FI:
        ELSE (* Near absolute call *)
             IF OperandSize = 64
                  THEN
                       tempRIP ← DEST; (* DEST is r/m64 *)
                       IF stack not large enough for a 8-byte return address
                            THEN #SS(0); FI;
                       Push(RIP);
                       RIP \leftarrow tempRIP;
             FI:
             IF OperandSize = 32
                  THEN
                       tempEIP \leftarrow DEST; (* DEST is r/m32*)
                       IF tempEIP is not within code segment limit THEN #GP(0); FI;
                       IF stack not large enough for a 4-byte return address
                            THEN #SS(0); FI;
                       Push(EIP);
                       EIP \leftarrow tempEIP;
```

```
FI;
             IF OperandSize = 16
                 THEN
                      tempEIP ← DEST AND 0000FFFFH; (* DEST is r/m16 *)
                      IF tempEIP is not within code segment limit THEN #GP(0); FI;
                      IF stack not large enough for a 2-byte return address
                           THEN #SS(0); FI;
                      Push(IP);
                      EIP \leftarrow tempEIP;
             FI;
   FI;rel/abs
FI; near
IF far call and (PE = 0 or (PE = 1 and VM = 1)) (* Real-address or virtual-8086 mode *)
   THEN
        IF OperandSize = 32
             THEN
                 IF stack not large enough for a 6-byte return address
                      THEN #SS(0); FI;
                 IF DEST[31:16] is not zero THEN #GP(0); FI;
                 Push(CS); (* Padded with 16 high-order bits *)
                 Push(EIP);
                 CS \leftarrow DEST[47:32]; (* DEST is ptr16:32 or [m16:32] *)
                 EIP \leftarrow DEST[31:0]; (* DEST is ptr16:32 or [m16:32] *)
             ELSE (* OperandSize = 16 *)
                 IF stack not large enough for a 4-byte return address
                      THEN #SS(0); FI;
                 Push(CS);
                 Push(IP);
                 CS \leftarrow DEST[31:16]; (* DEST is ptr16:16 or [m16:16] *)
                 EIP \leftarrow DEST[15:0]; (* DEST is ptr16:16 or [m16:16]; clear upper 16 bits *)
        FI;
FI;
IF far call and (PE = 1 and VM = 0) (* Protected mode or IA-32e Mode, not virtual-8086 mode*)
   THEN
        IF segment selector in target operand NULL
             THEN #GP(0); FI;
        IF segment selector index not within descriptor table limits
             THEN #GP(new code segment selector); FI;
        Read type and access rights of selected segment descriptor;
        IF IA32 EFER.LMA = 0
             THEN
                 IF segment type is not a conforming or nonconforming code segment, call
                 gate, task gate, or TSS
                      THEN #GP(segment selector); FI;
             ELSE
                 IF segment type is not a conforming or nonconforming code segment or
                 64-bit call gate,
                      THEN #GP(segment selector); FI;
        FI;
        Depending on type and access rights:
             GO TO CONFORMING-CODE-SEGMENT;
             GO TO NONCONFORMING-CODE-SEGMENT;
```

```
GO TO CALL-GATE;
             GO TO TASK-GATE:
             GO TO TASK-STATE-SEGMENT;
FI;
CONFORMING-CODE-SEGMENT:
   IF L bit = 1 and D bit = 1 and IA32 EFER.LMA = 1
        THEN GP(new code segment selector); FI;
   IF DPL > CPL
        THEN #GP(new code segment selector); FI;
   IF segment not present
        THEN #NP(new code segment selector); FI;
   IF stack not large enough for return address
        THEN #SS(0); FI;
   tempEIP \leftarrow DEST(Offset);
   IF OperandSize = 16
        THEN
             tempEIP ← tempEIP AND 0000FFFFH; FI; (* Clear upper 16 bits *)
   IF (EFER.LMA = 0 or target mode = Compatibility mode) and (tempEIP outside new code
   segment limit)
        THEN #GP(0); FI;
   IF tempEIP is non-canonical
        THEN #GP(0); FI;
   IF OperandSize = 32
        THEN
             Push(CS); (* Padded with 16 high-order bits *)
             Push(EIP);
             CS \leftarrow DEST(CodeSegmentSelector);
             (* Segment descriptor information also loaded *)
             CS(RPL) \leftarrow CPL;
             EIP \leftarrow tempEIP;
        ELSE
             IF OperandSize = 16
                  THEN
                      Push(CS);
                      Push(IP);
                      CS \leftarrow DEST(CodeSegmentSelector);
                      (* Segment descriptor information also loaded *)
                      CS(RPL) \leftarrow CPL;
                      EIP \leftarrow tempEIP;
                  ELSE (* OperandSize = 64 *)
                      Push(CS); (* Padded with 48 high-order bits *)
                      Push(RIP);
                      CS \leftarrow DEST(CodeSegmentSelector);
                      (* Segment descriptor information also loaded *)
                      CS(RPL) \leftarrow CPL;
                      RIP \leftarrow tempEIP;
             FI;
   FI;
END;
NONCONFORMING-CODE-SEGMENT:
   IF L-Bit = 1 and D-BIT = 1 and IA32 EFER.LMA = 1
        THEN GP(new code segment selector); FI;
```

```
IF (RPL > CPL) or (DPL \neq CPL)
        THEN #GP(new code segment selector); FI;
   IF segment not present
        THEN #NP(new code segment selector); FI;
   IF stack not large enough for return address
        THEN #SS(0); FI;
   tempEIP \leftarrow DEST(Offset);
   IF OperandSize = 16
        THEN tempEIP ← tempEIP AND 0000FFFFH; FI; (* Clear upper 16 bits *)
   IF (EFER.LMA = 0 or target mode = Compatibility mode) and (tempEIP outside new code
   segment limit)
        THEN #GP(0); FI;
   IF tempEIP is non-canonical
        THEN #GP(0); FI;
   IF OperandSize = 32
        THEN
             Push(CS); (* Padded with 16 high-order bits *)
             Push(EIP);
             CS \leftarrow DEST(CodeSeamentSelector):
             (* Segment descriptor information also loaded *)
             CS(RPL) \leftarrow CPL:
             EIP \leftarrow tempEIP;
        ELSE
             IF OperandSize = 16
                  THEN
                      Push(CS);
                       Push(IP):
                       CS \leftarrow DEST(CodeSegmentSelector);
                       (* Segment descriptor information also loaded *)
                      CS(RPL) \leftarrow CPL:
                      EIP \leftarrow tempEIP;
                  ELSE (* OperandSize = 64 *)
                      Push(CS); (* Padded with 48 high-order bits *)
                       Push(RIP);
                      CS ← DEST(CodeSegmentSelector);
                       (* Segment descriptor information also loaded *)
                      CS(RPL) \leftarrow CPL;
                       RIP \leftarrow tempEIP;
             FI;
   FI;
END:
CALL-GATE:
   IF call gate (DPL < CPL) or (RPL > DPL)
        THEN #GP(call-gate selector); FI;
   IF call gate not present
        THEN #NP(call-gate selector); FI;
   IF call-gate code-segment selector is NULL
        THEN #GP(0); FI;
   IF call-gate code-segment selector index is outside descriptor table limits
        THEN #GP(call-gate code-segment selector); FI;
   Read call-gate code-segment descriptor:
   IF call-gate code-segment descriptor does not indicate a code segment
   or call-gate code-segment descriptor DPL > CPL
```

```
THEN #GP(call-gate code-segment selector); FI;
   IF IA32 EFER.LMA = 1 AND (call-gate code-segment descriptor is
   not a 64-bit code segment or call-gate code-segment descriptor has both L-bit and D-bit set)
        THEN #GP(call-gate code-segment selector); FI;
   IF call-gate code segment not present
        THEN #NP(call-gate code-segment selector); FI;
   IF call-gate code segment is non-conforming and DPL < CPL
        THEN go to MORE-PRIVILEGE:
        ELSE go to SAME-PRIVILEGE;
   FI:
END;
MORE-PRIVILEGE:
   IF current TSS is 32-bit
        THEN
             TSSstackAddress \leftarrow (new code-segment DPL * 8) + 4;
             IF (TSSstackAddress + 5) > current TSS limit
                 THEN #TS(current TSS selector); FI;
             NewSS \leftarrow 2 bytes loaded from (TSS base + TSSstackAddress + 4):
             NewESP \leftarrow 4 bytes loaded from (TSS base + TSSstackAddress);
        ELSE
             IF current TSS is 16-bit
                 THEN
                      TSSstackAddress \leftarrow (new code-segment DPL * 4) + 2
                      IF (TSSstackAddress + 3) > current TSS limit
                           THEN #TS(current TSS selector); FI;
                      NewSS \leftarrow 2 bytes loaded from (TSS base + TSSstackAddress + 2);
                      NewESP \leftarrow 2 bytes loaded from (TSS base + TSSstackAddress);
                 ELSE (* current TSS is 64-bit *)
                      TSSstackAddress \leftarrow (new code-segment DPL * 8) + 4:
                      IF (TSSstackAddress + 7) > current TSS limit
                           THEN #TS(current TSS selector); FI:
                      NewSS ← new code-segment DPL; (* NULL selector with RPL = new CPL *)
                      NewRSP \leftarrow 8 bytes loaded from (current TSS base + TSSstackAddress);
            FI;
   FI:
   IF IA32_EFER.LMA = 0 and NewSS is NULL
        THEN #TS(NewSS); FI;
   Read new code-segment descriptor and new stack-segment descriptor;
   IF IA32_EFER.LMA = 0 and (NewSS RPL ≠ new code-segment DPL
   or new stack-seament DPL ≠ new code-seament DPL or new stack seament is not a
   writable data segment)
        THEN #TS(NewSS); FI
   IF IA32 EFER.LMA = 0 and new stack segment not present
        THEN #SS(NewSS); FI;
   IF CallGateSize = 32
        THEN
             IF new stack does not have room for parameters plus 16 bytes
                 THEN #SS(NewSS); FI;
             IF CallGate(InstructionPointer) not within new code-segment limit
                 THEN #GP(0); FI;
             SS ← newSS; (* Segment descriptor information also loaded *)
             ESP \leftarrow newESP;
             CS:EIP \leftarrow CallGate(CS:InstructionPointer);
```

```
(* Segment descriptor information also loaded *)
             Push(oldSS:oldESP); (* From calling procedure *)
             temp ← parameter count from call gate, masked to 5 bits;
             Push(parameters from calling procedure's stack, temp)
             Push(oldCS:oldEIP); (* Return address to calling procedure *)
        ELSE
             IF CallGateSize = 16
                  THEN
                       IF new stack does not have room for parameters plus 8 bytes
                            THEN #SS(NewSS); FI;
                       IF (CallGate(InstructionPointer) AND FFFFH) not in new code-segment limit
                            THEN #GP(0); FI;
                       SS ← newSS; (* Segment descriptor information also loaded *)
                       ESP \leftarrow newESP;
                       CS:IP \leftarrow CallGate(CS:InstructionPointer);
                       (* Segment descriptor information also loaded *)
                       Push(oldSS:oldESP); (* From calling procedure *)
                       temp \leftarrow parameter count from call gate, masked to 5 bits;
                       Push(parameters from calling procedure's stack, temp)
                       Push(oldCS:oldEIP); (* Return address to calling procedure *)
                  ELSE (* CallGateSize = 64 *)
                       IF pushing 32 bytes on the stack would use a non-canonical address
                            THEN #SS(NewSS); FI;
                       IF (CallGate(InstructionPointer) is non-canonical)
                           THEN #GP(0); FI;
                       SS ← NewSS; (* NewSS is NULL)
                       RSP \leftarrow NewESP;
                       CS:IP \leftarrow CallGate(CS:InstructionPointer);
                       (* Segment descriptor information also loaded *)
                       Push(oldSS:oldESP); (* From calling procedure *)
                       Push(oldCS:oldEIP); (* Return address to calling procedure *)
             FI;
   FI;
   CPL \leftarrow CodeSegment(DPL)
   CS(RPL) \leftarrow CPL
END;
SAME-PRIVILEGE:
   IF CallGateSize = 32
        THEN
             IF stack does not have room for 8 bytes
                  THEN #SS(0); FI;
             IF CallGate(InstructionPointer) not within code segment limit
                  THEN #GP(0); FI;
             CS:EIP ← CallGate(CS:EIP) (* Segment descriptor information also loaded *)
             Push(oldCS:oldEIP); (* Return address to calling procedure *)
        ELSE
             If CallGateSize = 16
                  THEN
                       IF stack does not have room for 4 bytes
                           THEN #SS(0); FI;
                       IF CallGate(InstructionPointer) not within code segment limit
                            THEN #GP(0); FI;
                       CS:IP \leftarrow CallGate(CS:instruction pointer);
```

```
(* Segment descriptor information also loaded *)
                       Push(oldCS:oldIP); (* Return address to calling procedure *)
                  ELSE (* CallGateSize = 64)
                      IF pushing 16 bytes on the stack touches non-canonical addresses
                           THEN #SS(0); FI;
                      IF RIP non-canonical
                           THEN #GP(0); FI;
                      CS:IP \leftarrow CallGate(CS:instruction pointer);
                      (* Segment descriptor information also loaded *)
                      Push(oldCS:oldIP); (* Return address to calling procedure *)
             FI;
   FI;
   CS(RPL) \leftarrow CPL
END;
TASK-GATE:
   IF task gate DPL < CPL or RPL
        THEN #GP(task gate selector); FI;
   IF task gate not present
        THEN #NP(task gate selector); FI;
   Read the TSS segment selector in the task-gate descriptor;
   IF TSS segment selector local/global bit is set to local
   or index not within GDT limits
        THEN #GP(TSS selector); FI;
   Access TSS descriptor in GDT;
   IF TSS descriptor specifies that the TSS is busy (low-order 5 bits set to 00001)
        THEN #GP(TSS selector); FI;
   IF TSS not present
        THEN #NP(TSS selector); FI;
   SWITCH-TASKS (with nesting) to TSS;
   IF EIP not within code segment limit
        THEN #GP(0); FI;
END;
TASK-STATE-SEGMENT:
   IF TSS DPL < CPL or RPL
   or TSS descriptor indicates TSS not available
        THEN #GP(TSS selector); FI;
   IF TSS is not present
        THEN #NP(TSS selector); FI;
   SWITCH-TASKS (with nesting) to TSS;
   IF EIP not within code segment limit
        THEN #GP(0); FI;
END;
```

#### Flags Affected

All flags are affected if a task switch occurs; no flags are affected if a task switch does not occur.

#### **Protected Mode Exceptions**

#GP(0) If the target offset in destination operand is beyond the new code segment limit.

If the segment selector in the destination operand is NULL.

If the code segment selector in the gate is NULL.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit. If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment selector.

#GP(selector)

If a code segment or gate or TSS selector index is outside descriptor table limits.

If the segment descriptor pointed to by the segment selector in the destination operand is not for a conforming-code segment, nonconforming-code segment, call gate, task gate, or task state segment.

If the DPL for a nonconforming-code segment is not equal to the CPL or the RPL for the segment's segment selector is greater than the CPL.

If the DPL for a conforming-code segment is greater than the CPL.

If the DPL from a call-gate, task-gate, or TSS segment descriptor is less than the CPL or than the RPL of the call-gate, task-gate, or TSS's segment selector.

If the segment descriptor for a segment selector from a call gate does not indicate it is a code segment.

If the segment selector from a call gate is beyond the descriptor table limits. If the DPL for a code-segment obtained from a call gate is greater than the CPL.

If the segment selector for a TSS has its local/global bit set for local.

If a TSS segment descriptor specifies that the TSS is busy or not available.

#SS(0) If pushing the return address, parameters, or stack segment pointer onto the stack exceeds

the bounds of the stack segment, when no stack switch occurs.

If a memory operand effective address is outside the SS segment limit.

If pushing the return address, parameters, or stack segment pointer onto the stack exceeds #SS(selector)

the bounds of the stack segment, when a stack switch occurs.

If the SS register is being loaded as part of a stack switch and the segment pointed to is

marked not present.

If stack segment does not have room for the return address, parameters, or stack segment

pointer, when stack switch occurs.

#NP(selector) If a code segment, data segment, stack segment, call gate, task gate, or TSS is not present.

#TS(selector) If the new stack segment selector and ESP are beyond the end of the TSS.

If the new stack segment selector is NULL.

If the RPL of the new stack segment selector in the TSS is not equal to the DPL of the code segment being accessed.

If DPL of the stack segment descriptor for the new stack segment is not equal to the DPL of the

code segment descriptor.

If the new stack segment is not a writable data segment.

If segment-selector index for stack segment is outside descriptor table limits.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

#### Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the target offset is beyond the code segment limit.

#UD If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the target offset is beyond the code segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#GP(selector) If a memory address accessed by the selector is in non-canonical space.

#GP(0) If the target offset in the destination operand is non-canonical.

#### **64-Bit Mode Exceptions**

#GP(0) If a memory address is non-canonical.

If target offset in destination operand is non-canonical. If the segment selector in the destination operand is NULL. If the code segment selector in the 64-bit gate is NULL.

#GP(selector) If code segment or 64-bit call gate is outside descriptor table limits.

If code segment or 64-bit call gate overlaps non-canonical space.

If the segment descriptor pointed to by the segment selector in the destination operand is not

for a conforming-code segment, nonconforming-code segment, or 64-bit call gate.

If the segment descriptor pointed to by the segment selector in the destination operand is a

code segment and has both the D-bit and the L- bit set.

If the DPL for a nonconforming-code segment is not equal to the CPL, or the RPL for the

segment's segment selector is greater than the CPL.

If the DPL for a conforming-code segment is greater than the CPL.

If the DPL from a 64-bit call-gate is less than the CPL or than the RPL of the 64-bit call-gate.

If the upper type field of a 64-bit call gate is not 0x0.

If the segment selector from a 64-bit call gate is beyond the descriptor table limits.

If the DPL for a code-segment obtained from a 64-bit call gate is greater than the CPL.

If the code segment descriptor pointed to by the selector in the 64-bit gate doesn't have the

L-bit set and the D-bit clear.

If the segment descriptor for a segment selector from the 64-bit call gate does not indicate it

is a code segment.

#SS(0) If pushing the return offset or CS selector onto the stack exceeds the bounds of the stack

segment when no stack switch occurs.

If a memory operand effective address is outside the SS segment limit.

If the stack address is in a non-canonical form.

#SS(selector) If pushing the old values of SS selector, stack pointer, EFLAGS, CS selector, offset, or error

code onto the stack violates the canonical boundary when a stack switch occurs.

#NP(selector) If a code segment or 64-bit call gate is not present.

#TS(selector) If the load of the new RSP exceeds the limit of the TSS.

#UD (64-bit mode only) If a far call is direct to an absolute address in memory.

If the LOCK prefix is used.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

# CBW/CWDE/CDQE—Convert Byte to Word/Convert Word to Doubleword/Convert Doubleword to Ouadword

| Opcode     | Instruction | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                          |
|------------|-------------|-----------|----------------|---------------------|--------------------------------------|
| 98         | CBW         | NP        | Valid          | Valid               | $AX \leftarrow sign-extend of AL.$   |
| 98         | CWDE        | NP        | Valid          | Valid               | $EAX \leftarrow sign-extend of AX.$  |
| REX.W + 98 | CDQE        | NP        | Valid          | N.E.                | $RAX \leftarrow sign-extend of EAX.$ |

# **Instruction Operand Encoding**

|       |           | <u> </u>  |           |           |
|-------|-----------|-----------|-----------|-----------|
| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
| NP    | NA        | NA        | NA        | NA        |

#### **Description**

Double the size of the source operand by means of sign extension. The CBW (convert byte to word) instruction copies the sign (bit 7) in the source operand into every bit in the AH register. The CWDE (convert word to doubleword) instruction copies the sign (bit 15) of the word in the AX register into the high 16 bits of the EAX register.

CBW and CWDE reference the same opcode. The CBW instruction is intended for use when the operand-size attribute is 16; CWDE is intended for use when the operand-size attribute is 32. Some assemblers may force the operand size. Others may treat these two mnemonics as synonyms (CBW/CWDE) and use the setting of the operand-size attribute to determine the size of values to be converted.

In 64-bit mode, the default operation size is the size of the destination register. Use of the REX.W prefix promotes this instruction (CDQE when promoted) to operate on 64-bit operands. In which case, CDQE copies the sign (bit 31) of the doubleword in the EAX register into the high 32 bits of RAX.

# Operation

```
IF OperandSize = 16 (* Instruction = CBW *)

THEN

AX ← SignExtend(AL);

ELSE IF (OperandSize = 32, Instruction = CWDE)

EAX ← SignExtend(AX); FI;

ELSE (* 64-Bit Mode, OperandSize = 64, Instruction = CDQE*)

RAX ← SignExtend(EAX);

FI;
```

# Flags Affected

None.

#### **Exceptions (All Operating Modes)**

# CLAC—Clear AC Flag in EFLAGS Register

| Opcode   | Instruction | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                               |
|----------|-------------|-----------|----------------|---------------------|-------------------------------------------|
| OF 01 CA | CLAC        | NP        | Valid          | Valid               | Clear the AC flag in the EFLAGS register. |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

# **Description**

Clears the AC flag bit in EFLAGS register. This disables any alignment checking of user-mode data accesses. If the SMAP bit is set in the CR4 register, this disallows explicit supervisor-mode data accesses to user-mode pages.

This instruction's operation is the same in non-64-bit modes and 64-bit mode. Attempts to execute CLAC when CPL > 0 cause #UD.

#### Operation

EFLAGS.AC  $\leftarrow$  0;

#### Flags Affected

AC cleared. Other flags are unaffected.

#### **Protected Mode Exceptions**

#UD If the LOCK prefix is used.

If the CPL > 0.

If CPUID.(EAX=07H, ECX=0H):EBX.SMAP[bit 20] = 0.

#### **Real-Address Mode Exceptions**

**#UD** If the LOCK prefix is used.

If CPUID.(EAX=07H, ECX=0H):EBX.SMAP[bit 20] = 0.

#### Virtual-8086 Mode Exceptions

#UD The CLAC instruction is not recognized in virtual-8086 mode.

#### **Compatibility Mode Exceptions**

#UD If the LOCK prefix is used.

If the CPL > 0.

If CPUID.(EAX=07H, ECX=0H):EBX.SMAP[bit 20] = 0.

## **64-Bit Mode Exceptions**

#UD If the LOCK prefix is used.

If the CPL > 0.

If CPUID.(EAX=07H, ECX=0H):EBX.SMAP[bit 20] = 0.

# **CLC—Clear Carry Flag**

| Opcode | Instruction | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description    |
|--------|-------------|-----------|----------------|---------------------|----------------|
| F8     | CLC         | NP        | Valid          | Valid               | Clear CF flag. |

# **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

# **Description**

Clears the CF flag in the EFLAGS register. Operation is the same in all modes.

# Operation

 $CF \leftarrow 0$ ;

# **Flags Affected**

The CF flag is set to 0. The OF, ZF, SF, AF, and PF flags are unaffected.

# **Exceptions (All Operating Modes)**

# **CLD—Clear Direction Flag**

| Opcode | Instruction | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description    |
|--------|-------------|-----------|----------------|---------------------|----------------|
| FC     | CLD         | NP        | Valid          | Valid               | Clear DF flag. |

# **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

# **Description**

Clears the DF flag in the EFLAGS register. When the DF flag is set to 0, string operations increment the index registers (ESI and/or EDI). Operation is the same in all modes.

# Operation

 $DF \leftarrow 0$ ;

# **Flags Affected**

The DF flag is set to 0. The CF, OF, ZF, SF, AF, and PF flags are unaffected.

# **Exceptions (All Operating Modes)**

#### CLFLUSH—Flush Cache Line

| Opcode   | Instruction | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                               |
|----------|-------------|-----------|----------------|---------------------|-------------------------------------------|
| 0F AE /7 | CLFLUSH m8  | М         | Valid          | Valid               | Flushes cache line containing <i>m8</i> . |

#### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (w) | NA        | NA        | NA        |

# **Description**

Invalidates the cache line that contains the linear address specified with the source operand from all levels of the processor cache hierarchy (data and instruction). The invalidation is broadcast throughout the cache coherence domain. If, at any level of the cache hierarchy, the line is inconsistent with memory (dirty) it is written to memory before invalidation. The source operand is a byte memory location.

The availability of CLFLUSH is indicated by the presence of the CPUID feature flag CLFSH (bit 19 of the EDX register, see "CPUID—CPU Identification" in this chapter). The aligned cache line size affected is also indicated with the CPUID instruction (bits 8 through 15 of the EBX register when the initial value in the EAX register is 1).

The memory attribute of the page containing the affected line has no effect on the behavior of this instruction. It should be noted that processors are free to speculatively fetch and cache data from system memory regions assigned a memory-type allowing for speculative reads (such as, the WB, WC, and WT memory types). PREFETCH*h* instructions can be used to provide the processor with hints for this speculative behavior. Because this speculative fetching can occur at any time and is not tied to instruction execution, the CLFLUSH instruction is not ordered with respect to PREFETCH*h* instructions or any of the speculative fetching mechanisms (that is, data can be speculatively loaded into a cache line just before, during, or after the execution of a CLFLUSH instruction that references the cache line).

CLFLUSH is only ordered by the MFENCE instruction. It is not guaranteed to be ordered by any other fencing or serializing instructions or by another CLFLUSH instruction. For example, software can use an MFENCE instruction to ensure that previous stores are included in the write-back.

The CLFLUSH instruction can be used at all privilege levels and is subject to all permission checking and faults associated with a byte load (and in addition, a CLFLUSH instruction is allowed to flush a linear address in an execute-only segment). Like a load, the CLFLUSH instruction sets the A bit but not the D bit in the page tables.

The CLFLUSH instruction was introduced with the SSE2 extensions; however, because it has its own CPUID feature flag, it can be implemented in IA-32 processors that do not include the SSE2 extensions. Also, detecting the presence of the SSE2 extensions with the CPUID instruction does not guarantee that the CLFLUSH instruction is implemented in the processor.

CLFLUSH operation is the same in non-64-bit modes and 64-bit mode.

#### Operation

Flush Cache Line(SRC);

#### Intel C/C++ Compiler Intrinsic Equivalents

CLFLUSH: void \_mm\_clflush(void const \*p)

#### **Protected Mode Exceptions**

#GP(0) For an illegal memory operand effective address in the CS, DS, ES, FS or GS segments.

#SS(0) For an illegal address in the SS segment.

#PF(fault-code) For a page fault.

#UD If CPUID.01H:EDX.CLFSH[bit 19] = 0.

If instruction prefix is 66H, F2H or F3H.

#### **Real-Address Mode Exceptions**

#GP If any part of the operand lies outside the effective address space from 0 to FFFFH.

#UD If CPUID.01H:EDX.CLFSH[bit 19] = 0.

If the LOCK prefix is used.

If instruction prefix is 66H, F2H or F3H.

# Virtual-8086 Mode Exceptions

Same exceptions as in real address mode. #PF(fault-code) For a page fault.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) For a page fault.

#UD If CPUID.01H:EDX.CLFSH[bit 19] = 0.

If the LOCK prefix is used.

If instruction prefix is 66H, F2H or F3H.

# CLI — Clear Interrupt Flag

| Opcode | Instruction | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                                            |
|--------|-------------|-----------|----------------|---------------------|------------------------------------------------------------------------|
| FA     | CLI         | NP        | Valid          | Valid               | Clear interrupt flag; interrupts disabled when interrupt flag cleared. |

#### Instruction Operand Encoding

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

# **Description**

If protected-mode virtual interrupts are not enabled, CLI clears the IF flag in the EFLAGS register. No other flags are affected. Clearing the IF flag causes the processor to ignore maskable external interrupts. The IF flag and the CLI and STI instruction have no affect on the generation of exceptions and NMI interrupts.

When protected-mode virtual interrupts are enabled, CPL is 3, and IOPL is less than 3; CLI clears the VIF flag in the EFLAGS register, leaving IF unaffected. Table 3-6 indicates the action of the CLI instruction depending on the processor operating mode and the CPL/IOPL of the running program or procedure.

Operation is the same in all modes.

| PE | VM | IOPL  | CPL | PVI | VIP | VME | CLI Result |
|----|----|-------|-----|-----|-----|-----|------------|
| 0  | Х  | Х     | Χ   | Χ   | Х   | Х   | IF = 0     |
| 1  | 0  | ≥ CPL | Χ   | Χ   | Х   | Х   | IF = 0     |
| 1  | 0  | < CPL | 3   | 1   | Х   | Х   | VIF = 0    |
| 1  | 0  | < CPL | < 3 | Х   | Х   | Х   | GP Fault   |
| 1  | 0  | < CPL | Χ   | 0   | Х   | Х   | GP Fault   |
| 1  | 1  | 3     | Χ   | Χ   | Х   | Х   | IF = 0     |
| 1  | 1  | < 3   | Χ   | Χ   | Х   | 1   | VIF = 0    |
| 1  | 1  | < 3   | Χ   | Χ   | Χ   | 0   | GP Fault   |

Table 3-6. Decision Table for CLI Results

#### **NOTES:**

#### Operation

```
\begin{split} \text{IF PE = 0} \\ \text{THEN} \\ \text{IF } \leftarrow \text{ 0; (* Reset Interrupt Flag *)} \\ \text{ELSE} \\ \text{IF VM = 0;} \\ \text{THEN} \\ \text{IF IOPL} \geq \text{CPL} \\ \text{THEN} \\ \text{IF } \leftarrow \text{ 0; (* Reset Interrupt Flag *)} \\ \text{ELSE} \\ \text{IF ((IOPL < CPL) and (CPL = 3) and (PVI = 1))} \\ \text{THEN} \\ \text{VIF } \leftarrow \text{ 0; (* Reset Virtual Interrupt Flag *)} \\ \text{ELSE} \\ \end{split}
```

<sup>\*</sup> X = This setting has no impact.

```
#GP(0);
                        FI:
                   FI;
              ELSE (* VM = 1 *)
                   IF IOPL = 3
                        THEN
                             IF \leftarrow 0; (* Reset Interrupt Flag *)
                        FI SF
                             IF (IOPL < 3) AND (VME = 1)
                                   THEN
                                        VIF ← 0; (* Reset Virtual Interrupt Flag *)
                                   ELSE
                                        #GP(0);
                             FI;
                   FI:
         FI;
FI;
```

#### Flags Affected

If protected-mode virtual interrupts are not enabled, IF is set to 0 if the CPL is equal to or less than the IOPL; otherwise, it is not affected. Other flags are unaffected.

When protected-mode virtual interrupts are enabled, CPL is 3, and IOPL is less than 3; CLI clears the VIF flag in the EFLAGS register, leaving IF unaffected. Other flags are unaffected.

#### **Protected Mode Exceptions**

#GP(0) If the CPL is greater (has less privilege) than the IOPL of the current program or procedure.

**#UD** If the LOCK prefix is used.

#### **Real-Address Mode Exceptions**

#UD If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#GP(0) If the CPL is greater (has less privilege) than the IOPL of the current program or procedure.

#UD If the LOCK prefix is used.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#GP(0) If the CPL is greater (has less privilege) than the IOPL of the current program or procedure.

# CLTS—Clear Task-Switched Flag in CRO

| Opcode | Instruction | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description            |
|--------|-------------|-----------|----------------|---------------------|------------------------|
| 0F 06  | CLTS        | NP        | Valid          | Valid               | Clears TS flag in CRO. |

## Instruction Operand Encoding

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

#### Description

Clears the task-switched (TS) flag in the CR0 register. This instruction is intended for use in operating-system procedures. It is a privileged instruction that can only be executed at a CPL of 0. It is allowed to be executed in real-address mode to allow initialization for protected mode.

The processor sets the TS flag every time a task switch occurs. The flag is used to synchronize the saving of FPU context in multitasking applications. See the description of the TS flag in the section titled "Control Registers" in Chapter 2 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A, for more information about this flag.

CLTS operation is the same in non-64-bit modes and 64-bit mode.

See Chapter 25, "VMX Non-Root Operation," of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3C, for more information about the behavior of this instruction in VMX non-root operation.

#### Operation

CR0.TS[bit 3]  $\leftarrow$  0;

#### Flags Affected

The TS flag in CR0 register is cleared.

# **Protected Mode Exceptions**

#GP(0) If the current privilege level is not 0.

**#UD** If the LOCK prefix is used.

#### **Real-Address Mode Exceptions**

**#UD** If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#GP(0) CLTS is not recognized in virtual-8086 mode.

**#UD** If the LOCK prefix is used.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### 64-Bit Mode Exceptions

#GP(0) If the CPL is greater than 0. #UD If the LOCK prefix is used.

# **CMC—Complement Carry Flag**

| Opcode | Instruction | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description         |
|--------|-------------|-----------|----------------|---------------------|---------------------|
| F5     | CMC         | NP        | Valid          | Valid               | Complement CF flag. |

# **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

# **Description**

Complements the CF flag in the EFLAGS register. CMC operation is the same in non-64-bit modes and 64-bit mode.

# Operation

EFLAGS.CF[bit 0]← NOT EFLAGS.CF[bit 0];

# **Flags Affected**

The CF flag contains the complement of its original value. The OF, ZF, SF, AF, and PF flags are unaffected.

# **Exceptions (All Operating Modes)**

# CMOVcc—Conditional Move

| Opcode           | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                   |
|------------------|--------------------------|-----------|----------------|---------------------|-----------------------------------------------|
| 0F 47 /r         | CMOVA r16, r/m16         | RM        | Valid          | Valid               | Move if above (CF=0 and ZF=0).                |
| 0F 47 /r         | CMOVA r32, r/m32         | RM        | Valid          | Valid               | Move if above (CF=0 and ZF=0).                |
| REX.W + 0F 47 /r | CMOVA r64, r/m64         | RM        | Valid          | N.E.                | Move if above (CF=0 and ZF=0).                |
| 0F 43 /r         | CMOVAE r16, r/m16        | RM        | Valid          | Valid               | Move if above or equal (CF=0).                |
| 0F 43 /r         | CMOVAE <i>r32, r/m32</i> | RM        | Valid          | Valid               | Move if above or equal (CF=0).                |
| REX.W + 0F 43 /r | CMOVAE r64, r/m64        | RM        | Valid          | N.E.                | Move if above or equal (CF=0).                |
| 0F 42 /r         | CMOVB r16, r/m16         | RM        | Valid          | Valid               | Move if below (CF=1).                         |
| 0F 42 /r         | CMOVB r32, r/m32         | RM        | Valid          | Valid               | Move if below (CF=1).                         |
| REX.W + 0F 42 /r | CMOVB r64, r/m64         | RM        | Valid          | N.E.                | Move if below (CF=1).                         |
| 0F 46 /r         | CMOVBE r16, r/m16        | RM        | Valid          | Valid               | Move if below or equal (CF=1 or ZF=1).        |
| 0F 46 /r         | CMOVBE <i>r32, r/m32</i> | RM        | Valid          | Valid               | Move if below or equal (CF=1 or ZF=1).        |
| REX.W + 0F 46 /r | CMOVBE r64, r/m64        | RM        | Valid          | N.E.                | Move if below or equal (CF=1 or ZF=1).        |
| 0F 42 /r         | CMOVC r16, r/m16         | RM        | Valid          | Valid               | Move if carry (CF=1).                         |
| 0F 42 /r         | CMOVC r32, r/m32         | RM        | Valid          | Valid               | Move if carry (CF=1).                         |
| REX.W + 0F 42 /r | CMOVC r64, r/m64         | RM        | Valid          | N.E.                | Move if carry (CF=1).                         |
| 0F 44 /r         | CMOVE r16, r/m16         | RM        | Valid          | Valid               | Move if equal (ZF=1).                         |
| 0F 44 /r         | CMOVE r32, r/m32         | RM        | Valid          | Valid               | Move if equal (ZF=1).                         |
| REX.W + 0F 44 /r | CMOVE r64, r/m64         | RM        | Valid          | N.E.                | Move if equal (ZF=1).                         |
| 0F 4F /r         | CMOVG r16, r/m16         | RM        | Valid          | Valid               | Move if greater (ZF=0 and SF=0F).             |
| 0F 4F /r         | CMOVG r32, r/m32         | RM        | Valid          | Valid               | Move if greater (ZF=0 and SF=0F).             |
| REX.W + 0F 4F /r | CMOVG r64, r/m64         | RM        | V/N.E.         | NA                  | Move if greater (ZF=0 and SF=0F).             |
| 0F 4D /r         | CMOVGE r16, r/m16        | RM        | Valid          | Valid               | Move if greater or equal (SF=OF).             |
| 0F 4D /r         | CMOVGE r32, r/m32        | RM        | Valid          | Valid               | Move if greater or equal (SF=OF).             |
| REX.W + 0F 4D /r | CMOVGE r64, r/m64        | RM        | Valid          | N.E.                | Move if greater or equal (SF=OF).             |
| 0F 4C /r         | CMOVL r16, r/m16         | RM        | Valid          | Valid               | Move if less (SF $\neq$ OF).                  |
| 0F 4C /r         | CMOVL r32, r/m32         | RM        | Valid          | Valid               | Move if less (SF $\neq$ OF).                  |
| REX.W + 0F 4C /r | CMOVL r64, r/m64         | RM        | Valid          | N.E.                | Move if less (SF $\neq$ OF).                  |
| 0F 4E /r         | CMOVLE r16, r/m16        | RM        | Valid          | Valid               | Move if less or equal (ZF=1 or SF $\neq$ OF). |
| 0F 4E /r         | CMOVLE <i>r32, r/m32</i> | RM        | Valid          | Valid               | Move if less or equal (ZF=1 or SF $\neq$ OF). |
| REX.W + 0F 4E /r | CMOVLE r64, r/m64        | RM        | Valid          | N.E.                | Move if less or equal (ZF=1 or SF $\neq$ OF). |
| 0F 46 /r         | CMOVNA r16, r/m16        | RM        | Valid          | Valid               | Move if not above (CF=1 or ZF=1).             |
| 0F 46 /r         | CMOVNA r32, r/m32        | RM        | Valid          | Valid               | Move if not above (CF=1 or ZF=1).             |
| REX.W + 0F 46 /r | CMOVNA r64, r/m64        | RM        | Valid          | N.E.                | Move if not above (CF=1 or ZF=1).             |
| 0F 42 /r         | CMOVNAE r16, r/m16       | RM        | Valid          | Valid               | Move if not above or equal (CF=1).            |
| 0F 42 /r         | CMOVNAE r32, r/m32       | RM        | Valid          | Valid               | Move if not above or equal (CF=1).            |
| REX.W + 0F 42 /r | CMOVNAE r64, r/m64       | RM        | Valid          | N.E.                | Move if not above or equal (CF=1).            |
| 0F 43 /r         | CMOVNB r16, r/m16        | RM        | Valid          | Valid               | Move if not below (CF=0).                     |
| 0F 43 /r         | CMOVNB <i>r32, r/m32</i> | RM        | Valid          | Valid               | Move if not below (CF=0).                     |
| REX.W + 0F 43 /r | CMOVNB r64, r/m64        | RM        | Valid          | N.E.                | Move if not below (CF=0).                     |
| 0F 47 /r         | CMOVNBE r16, r/m16       | RM        | Valid          | Valid               | Move if not below or equal (CF=0 and ZF=0).   |

| Opcode           | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                 |
|------------------|--------------------------|-----------|----------------|---------------------|---------------------------------------------|
| 0F 47 /r         | CMOVNBE r32, r/m32       | RM        | Valid          | Valid               | Move if not below or equal (CF=0 and ZF=0). |
| REX.W + 0F 47 /r | CMOVNBE r64, r/m64       | RM        | Valid          | N.E.                | Move if not below or equal (CF=0 and ZF=0). |
| 0F 43 /r         | CMOVNC r16, r/m16        | RM        | Valid          | Valid               | Move if not carry (CF=0).                   |
| 0F 43 /r         | CMOVNC r32, r/m32        | RM        | Valid          | Valid               | Move if not carry (CF=0).                   |
| REX.W + 0F 43 /r | CMOVNC r64, r/m64        | RM        | Valid          | N.E.                | Move if not carry (CF=0).                   |
| 0F 45 /r         | CMOVNE r16, r/m16        | RM        | Valid          | Valid               | Move if not equal (ZF=0).                   |
| 0F 45 /r         | CMOVNE r32, r/m32        | RM        | Valid          | Valid               | Move if not equal (ZF=0).                   |
| REX.W + 0F 45 /r | CMOVNE r64, r/m64        | RM        | Valid          | N.E.                | Move if not equal (ZF=0).                   |
| 0F 4E /r         | CMOVNG r16, r/m16        | RM        | Valid          | Valid               | Move if not greater (ZF=1 or SF≠ OF).       |
| 0F 4E /r         | CMOVNG <i>r32, r/m32</i> | RM        | Valid          | Valid               | Move if not greater (ZF=1 or SF $\neq$ OF). |
| REX.W + 0F 4E /r | CMOVNG r64, r/m64        | RM        | Valid          | N.E.                | Move if not greater (ZF=1 or SF≠ OF).       |
| 0F 4C /r         | CMOVNGE r16, r/m16       | RM        | Valid          | Valid               | Move if not greater or equal (SF≠ OF).      |
| 0F 4C /r         | CMOVNGE r32, r/m32       | RM        | Valid          | Valid               | Move if not greater or equal (SF≠ OF).      |
| REX.W + 0F 4C /r | CMOVNGE r64, r/m64       | RM        | Valid          | N.E.                | Move if not greater or equal (SF≠ OF).      |
| 0F 4D /r         | CMOVNL r16, r/m16        | RM        | Valid          | Valid               | Move if not less (SF=OF).                   |
| 0F 4D /r         | CMOVNL r32, r/m32        | RM        | Valid          | Valid               | Move if not less (SF=OF).                   |
| REX.W + 0F 4D /r | CMOVNL r64, r/m64        | RM        | Valid          | N.E.                | Move if not less (SF=OF).                   |
| 0F 4F /r         | CMOVNLE r16, r/m16       | RM        | Valid          | Valid               | Move if not less or equal (ZF=0 and SF=0F). |
| 0F 4F /r         | CMOVNLE r32, r/m32       | RM        | Valid          | Valid               | Move if not less or equal (ZF=0 and SF=0F). |
| REX.W + 0F 4F /r | CMOVNLE r64, r/m64       | RM        | Valid          | N.E.                | Move if not less or equal (ZF=0 and SF=0F). |
| 0F 41 /r         | CMOVNO r16, r/m16        | RM        | Valid          | Valid               | Move if not overflow (OF=0).                |
| 0F 41 /r         | CMOVNO r32, r/m32        | RM        | Valid          | Valid               | Move if not overflow (OF=0).                |
| REX.W + 0F 41 /r | CMOVNO r64, r/m64        | RM        | Valid          | N.E.                | Move if not overflow (OF=0).                |
| 0F 4B /r         | CMOVNP r16, r/m16        | RM        | Valid          | Valid               | Move if not parity (PF=0).                  |
| 0F 4B /r         | CMOVNP <i>r32, r/m32</i> | RM        | Valid          | Valid               | Move if not parity (PF=0).                  |
| REX.W + 0F 4B /r | CMOVNP r64, r/m64        | RM        | Valid          | N.E.                | Move if not parity (PF=0).                  |
| 0F 49 /r         | CMOVNS r16, r/m16        | RM        | Valid          | Valid               | Move if not sign (SF=0).                    |
| 0F 49 /r         | CMOVNS r32, r/m32        | RM        | Valid          | Valid               | Move if not sign (SF=0).                    |
| REX.W + 0F 49 /r | CMOVNS r64, r/m64        | RM        | Valid          | N.E.                | Move if not sign (SF=0).                    |
| 0F 45 /r         | CMOVNZ r16, r/m16        | RM        | Valid          | Valid               | Move if not zero (ZF=0).                    |
| 0F 45 /r         | CMOVNZ r32, r/m32        | RM        | Valid          | Valid               | Move if not zero (ZF=0).                    |
| REX.W + 0F 45 /r | CMOVNZ r64, r/m64        | RM        | Valid          | N.E.                | Move if not zero (ZF=0).                    |
| 0F 40 /r         | CMOVO r16, r/m16         | RM        | Valid          | Valid               | Move if overflow (OF=1).                    |
| 0F 40 /r         | CMOVO r32, r/m32         | RM        | Valid          | Valid               | Move if overflow (OF=1).                    |
| REX.W + 0F 40 /r | CMOVO r64, r/m64         | RM        | Valid          | N.E.                | Move if overflow (OF=1).                    |
| OF 4A /r         | CMOVP r16, r/m16         | RM        | Valid          | Valid               | Move if parity (PF=1).                      |
| OF 4A /r         | CMOVP r32, r/m32         | RM        | Valid          | Valid               | Move if parity (PF=1).                      |
| REX.W + 0F 4A /r | CMOVP r64, r/m64         | RM        | Valid          | N.E.                | Move if parity (PF=1).                      |
| 0F 4A / <i>r</i> | CMOVPE <i>r16, r/m16</i> | RM        | Valid          | Valid               | Move if parity even (PF=1).                 |
| 0F 4A /r         | CMOVPE <i>r32, r/m32</i> | RM        | Valid          | Valid               | Move if parity even (PF=1).                 |
| REX.W + 0F 4A /r | CMOVPE r64, r/m64        | RM        | Valid          | N.E.                | Move if parity even (PF=1).                 |

| Opcode           | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                |
|------------------|--------------------------|-----------|----------------|---------------------|----------------------------|
| 0F 4B /r         | CMOVPO r16, r/m16        | RM        | Valid          | Valid               | Move if parity odd (PF=0). |
| 0F 4B /r         | CMOVPO <i>r32, r/m32</i> | RM        | Valid          | Valid               | Move if parity odd (PF=0). |
| REX.W + 0F 4B /r | CMOVPO r64, r/m64        | RM        | Valid          | N.E.                | Move if parity odd (PF=0). |
| 0F 48 /r         | CMOVS r16, r/m16         | RM        | Valid          | Valid               | Move if sign (SF=1).       |
| 0F 48 /r         | CMOVS r32, r/m32         | RM        | Valid          | Valid               | Move if sign (SF=1).       |
| REX.W + 0F 48 /r | CMOVS r64, r/m64         | RM        | Valid          | N.E.                | Move if sign (SF=1).       |
| 0F 44 /r         | CMOVZ r16, r/m16         | RM        | Valid          | Valid               | Move if zero (ZF=1).       |
| 0F 44 /r         | CMOVZ r32, r/m32         | RM        | Valid          | Valid               | Move if zero (ZF=1).       |
| REX.W + 0F 44 /r | CMOVZ r64, r/m64         | RM        | Valid          | N.E.                | Move if zero (ZF=1).       |

#### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

# **Description**

The CMOVcc instructions check the state of one or more of the status flags in the EFLAGS register (CF, OF, PF, SF, and ZF) and perform a move operation if the flags are in a specified state (or condition). A condition code (cc) is associated with each instruction to indicate the condition being tested for. If the condition is not satisfied, a move is not performed and execution continues with the instruction following the CMOVcc instruction.

These instructions can move 16-bit, 32-bit or 64-bit values from memory to a general-purpose register or from one general-purpose register to another. Conditional moves of 8-bit register operands are not supported.

The condition for each CMOV*cc* mnemonic is given in the description column of the above table. The terms "less" and "greater" are used for comparisons of signed integers and the terms "above" and "below" are used for unsigned integers.

Because a particular state of the status flags can sometimes be interpreted in two ways, two mnemonics are defined for some opcodes. For example, the CMOVA (conditional move if above) instruction and the CMOVNBE (conditional move if not below or equal) instruction are alternate mnemonics for the opcode 0F 47H.

The CMOV*cc* instructions were introduced in P6 family processors; however, these instructions may not be supported by all IA-32 processors. Software can determine if the CMOV*cc* instructions are supported by checking the processor's feature information with the CPUID instruction (see "CPUID—CPU Identification" in this chapter).

In 64-bit mode, the instruction's default operation size is 32 bits. Use of the REX.R prefix permits access to additional registers (R8-R15). Use of the REX.W prefix promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

#### Operation

```
\label{eq:temp} \begin{array}{l} \text{temp} \leftarrow \text{SRC} \\ \text{IF condition TRUE} \\ \text{THEN} \\ \text{DEST} \leftarrow \text{temp;} \\ \text{FI;} \\ \text{ELSE} \\ \text{IF (OperandSize = 32 and IA-32e mode active)} \\ \text{THEN} \\ \text{DEST[63:32]} \leftarrow \text{0;} \\ \text{FI;} \end{array}
```

FI;

## **Flags Affected**

None.

#### **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

#### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

**#UD** If the LOCK prefix is used.

# Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

# **CMP—Compare Two Operands**

| Opcode           | Instruction                             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                             |
|------------------|-----------------------------------------|-----------|----------------|---------------------|---------------------------------------------------------|
| 3C ib            | CMP AL, imm8                            | I         | Valid          | Valid               | Compare imm8 with AL.                                   |
| 3D iw            | CMP AX, imm16                           | 1         | Valid          | Valid               | Compare imm16 with AX.                                  |
| 3D id            | CMP EAX, imm32                          | 1         | Valid          | Valid               | Compare imm32 with EAX.                                 |
| REX.W + 3D id    | CMP RAX, imm32                          | I         | Valid          | N.E.                | Compare <i>imm32 sign-extended to 64-bits</i> with RAX. |
| 80 /7 ib         | CMP r/m8, imm8                          | MI        | Valid          | Valid               | Compare imm8 with r/m8.                                 |
| REX + 80 /7 ib   | CMP r/m8 <sup>*</sup> , imm8            | MI        | Valid          | N.E.                | Compare imm8 with r/m8.                                 |
| 81 /7 iw         | CMP r/m16, imm16                        | MI        | Valid          | Valid               | Compare imm16 with r/m16.                               |
| 81 /7 id         | CMP r/m32, imm32                        | MI        | Valid          | Valid               | Compare imm32 with r/m32.                               |
| REX.W + 81 /7 id | CMP r/m64, imm32                        | MI        | Valid          | N.E.                | Compare imm32 sign-extended to 64-bits with r/m64.      |
| 83 /7 ib         | CMP r/m16, imm8                         | MI        | Valid          | Valid               | Compare imm8 with r/m16.                                |
| 83 /7 ib         | CMP r/m32, imm8                         | MI        | Valid          | Valid               | Compare imm8 with r/m32.                                |
| REX.W + 83 /7 ib | CMP r/m64, imm8                         | MI        | Valid          | N.E.                | Compare imm8 with r/m64.                                |
| 38 /r            | CMP r/m8, r8                            | MR        | Valid          | Valid               | Compare <i>r8</i> with <i>r/m8</i> .                    |
| REX + 38 /r      | CMP r/m8 <sup>*</sup> , r8 <sup>*</sup> | MR        | Valid          | N.E.                | Compare <i>r8</i> with <i>r/m8</i> .                    |
| 39 /r            | CMP r/m16, r16                          | MR        | Valid          | Valid               | Compare r16 with r/m16.                                 |
| 39 /r            | CMP r/m32, r32                          | MR        | Valid          | Valid               | Compare r32 with r/m32.                                 |
| REX.W + 39 /r    | CMP r/m64,r64                           | MR        | Valid          | N.E.                | Compare <i>r64</i> with <i>r/m64</i> .                  |
| 3A /r            | CMP <i>r8, r/m8</i>                     | RM        | Valid          | Valid               | Compare <i>r/m8</i> with <i>r8</i> .                    |
| REX + 3A /r      | CMP r8 <sup>*</sup> , r/m8 <sup>*</sup> | RM        | Valid          | N.E.                | Compare r/m8 with r8.                                   |
| 3B /r            | CMP r16, r/m16                          | RM        | Valid          | Valid               | Compare <i>r/m16</i> with <i>r16</i> .                  |
| 3B /r            | CMP r32, r/m32                          | RM        | Valid          | Valid               | Compare <i>r/m32</i> with <i>r32</i> .                  |
| REX.W + 3B /r    | CMP r64, r/m64                          | RM        | Valid          | N.E.                | Compare r/m64 with r64.                                 |

#### NOTES:

#### Instruction Operand Encoding

| Op/En | Operand 1         | Operand 2     | Operand 3 | Operand 4 |
|-------|-------------------|---------------|-----------|-----------|
| RM    | ModRM:reg (r)     | ModRM:r/m (r) | NA        | NA        |
| MR    | ModRM:r/m (r)     | ModRM:reg (r) | NA        | NA        |
| MI    | ModRM:r/m (r)     | imm8          | NA        | NA        |
| I     | AL/AX/EAX/RAX (r) | imm8          | NA        | NA        |

# **Description**

Compares the first source operand with the second source operand and sets the status flags in the EFLAGS register according to the results. The comparison is performed by subtracting the second operand from the first operand and then setting the status flags in the same manner as the SUB instruction. When an immediate value is used as an operand, it is sign-extended to the length of the first operand.

The condition codes used by the Jcc, CMOVcc, and SETcc instructions are based on the results of a CMP instruction. Appendix B, "EFLAGS Condition Codes," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, shows the relationship of the status flags and the condition codes.

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

In 64-bit mode, the instruction's default operation size is 32 bits. Use of the REX.R prefix permits access to additional registers (R8-R15). Use of the REX.W prefix promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

#### Operation

 $temp \leftarrow SRC1 - SignExtend(SRC2);$ 

ModifyStatusFlags; (\* Modify status flags in the same manner as the SUB instruction\*)

#### Flags Affected

The CF, OF, SF, ZF, AF, and PF flags are set according to the result.

#### **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

#### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

# CMPPD—Compare Packed Double-Precision Floating-Point Values

| ·                                  |           |                    |                          |                                                                                      |
|------------------------------------|-----------|--------------------|--------------------------|--------------------------------------------------------------------------------------|
| Opcode/<br>Instruction             | Op/<br>En | 64/32-<br>bit Mode | CPUID<br>Feature<br>Flag | Description                                                                          |
| 66 OF C2 /r ib                     | RMI       | V/V                | SSE2                     | Compare packed double-precision floating-                                            |
| CMPPD xmm1, xmm2/m128, imm8        |           |                    |                          | point values in <i>xmm2/m128</i> and <i>xmm1</i> using imm8 as comparison predicate. |
| VEX.NDS.128.66.0F.WIG C2 /r ib     | RVMI      | V/V                | AVX                      | Compare packed double-precision floating-                                            |
| VCMPPD xmm1, xmm2, xmm3/m128, imm8 |           |                    |                          | point values in xmm3/m128 and xmm2 using bits 4:0 of imm8 as a comparison predicate. |
| VEX.NDS.256.66.0F.WIG C2 /r ib     | RVMI      | V/V                | AVX                      | Compare packed double-precision floating-                                            |
| VCMPPD ymm1, ymm2, ymm3/m256, imm8 |           |                    |                          | point values in ymm3/m256 and ymm2 using bits 4:0 of imm8 as a comparison predicate. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RMI   | ModRM:reg (r, w) | ModRM:r/m (r) | imm8          | NA        |
| RVMI  | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | imm8      |

#### **Description**

Performs a SIMD compare of the packed double-precision floating-point values in the source operand (second operand) and the destination operand (first operand) and returns the results of the comparison to the destination operand. The comparison predicate operand (third operand) specifies the type of comparison performed on each of the pairs of packed values. The result of each comparison is a quadword mask of all 1s (comparison true) or all 0s (comparison false). The sign of zero is ignored for comparisons, so that -0.0 is equal to +0.0.

128-bit Legacy SSE version: The first source and destination operand (first operand) is an XMM register. The second source operand (second operand) can be an XMM register or 128-bit memory location. The comparison predicate operand is an 8-bit immediate, bits 2:0 of the immediate define the type of comparison to be performed (see Table 3-7). Bits 7:3 of the immediate is reserved. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged. Two comparisons are performed with results written to bits 127:0 of the destination operand.

Table 3-7. Comparison Predicate for CMPPD and CMPPS Instructions

| Predi-<br>cate | imm8<br>Encoding | Description           | Relation where:<br>A Is 1st Operand<br>B Is 2nd Operand | Emulation                   | Result if<br>NaN<br>Operand | QNaN Oper-and<br>Signals Invalid |
|----------------|------------------|-----------------------|---------------------------------------------------------|-----------------------------|-----------------------------|----------------------------------|
| EQ             | 000B             | Equal                 | A = B                                                   |                             | False                       | No                               |
| LT             | 001B             | Less-than             | A < B                                                   |                             | False                       | Yes                              |
| LE             | 010B             | Less-than-or-equal    | $A \le B$                                               |                             | False                       | Yes                              |
|                |                  | Greater than          | A > B                                                   | Swap<br>Operands, Use<br>LT | False                       | Yes                              |
|                |                  | Greater-than-or-equal | A≥B                                                     | Swap<br>Operands, Use<br>LE | False                       | Yes                              |
| UNORD          | 011B             | Unordered             | A, B = Unordered                                        |                             | True                        | No                               |
| NEQ            | 100B             | Not-equal             | A≠B                                                     |                             | True                        | No                               |
| NLT            | 101B             | Not-less-than         | NOT(A < B)                                              |                             | True                        | Yes                              |

| Predi-<br>cate | imm8<br>Encoding | Description               | Relation where:<br>A Is 1st Operand<br>B Is 2nd Operand | Emulation                    | Result if<br>NaN<br>Operand | QNaN Oper-and<br>Signals Invalid |
|----------------|------------------|---------------------------|---------------------------------------------------------|------------------------------|-----------------------------|----------------------------------|
| NLE            | 110B             | Not-less-than-or-equal    | $NOT(A \le B)$                                          |                              | True                        | Yes                              |
|                |                  | Not-greater-than          | NOT(A > B)                                              | Swap<br>Operands, Use<br>NLT | True                        | Yes                              |
|                |                  | Not-greater-than-or-equal | $NOT(A \ge B)$                                          | Swap<br>Operands, Use<br>NLE | True                        | Yes                              |
| ORD            | 111B             | Ordered                   | A , B = Ordered                                         |                              | False                       | No                               |

Table 3-7. Comparison Predicate for CMPPD and CMPPS Instructions (Contd.)

The unordered relationship is true when at least one of the two source operands being compared is a NaN; the ordered relationship is true when neither source operand is a NaN.

A subsequent computational instruction that uses the mask result in the destination operand as an input operand will not generate an exception, because a mask of all 0s corresponds to a floating-point value of +0.0 and a mask of all 1s corresponds to a ONaN.

Note that the processors with "CPUID.1H:ECX.AVX =0" do not implement the greater-than, greater-than-or-equal, not-greater-than, and not-greater-than-or-equal relations. These comparisons can be made either by using the inverse relationship (that is, use the "not-less-than-or-equal" to make a "greater-than" comparison) or by using software emulation. When using software emulation, the program must swap the operands (copying registers when necessary to protect the data that will now be in the destination), and then perform the compare using a different predicate. The predicate to be used for these emulations is listed in Table 3-7 under the heading Emulation.

Compilers and assemblers may implement the following two-operand pseudo-ops in addition to the three-operand CMPPD instruction, for processors with "CPUID.1H:ECX.AVX =0". See Table 3-8. Compiler should treat reserved Imm8 values as illegal syntax.

| Pseudo-Op             | CMPPD Implementation |
|-----------------------|----------------------|
| CMPEQPD xmm1, xmm2    | CMPPD xmm1, xmm2, 0  |
| CMPLTPD xmm1, xmm2    | CMPPD xmm1, xmm2, 1  |
| CMPLEPD xmm1, xmm2    | CMPPD xmm1, xmm2, 2  |
| CMPUNORDPD xmm1, xmm2 | CMPPD xmm1, xmm2, 3  |
| CMPNEQPD xmm1, xmm2   | CMPPD xmm1, xmm2, 4  |
| CMPNLTPD xmm1, xmm2   | CMPPD xmm1, xmm2, 5  |
| CMPNLEPD xmm1, xmm2   | CMPPD xmm1, xmm2, 6  |
| CMPORDPD xmm1, xmm2   | CMPPD xmm1, xmm2, 7  |

Table 3-8. Pseudo-Op and CMPPD Implementation

The greater-than relations that the processor does not implement, require more than one instruction to emulate in software and therefore should not be implemented as pseudo-ops. (For these, the programmer should reverse the operands of the corresponding less than relations and use move instructions to ensure that the mask is moved to the correct destination register and that the source operand is left intact.)

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

#### **Enhanced Comparison Predicate for VEX-Encoded VCMPPD**

VEX.128 encoded version: The first source operand (second operand) is an XMM register. The second source operand (third operand) can be an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed. Two comparisons are performed with results written to bits 127:0 of the destination operand.

VEX.256 encoded version: The first source operand (second operand) is a YMM register. The second source operand (third operand) can be a YMM register or a 256-bit memory location. The destination operand (first operand) is a YMM register. Four comparisons are performed with results written to the destination operand.

The comparison predicate operand is an 8-bit immediate:

• For instructions encoded using the VEX prefix, bits 4:0 define the type of comparison to be performed (see Table 3-9). Bits 5 through 7 of the immediate are reserved.

Table 3-9. Comparison Predicate for VCMPPD and VCMPPS Instructions

| Predicate          | imm8  |                                                     | Result: A | Result: A Is 1st Operand, B Is 2nd Operand |       |                        |         |
|--------------------|-------|-----------------------------------------------------|-----------|--------------------------------------------|-------|------------------------|---------|
|                    | Value |                                                     | A >B      | A < B                                      | A = B | Unordered <sup>1</sup> | on QNAN |
| EQ_OQ (EQ)         | 0H    | Equal (ordered, non-signaling)                      | False     | False                                      | True  | False                  | No      |
| LT_OS (LT)         | 1H    | Less-than (ordered, signaling)                      | False     | True                                       | False | False                  | Yes     |
| LE_OS (LE)         | 2H    | Less-than-or-equal (ordered, signaling)             | False     | True                                       | True  | False                  | Yes     |
| UNORD_Q<br>(UNORD) | 3H    | Unordered (non-signaling)                           | False     | False                                      | False | True                   | No      |
| NEQ_UQ (NEQ)       | 4H    | Not-equal (unordered, non-<br>signaling)            | True      | True                                       | False | True                   | No      |
| NLT_US (NLT)       | 5H    | Not-less-than (unordered, signaling)                | True      | False                                      | True  | True                   | Yes     |
| NLE_US (NLE)       | 6H    | Not-less-than-or-equal (unordered, signaling)       | True      | False                                      | False | True                   | Yes     |
| ORD_Q (ORD)        | 7H    | Ordered (non-signaling)                             | True      | True                                       | True  | False                  | No      |
| EQ_UQ              | 8H    | Equal (unordered, non-signaling)                    | False     | False                                      | True  | True                   | No      |
| NGE_US (NGE)       | 9H    | Not-greater-than-or-equal<br>(unordered, signaling) | False     | True                                       | False | True                   | Yes     |
| NGT_US (NGT)       | АН    | Not-greater-than (unordered, signaling)             | False     | True                                       | True  | True                   | Yes     |
| FALSE_OQ(FALSE)    | ВН    | False (ordered, non-signaling)                      | False     | False                                      | False | False                  | No      |
| NEQ_OQ             | CH    | Not-equal (ordered, non-signaling)                  | True      | True                                       | False | False                  | No      |
| GE_OS (GE)         | DH    | Greater-than-or-equal (ordered, signaling)          | True      | False                                      | True  | False                  | Yes     |
| GT_OS (GT)         | EH    | Greater-than (ordered, signaling)                   | True      | False                                      | False | False                  | Yes     |
| TRUE_UQ(TRUE)      | FH    | True (unordered, non-signaling)                     | True      | True                                       | True  | True                   | No      |
| EQ_OS              | 10H   | Equal (ordered, signaling)                          | False     | False                                      | True  | False                  | Yes     |
| LT_OQ              | 11H   | Less-than (ordered, nonsignaling)                   | False     | True                                       | False | False                  | No      |
| LE_OQ              | 12H   | Less-than-or-equal (ordered, non-signaling)         | False     | True                                       | True  | False                  | No      |
| UNORD_S            | 13H   | Unordered (signaling)                               | False     | False                                      | False | True                   | Yes     |
| NEQ_US             | 14H   | Not-equal (unordered, signaling)                    | True      | True                                       | False | True                   | Yes     |
| NLT_UQ             | 15H   | Not-less-than (unordered, nonsignaling)             | True      | False                                      | True  | True                   | No      |
| NLE_UQ             | 16H   | Not-less-than-or-equal (unordered, nonsignaling)    | True      | False                                      | False | True                   | No      |
| ORD_S              | 17H   | Ordered (signaling)                                 | True      | True                                       | True  | False                  | Yes     |
| EQ_US              | 18H   | Equal (unordered, signaling)                        | False     | False                                      | True  | True                   | Yes     |

Table 3-9. Comparison Predicate for VCMPPD and VCMPPS Instructions (Contd.)

| Predicate | imm8 | Description                                              | Result: A Is 1st Operand, B Is 2nd Operand |       |                        |         | Signals #IA |
|-----------|------|----------------------------------------------------------|--------------------------------------------|-------|------------------------|---------|-------------|
| Value     |      | A >B                                                     | A < B                                      | A = B | Unordered <sup>1</sup> | on QNAN |             |
| NGE_UQ    | 19H  | Not-greater-than-or-equal (unor-<br>dered, nonsignaling) | False                                      | True  | False                  | True    | No          |
| NGT_UQ    | 1AH  | Not-greater-than (unordered, non-<br>signaling)          | False                                      | True  | True                   | True    | No          |
| FALSE_OS  | 1BH  | False (ordered, signaling)                               | False                                      | False | False                  | False   | Yes         |
| NEQ_OS    | 1CH  | Not-equal (ordered, signaling)                           | True                                       | True  | False                  | False   | Yes         |
| GE_OQ     | 1DH  | Greater-than-or-equal (ordered, nonsignaling)            | True                                       | False | True                   | False   | No          |
| GT_OQ     | 1EH  | Greater-than (ordered, nonsignaling)                     | True                                       | False | False                  | False   | No          |
| TRUE_US   | 1FH  | True (unordered, signaling)                              | True                                       | True  | True                   | True    | Yes         |

#### **NOTES:**

Processors with "CPUID.1H:ECX.AVX =1" implement the full complement of 32 predicates shown in Table 3-9, software emulation is no longer needed. Compilers and assemblers may implement the following three-operand pseudo-ops in addition to the four-operand VCMPPD instruction. See Table 3-10, where the notations of reg1 reg2, and reg3 represent either XMM registers or YMM registers. Compiler should treat reserved Imm8 values as illegal syntax. Alternately, intrinsics can map the pseudo-ops to pre-defined constants to support a simpler intrinsic interface.

Table 3-10. Pseudo-Op and VCMPPD Implementation

| Pseudo-Op                     | CMPPD Implementation         |
|-------------------------------|------------------------------|
| VCMPEQPD reg1, reg2, reg3     | VCMPPD reg1, reg2, reg3, 0   |
| VCMPLTPD reg1, reg2, reg3     | VCMPPD reg1, reg2, reg3, 1   |
| VCMPLEPD reg1, reg2, reg3     | VCMPPD reg1, reg2, reg3, 2   |
| VCMPUNORDPD reg1, reg2, reg3  | VCMPPD reg1, reg2, reg3, 3   |
| VCMPNEQPD reg1, reg2, reg3    | VCMPPD reg1, reg2, reg3, 4   |
| VCMPNLTPD reg1, reg2, reg3    | VCMPPD reg1, reg2, reg3, 5   |
| VCMPNLEPD reg1, reg2, reg3    | VCMPPD reg1, reg2, reg3, 6   |
| VCMPORDPD reg1, reg2, reg3    | VCMPPD reg1, reg2, reg3, 7   |
| VCMPEQ_UQPD reg1, reg2, reg3  | VCMPPD reg1, reg2, reg3, 8   |
| VCMPNGEPD reg1, reg2, reg3    | VCMPPD reg1, reg2, reg3, 9   |
| VCMPNGTPD reg1, reg2, reg3    | VCMPPD reg1, reg2, reg3, 0AH |
| VCMPFALSEPD reg1, reg2, reg3  | VCMPPD reg1, reg2, reg3, 0BH |
| VCMPNEQ_OQPD reg1, reg2, reg3 | VCMPPD reg1, reg2, reg3, 0CH |
| VCMPGEPD reg1, reg2, reg3     | VCMPPD reg1, reg2, reg3, 0DH |
| VCMPGTPD reg1, reg2, reg3     | VCMPPD reg1, reg2, reg3, 0EH |
| VCMPTRUEPD reg1, reg2, reg3   | VCMPPD reg1, reg2, reg3, 0FH |
| VCMPEQ_OSPD reg1, reg2, reg3  | VCMPPD reg1, reg2, reg3, 10H |
| VCMPLT_OQPD reg1, reg2, reg3  | VCMPPD reg1, reg2, reg3, 11H |
| VCMPLE_OQPD reg1, reg2, reg3  | VCMPPD reg1, reg2, reg3, 12H |

<sup>1.</sup> If either operand A or B is a NAN.

Table 3-10. Pseudo-Op and VCMPPD Implementation

| Pseudo-Op                       | CMPPD Implementation         |
|---------------------------------|------------------------------|
| VCMPUNORD_SPD reg1, reg2, reg3  | VCMPPD reg1, reg2, reg3, 13H |
| VCMPNEQ_USPD reg1, reg2, reg3   | VCMPPD reg1, reg2, reg3, 14H |
| VCMPNLT_UQPD reg1, reg2, reg3   | VCMPPD reg1, reg2, reg3, 15H |
| VCMPNLE_UQPD reg1, reg2, reg3   | VCMPPD reg1, reg2, reg3, 16H |
| VCMPORD_SPD reg1, reg2, reg3    | VCMPPD reg1, reg2, reg3, 17H |
| VCMPEQ_USPD reg1, reg2, reg3    | VCMPPD reg1, reg2, reg3, 18H |
| VCMPNGE_UQPD reg1, reg2, reg3   | VCMPPD reg1, reg2, reg3, 19H |
| VCMPNGT_UQPD reg1, reg2, reg3   | VCMPPD reg1, reg2, reg3, 1AH |
| VCMPFALSE_OSPD reg1, reg2, reg3 | VCMPPD reg1, reg2, reg3, 1BH |
| VCMPNEQ_OSPD reg1, reg2, reg3   | VCMPPD reg1, reg2, reg3, 1CH |
| VCMPGE_OQPD reg1, reg2, reg3    | VCMPPD reg1, reg2, reg3, 1DH |
| VCMPGT_0QPD reg1, reg2, reg3    | VCMPPD reg1, reg2, reg3, 1EH |
| VCMPTRUE_USPD reg1, reg2, reg3  | VCMPPD reg1, reg2, reg3, 1FH |

## Operation

# CASE (COMPARISON PREDICATE) OF

- $0: \mathsf{OP3} \leftarrow \mathsf{EQ\_OQ}; \mathsf{OP5} \leftarrow \mathsf{EQ\_OQ};$
- 1: OP3  $\leftarrow$  LT\_OS; OP5  $\leftarrow$  LT\_OS;
- 2: OP3  $\leftarrow$  LE\_OS; OP5  $\leftarrow$  LE\_OS;
- 3: OP3  $\leftarrow$  UNORD\_Q; OP5  $\leftarrow$  UNORD\_Q;
- 4: OP3  $\leftarrow$  NEQ\_UQ; OP5  $\leftarrow$  NEQ\_UQ;
- 5: OP3  $\leftarrow$  NLT\_US; OP5  $\leftarrow$  NLT\_US;
- 6: OP3  $\leftarrow$  NLE\_US; OP5  $\leftarrow$  NLE\_US;
- 7: OP3  $\leftarrow$  ORD\_Q; OP5  $\leftarrow$  ORD\_Q;
- 8: OP5  $\leftarrow$  EQ\_UQ;
- 9: OP5 ← NGE\_US;
- 10: OP5 ← NGT\_US;
- 11: OP5 ← FALSE\_OQ;
- 12: OP5  $\leftarrow$  NEQ\_OQ;
- 13: OP5  $\leftarrow$  GE\_OS;
- 14: OP5 ← GT\_OS;
- 15: OP5  $\leftarrow$  TRUE\_UQ;
- 16: OP5 ← EQ\_OS;
- 17: OP5 ← LT\_OQ;
- 18: OP5 ← LE\_OQ;
- 19: OP5  $\leftarrow$  UNORD\_S;
- 20: OP5  $\leftarrow$  NEQ\_US;
- 21: OP5  $\leftarrow$  NLT\_UQ;
- 22: OP5  $\leftarrow$  NLE\_UQ;
- 23: OP5  $\leftarrow$  ORD\_S;
- 24: OP5 ← EQ\_US;
- 25: OP5 ← NGE\_UQ;
- 26: OP5 ← NGT\_UQ;
- 27: OP5  $\leftarrow$  FALSE\_OS;
- 28: OP5  $\leftarrow$  NEQ\_OS;
- 29: OP5  $\leftarrow$  GE\_OQ;

30: OP5 ← GT\_OQ; 31: OP5 ← TRUE\_US; DEFAULT: Reserved;

#### CMPPD (128-bit Legacy SSE version)

CMP0 ← SRC1[63:0] OP3 SRC2[63:0]; CMP1 ← SRC1[127:64] OP3 SRC2[127:64]; IF CMP0 = TRUE THEN DEST[63:0] ← FFFFFFFFFFFFFFFFFFH; ELSE DEST[63:0] ← 0000000000000000H; FI; IF CMP1 = TRUE THEN DEST[127:64] ← FFFFFFFFFFFFFFH; ELSE DEST[127:64] ← 000000000000000H; FI; DEST[VLMAX-1:128] (Unmodified)

#### VCMPPD (VEX.128 encoded version)

#### VCMPPD (VEX.256 encoded version)

CMP0 ← SRC1[63:0] OP5 SRC2[63:0]; CMP1 ← SRC1[127:64] OP5 SRC2[127:64]; CMP2 ← SRC1[191:128] OP5 SRC2[191:128]; CMP3 ← SRC1[255:192] OP5 SRC2[255:192]; IF CMP0 = TRUE ELSE DEST[63:0]  $\leftarrow$  0000000000000000H; FI; IF CMP1 = TRUE ELSE DEST[127:64]  $\leftarrow$  0000000000000000H; FI; IF CMP2 = TRUE THEN DEST[191:128] ← FFFFFFFFFFFFFH: ELSE DEST[191:128]  $\leftarrow$  000000000000000H; FI; IF CMP3 = TRUE THEN DEST[255:192]  $\leftarrow$  FFFFFFFFFFFFFFFFFF; ELSE DEST[255:192]  $\leftarrow$  0000000000000000H; FI;

#### Intel C/C++ Compiler Intrinsic Equivalents

CMPPD for equality: \_\_m128d \_mm\_cmpeq\_pd(\_\_m128d a, \_\_m128d b)

CMPPD for less-than: \_\_m128d \_mm\_cmplt\_pd(\_\_m128d a, \_\_m128d b)

CMPPD for less-than-or-equal: \_\_m128d \_mm\_cmple\_pd(\_\_m128d a, \_\_m128d b)

CMPPD for greater-than: \_\_m128d \_mm\_cmpgt\_pd(\_\_m128d a, \_\_m128d b)

CMPPD for greater-than-or-equal: \_\_m128d \_mm\_cmpge\_pd(\_\_m128d a, \_\_m128d b)

CMPPD for inequality: \_\_m128d \_mm\_cmpneq\_pd(\_\_m128d a, \_\_m128d b)

CMPPD for not-less-than: \_\_m128d \_mm\_cmpnlt\_pd(\_\_m128d a, \_\_m128d b)

```
CMPPD for not-greater-than: __m128d _mm_cmpngt_pd(__m128d a, __m128d b)

CMPPD for not-greater-than-or-equal: __m128d _mm_cmpnge_pd(__m128d a, __m128d b)

CMPPD for ordered: __m128d _mm_cmpord_pd(__m128d a, __m128d b)

CMPPD for unordered: __m128d _mm_cmpunord_pd(__m128d a, __m128d b)

CMPPD for not-less-than-or-equal: __m128d _mm_cmpnle_pd(__m128d a, __m128d b)

VCMPPD: __m256 _mm256_cmp_pd(__m256 a, __m256 b, const int imm)

VCMPPD: __m128 _mm_cmp_pd(__m128 a, __m128 b, const int imm)
```

# **SIMD Floating-Point Exceptions**

Invalid if SNaN operand and invalid if QNaN and predicate as listed in above table, Denormal.

# Other Exceptions

See Exceptions Type 2.

# CMPPS—Compare Packed Single-Precision Floating-Point Values

| Opcode/<br>Instruction                                            | Op/<br>En | 64/32-<br>bit Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                          |
|-------------------------------------------------------------------|-----------|--------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| OF C2 /rib<br>CMPPS xmm1, xmm2/m128, imm8                         | RMI       | V/V                | SSE                      | Compare packed single-precision floating-point values in <i>xmm2/mem</i> and <i>xmm1</i> using <i>imm8</i> as comparison predicate.  |
| VEX.NDS.128.0F.WIG C2 /r ib<br>VCMPPS xmm1, xmm2, xmm3/m128, imm8 | RVMI      | V/V                | AVX                      | Compare packed single-precision floating-point values in xmm3/m128 and xmm2 using bits 4:0 of imm8 as a comparison predicate.        |
| VEX.NDS.256.0F.WIG C2 /r ib<br>VCMPPS ymm1, ymm2, ymm3/m256, imm8 | RVMI      | V/V                | AVX                      | Compare packed single-precision floating-<br>point values in ymm3/m256 and ymm2 using<br>bits 4:0 of imm8 as a comparison predicate. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RMI   | ModRM:reg (r, w) | ModRM:r/m (r) | imm8          | NA        |
| RVMI  | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | 8mmi      |

#### **Description**

Performs a SIMD compare of the packed single-precision floating-point values in the source operand (second operand) and the destination operand (first operand) and returns the results of the comparison to the destination operand. The comparison predicate operand (third operand) specifies the type of comparison performed on each of the pairs of packed values. The result of each comparison is a doubleword mask of all 1s (comparison true) or all 0s (comparison false). The sign of zero is ignored for comparisons, so that -0.0 is equal to +0.0.

128-bit Legacy SSE version: The first source and destination operand (first operand) is an XMM register. The second source operand (second operand) can be an XMM register or 128-bit memory location. The comparison predicate operand is an 8-bit immediate, bits 2:0 of the immediate define the type of comparison to be performed (see Table 3-7). Bits 7:3 of the immediate is reserved. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged. Four comparisons are performed with results written to bits 127:0 of the destination operand.

The unordered relationship is true when at least one of the two source operands being compared is a NaN; the ordered relationship is true when neither source operand is a NaN.

A subsequent computational instruction that uses the mask result in the destination operand as an input operand will not generate a fault, because a mask of all 0s corresponds to a floating-point value of  $\pm 0.0$  and a mask of all 1s corresponds to a QNaN.

Note that processors with "CPUID.1H:ECX.AVX =0" do not implement the "greater-than", "greater-than-or-equal", "not-greater than", and "not-greater-than-or-equal relations" predicates. These comparisons can be made either by using the inverse relationship (that is, use the "not-less-than-or-equal" to make a "greater-than" comparison) or by using software emulation. When using software emulation, the program must swap the operands (copying registers when necessary to protect the data that will now be in the destination), and then perform the compare using a different predicate. The predicate to be used for these emulations is listed in Table 3-7 under the heading Emulation.

Compilers and assemblers may implement the following two-operand pseudo-ops in addition to the three-operand CMPPS instruction, for processors with "CPUID.1H:ECX.AVX =0". See Table 3-11. Compiler should treat reserved Imm8 values as illegal syntax.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

| Pseudo-Op             | Implementation      |
|-----------------------|---------------------|
| CMPEQPS xmm1, xmm2    | CMPPS xmm1, xmm2, 0 |
| CMPLTPS xmm1, xmm2    | CMPPS xmm1, xmm2, 1 |
| CMPLEPS xmm1, xmm2    | CMPPS xmm1, xmm2, 2 |
| CMPUNORDPS xmm1, xmm2 | CMPPS xmm1, xmm2, 3 |
| CMPNEQPS xmm1, xmm2   | CMPPS xmm1, xmm2, 4 |
| CMPNLTPS xmm1, xmm2   | CMPPS xmm1, xmm2, 5 |
| CMPNLEPS xmm1, xmm2   | CMPPS xmm1, xmm2, 6 |
| CMPORDPS xmm1, xmm2   | CMPPS xmm1, xmm2, 7 |

The greater-than relations not implemented by processor require more than one instruction to emulate in software and therefore should not be implemented as pseudo-ops. (For these, the programmer should reverse the operands of the corresponding less than relations and use move instructions to ensure that the mask is moved to the correct destination register and that the source operand is left intact.)

### **Enhanced Comparison Predicate for VEX-Encoded VCMPPS**

VEX.128 encoded version: The first source operand (second operand) is an XMM register. The second source operand (third operand) can be an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed. Four comparisons are performed with results written to bits 127:0 of the destination operand.

VEX.256 encoded version: The first source operand (second operand) is a YMM register. The second source operand (third operand) can be a YMM register or a 256-bit memory location. The destination operand (first operand) is a YMM register. Eight comparisons are performed with results written to the destination operand.

The comparison predicate operand is an 8-bit immediate:

• For instructions encoded using the VEX prefix, bits 4:0 define the type of comparison to be performed (see Table 3-9). Bits 5 through 7 of the immediate are reserved.

Processors with "CPUID.1H:ECX.AVX =1" implement the full complement of 32 predicates shown in Table 3-9, software emulation is no longer needed. Compilers and assemblers may implement the following three-operand pseudo-ops in addition to the four-operand VCMPPS instruction. See Table 3-12, where the notation of reg1 and reg2 represent either XMM registers or YMM registers. Compiler should treat reserved Imm8 values as illegal syntax. Alternately, intrinsics can map the pseudo-ops to pre-defined constants to support a simpler intrinsic interface.

Table 3-12. Pseudo-Op and VCMPPS Implementation

| Pseudo-Op                    | CMPPS Implementation         |
|------------------------------|------------------------------|
| VCMPEQPS reg1, reg2, reg3    | VCMPPS reg1, reg2, reg3, 0   |
| VCMPLTPS reg1, reg2, reg3    | VCMPPS reg1, reg2, reg3, 1   |
| VCMPLEPS reg1, reg2, reg3    | VCMPPS reg1, reg2, reg3, 2   |
| VCMPUNORDPS reg1, reg2, reg3 | VCMPPS reg1, reg2, reg3, 3   |
| VCMPNEQPS reg1, reg2, reg3   | VCMPPS reg1, reg2, reg3, 4   |
| VCMPNLTPS reg1, reg2, reg3   | VCMPPS reg1, reg2, reg3, 5   |
| VCMPNLEPS reg1, reg2, reg3   | VCMPPS reg1, reg2, reg3, 6   |
| VCMPORDPS reg1, reg2, reg3   | VCMPPS reg1, reg2, reg3, 7   |
| VCMPEQ_UQPS reg1, reg2, reg3 | VCMPPS reg1, reg2, reg3, 8   |
| VCMPNGEPS reg1, reg2, reg3   | VCMPPS reg1, reg2, reg3, 9   |
| VCMPNGTPS reg1, reg2, reg3   | VCMPPS reg1, reg2, reg3, 0AH |
| VCMPFALSEPS reg1, reg2, reg3 | VCMPPS reg1, reg2, reg3, 0BH |

Table 3-12. Pseudo-Op and VCMPPS Implementation

| Pseudo-Op                       | CMPPS Implementation         |
|---------------------------------|------------------------------|
| VCMPNEQ_OQPS reg1, reg2, reg3   | VCMPPS reg1, reg2, reg3, 0CH |
| VCMPGEPS reg1, reg2, reg3       | VCMPPS reg1, reg2, reg3, 0DH |
| VCMPGTPS reg1, reg2, reg3       | VCMPPS reg1, reg2, reg3, 0EH |
| VCMPTRUEPS reg1, reg2, reg3     | VCMPPS reg1, reg2, reg3, 0FH |
| VCMPEQ_OSPS reg1, reg2, reg3    | VCMPPS reg1, reg2, reg3, 10H |
| VCMPLT_OQPS reg1, reg2, reg3    | VCMPPS reg1, reg2, reg3, 11H |
| VCMPLE_OQPS reg1, reg2, reg3    | VCMPPS reg1, reg2, reg3, 12H |
| VCMPUNORD_SPS reg1, reg2, reg3  | VCMPPS reg1, reg2, reg3, 13H |
| VCMPNEQ_USPS reg1, reg2, reg3   | VCMPPS reg1, reg2, reg3, 14H |
| VCMPNLT_UQPS reg1, reg2, reg3   | VCMPPS reg1, reg2, reg3, 15H |
| VCMPNLE_UQPS reg1, reg2, reg3   | VCMPPS reg1, reg2, reg3, 16H |
| VCMPORD_SPS reg1, reg2, reg3    | VCMPPS reg1, reg2, reg3, 17H |
| VCMPEQ_USPS reg1, reg2, reg3    | VCMPPS reg1, reg2, reg3, 18H |
| VCMPNGE_UQPS reg1, reg2, reg3   | VCMPPS reg1, reg2, reg3, 19H |
| VCMPNGT_UQPS reg1, reg2, reg3   | VCMPPS reg1, reg2, reg3, 1AH |
| VCMPFALSE_OSPS reg1, reg2, reg3 | VCMPPS reg1, reg2, reg3, 1BH |
| VCMPNEQ_OSPS reg1, reg2, reg3   | VCMPPS reg1, reg2, reg3, 1CH |
| VCMPGE_OQPS reg1, reg2, reg3    | VCMPPS reg1, reg2, reg3, 1DH |
| VCMPGT_OQPS reg1, reg2, reg3    | VCMPPS reg1, reg2, reg3, 1EH |
| VCMPTRUE_USPS reg1, reg2, reg3  | VCMPPS reg1, reg2, reg3, 1FH |

## Operation

## CASE (COMPARISON PREDICATE) OF

- $0: OP3 \leftarrow EQ_OQ; OP5 \leftarrow EQ_OQ;$
- 1: OP3  $\leftarrow$  LT\_OS; OP5  $\leftarrow$  LT\_OS;
- 2: OP3  $\leftarrow$  LE\_OS; OP5  $\leftarrow$  LE\_OS;
- 3: OP3  $\leftarrow$  UNORD\_Q; OP5  $\leftarrow$  UNORD\_Q;
- $4: \mathsf{OP3} \leftarrow \mathsf{NEQ\_UQ}; \mathsf{OP5} \leftarrow \mathsf{NEQ\_UQ};$
- 5: OP3  $\leftarrow$  NLT\_US; OP5  $\leftarrow$  NLT\_US;
- 6: OP3 ← NLE\_US; OP5 ← NLE\_US;
- 7: OP3  $\leftarrow$  ORD\_Q; OP5  $\leftarrow$  ORD\_Q;
- 8: OP5  $\leftarrow$  EQ\_UQ;
- 9: OP5  $\leftarrow$  NGE\_US;
- 10: OP5 ← NGT\_US;
- 11: OP5 ← FALSE\_OQ;
- 12: OP5 ← NEQ\_OQ;
- 13: OP5 ← GE\_OS;
- 14: OP5 ← GT\_OS;
- 15: OP5  $\leftarrow$  TRUE\_UQ;
- 16: OP5 ← EQ\_OS;
- 17: OP5  $\leftarrow$  LT\_OQ;
- 18: OP5  $\leftarrow$  LE\_OQ;
- 19: OP5  $\leftarrow$  UNORD\_S;
- 20: OP5  $\leftarrow$  NEQ\_US;

```
21: OP5 ← NLT_UQ;

22: OP5 ← NLE_UQ;

23: OP5 ← ORD_S;

24: OP5 ← EQ_US;

25: OP5 ← NGE_UQ;

26: OP5 ← NGT_UQ;

27: OP5 ← FALSE_OS;

28: OP5 ← NEQ_OS;

29: OP5 ← GE_OQ;

30: OP5 ← GT_OQ;

31: OP5 ← TRUE_US;

DEFAULT: Reserved

EASC;
```

### CMPPS (128-bit Legacy SSE version)

CMP0 ← SRC1[31:0] OP3 SRC2[31:0]; CMP1  $\leftarrow$  SRC1[63:32] OP3 SRC2[63:32]; CMP2 ← SRC1[95:64] OP3 SRC2[95:64]; CMP3 ← SRC1[127:96] OP3 SRC2[127:96]; IF CMP0 = TRUE THEN DEST[31:0] ←FFFFFFFH; ELSE DEST[31:0]  $\leftarrow$  000000000H; FI; IF CMP1 = TRUE THEN DEST[63:32]  $\leftarrow$  FFFFFFFH; ELSE DEST[63:32]  $\leftarrow$  000000000H; FI; IF CMP2 = TRUE THEN DEST[95:64] ← FFFFFFFH; ELSE DEST[95:64]  $\leftarrow$  000000000H; FI; IF CMP3 = TRUE THEN DEST[127:96] ← FFFFFFFH; ELSE DEST[127:96] ←000000000H; FI; DEST[VLMAX-1:128] (Unmodified)

## VCMPPS (VEX.128 encoded version)

CMP0  $\leftarrow$  SRC1[31:0] OP5 SRC2[31:0]; CMP1 ← SRC1[63:32] OP5 SRC2[63:32]; CMP2 ← SRC1[95:64] OP5 SRC2[95:64]; CMP3 ← SRC1[127:96] OP5 SRC2[127:96]; IF CMPO = TRUE THEN DEST[31:0] ←FFFFFFFH; ELSE DEST[31:0]  $\leftarrow$  000000000H; FI; IF CMP1 = TRUE THEN DEST[63:32]  $\leftarrow$  FFFFFFFH; ELSE DEST[63:32]  $\leftarrow$  000000000H; FI; IF CMP2 = TRUE THEN DEST[95:64] ← FFFFFFFH; ELSE DEST[95:64]  $\leftarrow$  000000000H; FI; IF CMP3 = TRUE THEN DEST[127:96] ← FFFFFFFH; ELSE DEST[127:96]  $\leftarrow$  000000000H; FI; DEST[VLMAX-1:128]  $\leftarrow$  0

```
VCMPPS (VEX.256 encoded version)
CMP0 ← SRC1[31:0] OP5 SRC2[31:0]:
CMP1 ← SRC1[63:32] OP5 SRC2[63:32];
CMP2 ← SRC1[95:64] OP5 SRC2[95:64];
CMP3 ← SRC1[127:96] OP5 SRC2[127:96];
CMP4 ← SRC1[159:128] OP5 SRC2[159:128];
CMP5 \leftarrow SRC1[191:160] OP5 SRC2[191:160];
CMP6 ← SRC1[223:192] OP5 SRC2[223:192];
CMP7 ← SRC1[255:224] OP5 SRC2[255:224];
IF CMP0 = TRUE
   THEN DEST[31:0] ←FFFFFFFH;
   ELSE DEST[31:0] \leftarrow 000000000H; FI;
IF CMP1 = TRUE
   THEN DEST[63:32] \leftarrow FFFFFFFH;
   ELSE DEST[63:32] \leftarrow 000000000H; FI;
IF CMP2 = TRUE
   THEN DEST[95:64] \leftarrow FFFFFFFH;
   ELSE DEST[95:64] \leftarrow 000000000H; FI;
IF CMP3 = TRUE
   THEN DEST[127:96] \leftarrow FFFFFFFH;
   ELSE DEST[127:96] \leftarrow 000000000H; FI;
IF CMP4 = TRUE
   THEN DEST[159:128] ← FFFFFFFFH;
   ELSE DEST[159:128] \leftarrow 000000000H; FI;
IF CMP5 = TRUE
   THEN DEST[191:160] \leftarrow FFFFFFFFH;
   ELSE DEST[191:160] \leftarrow 000000000H; FI;
IF CMP6 = TRUE
   THEN DEST[223:192] ← FFFFFFFFH;
   ELSE DEST[223:192] \leftarrow 000000000H; FI;
IF CMP7 = TRUE
   THEN DEST[255:224] \leftarrow FFFFFFFH;
   ELSE DEST[255:224] \leftarrow 000000000H; FI;
Intel C/C++ Compiler Intrinsic Equivalents
CMPPS for equality:
                     __m128 _mm_cmpeq_ps(__m128 a, __m128 b)
CMPPS for less-than:
                    m128 mm cmplt ps( m128 a, m128 b)
CMPPS for less-than-or-equal:
                             m128 mm cmple ps( m128 a, m128 b)
CMPPS for greater-than: __m128 _mm_cmpgt_ps(__m128 a, __m128 b)
CMPPS for greater-than-or-equal: m128 mm cmpge ps( m128 a, m128 b)
CMPPS for inequality:
                       m128 mm cmpneg ps( m128 a, m128 b)
CMPPS for not-less-than:
                        __m128 _mm_cmpnlt_ps(__m128 a, __m128 b)
CMPPS for not-greater-than: m128 mm cmpngt ps( m128 a, m128 b)
CMPPS for not-greater-than-or-equal: __m128 _mm_cmpnge_ps(__m128 a, __m128 b)
CMPPS for ordered: __m128 _mm_cmpord_ps(__m128 a, __m128 b)
                      m128 mm cmpunord ps( m128 a, m128 b)
CMPPS for unordered:
CMPPS for not-less-than-or-equal: __m128 _mm_cmpnle_ps(__m128 a, __m128 b)
VCMPPS:
         __m256 _mm256_cmp_ps(__m256 a, __m256 b, const int imm)
```

VCMPPS: \_\_m128 \_mm\_cmp\_ps(\_\_m128 a, \_\_m128 b, const int imm)

# **SIMD Floating-Point Exceptions**

Invalid if SNaN operand and invalid if QNaN and predicate as listed in above table, Denormal.

# **Other Exceptions**

See Exceptions Type 2.

## CMPS/CMPSB/CMPSW/CMPSD/CMPSQ—Compare String Operands

| Opcode     | Instruction          | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                                                              |
|------------|----------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A6         | CMPS <i>m8, m8</i>   | NP        | Valid          | Valid               | For legacy mode, compare byte at address DS:(E)SI with byte at address ES:(E)DI; For 64-bit mode compare byte at address (R E)SI to byte at address (R E)DI. The status flags are set accordingly.       |
| A7         | CMPS <i>m16, m16</i> | NP        | Valid          | Valid               | For legacy mode, compare word at address DS:(E)SI with word at address ES:(E)DI; For 64-bit mode compare word at address (R E)SI with word at address (R E)DI. The status flags are set accordingly.     |
| A7         | CMPS <i>m32, m32</i> | NP        | Valid          | Valid               | For legacy mode, compare dword at address DS:(E)SI at dword at address ES:(E)DI; For 64-bit mode compare dword at address (R E)SI at dword at address (R E)DI. The status flags are set accordingly.     |
| REX.W + A7 | CMPS <i>m64, m64</i> | NP        | Valid          | N.E.                | Compares quadword at address (R E)SI with quadword at address (R E)DI and sets the status flags accordingly.                                                                                             |
| A6         | CMPSB                | NP        | Valid          | Valid               | For legacy mode, compare byte at address DS:(E)SI with byte at address ES:(E)DI; For 64-bit mode compare byte at address (R E)SI with byte at address (R E)DI. The status flags are set accordingly.     |
| A7         | CMPSW                | NP        | Valid          | Valid               | For legacy mode, compare word at address DS:(E)SI with word at address ES:(E)DI; For 64-bit mode compare word at address (R E)SI with word at address (R E)DI. The status flags are set accordingly.     |
| A7         | CMPSD                | NP        | Valid          | Valid               | For legacy mode, compare dword at address DS:(E)SI with dword at address ES:(E)DI; For 64-bit mode compare dword at address (R E)SI with dword at address (R E)DI. The status flags are set accordingly. |
| REX.W + A7 | CMPSQ                | NP        | Valid          | N.E.                | Compares quadword at address (R E)SI with quadword at address (R E)DI and sets the status flags accordingly.                                                                                             |

### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

## **Description**

Compares the byte, word, doubleword, or quadword specified with the first source operand with the byte, word, doubleword, or quadword specified with the second source operand and sets the status flags in the EFLAGS register according to the results.

Both source operands are located in memory. The address of the first source operand is read from DS:SI, DS:ESI or RSI (depending on the address-size attribute of the instruction is 16, 32, or 64, respectively). The address of the second source operand is read from ES:DI, ES:EDI or RDI (again depending on the address-size attribute of the

instruction is 16, 32, or 64). The DS segment may be overridden with a segment override prefix, but the ES segment cannot be overridden.

At the assembly-code level, two forms of this instruction are allowed: the "explicit-operands" form and the "no-operands" form. The explicit-operands form (specified with the CMPS mnemonic) allows the two source operands to be specified explicitly. Here, the source operands should be symbols that indicate the size and location of the source values. This explicit-operand form is provided to allow documentation. However, note that the documentation provided by this form can be misleading. That is, the source operand symbols must specify the correct type (size) of the operands (bytes, words, or doublewords, quadwords), but they do not have to specify the correct location. Locations of the source operands are always specified by the DS:(E)SI (or RSI) and ES:(E)DI (or RDI) registers, which must be loaded correctly before the compare string instruction is executed.

The no-operands form provides "short forms" of the byte, word, and doubleword versions of the CMPS instructions. Here also the DS:(E)SI (or RSI) and ES:(E)DI (or RDI) registers are assumed by the processor to specify the location of the source operands. The size of the source operands is selected with the mnemonic: CMPSB (byte comparison), CMPSW (word comparison), CMPSD (doubleword comparison), or CMPSQ (quadword comparison using REX.W).

After the comparison, the (E/R)SI and (E/R)DI registers increment or decrement automatically according to the setting of the DF flag in the EFLAGS register. (If the DF flag is 0, the (E/R)SI and (E/R)DI register increment; if the DF flag is 1, the registers decrement.) The registers increment or decrement by 1 for byte operations, by 2 for word operations, 4 for doubleword operations. If operand size is 64, RSI and RDI registers increment by 8 for quadword operations.

The CMPS, CMPSW, CMPSD, and CMPSQ instructions can be preceded by the REP prefix for block comparisons. More often, however, these instructions will be used in a LOOP construct that takes some action based on the setting of the status flags before the next comparison is made. See "REP/REPE/REPZ /REPNE/REPNZ—Repeat String Operation Prefix" in Chapter 4 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2B, for a description of the REP prefix.

In 64-bit mode, the instruction's default address size is 64 bits, 32 bit address size is supported using the prefix 67H. Use of the REX.W prefix promotes doubleword operation to 64 bits (see CMPSQ). See the summary chart at the beginning of this section for encoding data and limits.

### Operation

```
temp \leftarrow SRC1 - SRC2;
SetStatusFlags(temp):
IF (64-Bit Mode)
    THEN
         IF (Byte comparison)
         THEN IF DF = 0
               THEN
                     (RIE)SI \leftarrow (RIE)SI + 1:
                     (R|E)DI \leftarrow (R|E)DI + 1;
               ELSE
                     (R|E)SI \leftarrow (R|E)SI - 1;
                     (R|E)DI \leftarrow (R|E)DI - 1;
               FI:
         ELSE IF (Word comparison)
               THEN IF DF = 0
                     THEN
                           (R|E)SI \leftarrow (R|E)SI + 2;
                           (R|E)DI \leftarrow (R|E)DI + 2;
                     FLSE
                           (R|E)SI \leftarrow (R|E)SI - 2;
                           (R|E)DI \leftarrow (R|E)DI - 2;
                     FI:
         ELSE IF (Doubleword comparison)
```

```
THEN IF DF = 0
                  THEN
                        (R|E)SI \leftarrow (R|E)SI + 4;
                        (R|E)DI \leftarrow (R|E)DI + 4;
                  ELSE
                        (R|E)SI \leftarrow (R|E)SI - 4;
                        (R|E)DI \leftarrow (R|E)DI - 4;
                 FI:
     ELSE (* Quadword comparison *)
            THEN IF DF = 0
                  (R|E)SI \leftarrow (R|E)SI + 8;
                  (R|E)DI \leftarrow (R|E)DI + 8;
            ELSE
                  (R|E)SI \leftarrow (R|E)SI - 8;
                  (R|E)DI \leftarrow (R|E)DI - 8;
            FI;
      FI;
ELSE (* Non-64-bit Mode *)
      IF (byte comparison)
      THEN IF DF = 0
            THEN
                  (E)SI \leftarrow (E)SI + 1;
                  (E)DI \leftarrow (E)DI + 1;
            ELSE
                  (E)SI \leftarrow (E)SI - 1;
                  (E)DI \leftarrow (E)DI - 1;
            FI;
     ELSE IF (Word comparison)
            THEN IF DF = 0
                  (E)SI \leftarrow (E)SI + 2;
                  (E)DI \leftarrow (E)DI + 2;
            ELSE
                  (E)SI \leftarrow (E)SI - 2;
                  (E)DI \leftarrow (E)DI - 2;
      ELSE (* Doubleword comparison *)
            THEN IF DF = 0
                  (E)SI \leftarrow (E)SI + 4;
                  (E)DI \leftarrow (E)DI + 4;
            ELSE
                  (E)SI \leftarrow (E)SI - 4;
                  (E)DI \leftarrow (E)DI - 4;
            FI;
      FI;
```

### **Flags Affected**

FI;

The CF, OF, SF, ZF, AF, and PF flags are set according to the temporary result of the comparison.

#### **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used.

### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

## CMPSD—Compare Scalar Double-Precision Floating-Point Values

| Opcode/<br>Instruction                                              | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                     |
|---------------------------------------------------------------------|-----------|-------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| F2 OF C2 /r ib<br>CMPSD xmm1, xmm2/m64, imm8                        | RMI       | V/V               | SSE2                     | Compare low double-precision floating-point value in <i>xmm2/m64</i> and <i>xmm1</i> using <i>imm8</i> as comparison predicate. |
| VEX.NDS.LIG.F2.0F.WIG C2 /r ib<br>VCMPSD xmm1, xmm2, xmm3/m64, imm8 | RVMI      | V/V               | AVX                      | Compare low double precision floating-point value in xmm3/m64 and xmm2 using bits 4:0 of imm8 as comparison predicate.          |

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RMI   | ModRM:reg (r, w) | ModRM:r/m (r) | imm8          | NA        |
| RVMI  | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | imm8      |

### **Description**

Compares the low double-precision floating-point values in the source operand (second operand) and the destination operand (first operand) and returns the results of the comparison to the destination operand. The comparison predicate operand (third operand) specifies the type of comparison performed. The comparison result is a quadword mask of all 1s (comparison true) or all 0s (comparison false). The sign of zero is ignored for comparisons, so that -0.0 is equal to +0.0.

128-bit Legacy SSE version: The first source and destination operand (first operand) is an XMM register. The second source operand (second operand) can be an XMM register or 64-bit memory location. The comparison predicate operand is an 8-bit immediate, bits 2:0 of the immediate define the type of comparison to be performed (see Table 3-7). Bits 7:3 of the immediate is reserved. Bits (VLMAX-1:64) of the corresponding YMM destination register remain unchanged.

The unordered relationship is true when at least one of the two source operands being compared is a NaN; the ordered relationship is true when neither source operand is a NaN.

A subsequent computational instruction that uses the mask result in the destination operand as an input operand will not generate a fault, because a mask of all 0s corresponds to a floating-point value of  $\pm 0.0$  and a mask of all 1s corresponds to a QNaN.

Note that processors with "CPUID.1H:ECX.AVX =0" do not implement the "greater-than", "greater-than-or-equal", "not-greater than", and "not-greater-than-or-equal relations" predicates. These comparisons can be made either by using the inverse relationship (that is, use the "not-less-than-or-equal" to make a "greater-than" comparison) or by using software emulation. When using software emulation, the program must swap the operands (copying registers when necessary to protect the data that will now be in the destination operand), and then perform the compare using a different predicate. The predicate to be used for these emulations is listed in Table 3-7 under the heading Emulation.

Compilers and assemblers may implement the following two-operand pseudo-ops in addition to the three-operand CMPSD instruction, for processors with "CPUID.1H:ECX.AVX =0". See Table 3-13. Compiler should treat reserved Imm8 values as illegal syntax.

Table 3-13. Pseudo-Ops and CMPSD

| Pseudo-Op             | Implementation     |
|-----------------------|--------------------|
| CMPEQSD xmm1, xmm2    | CMPSD xmm1,xmm2, 0 |
| CMPLTSD xmm1, xmm2    | CMPSD xmm1,xmm2, 1 |
| CMPLESD xmm1, xmm2    | CMPSD xmm1,xmm2, 2 |
| CMPUNORDSD xmm1, xmm2 | CMPSD xmm1,xmm2, 3 |
| CMPNEQSD xmm1, xmm2   | CMPSD xmm1,xmm2, 4 |
| CMPNLTSD xmm1, xmm2   | CMPSD xmm1,xmm2, 5 |
| CMPNLESD xmm1, xmm2   | CMPSD xmm1,xmm2, 6 |
| CMPORDSD xmm1, xmm2   | CMPSD xmm1,xmm2, 7 |

The greater-than relations not implemented in the processor require more than one instruction to emulate in software and therefore should not be implemented as pseudo-ops. (For these, the programmer should reverse the operands of the corresponding less than relations and use move instructions to ensure that the mask is moved to the correct destination register and that the source operand is left intact.)

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

#### **Enhanced Comparison Predicate for VEX-Encoded VCMPSD**

VEX.128 encoded version: The first source operand (second operand) is an XMM register. The second source operand (third operand) can be an XMM register or a 64-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed. The comparison predicate operand is an 8-bit immediate:

• For instructions encoded using the VEX prefix, bits 4:0 define the type of comparison to be performed (see Table 3-9). Bits 5 through 7 of the immediate are reserved.

Processors with "CPUID.1H:ECX.AVX =1" implement the full complement of 32 predicates shown in Table 3-9, software emulation is no longer needed. Compilers and assemblers may implement the following three-operand pseudo-ops in addition to the four-operand VCMPSD instruction. See Table 3-14, where the notations of reg1 reg2, and reg3 represent either XMM registers or YMM registers. Compiler should treat reserved Imm8 values as illegal syntax. Alternately, intrinsics can map the pseudo-ops to pre-defined constants to support a simpler intrinsic interface.

Table 3-14. Pseudo-Op and VCMPSD Implementation

| Pseudo-Op                     | CMPSD Implementation         |
|-------------------------------|------------------------------|
| VCMPEQSD reg1, reg2, reg3     | VCMPSD reg1, reg2, reg3, 0   |
| VCMPLTSD reg1, reg2, reg3     | VCMPSD reg1, reg2, reg3, 1   |
| VCMPLESD reg1, reg2, reg3     | VCMPSD reg1, reg2, reg3, 2   |
| VCMPUNORDSD reg1, reg2, reg3  | VCMPSD reg1, reg2, reg3, 3   |
| VCMPNEQSD reg1, reg2, reg3    | VCMPSD reg1, reg2, reg3, 4   |
| VCMPNLTSD reg1, reg2, reg3    | VCMPSD reg1, reg2, reg3, 5   |
| VCMPNLESD reg1, reg2, reg3    | VCMPSD reg1, reg2, reg3, 6   |
| VCMPORDSD reg1, reg2, reg3    | VCMPSD reg1, reg2, reg3, 7   |
| VCMPEQ_UQSD reg1, reg2, reg3  | VCMPSD reg1, reg2, reg3, 8   |
| VCMPNGESD reg1, reg2, reg3    | VCMPSD reg1, reg2, reg3, 9   |
| VCMPNGTSD reg1, reg2, reg3    | VCMPSD reg1, reg2, reg3, 0AH |
| VCMPFALSESD reg1, reg2, reg3  | VCMPSD reg1, reg2, reg3, 0BH |
| VCMPNEQ_OQSD reg1, reg2, reg3 | VCMPSD reg1, reg2, reg3, 0CH |
| VCMPGESD reg1, reg2, reg3     | VCMPSD reg1, reg2, reg3, 0DH |
| VCMPGTSD reg1, reg2, reg3     | VCMPSD reg1, reg2, reg3, 0EH |

Table 3-14. Pseudo-Op and VCMPSD Implementation (Contd.)

| Pseudo-Op                       | CMPSD Implementation         |
|---------------------------------|------------------------------|
| VCMPTRUESD reg1, reg2, reg3     | VCMPSD reg1, reg2, reg3, 0FH |
| VCMPEQ_OSSD reg1, reg2, reg3    | VCMPSD reg1, reg2, reg3, 10H |
| VCMPLT_OQSD reg1, reg2, reg3    | VCMPSD reg1, reg2, reg3, 11H |
| VCMPLE_OQSD reg1, reg2, reg3    | VCMPSD reg1, reg2, reg3, 12H |
| VCMPUNORD_SSD reg1, reg2, reg3  | VCMPSD reg1, reg2, reg3, 13H |
| VCMPNEQ_USSD reg1, reg2, reg3   | VCMPSD reg1, reg2, reg3, 14H |
| VCMPNLT_UQSD reg1, reg2, reg3   | VCMPSD reg1, reg2, reg3, 15H |
| VCMPNLE_UQSD reg1, reg2, reg3   | VCMPSD reg1, reg2, reg3, 16H |
| VCMPORD_SSD reg1, reg2, reg3    | VCMPSD reg1, reg2, reg3, 17H |
| VCMPEQ_USSD reg1, reg2, reg3    | VCMPSD reg1, reg2, reg3, 18H |
| VCMPNGE_UQSD reg1, reg2, reg3   | VCMPSD reg1, reg2, reg3, 19H |
| VCMPNGT_UQSD reg1, reg2, reg3   | VCMPSD reg1, reg2, reg3, 1AH |
| VCMPFALSE_OSSD reg1, reg2, reg3 | VCMPSD reg1, reg2, reg3, 1BH |
| VCMPNEQ_OSSD reg1, reg2, reg3   | VCMPSD reg1, reg2, reg3, 1CH |
| VCMPGE_OQSD reg1, reg2, reg3    | VCMPSD reg1, reg2, reg3, 1DH |
| VCMPGT_OQSD reg1, reg2, reg3    | VCMPSD reg1, reg2, reg3, 1EH |
| VCMPTRUE_USSD reg1, reg2, reg3  | VCMPSD reg1, reg2, reg3, 1FH |

## Operation

### CASE (COMPARISON PREDICATE) OF

- $0: OP3 \leftarrow EQ_OQ; OP5 \leftarrow EQ_OQ;$
- 1: OP3  $\leftarrow$  LT\_OS; OP5  $\leftarrow$  LT\_OS;
- 2: OP3  $\leftarrow$  LE\_OS; OP5  $\leftarrow$  LE\_OS;
- 3: OP3  $\leftarrow$  UNORD\_Q; OP5  $\leftarrow$  UNORD\_Q;
- $4: OP3 \leftarrow NEQ_UQ; OP5 \leftarrow NEQ_UQ;$
- 5: OP3  $\leftarrow$  NLT\_US; OP5  $\leftarrow$  NLT\_US;
- 6: OP3  $\leftarrow$  NLE\_US; OP5  $\leftarrow$  NLE\_US;
- 7: OP3  $\leftarrow$  ORD\_Q; OP5  $\leftarrow$  ORD\_Q;
- 8: OP5  $\leftarrow$  EQ\_UQ;
- 9: OP5 ← NGE\_US;
- 10: OP5 ← NGT\_US;
- 11: OP5  $\leftarrow$  FALSE\_OQ;
- 12: OP5  $\leftarrow$  NEQ\_OQ;
- 13: OP5 ← GE\_OS;
- 14: OP5 ← GT\_OS;
- 15: OP5  $\leftarrow$  TRUE\_UQ;
- 16: OP5 ← EQ\_OS;
- 17: OP5 ← LT\_OQ;
- 18: OP5  $\leftarrow$  LE\_OQ;
- 19: OP5  $\leftarrow$  UNORD\_S;
- 20: OP5  $\leftarrow$  NEQ\_US;
- 21: OP5  $\leftarrow$  NLT\_UQ;
- 22: OP5 ← NLE\_UQ;
- 23: OP5 ← ORD\_S;
- 24: OP5 ← EQ\_US;

```
25: OP5 ← NGE_UQ;

26: OP5 ← NGT_UQ;

27: OP5 ← FALSE_OS;

28: OP5 ← NEQ_OS;

29: OP5 ← GE_OQ;

30: OP5 ← GT_OQ;

31: OP5 ← TRUE_US;

DEFAULT: Reserved

ESAC;
```

#### CMPSD (128-bit Legacy SSE version)

CMP0  $\leftarrow$  DEST[63:0] OP3 SRC[63:0]; IF CMP0 = TRUE THEN DEST[63:0]  $\leftarrow$  FFFFFFFFFFFFFH; ELSE DEST[63:0]  $\leftarrow$  000000000000000H; FI; DEST[VLMAX-1:64] (Unmodified)

#### VCMPSD (VEX.128 encoded version)

CMP0 ← SRC1[63:0] OP5 SRC2[63:0]; IF CMP0 = TRUE THEN DEST[63:0] ← FFFFFFFFFFFFFFH; ELSE DEST[63:0] ← 000000000000000H; FI; DEST[127:64] ← SRC1[127:64] DEST[VLMAX-1:128] ← 0

## Intel C/C++ Compiler Intrinsic Equivalents

```
CMPSD for equality: __m128d _mm_cmpeq_sd(__m128d a, __m128d b)

CMPSD for less-than: __m128d _mm_cmplt_sd(__m128d a, __m128d b)

CMPSD for less-than-or-equal: __m128d _mm_cmple_sd(__m128d a, __m128d b)

CMPSD for greater-than: __m128d _mm_cmpgt_sd(__m128d a, __m128d b)

CMPSD for greater-than-or-equal: __m128d _mm_cmpge_sd(__m128d a, __m128d b)

CMPSD for inequality: __m128d _mm_cmpneq_sd(__m128d a, __m128d b)

CMPSD for not-less-than: __m128d _mm_cmpnlt_sd(__m128d a, __m128d b)

CMPSD for not-greater-than: __m128d _mm_cmpngt_sd(__m128d a, __m128d b)

CMPSD for not-greater-than-or-equal: __m128d _mm_cmpnge_sd(__m128d a, __m128d b)

CMPSD for ordered: __m128d _mm_cmpord_sd(__m128d a, __m128d b)

CMPSD for unordered: __m128d _mm_cmpunord_sd(__m128d a, __m128d b)

CMPSD for not-less-than-or-equal: __m128d _mm_cmpnle_sd(__m128d a, __m128d b)

VCMPSD: __m128 _mm_cmp_sd(__m128 a, __m128 b, const int imm)
```

### SIMD Floating-Point Exceptions

Invalid if SNaN operand, Invalid if QNaN and predicate as listed in above table, Denormal.

#### Other Exceptions

See Exceptions Type 3.

## CMPSS—Compare Scalar Single-Precision Floating-Point Values

| Opcode/<br>Instruction                                              | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                     |
|---------------------------------------------------------------------|-----------|-------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| F3 OF C2 /r ib<br>CMPSS xmm1, xmm2/m32, imm8                        | RMI       | V/V               | SSE                      | Compare low single-precision floating-point value in <i>xmm2/m32</i> and <i>xmm1</i> using <i>imm8</i> as comparison predicate. |
| VEX.NDS.LIG.F3.0F.WIG C2 /r ib<br>VCMPSS xmm1, xmm2, xmm3/m32, imm8 | RVMI      | V/V               | AVX                      | Compare low single precision floating-point value in xmm3/m32 and xmm2 using bits 4:0 of imm8 as comparison predicate.          |

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RMI   | ModRM:reg (r, w) | ModRM:r/m (r) | imm8          | NA        |
| RVMI  | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | imm8      |

### **Description**

Compares the low single-precision floating-point values in the source operand (second operand) and the destination operand (first operand) and returns the results of the comparison to the destination operand. The comparison predicate operand (third operand) specifies the type of comparison performed. The comparison result is a doubleword mask of all 1s (comparison true) or all 0s (comparison false). The sign of zero is ignored for comparisons, so that -0.0 is equal to +0.0.

128-bit Legacy SSE version: The first source and destination operand (first operand) is an XMM register. The second source operand (second operand) can be an XMM register or 64-bit memory location. The comparison predicate operand is an 8-bit immediate, bits 2:0 of the immediate define the type of comparison to be performed (see Table 3-7). Bits 7:3 of the immediate is reserved. Bits (VLMAX-1:32) of the corresponding YMM destination register remain unchanged.

The unordered relationship is true when at least one of the two source operands being compared is a NaN; the ordered relationship is true when neither source operand is a NaN

A subsequent computational instruction that uses the mask result in the destination operand as an input operand will not generate a fault, since a mask of all 0s corresponds to a floating-point value of  $\pm 0.0$  and a mask of all 1s corresponds to a QNaN.

Note that processors with "CPUID.1H:ECX.AVX =0" do not implement the "greater-than", "greater-than-or-equal", "not-greater than", and "not-greater-than-or-equal relations" predicates. These comparisons can be made either by using the inverse relationship (that is, use the "not-less-than-or-equal" to make a "greater-than" comparison) or by using software emulation. When using software emulation, the program must swap the operands (copying registers when necessary to protect the data that will now be in the destination operand), and then perform the compare using a different predicate. The predicate to be used for these emulations is listed in Table 3-7 under the heading Emulation.

Compilers and assemblers may implement the following two-operand pseudo-ops in addition to the three-operand CMPSS instruction, for processors with "CPUID.1H:ECX.AVX =0". See Table 3-15. Compiler should treat reserved Imm8 values as illegal syntax.

Table 3-15. Pseudo-Ops and CMPSS

| Pseudo-Op             | CMPSS Implementation |
|-----------------------|----------------------|
| CMPEQSS xmm1, xmm2    | CMPSS xmm1, xmm2, 0  |
| CMPLTSS xmm1, xmm2    | CMPSS xmm1, xmm2, 1  |
| CMPLESS xmm1, xmm2    | CMPSS xmm1, xmm2, 2  |
| CMPUNORDSS xmm1, xmm2 | CMPSS xmm1, xmm2, 3  |
| CMPNEQSS xmm1, xmm2   | CMPSS xmm1, xmm2, 4  |
| CMPNLTSS xmm1, xmm2   | CMPSS xmm1, xmm2, 5  |
| CMPNLESS xmm1, xmm2   | CMPSS xmm1, xmm2, 6  |
| CMPORDSS xmm1, xmm2   | CMPSS xmm1, xmm2, 7  |

The greater-than relations not implemented in the processor require more than one instruction to emulate in software and therefore should not be implemented as pseudo-ops. (For these, the programmer should reverse the operands of the corresponding less than relations and use move instructions to ensure that the mask is moved to the correct destination register and that the source operand is left intact.)

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

#### **Enhanced Comparison Predicate for VEX-Encoded VCMPSD**

VEX.128 encoded version: The first source operand (second operand) is an XMM register. The second source operand (third operand) can be an XMM register or a 32-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed. The comparison predicate operand is an 8-bit immediate:

• For instructions encoded using the VEX prefix, bits 4:0 define the type of comparison to be performed (see Table 3-9). Bits 5 through 7 of the immediate are reserved.

Processors with "CPUID.1H:ECX.AVX = 1" implement the full complement of 32 predicates shown in Table 3-9, software emulation is no longer needed. Compilers and assemblers may implement the following three-operand pseudo-ops in addition to the four-operand VCMPSS instruction. See Table 3-16, where the notations of reg1 reg2, and reg3 represent either XMM registers or YMM registers. Compiler should treat reserved Imm8 values as illegal syntax. Alternately, intrinsics can map the pseudo-ops to pre-defined constants to support a simpler intrinsic interface.

Table 3-16. Pseudo-Op and VCMPSS Implementation

| Pseudo-Op                     | CMPSS Implementation         |
|-------------------------------|------------------------------|
| VCMPEQSS reg1, reg2, reg3     | VCMPSS reg1, reg2, reg3, 0   |
| VCMPLTSS reg1, reg2, reg3     | VCMPSS reg1, reg2, reg3, 1   |
| VCMPLESS reg1, reg2, reg3     | VCMPSS reg1, reg2, reg3, 2   |
| VCMPUNORDSS reg1, reg2, reg3  | VCMPSS reg1, reg2, reg3, 3   |
| VCMPNEQSS reg1, reg2, reg3    | VCMPSS reg1, reg2, reg3, 4   |
| VCMPNLTSS reg1, reg2, reg3    | VCMPSS reg1, reg2, reg3, 5   |
| VCMPNLESS reg1, reg2, reg3    | VCMPSS reg1, reg2, reg3, 6   |
| VCMPORDSS reg1, reg2, reg3    | VCMPSS reg1, reg2, reg3, 7   |
| VCMPEQ_UQSS reg1, reg2, reg3  | VCMPSS reg1, reg2, reg3, 8   |
| VCMPNGESS reg1, reg2, reg3    | VCMPSS reg1, reg2, reg3, 9   |
| VCMPNGTSS reg1, reg2, reg3    | VCMPSS reg1, reg2, reg3, 0AH |
| VCMPFALSESS reg1, reg2, reg3  | VCMPSS reg1, reg2, reg3, 0BH |
| VCMPNEQ_OQSS reg1, reg2, reg3 | VCMPSS reg1, reg2, reg3, 0CH |
| VCMPGESS reg1, reg2, reg3     | VCMPSS reg1, reg2, reg3, 0DH |
| VCMPGTSS reg1, reg2, reg3     | VCMPSS reg1, reg2, reg3, 0EH |

Table 3-16. Pseudo-Op and VCMPSS Implementation (Contd.)

| Pseudo-Op                       | CMPSS Implementation         |
|---------------------------------|------------------------------|
| VCMPTRUESS reg1, reg2, reg3     | VCMPSS reg1, reg2, reg3, 0FH |
| VCMPEQ_OSSS reg1, reg2, reg3    | VCMPSS reg1, reg2, reg3, 10H |
| VCMPLT_OQSS reg1, reg2, reg3    | VCMPSS reg1, reg2, reg3, 11H |
| VCMPLE_OQSS reg1, reg2, reg3    | VCMPSS reg1, reg2, reg3, 12H |
| VCMPUNORD_SSS reg1, reg2, reg3  | VCMPSS reg1, reg2, reg3, 13H |
| VCMPNEQ_USSS reg1, reg2, reg3   | VCMPSS reg1, reg2, reg3, 14H |
| VCMPNLT_UQSS reg1, reg2, reg3   | VCMPSS reg1, reg2, reg3, 15H |
| VCMPNLE_UQSS reg1, reg2, reg3   | VCMPSS reg1, reg2, reg3, 16H |
| VCMPORD_SSS reg1, reg2, reg3    | VCMPSS reg1, reg2, reg3, 17H |
| VCMPEQ_USSS reg1, reg2, reg3    | VCMPSS reg1, reg2, reg3, 18H |
| VCMPNGE_UQSS reg1, reg2, reg3   | VCMPSS reg1, reg2, reg3, 19H |
| VCMPNGT_UQSS reg1, reg2, reg3   | VCMPSS reg1, reg2, reg3, 1AH |
| VCMPFALSE_OSSS reg1, reg2, reg3 | VCMPSS reg1, reg2, reg3, 1BH |
| VCMPNEQ_OSSS reg1, reg2, reg3   | VCMPSS reg1, reg2, reg3, 1CH |
| VCMPGE_OQSS reg1, reg2, reg3    | VCMPSS reg1, reg2, reg3, 1DH |
| VCMPGT_OQSS reg1, reg2, reg3    | VCMPSS reg1, reg2, reg3, 1EH |
| VCMPTRUE_USSS reg1, reg2, reg3  | VCMPSS reg1, reg2, reg3, 1FH |

## Operation

### CASE (COMPARISON PREDICATE) OF

- $0: OP3 \leftarrow EQ_OQ; OP5 \leftarrow EQ_OQ;$
- 1: OP3  $\leftarrow$  LT\_OS; OP5  $\leftarrow$  LT\_OS;
- 2: OP3  $\leftarrow$  LE\_OS; OP5  $\leftarrow$  LE\_OS;
- $3: OP3 \leftarrow UNORD_Q; OP5 \leftarrow UNORD_Q;$
- 4: OP3  $\leftarrow$  NEQ\_UQ; OP5  $\leftarrow$  NEQ\_UQ;
- 5: OP3  $\leftarrow$  NLT\_US; OP5  $\leftarrow$  NLT\_US;
- 6: OP3  $\leftarrow$  NLE\_US; OP5  $\leftarrow$  NLE\_US;
- 7: OP3  $\leftarrow$  ORD\_Q; OP5  $\leftarrow$  ORD\_Q;
- 8: OP5  $\leftarrow$  EQ\_UQ;
- 9: OP5 ← NGE\_US;
- 10: OP5 ← NGT\_US;
- 11: OP5  $\leftarrow$  FALSE\_OQ;
- 12: OP5  $\leftarrow$  NEQ\_OQ;
- 13: OP5 ← GE\_OS;
- 14: OP5 ← GT\_OS;
- 15: OP5  $\leftarrow$  TRUE\_UQ;
- 16: OP5 ← EQ\_OS;
- 17: OP5  $\leftarrow$  LT\_OQ;
- 18: OP5  $\leftarrow$  LE\_OQ;
- 19: OP5  $\leftarrow$  UNORD\_S;
- 20: OP5  $\leftarrow$  NEQ\_US;
- 21: OP5  $\leftarrow$  NLT\_UQ;
- 22: OP5 ← NLE\_UQ;
- 23: OP5 ← ORD\_S;
- 24: OP5 ← EQ\_US;

```
25: OP5 ← NGE_UQ;

26: OP5 ← NGT_UQ;

27: OP5 ← FALSE_OS;

28: OP5 ← NEQ_OS;

29: OP5 ← GE_OQ;

30: OP5 ← GT_OQ;

31: OP5 ← TRUE_US;

DEFAULT: Reserved

ESAC;
```

#### CMPSS (128-bit Legacy SSE version)

CMP0  $\leftarrow$  DEST[31:0] OP3 SRC[31:0]; IF CMP0 = TRUE THEN DEST[31:0]  $\leftarrow$  FFFFFFFFH; ELSE DEST[31:0]  $\leftarrow$  00000000H; FI; DEST[VLMAX-1:32] (Unmodified)

#### VCMPSS (VEX.128 encoded version)

CMP0  $\leftarrow$  SRC1[31:0] OP5 SRC2[31:0]; IF CMP0 = TRUE THEN DEST[31:0]  $\leftarrow$  FFFFFFFFH; ELSE DEST[31:0]  $\leftarrow$  000000000H; FI; DEST[127:32]  $\leftarrow$  SRC1[127:32] DEST[VLMAX-1:128]  $\leftarrow$  0

## Intel C/C++ Compiler Intrinsic Equivalents

```
CMPSS for equality: __m128 _mm_cmpeq_ss(__m128 a, __m128 b)

CMPSS for less-than: __m128 _mm_cmplt_ss(__m128 a, __m128 b)

CMPSS for less-than-or-equal: __m128 _mm_cmple_ss(__m128 a, __m128 b)

CMPSS for greater-than: __m128 _mm_cmpgt_ss(__m128 a, __m128 b)

CMPSS for greater-than-or-equal: __m128 _mm_cmpge_ss(__m128 a, __m128 b)

CMPSS for inequality: __m128 _mm_cmpneq_ss(__m128 a, __m128 b)

CMPSS for not-less-than: __m128 _mm_cmpnlt_ss(__m128 a, __m128 b)

CMPSS for not-greater-than-or-equal: __m128 _mm_cmpnge_ss(__m128 a, __m128 b)

CMPSS for ordered: __m128 _mm_cmpord_ss(__m128 a, __m128 b)

CMPSS for unordered: __m128 _mm_cmpunord_ss(__m128 a, __m128 b)

CMPSS for not-less-than-or-equal: __m128 _mm_cmpnle_ss(__m128 a, __m128 b)

CMPSS for not-less-than-or-equal: __m128 _mm_cmpnle_ss(__m128 a, __m128 b)

CMPSS: __m128 _mm_cmp_ss(__m128 a, __m128 b, const int imm)
```

### SIMD Floating-Point Exceptions

Invalid if SNaN operand, Invalid if QNaN and predicate as listed in above table, Denormal.

#### Other Exceptions

See Exceptions Type 3.

## CMPXCHG—Compare and Exchange

| Opcode/<br>Instruction                | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                     |
|---------------------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| OF BO/r<br>CMPXCHG r/m8, r8           | MR        | Valid          | Valid*              | Compare AL with $r/m8$ . If equal, ZF is set and $r8$ is loaded into $r/m8$ . Else, clear ZF and load $r/m8$ into AL.                           |
| REX + 0F B0/r<br>CMPXCHG r/m8**,r8    | MR        | Valid          | N.E.                | Compare AL with $r/m8$ . If equal, ZF is set and $r8$ is loaded into $r/m8$ . Else, clear ZF and load $r/m8$ into AL.                           |
| OF B1/r<br>CMPXCHG r/m16, r16         | MR        | Valid          | Valid*              | Compare AX with $r/m16$ . If equal, ZF is set and $r16$ is loaded into $r/m16$ . Else, clear ZF and load $r/m16$ into AX.                       |
| OF B1/r<br>CMPXCHG r/m32, r32         | MR        | Valid          | Valid*              | Compare EAX with r/m32. If equal, ZF is set and r32 is loaded into r/m32. Else, clear ZF and load r/m32 into EAX.                               |
| REX.W + 0F B1/r<br>CMPXCHG r/m64, r64 | MR        | Valid          | N.E.                | Compare RAX with <i>r/m64</i> . If equal, ZF is set and <i>r64</i> is loaded into <i>r/m64</i> . Else, clear ZF and load <i>r/m64</i> into RAX. |

#### **NOTES:**

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| MR    | ModRM:r/m (r, w) | ModRM:reg (r) | NA        | NA        |

### **Description**

Compares the value in the AL, AX, EAX, or RAX register with the first operand (destination operand). If the two values are equal, the second operand (source operand) is loaded into the destination operand. Otherwise, the destination operand is loaded into the AL, AX, EAX or RAX register. RAX register is available only in 64-bit mode.

This instruction can be used with a LOCK prefix to allow the instruction to be executed atomically. To simplify the interface to the processor's bus, the destination operand receives a write cycle without regard to the result of the comparison. The destination operand is written back if the comparison fails; otherwise, the source operand is written into the destination. (The processor never produces a locked read without also producing a locked write.)

In 64-bit mode, the instruction's default operation size is 32 bits. Use of the REX.R prefix permits access to additional registers (R8-R15). Use of the REX.W prefix promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

#### IA-32 Architecture Compatibility

This instruction is not supported on Intel processors earlier than the Intel486 processors.

#### Operation

<sup>\*</sup> See the IA-32 Architecture Compatibility section below.

<sup>\*\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

```
ZF \leftarrow 0; accumulator \leftarrow TEMP; DEST \leftarrow TEMP; FI;
```

## Flags Affected

The ZF flag is set if the values in the destination operand and register AL, AX, or EAX are equal; otherwise it is cleared. The CF, PF, AF, SF, and OF flags are set according to the results of the comparison operation.

### **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

#### Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used but the destination is not a memory operand.

### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

#### Compatibility Mode Exceptions

Same exceptions as in protected mode.

#### 64-Bit Mode Exceptions

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

## CMPXCHG8B/CMPXCHG16B—Compare and Exchange Bytes

| Opcode/<br>Instruction                   | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                               |
|------------------------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| OF C7 /1 m64<br>CMPXCHG8B m64            | М         | Valid          | Valid*              | Compare EDX:EAX with <i>m64</i> . If equal, set ZF and load ECX:EBX into <i>m64</i> . Else, clear ZF and load <i>m64</i> into EDX:EAX.    |
| REX.W + 0F C7 /1 m128<br>CMPXCHG16B m128 | М         | Valid          | N.E.                | Compare RDX:RAX with <i>m128</i> . If equal, set ZF and load RCX:RBX into <i>m128</i> . Else, clear ZF and load <i>m128</i> into RDX:RAX. |

#### NOTES:

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2 | Operand 3 | Operand 4 |
|-------|------------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r, w) | NA        | NA        | NA        |

#### **Description**

Compares the 64-bit value in EDX:EAX (or 128-bit value in RDX:RAX if operand size is 128 bits) with the operand (destination operand). If the values are equal, the 64-bit value in ECX:EBX (or 128-bit value in RCX:RBX) is stored in the destination operand. Otherwise, the value in the destination operand is loaded into EDX:EAX (or RDX:RAX). The destination operand is an 8-byte memory location (or 16-byte memory location if operand size is 128 bits). For the EDX:EAX and ECX:EBX register pairs, EDX and ECX contain the high-order 32 bits and EAX and EBX contain the low-order 32 bits of a 64-bit value. For the RDX:RAX and RCX:RBX register pairs, RDX and RCX contain the high-order 64 bits and RAX and RBX contain the low-order 64bits of a 128-bit value.

This instruction can be used with a LOCK prefix to allow the instruction to be executed atomically. To simplify the interface to the processor's bus, the destination operand receives a write cycle without regard to the result of the comparison. The destination operand is written back if the comparison fails; otherwise, the source operand is written into the destination. (The processor never produces a locked read without also producing a locked write.)

In 64-bit mode, default operation size is 64 bits. Use of the REX.W prefix promotes operation to 128 bits. Note that CMPXCHG16B requires that the destination (memory) operand be 16-byte aligned. See the summary chart at the beginning of this section for encoding data and limits. For information on the CPUID flag that indicates CMPXCHG16B, see page 3-175.

#### **IA-32 Architecture Compatibility**

This instruction encoding is not supported on Intel processors earlier than the Pentium processors.

### Operation

```
IF (64-Bit Mode and OperandSize = 64)  
THEN  
TEMP128 \leftarrow DEST  
IF (RDX:RAX = TEMP128)  
THEN    
ZF \leftarrow 1;  
DEST \leftarrow RCX:RBX;  
ELSE    
ZF \leftarrow 0;  
RDX:RAX \leftarrow TEMP128;  
DEST \leftarrow TEMP128;  
FI;  
FI
```

<sup>\*</sup>See IA-32 Architecture Compatibility section below.

```
ELSE TEMP64 \leftarrow DEST; IF (EDX:EAX = TEMP64) THEN ZF \leftarrow 1; DEST \leftarrow ECX:EBX; ELSE ZF \leftarrow 0; EDX:EAX \leftarrow TEMP64; DEST \leftarrow TEMP64; FI; FI;
```

## Flags Affected

The ZF flag is set if the destination operand and EDX:EAX are equal; otherwise it is cleared. The CF, PF, AF, SF, and OF flags are unaffected.

### **Protected Mode Exceptions**

#UD If the destination is not a memory operand.

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#### Real-Address Mode Exceptions

#UD If the destination operand is not a memory location.

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#### Virtual-8086 Mode Exceptions

#UD If the destination operand is not a memory location.

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#### Compatibility Mode Exceptions

Same exceptions as in protected mode.

#### 64-Bit Mode Exceptions

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

If memory operand for CMPXCHG16B is not aligned on a 16-byte boundary.

If CPUID.01H: ECX.CMPXCHG16B[bit 13] = 0.

#UD If the destination operand is not a memory location.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

## COMISD—Compare Scalar Ordered Double-Precision Floating-Point Values and Set EFLAGS

| Opcode/<br>Instruction                            | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                   |
|---------------------------------------------------|-----------|-------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 2F /r<br>COMISD xmm1, xmm2/m64              | RM        | V/V               | SSE2                     | Compare low double-precision floating-point values in <i>xmm1</i> and <i>xmm2/mem64</i> and set the EFLAGS flags accordingly. |
| VEX.LIG.66.0F.WIG 2F /r<br>VCOMISD xmm1, xmm2/m64 | RM        | V/V               | AVX                      | Compare low double precision floating-point values in xmm1 and xmm2/mem64 and set the EFLAGS flags accordingly.               |

### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (r) | ModRM:r/m (r) | NA        | NA        |

#### **Description**

Compares the double-precision floating-point values in the low quadwords of operand 1 (first operand) and operand 2 (second operand), and sets the ZF, PF, and CF flags in the EFLAGS register according to the result (unordered, greater than, less than, or equal). The OF, SF and AF flags in the EFLAGS register are set to 0. The unordered result is returned if either source operand is a NaN (QNaN or SNaN). The sign of zero is ignored for comparisons, so that -0.0 is equal to +0.0.

Operand 1 is an XMM register; operand 2 can be an XMM register or a 64 bit memory location.

The COMISD instruction differs from the UCOMISD instruction in that it signals a SIMD floating-point invalid operation exception (#I) when a source operand is either a QNaN or SNaN. The UCOMISD instruction signals an invalid numeric exception only if a source operand is an SNaN.

The EFLAGS register is not updated if an unmasked SIMD floating-point exception is generated.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b, otherwise instructions will #UD.

#### Operation

```
\label{eq:result} \begin{split} & \text{RESULT} \leftarrow \text{OrderedCompare}(\text{DEST}[63:0] \neq \text{SRC}[63:0]) \, \{ \\ & \text{(* Set EFLAGS *) CASE (RESULT) OF} \\ & \text{UNORDERED:} & \text{ZF,PF,CF} \leftarrow 111; \\ & \text{GREATER\_THAN:} & \text{ZF,PF,CF} \leftarrow 000; \\ & \text{LESS\_THAN:} & \text{ZF,PF,CF} \leftarrow 001; \\ & \text{EQUAL:} & \text{ZF,PF,CF} \leftarrow 100; \\ & \text{ESAC;} \\ & \text{OF, AF, SF} \leftarrow 0; \, \} \end{split}
```

## Intel C/C++ Compiler Intrinsic Equivalents

```
int _mm_comieq_sd (__m128d a, __m128d b)
int _mm_comilt_sd (__m128d a, __m128d b)
int _mm_comile_sd (__m128d a, __m128d b)
int _mm_comigt_sd (__m128d a, __m128d b)
int _mm_comige_sd (__m128d a, __m128d b)
int _mm_comineq_sd (__m128d a, __m128d b)
```

## **SIMD Floating-Point Exceptions**

Invalid (if SNaN or QNaN operands), Denormal.

# Other Exceptions

See Exceptions Type 3; additionally #UD If VEX.vvvv ≠ 1111B.

## COMISS—Compare Scalar Ordered Single-Precision Floating-Point Values and Set EFLAGS

| Opcode/<br>Instruction                         | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                   |
|------------------------------------------------|-----------|-------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| OF 2F /r<br>COMISS xmm1, xmm2/m32              | RM        | V/V               | SSE                      | Compare low single-precision floating-point values in <i>xmm1</i> and <i>xmm2/mem32</i> and set the EFLAGS flags accordingly. |
| VEX.LIG.OF.WIG 2F /r<br>VCOMISS xmm1, xmm2/m32 | RM        | V/V               | AVX                      | Compare low single precision floating-point values in xmm1 and xmm2/mem32 and set the EFLAGS flags accordingly.               |

### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (r) | ModRM:r/m (r) | NA        | NA        |

#### **Description**

Compares the single-precision floating-point values in the low doublewords of operand 1 (first operand) and operand 2 (second operand), and sets the ZF, PF, and CF flags in the EFLAGS register according to the result (unordered, greater than, less than, or equal). The OF, SF, and AF flags in the EFLAGS register are set to 0. The unordered result is returned if either source operand is a NaN (QNaN or SNaN). The sign of zero is ignored for comparisons, so that -0.0 is equal to +0.0.

Operand 1 is an XMM register; Operand 2 can be an XMM register or a 32 bit memory location.

The COMISS instruction differs from the UCOMISS instruction in that it signals a SIMD floating-point invalid operation exception (#I) when a source operand is either a QNaN or SNaN. The UCOMISS instruction signals an invalid numeric exception only if a source operand is an SNaN.

The EFLAGS register is not updated if an unmasked SIMD floating-point exception is generated.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b, otherwise instructions will #UD.

#### Operation

```
\label{eq:result} \begin{split} & \mathsf{RESULT} \leftarrow \mathsf{OrderedCompare}(\mathsf{SRC1}[31:0]) \not\in \\ & (\mathsf{*} \ \mathsf{Set} \ \mathsf{EFLAGS} \ \mathsf{*}) \ \mathsf{CASE} \ (\mathsf{RESULT}) \ \mathsf{OF} \\ & \mathsf{UNORDERED}: & \mathsf{ZF}, \mathsf{PF}, \mathsf{CF} \leftarrow 111; \\ & \mathsf{GREATER\_THAN}: & \mathsf{ZF}, \mathsf{PF}, \mathsf{CF} \leftarrow 000; \\ & \mathsf{LESS\_THAN}: & \mathsf{ZF}, \mathsf{PF}, \mathsf{CF} \leftarrow 001; \\ & \mathsf{EQUAL}: & \mathsf{ZF}, \mathsf{PF}, \mathsf{CF} \leftarrow 100; \\ & \mathsf{ESAC}; \\ & \mathsf{OF}, \mathsf{AF}, \mathsf{SF} \leftarrow 0; \, \} \end{split}
```

## Intel C/C++ Compiler Intrinsic Equivalents

```
int _mm_comieq_ss (__m128 a, __m128 b)
int _mm_comilt_ss (__m128 a, __m128 b)
int _mm_comile_ss (__m128 a, __m128 b)
int _mm_comigt_ss (__m128 a, __m128 b)
int _mm_comige_ss (__m128 a, __m128 b)
int _mm_comineq_ss (__m128 a, __m128 b)
```

# **SIMD Floating-Point Exceptions**

Invalid (if SNaN or QNaN operands), Denormal.

# Other Exceptions

See Exceptions Type 3; additionally #UD If VEX.vvvv ≠ 1111B.

### CPUID—CPU Identification

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                           |
|--------|-------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0F A2  | CPUID       | NP        | Valid          | Valid               | Returns processor identification and feature information to the EAX, EBX, ECX, and EDX registers, as determined by input entered in EAX (in some cases, ECX as well). |

### Instruction Operand Encoding

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

## **Description**

The ID flag (bit 21) in the EFLAGS register indicates support for the CPUID instruction. If a software procedure can set and clear this flag, the processor executing the procedure supports the CPUID instruction. This instruction operates the same in non-64-bit modes and 64-bit mode.

CPUID returns processor identification and feature information in the EAX, EBX, ECX, and EDX registers. The instruction's output is dependent on the contents of the EAX register upon execution (in some cases, ECX as well). For example, the following pseudocode loads EAX with 00H and causes CPUID to return a Maximum Return Value and the Vendor Identification String in the appropriate registers:

MOV EAX, 00H CPUID

Table 3-17 shows information returned, depending on the initial value loaded into the EAX register. Table 3-18 shows the maximum CPUID input value recognized for each family of IA-32 processors on which CPUID is implemented.

Two types of information are returned: basic and extended function information. If a value entered for CPUID.EAX is higher than the maximum input value for basic or extended function for that processor then the data for the highest basic information leaf is returned. For example, using the Intel Core i7 processor, the following is true:

CPUID.EAX = 05H (\* Returns MONITOR/MWAIT leaf. \*)

CPUID.EAX = OAH (\* Returns Architectural Performance Monitoring leaf. \*)

CPUID.EAX = OBH (\* Returns Extended Topology Enumeration leaf. \*)

CPUID.EAX = OCH (\* INVALID: Returns the same information as CPUID.EAX = OBH. \*)

CPUID.EAX = 80000008H (\* Returns linear/physical address size data. \*)

CPUID.EAX = 8000000AH (\* INVALID: Returns same information as CPUID.EAX = OBH. \*)

If a value entered for CPUID.EAX is less than or equal to the maximum input value and the leaf is not supported on that processor then 0 is returned in all the registers. For example, using the Intel Core i7 processor, the following is true:

CPUID.EAX = 07H (\*Returns EAX=EBX=ECX=EDX=0, \*)

When CPUID returns the highest basic leaf information as a result of an invalid input EAX value, any dependence on input ECX value in the basic leaf is honored.

CPUID can be executed at any privilege level to serialize instruction execution. Serializing instruction execution guarantees that any modifications to flags, registers, and memory for previous instructions are completed before the next instruction is fetched and executed.

#### See also:

"Serializing Instructions" in Chapter 8, "Multiple-Processor Management," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

<sup>1.</sup> On Intel 64 processors, CPUID clears the high 32 bits of the RAX/RBX/RCX/RDX registers in all modes.

"Caching Translation Information" in Chapter 4, "Paging," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

Table 3-17. Information Returned by CPUID Instruction

| Initial EAX<br>Value | Information Provided about the Processor |                                                                                                                                                                                                                                                                                                             |  |  |
|----------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                      | Basic CPU                                | UID Information                                                                                                                                                                                                                                                                                             |  |  |
| OH                   | EAX<br>EBX<br>ECX<br>EDX                 | Maximum Input Value for Basic CPUID Information (see Table 3-18) "Genu" "ntel" "inel"                                                                                                                                                                                                                       |  |  |
| 01H                  | EAX                                      | Version Information: Type, Family, Model, and Stepping ID (see Figure 3-5)                                                                                                                                                                                                                                  |  |  |
|                      | EBX                                      | Bits 07-00: Brand Index Bits 15-08: CLFLUSH line size (Value * 8 = cache line size in bytes) Bits 23-16: Maximum number of addressable IDs for logical processors in this physical package*. Bits 31-24: Initial APIC ID                                                                                    |  |  |
|                      | ECX<br>EDX                               | Feature Information (see Figure 3-6 and Table 3-19) Feature Information (see Figure 3-7 and Table 3-20)                                                                                                                                                                                                     |  |  |
|                      |                                          | NOTES:  * The nearest power-of-2 integer that is not smaller than EBX[23:16] is the number of unique initial APIC IDs reserved for addressing different logical processors in a physical package. This field is only valid if CPUID.1.EDX.HTT[bit 28]= 1.                                                   |  |  |
| 02H                  | EAX<br>EBX<br>ECX<br>EDX                 | Cache and TLB Information (see Table 3-21) Cache and TLB Information Cache and TLB Information Cache and TLB Information                                                                                                                                                                                    |  |  |
| 03H                  | EAX<br>EBX<br>ECX                        | Reserved. Reserved. Bits 00-31 of 96 bit processor serial number. (Available in Pentium III processor only; otherwise, the value in this register is reserved.) Bits 32-63 of 96 bit processor serial number. (Available in Pentium III processor only; otherwise, the value in this register is reserved.) |  |  |
|                      |                                          | NOTES:                                                                                                                                                                                                                                                                                                      |  |  |
|                      |                                          | Processor serial number (PSN) is not supported in the Pentium 4 processor or later. On all models, use the PSN flag (returned using CPUID) to check for PSN support before accessing the feature.                                                                                                           |  |  |
|                      | CPUID lea                                | eves > 3 < 80000000 are visible only when IA32_MISC_ENABLE.BOOT_NT4[bit 22] = 0 (default).                                                                                                                                                                                                                  |  |  |
|                      | Determin                                 | istic Cache Parameters Leaf                                                                                                                                                                                                                                                                                 |  |  |
| 04H                  |                                          | NOTES:  Leaf 04H output depends on the initial value in ECX.*  See also: "INPUT EAX = 4: Returns Deterministic Cache Parameters for each level on page 3-183.                                                                                                                                               |  |  |
|                      | EAX                                      | Bits 04-00: Cache Type Field  0 = Null - No more caches  1 = Data Cache  2 = Instruction Cache  3 = Unified Cache  4-31 = Reserved  Bits 07-05: Cache Level (starts at 1)                                                                                                                                   |  |  |
|                      |                                          | Bit 08: Self Initializing cache level (does not need SW initialization) Bit 09: Fully Associative cache                                                                                                                                                                                                     |  |  |

Table 3-17. Information Returned by CPUID Instruction (Contd.)

| Initial EAX<br>Value |         | Information Provided about the Processor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                      |         | Bits 13-10: Reserved Bits 25-14: Maximum number of addressable IDs for logical processors sharing this cache**, *** Bits 31-26: Maximum number of addressable IDs for processor cores in the physical package**, ****, *****                                                                                                                                                                                                                                                                                                                                                    |
|                      | EBX     | Bits 11-00: L = System Coherency Line Size** Bits 21-12: P = Physical Line partitions** Bits 31-22: W = Ways of associativity**                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                      | ECX     | Bits 31-00: S = Number of Sets**                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                      | EDX     | Bit 0: Write-Back Invalidate/Invalidate  0 = WBINVD/INVD from threads sharing this cache acts upon lower level caches for threads sharing this cache.  1 = WBINVD/INVD is not guaranteed to act upon lower level caches of non-originating threads sharing this cache.  Bit 1: Cache Inclusiveness  0 = Cache is not inclusive of lower cache levels.  1 = Cache is inclusive of lower cache levels.  Bit 2: Complex Cache Indexing  0 = Direct mapped cache.  1 = A complex function is used to index the cache, potentially using all address bits.  Bits 31-03: Reserved = 0 |
|                      |         | NOTES:  * If ECX contains an invalid sub leaf index, EAX/EBX/ECX/EDX return 0. Sub-leaf index n+1 is invalid if sub-                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                      |         | leaf n returns EAX[4:0] as 0.  ** Add one to the return value to get the result.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                      |         | ***The nearest power-of-2 integer that is not smaller than (1 + EAX[25:14]) is the number of unique initial APIC IDs reserved for addressing different logical processors sharing this cache                                                                                                                                                                                                                                                                                                                                                                                    |
|                      |         | **** The nearest power-of-2 integer that is not smaller than (1 + EAX[31:26]) is the number of unique Core_IDs reserved for addressing different processor cores in a physical package. Core ID is a subset of bits of the initial APIC ID.                                                                                                                                                                                                                                                                                                                                     |
|                      |         | ***** The returned value is constant for valid initial values in ECX. Valid ECX values start from 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                      | MONITOR | R/MWAIT Leaf                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 05H                  | EAX     | Bits 15-00: Smallest monitor-line size in bytes (default is processor's monitor granularity) Bits 31-16: Reserved = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                      | EBX     | Bits 15-00: Largest monitor-line size in bytes (default is processor's monitor granularity) Bits 31-16: Reserved = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                      | ECX     | Bit 00: Enumeration of Monitor-Mwait extensions (beyond EAX and EBX registers) supported Bit 01: Supports treating interrupts as break-event for MWAIT, even when interrupts disabled Bits 31 - 02: Reserved                                                                                                                                                                                                                                                                                                                                                                    |

Table 3-17. Information Returned by CPUID Instruction (Contd.)

| Initial EAX |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Value       |          | Information Provided about the Processor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|             | EDX      | Bits 03 - 00: Number of C0* sub C-states supported using MWAIT Bits 07 - 04: Number of C1* sub C-states supported using MWAIT Bits 11 - 08: Number of C2* sub C-states supported using MWAIT Bits 15 - 12: Number of C3* sub C-states supported using MWAIT Bits 19 - 16: Number of C4* sub C-states supported using MWAIT Bits 23 - 20: Number of C5* sub C-states supported using MWAIT Bits 27 - 24: Number of C6* sub C-states supported using MWAIT Bits 31 - 28: Number of C7* sub C-states supported using MWAIT NOTE:  * The definition of C0 through C7 states for MWAIT extension are processor-specific C-states, not ACPI C-states.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|             | Thermal  | l and Power Management Leaf                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 06H         | EAX      | Bit 00: Digital temperature sensor is supported if set Bit 01: Intel Turbo Boost Technology Available (see description of IA32_MISC_ENABLE[38]). Bit 02: ARAT. APIC-Timer-always-running feature is supported if set. Bit 03: Reserved Bit 04: PLN. Power limit notification controls are supported if set. Bit 05: ECMD. Clock modulation duty cycle extension is supported if set. Bit 06: PTM. Package thermal management is supported if set. Bit 07: HWP. HWP base registers (IA32_PM_ENABLE[bit 0], IA32_HWP_CAPABILITIES, IA32_HWP_REQUEST, IA32_HWP_STATUS) are supported if set. Bit 08: HWP_Notification. IA32_HWP_INTERRUPT MSR is supported if set. Bit 09: HWP_Activity_Window. IA32_HWP_REQUEST[bits 41:32] is supported if set. Bit 10: HWP_Energy_Performance_Preference. IA32_HWP_REQUEST[bits 31:24] is supported if set. Bit 11: HWP_Package_Level_Request. IA32_HWP_REQUEST_PKG MSR is supported if set. Bit 12: Reserved. Bit 13: HDC. HDC base registers IA32_PKG_HDC_CTL, IA32_PM_CTL1, IA32_THREAD_STALL MSRs are supported if set. Bits 31 - 15: Reserved Bits 03 - 00: Number of Interrupt Thresholds in Digital Thermal Sensor Bits 31 - 04: Reserved |
|             | ECX      | Bit 00: Hardware Coordination Feedback Capability (Presence of IA32_MPERF and IA32_APERF). The capability to provide a measure of delivered processor performance (since last reset of the counters), as a percentage of the expected processor performance when running at the TSC frequency. Bits 02 - 01: Reserved = 0 Bit 03: The processor supports performance-energy bias preference if CPUID.06H:ECX.SETBH[bit 3] is set and it also implies the presence of a new architectural MSR called IA32_ENERGY_PERF_BIAS (1B0H). Bits 31 - 04: Reserved = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|             | EDX      | Reserved = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|             | Structur | red Extended Feature Flags Enumeration Leaf (Output depends on ECX input value)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 07H         |          | Sub-leaf 0 (Input ECX = 0). *                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|             | EAX      | Bits 31-00: Reports the maximum input value for supported leaf 7 sub-leaves.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

Table 3-17. Information Returned by CPUID Instruction (Contd.)

| Initial EAX |           | Table 3-17. Information Returned by CPOID Instruction (Contd.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Value       |           | Information Provided about the Processor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|             | EBX       | Bit 00: FSGSBASE. Supports RDFSBASE/RDGSBASE/WRFSBASE/WRGSBASE if 1.  Bit 01: IA32_TSC_ADJUST MSR is supported if 1.  Bit 02: Reserved  Bit 03: BMI1  Bit 04: HLE  Bit 05: AVX2  Bit 06: Reserved  Bit 07: SMEP. Supports Supervisor-Mode Execution Prevention if 1.  Bit 08: BMI2  Bit 09: Supports Enhanced REP MOVSB/STOSB if 1.  Bit 10: INVPCID. If 1, supports INVPCID instruction for system software that manages process-context identifiers.  Bit 11: RTM  Bit 12: Supports Platform Quality of Service Monitoring (PQM) capability if 1.  Bit 13: Deprecates FPU CS and FPU DS values if 1.  Bit 14: Reserved.  Bit 15: Supports Platform Quality of Service Enforcement (PQE) capability if 1.  Bits 17:16: Reserved  Bit 18: RDSEED  Bit 19: ADX  Bit 20: SMAP. Supports Supervisor-Mode Access Prevention (and the CLAC/STAC instructions) if 1.  Bits 24:21: Reserved  Bit 25: Intel Processor Trace |
|             | ECX       | Bit 25: Intel Processor Trace Bits 31:26: Reserved  Bit 00: PREFETCHWT1  Bits 02:01: Reserved  Bit 03: PKU. Supports protection keys for user-mode pages if 1.  Bit 04: OSPKE. If 1, OS has set CR4.PKE to enable protection keys (and the RDPKRU/WRPKRU instructions)  Bits 31:05: Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|             | EDX       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|             |           | NOTE:  * If ECX contains an invalid sub-leaf index, EAX/EBX/ECX/EDX return 0. Sub-leaf index n is invalid if n exceeds the value that sub-leaf 0 returns in EAX.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|             | Direct Ca | che Access Information Leaf                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 09H         | EAX       | Value of bits [31:0] of IA32_PLATFORM_DCA_CAP MSR (address 1F8H)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|             | EBX       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|             | ECX       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|             | EDX       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|             | Architect | ural Performance Monitoring Leaf                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| OAH         | EAX       | Bits 07 - 00: Version ID of architectural performance monitoring Bits 15- 08: Number of general-purpose performance monitoring counter per logical processor Bits 23 - 16: Bit width of general-purpose, performance monitoring counter Bits 31 - 24: Length of EBX bit vector to enumerate architectural performance monitoring events                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

Table 3-17. Information Returned by CPUID Instruction (Contd.)

|                      | 1        | Table 3-17. Information Returned by CPUID Instruction (Contd.)                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Initial EAX<br>Value |          | Information Provided about the Processor                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                      | EBX      | Bit 00: Core cycle event not available if 1 Bit 01: Instruction retired event not available if 1 Bit 02: Reference cycles event not available if 1 Bit 03: Last-level cache reference event not available if 1 Bit 04: Last-level cache misses event not available if 1 Bit 05: Branch instruction retired event not available if 1 Bit 06: Branch mispredict retired event not available if 1 Bit 31- 07: Reserved = 0                                                |
|                      | ECX      | Reserved = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                      | EDX      | Bits 04 - 00: Number of fixed-function performance counters (if Version ID > 1) Bits 12- 05: Bit width of fixed-function performance counters (if Version ID > 1) Reserved = $0$                                                                                                                                                                                                                                                                                       |
|                      | Extende  | ed Topology Enumeration Leaf                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0BH                  |          | NOTES:  Most of Leaf OBH output depends on the initial value in ECX.  The EDX output of leaf OBH is always valid and does not vary with input value in ECX.  Output value in ECX[7:0] always equals input value in ECX[7:0].  For sub-leaves that return an invalid level-type of 0 in ECX[15:8]; EAX and EBX will return 0.  If an input value n in ECX returns the invalid level-type of 0 in ECX[15:8], other input values with ECX > n also return 0 in ECX[15:8]. |
|                      | EAX      | Bits 04-00: Number of bits to shift right on x2APIC ID to get a unique topology ID of the next level type*. All logical processors with the same next level ID share current level. Bits 31-05: Reserved.                                                                                                                                                                                                                                                              |
|                      | EBX      | Bits 15 - 00: Number of logical processors at this level type. The number reflects configuration as shipped by Intel**. Bits 31- 16: Reserved.                                                                                                                                                                                                                                                                                                                         |
|                      | ECX      | Bits 07 - 00: Level number. Same value in ECX input<br>Bits 15 - 08: Level type***.<br>Bits 31 - 16:: Reserved.                                                                                                                                                                                                                                                                                                                                                        |
|                      | EDX      | Bits 31- 00: x2APIC ID the current logical processor.  NOTES:  * Software should use this field (EAX[4:0]) to enumerate processor topology of the system.                                                                                                                                                                                                                                                                                                              |
|                      |          | ** Software must not use EBX[15:0] to enumerate processor topology of the system. This value in this field (EBX[15:0]) is only intended for display/diagnostic purposes. The actual number of logical processors available to BIOS/OS/Applications may be different from the value of EBX[15:0], depending on software and platform hardware configurations.                                                                                                           |
|                      |          | *** The value of the "level type" field is not related to level numbers in any way, higher "level type" values do not mean higher levels. Level type field has the following encoding: 0: invalid 1: SMT 2: Core 3-255: Reserved                                                                                                                                                                                                                                       |
|                      | Processo | or Extended State Enumeration Main Leaf (EAX = 0DH, ECX = 0)                                                                                                                                                                                                                                                                                                                                                                                                           |
| ODH                  |          | NOTES:  Leaf 0DH main leaf (ECX = 0).                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                      | •        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

Table 3-17. Information Returned by CPUID Instruction (Contd.)

| Initial EAX<br>Value | Information Provided about the Processor |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|----------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                      | EAX                                      | Bits 31-00: Reports the supported bits of the lower 32 bits of XCR0. XCR0[n] can be set to 1 only if EAX[n] is 1. Bit 00: x87 state Bit 01: SSE state Bit 02: AVX state Bits 04 - 03: Reserved Bit 07 - 05: AVX-512 state Bits 31- 08: Reserved                                                                                                                                                                                                                                                                |  |  |  |
|                      | EBX                                      | Bits 31-00: Maximum size (bytes, from the beginning of the XSAVE/XRSTOR save area) required by enabled features in XCRO. May be different than ECX if some features at the end of the XSAVE save area are not enabled.                                                                                                                                                                                                                                                                                         |  |  |  |
|                      | ECX                                      | Bit 31-00: Maximum size (bytes, from the beginning of the XSAVE/XRSTOR save area) of the XSAVE/XRSTOR save area required by all supported features in the processor, i.e all the valid bit fields in XCRO.                                                                                                                                                                                                                                                                                                     |  |  |  |
|                      | EDX                                      | Bit 31-00: Reports the supported bits of the upper 32 bits of XCRO. XCRO[n+32] can be set to 1 only if EDX[n] is 1. Bits 31-00: Reserved                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
|                      | Processo                                 | or Extended State Enumeration Sub-leaf (EAX = ODH, ECX = 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| ODH                  | EAX                                      | Bits 31-04: Reserved Bit 00: XSAVEOPT is available Bit 01: Supports XSAVEC and the compacted form of XRSTOR if set Bit 02: Supports XGETBV with ECX = 1 if set Bit 03: Supports XSAVES/XRSTORS and IA32_XSS if set                                                                                                                                                                                                                                                                                             |  |  |  |
|                      | EBX                                      | Bits 31-00: The size in bytes of the XSAVE area containing all states enabled by XCRO   IA32_XSS.                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|                      | ECX                                      | Bits 31-00: Reports the supported bits of the lower 32 bits of the IA32_XSS MSR. IA32_XSS[n] can be set to 1 only if ECX[n] is 1. Bits 02-00: used for XCR0 Bits 04 - 03: Reserved Bit 07 - 05: used for XCR0 Bits 31-08: Reserved                                                                                                                                                                                                                                                                             |  |  |  |
|                      | EDX                                      | Bits 31-00: Reports the supported bits of the upper 32 bits of the IA32_XSS MSR. IA32_XSS[n+32] can be set to 1 only if $EDX[n]$ is 1.<br>Bits 31-00: Reserved                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|                      | Processo                                 | or Extended State Enumeration Sub-leaves (EAX = 0DH, ECX = n, n > 1)                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| ODH                  |                                          | NOTES:  Leaf ODH output depends on the initial value in ECX.  Each sub-leaf index (starting at position 2) is supported if it corresponds to a supported bit in either the XCRO register or the IA32_XSS MSR.  * If ECX contains an invalid sub-leaf index, EAX/EBX/ECX/EDX return 0. Sub-leaf n (0 ≤ n ≤ 31) is invalid if sub-leaf 0 returns 0 in EAX[n] and sub-leaf 1 returns 0 in ECX[n]. Sub-leaf n (32 ≤ n ≤ 63) is invalid if sub-leaf 0 returns 0 in EDX[n-32] and sub-leaf 1 returns 0 in EDX[n-32]. |  |  |  |
|                      | EAX                                      | Bits 31-0: The size in bytes (from the offset specified in EBX) of the save area for an extended state feature associated with a valid sub-leaf index, $n$ .                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|                      | EBX                                      | Bits 31-0: The offset in bytes of this extended state component's save area from the beginning of the XSAVE/XRSTOR area.  This field reports 0 if the sub-leaf index, n, does not map to a valid bit in the XCRO register*.                                                                                                                                                                                                                                                                                    |  |  |  |

Table 3-17. Information Returned by CPUID Instruction (Contd.)

| Initial EAX |            | Table 5-17. Information Returned by CPOID Instruction (Contd.)                                                                                                                                                                             |
|-------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Value       |            | Information Provided about the Processor                                                                                                                                                                                                   |
|             | ECX        | Bit 0 is set if the bit n (corresponding to the sub-leaf index) is supported in the IA32_XSS MSR; it is clear if bit n is instead supported in XCR0.  Bits 31-1 are reserved.  This field reports 0 if the sub-leaf index, n, is invalid*. |
|             | EDX        | ·                                                                                                                                                                                                                                          |
|             | 1          | This field reports 0 if the sub-leaf index, n, is invalid*; otherwise it is reserved.                                                                                                                                                      |
| 0FH         | Platjoilli | QoS Monitoring Enumeration Sub-leaf (EAX = 0FH, ECX = 0)  NOTES:                                                                                                                                                                           |
| OFFI        |            | Leaf OFH output depends on the initial value in ECX.  Sub-leaf index 0 reports valid resource type starting at bit position 1 of EDX                                                                                                       |
|             | EAX        | Reserved.                                                                                                                                                                                                                                  |
|             | EBX        | Bits 31-0: Maximum range (zero-based) of RMID within this physical processor of all types.                                                                                                                                                 |
|             | ECX        | Reserved.                                                                                                                                                                                                                                  |
|             | EDX        | Bit 00: Reserved.<br>Bit 01: Supports L3 Cache QoS Monitoring if 1.<br>Bits 31:02: Reserved                                                                                                                                                |
|             | L3 Cache   | e QoS Monitoring Capability Enumeration Sub-leaf (EAX = 0FH, ECX = 1)                                                                                                                                                                      |
| 0FH         |            | NOTES:                                                                                                                                                                                                                                     |
|             |            | Leaf OFH output depends on the initial value in ECX.                                                                                                                                                                                       |
|             | EAX        | Reserved.                                                                                                                                                                                                                                  |
|             | EBX        | Bits 31-0: Conversion factor from reported IA32_QM_CTR value to occupancy metric (bytes).                                                                                                                                                  |
|             | ECX        | Maximum range (zero-based) of RMID of this resource type.                                                                                                                                                                                  |
|             | EDX        | Bit 00: Supports L3 occupancy monitoring if 1. Bits 31:01: Reserved                                                                                                                                                                        |
|             | Platform   | QoS Enforcement Enumeration Sub-leaf (EAX = 10H, ECX = 0)                                                                                                                                                                                  |
| 10H         |            | NOTES:  Leaf 10H output depends on the initial value in ECX.  Sub-leaf index 0 reports valid resource identification (ResID) starting at bit position 1 of EDX                                                                             |
|             | EAX        | Reserved.                                                                                                                                                                                                                                  |
|             | EBX        | Bit 00: Reserved. Bit 01: Supports L3 Cache QoS Enforcement if 1. Bits 31:02: Reserved                                                                                                                                                     |
|             | ECX        | Reserved.                                                                                                                                                                                                                                  |
|             | EDX        | Reserved.                                                                                                                                                                                                                                  |
|             | L3 Cache   | e QoS Enforcement Enumeration Sub-leaf (EAX = 10H, ECX = ResID =1)                                                                                                                                                                         |
| 10H         |            | NOTES:                                                                                                                                                                                                                                     |
|             |            | Leaf 10H output depends on the initial value in ECX.                                                                                                                                                                                       |
|             | EAX        | Bits 4:0: Length of the capacity bit mask for the corresponding ResID. Bits 31:05: Reserved                                                                                                                                                |
|             | EBX        | Bits 31-0: Bit-granular map of isolation/contention of allocation units.                                                                                                                                                                   |
|             | ECX        | Bit 00: Reserved. Bit 01: Updates of COS should be infrequent if 1. Bits 31:02: Reserved                                                                                                                                                   |
|             | 1          |                                                                                                                                                                                                                                            |

Table 3-17. Information Returned by CPUID Instruction (Contd.)

| Initial EAX |                                                                        | Table 3-17. Information Returned by CPUID Instruction (Contd.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|-------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Value       | Information Provided about the Processor                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|             | EDX                                                                    | Bits 15:0: Highest COS number supported for this ResID. Bits 31:16: Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
|             | Intel Processor Trace Enumeration Main Leaf (EAX = $14H$ , ECX = $0$ ) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 14H         |                                                                        | NOTES: Leaf 14H main leaf (ECX = 0).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|             | EAX                                                                    | Bits 31-0: Reports the maximum number sub-leaves that are supported in leaf 14H.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
|             | EBX                                                                    | Bit 00: If 1, Indicates that IA32_RTIT_CTL.CR3Filter can be set to 1, and that IA32_RTIT_CR3_MATCH MSR can be accessed. Bits 31- 01: Reserved                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|             | ECX                                                                    | Bit 00: If 1, Tracing can be enabled with IA32_RTIT_CTL.ToPA = 1, hence utilizing the ToPA output scheme; IA32_RTIT_OUTPUT_BASE and IA32_RTIT_OUTPUT_MASK_PTRS MSRs can be accessed. Bit 01: If 1, ToPA tables can hold any number of output entries, up to the maximum allowed by the MaskOrTableOffset field of IA32_RTIT_OUTPUT_MASK_PTRS. Bit 30:02: Reserved Bit 31: If 1, Generated packets which contain IP payloads have LIP values, which include the CS base component.                                                                                    |  |  |  |  |
|             | EDX                                                                    | Bits 31- 00: Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
|             | Time Sta                                                               | mp Counter/Core Crystal Clock Information-leaf                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| 15H         |                                                                        | NOTES:  If EBX[31:0] is 0, the TSC/"core crystal clock" ratio is not enumerated.  EBX[31:0]/EAX[31:0] indicates the ratio of the TSC frequency and the core crystal clock frequency.  "TSC frequency" = "core crystal clock frequency" * EBX/EAX.  The core crystal clock may differ from the reference clock, bus clock, or core clock frequencies.                                                                                                                                                                                                                 |  |  |  |  |
|             | EAX                                                                    | Bits 31:0: An unsigned integer which is the denominator of the TSC/"core crystal clock" ratio.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|             | EBX                                                                    | Bits 31-0: An unsigned integer which is the numerator of the TSC/"core crystal clock" ratio.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
|             | ECX                                                                    | Bits 31:0: Reserved = 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|             | EDX                                                                    | Bits 31:0: Reserved = 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|             | Processo                                                               | or Frequency Information Leaf                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| 16H         | EAX                                                                    | Bits 15:0: Processor Base Frequency (in MHz).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|             | EBX                                                                    | Bits 31:16: Reserved =0 Bits 15:0: Maximum Frequency (in MHz). Bits 31:16: Reserved = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|             | ECX                                                                    | Bits 15:0: Bus (Reference) Frequency (in MHz).<br>Bits 31:16: Reserved = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|             | EDX                                                                    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|             |                                                                        | NOTES:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|             |                                                                        | * Data is returned from this interface in accordance with the processor's specification and does not reflect actual values. Suitable use of this data includes the display of processor information in like manner to the processor brand string and for determining the appropriate range to use when displaying processor information e.g. frequency history graphs. The returned information should not be used for any other purpose as the returned information does not accurately correlate to information / counters returned by other processor interfaces. |  |  |  |  |
|             |                                                                        | While a processor may support the Processor Frequency Information leaf, fields that return a value of zero are not supported.                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|             | Unimplei                                                               | mented CPUID Leaf Functions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |

Table 3-17. Information Returned by CPUID Instruction (Contd.)

| Initial EAX<br>Value        |                          | Information Provided about the Processor                                                                                                                                                                                                                                                                                                                          |
|-----------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 40000000H<br>-<br>4FFFFFFFH |                          | Invalid. No existing or future CPU will return processor identification or feature information if the initial EAX value is in the range 40000000H to 4FFFFFFH.                                                                                                                                                                                                    |
| 411111111                   | Extende                  | ed Function CPUID Information                                                                                                                                                                                                                                                                                                                                     |
| H00000008                   | EAX                      | Maximum Input Value for Extended Function CPUID Information (see Table 3-18).                                                                                                                                                                                                                                                                                     |
|                             | EBX<br>ECX<br>EDX        | Reserved Reserved                                                                                                                                                                                                                                                                                                                                                 |
| 8000001H                    | EAX                      | Extended Processor Signature and Feature Bits.                                                                                                                                                                                                                                                                                                                    |
|                             | EBX                      | Reserved                                                                                                                                                                                                                                                                                                                                                          |
|                             | ECX                      | Bit 00: LAHF/SAHF available in 64-bit mode Bits 04-01 Reserved Bit 05: LZCNT Bits 07-06 Reserved Bit 08: PREFETCHW Bits 31-09 Reserved                                                                                                                                                                                                                            |
|                             | EDX                      | Bits 10-00: Reserved Bit 11: SYSCALL/SYSRET available in 64-bit mode Bits 19-12: Reserved = 0 Bit 20: Execute Disable Bit available Bits 25-21: Reserved = 0 Bit 26: 1-GByte pages are available if 1 Bit 27: RDTSCP and IA32_TSC_AUX are available if 1 Bits 28: Reserved = 0 Bit 29: Intel <sup>®</sup> 64 Architecture available if 1 Bits 31-30: Reserved = 0 |
| 80000002H                   | EAX<br>EBX<br>ECX<br>EDX | Processor Brand String Processor Brand String Continued Processor Brand String Continued Processor Brand String Continued Processor Brand String Continued                                                                                                                                                                                                        |
| 80000003H                   | EAX<br>EBX<br>ECX<br>EDX | Processor Brand String Continued                                                                                                                                                                                              |
| 80000004H                   | EAX<br>EBX<br>ECX<br>EDX | Processor Brand String Continued                                                                                                                                                                                              |
| 8000005H                    | EAX<br>EBX<br>ECX<br>EDX | Reserved = 0                                                                                                                                                                                                                                                                                                  |
| 80000006H                   | EAX<br>EBX               | Reserved = 0<br>Reserved = 0                                                                                                                                                                                                                                                                                                                                      |

Table 3-17. Information Returned by CPUID Instruction (Contd.)

| Initial EAX<br>Value | Information Provided about the Processor |                                                                                                                                                                |
|----------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                      | ECX<br>EDX                               | Bits 07-00: Cache Line size in bytes Bits 11-08: Reserved Bits 15-12: L2 Associativity field * Bits 31-16: Cache size in 1K units Reserved = 0                 |
|                      |                                          | NOTES:  * L2 associativity field encodings:  00H - Disabled  01H - Direct mapped  02H - 2-way  04H - 4-way  06H - 8-way  08H - 16-way  0FH - Fully associative |
| 80000007H            | EAX<br>EBX<br>ECX<br>EDX                 | Reserved = 0 Reserved = 0 Reserved = 0 Rits 07-00: Reserved = 0 Bit 08: Invariant TSC available if 1 Bits 31-09: Reserved = 0                                  |
| 80000008H            | EAX                                      | Linear/Physical Address size Bits 07-00: #Physical Address Bits* Bits 15-8: #Linear Address Bits Bits 31-16: Reserved = 0                                      |
|                      | EBX<br>ECX<br>EDX                        | Reserved = 0 Reserved = 0 Reserved = 0                                                                                                                         |
|                      |                                          | NOTES:  * If CPUID.80000008H:EAX[7:0] is supported, the maximum physical address number supported should come from this field.                                 |

## INPUT EAX = 0: Returns CPUID's Highest Value for Basic Processor Information and the Vendor Identification String

When CPUID executes with EAX set to 0, the processor returns the highest value the CPUID recognizes for returning basic processor information. The value is returned in the EAX register (see Table 3-18) and is processor specific.

A vendor identification string is also returned in EBX, EDX, and ECX. For Intel processors, the string is "Genuin-eIntel" and is expressed:

EBX ← 756e6547h (\* "Genu", with G in the low eight bits of BL \*)

EDX  $\leftarrow$  49656e69h (\* "inel", with i in the low eight bits of DL \*)

 $ECX \leftarrow 6c65746eh$  (\* "ntel", with n in the low eight bits of CL \*)

## INPUT EAX = 80000000H: Returns CPUID's Highest Value for Extended Processor Information

When CPUID executes with EAX set to 80000000H, the processor returns the highest value the processor recognizes for returning extended processor information. The value is returned in the EAX register and is processor specific.

## IA32\_BIOS\_SIGN\_ID Returns Microcode Update Signature

For processors that support the microcode update facility, the IA32\_BIOS\_SIGN\_ID MSR is loaded with the update signature whenever CPUID executes. The signature is returned in the upper DWORD. For details, see Chapter 9 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

## INPUT EAX = 01H: Returns Model, Family, Stepping Information

When CPUID executes with EAX set to 01H, version information is returned in EAX (see Figure 3-5). For example: model, family, and processor type for the Intel Xeon processor 5100 series is as follows:

- Model 1111B
- Family 0101B
- Processor Type 00B

See Table 3-18 for available processor type values. Stepping IDs are provided as needed.



Figure 3-5. Version Information Returned by CPUID in EAX

|                                                        | 31       |
|--------------------------------------------------------|----------|
| Туре                                                   | Encoding |
| Original OEM Processor                                 | 00B      |
| Intel OverDrive Processor                              | 01B      |
| Dual processor (not applicable to Intel486 processors) | 10B      |
| Intel reserved                                         | 11B      |

Table 3-18. Processor Type Field

#### NOTE

See Chapter 17 in the Intel @ 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for information on identifying earlier IA-32 processors.

The Extended Family ID needs to be examined only when the Family ID is 0FH. Integrate the fields into a display using the following rule:

IF Family\_ID ≠ 0FH THEN DisplayFamily = Family\_ID;

```
ELSE DisplayFamily = Extended_Family_ID + Family_ID;
    (* Right justify and zero-extend 4-bit field. *)
FI;
(* Show DisplayFamily as HEX field. *)
```

The Extended Model ID needs to be examined only when the Family ID is 06H or 0FH. Integrate the field into a display using the following rule:

```
IF (Family_ID = 06H or Family_ID = 0FH)
    THEN DisplayModel = (Extended_Model_ID « 4) + Model_ID;
    (* Right justify and zero-extend 4-bit field; display Model_ID as HEX field.*)
    ELSE DisplayModel = Model_ID;
FI;
(* Show DisplayModel as HEX field. *)
```

#### INPUT EAX = 01H: Returns Additional Information in EBX

When CPUID executes with EAX set to 01H, additional information is returned to the EBX register:

- Brand index (low byte of EBX) this number provides an entry into a brand string table that contains brand strings for IA-32 processors. More information about this field is provided later in this section.
- CLFLUSH instruction cache line size (second byte of EBX) this number indicates the size of the cache line flushed with CLFLUSH instruction in 8-byte increments. This field was introduced in the Pentium 4 processor.
- Local APIC ID (high byte of EBX) this number is the 8-bit ID that is assigned to the local APIC on the
  processor during power up. This field was introduced in the Pentium 4 processor.

#### INPUT EAX = 01H: Returns Feature Information in ECX and EDX

When CPUID executes with EAX set to 01H, feature information is returned in ECX and EDX.

- Figure 3-6 and Table 3-19 show encodings for ECX.
- Figure 3-7 and Table 3-20 show encodings for EDX.

For all feature flags, a 1 indicates that the feature is supported. Use Intel to properly interpret feature flags.

## **NOTE**

Software must confirm that a processor feature is present using feature flags returned by CPUID prior to using the feature. Software should not depend on future offerings retaining all features.



Figure 3-6. Feature Information Returned in the ECX Register

Table 3-19. Feature Information Returned in the ECX Register

| Bit # | Mnemonic  | Description                                                                                                                                                                      |  |
|-------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0     | SSE3      | <b>Streaming SIMD Extensions 3 (SSE3).</b> A value of 1 indicates the processor supports this technology.                                                                        |  |
| 1     | PCLMULQDQ | PCLMULQDQ. A value of 1 indicates the processor supports the PCLMULQDQ instruction.                                                                                              |  |
| 2     | DTES64    | <b>64-bit DS Area.</b> A value of 1 indicates the processor supports DS area using 64-bit layout.                                                                                |  |
| 3     | MONITOR   | MONITOR/MWAIT. A value of 1 indicates the processor supports this feature.                                                                                                       |  |
| 4     | DS-CPL    | CPL Qualified Debug Store. A value of 1 indicates the processor supports the extensions to the Debug Store feature to allow for branch message storage qualified by CPL.         |  |
| 5     | VMX       | Virtual Machine Extensions. A value of 1 indicates that the processor supports this technology.                                                                                  |  |
| 6     | SMX       | Safer Mode Extensions. A value of 1 indicates that the processor supports this technology. See Chapter 5, "Safer Mode Extensions Reference".                                     |  |
| 7     | EIST      | <b>Enhanced Intel SpeedStep® technology.</b> A value of 1 indicates that the processor supports this technology.                                                                 |  |
| 8     | TM2       | Thermal Monitor 2. A value of 1 indicates whether the processor supports this technology.                                                                                        |  |
| 9     | SSSE3     | A value of 1 indicates the presence of the Supplemental Streaming SIMD Extensions 3 (SSSE3). A value of 0 indicates the instruction extensions are not present in the processor. |  |

Table 3-19. Feature Information Returned in the ECX Register (Contd.)

| Bit # | Mnemonic               | Description                                                                                                                                                                                                                                                       |
|-------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10    | CNXT-ID                | L1 Context ID. A value of 1 indicates the L1 data cache mode can be set to either adaptive mode or shared mode. A value of 0 indicates this feature is not supported. See definition of the IA32_MISC_ENABLE MSR Bit 24 (L1 Data Cache Context Mode) for details. |
| 11    | SDBG                   | A value of 1 indicates the processor supports IA32_DEBUG_INTERFACE MSR for silicon debug.                                                                                                                                                                         |
| 12    | FMA                    | A value of 1 indicates the processor supports FMA extensions using YMM state.                                                                                                                                                                                     |
| 13    | CMPXCHG16B             | CMPXCHG16B Available. A value of 1 indicates that the feature is available. See the "CMPXCHG8B/CMPXCHG16B—Compare and Exchange Bytes" section in this chapter for a description.                                                                                  |
| 14    | xTPR Update<br>Control | xTPR Update Control. A value of 1 indicates that the processor supports changing IA32_MISC_ENABLE[bit 23].                                                                                                                                                        |
| 15    | PDCM                   | <b>Perfmon and Debug Capability:</b> A value of 1 indicates the processor supports the performance and debug feature indication MSR IA32_PERF_CAPABILITIES.                                                                                                       |
| 16    | Reserved               | Reserved                                                                                                                                                                                                                                                          |
| 17    | PCID                   | <b>Process-context identifiers.</b> A value of 1 indicates that the processor supports PCIDs and that software may set CR4.PCIDE to 1.                                                                                                                            |
| 18    | DCA                    | A value of 1 indicates the processor supports the ability to prefetch data from a memory mapped device.                                                                                                                                                           |
| 19    | SSE4.1                 | A value of 1 indicates that the processor supports SSE4.1.                                                                                                                                                                                                        |
| 20    | SSE4.2                 | A value of 1 indicates that the processor supports SSE4.2.                                                                                                                                                                                                        |
| 21    | x2APIC                 | A value of 1 indicates that the processor supports x2APIC feature.                                                                                                                                                                                                |
| 22    | MOVBE                  | A value of 1 indicates that the processor supports MOVBE instruction.                                                                                                                                                                                             |
| 23    | POPCNT                 | A value of 1 indicates that the processor supports the POPCNT instruction.                                                                                                                                                                                        |
| 24    | TSC-Deadline           | A value of 1 indicates that the processor's local APIC timer supports one-shot operation using a TSC deadline value.                                                                                                                                              |
| 25    | AESNI                  | A value of 1 indicates that the processor supports the AESNI instruction extensions.                                                                                                                                                                              |
| 26    | XSAVE                  | A value of 1 indicates that the processor supports the XSAVE/XRSTOR processor extended states feature, the XSETBV/XGETBV instructions, and XCRO.                                                                                                                  |
| 27    | OSXSAVE                | A value of 1 indicates that the OS has set CR4.OSXSAVE[bit 18] to enable XSETBV/XGETBV instructions to access XCRO and to support processor extended state management using XSAVE/XRSTOR.                                                                         |
| 28    | AVX                    | A value of 1 indicates the processor supports the AVX instruction extensions.                                                                                                                                                                                     |
| 29    | F16C                   | A value of 1 indicates that processor supports 16-bit floating-point conversion instructions.                                                                                                                                                                     |
| 30    | RDRAND                 | A value of 1 indicates that processor supports RDRAND instruction.                                                                                                                                                                                                |
| 31    | Not Used               | Always returns 0.                                                                                                                                                                                                                                                 |



Figure 3-7. Feature Information Returned in the EDX Register

Table 3-20. More on Feature Information Returned in the EDX Register

| Bit # | Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | FPU      | Floating Point Unit On-Chip. The processor contains an x87 FPU.                                                                                                                                                                                                                                                                                                                                                                                  |
| 1     | VME      | <b>Virtual 8086 Mode Enhancements.</b> Virtual 8086 mode enhancements, including CR4.VME for controlling the feature, CR4.PVI for protected mode virtual interrupts, software interrupt indirection, expansion of the TSS with the software indirection bitmap, and EFLAGS.VIF and EFLAGS.VIP flags.                                                                                                                                             |
| 2     | DE       | <b>Debugging Extensions.</b> Support for I/O breakpoints, including CR4.DE for controlling the feature, and optional trapping of accesses to DR4 and DR5.                                                                                                                                                                                                                                                                                        |
| 3     | PSE      | <b>Page Size Extension.</b> Large pages of size 4 MByte are supported, including CR4.PSE for controlling the feature, the defined dirty bit in PDE (Page Directory Entries), optional reserved bit trapping in CR3, PDEs, and PTEs.                                                                                                                                                                                                              |
| 4     | TSC      | Time Stamp Counter. The RDTSC instruction is supported, including CR4.TSD for controlling privilege.                                                                                                                                                                                                                                                                                                                                             |
| 5     | MSR      | <b>Model Specific Registers RDMSR and WRMSR Instructions.</b> The RDMSR and WRMSR instructions are supported. Some of the MSRs are implementation dependent.                                                                                                                                                                                                                                                                                     |
| 6     | PAE      | <b>Physical Address Extension.</b> Physical addresses greater than 32 bits are supported: extended page table entry formats, an extra level in the page translation tables is defined, 2-MByte pages are supported instead of 4 Mbyte pages if PAE bit is 1.                                                                                                                                                                                     |
| 7     | MCE      | <b>Machine Check Exception.</b> Exception 18 is defined for Machine Checks, including CR4.MCE for controlling the feature. This feature does not define the model-specific implementations of machine-check error logging, reporting, and processor shutdowns. Machine Check exception handlers may have to depend on processor version to do model specific processing of the exception, or test for the presence of the Machine Check feature. |
| 8     | CX8      | CMPXCHG8B Instruction. The compare-and-exchange 8 bytes (64 bits) instruction is supported (implicitly locked and atomic).                                                                                                                                                                                                                                                                                                                       |
| 9     | APIC     | <b>APIC On-Chip.</b> The processor contains an Advanced Programmable Interrupt Controller (APIC), responding to memory mapped commands in the physical address range FFFE0000H to FFFE0FFFH (by default - some processors permit the APIC to be relocated).                                                                                                                                                                                      |
| 10    | Reserved | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 11    | SEP      | SYSENTER and SYSEXIT Instructions. The SYSENTER and SYSEXIT and associated MSRs are supported.                                                                                                                                                                                                                                                                                                                                                   |
| 12    | MTRR     | <b>Memory Type Range Registers.</b> MTRRs are supported. The MTRRcap MSR contains feature bits that describe what memory types are supported, how many variable MTRRs are supported, and whether fixed MTRRs are supported.                                                                                                                                                                                                                      |
| 13    | PGE      | Page Global Bit. The global bit is supported in paging-structure entries that map a page, indicating TLB entries that are common to different processes and need not be flushed. The CR4.PGE bit controls this feature.                                                                                                                                                                                                                          |
| 14    | MCA      | Machine Check Architecture. The Machine Check Architecture, which provides a compatible mechanism for error reporting in P6 family, Pentium 4, Intel Xeon processors, and future processors, is supported. The MCG_CAP MSR contains feature bits describing how many banks of error reporting MSRs are supported.                                                                                                                                |
| 15    | CMOV     | <b>Conditional Move Instructions.</b> The conditional move instruction CMOV is supported. In addition, if x87 FPU is present as indicated by the CPUID.FPU feature bit, then the FCOMI and FCMOV instructions are supported                                                                                                                                                                                                                      |
| 16    | PAT      | Page Attribute Table. Page Attribute Table is supported. This feature augments the Memory Type Range Registers (MTRRs), allowing an operating system to specify attributes of memory accessed through a linear address on a 4KB granularity.                                                                                                                                                                                                     |
| 17    | PSE-36   | <b>36-Bit Page Size Extension.</b> 4-MByte pages addressing physical memory beyond 4 GBytes are supported with 32-bit paging. This feature indicates that upper bits of the physical address of a 4-MByte page are encoded in bits 20:13 of the page-directory entry. Such physical addresses are limited by MAXPHYADDR and may be up to 40 bits in size.                                                                                        |
| 18    | PSN      | <b>Processor Serial Number.</b> The processor supports the 96-bit processor identification number feature and the feature is enabled.                                                                                                                                                                                                                                                                                                            |
| 19    | CLFSH    | CLFLUSH Instruction. CLFLUSH Instruction is supported.                                                                                                                                                                                                                                                                                                                                                                                           |
| 20    | Reserved | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                         |

Table 3-20. More on Feature Information Returned in the EDX Register (Contd.)

| Bit # | Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                               |  |
|-------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 21    | DS       | <b>Debug Store.</b> The processor supports the ability to write debug information into a memory resident buffer. This feature is used by the branch trace store (BTS) and precise event-based sampling (PEBS) facilities (see Chapter 23, "Introduction to Virtual-Machine Extensions," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3C). |  |
| 22    | ACPI     | <b>Thermal Monitor and Software Controlled Clock Facilities.</b> The processor implements internal MSRs that allow processor temperature to be monitored and processor performance to be modulated in predefined duty cycles under software control.                                                                                                                      |  |
| 23    | MMX      | Intel MMX Technology. The processor supports the Intel MMX technology.                                                                                                                                                                                                                                                                                                    |  |
| 24    | FXSR     | <b>FXSAVE and FXRSTOR Instructions.</b> The FXSAVE and FXRSTOR instructions are supported for fast save and restore of the floating point context. Presence of this bit also indicates that CR4.OSFXSR is available for an operating system to indicate that it supports the FXSAVE and FXRSTOR instructions.                                                             |  |
| 25    | SSE      | SSE. The processor supports the SSE extensions.                                                                                                                                                                                                                                                                                                                           |  |
| 26    | SSE2     | SSE2. The processor supports the SSE2 extensions.                                                                                                                                                                                                                                                                                                                         |  |
| 27    | SS       | <b>Self Snoop.</b> The processor supports the management of conflicting memory types by performing a snoop of its own cache structure for transactions issued to the bus.                                                                                                                                                                                                 |  |
| 28    | НТТ      | Max APIC IDs reserved field is Valid. A value of 0 for HTT indicates there is only a single logical processor in the package and software should assume only a single APIC ID is reserved. A value of 1 for HTT indicates the value in CPUID.1.EBX[23:16] (the Maximum number of addressable IDs for logical processors in this package) is valid for the package.        |  |
| 29    | TM       | Thermal Monitor. The processor implements the thermal monitor automatic thermal control circuitry (TCC).                                                                                                                                                                                                                                                                  |  |
| 30    | Reserved | Reserved                                                                                                                                                                                                                                                                                                                                                                  |  |
| 31    | PBE      | <b>Pending Break Enable.</b> The processor supports the use of the FERR#/PBE# pin when the processor is in the stop-clock state (STPCLK# is asserted) to signal the processor that an interrupt is pending and that the processor should return to normal operation to handle the interrupt. Bit 10 (PBE enable) in the IA32_MISC_ENABLE MSR enables this capability.     |  |

## INPUT EAX = 02H: TLB/Cache/Prefetch Information Returned in EAX, EBX, ECX, EDX

When CPUID executes with EAX set to 02H, the processor returns information about the processor's internal TLBs, cache and prefetch hardware in the EAX, EBX, ECX, and EDX registers. The information is reported in encoded form and fall into the following categories:

- The least-significant byte in register EAX (register AL) will always return 01H. Software should ignore this value and not interpret it as an informational descriptor.
- The most significant bit (bit 31) of each register indicates whether the register contains valid information (set to 0) or is reserved (set to 1).
- If a register contains valid information, the information is contained in 1 byte descriptors. There are four types of encoding values for the byte descriptor, the encoding type is noted in the second column of Table 3-21. Table 3-21 lists the encoding of these descriptors. Note that the order of descriptors in the EAX, EBX, ECX, and EDX registers is not defined; that is, specific bytes are not designated to contain descriptors for specific cache, prefetch, or TLB types. The descriptors may appear in any order. Note also a processor may report a general descriptor type (FFH) and not report any byte descriptor of "cache type" via CPUID leaf 2.

Table 3-21. Encoding of CPUID Leaf 2 Descriptors

| Value | Туре    | Description                                                                                                       |  |
|-------|---------|-------------------------------------------------------------------------------------------------------------------|--|
| 00H   | General | Null descriptor, this byte contains no information                                                                |  |
| 01H   | TLB     | nstruction TLB: 4 KByte pages, 4-way set associative, 32 entries                                                  |  |
| 02H   | TLB     | nstruction TLB: 4 MByte pages, fully associative, 2 entries                                                       |  |
| 03H   | TLB     | Data TLB: 4 KByte pages, 4-way set associative, 64 entries                                                        |  |
| 04H   | TLB     | Data TLB: 4 MByte pages, 4-way set associative, 8 entries                                                         |  |
| 05H   | TLB     | Data TLB1: 4 MByte pages, 4-way set associative, 32 entries                                                       |  |
| 06H   | Cache   | 1st-level instruction cache: 8 KBytes, 4-way set associative, 32 byte line size                                   |  |
| 08H   | Cache   | 1st-level instruction cache: 16 KBytes, 4-way set associative, 32 byte line size                                  |  |
| 09H   | Cache   | 1st-level instruction cache: 32KBytes, 4-way set associative, 64 byte line size                                   |  |
| OAH   | Cache   | 1st-level data cache: 8 KBytes, 2-way set associative, 32 byte line size                                          |  |
| OBH   | TLB     | Instruction TLB: 4 MByte pages, 4-way set associative, 4 entries                                                  |  |
| 0CH   | Cache   | 1st-level data cache: 16 KBytes, 4-way set associative, 32 byte line size                                         |  |
| ODH   | Cache   | 1st-level data cache: 16 KBytes, 4-way set associative, 64 byte line size                                         |  |
| 0EH   | Cache   | 1st-level data cache: 24 KBytes, 6-way set associative, 64 byte line size                                         |  |
| 1DH   | Cache   | 2nd-level cache: 128 KBytes, 2-way set associative, 64 byte line size                                             |  |
| 21H   | Cache   | 2nd-level cache: 256 KBytes, 8-way set associative, 64 byte line size                                             |  |
| 22H   | Cache   | 3rd-level cache: 512 KBytes, 4-way set associative, 64 byte line size, 2 lines per sector                         |  |
| 23H   | Cache   | Brd-level cache: 1 MBytes, 8-way set associative, 64 byte line size, 2 lines per sector                           |  |
| 24H   | Cache   | 2nd-level cache: 1 MBytes, 16-way set associative, 64 byte line size                                              |  |
| 25H   | Cache   | 3rd-level cache: 2 MBytes, 8-way set associative, 64 byte line size, 2 lines per sector                           |  |
| 29H   | Cache   | 3rd-level cache: 4 MBytes, 8-way set associative, 64 byte line size, 2 lines per sector                           |  |
| 2CH   | Cache   | 1st-level data cache: 32 KBytes, 8-way set associative, 64 byte line size                                         |  |
| 30H   | Cache   | 1st-level instruction cache: 32 KBytes, 8-way set associative, 64 byte line size                                  |  |
| 40H   | Cache   | No 2nd-level cache or, if processor contains a valid 2nd-level cache, no 3rd-level cache                          |  |
| 41H   | Cache   | 2nd-level cache: 128 KBytes, 4-way set associative, 32 byte line size                                             |  |
| 42H   | Cache   | 2nd-level cache: 256 KBytes, 4-way set associative, 32 byte line size                                             |  |
| 43H   | Cache   | 2nd-level cache: 512 KBytes, 4-way set associative, 32 byte line size                                             |  |
| 44H   | Cache   | 2nd-level cache: 1 MByte, 4-way set associative, 32 byte line size                                                |  |
| 45H   | Cache   | 2nd-level cache: 2 MByte, 4-way set associative, 32 byte line size                                                |  |
| 46H   | Cache   | 3rd-level cache: 4 MByte, 4-way set associative, 64 byte line size                                                |  |
| 47H   | Cache   | 3rd-level cache: 8 MByte, 8-way set associative, 64 byte line size                                                |  |
| 48H   | Cache   | 2nd-level cache: 3MByte, 12-way set associative, 64 byte line size                                                |  |
| 49H   | Cache   | 3rd-level cache: 4MB, 16-way set associative, 64-byte line size (Intel Xeon processor MP, Family 0FH, Model 06H); |  |
|       |         | 2nd-level cache: 4 MByte, 16-way set associative, 64 byte line size                                               |  |
| 4AH   | Cache   | 3rd-level cache: 6MByte, 12-way set associative, 64 byte line size                                                |  |
| 4BH   | Cache   | 3rd-level cache: 8MByte, 16-way set associative, 64 byte line size                                                |  |
| 4CH   | Cache   | 3rd-level cache: 12MByte, 12-way set associative, 64 byte line size                                               |  |
| 4DH   | Cache   | 3rd-level cache: 16MByte, 16-way set associative, 64 byte line size                                               |  |
| 4EH   | Cache   | 2nd-level cache: 6MByte, 24-way set associative, 64 byte line size                                                |  |
| 4FH   | TLB     | Instruction TLB: 4 KByte pages, 32 entries                                                                        |  |

Table 3-21. Encoding of CPUID Leaf 2 Descriptors (Contd.)

| Value | Туре  | Description                                                                              |  |
|-------|-------|------------------------------------------------------------------------------------------|--|
| 50H   | TLB   | Instruction TLB: 4 KByte and 2-MByte or 4-MByte pages, 64 entries                        |  |
| 51H   | TLB   | Instruction TLB: 4 KByte and 2-MByte or 4-MByte pages, 128 entries                       |  |
| 52H   | TLB   | Instruction TLB: 4 KByte and 2-MByte or 4-MByte pages, 256 entries                       |  |
| 55H   | TLB   | Instruction TLB: 2-MByte or 4-MByte pages, fully associative, 7 entries                  |  |
| 56H   | TLB   | Data TLBO: 4 MByte pages, 4-way set associative, 16 entries                              |  |
| 57H   | TLB   | Data TLBO: 4 KByte pages, 4-way associative, 16 entries                                  |  |
| 59H   | TLB   | Data TLBO: 4 KByte pages, fully associative, 16 entries                                  |  |
| 5AH   | TLB   | Data TLB0: 2-MByte or 4 MByte pages, 4-way set associative, 32 entries                   |  |
| 5BH   | TLB   | Data TLB: 4 KByte and 4 MByte pages, 64 entries                                          |  |
| 5CH   | TLB   | Data TLB: 4 KByte and 4 MByte pages,128 entries                                          |  |
| 5DH   | TLB   | Data TLB: 4 KByte and 4 MByte pages,256 entries                                          |  |
| 60H   | Cache | 1st-level data cache: 16 KByte, 8-way set associative, 64 byte line size                 |  |
| 61H   | TLB   | Instruction TLB: 4 KByte pages, fully associative, 48 entries                            |  |
| 63H   | TLB   | Data TLB: 1 GByte pages, 4-way set associative, 4 entries                                |  |
| 66H   | Cache | 1st-level data cache: 8 KByte, 4-way set associative, 64 byte line size                  |  |
| 67H   | Cache | 1st-level data cache: 16 KByte, 4-way set associative, 64 byte line size                 |  |
| 68H   | Cache | 1st-level data cache: 32 KByte, 4-way set associative, 64 byte line size                 |  |
| 70H   | Cache | Trace cache: 12 К-µop, 8-way set associative                                             |  |
| 71H   | Cache | Trace cache: 16 K-μop, 8-way set associative                                             |  |
| 72H   | Cache | Trace cache: 32 K-μop, 8-way set associative                                             |  |
| 76H   | TLB   | Instruction TLB: 2M/4M pages, fully associative, 8 entries                               |  |
| 78H   | Cache | 2nd-level cache: 1 MByte, 4-way set associative, 64byte line size                        |  |
| 79H   | Cache | 2nd-level cache: 128 KByte, 8-way set associative, 64 byte line size, 2 lines per sector |  |
| 7AH   | Cache | 2nd-level cache: 256 KByte, 8-way set associative, 64 byte line size, 2 lines per sector |  |
| 7BH   | Cache | 2nd-level cache: 512 KByte, 8-way set associative, 64 byte line size, 2 lines per sector |  |
| 7CH   | Cache | 2nd-level cache: 1 MByte, 8-way set associative, 64 byte line size, 2 lines per sector   |  |
| 7DH   | Cache | 2nd-level cache: 2 MByte, 8-way set associative, 64byte line size                        |  |
| 7FH   | Cache | 2nd-level cache: 512 KByte, 2-way set associative, 64-byte line size                     |  |
| 80H   | Cache | 2nd-level cache: 512 KByte, 8-way set associative, 64-byte line size                     |  |
| 82H   | Cache | 2nd-level cache: 256 KByte, 8-way set associative, 32 byte line size                     |  |
| 83H   | Cache | 2nd-level cache: 512 KByte, 8-way set associative, 32 byte line size                     |  |
| 84H   | Cache | 2nd-level cache: 1 MByte, 8-way set associative, 32 byte line size                       |  |
| 85H   | Cache | 2nd-level cache: 2 MByte, 8-way set associative, 32 byte line size                       |  |
| 86H   | Cache | 2nd-level cache: 512 KByte, 4-way set associative, 64 byte line size                     |  |
| 87H   | Cache | 2nd-level cache: 1 MByte, 8-way set associative, 64 byte line size                       |  |
| AOH   | DTLB  | DTLB: 4k pages, fully associative, 32 entries                                            |  |
| ВОН   | TLB   | Instruction TLB: 4 KByte pages, 4-way set associative, 128 entries                       |  |
| B1H   | TLB   | Instruction TLB: 2M pages, 4-way, 8 entries or 4M pages, 4-way, 4 entries                |  |
| B2H   | TLB   | Instruction TLB: 4KByte pages, 4-way set associative, 64 entries                         |  |
| ВЗН   | TLB   | Data TLB: 4 KByte pages, 4-way set associative, 128 entries                              |  |
| B4H   | TLB   | Data TLB1: 4 KByte pages, 4-way associative, 256 entries                                 |  |

Table 3-21. Encoding of CPUID Leaf 2 Descriptors (Contd.)

| Value | Туре     | Description                                                                                                           |  |
|-------|----------|-----------------------------------------------------------------------------------------------------------------------|--|
| B5H   | TLB      | Instruction TLB: 4KByte pages, 8-way set associative, 64 entries                                                      |  |
| В6Н   | TLB      | nstruction TLB: 4KByte pages, 8-way set associative, 128 entries                                                      |  |
| BAH   | TLB      | Data TLB1: 4 KByte pages, 4-way associative, 64 entries                                                               |  |
| COH   | TLB      | Data TLB: 4 KByte and 4 MByte pages, 4-way associative, 8 entries                                                     |  |
| C1H   | STLB     | Shared 2nd-Level TLB: 4 KByte/2MByte pages, 8-way associative, 1024 entries                                           |  |
| C2H   | DTLB     | DTLB: 4 KByte/2 MByte pages, 4-way associative, 16 entries                                                            |  |
| СЗН   | STLB     | Shared 2nd-Level TLB: 4 KByte /2 MByte pages, 6-way associative, 1536 entries. Also 1GBbyte pages, 4-way, 16 entries. |  |
| CAH   | STLB     | Shared 2nd-Level TLB: 4 KByte pages, 4-way associative, 512 entries                                                   |  |
| DOH   | Cache    | 3rd-level cache: 512 KByte, 4-way set associative, 64 byte line size                                                  |  |
| D1H   | Cache    | 3rd-level cache: 1 MByte, 4-way set associative, 64 byte line size                                                    |  |
| D2H   | Cache    | 3rd-level cache: 2 MByte, 4-way set associative, 64 byte line size                                                    |  |
| D6H   | Cache    | 3rd-level cache: 1 MByte, 8-way set associative, 64 byte line size                                                    |  |
| D7H   | Cache    | 3rd-level cache: 2 MByte, 8-way set associative, 64 byte line size                                                    |  |
| D8H   | Cache    | 3rd-level cache: 4 MByte, 8-way set associative, 64 byte line size                                                    |  |
| DCH   | Cache    | 3rd-level cache: 1.5 MByte, 12-way set associative, 64 byte line size                                                 |  |
| DDH   | Cache    | 3rd-level cache: 3 MByte, 12-way set associative, 64 byte line size                                                   |  |
| DEH   | Cache    | 3rd-level cache: 6 MByte, 12-way set associative, 64 byte line size                                                   |  |
| E2H   | Cache    | 3rd-level cache: 2 MByte, 16-way set associative, 64 byte line size                                                   |  |
| E3H   | Cache    | 3rd-level cache: 4 MByte, 16-way set associative, 64 byte line size                                                   |  |
| E4H   | Cache    | 3rd-level cache: 8 MByte, 16-way set associative, 64 byte line size                                                   |  |
| EAH   | Cache    | 3rd-level cache: 12MByte, 24-way set associative, 64 byte line size                                                   |  |
| EBH   | Cache    | 3rd-level cache: 18MByte, 24-way set associative, 64 byte line size                                                   |  |
| ECH   | Cache    | 3rd-level cache: 24MByte, 24-way set associative, 64 byte line size                                                   |  |
| F0H   | Prefetch | 64-Byte prefetching                                                                                                   |  |
| F1H   | Prefetch | 128-Byte prefetching                                                                                                  |  |
| FFH   | General  | CPUID leaf 2 does not report cache descriptor information, use CPUID leaf 4 to query cache parameters                 |  |

# Example 3-1. Example of Cache and TLB Interpretation

The first member of the family of Pentium 4 processors returns the following information about caches and TLBs when the CPUID executes with an input value of 2:

EAX 66 5B 50 01H

EBX OH

ECX OH

EDX 00 7A 70 00H

## Which means:

- The least-significant byte (byte 0) of register EAX is set to 01H. This value should be ignored.
- The most-significant bit of all four registers (EAX, EBX, ECX, and EDX) is set to 0, indicating that each register contains valid 1-byte descriptors.
- Bytes 1, 2, and 3 of register EAX indicate that the processor has:
  - 50H a 64-entry instruction TLB, for mapping 4-KByte and 2-MByte or 4-MByte pages.
  - 5BH a 64-entry data TLB, for mapping 4-KByte and 4-MByte pages.

- 66H an 8-KByte 1st level data cache, 4-way set associative, with a 64-Byte cache line size.
- The descriptors in registers EBX and ECX are valid, but contain NULL descriptors.
- Bytes 0, 1, 2, and 3 of register EDX indicate that the processor has:
  - 00H NULL descriptor.
  - 70H Trace cache: 12 K-μop, 8-way set associative.
  - 7AH a 256-KByte 2nd level cache, 8-way set associative, with a sectored, 64-byte cache line size.
  - 00H NULL descriptor.

#### INPUT EAX = 04H: Returns Deterministic Cache Parameters for Each Level

When CPUID executes with EAX set to 04H and ECX contains an index value, the processor returns encoded data that describe a set of deterministic cache parameters (for the cache level associated with the input in ECX). Valid index values start from 0.

Software can enumerate the deterministic cache parameters for each level of the cache hierarchy starting with an index value of 0, until the parameters report the value associated with the cache type field is 0. The architecturally defined fields reported by deterministic cache parameters are documented in Table 3-17.

This Cache Size in Bytes

```
= (Ways + 1) * (Partitions + 1) * (Line_Size + 1) * (Sets + 1)
= (EBX[31:22] + 1) * (EBX[21:12] + 1) * (EBX[11:0] + 1) * (ECX + 1)
```

The CPUID leaf 04H also reports data that can be used to derive the topology of processor cores in a physical package. This information is constant for all valid index values. Software can query the raw data reported by executing CPUID with EAX=04H and ECX=0 and use it as part of the topology enumeration algorithm described in Chapter 8, "Multiple-Processor Management," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

#### INPUT EAX = 05H: Returns MONITOR and MWAIT Features

When CPUID executes with EAX set to 05H, the processor returns information about features available to MONITOR/MWAIT instructions. The MONITOR instruction is used for address-range monitoring in conjunction with MWAIT instruction. The MWAIT instruction optionally provides additional extensions for advanced power management. See Table 3-17.

#### INPUT EAX = 06H: Returns Thermal and Power Management Features

When CPUID executes with EAX set to 06H, the processor returns information about thermal and power management features. See Table 3-17.

#### INPUT EAX = 07H: Returns Structured Extended Feature Enumeration Information

When CPUID executes with EAX set to 07H and ECX = 0, the processor returns information about the maximum input value for sub-leaves that contain extended feature flags. See Table 3-17.

When CPUID executes with EAX set to 07H and the input value of ECX is invalid (see leaf 07H entry in Table 3-17), the processor returns 0 in EAX/EBX/ECX/EDX. In subleaf 0, EAX returns the maximum input value of the highest leaf 7 sub-leaf, and EBX, ECX & EDX contain information of extended feature flags.

## INPUT EAX = 09H: Returns Direct Cache Access Information

When CPUID executes with EAX set to 09H, the processor returns information about Direct Cache Access capabilities. See Table 3-17.

#### INPUT EAX = OAH: Returns Architectural Performance Monitoring Features

When CPUID executes with EAX set to 0AH, the processor returns information about support for architectural performance monitoring capabilities. Architectural performance monitoring is supported if the version ID (see Table 3-17) is greater than Pn 0. See Table 3-17.

For each version of architectural performance monitoring capability, software must enumerate this leaf to discover the programming facilities and the architectural performance events available in the processor. The details are described in Chapter 23, "Introduction to Virtual-Machine Extensions," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3C.

## INPUT EAX = OBH: Returns Extended Topology Information

When CPUID executes with EAX set to 0BH, the processor returns information about extended topology enumeration data. Software must detect the presence of CPUID leaf 0BH by verifying (a) the highest leaf index supported by CPUID is >= 0BH, and (b) CPUID.0BH:EBX[15:0] reports a non-zero value. See Table 3-17.

#### INPUT EAX = 0DH: Returns Processor Extended States Enumeration Information

When CPUID executes with EAX set to 0DH and ECX = 0, the processor returns information about the bit-vector representation of all processor state extensions that are supported in the processor and storage size requirements of the XSAVE/XRSTOR area. See Table 3-17.

When CPUID executes with EAX set to 0DH and ECX = n (n > 1, and is a valid sub-leaf index), the processor returns information about the size and offset of each processor extended state save area within the XSAVE/XRSTOR area. See Table 3-17. Software can use the forward-extendable technique depicted below to query the valid sub-leaves and obtain size and offset information for each processor extended state save area:

```
For i = 2 to 62 // sub-leaf 1 is reserved

IF (CPUID.(EAX=0DH, ECX=0):VECTOR[i] = 1 ) // VECTOR is the 64-bit value of EDX:EAX

Execute CPUID.(EAX=0DH, ECX = i) to examine size and offset for sub-leaf i;

FI;
```

#### INPUT EAX = OFH: Returns Platform Quality of Service (PQoS) Monitoring Enumeration Information

When CPUID executes with EAX set to 0FH and ECX = 0, the processor returns information about the bit-vector representation of QoS monitoring resource types that are supported in the processor and maximum range of RMID values the processor can use to monitor of any supported resource types. Each bit, starting from bit 1, corresponds to a specific resource type if the bit is set. The bit position corresponds to the sub-leaf index (or ResID) that software must use to query QoS monitoring capability available for that type. See Table 3-17.

When CPUID executes with EAX set to 0FH and ECX = n (n > = 1, and is a valid ResID), the processor returns information software can use to program IA32\_PQR\_ASSOC, IA32\_QM\_EVTSEL MSRs before reading QoS data from the IA32\_QM\_CTR MSR.

# INPUT EAX = 10H: Returns Platform Quality of Service (PQoS) Enforcement Enumeration Information

When CPUID executes with EAX set to 10H and ECX = 0, the processor returns information about the bit-vector representation of QoS Enforcement resource types that are supported in the processor. Each bit, starting from bit 1, corresponds to a specific resource type if the bit is set. The bit position corresponds to the sub-leaf index (or ResID) that software must use to query QoS enforcement capability available for that type. See Table 3-17.

When CPUID executes with EAX set to 10H and ECX = n (n >= 1, and is a valid ResID), the processor returns information about available classes of service and range of QoS mask MSRs that software can use to configure each class of services using capability bit masks in the QoS Mask registers, IA32\_resourceType\_Mask\_n.

#### INPUT EAX = 14H: Returns Intel Processor Trace Enumeration Information

When CPUID executes with EAX set to 14H and ECX = 0H, the processor returns information about Intel Processor Trace extensions. See Table 3-17.

When CPUID executes with EAX set to 14H and ECX = n (n > 1 and less than the number of non-zero bits in CPUID. (EAX=14H, ECX= 0H).EAX and CPUID.(EAX=0DH, ECX= 0H).EDX), the processor returns information about packet generation in Intel Processor Trace. See Table 3-17.

## INPUT EAX = 15H: Returns Time Stamp Counter/Core Crystal Clock Information

When CPUID executes with EAX set to 15H and ECX = 0H, the processor returns information about Time Stamp Counter/Core Crystal Clock. See Table 3-17.

#### INPUT EAX = 16H: Returns Processor Frequency Information

When CPUID executes with EAX set to 16H, the processor returns information about Processor Frequency Information. See Table 3-17.

#### METHODS FOR RETURNING BRANDING INFORMATION

Use the following techniques to access branding information:

- 1. Processor brand string method.
- 2. Processor brand index; this method uses a software supplied brand string table.

These two methods are discussed in the following sections. For methods that are available in early processors, see Section: "Identification of Earlier IA-32 Processors" in Chapter 17 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

#### The Processor Brand String Method

Figure 3-8 describes the algorithm used for detection of the brand string. Processor brand identification software should execute this algorithm on all Intel 64 and IA-32 processors.

This method (introduced with Pentium 4 processors) returns an ASCII brand identification string and the Processor Base frequency of the processor to the EAX, EBX, ECX, and EDX registers.



Figure 3-8. Determination of Support for the Processor Brand String

# **How Brand Strings Work**

To use the brand string method, execute CPUID with EAX input of 8000002H through 80000004H. For each input value, CPUID returns 16 ASCII characters using EAX, EBX, ECX, and EDX. The returned string will be NULL-terminated.

Table 3-22 shows the brand string that is returned by the first processor in the Pentium 4 processor family.

| italia di Lati i i i i i i i i i i i i i i i i i i |                 |                  |  |
|----------------------------------------------------|-----------------|------------------|--|
| EAX Input Value                                    | Return Values   | ASCII Equivalent |  |
| 80000002H                                          | EAX = 20202020H | и п              |  |
|                                                    | EBX = 20202020H | и и              |  |
|                                                    | ECX = 20202020H | <i>"</i> "       |  |
|                                                    | EDX = 6E492020H | "nl "            |  |
| 80000003H                                          | EAX = 286C6574H | "(let"           |  |
|                                                    | EBX = 50202952H | "P )R"           |  |
|                                                    | ECX = 69746E65H | "itne"           |  |
|                                                    | EDX = 52286D75H | "R(mu"           |  |

Table 3-22. Processor Brand String Returned with Pentium 4 Processor

Table 3-22. Processor Brand String Returned with Pentium 4 Processor (Contd.)

| 8000004H | EAX = 20342029H | " 4 )"  |
|----------|-----------------|---------|
|          | EBX = 20555043H | "UPC"   |
|          | ECX = 30303531H | "0051"  |
|          | EDX = 007A484DH | "\0zHM" |

#### **Extracting the Processor Frequency from Brand Strings**

Figure 3-9 provides an algorithm which software can use to extract the Processor Base frequency from the processor brand string.



Figure 3-9. Algorithm for Extracting Processor Frequency

## The Processor Brand Index Method

The brand index method (introduced with Pentium $^{\$}$  III Xeon $^{\$}$  processors) provides an entry point into a brand identification table that is maintained in memory by system software and is accessible from system- and user-level code. In this table, each brand index is associate with an ASCII brand identification string that identifies the official Intel family and model number of a processor.

When CPUID executes with EAX set to 1, the processor returns a brand index to the low byte in EBX. Software can then use this index to locate the brand identification string for the processor in the brand identification table. The first entry (brand index 0) in this table is reserved, allowing for backward compatibility with processors that do not

## INSTRUCTION SET REFERENCE, A-M

support the brand identification feature. Starting with processor signature family ID = 0FH, model = 03H, brand index method is no longer supported. Use brand string method instead.

Table 3-23 shows brand indices that have identification strings associated with them.

Table 3-23. Mapping of Brand Indices; and Intel 64 and IA-32 Processor Brand Strings

| Brand Index | Brand String                                                                                                      |
|-------------|-------------------------------------------------------------------------------------------------------------------|
| 00H         | This processor does not support the brand identification feature                                                  |
| 01H         | Intel(R) Celeron(R) processor <sup>1</sup>                                                                        |
| 02H         | Intel(R) Pentium(R) III processor <sup>1</sup>                                                                    |
| 03H         | Intel(R) Pentium(R) III Xeon(R) processor; If processor signature = 000006B1h, then Intel(R) Celeron(R) processor |
| 04H         | Intel(R) Pentium(R) III processor                                                                                 |
| 06H         | Mobile Intel(R) Pentium(R) III processor-M                                                                        |
| 07H         | Mobile Intel(R) Celeron(R) processor <sup>1</sup>                                                                 |
| 08H         | Intel(R) Pentium(R) 4 processor                                                                                   |
| 09H         | Intel(R) Pentium(R) 4 processor                                                                                   |
| OAH         | Intel(R) Celeron(R) processor <sup>1</sup>                                                                        |
| 0BH         | Intel(R) Xeon(R) processor; If processor signature = 00000F13h, then Intel(R) Xeon(R) processor MP                |
| 0CH         | Intel(R) Xeon(R) processor MP                                                                                     |
| 0EH         | Mobile Intel(R) Pentium(R) 4 processor-M; If processor signature = 00000F13h, then Intel(R) Xeon(R) processor     |
| 0FH         | Mobile Intel(R) Celeron(R) processor <sup>1</sup>                                                                 |
| 11H         | Mobile Genuine Intel(R) processor                                                                                 |
| 12H         | Intel(R) Celeron(R) M processor                                                                                   |
| 13H         | Mobile Intel(R) Celeron(R) processor <sup>1</sup>                                                                 |
| 14H         | Intel(R) Celeron(R) processor                                                                                     |
| 15H         | Mobile Genuine Intel(R) processor                                                                                 |
| 16H         | Intel(R) Pentium(R) M processor                                                                                   |
| 17H         | Mobile Intel(R) Celeron(R) processor <sup>1</sup>                                                                 |
| 18H - 0FFH  | RESERVED                                                                                                          |

#### NOTES:

# **IA-32 Architecture Compatibility**

CPUID is not supported in early models of the Intel486 processor or in any IA-32 processor earlier than the Intel486 processor.

# Operation

IA32\_BIOS\_SIGN\_ID MSR ← Update with installed microcode revision number;

```
CASE (EAX) OF

EAX = 0:

EAX ← Highest basic function input value understood by CPUID;

EBX ← Vendor identification string;

EDX ← Vendor identification string;

ECX ← Vendor identification string;

BREAK;

EAX = 1H:

EAX[3:0] ← Stepping ID;

EAX[7:4] ← Model;
```

<sup>1.</sup> Indicates versions of these processors that were introduced after the Pentium III

```
EAX[11:8] \leftarrow Family;
     EAX[13:12] \leftarrow Processor type;
     EAX[15:14] \leftarrow Reserved;
     EAX[19:16] \leftarrow Extended Model;
     EAX[27:20] \leftarrow Extended Family;
     EAX[31:28] \leftarrow Reserved;
     EBX[7:0] \leftarrow Brand Index; (* Reserved if the value is zero. *)
     EBX[15:8] \leftarrow CLFLUSH Line Size;
     EBX[16:23] ← Reserved; (* Number of threads enabled = 2 if MT enable fuse set. *)
     EBX[24:31] \leftarrow Initial APIC ID;
     ECX ← Feature flags; (* See Figure 3-6. *)
     EDX ← Feature flags; (* See Figure 3-7. *)
BREAK;
EAX = 2H:
     EAX \leftarrow Cache and TLB information:
     EBX ← Cache and TLB information;
     ECX \leftarrow Cache and TLB information;
     EDX \leftarrow Cache and TLB information;
BREAK:
EAX = 3H:
    EAX \leftarrow Reserved;
    EBX ← Reserved;
    ECX \leftarrow ProcessorSerialNumber[31:0];
     (* Pentium III processors only, otherwise reserved. *)
    EDX ← ProcessorSerialNumber[63:32];
     (* Pentium III processors only, otherwise reserved. *
BREAK
EAX = 4H:
     EAX ← Deterministic Cache Parameters Leaf; (* See Table 3-17. *)
     EBX \leftarrow Deterministic Cache Parameters Leaf:
     ECX ← Deterministic Cache Parameters Leaf;
     EDX ← Deterministic Cache Parameters Leaf;
BREAK;
EAX = 5H:
     EAX ← MONITOR/MWAIT Leaf; (* See Table 3-17. *)
    EBX ← MONITOR/MWAIT Leaf;
     ECX ← MONITOR/MWAIT Leaf:
     EDX \leftarrow MONITOR/MWAIT Leaf;
BREAK;
EAX = 6H:
     EAX ← Thermal and Power Management Leaf; (* See Table 3-17. *)
     EBX \leftarrow Thermal and Power Management Leaf;
     ECX ← Thermal and Power Management Leaf;
     EDX ← Thermal and Power Management Leaf;
BREAK;
EAX = 7H:
     EAX ← Structured Extended Feature Flags Enumeration Leaf; (* See Table 3-17. *)
     EBX ← Structured Extended Feature Flags Enumeration Leaf;
     ECX ← Structured Extended Feature Flags Enumeration Leaf;
     EDX ← Structured Extended Feature Flags Enumeration Leaf;
BREAK;
EAX = 8H:
     EAX \leftarrow Reserved = 0;
     EBX \leftarrow Reserved = 0;
```

```
ECX \leftarrow Reserved = 0;
    EDX \leftarrow Reserved = 0;
BREAK;
EAX = 9H:
    EAX ← Direct Cache Access Information Leaf; (* See Table 3-17. *)
    EBX ← Direct Cache Access Information Leaf;
    ECX ← Direct Cache Access Information Leaf;
    EDX \leftarrow Direct Cache Access Information Leaf:
BREAK;
EAX = AH:
    EAX ← Architectural Performance Monitoring Leaf; (* See Table 3-17. *)
    EBX ← Architectural Performance Monitoring Leaf;
    ECX ← Architectural Performance Monitoring Leaf;
    EDX ← Architectural Performance Monitoring Leaf;
    BREAK
EAX = BH:
    EAX ← Extended Topology Enumeration Leaf; (* See Table 3-17. *)
    EBX ← Extended Topology Enumeration Leaf;
    ECX ← Extended Topology Enumeration Leaf;
    EDX ← Extended Topology Enumeration Leaf;
BREAK;
EAX = CH:
    EAX \leftarrow Reserved = 0;
    EBX \leftarrow Reserved = 0;
    ECX \leftarrow Reserved = 0;
    EDX \leftarrow Reserved = 0;
BREAK;
EAX = DH:
    EAX ← Processor Extended State Enumeration Leaf; (* See Table 3-17. *)
    EBX ← Processor Extended State Enumeration Leaf;
    ECX ← Processor Extended State Enumeration Leaf;
    EDX ← Processor Extended State Enumeration Leaf;
BREAK;
EAX = EH:
    EAX \leftarrow Reserved = 0;
    EBX \leftarrow Reserved = 0;
    ECX \leftarrow Reserved = 0;
    EDX \leftarrow Reserved = 0;
BREAK;
EAX = FH:
    EAX ← Platform Quality of Service Monitoring Enumeration Leaf; (* See Table 3-17. *)
    EBX ← Platform Quality of Service Monitoring Enumeration Leaf;
    ECX ← Platform Quality of Service Monitoring Enumeration Leaf;
    EDX ← Platform Quality of Service Monitoring Enumeration Leaf;
BREAK;
EAX = 10H:
    EAX ← Platform Quality of Service Enforcement Enumeration Leaf; (* See Table 3-17. *)
    EBX ← Platform Quality of Service Enforcement Enumeration Leaf;
    ECX ← Platform Quality of Service Enforcement Enumeration Leaf;
    EDX ← Platform Quality of Service Enforcement Enumeration Leaf;
BREAK;
    EAX = 14H:
    EAX ← Intel Processor Trace Enumeration Leaf; (* See Table 3-17. *)
    EBX ← Intel Processor Trace Enumeration Leaf;
```

```
ECX ← Intel Processor Trace Enumeration Leaf;
       EDX ← Intel Processor Trace Enumeration Leaf;
   BREAK;
EAX = 15H:
       EAX ← Time Stamp Counter/Core Crystal Clock Information Leaf; (* See Table 3-17. *)
       EBX ← Time Stamp Counter/Core Crystal Clock Information Leaf;
       ECX ← Time Stamp Counter/Core Crystal Clock Information Leaf;
       EDX ← Time Stamp Counter/Core Crystal Clock Information Leaf;
   BREAK;
   EAX = 16H:
       EAX ← Processor Frequency Information Enumeration Leaf; (* See Table 3-17. *)
       EBX ← Processor Frequency Information Enumeration Leaf;
       ECX ← Processor Frequency Information Enumeration Leaf;
       EDX ← Processor Frequency Information Enumeration Leaf;
   BREAK;
BREAK;
   EAX = 80000000H:
       EAX ← Highest extended function input value understood by CPUID;
       EBX ← Reserved;
       ECX ← Reserved;
       EDX \leftarrow Reserved;
   BREAK;
   EAX = 80000001H:
       EAX ← Reserved:
       EBX ← Reserved;
       ECX ← Extended Feature Bits (* See Table 3-17.*);
       EDX ← Extended Feature Bits (* See Table 3-17. *);
   BREAK;
   EAX = 80000002H:
       EAX ← Processor Brand String;
       EBX ← Processor Brand String, continued;
       ECX ← Processor Brand String, continued;
       EDX ← Processor Brand String, continued;
   BREAK;
   EAX = 80000003H:
       EAX ← Processor Brand String, continued;
       EBX ← Processor Brand String, continued;
       ECX ← Processor Brand String, continued;
       EDX ← Processor Brand String, continued;
   BREAK;
   EAX = 80000004H:
       EAX ← Processor Brand String, continued;
       EBX ← Processor Brand String, continued;
       ECX ← Processor Brand String, continued;
       EDX ← Processor Brand String, continued;
   BREAK;
   EAX = 80000005H:
       EAX \leftarrow Reserved = 0;
       EBX \leftarrow Reserved = 0;
       ECX \leftarrow Reserved = 0;
       EDX \leftarrow Reserved = 0;
   BREAK;
   EAX = 80000006H:
       EAX \leftarrow Reserved = 0;
```

```
EBX \leftarrow Reserved = 0;
        ECX \leftarrow Cache information;
        EDX \leftarrow Reserved = 0;
   BREAK;
   EAX = 80000007H:
        EAX \leftarrow Reserved = 0;
        EBX \leftarrow Reserved = 0;
        ECX \leftarrow Reserved = 0;
        EDX \leftarrow Reserved = Misc Feature Flags;
   BREAK;
   EAX = 80000008H:
        EAX ← Reserved = Physical Address Size Information;
        EBX ← Reserved = Virtual Address Size Information;
        ECX \leftarrow Reserved = 0;
        EDX \leftarrow Reserved = 0;
   BREAK;
   EAX >= 4000000H and EAX <= 4FFFFFFH:
   DEFAULT: (* EAX = Value outside of recognized range for CPUID. *)
        (* If the highest basic information leaf data depend on ECX input value, ECX is honored.*)
        EAX ← Reserved; (* Information returned for highest basic information leaf. *)
        EBX ← Reserved; (* Information returned for highest basic information leaf. *)
        ECX ← Reserved; (* Information returned for highest basic information leaf. *)
        EDX ← Reserved; (* Information returned for highest basic information leaf. *)
   BREAK:
ESAC;
```

## Flags Affected

None.

## **Exceptions (All Operating Modes)**

#UD

If the LOCK prefix is used.

In earlier IA-32 processors that do not support the CPUID instruction, execution of the instruction results in an invalid opcode (#UD) exception being generated.

## CRC32 — Accumulate CRC32 Value

| Opcode/<br>Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                       |
|------------------------|-----------|----------------|---------------------|-----------------------------------|
| F2 0F 38 F0 /r         | RM        | Valid          | Valid               | Accumulate CRC32 on <i>r/m8</i> . |
| CRC32 r32, r/m8        |           |                |                     |                                   |
| F2 REX 0F 38 F0 /r     | RM        | Valid          | N.E.                | Accumulate CRC32 on r/m8.         |
| CRC32 r32, r/m8*       |           |                |                     |                                   |
| F2 0F 38 F1 /r         | RM        | Valid          | Valid               | Accumulate CRC32 on r/m16.        |
| CRC32 r32, r/m16       |           |                |                     |                                   |
| F2 0F 38 F1 /r         | RM        | Valid          | Valid               | Accumulate CRC32 on r/m32.        |
| CRC32 r32, r/m32       |           |                |                     |                                   |
| F2 REX.W 0F 38 F0 /r   | RM        | Valid          | N.E.                | Accumulate CRC32 on r/m8.         |
| CRC32 r64, r/m8        |           |                |                     |                                   |
| F2 REX.W 0F 38 F1 /r   | RM        | Valid          | N.E.                | Accumulate CRC32 on r/m64.        |
| CRC32 r64, r/m64       |           |                |                     |                                   |

#### NOTES:

## Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

#### **Description**

Starting with an initial value in the first operand (destination operand), accumulates a CRC32 (polynomial 11EDC6F41H) value for the second operand (source operand) and stores the result in the destination operand. The source operand can be a register or a memory location. The destination operand must be an r32 or r64 register. If the destination is an r64 register, then the 32-bit result is stored in the least significant double word and 00000000H is stored in the most significant double word of the r64 register.

The initial value supplied in the destination operand is a double word integer stored in the r32 register or the least significant double word of the r64 register. To incrementally accumulate a CRC32 value, software retains the result of the previous CRC32 operation in the destination operand, then executes the CRC32 instruction again with new input data in the source operand. Data contained in the source operand is processed in reflected bit order. This means that the most significant bit of the source operand is treated as the least significant bit of the quotient, and so on, for all the bits of the source operand. Likewise, the result of the CRC operation is stored in the destination operand in reflected bit order. This means that the most significant bit of the resulting CRC (bit 31) is stored in the least significant bit of the destination operand (bit 0), and so on, for all the bits of the CRC.

#### Operation

#### Notes:

BIT\_REFLECT64: DST[63-0] = SRC[0-63] BIT\_REFLECT32: DST[31-0] = SRC[0-31] BIT\_REFLECT16: DST[15-0] = SRC[0-15] BIT\_REFLECT8: DST[7-0] = SRC[0-7]

MOD2: Remainder from Polynomial division modulus 2

<sup>\*</sup>In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

# CRC32 instruction for 64-bit source operand and 64-bit destination operand: TEMP1[63-0] ← BIT REFLECT64 (SRC[63-0]) $TEMP2[31-0] \leftarrow BIT_REFLECT32 (DEST[31-0])$ TEMP3[95-0] ← TEMP1[63-0] « 32 TEMP4[95-0] ← TEMP2[31-0] « 64 TEMP5[95-0] ← TEMP3[95-0] XOR TEMP4[95-0] TEMP6[31-0] ← TEMP5[95-0] MOD2 11EDC6F41H DEST[31-0] $\leftarrow$ BIT\_REFLECT (TEMP6[31-0]) DEST[63-32] $\leftarrow$ 00000000H CRC32 instruction for 32-bit source operand and 32-bit destination operand: $TEMP1[31-0] \leftarrow BIT_REFLECT32 (SRC[31-0])$ $TEMP2[31-0] \leftarrow BIT_REFLECT32 (DEST[31-0])$ TEMP3[63-0] ← TEMP1[31-0] « 32 TEMP4[63-0] ← TEMP2[31-0] « 32 TEMP5[63-0] ← TEMP3[63-0] XOR TEMP4[63-0] TEMP6[31-0] ← TEMP5[63-0] MOD2 11EDC6F41H DEST[31-0] $\leftarrow$ BIT\_REFLECT (TEMP6[31-0]) CRC32 instruction for 16-bit source operand and 32-bit destination operand: $TEMP1[15-0] \leftarrow BIT_REFLECT16 (SRC[15-0])$ TEMP2[31-0] ← BIT\_REFLECT32 (DEST[31-0]) TEMP3[47-0] ← TEMP1[15-0] « 32 TEMP4[47-0] ← TEMP2[31-0] « 16 TEMP5[47-0] ← TEMP3[47-0] XOR TEMP4[47-0] TEMP6[31-0] ← TEMP5[47-0] MOD2 11EDC6F41H DEST[31-0] $\leftarrow$ BIT\_REFLECT (TEMP6[31-0]) CRC32 instruction for 8-bit source operand and 64-bit destination operand: $TEMP1[7-0] \leftarrow BIT_REFLECT8(SRC[7-0])$ $TEMP2[31-0] \leftarrow BIT_REFLECT32 (DEST[31-0])$ TEMP3[39-0] ← TEMP1[7-0] « 32 TEMP4[39-0] ← TEMP2[31-0] « 8 TEMP5[39-0] ← TEMP3[39-0] XOR TEMP4[39-0] TEMP6[31-0] ← TEMP5[39-0] MOD2 11EDC6F41H DEST[31-0] $\leftarrow$ BIT\_REFLECT (TEMP6[31-0]) DEST[63-32] $\leftarrow$ 00000000H CRC32 instruction for 8-bit source operand and 32-bit destination operand: $TEMP1[7-0] \leftarrow BIT_REFLECT8(SRC[7-0])$ TEMP2[31-0] $\leftarrow$ BIT\_REFLECT32 (DEST[31-0]) TEMP3[39-0] ← TEMP1[7-0] « 32 TEMP4[39-0] ← TEMP2[31-0] « 8

## Flags Affected

None

TEMP5[39-0]  $\leftarrow$  TEMP3[39-0] XOR TEMP4[39-0] TEMP6[31-0]  $\leftarrow$  TEMP5[39-0] MOD2 11EDC6F41H DEST[31-0]  $\leftarrow$  BIT\_REFLECT (TEMP6[31-0])

#### Intel C/C++ Compiler Intrinsic Equivalent

unsigned int \_mm\_crc32\_u8( unsigned int crc, unsigned char data )
unsigned int \_mm\_crc32\_u16( unsigned int crc, unsigned short data )
unsigned int \_mm\_crc32\_u32( unsigned int crc, unsigned int data )
unsinged int64 mm crc32 u64( unsinged int64 crc, unsigned int64 data )

#### SIMD Floating Point Exceptions

None

#### **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS or GS segments.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF (fault-code) For a page fault.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If CPUID.01H:ECX.SSE4\_2 [Bit 20] = 0.

If LOCK prefix is used.

# **Real-Address Mode Exceptions**

#GP(0) If any part of the operand lies outside of the effective address space from 0 to 0FFFFH.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#UD If CPUID.01H:  $ECX.SSE4_2$  [Bit 20] = 0.

If LOCK prefix is used.

## Virtual 8086 Mode Exceptions

#GP(0) If any part of the operand lies outside of the effective address space from 0 to 0FFFFH.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF (fault-code) For a page fault.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If CPUID.01H:  $ECX.SSE4_2$  [Bit 20] = 0.

If LOCK prefix is used.

#### Compatibility Mode Exceptions

Same exceptions as in Protected Mode.

#### 64-Bit Mode Exceptions

#GP(0) If the memory address is in a non-canonical form.

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#PF (fault-code) For a page fault.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If CPUID.01H:  $ECX.SSE4_2$  [Bit 20] = 0.

If LOCK prefix is used.

# CVTDO2PD—Convert Packed Dword Integers to Packed Double-Precision FP Values

| Opcode/<br>Instruction                               | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                               |
|------------------------------------------------------|-----------|-------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| F3 0F E6 CVTDQ2PD xmm1, xmm2/m64                     | RM        | V/V               | SSE2                     | Convert two packed signed doubleword integers from <i>xmm2/m128</i> to two packed double-precision floating-point values in <i>xmm1</i> . |
| VEX.128.F3.0F.WIG E6 /r<br>VCVTDQ2PD xmm1, xmm2/m64  | RM        | V/V               | AVX                      | Convert two packed signed doubleword integers from xmm2/mem to two packed double-precision floating-point values in xmm1.                 |
| VEX.256.F3.0F.WIG E6 /r<br>VCVTDQ2PD ymm1, xmm2/m128 | RM        | V/V               | AVX                      | Convert four packed signed doubleword integers from xmm2/mem to four packed double-precision floating-point values in ymm1.               |

#### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

# **Description**

Converts two packed signed doubleword integers in the source operand (second operand) to two packed double-precision floating-point values in the destination operand (first operand).

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The source operand is an XMM register or 64- bit memory location. The destination operation is an XMM register. The upper bits (VLMAX-1:128) of the corresponding XMM register destination are unmodified.

VEX.128 encoded version: The source operand is an XMM register or 64- bit memory location. The destination operation is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The source operand is a YMM register or 128- bit memory location. The destination operation is a YMM register.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b, otherwise instructions will #UD.



Figure 3-10. CVTDQ2PD (VEX.256 encoded version)

## Operation

#### CVTDQ2PD (128-bit Legacy SSE version)

DEST[63:0] ← Convert\_Integer\_To\_Double\_Precision\_Floating\_Point(SRC[31:0])
DEST[127:64] ← Convert\_Integer\_To\_Double\_Precision\_Floating\_Point(SRC[63:32])
DEST[VLMAX-1:128] (unmodified)

## VCVTDQ2PD (VEX.128 encoded version)

$$\label{eq:decomposition} \begin{split} \mathsf{DEST}[63:0] &\leftarrow \mathsf{Convert\_Integer\_To\_Double\_Precision\_Floating\_Point}(\mathsf{SRC}[31:0]) \\ \mathsf{DEST}[127:64] &\leftarrow \mathsf{Convert\_Integer\_To\_Double\_Precision\_Floating\_Point}(\mathsf{SRC}[63:32]) \\ \mathsf{DEST}[\mathsf{VLMAX-}1:128] &\leftarrow \mathsf{O} \end{split}$$

#### VCVTDQ2PD (VEX.256 encoded version)

 $\begin{aligned} \mathsf{DEST}[63:0] &\leftarrow \mathsf{Convert\_Integer\_To\_Double\_Precision\_Floating\_Point}(\mathsf{SRC}[31:0]) \\ \mathsf{DEST}[127:64] &\leftarrow \mathsf{Convert\_Integer\_To\_Double\_Precision\_Floating\_Point}(\mathsf{SRC}[63:32]) \\ \mathsf{DEST}[191:128] &\leftarrow \mathsf{Convert\_Integer\_To\_Double\_Precision\_Floating\_Point}(\mathsf{SRC}[95:64]) \\ \mathsf{DEST}[255:192] &\leftarrow \mathsf{Convert\_Integer\_To\_Double\_Precision\_Floating\_Point}(\mathsf{SRC}[127:96)) \end{aligned}$ 

## Intel C/C++ Compiler Intrinsic Equivalent

# SIMD Floating-Point Exceptions

None.

# Other Exceptions

See Exceptions Type 5; additionally #UD If VEX.vvvv ≠ 1111B.

# CVTDQ2PS—Convert Packed Dword Integers to Packed Single-Precision FP Values

| Opcode/<br>Instruction                            | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                 |
|---------------------------------------------------|-----------|-------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| OF 5B /r<br>CVTDQ2PS xmm1, xmm2/m128              | RM        | V/V               | SSE2                     | Convert four packed signed doubleword integers from <i>xmm2/m128</i> to four packed single-precision floating-point values in <i>xmm1</i> . |
| VEX.128.0F.WIG 5B /r<br>VCVTDQ2PS xmm1, xmm2/m128 | RM        | V/V               | AVX                      | Convert four packed signed doubleword integers from xmm2/mem to four packed single-precision floating-point values in xmm1.                 |
| VEX.256.0F.WIG 5B /r<br>VCVTDQ2PS ymm1, ymm2/m256 | RM        | V/V               | AVX                      | Convert eight packed signed doubleword integers from ymm2/mem to eight packed single-precision floating-point values in ymm1.               |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |  |
|-------|---------------|---------------|-----------|-----------|--|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |  |

## **Description**

Converts four packed signed doubleword integers in the source operand (second operand) to four packed single-precision floating-point values in the destination operand (first operand).

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The source operand is an XMM register or 128- bit memory location. The destination operation is an XMM register. The upper bits (VLMAX-1:128) of the corresponding XMM register destination are unmodified.

VEX.128 encoded version: The source operand is an XMM register or 128- bit memory location. The destination operation is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The source operand is a YMM register or 256- bit memory location. The destination operation is a YMM register.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b, otherwise instructions will #UD.

#### Operation

## CVTDQ2PS (128-bit Legacy SSE version)

DEST[31:0] ← Convert Integer To Single Precision Floating Point(SRC[31:0])

DEST[63:32] ← Convert\_Integer\_To\_Single\_Precision\_Floating\_Point(SRC[63:32])

DEST[95:64] ← Convert\_Integer\_To\_Single\_Precision\_Floating\_Point(SRC[95:64])

DEST[127:96] ← Convert\_Integer\_To\_Single\_Precision\_Floating\_Point(SRC[127z:96)

DEST[VLMAX-1:128] (unmodified)

#### VCVTD02PS (VEX.128 encoded version)

 $DEST[31:0] \leftarrow Convert\_Integer\_To\_Single\_Precision\_Floating\_Point(SRC[31:0])$ 

DEST[63:32] ← Convert\_Integer\_To\_Single\_Precision\_Floating\_Point(SRC[63:32])

DEST[95:64]  $\leftarrow$  Convert\_Integer\_To\_Single\_Precision\_Floating\_Point(SRC[95:64])

DEST[127:96] ← Convert\_Integer\_To\_Single\_Precision\_Floating\_Point(SRC[127z:96)

DEST[VLMAX-1:128] ← 0

## VCVTDQ2PS (VEX.256 encoded version)

$$\begin{split} \mathsf{DEST}[31:0] &\leftarrow \mathsf{Convert\_Integer\_To\_Single\_Precision\_Floating\_Point}(\mathsf{SRC}[31:0]) \\ \mathsf{DEST}[63:32] &\leftarrow \mathsf{Convert\_Integer\_To\_Single\_Precision\_Floating\_Point}(\mathsf{SRC}[63:32]) \\ \mathsf{DEST}[95:64] &\leftarrow \mathsf{Convert\_Integer\_To\_Single\_Precision\_Floating\_Point}(\mathsf{SRC}[95:64]) \\ \mathsf{DEST}[127:96] &\leftarrow \mathsf{Convert\_Integer\_To\_Single\_Precision\_Floating\_Point}(\mathsf{SRC}[127z:96)) \\ \mathsf{DEST}[159:128] &\leftarrow \mathsf{Convert\_Integer\_To\_Single\_Precision\_Floating\_Point}(\mathsf{SRC}[159:128]) \\ \mathsf{DEST}[191:160] &\leftarrow \mathsf{Convert\_Integer\_To\_Single\_Precision\_Floating\_Point}(\mathsf{SRC}[191:160]) \\ \mathsf{DEST}[223:192] &\leftarrow \mathsf{Convert\_Integer\_To\_Single\_Precision\_Floating\_Point}(\mathsf{SRC}[223:192]) \\ \mathsf{DEST}[255:224] &\leftarrow \mathsf{Convert\_Integer\_To\_Single\_Precision\_Floating\_Point}(\mathsf{SRC}[255:224]) \\ \end{split}$$

## Intel C/C++ Compiler Intrinsic Equivalent

CVTDQ2PS: \_\_m128 \_mm\_cvtepi32\_ps(\_\_m128i a)
VCVTDQ2PS: \_\_m256 \_mm256\_cvtepi32\_ps (\_\_m256i src)

# **SIMD Floating-Point Exceptions**

Precision.

## Other Exceptions

See Exceptions Type 2; additionally #UD If VEX.vvvv ≠ 1111B.

# CVTPD2DQ—Convert Packed Double-Precision FP Values to Packed Dword Integers

| Opcode/<br>Instruction                               | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                |
|------------------------------------------------------|-----------|-------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------|
| F2 OF E6 /r<br>CVTPD2DQ xmm1, xmm2/m128              | RM        | V/V               | SSE2                     | Convert two packed double-precision floating-point values from xmm2/m128 to two packed signed doubleword integers in xmm1. |
| VEX.128.F2.0F.WIG E6 /r<br>VCVTPD2DQ xmm1, xmm2/m128 | RM        | V/V               | AVX                      | Convert two packed double-precision floating-<br>point values in xmm2/mem to two signed<br>doubleword integers in xmm1.    |
| VEX.256.F2.0F.WIG E6 /r<br>VCVTPD2DQ xmm1, ymm2/m256 | RM        | V/V               | AVX                      | Convert four packed double-precision floating-<br>point values in ymm2/mem to four signed<br>doubleword integers in xmm1.  |

## **Instruction Operand Encoding**

|       |               | •             |           |           |  |
|-------|---------------|---------------|-----------|-----------|--|
| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |  |
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |  |

# **Description**

Converts two packed double-precision floating-point values in the source operand (second operand) to two packed signed doubleword integers in the destination operand (first operand).

The source operand can be an XMM register or a 128-bit memory location. The destination operand is an XMM register. The result is stored in the low quadword of the destination operand and the high quadword is cleared to all 0s.

When a conversion is inexact, the value returned is rounded according to the rounding control bits in the MXCSR register. If a converted result is larger than the maximum signed doubleword integer, the floating-point invalid exception is raised, and if this exception is masked, the indefinite integer value (80000000H) is returned.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The source operand is an XMM register or 128- bit memory location. The destination operation is an XMM register. Bits[127:64] of the destination XMM register are zeroed. However, the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: The source operand is an XMM register or 128- bit memory location. The destination operation is a YMM register. The upper bits (VLMAX-1:64) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The source operand is a YMM register or 256- bit memory location. The destination operation is an XMM register. The upper bits (255:128) of the corresponding YMM register destination are zeroed.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b, otherwise instructions will #UD.



Figure 3-11. VCVTPD2DQ (VEX.256 encoded version)

# Operation

## CVTPD2DQ (128-bit Legacy SSE version)

 $\label{eq:def:Dest[31:0]} DEST[31:0] \leftarrow Convert\_Double\_Precision\_Floating\_Point\_To\_Integer(SRC[63:0]) \\ DEST[63:32] \leftarrow Convert\_Double\_Precision\_Floating\_Point\_To\_Integer(SRC[127:64]) \\ DEST[127:64] \leftarrow 0 \\ DEST[VLMAX-1:128] (unmodified)$ 

## VCVTPD2DQ (VEX.128 encoded version)

$$\label{eq:decomposition} \begin{split} \mathsf{DEST}[31:0] &\leftarrow \mathsf{Convert\_Double\_Precision\_Floating\_Point\_To\_Integer}(\mathsf{SRC}[63:0]) \\ \mathsf{DEST}[63:32] &\leftarrow \mathsf{Convert\_Double\_Precision\_Floating\_Point\_To\_Integer}(\mathsf{SRC}[127:64]) \\ \mathsf{DEST}[\mathsf{VLMAX-1:64}] &\leftarrow 0 \end{split}$$

## VCVTPD2DQ (VEX.256 encoded version)

$$\begin{split} \mathsf{DEST}[31:0] &\leftarrow \mathsf{Convert\_Double\_Precision\_Floating\_Point\_To\_Integer}(\mathsf{SRC}[63:0]) \\ \mathsf{DEST}[63:32] &\leftarrow \mathsf{Convert\_Double\_Precision\_Floating\_Point\_To\_Integer}(\mathsf{SRC}[127:64]) \\ \mathsf{DEST}[95:64] &\leftarrow \mathsf{Convert\_Double\_Precision\_Floating\_Point\_To\_Integer}(\mathsf{SRC}[191:128]) \\ \mathsf{DEST}[127:96] &\leftarrow \mathsf{Convert\_Double\_Precision\_Floating\_Point\_To\_Integer}(\mathsf{SRC}[255:192)) \\ \mathsf{DEST}[255:128] &\leftarrow \mathsf{O} \end{split}$$

## Intel C/C++ Compiler Intrinsic Equivalent

CVTPD2DQ: \_\_m128i \_mm\_cvtpd\_epi32 (\_\_m128d src)
CVTPD2DQ: \_\_m128i \_mm256\_cvtpd\_epi32 (\_\_m256d src)

## SIMD Floating-Point Exceptions

Invalid, Precision.

## Other Exceptions

See Exceptions Type 2; additionally #UD If VEX.vvvv ≠ 1111B.

# CVTPD2PI—Convert Packed Double-Precision FP Values to Packed Dword Integers

| Opcode/<br>Instruction                              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                            |
|-----------------------------------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 2D / <i>r</i><br>CVTPD2PI <i>mm, xmm/m128</i> | RM        | Valid          | Valid               | Convert two packed double-precision floating-point values from <i>xmm/m128</i> to two packed signed doubleword integers in <i>mm</i> . |

#### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

## **Description**

Converts two packed double-precision floating-point values in the source operand (second operand) to two packed signed doubleword integers in the destination operand (first operand).

The source operand can be an XMM register or a 128-bit memory location. The destination operand is an MMX technology register.

When a conversion is inexact, the value returned is rounded according to the rounding control bits in the MXCSR register. If a converted result is larger than the maximum signed doubleword integer, the floating-point invalid exception is raised, and if this exception is masked, the indefinite integer value (80000000H) is returned.

This instruction causes a transition from x87 FPU to MMX technology operation (that is, the x87 FPU top-of-stack pointer is set to 0 and the x87 FPU tag word is set to all 0s [valid]). If this instruction is executed while an x87 FPU floating-point exception is pending, the exception is handled before the CVTPD2PI instruction is executed.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

#### Operation

 $DEST[31:0] \leftarrow Convert\_Double\_Precision\_Floating\_Point\_To\_Integer32(SRC[63:0]); \\ DEST[63:32] \leftarrow Convert\_Double\_Precision\_Floating\_Point\_To\_Integer32(SRC[127:64]); \\ DEST[63:32] \leftarrow Convert\_Double\_Precision\_Floating\_Precision\_Floating\_Precision\_Floating\_Precision\_Floating\_Precision\_Floating\_Precision\_Floating\_Precision\_Floating\_Precision\_Floating\_Precision\_Floating\_Precision\_Floating\_Precision\_Floating\_Precision\_Floating\_Precision\_Floating\_Precision\_Floating\_Precision$ 

#### Intel C/C++ Compiler Intrinsic Equivalent

CVTPD1PI: \_\_m64 \_mm\_cvtpd\_pi32(\_\_m128d a)

#### SIMD Floating-Point Exceptions

Invalid, Precision.

#### Other Exceptions

See Table 22-4, "Exception Conditions for Legacy SIMD/MMX Instructions with FP Exception and 16-Byte Alignment," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B.

# CVTPD2PS—Convert Packed Double-Precision FP Values to Packed Single-Precision FP Values

| Opcode/<br>Instruction                               | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                         |
|------------------------------------------------------|-----------|-------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 5A /r<br>CVTPD2PS xmm1, xmm2/m128              | RM        | V/V               | SSE2                     | Convert two packed double-precision floating-point values in <i>xmm2/m128</i> to two packed single-precision floating-point values in <i>xmm1</i> . |
| VEX.128.66.0F.WIG 5A /r<br>VCVTPD2PS xmm1, xmm2/m128 | RM        | V/V               | AVX                      | Convert two packed double-precision floating-point values in xmm2/mem to two single-precision floating-point values in xmm1.                        |
| VEX.256.66.0F.WIG 5A /r<br>VCVTPD2PS xmm1, ymm2/m256 | RM        | V/V               | AVX                      | Convert four packed double-precision floating-<br>point values in ymm2/mem to four single-<br>precision floating-point values in xmm1.              |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

## **Description**

Converts two packed double-precision floating-point values in the source operand (second operand) to two packed single-precision floating-point values in the destination operand (first operand).

When a conversion is inexact, the value returned is rounded according to the rounding control bits in the MXCSR register.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The source operand is an XMM register or 128- bit memory location. The destination operation is an XMM register. Bits[127:64] of the destination XMM register are zeroed. However, the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: The source operand is an XMM register or 128- bit memory location. The destination operation is a YMM register. The upper bits (VLMAX-1:64) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The source operand is a YMM register or 256- bit memory location. The destination operation is an XMM register. The upper bits (255:128) of the corresponding YMM register destination are zeroed.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b otherwise instructions will #UD.



Figure 3-12. VCVTPD2PS (VEX.256 encoded version)

# Operation

#### CVTPD2PS (128-bit Legacy SSE version)

DEST[31:0] ← Convert\_Double\_Precision\_To\_Single\_Precision\_Floating\_Point(SRC[63:0])
DEST[63:32] ← Convert\_Double\_Precision\_To\_Single\_Precision\_Floating\_Point(SRC[127:64])
DEST[127:64] ← 0
DEST[VLMAX-1:128] (unmodified)

#### VCVTPD2PS (VEX.128 encoded version)

 $\label{eq:decomposition} DEST[31:0] \leftarrow Convert\_Double\_Precision\_To\_Single\_Precision\_Floating\_Point(SRC[63:0]) \\ DEST[63:32] \leftarrow Convert\_Double\_Precision\_To\_Single\_Precision\_Floating\_Point(SRC[127:64]) \\ DEST[VLMAX-1:64] \leftarrow 0$ 

#### VCVTPD2PS (VEX.256 encoded version)

$$\label{eq:decomposition} \begin{split} \mathsf{DEST}[31:0] &\leftarrow \mathsf{Convert\_Double\_Precision\_To\_Single\_Precision\_Floating\_Point}(\mathsf{SRC}[63:0]) \\ \mathsf{DEST}[63:32] &\leftarrow \mathsf{Convert\_Double\_Precision\_To\_Single\_Precision\_Floating\_Point}(\mathsf{SRC}[127:64]) \\ \mathsf{DEST}[95:64] &\leftarrow \mathsf{Convert\_Double\_Precision\_To\_Single\_Precision\_Floating\_Point}(\mathsf{SRC}[191:128]) \\ \mathsf{DEST}[127:96] &\leftarrow \mathsf{Convert\_Double\_Precision\_To\_Single\_Precision\_Floating\_Point}(\mathsf{SRC}[255:192)) \\ \mathsf{DEST}[255:128] &\leftarrow \mathsf{O} \end{split}$$

# Intel C/C++ Compiler Intrinsic Equivalent

CVTPD2PS: \_\_m128 \_mm\_cvtpd\_ps(\_\_m128d a)

CVTPD2PS: \_\_m256 \_mm256\_cvtpd\_ps (\_\_m256d a)

## **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal.

# **Other Exceptions**

See Exceptions Type 2; additionally #UD If VEX.vvvv ≠ 1111B.

# CVTPI2PD—Convert Packed Dword Integers to Packed Double-Precision FP Values

| Opcode/                              | Op/ | 64-Bit | Compat/  | Description                                                                                                                             |
|--------------------------------------|-----|--------|----------|-----------------------------------------------------------------------------------------------------------------------------------------|
| Instruction                          | En  | Mode   | Leg Mode |                                                                                                                                         |
| 66 OF 2A /r<br>CVTPI2PD xmm, mm/m64* | RM  | Valid  | Valid    | Convert two packed signed doubleword integers from <i>mm/mem64</i> to two packed double-precision floating-point values in <i>xmm</i> . |

#### **NOTES:**

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

## **Description**

Converts two packed signed doubleword integers in the source operand (second operand) to two packed double-precision floating-point values in the destination operand (first operand).

The source operand can be an MMX technology register or a 64-bit memory location. The destination operand is an XMM register. In addition, depending on the operand configuration:

- **For operands** *xmm*, *mm*: the instruction causes a transition from x87 FPU to MMX technology operation (that is, the x87 FPU top-of-stack pointer is set to 0 and the x87 FPU tag word is set to all 0s [valid]). If this instruction is executed while an x87 FPU floating-point exception is pending, the exception is handled before the CVTPI2PD instruction is executed.
- **For operands** *xmm*, *m64*: the instruction does not cause a transition to MMX technology and does not take x87 FPU exceptions.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

#### Operation

DEST[63:0]  $\leftarrow$  Convert\_Integer\_To\_Double\_Precision\_Floating\_Point(SRC[31:0]); DEST[127:64]  $\leftarrow$  Convert\_Integer\_To\_Double\_Precision\_Floating\_Point(SRC[63:32]);

## Intel C/C++ Compiler Intrinsic Equivalent

CVTPI2PD: \_\_m128d \_mm\_cvtpi32\_pd(\_\_m64 a)

#### SIMD Floating-Point Exceptions

None.

## Other Exceptions

See Table 22-6, "Exception Conditions for Legacy SIMD/MMX Instructions with XMM and without FP Exception," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B.

<sup>\*</sup>Operation is different for different operand sets; see the Description section.

# CVTPI2PS—Convert Packed Dword Integers to Packed Single-Precision FP Values

| Opcode/<br>Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                      |
|------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------|
| 0F 2A /r               | RM        | Valid          | Valid               | Convert two signed doubleword integers                                           |
| CVTPI2PS xmm, mm/m64   |           |                |                     | from <i>mm/m64</i> to two single-precision floating-point values in <i>xmm</i> . |

#### Instruction Operand Encoding

| ( | Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|---|-------|---------------|---------------|-----------|-----------|
|   | RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

## **Description**

Converts two packed signed doubleword integers in the source operand (second operand) to two packed single-precision floating-point values in the destination operand (first operand).

The source operand can be an MMX technology register or a 64-bit memory location. The destination operand is an XMM register. The results are stored in the low quadword of the destination operand, and the high quadword remains unchanged. When a conversion is inexact, the value returned is rounded according to the rounding control bits in the MXCSR register.

This instruction causes a transition from x87 FPU to MMX technology operation (that is, the x87 FPU top-of-stack pointer is set to 0 and the x87 FPU tag word is set to all 0s [valid]). If this instruction is executed while an x87 FPU floating-point exception is pending, the exception is handled before the CVTPI2PS instruction is executed.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

## Operation

 $\label{eq:DEST[31:0]} $\leftarrow$ Convert_Integer_To_Single\_Precision\_Floating\_Point(SRC[31:0]); $$ DEST[63:32] $\leftarrow$ Convert_Integer_To_Single\_Precision\_Floating\_Point(SRC[63:32]); $$ (* High quadword of destination unchanged *) $$$ 

## Intel C/C++ Compiler Intrinsic Equivalent

CVTPI2PS: m128 mm cvtpi32 ps( m128 a, m64 b)

#### SIMD Floating-Point Exceptions

Precision.

## Other Exceptions

See Table 22-5, "Exception Conditions for Legacy SIMD/MMX Instructions with XMM and FP Exception," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B.

# CVTPS2DQ—Convert Packed Single-Precision FP Values to Packed Dword Integers

| Opcode/<br>Instruction                               | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                        |
|------------------------------------------------------|-----------|-------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 5B /r<br>CVTPS2DQ xmm1, xmm2/m128              | RM        | V/V               | SSE2                     | Convert four packed single-precision floating-point values from xmm2/m128 to four packed signed doubleword integers in xmm1.       |
| VEX.128.66.0F.WIG 5B /r<br>VCVTPS2DQ xmm1, xmm2/m128 | RM        | V/V               | AVX                      | Convert four packed single precision floating-<br>point values from xmm2/mem to four packed<br>signed doubleword values in xmm1.   |
| VEX.256.66.0F.WIG 5B /r<br>VCVTPS2DQ ymm1, ymm2/m256 | RM        | V/V               | AVX                      | Convert eight packed single precision floating-<br>point values from ymm2/mem to eight packed<br>signed doubleword values in ymm1. |

#### **Instruction Operand Encoding**

|       |               | •             |           |           |  |
|-------|---------------|---------------|-----------|-----------|--|
| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |  |
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |  |

## **Description**

Converts four or eight packed single-precision floating-point values in the source operand to four or eight signed doubleword integers in the destination operand.

When a conversion is inexact, the value returned is rounded according to the rounding control bits in the MXCSR register. If a converted result is larger than the maximum signed doubleword integer, the floating-point invalid exception is raised, and if this exception is masked, the indefinite integer value (80000000H) is returned.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The source operand is an XMM register or 128- bit memory location. The destination operation is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: The source operand is an XMM register or 128- bit memory location. The destination operation is a YMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The source operand is a YMM register or 256- bit memory location. The destination operation is a YMM register.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b otherwise instructions will #UD.

#### Operation

## CVTPS2DQ (128-bit Legacy SSE version)

 $\mathsf{DEST[31:0]} \leftarrow \mathsf{Convert\_Single\_Precision\_Floating\_Point\_To\_Integer(SRC[31:0])}$ 

DEST[63:32] ← Convert Single Precision Floating Point To Integer(SRC[63:32])

DEST[95:64] ← Convert\_Single\_Precision\_Floating\_Point\_To\_Integer(SRC[95:64])

DEST[127:96] ← Convert Single Precision Floating Point To Integer(SRC[127:96])

DEST[VLMAX-1:128] (unmodified)

## VCVTPS2DQ (VEX.128 encoded version)

DEST[31:0] ← Convert\_Single\_Precision\_Floating\_Point\_To\_Integer(SRC[31:0])

 ${\tt DEST[63:32]} \leftarrow {\tt Convert\_Single\_Precision\_Floating\_Point\_To\_Integer(SRC[63:32])}$ 

 $DEST[95:64] \leftarrow Convert\_Single\_Precision\_Floating\_Point\_To\_Integer(SRC[95:64])$ 

DEST[127:96] ← Convert\_Single\_Precision\_Floating\_Point\_To\_Integer(SRC[127:96])

DEST[VLMAX-1:128]  $\leftarrow$  0

#### VCVTPS2DQ (VEX.256 encoded version)

 $\begin{aligned} & \mathsf{DEST}[31:0] \leftarrow \mathsf{Convert\_Single\_Precision\_Floating\_Point\_To\_Integer}(\mathsf{SRC}[31:0]) \\ & \mathsf{DEST}[63:32] \leftarrow \mathsf{Convert\_Single\_Precision\_Floating\_Point\_To\_Integer}(\mathsf{SRC}[63:32]) \\ & \mathsf{DEST}[95:64] \leftarrow \mathsf{Convert\_Single\_Precision\_Floating\_Point\_To\_Integer}(\mathsf{SRC}[95:64]) \\ & \mathsf{DEST}[127:96] \leftarrow \mathsf{Convert\_Single\_Precision\_Floating\_Point\_To\_Integer}(\mathsf{SRC}[127:96)) \\ & \mathsf{DEST}[159:128] \leftarrow \mathsf{Convert\_Single\_Precision\_Floating\_Point\_To\_Integer}(\mathsf{SRC}[159:128]) \\ & \mathsf{DEST}[191:160] \leftarrow \mathsf{Convert\_Single\_Precision\_Floating\_Point\_To\_Integer}(\mathsf{SRC}[191:160]) \\ & \mathsf{DEST}[223:192] \leftarrow \mathsf{Convert\_Single\_Precision\_Floating\_Point\_To\_Integer}(\mathsf{SRC}[223:192]) \\ & \mathsf{DEST}[255:224] \leftarrow \mathsf{Convert\_Single\_Precision\_Floating\_Point\_To\_Integer}(\mathsf{SRC}[255:224]) \end{aligned}$ 

## Intel C/C++ Compiler Intrinsic Equivalent

CVTPS2DQ: \_\_m128i \_mm\_cvtps\_epi32(\_\_m128 a)

VCVTPS2DQ: \_\_\_m256i \_mm256\_cvtps\_epi32 (\_\_m256 a)

## **SIMD Floating-Point Exceptions**

Invalid, Precision.

#### Other Exceptions

See Exceptions Type 2; additionally

#UD If VEX.vvvv  $\neq$  1111B.

# CVTPS2PD—Convert Packed Single-Precision FP Values to Packed Double-Precision FP Values

| Opcode/<br>Instruction                            | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                        |
|---------------------------------------------------|-----------|-------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| OF 5A /r<br>CVTPS2PD xmm1, xmm2/m64               | RM        | V/V               | SSE2                     | Convert two packed single-precision floating-point values in <i>xmm2/m64</i> to two packed double-precision floating-point values in <i>xmm1</i> . |
| VEX.128.0F.WIG 5A /r<br>VCVTPS2PD xmm1, xmm2/m64  | RM        | V/V               | AVX                      | Convert two packed single-precision floating-<br>point values in xmm2/mem to two packed<br>double-precision floating-point values in<br>xmm1.      |
| VEX.256.0F.WIG 5A /r<br>VCVTPS2PD ymm1, xmm2/m128 | RM        | V/V               | AVX                      | Convert four packed single-precision floating-<br>point values in xmm2/mem to four packed<br>double-precision floating-point values in<br>ymm1.    |

#### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

#### **Description**

Converts two or four packed single-precision floating-point values in the source operand (second operand) to two or four packed double-precision floating-point values in the destination operand (first operand).

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The source operand is an XMM register or 64- bit memory location. The destination operation is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: The source operand is an XMM register or 64- bit memory location. The destination operation is a YMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The source operand is an XMM register or 128- bit memory location. The destination operation is a YMM register.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b otherwise instructions will #UD.



Figure 3-13. CVTPS2PD (VEX.256 encoded version)

# Operation

#### CVTPS2PD (128-bit Legacy SSE version)

DEST[63:0] ← Convert\_Single\_Precision\_To\_Double\_Precision\_Floating\_Point(SRC[31:0])
DEST[127:64] ← Convert\_Single\_Precision\_To\_Double\_Precision\_Floating\_Point(SRC[63:32])
DEST[VLMAX-1:128] (unmodified)

#### VCVTPS2PD (VEX.128 encoded version)

 $\label{eq:decomposition} DEST[63:0] \leftarrow Convert\_Single\_Precision\_To\_Double\_Precision\_Floating\_Point(SRC[31:0]) \\ DEST[127:64] \leftarrow Convert\_Single\_Precision\_To\_Double\_Precision\_Floating\_Point(SRC[63:32]) \\ DEST[VLMAX-1:128] \leftarrow 0$ 

## VCVTPS2PD (VEX.256 encoded version)

DEST[63:0] ← Convert\_Single\_Precision\_To\_Double\_Precision\_Floating\_Point(SRC[31:0])
DEST[127:64] ← Convert\_Single\_Precision\_To\_Double\_Precision\_Floating\_Point(SRC[63:32])
DEST[191:128] ← Convert\_Single\_Precision\_To\_Double\_Precision\_Floating\_Point(SRC[95:64])
DEST[255:192] ← Convert\_Single\_Precision\_To\_Double\_Precision\_Floating\_Point(SRC[127:96))

## Intel C/C++ Compiler Intrinsic Equivalent

CVTPS2PD: \_\_m128d \_mm\_cvtps\_pd(\_\_m128 a) VCVTPS2PD: \_\_m256d \_mm256\_cvtps\_pd (\_\_m128 a)

## **SIMD Floating-Point Exceptions**

Invalid, Denormal.

#### Other Exceptions

VEX.256 version follows Exception Type 3 without #AC. Other versions follow Exceptions Type 3; additionally #UD If VEX.vvvv  $\neq$  1111B.

# CVTPS2PI—Convert Packed Single-Precision FP Values to Packed Dword Integers

| Opcode/<br>Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                               |
|------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------|
| 0F 2D /r               | RM        | Valid          | Valid               | Convert two packed single-precision floating-                             |
| CVTPS2PI mm, xmm/m64   |           |                |                     | point values from xmm/m64 to two packed signed doubleword integers in mm. |

#### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

#### **Description**

Converts two packed single-precision floating-point values in the source operand (second operand) to two packed signed doubleword integers in the destination operand (first operand).

The source operand can be an XMM register or a 128-bit memory location. The destination operand is an MMX technology register. When the source operand is an XMM register, the two single-precision floating-point values are contained in the low quadword of the register. When a conversion is inexact, the value returned is rounded according to the rounding control bits in the MXCSR register. If a converted result is larger than the maximum signed doubleword integer, the floating-point invalid exception is raised, and if this exception is masked, the indefinite integer value (80000000H) is returned.

CVTPS2PI causes a transition from x87 FPU to MMX technology operation (that is, the x87 FPU top-of-stack pointer is set to 0 and the x87 FPU tag word is set to all 0s [valid]). If this instruction is executed while an x87 FPU floating-point exception is pending, the exception is handled before the CVTPS2PI instruction is executed.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

#### Operation

DEST[31:0]  $\leftarrow$  Convert\_Single\_Precision\_Floating\_Point\_To\_Integer(SRC[31:0]); DEST[63:32]  $\leftarrow$  Convert\_Single\_Precision\_Floating\_Point\_To\_Integer(SRC[63:32]);

#### Intel C/C++ Compiler Intrinsic Equivalent

CVTPS2PI: \_\_m64 \_mm\_cvtps\_pi32(\_\_m128 a)

#### SIMD Floating-Point Exceptions

Invalid, Precision.

## Other Exceptions

See Table 22-5, "Exception Conditions for Legacy SIMD/MMX Instructions with XMM and FP Exception," in the Intel® 64 and IA-32 Architectures Software Developer's Manual. Volume 3B.

# CVTSD2SI—Convert Scalar Double-Precision FP Value to Integer

| Opcode/<br>Instruction               | Op/<br>En | 64/32-bit<br>Mode   | CPUID<br>Feature<br>Flag | Description                                                                  |
|--------------------------------------|-----------|---------------------|--------------------------|------------------------------------------------------------------------------|
| F2 0F 2D /r<br>CVTSD2SI r32, xmm/m64 | RM        | V/V                 | SSE2                     | Convert one double-precision floating-point value from xmm/m64 to one signed |
|                                      |           |                     |                          | doubleword integer <i>r32</i> .                                              |
| F2 REX.W 0F 2D /r                    | RM        | V/N.E.              | SSE2                     | Convert one double-precision floating-point                                  |
| CVTSD2SI r64, xmm/m64                |           |                     |                          | value from xmm/m64 to one signed quadword integer sign-extended into r64.    |
| VEX.LIG.F2.0F.W0 2D /r               | RM        | V/V                 | AVX                      | Convert one double precision floating-point                                  |
| VCVTSD2SI r32, xmm1/m64              |           |                     |                          | value from xmm1/m64 to one signed doubleword integer r32.                    |
| VEX.LIG.F2.0F.W1 2D /r               | RM        | V/N.E. <sup>1</sup> | AVX                      | Convert one double precision floating-point                                  |
| VCVTSD2SI r64, xmm1/m64              |           |                     |                          | value from xmm1/m64 to one signed quadword integer sign-extended into r64.   |

#### **NOTES:**

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

## **Description**

Converts a double-precision floating-point value in the source operand (second operand) to a signed doubleword integer in the destination operand (first operand). The source operand can be an XMM register or a 64-bit memory location. The destination operand is a general-purpose register. When the source operand is an XMM register, the double-precision floating-point value is contained in the low quadword of the register.

When a conversion is inexact, the value returned is rounded according to the rounding control bits in the MXCSR register.

If a converted result exceeds the range limits of signed doubleword integer (in non-64-bit modes or 64-bit mode with REX.W/VEX.W=0), the floating-point invalid exception is raised, and if this exception is masked, the indefinite integer value (80000000H) is returned.

If a converted result exceeds the range limits of signed quadword integer (in 64-bit mode and REX.W/VEX.W = 1), the floating-point invalid exception is raised, and if this exception is masked, the indefinite integer value  $(80000000\_00000000H)$  is returned.

Legacy SSE instructions: Use of the REX.W prefix promotes the instruction to 64-bit operation. See the summary chart at the beginning of this section for encoding data and limits.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b, otherwise instructions will #UD.

#### Operation

```
IF 64-Bit Mode and OperandSize = 64

THEN

DEST[63:0] ← Convert_Double_Precision_Floating_Point_To_Integer64(SRC[63:0]);

ELSE

DEST[31:0] ← Convert_Double_Precision_Floating_Point_To_Integer32(SRC[63:0]);

FI;
```

<sup>1.</sup> Encoding the VEX prefix with VEX.W=1 in non-64-bit mode is ignored.

# Intel C/C++ Compiler Intrinsic Equivalent

int \_mm\_cvtsd\_si32(\_\_m128d a) \_\_int64 \_mm\_cvtsd\_si64(\_\_m128d a)

# **SIMD Floating-Point Exceptions**

Invalid, Precision.

# **Other Exceptions**

See Exceptions Type 3; additionally #UD If VEX.vvvv ≠ 1111B.

# CVTSD2SS—Convert Scalar Double-Precision FP Value to Scalar Single-Precision FP Value

| Opcode/<br>Instruction                                       | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                  |
|--------------------------------------------------------------|-----------|-------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| F2 OF 5A /r<br>CVTSD2SS xmm1, xmm2/m64                       | RM        | V/V               | SSE2                     | Convert one double-precision floating-point value in <i>xmm2/m64</i> to one single-precision floating-point value in <i>xmm1</i> .           |
| VEX.NDS.LIG.F2.0F.WIG 5A /r<br>VCVTSD2SS xmm1,xmm2, xmm3/m64 | RVM       | V/V               | AVX                      | Convert one double-precision floating-point value in xmm3/m64 to one single-precision floating-point value and merge with high bits in xmm2. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3     | Operand 4 |
|-------|---------------|---------------|---------------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w) | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Converts a double-precision floating-point value in the source operand (second operand) to a single-precision floating-point value in the destination operand (first operand).

The source operand can be an XMM register or a 64-bit memory location. The destination operand is an XMM register. When the source operand is an XMM register, the double-precision floating-point value is contained in the low quadword of the register. The result is stored in the low doubleword of the destination operand, and the upper 3 doublewords are left unchanged. When the conversion is inexact, the value returned is rounded according to the rounding control bits in the MXCSR register.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The destination and first source operand are the same. Bits (VLMAX-1:32) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (127:64) of the XMM register destination are copied from corresponding bits in the first source operand. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

#### Operation

#### CVTSD2SS (128-bit Legacy SSE version)

DEST[31:0] ← Convert\_Double\_Precision\_To\_Single\_Precision\_Floating\_Point(SRC[63:0]); (\* DEST[VLMAX-1:32] Unmodified \*)

## VCVTSD2SS (VEX.128 encoded version)

 $\label{eq:def:Dest[31:0]} $$ EST[31:0] \leftarrow Convert\_Double\_Precision\_To\_Single\_Precision\_Floating\_Point(SRC2[63:0]); $$ DEST[127:32] \leftarrow SRC1[127:32] $$ DEST[VLMAX-1:128] \leftarrow 0$$ 

## Intel C/C++ Compiler Intrinsic Equivalent

CVTSD2SS: \_\_m128 \_mm\_cvtsd\_ss(\_\_m128 a, \_\_m128d b)

#### **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal.

# INSTRUCTION SET REFERENCE, A-M

# **Other Exceptions**

See Exceptions Type 3.

# CVTSI2SD—Convert Dword Integer to Scalar Double-Precision FP Value

| Opcode/<br>Instruction                                    | Op/<br>En | 64/32-bit<br>Mode   | CPUID<br>Feature<br>Flag | Description                                                                                                          |
|-----------------------------------------------------------|-----------|---------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------|
| F2 OF 2A /r<br>CVTSI2SD xmm, r/m32                        | RM        | V/V                 | SSE2                     | Convert one signed doubleword integer from <i>r/m32</i> to one double-precision floating-point value in <i>xmm</i> . |
| F2 REX.W OF 2A /r<br>CVTSI2SD xmm, r/m64                  | RM        | V/N.E.              | SSE2                     | Convert one signed quadword integer from r/m64 to one double-precision floating-point value in xmm.                  |
| VEX.NDS.LIG.F2.0F.W0 2A /r<br>VCVTSI2SD xmm1, xmm2, r/m32 | RVM       | V/V                 | AVX                      | Convert one signed doubleword integer from r/m32 to one double-precision floating-point value in xmm1.               |
| VEX.NDS.LIG.F2.0F.W1 2A /r<br>VCVTSI2SD xmm1, xmm2, r/m64 | RVM       | V/N.E. <sup>1</sup> | AVX                      | Convert one signed quadword integer from r/m64 to one double-precision floating-point value in xmm1.                 |

#### **NOTES:**

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3     | Operand 4 |
|-------|---------------|---------------|---------------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w) | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

#### **Description**

Converts a signed doubleword integer (or signed quadword integer if operand size is 64 bits) in the second source operand to a double-precision floating-point value in the destination operand. The result is stored in the low quadword of the destination operand, and the high quadword left unchanged. When conversion is inexact, the value returned is rounded according to the rounding control bits in the MXCSR register.

Legacy SSE instructions: Use of the REX.W prefix promotes the instruction to 64-bit operands. See the summary chart at the beginning of this section for encoding data and limits.

The second source operand can be a general-purpose register or a 32/64-bit memory location. The first source and destination operands are XMM registers.

128-bit Legacy SSE version: The destination and first source operand are the same. Bits (VLMAX-1:64) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (127:64) of the XMM register destination are copied from corresponding bits in the first source operand. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

#### Operation

#### CVTSI2SD

IF 64-Bit Mode And OperandSize = 64 THEN

DEST[63:0]  $\leftarrow$  Convert\_Integer\_To\_Double\_Precision\_Floating\_Point(SRC[63:0]); **ELSE** 

DEST[63:0] ← Convert Integer To Double Precision Floating Point(SRC[31:0]);

DEST[VLMAX-1:64] (Unmodified)

<sup>1.</sup> Encoding the VEX prefix with VEX.W=1 in non-64-bit mode is ignored.

#### VCVTSI2SD

```
IF 64-Bit Mode And OperandSize = 64
THEN
    DEST[63:0] ← Convert_Integer_To_Double_Precision_Floating_Point(SRC2[63:0]);
ELSE
    DEST[63:0] ← Convert_Integer_To_Double_Precision_Floating_Point(SRC2[31:0]);
FI;
DEST[127:64] ← SRC1[127:64]
DEST[VLMAX-1:128] ← 0
```

# Intel C/C++ Compiler Intrinsic Equivalent

CVTSI2SD: \_\_m128d \_mm\_cvtsi32\_sd(\_\_m128d a, int b)

CVTSI2SD: \_\_m128d \_mm\_cvtsi64\_sd(\_\_m128d a, \_\_int64 b)

# **SIMD Floating-Point Exceptions**

Precision.

# **Other Exceptions**

See Exceptions Type 3.

# CVTSI2SS—Convert Dword Integer to Scalar Single-Precision FP Value

| Opcode/<br>Instruction      | Op/<br>En | 64/32-bit<br>Mode   | CPUID<br>Feature<br>Flag | Description                                                                             |
|-----------------------------|-----------|---------------------|--------------------------|-----------------------------------------------------------------------------------------|
| F3 0F 2A /r                 | RM        | V/V                 | SSE                      | Convert one signed doubleword integer from r/m32 to one single-precision floating-point |
| CVTSI2SS xmm, r/m32         |           |                     |                          | value in <i>xmm</i> .                                                                   |
| F3 REX.W 0F 2A /r           | RM        | V/N.E.              | SSE                      | Convert one signed quadword integer from                                                |
| CVTSI2SS xmm, r/m64         |           |                     |                          | r/m64 to one single-precision floating-point value in <i>xmm</i> .                      |
| VEX.NDS.LIG.F3.0F.W0 2A /r  | RVM       | V/V                 | AVX                      | Convert one signed doubleword integer from                                              |
| VCVTSI2SS xmm1, xmm2, r/m32 |           |                     |                          | r/m32 to one single-precision floating-point value in xmm1.                             |
| VEX.NDS.LIG.F3.0F.W1 2A /r  | RVM       | V/N.E. <sup>1</sup> | AVX                      | Convert one signed quadword integer from                                                |
| VCVTSI2SS xmm1, xmm2, r/m64 |           |                     |                          | r/m64 to one single-precision floating-point value in xmm1.                             |

#### **NOTES:**

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3     | Operand 4 |
|-------|---------------|---------------|---------------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w) | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

#### **Description**

Converts a signed doubleword integer (or signed quadword integer if operand size is 64 bits) in the source operand (second operand) to a single-precision floating-point value in the destination operand (first operand). The source operand can be a general-purpose register or a memory location. The destination operand is an XMM register. The result is stored in the low doubleword of the destination operand, and the upper three doublewords are left unchanged. When a conversion is inexact, the value returned is rounded according to the rounding control bits in the MXCSR register.

Legacy SSE instructions: In 64-bit mode, the instruction can access additional registers (XMM8-XMM15, R8-R15) when used with a REX.R prefix. Use of the REX.W prefix promotes the instruction to 64-bit operands. See the summary chart at the beginning of this section for encoding data and limits.

128-bit Legacy SSE version: The destination and first source operand are the same. Bits (VLMAX-1:32) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (127:32) of the XMM register destination are copied from corresponding bits in the first source operand. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

#### Operation

#### CVTSI2SS (128-bit Legacy SSE version)

IF 64-Bit Mode And OperandSize = 64

THEN

 $\label{eq:DEST} DEST[31:0] \leftarrow Convert\_Integer\_To\_Single\_Precision\_Floating\_Point(SRC[63:0]); \\ ELSE$ 

DEST[31:0]  $\leftarrow$  Convert\_Integer\_To\_Single\_Precision\_Floating\_Point(SRC[31:0]);

FI:

DEST[VLMAX-1:32] (Unmodified)

<sup>1.</sup> Encoding the VEX prefix with VEX.W=1 in non-64-bit mode is ignored.

## VCVTSI2SS (VEX.128 encoded version)

```
IF 64-Bit Mode And OperandSize = 64
THEN
    DEST[31:0] ← Convert_Integer_To_Single_Precision_Floating_Point(SRC[63:0]);
ELSE
    DEST[31:0] ← Convert_Integer_To_Single_Precision_Floating_Point(SRC[31:0]);
FI;
DEST[127:32] ← SRC1[127:32]
DEST[VLMAX-1:128] ← 0
```

# Intel C/C++ Compiler Intrinsic Equivalent

CVTSI2SS: \_\_m128 \_mm\_cvtsi32\_ss(\_\_m128 a, int b)

CVTSI2SS: \_\_m128 \_mm\_cvtsi64\_ss(\_\_m128 a, \_\_int64 b)

# **SIMD Floating-Point Exceptions**

Precision.

# **Other Exceptions**

See Exceptions Type 3.

# CVTSS2SD—Convert Scalar Single-Precision FP Value to Scalar Double-Precision FP Value

| Opcode/<br>Instruction                                        | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                  |
|---------------------------------------------------------------|-----------|-------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| F3 OF 5A /r<br>CVTSS2SD xmm1, xmm2/m32                        | RM        | V/V               | SSE2                     | Convert one single-precision floating-point value in <i>xmm2/m32</i> to one double-precision floating-point value in <i>xmm1</i> .           |
| VEX.NDS.LIG.F3.0F.WIG 5A /r<br>VCVTSS2SD xmm1, xmm2, xmm3/m32 | RVM       | V/V               | AVX                      | Convert one single-precision floating-point value in xmm3/m32 to one double-precision floating-point value and merge with high bits of xmm2. |

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3     | Operand 4 |
|-------|---------------|---------------|---------------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w) | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Converts a single-precision floating-point value in the source operand (second operand) to a double-precision floating-point value in the destination operand (first operand). The source operand can be an XMM register or a 32-bit memory location. The destination operand is an XMM register. When the source operand is an XMM register, the single-precision floating-point value is contained in the low doubleword of the register. The result is stored in the low quadword of the destination operand, and the high quadword is left unchanged.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The destination and first source operand are the same. Bits (VLMAX-1:64) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (127:64) of the XMM register destination are copied from corresponding bits in the first source operand. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

#### Operation

#### CVTSS2SD (128-bit Legacy SSE version)

DEST[63:0] ← Convert\_Single\_Precision\_To\_Double\_Precision\_Floating\_Point(SRC[31:0]); DEST[VLMAX-1:64] (Unmodified)

#### VCVTSS2SD (VEX.128 encoded version)

$$\label{eq:decomposition} \begin{split} \mathsf{DEST}[63:0] &\leftarrow \mathsf{Convert\_Single\_Precision\_To\_Double\_Precision\_Floating\_Point}(\mathsf{SRC2}[31:0]) \\ \mathsf{DEST}[127:64] &\leftarrow \mathsf{SRC1}[127:64] \\ \mathsf{DEST}[\mathsf{VLMAX-1:128}] &\leftarrow 0 \end{split}$$

## Intel C/C++ Compiler Intrinsic Equivalent

CVTSS2SD: \_\_m128d \_mm\_cvtss\_sd(\_\_m128d a, \_\_m128 b)

#### SIMD Floating-Point Exceptions

Invalid, Denormal.

#### Other Exceptions

See Exceptions Type 3.

# CVTSS2SI—Convert Scalar Single-Precision FP Value to Dword Integer

| Opcode/<br>Instruction                            | Op/<br>En | 64/32-bit<br>Mode   | CPUID<br>Feature<br>Flag | Description                                                                                                            |
|---------------------------------------------------|-----------|---------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------|
| F3 0F 2D /r<br>CVTSS2SI r32, xmm/m32              | RM        | V/V                 | SSE                      | Convert one single-precision floating-point value from <i>xmm/m32</i> to one signed doubleword integer in <i>r32</i> . |
| F3 REX.W 0F 2D /r<br>CVTSS2SI r64, xmm/m32        | RM        | V/N.E.              | SSE                      | Convert one single-precision floating-point value from <i>xmm/m32</i> to one signed quadword integer in <i>r64</i> .   |
| VEX.LIG.F3.0F.W0 2D /r<br>VCVTSS2SI r32, xmm1/m32 | RM        | V/V                 | AVX                      | Convert one single-precision floating-point value from xmm1/m32 to one signed doubleword integer in r32.               |
| VEX.LIG.F3.0F.W1 2D /r<br>VCVTSS2SI r64, xmm1/m32 | RM        | V/N.E. <sup>1</sup> | AVX                      | Convert one single-precision floating-point value from xmm1/m32 to one signed quadword integer in r64.                 |

#### NOTES:

#### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

## **Description**

Converts a single-precision floating-point value in the source operand (second operand) to a signed doubleword integer (or signed quadword integer if operand size is 64 bits) in the destination operand (first operand). The source operand can be an XMM register or a memory location. The destination operand is a general-purpose register. When the source operand is an XMM register, the single-precision floating-point value is contained in the low doubleword of the register.

When a conversion is inexact, the value returned is rounded according to the rounding control bits in the MXCSR register. If a converted result is larger than the maximum signed doubleword integer, the floating-point invalid exception is raised, and if this exception is masked, the indefinite integer value (80000000H) is returned.

In 64-bit mode, the instruction can access additional registers (XMM8-XMM15, R8-R15) when used with a REX.R prefix. Use of the REX.W prefix promotes the instruction to 64-bit operands. See the summary chart at the beginning of this section for encoding data and limits.

Legacy SSE instructions: In 64-bit mode, Use of the REX.W prefix promotes the instruction to 64-bit operands. See the summary chart at the beginning of this section for encoding data and limits.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b, otherwise instructions will #UD.

#### Operation

```
IF 64-bit Mode and OperandSize = 64

THEN

DEST[64:0] ← Convert_Single_Precision_Floating_Point_To_Integer(SRC[31:0]);

ELSE

DEST[31:0] ← Convert_Single_Precision_Floating_Point_To_Integer(SRC[31:0]);

FI;
```

<sup>1.</sup> Encoding the VEX prefix with VEX.W=1 in non-64-bit mode is ignored.

# Intel C/C++ Compiler Intrinsic Equivalent

int \_mm\_cvtss\_si32(\_\_m128d a) \_\_int64 \_mm\_cvtss\_si64(\_\_m128d a)

# **SIMD Floating-Point Exceptions**

Invalid, Precision.

# **Other Exceptions**

See Exceptions Type 3; additionally #UD If VEX.vvvv ≠ 1111B.

# CVTTPD2DQ—Convert with Truncation Packed Double-Precision FP Values to Packed Dword Integers

| Opcode/<br>Instruction                                | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                               |
|-------------------------------------------------------|-----------|-------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF E6 /r<br>CVTTPD2DQ <i>xmm1, xmm2/m128</i>       | RM        | V/V               | SSE2                     | Convert two packed double-precision floating-point values from <i>xmm2/m128</i> to two packed signed doubleword integers in <i>xmm1</i> using truncation. |
| VEX.128.66.0F.WIG E6 /r<br>VCVTTPD2DQ xmm1, xmm2/m128 | RM        | V/V               | AVX                      | Convert two packed double-precision floating-point values in xmm2/mem to two signed doubleword integers in xmm1 using truncation.                         |
| VEX.256.66.0F.WIG E6 /r<br>VCVTTPD2DQ xmm1, ymm2/m256 | RM        | V/V               | AVX                      | Convert four packed double-precision floating-point values in ymm2/mem to four signed doubleword integers in xmm1 using truncation.                       |

#### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

## Description

Converts two or four packed double-precision floating-point values in the source operand (second operand) to two or four packed signed doubleword integers in the destination operand (first operand).

When a conversion is inexact, a truncated (round toward zero) value is returned. If a converted result is larger than the maximum signed doubleword integer, the floating-point invalid exception is raised, and if this exception is masked, the indefinite integer value (80000000H) is returned.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The source operand is an XMM register or 128- bit memory location. The destination operation is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: The source operand is an XMM register or 128- bit memory location. The destination operation is a YMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The source operand is a YMM register or 256- bit memory location. The destination operation is an XMM register. The upper bits (255:128) of the corresponding YMM register destination are zeroed.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b, otherwise instructions will #UD.



Figure 3-14. VCVTTPD2DQ (VEX.256 encoded version)

# Operation

#### CVTTPD2DQ (128-bit Legacy SSE version)

 $\label{eq:def:Dest[31:0]} $$ \ensuremath{\mathsf{Convert\_Double\_Precision\_Floating\_Point\_To\_Integer\_Truncate}(SRC[63:0]) $$ DEST[63:32] $$ \ensuremath{\mathsf{Convert\_Double\_Precision\_Floating\_Point\_To\_Integer\_Truncate}(SRC[127:64]) $$ DEST[127:64] $$ 0 $$ DEST[VLMAX-1:128] (unmodified) $$$ 

#### VCVTTPD2DQ (VEX.128 encoded version)

$$\label{eq:decomposition} \begin{split} \mathsf{DEST}[31:0] &\leftarrow \mathsf{Convert\_Double\_Precision\_Floating\_Point\_To\_Integer\_Truncate}(\mathsf{SRC}[63:0]) \\ \mathsf{DEST}[63:32] &\leftarrow \mathsf{Convert\_Double\_Precision\_Floating\_Point\_To\_Integer\_Truncate}(\mathsf{SRC}[127:64]) \\ \mathsf{DEST}[\mathsf{VLMAX-1:64}] &\leftarrow 0 \end{split}$$

#### VCVTTPD2DQ (VEX.256 encoded version)

$$\label{eq:decomposition} \begin{split} \mathsf{DEST}[31:0] &\leftarrow \mathsf{Convert\_Double\_Precision\_Floating\_Point\_To\_Integer\_Truncate}(\mathsf{SRC}[63:0]) \\ \mathsf{DEST}[63:32] &\leftarrow \mathsf{Convert\_Double\_Precision\_Floating\_Point\_To\_Integer\_Truncate}(\mathsf{SRC}[127:64]) \\ \mathsf{DEST}[95:64] &\leftarrow \mathsf{Convert\_Double\_Precision\_Floating\_Point\_To\_Integer\_Truncate}(\mathsf{SRC}[191:128]) \\ \mathsf{DEST}[127:96] &\leftarrow \mathsf{Convert\_Double\_Precision\_Floating\_Point\_To\_Integer\_Truncate}(\mathsf{SRC}[255:192)) \\ \mathsf{DEST}[255:128] &\leftarrow \mathsf{O} \end{split}$$

## Intel C/C++ Compiler Intrinsic Equivalent

CVTTPD2DQ: \_\_m128i \_mm\_cvttpd\_epi32(\_\_m128d a)

VCVTTPD2DQ: \_\_m128i \_mm256\_cvttpd\_epi32 (\_\_m256d src)

#### SIMD Floating-Point Exceptions

Invalid, Precision.

#### Other Exceptions

See Exceptions Type 2; additionally #UD If VEX.vvvv ≠ 1111B.

# CVTTPD2PI—Convert with Truncation Packed Double-Precision FP Values to Packed Dword Integers

| Opcode/                               | Op/ | 64-Bit | Compat/  | Description                                                                                                                                  |
|---------------------------------------|-----|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------|
| Instruction                           | En  | Mode   | Leg Mode |                                                                                                                                              |
| 66 OF 2C /r<br>CVTTPD2PI mm, xmm/m128 | RM  | Valid  | Valid    | Convert two packer double-precision floating-point values from $xmm/m128$ to two packed signed doubleword integers in $mm$ using truncation. |

## Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

#### **Description**

Converts two packed double-precision floating-point values in the source operand (second operand) to two packed signed doubleword integers in the destination operand (first operand). The source operand can be an XMM register or a 128-bit memory location. The destination operand is an MMX technology register.

When a conversion is inexact, a truncated (round toward zero) result is returned. If a converted result is larger than the maximum signed doubleword integer, the floating-point invalid exception is raised, and if this exception is masked, the indefinite integer value (80000000H) is returned.

This instruction causes a transition from x87 FPU to MMX technology operation (that is, the x87 FPU top-of-stack pointer is set to 0 and the x87 FPU tag word is set to all 0s [valid]). If this instruction is executed while an x87 FPU floating-point exception is pending, the exception is handled before the CVTTPD2PI instruction is executed.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

#### Operation

DEST[31:0] ← Convert\_Double\_Precision\_Floating\_Point\_To\_Integer32\_Truncate(SRC[63:0]);
DEST[63:32] ← Convert\_Double\_Precision\_Floating\_Point\_To\_Integer32\_
Truncate(SRC[127:64]);

#### Intel C/C++ Compiler Intrinsic Equivalent

CVTTPD1PI: \_\_m64 \_mm\_cvttpd\_pi32(\_\_m128d a)

#### SIMD Floating-Point Exceptions

Invalid, Precision.

#### Other Mode Exceptions

See Table 22-4, "Exception Conditions for Legacy SIMD/MMX Instructions with FP Exception and 16-Byte Alignment," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B.

# CVTTPS2DQ—Convert with Truncation Packed Single-Precision FP Values to Packed Dword Integers

| Opcode/<br>Instruction                                | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                            |
|-------------------------------------------------------|-----------|-------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| F3 0F 5B /r<br>CVTTPS2DQ xmm1, xmm2/m128              | RM        | V/V               | SSE2                     | Convert four single-precision floating-point values from <i>xmm2/m128</i> to four signed doubleword integers in <i>xmm1</i> using truncation.          |
| VEX.128.F3.0F.WIG 5B /r<br>VCVTTPS2DQ xmm1, xmm2/m128 | RM        | V/V               | AVX                      | Convert four packed single precision floating-<br>point values from xmm2/mem to four packed<br>signed doubleword values in xmm1 using<br>truncation.   |
| VEX.256.F3.0F.WIG 5B /r<br>VCVTTPS2DQ ymm1, ymm2/m256 | RM        | V/V               | AVX                      | Convert eight packed single precision floating-<br>point values from ymm2/mem to eight packed<br>signed doubleword values in ymm1 using<br>truncation. |

#### Instruction Operand Encoding

|       |               | •             |           |           | _ |
|-------|---------------|---------------|-----------|-----------|---|
| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |   |
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |   |

## **Description**

Converts four or eight packed single-precision floating-point values in the source operand to four or eight signed doubleword integers in the destination operand.

When a conversion is inexact, a truncated (round toward zero) value is returned. If a converted result is larger than the maximum signed doubleword integer, the floating-point invalid exception is raised, and if this exception is masked, the indefinite integer value (80000000H) is returned.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The source operand is an XMM register or 128- bit memory location. The destination operation is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: The source operand is an XMM register or 128- bit memory location. The destination operation is a YMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The source operand is a YMM register or 256- bit memory location. The destination operation is a YMM register.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b otherwise instructions will #UD.

#### Operation

#### CVTTPS2DQ (128-bit Legacy SSE version)

DEST[31:0] ← Convert\_Single\_Precision\_Floating\_Point\_To\_Integer\_Truncate(SRC[31:0])

DEST[63:32] ← Convert\_Single\_Precision\_Floating\_Point\_To\_Integer\_Truncate(SRC[63:32])

DEST[95:64] ← Convert\_Single\_Precision\_Floating\_Point\_To\_Integer\_Truncate(SRC[95:64])

 $DEST[127:96] \leftarrow Convert\_Single\_Precision\_Floating\_Point\_To\_Integer\_Truncate(SRC[127:96])$ 

DEST[VLMAX-1:128] (unmodified)

#### VCVTTPS2DQ (VEX.128 encoded version)

 $\begin{aligned} \mathsf{DEST}[31:0] &\leftarrow \mathsf{Convert\_Single\_Precision\_Floating\_Point\_To\_Integer\_Truncate}(\mathsf{SRC}[31:0]) \\ \mathsf{DEST}[63:32] &\leftarrow \mathsf{Convert\_Single\_Precision\_Floating\_Point\_To\_Integer\_Truncate}(\mathsf{SRC}[63:32]) \\ \mathsf{DEST}[95:64] &\leftarrow \mathsf{Convert\_Single\_Precision\_Floating\_Point\_To\_Integer\_Truncate}(\mathsf{SRC}[95:64]) \\ \mathsf{DEST}[127:96] &\leftarrow \mathsf{Convert\_Single\_Precision\_Floating\_Point\_To\_Integer\_Truncate}(\mathsf{SRC}[127:96]) \\ \mathsf{DEST}[\mathsf{VLMAX-}1:128] &\leftarrow \mathsf{O} \end{aligned}$ 

## VCVTTPS2DQ (VEX.256 encoded version)

DEST[31:0] ← Convert\_Single\_Precision\_Floating\_Point\_To\_Integer\_Truncate(SRC[31:0])
DEST[63:32] ← Convert\_Single\_Precision\_Floating\_Point\_To\_Integer\_Truncate(SRC[63:32])
DEST[95:64] ← Convert\_Single\_Precision\_Floating\_Point\_To\_Integer\_Truncate(SRC[95:64])
DEST[127:96] ← Convert\_Single\_Precision\_Floating\_Point\_To\_Integer\_Truncate(SRC[127:96))
DEST[159:128] ← Convert\_Single\_Precision\_Floating\_Point\_To\_Integer\_Truncate(SRC[159:128])
DEST[191:160] ← Convert\_Single\_Precision\_Floating\_Point\_To\_Integer\_Truncate(SRC[191:160])
DEST[223:192] ← Convert\_Single\_Precision\_Floating\_Point\_To\_Integer\_Truncate(SRC[223:192])
DEST[255:224] ← Convert\_Single\_Precision\_Floating\_Point\_To\_Integer\_Truncate(SRC[255:224])

## Intel C/C++ Compiler Intrinsic Equivalent

CVTTPS2DQ: \_\_m128i \_mm\_cvttps\_epi32(\_\_m128 a)

VCVTTPS2DQ: \_\_m256i \_mm256\_cvttps\_epi32 (\_\_m256 a)

## SIMD Floating-Point Exceptions

Invalid, Precision.

#### Other Exceptions

See Exceptions Type 2; additionally #UD If VEX.vvvv ≠ 1111B.

# CVTTPS2PI—Convert with Truncation Packed Single-Precision FP Values to Packed Dword Integers

| Opcode/                           | Op/ | 64-Bit | Compat/  | Description                                                                                                                                     |
|-----------------------------------|-----|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| Instruction                       | En  | Mode   | Leg Mode |                                                                                                                                                 |
| OF 2C /r<br>CVTTPS2PI mm, xmm/m64 | RM  | Valid  | Valid    | Convert two single-precision floating-point values from <i>xmml m64</i> to two signed doubleword signed integers in <i>mm</i> using truncation. |

## Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

#### **Description**

Converts two packed single-precision floating-point values in the source operand (second operand) to two packed signed doubleword integers in the destination operand (first operand). The source operand can be an XMM register or a 64-bit memory location. The destination operand is an MMX technology register. When the source operand is an XMM register, the two single-precision floating-point values are contained in the low quadword of the register.

When a conversion is inexact, a truncated (round toward zero) result is returned. If a converted result is larger than the maximum signed doubleword integer, the floating-point invalid exception is raised, and if this exception is masked, the indefinite integer value (80000000H) is returned.

This instruction causes a transition from x87 FPU to MMX technology operation (that is, the x87 FPU top-of-stack pointer is set to 0 and the x87 FPU tag word is set to all 0s [valid]). If this instruction is executed while an x87 FPU floating-point exception is pending, the exception is handled before the CVTTPS2PI instruction is executed.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

## Operation

DEST[31:0]  $\leftarrow$  Convert\_Single\_Precision\_Floating\_Point\_To\_Integer\_Truncate(SRC[31:0]); DEST[63:32]  $\leftarrow$  Convert\_Single\_Precision\_Floating\_Point\_To\_Integer\_Truncate(SRC[63:32]);

#### Intel C/C++ Compiler Intrinsic Equivalent

CVTTPS2PI: m64 mm cvttps pi32( m128 a)

#### SIMD Floating-Point Exceptions

Invalid, Precision.

#### Other Exceptions

See Table 22-5, "Exception Conditions for Legacy SIMD/MMX Instructions with XMM and FP Exception," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B.

# CVTTSD2SI—Convert with Truncation Scalar Double-Precision FP Value to Signed Integer

| Opcode/<br>Instruction                             | Op/<br>En | 64/32-bit<br>Mode   | CPUID<br>Feature<br>Flag | Description                                                                                                                            |
|----------------------------------------------------|-----------|---------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| F2 OF 2C /r<br>CVTTSD2SI r32, xmm/m64              | RM        | V/V                 | SSE2                     | Convert one double-precision floating-point value from <i>xmm/m64</i> to one signed doubleword integer in <i>r32</i> using truncation. |
| F2 REX.W OF 2C /r<br>CVTTSD2SI r64, xmm/m64        | RM        | V/N.E.              | SSE2                     | Convert one double precision floating-point value from <i>xmm/m64</i> to one signedquadword integer in <i>r64</i> using truncation.    |
| VEX.LIG.F2.0F.W0 2C /r<br>VCVTTSD2SI r32, xmm1/m64 | RM        | V/V                 | AVX                      | Convert one double-precision floating-point value from xmm1/m64 to one signed doubleword integer in r32 using truncation.              |
| VEX.LIG.F2.0F.W1 2C /r<br>VCVTTSD2SI r64, xmm1/m64 | RM        | V/N.E. <sup>1</sup> | AVX                      | Convert one double precision floating-point value from xmm1/m64 to one signed quadword integer in r64 using truncation.                |

#### **NOTES:**

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

## Description

Converts a double-precision floating-point value in the source operand (second operand) to a signed doubleword integer (or signed quadword integer if operand size is 64 bits) in the destination operand (first operand). The source operand can be an XMM register or a 64-bit memory location. The destination operand is a general purpose register. When the source operand is an XMM register, the double-precision floating-point value is contained in the low quadword of the register.

When a conversion is inexact, a truncated (round toward zero) result is returned.

If a converted result exceeds the range limits of signed doubleword integer (in non-64-bit modes or 64-bit mode with REX.W/VEX.W=0), the floating-point invalid exception is raised, and if this exception is masked, the indefinite integer value (80000000H) is returned.

If a converted result exceeds the range limits of signed quadword integer (in 64-bit mode and REX.W/VEX.W = 1), the floating-point invalid exception is raised, and if this exception is masked, the indefinite integer value  $(80000000\_00000000H)$  is returned.

Legacy SSE instructions: In 64-bit mode, Use of the REX.W prefix promotes the instruction to 64-bit operation. See the summary chart at the beginning of this section for encoding data and limits.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b, otherwise instructions will #UD.

#### Operation

```
IF 64-Bit Mode and OperandSize = 64

THEN

DEST[63:0] ← Convert_Double_Precision_Floating_Point_To_
Integer64_Truncate(SRC[63:0]);

ELSE

DEST[31:0] ← Convert_Double_Precision_Floating_Point_To_
Integer32_Truncate(SRC[63:0]);

FI:
```

<sup>1.</sup> Encoding the VEX prefix with VEX.W=1 in non-64-bit mode is ignored.

# Intel C/C++ Compiler Intrinsic Equivalent

int \_mm\_cvttsd\_si32(\_\_m128d a) \_\_int64 \_mm\_cvttsd\_si64(\_\_m128d a)

# **SIMD Floating-Point Exceptions**

Invalid, Precision.

# **Other Exceptions**

See Exceptions Type 3; additionally #UD If VEX.vvvv ≠ 1111B.

# CVTTSS2SI—Convert with Truncation Scalar Single-Precision FP Value to Dword Integer

| Opcode/<br>Instruction                                        | Op/ En | 64/32-bit<br>Mode   | CPUID<br>Feature Flag | Description                                                                                                                          |
|---------------------------------------------------------------|--------|---------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| F3 0F 2C /r<br>CVTTSS2SI <i>r32</i> , <i>xmm</i> / <i>m32</i> | RM     | V/V                 | SSE                   | Convert one single-precision floating-point value from xmm/m32 to one signed doubleword integer in r32 using truncation.             |
| F3 REX.W OF 2C /r<br>CVTTSS2SI r64, xmm/m32                   | RM     | V/N.E.              | SSE                   | Convert one single-precision floating-point value from <i>xmm/m32</i> to one signed quadword integer in <i>r64</i> using truncation. |
| VEX.LIG.F3.0F.W0 2C /r<br>VCVTTSS2SI r32, xmm1/m32            | RM     | V/V                 | AVX                   | Convert one single-precision floating-point value from xmm1/m32 to one signed doubleword integer in r32 using truncation.            |
| VEX.LIG.F3.0F.W1 2C /r<br>VCVTTSS2SI r64, xmm1/m32            | RM     | V/N.E. <sup>1</sup> | AVX                   | Convert one single-precision floating-point value from xmm1/m32 to one signed quadword integer in r64 using truncation.              |

#### **NOTES:**

#### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

## **Description**

Converts a single-precision floating-point value in the source operand (second operand) to a signed doubleword integer (or signed quadword integer if operand size is 64 bits) in the destination operand (first operand). The source operand can be an XMM register or a 32-bit memory location. The destination operand is a general-purpose register. When the source operand is an XMM register, the single-precision floating-point value is contained in the low doubleword of the register.

When a conversion is inexact, a truncated (round toward zero) result is returned. If a converted result is larger than the maximum signed doubleword integer, the floating-point invalid exception is raised. If this exception is masked, the indefinite integer value (80000000H) is returned.

Legacy SSE instructions: In 64-bit mode, the instruction can access additional registers (XMM8-XMM15, R8-R15) when used with a REX.R prefix. Use of the REX.W prefix promotes the instruction to 64-bit operation. See the summary chart at the beginning of this section for encoding data and limits.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b, otherwise instructions will #UD.

#### Operation

```
IF 64-Bit Mode and OperandSize = 64

THEN

DEST[63:0] ← Convert_Single_Precision_Floating_Point_To_
Integer_Truncate(SRC[31:0]);

ELSE

DEST[31:0] ← Convert_Single_Precision_Floating_Point_To_
Integer_Truncate(SRC[31:0]);

FI:
```

<sup>1.</sup> Encoding the VEX prefix with VEX.W=1 in non-64-bit mode is ignored.

# Intel C/C++ Compiler Intrinsic Equivalent

int \_mm\_cvttss\_si32(\_\_m128d a)
\_\_int64 \_mm\_cvttss\_si64(\_\_m128d a)

# **SIMD Floating-Point Exceptions**

Invalid, Precision.

# **Other Exceptions**

See Exceptions Type 3; additionally #UD If VEX.vvvv ≠ 1111B.

# CWD/CDQ/CQ0—Convert Word to Doubleword/Convert Doubleword to Quadword

| Opcode     | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                           |
|------------|-------------|-----------|----------------|---------------------|-------------------------------------------------------|
| 99         | CWD         | NP        | Valid          | Valid               | $DX:AX \leftarrow sign-extend of AX.$                 |
| 99         | CDQ         | NP        | Valid          | Valid               | $EDX.EAX \leftarrow sign\text{-}extend \; of \; EAX.$ |
| REX.W + 99 | CQO         | NP        | Valid          | N.E.                | RDX:RAX← sign-extend of RAX.                          |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

## Description

Doubles the size of the operand in register AX, EAX, or RAX (depending on the operand size) by means of sign extension and stores the result in registers DX:AX, EDX:EAX, or RDX:RAX, respectively. The CWD instruction copies the sign (bit 15) of the value in the AX register into every bit position in the DX register. The CDQ instruction copies the sign (bit 31) of the value in the EAX register into every bit position in the EDX register. The CQO instruction (available in 64-bit mode only) copies the sign (bit 63) of the value in the RAX register into every bit position in the RDX register.

The CWD instruction can be used to produce a doubleword dividend from a word before word division. The CDQ instruction can be used to produce a quadword dividend from a doubleword before doubleword division. The CQO instruction can be used to produce a double quadword dividend from a quadword before a quadword division.

The CWD and CDQ mnemonics reference the same opcode. The CWD instruction is intended for use when the operand-size attribute is 16 and the CDQ instruction for when the operand-size attribute is 32. Some assemblers may force the operand size to 16 when CWD is used and to 32 when CDQ is used. Others may treat these mnemonics as synonyms (CWD/CDQ) and use the current setting of the operand-size attribute to determine the size of values to be converted, regardless of the mnemonic used.

In 64-bit mode, use of the REX.W prefix promotes operation to 64 bits. The CQO mnemonics reference the same opcode as CWD/CDQ. See the summary chart at the beginning of this section for encoding data and limits.

#### Operation

```
IF OperandSize = 16 (* CWD instruction *)

THEN

DX ← SignExtend(AX);

ELSE IF OperandSize = 32 (* CDQ instruction *)

EDX ← SignExtend(EAX); FI;

ELSE IF 64-Bit Mode and OperandSize = 64 (* CQO instruction*)

RDX ← SignExtend(RAX); FI;

FI;
```

#### Flags Affected

None.

## **Exceptions (All Operating Modes)**

**#UD** If the LOCK prefix is used.

# **DAA**—Decimal Adjust AL after Addition

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                       |  |
|--------|-------------|-----------|----------------|---------------------|-----------------------------------|--|
| 27     | DAA         | NP        | Invalid        | Valid               | Decimal adjust AL after addition. |  |

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

#### **Description**

Adjusts the sum of two packed BCD values to create a packed BCD result. The AL register is the implied source and destination operand. The DAA instruction is only useful when it follows an ADD instruction that adds (binary addition) two 2-digit, packed BCD values and stores a byte result in the AL register. The DAA instruction then adjusts the contents of the AL register to contain the correct 2-digit, packed BCD result. If a decimal carry is detected, the CF and AF flags are set accordingly.

This instruction executes as described above in compatibility mode and legacy mode. It is not valid in 64-bit mode.

#### Operation

```
IF 64-Bit Mode
     THEN
           #UD;
     ELSE
           old_AL \leftarrow AL;
           old_CF \leftarrow CF;
           CF \leftarrow 0;
           IF (((AL AND 0FH) > 9) or AF = 1)
                  THEN
                        AL \leftarrow AL + 6;
                        CF \leftarrow old\_CF or (Carry from AL \leftarrow AL + 6);
                        AF \leftarrow 1;
                  ELSE
                        AF \leftarrow 0;
           FI;
           IF ((old\_AL > 99H) \text{ or } (old\_CF = 1))
                 THEN
                        AL \leftarrow AL + 60H;
                        CF \leftarrow 1;
                 ELSE
                         CF \leftarrow 0;
           FI;
FI;
```

# **Example**

| ADD | AL, BL | Before: AL=79H BL=35H EFLAGS(OSZAPC)=XXXXXX |
|-----|--------|---------------------------------------------|
|     |        | After: AL=AEH BL=35H EFLAGS(0SZAPC)=110000  |
| DAA |        | Before: AL=AEH BL=35H EFLAGS(OSZAPC)=110000 |
|     |        | After: AL=14H BL=35H EFLAGS(0SZAPC)=X00111  |
| DAA |        | Before: AL=2EH BL=35H EFLAGS(OSZAPC)=110000 |
|     |        | After: AL=34H BL=35H EFLAGS(0SZAPC)=X00101  |

# **Flags Affected**

The CF and AF flags are set if the adjustment of the value results in a decimal carry in either digit of the result (see the "Operation" section above). The SF, ZF, and PF flags are set according to the result. The OF flag is undefined.

## **Protected Mode Exceptions**

#UD If the LOCK prefix is used.

#### **Real-Address Mode Exceptions**

#UD If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#UD If the LOCK prefix is used.

## **Compatibility Mode Exceptions**

#UD If the LOCK prefix is used.

## **64-Bit Mode Exceptions**

#UD If in 64-bit mode.

# **DAS—Decimal Adjust AL after Subtraction**

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                          |
|--------|-------------|-----------|----------------|---------------------|--------------------------------------|
| 2F     | DAS         | NP        | Invalid        | Valid               | Decimal adjust AL after subtraction. |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

#### **Description**

Adjusts the result of the subtraction of two packed BCD values to create a packed BCD result. The AL register is the implied source and destination operand. The DAS instruction is only useful when it follows a SUB instruction that subtracts (binary subtraction) one 2-digit, packed BCD value from another and stores a byte result in the AL register. The DAS instruction then adjusts the contents of the AL register to contain the correct 2-digit, packed BCD result. If a decimal borrow is detected, the CF and AF flags are set accordingly.

This instruction executes as described above in compatibility mode and legacy mode. It is not valid in 64-bit mode.

#### Operation

```
IF 64-Bit Mode
     THEN
           #UD;
     ELSE
           old_AL \leftarrow AL;
           old_CF \leftarrow CF;
           CF \leftarrow 0;
           IF (((AL AND OFH) > 9) \text{ or } AF = 1)
                  THEN
                         AL \leftarrow AL - 6;
                         CF \leftarrow old \ CF \ or \ (Borrow \ from \ AL \leftarrow AL - 6);
                         AF \leftarrow 1;
                  ELSE
                         AF \leftarrow 0;
           FI;
           IF ((old\_AL > 99H) \text{ or } (old\_CF = 1))
                   THEN
                         AL \leftarrow AL - 60H;
                         CF \leftarrow 1:
           FI;
FI;
```

#### **Example**

```
SUB AL, BL Before: AL = 35H, BL = 47H, EFLAGS(0SZAPC) = XXXXXX After: AL = EEH, BL = 47H, EFLAGS(0SZAPC) = 010111 Before: AL = EEH, BL = 47H, EFLAGS(0SZAPC) = 010111 After: AL = 88H, BL = 47H, EFLAGS(0SZAPC) = X10111
```

# **Flags Affected**

The CF and AF flags are set if the adjustment of the value results in a decimal borrow in either digit of the result (see the "Operation" section above). The SF, ZF, and PF flags are set according to the result. The OF flag is undefined.

## **Protected Mode Exceptions**

#UD If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#UD If the LOCK prefix is used.

## Virtual-8086 Mode Exceptions

#UD If the LOCK prefix is used.

## **Compatibility Mode Exceptions**

#UD If the LOCK prefix is used.

## **64-Bit Mode Exceptions**

#UD If in 64-bit mode.

# **DEC**—Decrement by 1

| Opcode        | Instruction           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                  |
|---------------|-----------------------|-----------|----------------|---------------------|------------------------------|
| FE /1         | DEC r/m8              | М         | Valid          | Valid               | Decrement <i>r/m8</i> by 1.  |
| REX + FE /1   | DEC r/m8 <sup>*</sup> | М         | Valid          | N.E.                | Decrement <i>r/m8</i> by 1.  |
| FF /1         | DEC r/m16             | М         | Valid          | Valid               | Decrement r/m16 by 1.        |
| FF /1         | DEC r/m32             | М         | Valid          | Valid               | Decrement <i>r/m32</i> by 1. |
| REX.W + FF /1 | DEC r/m64             | М         | Valid          | N.E.                | Decrement <i>r/m64</i> by 1. |
| 48+rw         | DEC <i>r16</i>        | 0         | N.E.           | Valid               | Decrement <i>r16</i> by 1.   |
| 48+rd         | DEC <i>r32</i>        | 0         | N.E.           | Valid               | Decrement <i>r32</i> by 1.   |

#### **NOTES:**

## **Instruction Operand Encoding**

| Op/En | Operand 1          | Operand 2 | Operand 3 | Operand 4 |
|-------|--------------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r, w)   | NA        | NA        | NA        |
| 0     | opcode + rd (r, w) | NA        | NA        | NA        |

## **Description**

Subtracts 1 from the destination operand, while preserving the state of the CF flag. The destination operand can be a register or a memory location. This instruction allows a loop counter to be updated without disturbing the CF flag. (To perform a decrement operation that updates the CF flag, use a SUB instruction with an immediate operand of 1.)

This instruction can be used with a LOCK prefix to allow the instruction to be executed atomically.

In 64-bit mode, DEC r16 and DEC r32 are not encodable (because opcodes 48H through 4FH are REX prefixes). Otherwise, the instruction's 64-bit mode default operation size is 32 bits. Use of the REX.R prefix permits access to additional registers (R8-R15). Use of the REX.W prefix promotes operation to 64 bits.

See the summary chart at the beginning of this section for encoding data and limits.

## Operation

DEST  $\leftarrow$  DEST - 1;

#### Flags Affected

The CF flag is not affected. The OF, SF, ZF, AF, and PF flags are set according to the result.

#### **Protected Mode Exceptions**

#GP(0) If the destination operand is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

#### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit. #UD If the LOCK prefix is used but the destination is not a memory operand.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used but the destination is not a memory operand.

# **DIV**—Unsigned Divide

| Opcode        | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                       |
|---------------|-------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------|
| F6 /6         | DIV r/m8    | М         | Valid          | Valid               | Unsigned divide AX by $r/m8$ , with result stored in AL $\leftarrow$ Quotient, AH $\leftarrow$ Remainder.         |
| REX + F6 /6   | DIV r/m8*   | М         | Valid          | N.E.                | Unsigned divide AX by $r/m8$ , with result stored in AL $\leftarrow$ Quotient, AH $\leftarrow$ Remainder.         |
| F7 /6         | DIV r/m16   | М         | Valid          | Valid               | Unsigned divide DX:AX by $r/m16$ , with result stored in AX $\leftarrow$ Quotient, DX $\leftarrow$ Remainder.     |
| F7 /6         | DIV r/m32   | М         | Valid          | Valid               | Unsigned divide EDX:EAX by $r/m32$ , with result stored in EAX $\leftarrow$ Quotient, EDX $\leftarrow$ Remainder. |
| REX.W + F7 /6 | DIV r/m64   | М         | Valid          | N.E.                | Unsigned divide RDX:RAX by $r/m64$ , with result stored in RAX $\leftarrow$ Quotient, RDX $\leftarrow$ Remainder. |

#### **NOTES:**

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (w) | NA        | NA        | NA        |

## **Description**

Divides unsigned the value in the AX, DX:AX, EDX:EAX, or RDX:RAX registers (dividend) by the source operand (divisor) and stores the result in the AX (AH:AL), DX:AX, EDX:EAX, or RDX:RAX registers. The source operand can be a general-purpose register or a memory location. The action of this instruction depends on the operand size (dividend/divisor). Division using 64-bit operand is available only in 64-bit mode.

Non-integral results are truncated (chopped) towards 0. The remainder is always less than the divisor in magnitude. Overflow is indicated with the #DE (divide error) exception rather than with the CF flag.

In 64-bit mode, the instruction's default operation size is 32 bits. Use of the REX.R prefix permits access to additional registers (R8-R15). Use of the REX.W prefix promotes operation to 64 bits. In 64-bit mode when REX.W is applied, the instruction divides the unsigned value in RDX:RAX by the source operand and stores the quotient in RAX, the remainder in RDX.

See the summary chart at the beginning of this section for encoding data and limits. See Table 3-24.

#### Table 3-24. DIV Action

| Operand Size                | Dividend | Divisor | Quotient | Remainder | Maximum<br>Quotient |
|-----------------------------|----------|---------|----------|-----------|---------------------|
| Word/byte                   | AX       | r/m8    | AL       | AH        | 255                 |
| Doubleword/word             | DX:AX    | r/m16   | AX       | DX        | 65,535              |
| Quadword/doubleword         | EDX:EAX  | r/m32   | EAX      | EDX       | $2^{32} - 1$        |
| Doublequadword/<br>quadword | RDX:RAX  | r/m64   | RAX      | RDX       | 2 <sup>64</sup> – 1 |

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

#### Operation

```
IF SRC = 0
   THEN #DE; FI; (* Divide Error *)
IF OperandSize = 8 (* Word/Byte Operation *)
   THEN
         temp \leftarrow AX / SRC;
        IF temp > FFH
             THEN #DE; (* Divide error *)
             ELSE
                  AL \leftarrow temp;
                  AH \leftarrow AX MOD SRC;
        FI;
   ELSE IF OperandSize = 16 (* Doubleword/word operation *)
        THEN
             temp \leftarrow DX:AX / SRC;
             IF temp > FFFFH
                  THEN #DE; (* Divide error *)
             ELSE
                  AX \leftarrow temp;
                  DX \leftarrow DX:AX MOD SRC;
             FI;
        FI;
   ELSE IF Operandsize = 32 (* Quadword/doubleword operation *)
        THEN
             temp \leftarrow EDX:EAX / SRC;
             IF temp > FFFFFFFH
                  THEN #DE; (* Divide error *)
             ELSE
                  EAX \leftarrow temp;
                  EDX \leftarrow EDX:EAX MOD SRC;
             FI;
        FI;
   ELSE IF 64-Bit Mode and Operandsize = 64 (* Doublequadword/quadword operation *)
             temp \leftarrow RDX:RAX / SRC;
             IF temp > FFFFFFFFFFFFH
                  THEN #DE; (* Divide error *)
             ELSE
                  RAX \leftarrow temp;
                  RDX \leftarrow RDX:RAX MOD SRC;
             FI;
        FI;
FI;
```

# **Flags Affected**

The CF, OF, SF, ZF, AF, and PF flags are undefined.

#### **Protected Mode Exceptions**

#DE If the source operand (divisor) is 0

If the quotient is too large for the designated register.

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

#### **Real-Address Mode Exceptions**

#DE If the source operand (divisor) is 0.

If the quotient is too large for the designated register.

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

**#UD** If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#DE If the source operand (divisor) is 0.

If the quotient is too large for the designated register.

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#DE If the source operand (divisor) is 0

If the quotient is too large for the designated register.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

# DIVPD—Divide Packed Double-Precision Floating-Point Values

| Opcode/<br>Instruction       | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                               |
|------------------------------|-----------|-------------------|--------------------------|-------------------------------------------------------------------------------------------|
| 66 OF 5E /r                  | RM        | V/V               | SSE2                     | Divide packed double-precision floating-point                                             |
| DIVPD xmm1, xmm2/m128        |           |                   |                          | values in <i>xmm1</i> by packed double-precision floating-point values <i>xmm2/m128</i> . |
| VEX.NDS.128.66.0F.WIG 5E /r  | RVM       | V/V               | AVX                      | Divide packed double-precision floating-point                                             |
| VDIVPD xmm1, xmm2, xmm3/m128 |           |                   |                          | values in xmm2 by packed double-precision floating-point values in xmm3/mem.              |
| VEX.NDS.256.66.0F.WIG 5E /r  | RVM       | V/V               | AVX                      | Divide packed double-precision floating-point                                             |
| VDIVPD ymm1, ymm2, ymm3/m256 |           |                   |                          | values in ymm2 by packed double-precision floating-point values in ymm3/mem.              |

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

# **Description**

Performs an SIMD divide of the two or four packed double-precision floating-point values in the first source operand by the two or four packed double-precision floating-point values in the second source operand. See Chapter 11 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for an overview of a SIMD double-precision floating-point operation.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

## Operation

### DIVPD (128-bit Legacy SSE version)

DEST[63:0] ← SRC1[63:0] / SRC2[63:0]
DEST[127:64] ← SRC1[127:64] / SRC2[127:64]
DEST[VLMAX-1:128] (Unmodified)

#### VDIVPD (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[63:0] / SRC2[63:0] DEST[127:64]  $\leftarrow$  SRC1[127:64] / SRC2[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

# VDIVPD (VEX.256 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[63:0] / SRC2[63:0] DEST[127:64]  $\leftarrow$  SRC1[127:64] / SRC2[127:64] DEST[191:128]  $\leftarrow$  SRC1[191:128] / SRC2[191:128] DEST[255:192]  $\leftarrow$  SRC1[255:192] / SRC2[255:192]

# Intel C/C++ Compiler Intrinsic Equivalent

DIVPD: \_\_m128d \_mm\_div\_pd(\_\_m128d a, \_\_m128d b)

VDIVPD: \_\_m256d \_mm256\_div\_pd (\_\_m256d a, \_\_m256d b);

# **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Divide-by-Zero, Precision, Denormal.

### Other Exceptions

See Exceptions Type 2.

# **DIVPS—Divide Packed Single-Precision Floating-Point Values**

| Opcode/<br>Instruction       | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                  |
|------------------------------|-----------|-------------------|--------------------------|------------------------------------------------------------------------------|
| 0F 5E /r                     | RM        | V/V               | SSE                      | Divide packed single-precision floating-point                                |
| DIVPS xmm1, xmm2/m128        |           |                   |                          | values in xmm1 by packed single-precision floating-point values xmm2/m128.   |
| VEX.NDS.128.0F.WIG 5E /r     | RVM       | V/V               | AVX                      | Divide packed single-precision floating-point                                |
| VDIVPS xmm1, xmm2, xmm3/m128 |           |                   |                          | values in xmm2 by packed double-precision floating-point values in xmm3/mem. |
| VEX.NDS.256.0F.WIG 5E /r     | RVM       | V/V               | AVX                      | Divide packed single-precision floating-point                                |
| VDIVPS ymm1, ymm2, ymm3/m256 |           |                   |                          | values in ymm2 by packed double-precision floating-point values in ymm3/mem. |

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

# Description

Performs an SIMD divide of the four or eight packed single-precision floating-point values in the first source operand by the four or eight packed single-precision floating-point values in the second source operand. See Chapter 10 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for an overview of a SIMD single-precision floating-point operation.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

## Operation

### DIVPS (128-bit Legacy SSE version)

DEST[31:0]  $\leftarrow$  SRC1[31:0] / SRC2[31:0] DEST[63:32]  $\leftarrow$  SRC1[63:32] / SRC2[63:32] DEST[95:64]  $\leftarrow$  SRC1[95:64] / SRC2[95:64] DEST[127:96]  $\leftarrow$  SRC1[127:96] / SRC2[127:96] DEST[VLMAX-1:128] (Unmodified)

#### VDIVPS (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  SRC1[31:0] / SRC2[31:0] DEST[63:32]  $\leftarrow$  SRC1[63:32] / SRC2[63:32] DEST[95:64]  $\leftarrow$  SRC1[95:64] / SRC2[95:64] DEST[127:96]  $\leftarrow$  SRC1[127:96] / SRC2[127:96] DEST[VLMAX-1:128]  $\leftarrow$  0

# VDIVPS (VEX.256 encoded version)

DEST[31:0]  $\leftarrow$  SRC1[31:0] / SRC2[31:0] DEST[63:32]  $\leftarrow$  SRC1[63:32] / SRC2[63:32] DEST[95:64]  $\leftarrow$  SRC1[95:64] / SRC2[95:64] DEST[127:96]  $\leftarrow$  SRC1[127:96] / SRC2[127:96] DEST[159:128]  $\leftarrow$  SRC1[159:128] / SRC2[159:128] DEST[191:160]  $\leftarrow$  SRC1[191:160] / SRC2[191:160] DEST[223:192]  $\leftarrow$  SRC1[223:192] / SRC2[223:192] DEST[255:224]  $\leftarrow$  SRC1[255:224] / SRC2[255:224].

# Intel C/C++ Compiler Intrinsic Equivalent

DIVPS: \_\_m128 \_mm\_div\_ps(\_\_m128 a, \_\_m128 b)

VDIVPS: \_\_m256 \_mm256\_div\_ps (\_\_m256 a, \_\_m256 b);

# **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Divide-by-Zero, Precision, Denormal.

# **Other Exceptions**

See Exceptions Type 2.

# DIVSD—Divide Scalar Double-Precision Floating-Point Values

| Opcode/<br>Instruction                                     | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                         |
|------------------------------------------------------------|-----------|-------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| F2 OF 5E /r<br>DIVSD xmm1, xmm2/m64                        | RM        | V/V               | SSE2                     | Divide low double-precision floating-point value in <i>xmm1</i> by low double-precision floating-point value in <i>xmm2/mem64</i> . |
| VEX.NDS.LIG.F2.0F.WIG 5E /r<br>VDIVSD xmm1, xmm2, xmm3/m64 | RVM       | V/V               | AVX                      | Divide low double-precision floating point values in xmm2 by low double precision floating-point value in xmm3/mem64.               |

### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### Description

Divides the low double-precision floating-point value in the first source operand by the low double-precision floating-point value in the second source operand, and stores the double-precision floating-point result in the destination operand. The second source operand can be an XMM register or a 64-bit memory location. The first source and destination hyperons are XMM registers. The high quadword of the destination operand is copied from the high quadword of the first source operand. See Chapter 11 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for an overview of a scalar double-precision floating-point operation.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The first source operand and the destination operand are the same. Bits (VLMAX-1:64) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (VLMAX-1:128) of the destination YMM register are zeroed.

### Operation

### DIVSD (128-bit Legacy SSE version)

DEST[63:0]  $\leftarrow$  DEST[63:0] / SRC[63:0] DEST[VLMAX-1:64] (Unmodified)

#### VDIVSD (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[63:0] / SRC2[63:0] DEST[127:64]  $\leftarrow$  SRC1[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

#### Intel C/C++ Compiler Intrinsic Equivalent

DIVSD: \_\_m128d \_mm\_div\_sd (m128d a, m128d b)

#### SIMD Floating-Point Exceptions

Overflow, Underflow, Invalid, Divide-by-Zero, Precision, Denormal.

### Other Exceptions

See Exceptions Type 3.

# **DIVSS—Divide Scalar Single-Precision Floating-Point Values**

| Opcode/<br>Instruction                                     | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                       |
|------------------------------------------------------------|-----------|-------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| F3 OF 5E /r<br>DIVSS xmm1, xmm2/m32                        | RM        | V/V               | SSE                      | Divide low single-precision floating-point value in <i>xmm1</i> by low single-precision floating-point value in <i>xmm2/m32</i> . |
| VEX.NDS.LIG.F3.0F.WIG 5E /r<br>VDIVSS xmm1, xmm2, xmm3/m32 | RVM       | V/V               | AVX                      | Divide low single-precision floating point value in xmm2 by low single precision floating-point value in xmm3/m32.                |

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### **Description**

Divides the low single-precision floating-point value in the first source operand by the low single-precision floating-point value in the second source operand, and stores the single-precision floating-point result in the destination operand. The second source operand can be an XMM register or a 32-bit memory location. The first source and destination operands are XMM registers. The three high-order doublewords of the destination are copied from the same dwords of the first source operand. See Chapter 10 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for an overview of a scalar single-precision floating-point operation.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The first source operand and the destination operand are the same. Bits (VLMAX-1:32) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (VLMAX-1:128) of the destination YMM register are zeroed.

### Operation

### DIVSS (128-bit Legacy SSE version)

DEST[31:0] ← DEST[31:0] / SRC[31:0] DEST[VLMAX-1:32] (Unmodified)

#### VDIVSS (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  SRC1[31:0] / SRC2[31:0] DEST[127:32]  $\leftarrow$  SRC1[127:32] DEST[VLMAX-1:128]  $\leftarrow$  0

#### Intel C/C++ Compiler Intrinsic Equivalent

DIVSS: \_\_m128 \_mm\_div\_ss(\_\_m128 a, \_\_m128 b)

#### SIMD Floating-Point Exceptions

Overflow, Underflow, Invalid, Divide-by-Zero, Precision, Denormal.

# Other Exceptions

See Exceptions Type 3.

# DPPD — Dot Product of Packed Double Precision Floating-Point Values

| Opcode/<br>Instruction                                               | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                                                  |
|----------------------------------------------------------------------|-----------|-------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A 41 /r ib<br>DPPD <i>xmm1, xmm2/m128, imm8</i>               | RMI       | V/V               | SSE4_1                   | Selectively multiply packed DP floating-point values from <i>xmm1</i> with packed DP floating-point values from <i>xmm2</i> , add and selectively store the packed DP floating-point values to <i>xmm1</i> . |
| VEX.NDS.128.66.0F3A.WIG 41 /r ib<br>VDPPD xmm1,xmm2, xmm3/m128, imm8 | RVMI      | V/V               | AVX                      | Selectively multiply packed DP floating-point values from xmm2 with packed DP floating-point values from xmm3, add and selectively store the packed DP floating-point values to xmm1.                        |

### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RMI   | ModRM:reg (r, w) | ModRM:r/m (r) | imm8          | NA        |
| RVMI  | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | imm8      |

# **Description**

Conditionally multiplies the packed double-precision floating-point values in the destination operand (first operand) with the packed double-precision floating-point values in the source (second operand) depending on a mask extracted from bits [5:4] of the immediate operand (third operand). If a condition mask bit is zero, the corresponding multiplication is replaced by a value of 0.0 in the manner described by Section 12.8.4 of Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

The two resulting double-precision values are summed into an intermediate result. The intermediate result is conditionally broadcasted to the destination using a broadcast mask specified by bits [1:0] of the immediate byte.

If a broadcast mask bit is "1", the intermediate result is copied to the corresponding qword element in the destination operand. If a broadcast mask bit is zero, the corresponding element in the destination is set to zero.

DPPD follows the NaN forwarding rules stated in the Software Developer's Manual, vol. 1, table 4.7. These rules do not cover horizontal prioritization of NaNs. Horizontal propagation of NaNs to the destination and the positioning of those NaNs in the destination is implementation dependent. NaNs on the input sources or computationally generated NaNs will have at least one NaN propagated to the destination.

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

If VDPPD is encoded with VEX.L= 1, an attempt to execute the instruction encoded with VEX.L= 1 will cause an #UD exception.

# Operation

```
DP primitive (SRC1, SRC2)
IF (imm8[4] = 1)
   THEN Temp1[63:0] ← DEST[63:0] * SRC[63:0]; // update SIMD exception flags
   ELSE Temp1[63:0] \leftarrow +0.0; FI;
IF (imm8[5] = 1)
   THEN Temp1[127:64] ← DEST[127:64] * SRC[127:64]; // update SIMD exception flags
   ELSE Temp1[127:64] \leftarrow +0.0; FI;
/* if unmasked exception reported, execute exception handler*/
Temp2[63:0] \leftarrow Temp1[63:0] + Temp1[127:64]; // update SIMD exception flags
/* if unmasked exception reported, execute exception handler*/
IF (imm8[0] = 1)
   THEN DEST[63:0] \leftarrow Temp2[63:0];
   ELSE DEST[63:0] \leftarrow +0.0; FI;
IF (imm8[1] = 1)
   THEN DEST[127:64] \leftarrow Temp2[63:0];
   ELSE DEST[127:64] \leftarrow +0.0; FI;
DPPD (128-bit Legacy SSE version)
DEST[127:0]←DP Primitive(SRC1[127:0], SRC2[127:0]);
DEST[VLMAX-1:128] (Unmodified)
VDPPD (VEX.128 encoded version)
DEST[127:0]←DP_Primitive(SRC1[127:0], SRC2[127:0]);
DEST[VLMAX-1:128] \leftarrow 0
Flags Affected
None
Intel C/C++ Compiler Intrinsic Equivalent
       __m128d _mm_dp_pd ( __m128d a, __m128d b, const int mask);
DPPD:
```

### SIMD Floating-Point Exceptions

Overflow, Underflow, Invalid, Precision, Denormal

Exceptions are determined separately for each add and multiply operation. Unmasked exceptions will leave the destination untouched.

### Other Exceptions

```
See Exceptions Type 2; additionally #UD If VEX.L= 1.
```

# DPPS — Dot Product of Packed Single Precision Floating-Point Values

| Opcode/<br>Instruction                                                | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                                                                 |
|-----------------------------------------------------------------------|-----------|-------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A 40 /r ib<br>DPPS xmm1, xmm2/m128, imm8                       | RMI       | V/V               | SSE4_1                   | Selectively multiply packed SP floating-point values from <i>xmm1</i> with packed SP floating-point values from <i>xmm2</i> , add and selectively store the packed SP floating-point values or zero values to <i>xmm1</i> . |
| VEX.NDS.128.66.0F3A.WIG 40 /r ib<br>VDPPS xmm1,xmm2, xmm3/m128, imm8  | RVMI      | V/V               | AVX                      | Multiply packed SP floating point values from xmm1 with packed SP floating point values from xmm2/mem selectively add and store to xmm1.                                                                                    |
| VEX.NDS.256.66.0F3A.WIG 40 /r ib<br>VDPPS ymm1, ymm2, ymm3/m256, imm8 | RVMI      | V/V               | AVX                      | Multiply packed single-precision floating-point values from ymm2 with packed SP floating point values from ymm3/mem, selectively add pairs of elements and store to ymm1.                                                   |

### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RMI   | ModRM:reg (r, w) | ModRM:r/m (r) | imm8          | NA        |
| RVMI  | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | imm8      |

# Description

Conditionally multiplies the packed single precision floating-point values in the destination operand (first operand) with the packed single-precision floats in the source (second operand) depending on a mask extracted from the high 4 bits of the immediate byte (third operand). If a condition mask bit in Imm8[7:4] is zero, the corresponding multiplication is replaced by a value of 0.0 in the manner described by Section 12.8.4 of Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

The four resulting single-precision values are summed into an intermediate result. The intermediate result is conditionally broadcasted to the destination using a broadcast mask specified by bits [3:0] of the immediate byte.

If a broadcast mask bit is "1", the intermediate result is copied to the corresponding dword element in the destination operand. If a broadcast mask bit is zero, the corresponding element in the destination is set to zero.

DPPS follows the NaN forwarding rules stated in the Software Developer's Manual, vol. 1, table 4.7. These rules do not cover horizontal prioritization of NaNs. Horizontal propagation of NaNs to the destination and the positioning of those NaNs in the destination is implementation dependent. NaNs on the input sources or computationally generated NaNs will have at least one NaN propagated to the destination.

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

### Operation

```
DP primitive (SRC1, SRC2)
IF (imm8[4] = 1)
   THEN Temp1[31:0] ← DEST[31:0] * SRC[31:0]; // update SIMD exception flags
   ELSE Temp1[31:0] \leftarrow +0.0; FI;
IF (imm8[5] = 1)
   THEN Temp1[63:32] ← DEST[63:32] * SRC[63:32]; // update SIMD exception flags
   ELSE Temp1[63:32] \leftarrow +0.0; FI;
IF (imm8[6] = 1)
   THEN Temp1[95:64] ← DEST[95:64] * SRC[95:64]; // update SIMD exception flags
   ELSE Temp1[95:64] \leftarrow +0.0; FI;
IF (imm8[7] = 1)
   THEN Temp1[127:96] ← DEST[127:96] * SRC[127:96]; // update SIMD exception flags
   ELSE Temp1[127:96] \leftarrow +0.0; FI;
Temp2[31:0] \leftarrow Temp1[31:0] + Temp1[63:32]; // update SIMD exception flags
/* if unmasked exception reported, execute exception handler*/
Temp3[31:0] ← Temp1[95:64] + Temp1[127:96]; // update SIMD exception flags
/* if unmasked exception reported, execute exception handler*/
Temp4[31:0] ← Temp2[31:0] + Temp3[31:0]; // update SIMD exception flags
/* if unmasked exception reported, execute exception handler*/
IF (imm8[0] = 1)
   THEN DEST[31:0] \leftarrow Temp4[31:0];
   ELSE DEST[31:0] \leftarrow +0.0; FI;
IF (imm8[1] = 1)
   THEN DEST[63:32] \leftarrow Temp4[31:0];
   ELSE DEST[63:32] \leftarrow +0.0; FI;
IF (imm8[2] = 1)
   THEN DEST[95:64] \leftarrow Temp4[31:0];
   ELSE DEST[95:64] \leftarrow +0.0; FI;
IF (imm8[3] = 1)
   THEN DEST[127:96] \leftarrow Temp4[31:0];
   ELSE DEST[127:96] \leftarrow +0.0; FI;
DPPS (128-bit Legacy SSE version)
DEST[127:0]←DP_Primitive(SRC1[127:0], SRC2[127:0]);
DEST[VLMAX-1:128] (Unmodified)
VDPPS (VEX.128 encoded version)
DEST[127:0]←DP_Primitive(SRC1[127:0], SRC2[127:0]);
DEST[VLMAX-1:128] \leftarrow 0
VDPPS (VEX.256 encoded version)
DEST[127:0]←DP_Primitive(SRC1[127:0], SRC2[127:0]);
DEST[255:128]←DP Primitive(SRC1[255:128], SRC2[255:128]);
Flags Affected
None
Intel C/C++ Compiler Intrinsic Equivalent
            __m128 _mm_dp_ps ( __m128 a, __m128 b, const int mask);
(V)DPPS:
```

VDPPS: \_\_m256 \_mm256\_dp\_ps ( \_\_m256 a, \_\_m256 b, const int mask);

# **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal

Exceptions are determined separately for each add and multiply operation, in the order of their execution. Unmasked exceptions will leave the destination operands unchanged.

# **Other Exceptions**

See Exceptions Type 2.

# **EMMS—Empty MMX Technology State**

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                        |
|--------|-------------|-----------|----------------|---------------------|------------------------------------|
| 0F 77  | EMMS        | NP        | Valid          | Valid               | Set the x87 FPU tag word to empty. |

### Instruction Operand Encoding

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

# **Description**

Sets the values of all the tags in the x87 FPU tag word to empty (all 1s). This operation marks the x87 FPU data registers (which are aliased to the MMX technology registers) as available for use by x87 FPU floating-point instructions. (See Figure 8-7 in the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1*, for the format of the x87 FPU tag word.) All other MMX instructions (other than the EMMS instruction) set all the tags in x87 FPU tag word to valid (all 0s).

The EMMS instruction must be used to clear the MMX technology state at the end of all MMX technology procedures or subroutines and before calling other procedures or subroutines that may execute x87 floating-point instructions. If a floating-point instruction loads one of the registers in the x87 FPU data register stack before the x87 FPU tag word has been reset by the EMMS instruction, an x87 floating-point register stack overflow can occur that will result in an x87 floating-point exception or incorrect result.

EMMS operation is the same in non-64-bit modes and 64-bit mode.

### Operation

 $x87FPUTagWord \leftarrow FFFFH;$ 

### Intel C/C++ Compiler Intrinsic Equivalent

void \_mm\_empty()

# **Flags Affected**

None.

#### **Protected Mode Exceptions**

#UD If CR0.EM[bit 2] = 1. #NM If CR0.TS[bit 3] = 1.

#MF If there is a pending FPU exception.

**#UD** If the LOCK prefix is used.

### **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

#### Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

### **Compatibility Mode Exceptions**

# INSTRUCTION SET REFERENCE, A-M

# **64-Bit Mode Exceptions**

### **ENTER—Make Stack Frame for Procedure Parameters**

| Opcode   | Instruction       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                  |
|----------|-------------------|-----------|----------------|---------------------|----------------------------------------------|
| C8 iw 00 | ENTER imm16, 0    | II        | Valid          | Valid               | Create a stack frame for a procedure.        |
| C8 iw 01 | ENTER imm16,1     | II        | Valid          | Valid               | Create a nested stack frame for a procedure. |
| C8 iw ib | ENTER imm16, imm8 | II        | Valid          | Valid               | Create a nested stack frame for a procedure. |

# **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| II    | iw        | imm8      | NA        | NA        |

### **Description**

Creates a stack frame for a procedure. The first operand (size operand) specifies the size of the stack frame (that is, the number of bytes of dynamic storage allocated on the stack for the procedure). The second operand (nesting level operand) gives the lexical nesting level (0 to 31) of the procedure. The nesting level determines the number of stack frame pointers that are copied into the "display area" of the new stack frame from the preceding frame. Both of these operands are immediate values.

The stack-size attribute determines whether the BP (16 bits), EBP (32 bits), or RBP (64 bits) register specifies the current frame pointer and whether SP (16 bits), ESP (32 bits), or RSP (64 bits) specifies the stack pointer. In 64-bit mode, stack-size attribute is always 64-bits.

The ENTER and companion LEAVE instructions are provided to support block structured languages. The ENTER instruction (when used) is typically the first instruction in a procedure and is used to set up a new stack frame for a procedure. The LEAVE instruction is then used at the end of the procedure (just before the RET instruction) to release the stack frame.

If the nesting level is 0, the processor pushes the frame pointer from the BP/EBP/RBP register onto the stack, copies the current stack pointer from the SP/ESP/RSP register into the BP/EBP/RBP register, and loads the SP/ESP/RSP register with the current stack-pointer value minus the value in the size operand. For nesting levels of 1 or greater, the processor pushes additional frame pointers on the stack before adjusting the stack pointer. These additional frame pointers provide the called procedure with access points to other nested frames on the stack. See "Procedure Calls for Block-Structured Languages" in Chapter 6 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for more information about the actions of the ENTER instruction.

The ENTER instruction causes a page fault whenever a write using the final value of the stack pointer (within the current stack segment) would do so.

In 64-bit mode, default operation size is 64 bits; 32-bit operation size cannot be encoded.

### Operation

```
NestingLevel \leftarrow NestingLevel MOD 32 IF 64-Bit Mode (StackSize = 64) THEN
Push(RBP);
FrameTemp \leftarrow RSP;
ELSE IF StackSize = 32
THEN
Push(EBP);
FrameTemp \leftarrow ESP; FI;
ELSE (* StackSize = 16 *)
Push(BP);
FrameTemp \leftarrow SP;
FI;
IF NestingLevel = 0
```

```
THEN GOTO CONTINUE;
FI:
IF (NestingLevel > 1)
   THEN FOR i \leftarrow 1 to (NestingLevel - 1)
        DO
             IF 64-Bit Mode (StackSize = 64)
                  THEN
                       RBP \leftarrow RBP - 8;
                       Push([RBP]); (* Quadword push *)
                  ELSE IF OperandSize = 32
                       THEN
                            IF StackSize = 32
                                 EBP \leftarrow EBP - 4:
                                 Push([EBP]); (* Doubleword push *)
                             ELSE (* StackSize = 16 *)
                                 BP \leftarrow BP - 4;
                                  Push([BP]); (* Doubleword push *)
                            FI;
                       FI;
                  ELSE (* OperandSize = 16 *)
                       IF StackSize = 32
                            THEN
                                  EBP \leftarrow EBP - 2;
                                 Push([EBP]); (* Word push *)
                            ELSE (* StackSize = 16 *)
                                  BP \leftarrow BP - 2:
                                  Push([BP]); (* Word push *)
                       FI;
                  FI;
   OD:
FI;
IF 64-Bit Mode (StackSize = 64)
   THEN
         Push(FrameTemp); (* Quadword push *)
   ELSE IF OperandSize = 32
        THEN
             Push(FrameTemp); FI; (* Doubleword push *)
   ELSE (* OperandSize = 16 *)
             Push(FrameTemp); (* Word push *)
FI;
CONTINUE:
IF 64-Bit Mode (StackSize = 64)
   THEN
             RBP \leftarrow FrameTemp;
             RSP \leftarrow RSP - Size;
   ELSE IF StackSize = 32
        THEN
             EBP \leftarrow FrameTemp;
             ESP \leftarrow ESP - Size; FI;
   ELSE (* StackSize = 16 *)
             BP \leftarrow FrameTemp;
             SP \leftarrow SP - Size;
```

FI;

END;

# **Flags Affected**

None.

# **Protected Mode Exceptions**

#SS(0) If the new value of the SP or ESP register is outside the stack segment limit.

#PF(fault-code) If a page fault occurs or if a write using the final value of the stack pointer (within the current

stack segment) would cause a page fault.

**#UD** If the LOCK prefix is used.

### **Real-Address Mode Exceptions**

#SS If the new value of the SP or ESP register is outside the stack segment limit.

**#UD** If the LOCK prefix is used.

# Virtual-8086 Mode Exceptions

#SS(0) If the new value of the SP or ESP register is outside the stack segment limit.

#PF(fault-code) If a page fault occurs or if a write using the final value of the stack pointer (within the current

stack segment) would cause a page fault.

**#UD** If the LOCK prefix is used.

### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

#SS(0) If the stack address is in a non-canonical form.

#PF(fault-code) If a page fault occurs or if a write using the final value of the stack pointer (within the current

stack segment) would cause a page fault.

**#UD** If the LOCK prefix is used.

# EXTRACTPS — Extract Packed Single Precision Floating-Point Value

| Opcode/<br>Instruction                                       | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                                                  |
|--------------------------------------------------------------|-----------|-------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A 17 /r ib EXTRACTPS reg/m32, xmm2, imm8              | MRI       | V/V               | SSE4_1                   | Extract a single-precision floating-point value from <i>xmm2</i> at the source offset specified by <i>imm8</i> and store the result to <i>reg or m32</i> . The upper 32 bits of r64 is zeroed if reg is r64. |
| VEX.128.66.0F3A.WIG 17 /r ib<br>VEXTRACTPS r/m32, xmm1, imm8 | MRI       | V/V               | AVX                      | Extract one single-precision floating-point value from xmm1 at the offset specified by imm8 and store the result in reg or m32. Zero extend the results in 64-bit register if applicable.                    |

### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| MRI   | ModRM:r/m (w) | ModRM:reg (r) | imm8      | NA        |

# Description

Extracts a single-precision floating-point value from the source operand (second operand) at the 32-bit offset specified from imm8. Immediate bits higher than the most significant offset for the vector length are ignored.

The extracted single-precision floating-point value is stored in the low 32-bits of the destination operand

In 64-bit mode, destination register operand has default operand size of 64 bits. The upper 32-bits of the register are filled with zero. REX.W is ignored.

128-bit Legacy SSE version: When a REX.W prefix is used in 64-bit mode with a general purpose register (GPR) as a destination operand, the packed single quantity is zero extended to 64 bits.

VEX.128 encoded version: When VEX.128.66.0F3A.W1 17 form is used in 64-bit mode with a general purpose register (GPR) as a destination operand, the packed single quantity is zero extended to 64 bits. VEX.vvvv is reserved and must be 1111b otherwise instructions will #UD.

The source register is an XMM register. Imm8[1:0] determine the starting DWORD offset from which to extract the 32-bit floating-point value.

If VEXTRACTPS is encoded with VEX.L= 1, an attempt to execute the instruction encoded with VEX.L= 1 will cause an #UD exception.

### Operation

### **EXTRACTPS (128-bit Legacy SSE version)**

```
\begin{split} & \mathsf{SRC\_OFFSET} \leftarrow \mathsf{IMM8[1:0]} \\ & \mathsf{IF} \ ( \ \mathsf{64-Bit} \ \mathsf{Mode} \ \mathsf{and} \ \mathsf{DEST} \ \mathsf{is} \ \mathsf{register}) \\ & \mathsf{DEST[31:0]} \leftarrow (\mathsf{SRC[127:0]} \  \  \, \mathsf{(SRC\_OFFET*32)}) \ \mathsf{AND} \ \mathsf{OFFFFFFFh} \\ & \mathsf{DEST[63:32]} \leftarrow \mathsf{0} \\ & \mathsf{ELSE} \\ & \mathsf{DEST[31:0]} \leftarrow (\mathsf{SRC[127:0]} \  \  \, \mathsf{(SRC\_OFFET*32)}) \ \mathsf{AND} \ \mathsf{OFFFFFFFh} \\ \mathsf{FI} \end{split}
```

# **VEXTRACTPS (VEX.128 encoded version)**

```
\begin{split} & \mathsf{SRC\_OFFSET} \leftarrow \mathsf{IMM8[1:0]} \\ & \mathsf{IF} \ ( \, \mathsf{64\text{-}Bit} \ \mathsf{Mode} \ \mathsf{and} \ \mathsf{DEST} \ \mathsf{is} \ \mathsf{register}) \\ & \mathsf{DEST[31:0]} \leftarrow (\mathsf{SRC[127:0]} \ \mathsf{>>} \ (\mathsf{SRC\_OFFET*32)}) \ \mathsf{AND} \ \mathsf{OFFFFFFFFh} \\ & \mathsf{DEST[63:32]} \leftarrow \mathsf{O} \\ & \mathsf{ELSE} \\ & \mathsf{DEST[31:0]} \leftarrow (\mathsf{SRC[127:0]} \ \mathsf{>>} \ (\mathsf{SRC\_OFFET*32})) \ \mathsf{AND} \ \mathsf{OFFFFFFFFh} \\ \mathsf{FI} \end{split}
```

# Intel C/C++ Compiler Intrinsic Equivalent

EXTRACTPS: \_mm\_extractmem\_ps (float \*dest, \_\_m128 a, const int nidx);

EXTRACTPS: \_\_m128 \_mm\_extract\_ps (\_\_m128 a, const int nidx);

# **SIMD Floating-Point Exceptions**

None

# **Other Exceptions**

See Exceptions Type 5; additionally #UD If VEX.L= 1.

# F2XM1—Compute 2<sup>x</sup>-1

| Opcode | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                            |
|--------|-------------|----------------|---------------------|----------------------------------------|
| D9 F0  | F2XM1       | Valid          | Valid               | Replace ST(0) with $(2^{ST(0)} - 1)$ . |

### **Description**

Computes the exponential value of 2 to the power of the source operand minus 1. The source operand is located in register ST(0) and the result is also stored in ST(0). The value of the source operand must lie in the range -1.0 to +1.0. If the source value is outside this range, the result is undefined.

The following table shows the results obtained when computing the exponential value of various classes of numbers, assuming that neither overflow nor underflow occurs.

Table 3-25. Results Obtained from F2XM1

| ST(0) SRC   | ST(0) DEST   |
|-------------|--------------|
| − 1.0 to −0 | – 0.5 to – 0 |
| -0          | <b>-</b> 0   |
| +0          | + 0          |
| + 0 to +1.0 | + 0 to 1.0   |

Values other than 2 can be exponentiated using the following formula:

$$x^y \leftarrow 2^{(y * log_2 x)}$$

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

#### Operation

 $ST(0) \leftarrow (2^{ST(0)} - 1);$ 

### **FPU Flags Affected**

C1 Set to 0 if stack underflow occurred.

Set if result was rounded up; cleared otherwise.

C0, C2, C3 Undefined.

### Floating-Point Exceptions

#IS Stack underflow occurred.

#IA Source operand is an SNaN value or unsupported format.

#D Source is a denormal value.

#U Result is too small for destination format.

#P Value cannot be represented exactly in destination format.

### **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

**#UD** If the LOCK prefix is used.

#### **Real-Address Mode Exceptions**

# Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

# FABS—Absolute Value

| Opcode | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                         |
|--------|-------------|----------------|---------------------|-------------------------------------|
| D9 E1  | FABS        | Valid          | Valid               | Replace ST with its absolute value. |

# Description

Clears the sign bit of ST(0) to create the absolute value of the operand. The following table shows the results obtained when creating the absolute value of various classes of numbers.

Table 3-26. Results Obtained from FABS

| ST(0) SRC | ST(0) DEST |
|-----------|------------|
| -∞        | +∞         |
| - F       | +F         |
| - 0       | +0         |
| + 0       | +0         |
| + F       | + F        |
| +∞        | +∞         |
| NaN       | NaN        |

#### NOTES:

F Means finite floating-point value.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

# Operation

 $ST(0) \leftarrow |ST(0)|;$ 

# **FPU Flags Affected**

C1 Set to 0. C0, C2, C3 Undefined.

### Floating-Point Exceptions

#IS Stack underflow occurred.

### **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

**#UD** If the LOCK prefix is used.

# **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

# Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

### **Compatibility Mode Exceptions**

# **64-Bit Mode Exceptions**

#### FADD/FADDP/FIADD—Add

| Opcode  | Instruction        | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                            |
|---------|--------------------|----------------|---------------------|------------------------------------------------------------------------|
| D8 /0   | FADD m32fp         | Valid          | Valid               | Add <i>m32fp</i> to ST(0) and store result in ST(0).                   |
| DC /0   | FADD m64fp         | Valid          | Valid               | Add <i>m64fp</i> to ST(0) and store result in ST(0).                   |
| D8 C0+i | FADD ST(0), ST(i)  | Valid          | Valid               | Add ST(0) to ST(i) and store result in ST(0).                          |
| DC CO+i | FADD ST(i), ST(0)  | Valid          | Valid               | Add ST(i) to ST(0) and store result in ST(i).                          |
| DE CO+i | FADDP ST(i), ST(0) | Valid          | Valid               | Add ST(0) to ST(i), store result in ST(i), and pop the register stack. |
| DE C1   | FADDP              | Valid          | Valid               | Add ST(0) to ST(1), store result in ST(1), and pop the register stack. |
| DA /0   | FIADD m32int       | Valid          | Valid               | Add <i>m32int</i> to ST(0) and store result in ST(0).                  |
| DE /0   | FIADD m16int       | Valid          | Valid               | Add m16int to ST(0) and store result in ST(0).                         |

### **Description**

Adds the destination and source operands and stores the sum in the destination location. The destination operand is always an FPU register; the source operand can be a register or a memory location. Source operands in memory can be in single-precision or double-precision floating-point format or in word or doubleword integer format.

The no-operand version of the instruction adds the contents of the ST(0) register to the ST(1) register. The one-operand version adds the contents of a memory location (either a floating-point or an integer value) to the contents of the ST(0) register. The two-operand version, adds the contents of the ST(0) register to the ST(i) register or vice versa. The value in ST(0) can be doubled by coding:

FADD ST(0), ST(0);

The FADDP instructions perform the additional operation of popping the FPU register stack after storing the result. To pop the register stack, the processor marks the ST(0) register as empty and increments the stack pointer (TOP) by 1. (The no-operand version of the floating-point add instructions always results in the register stack being popped. In some assemblers, the mnemonic for this instruction is FADD rather than FADDP.)

The FIADD instructions convert an integer source operand to double extended-precision floating-point format before performing the addition.

The table on the following page shows the results obtained when adding various classes of numbers, assuming that neither overflow nor underflow occurs.

When the sum of two operands with opposite signs is 0, the result is +0, except for the round toward  $-\infty$  mode, in which case the result is -0. When the source operand is an integer 0, it is treated as a +0.

When both operand are infinities of the same sign, the result is  $\infty$  of the expected sign. If both operands are infinities of opposite signs, an invalid-operation exception is generated. See Table 3-27.

| Tahla 3.27   | FADD/FADDP/FIADD Re | sculte |
|--------------|---------------------|--------|
| Idule 5-7 /. | CADD/CADDE/CIADD RE | :50115 |

|     |            | _   |                    | DE  | ST  |                    |     |     |
|-----|------------|-----|--------------------|-----|-----|--------------------|-----|-----|
|     |            | -∞  | - F                | - 0 | +0  | + F                | +∞  | NaN |
|     | - ∞        | -∞  | -∞                 | - ∞ | -∞  | -∞                 | *   | NaN |
|     | – F or – I | -∞  | - F                | SRC | SRC | $\pm$ F or $\pm$ 0 | +∞  | NaN |
| SRC | -0         | -∞  | DEST               | - 0 | ± 0 | DEST               | +∞  | NaN |
|     | + 0        | - ∞ | DEST               | ± 0 | +0  | DEST               | +∞  | NaN |
|     | + F or + I | -∞  | $\pm$ F or $\pm$ 0 | SRC | SRC | + F                | +∞  | NaN |
|     | +∞         | *   | +∞                 | +∞  | +∞  | + ∞                | +∞  | NaN |
|     | NaN        | NaN | NaN                | NaN | NaN | NaN                | NaN | NaN |

#### **NOTES:**

- F Means finite floating-point value.
- I Means integer.
- \* Indicates floating-point invalid-arithmetic-operand (#IA) exception.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

### Operation

```
IF Instruction = FIADD
    THEN
        DEST ← DEST + ConvertToDoubleExtendedPrecisionFP(SRC);
    ELSE (* Source operand is floating-point value *)
        DEST ← DEST + SRC;
FI;

IF Instruction = FADDP
    THEN
        PopRegisterStack;
FI;
```

### **FPU Flags Affected**

#D

#U

#O

C1 Set to 0 if stack underflow occurred.

Set if result was rounded up; cleared otherwise.

C0, C2, C3 Undefined.

# Floating-Point Exceptions

#IS Stack underflow occurred.

#IA Operand is an SNaN value or unsupported format.

Operands are infinities of unlike sign.
Source operand is a denormal value.
Result is too small for destination format.
Result is too large for destination format.

#P Value cannot be represented exactly in destination format.

### **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

**#UD** If the LOCK prefix is used.

# Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

# FBLD—Load Binary Coded Decimal

| Opcode | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                      |
|--------|-------------|----------------|---------------------|------------------------------------------------------------------|
| DF /4  | FBLD m80dec | Valid          | Valid               | Convert BCD value to floating-point and push onto the FPU stack. |

### **Description**

Converts the BCD source operand into double extended-precision floating-point format and pushes the value onto the FPU stack. The source operand is loaded without rounding errors. The sign of the source operand is preserved, including that of -0.

The packed BCD digits are assumed to be in the range 0 through 9; the instruction does not check for invalid digits (AH through FH). Attempting to load an invalid encoding produces an undefined result.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

### Operation

 $TOP \leftarrow TOP - 1$ ;

 $ST(0) \leftarrow ConvertToDoubleExtendedPrecisionFP(SRC);$ 

# **FPU Flags Affected**

C1 Set to 1 if stack overflow occurred; otherwise, set to 0.

C0, C2, C3 Undefined.

#### Floating-Point Exceptions

#IS Stack overflow occurred.

## **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

#### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

**#UD** If the LOCK prefix is used.

### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If the LOCK prefix is used.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

# FBSTP—Store BCD Integer and Pop

| Opcode | Instruction  | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                          |
|--------|--------------|----------------|---------------------|--------------------------------------|
| DF /6  | FBSTP m80bcd | Valid          | Valid               | Store ST(0) in m80bcd and pop ST(0). |

### **Description**

Converts the value in the ST(0) register to an 18-digit packed BCD integer, stores the result in the destination operand, and pops the register stack. If the source value is a non-integral value, it is rounded to an integer value, according to rounding mode specified by the RC field of the FPU control word. To pop the register stack, the processor marks the ST(0) register as empty and increments the stack pointer (TOP) by 1.

The destination operand specifies the address where the first byte destination value is to be stored. The BCD value (including its sign bit) requires 10 bytes of space in memory.

The following table shows the results obtained when storing various classes of numbers in packed BCD format.

| Table 5 Eo. 1 B511 Results             |      |  |  |  |  |
|----------------------------------------|------|--|--|--|--|
| ST(0)                                  | DEST |  |  |  |  |
| – ∞ or Value Too Large for DEST Format | *    |  |  |  |  |
| F ≤ – 1                                | – D  |  |  |  |  |
| -1 < F < -0                            | **   |  |  |  |  |
| - 0                                    | -0   |  |  |  |  |
| +0                                     | +0   |  |  |  |  |
| + 0 < F < +1                           | **   |  |  |  |  |
| F≥+1                                   | + D  |  |  |  |  |
| + ∞ or Value Too Large for DEST Format | *    |  |  |  |  |
| NaN                                    | *    |  |  |  |  |

Table 3-28. FBSTP Results

#### NOTES:

- F Means finite floating-point value.
- D Means packed-BCD number.
- \* Indicates floating-point invalid-operation (#IA) exception.

If the converted value is too large for the destination format, or if the source operand is an  $\infty$ , SNaN, QNAN, or is in an unsupported format, an invalid-arithmetic-operand condition is signaled. If the invalid-operation exception is not masked, an invalid-arithmetic-operand exception (#IA) is generated and no value is stored in the destination operand. If the invalid-operation exception is masked, the packed BCD indefinite value is stored in memory.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

#### Operation

 $\begin{aligned} \mathsf{DEST} \leftarrow \mathsf{BCD}(\mathsf{ST}(\mathsf{0})); \\ \mathsf{PopRegisterStack}; \end{aligned}$ 

### **FPU Flags Affected**

C1 Set to 0 if stack underflow occurred.

Set if result was rounded up; cleared otherwise.

C0, C2, C3 Undefined.

<sup>\*\*</sup>  $\pm 0$  or  $\pm 1$ , depending on the rounding mode.

### Floating-Point Exceptions

#IS Stack underflow occurred.

#IA Converted value that exceeds 18 BCD digits in length.

Source operand is an SNaN, QNaN,  $\pm \infty$ , or in an unsupported format.

#P Value cannot be represented exactly in destination format.

### **Protected Mode Exceptions**

#GP(0) If a segment register is being loaded with a segment selector that points to a non-writable

segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

**#UD** If the LOCK prefix is used.

### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

# FCHS—Change Sign

| Opcode | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                |
|--------|-------------|----------------|---------------------|----------------------------|
| D9 E0  | FCHS        | Valid          | Valid               | Complements sign of ST(0). |

# **Description**

Complements the sign bit of ST(0). This operation changes a positive value into a negative value of equal magnitude or vice versa. The following table shows the results obtained when changing the sign of various classes of numbers.

Table 3-29. FCHS Results

| ST(0) SRC | ST(0) DEST |
|-----------|------------|
| - ∞       | +∞         |
| -F        | +F         |
| -0        | +0         |
| +0        | -0         |
| + F       | -F         |
| + ∞       | _ ∞        |
| NaN       | NaN        |

#### NOTES:

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

# Operation

 $SignBit(ST(0)) \leftarrow NOT (SignBit(ST(0)));$ 

# **FPU Flags Affected**

C1 Set to 0. C0, C2, C3 Undefined.

#### **Floating-Point Exceptions**

#IS Stack underflow occurred.

### **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#UD If the LOCK prefix is used.

### **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

# Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

### **Compatibility Mode Exceptions**

<sup>\*</sup> F means finite floating-point value.

# INSTRUCTION SET REFERENCE, A-M

# **64-Bit Mode Exceptions**

# FCLEX/FNCLEX—Clear Exceptions

| Opcode*  | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                           |
|----------|-------------|----------------|---------------------|-------------------------------------------------------------------------------------------------------|
| 9B DB E2 | FCLEX       | Valid          | Valid               | Clear floating-point exception flags after checking for pending unmasked floating-point exceptions.   |
| DB E2    | FNCLEX*     | Valid          | Valid               | Clear floating-point exception flags without checking for pending unmasked floating-point exceptions. |

#### NOTES:

# **Description**

Clears the floating-point exception flags (PE, UE, OE, ZE, DE, and IE), the exception summary status flag (ES), the stack fault flag (SF), and the busy flag (B) in the FPU status word. The FCLEX instruction checks for and handles any pending unmasked floating-point exceptions before clearing the exception flags; the FNCLEX instruction does not.

The assembler issues two instructions for the FCLEX instruction (an FWAIT instruction followed by an FNCLEX instruction), and the processor executes each of these instructions separately. If an exception is generated for either of these instructions, the save EIP points to the instruction that caused the exception.

### **IA-32 Architecture Compatibility**

When operating a Pentium or Intel486 processor in MS-DOS\* compatibility mode, it is possible (under unusual circumstances) for an FNCLEX instruction to be interrupted prior to being executed to handle a pending FPU exception. See the section titled "No-Wait FPU Instructions Can Get FPU Interrupt in Window" in Appendix D of the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1*, for a description of these circumstances. An FNCLEX instruction cannot be interrupted in this way on a Pentium 4, Intel Xeon, or P6 family processor.

This instruction affects only the x87 FPU floating-point exception flags. It does not affect the SIMD floating-point exception flags in the MXCRS register.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

#### Operation

FPUStatusWord[0:7]  $\leftarrow$  0; FPUStatusWord[15]  $\leftarrow$  0;

### **FPU Flags Affected**

The PE, UE, OE, ZE, DE, IE, ES, SF, and B flags in the FPU status word are cleared. The C0, C1, C2, and C3 flags are undefined.

#### Floating-Point Exceptions

None.

# **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

**#UD** If the LOCK prefix is used.

#### Real-Address Mode Exceptions

<sup>\*</sup> See IA-32 Architecture Compatibility section below.

# INSTRUCTION SET REFERENCE, A-M

# Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

# FCMOVcc—Floating-Point Conditional Move

| Opcode* | Instruction           | 64-Bit<br>Mode | Compat/<br>Leg Mode* | Description                                 |
|---------|-----------------------|----------------|----------------------|---------------------------------------------|
| DA CO+i | FCMOVB ST(0), ST(i)   | Valid          | Valid                | Move if below (CF=1).                       |
| DA C8+i | FCMOVE ST(0), ST(i)   | Valid          | Valid                | Move if equal (ZF=1).                       |
| DA DO+i | FCMOVBE ST(0), ST(i)  | Valid          | Valid                | Move if below or equal (CF=1 or ZF=1).      |
| DA D8+i | FCMOVU ST(0), ST(i)   | Valid          | Valid                | Move if unordered (PF=1).                   |
| DB CO+i | FCMOVNB ST(0), ST(i)  | Valid          | Valid                | Move if not below (CF=0).                   |
| DB C8+i | FCMOVNE ST(0), ST(i)  | Valid          | Valid                | Move if not equal (ZF=0).                   |
| DB D0+i | FCMOVNBE ST(0), ST(i) | Valid          | Valid                | Move if not below or equal (CF=0 and ZF=0). |
| DB D8+i | FCMOVNU ST(0), ST(i)  | Valid          | Valid                | Move if not unordered (PF=0).               |

#### NOTES:

### **Description**

Tests the status flags in the EFLAGS register and moves the source operand (second operand) to the destination operand (first operand) if the given test condition is true. The condition for each mnemonic os given in the Description column above and in Chapter 8 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1. The source operand is always in the ST(i) register and the destination operand is always ST(0).

The FCMOV*cc* instructions are useful for optimizing small IF constructions. They also help eliminate branching overhead for IF operations and the possibility of branch mispredictions by the processor.

A processor may not support the FCMOVcc instructions. Software can check if the FCMOVcc instructions are supported by checking the processor's feature information with the CPUID instruction (see "COMISS—Compare Scalar Ordered Single-Precision Floating-Point Values and Set EFLAGS" in this chapter). If both the CMOV and FPU feature bits are set, the FCMOVcc instructions are supported.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

### IA-32 Architecture Compatibility

The FCMOVcc instructions were introduced to the IA-32 Architecture in the P6 family processors and are not available in earlier IA-32 processors.

# Operation

 $\begin{aligned} \text{IF condition TRUE} \\ \text{THEN ST(0)} \leftarrow \text{ST(i)}; \\ \text{FI}; \end{aligned}$ 

#### **FPU Flags Affected**

C1 Set to 0 if stack underflow occurred.

C0, C2, C3 Undefined.

### **Floating-Point Exceptions**

#IS Stack underflow occurred.

## **Integer Flags Affected**

None.

<sup>\*</sup> See IA-32 Architecture Compatibility section below.

# **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#UD If the LOCK prefix is used.

# **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

# Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

| FCOM/FCOMP/FCOMPP—Com | pare Floating | <b>Point Values</b> |
|-----------------------|---------------|---------------------|
|                       |               |                     |

| Opcode  | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                             |
|---------|-------------|----------------|---------------------|---------------------------------------------------------|
| D8 /2   | FCOM m32fp  | Valid          | Valid               | Compare ST(0) with <i>m32fp</i> .                       |
| DC /2   | FCOM m64fp  | Valid          | Valid               | Compare ST(0) with <i>m64fp</i> .                       |
| D8 D0+i | FCOM ST(i)  | Valid          | Valid               | Compare ST(0) with ST(i).                               |
| D8 D1   | FCOM        | Valid          | Valid               | Compare ST(0) with ST(1).                               |
| D8 /3   | FCOMP m32fp | Valid          | Valid               | Compare ST(0) with <i>m32fp</i> and pop register stack. |
| DC /3   | FCOMP m64fp | Valid          | Valid               | Compare ST(0) with m64fp and pop register stack.        |
| D8 D8+i | FCOMP ST(i) | Valid          | Valid               | Compare ST(0) with ST(i) and pop register stack.        |
| D8 D9   | FCOMP       | Valid          | Valid               | Compare ST(0) with ST(1) and pop register stack.        |
| DE D9   | FCOMPP      | Valid          | Valid               | Compare ST(0) with ST(1) and pop register stack twice.  |

### **Description**

Compares the contents of register ST(0) and source value and sets condition code flags C0, C2, and C3 in the FPU status word according to the results (see the table below). The source operand can be a data register or a memory location. If no source operand is given, the value in ST(0) is compared with the value in ST(1). The sign of zero is ignored, so that -0.0 is equal to +0.0.

Condition **C3** C2 CO ST(0) > SRC0 n 0 ST(0) < SRC 0 0 1 0 ST(0) = SRC1 0 Unordered\* 1 1 1

Table 3-30. FCOM/FCOMP/FCOMPP Results

#### NOTES:

This instruction checks the class of the numbers being compared (see "FXAM—Examine ModR/M" in this chapter). If either operand is a NaN or is in an unsupported format, an invalid-arithmetic-operand exception (#IA) is raised and, if the exception is masked, the condition flags are set to "unordered." If the invalid-arithmetic-operand exception is unmasked, the condition code flags are not set.

The FCOMP instruction pops the register stack following the comparison operation and the FCOMPP instruction pops the register stack twice following the comparison operation. To pop the register stack, the processor marks the ST(0) register as empty and increments the stack pointer (TOP) by 1.

The FCOM instructions perform the same operation as the FUCOM instructions. The only difference is how they handle QNaN operands. The FCOM instructions raise an invalid-arithmetic-operand exception (#IA) when either or both of the operands is a NaN value or is in an unsupported format. The FUCOM instructions perform the same operation as the FCOM instructions, except that they do not generate an invalid-arithmetic-operand exception for QNaNs.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

<sup>\*</sup> Flags not set if unmasked invalid-arithmetic-operand (#IA) exception is generated.

## Operation

```
CASE (relation of operands) OF
                       C3, C2, C0 \leftarrow 000;
   ST > SRC:
   ST < SRC:
                       C3, C2, C0 \leftarrow 001;
   ST = SRC:
                       C3, C2, C0 \leftarrow 100;
ESAC;
IF ST(0) or SRC = NaN or unsupported format
   THEN
         #IA
        IF FPUControlWord.IM = 1
             THEN
                  C3, C2, C0 \leftarrow 111:
        FI:
FI:
IF Instruction = FCOMP
   THEN
         PopRegisterStack;
FI:
IF Instruction = FCOMPP
   THEN
        PopRegisterStack;
         PopRegisterStack;
FI;
```

## **FPU Flags Affected**

C1 Set to 0.

C0, C2, C3 See table on previous page.

#### Floating-Point Exceptions

#IS Stack underflow occurred.

#IA One or both operands are NaN values or have unsupported formats.

Register is marked empty.

#D One or both operands are denormal values.

## **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

**#UD** If the LOCK prefix is used.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

| Opcode  | Instruction       | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                               |
|---------|-------------------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------|
| DB F0+i | FCOMI ST, ST(i)   | Valid          | Valid               | Compare ST(0) with ST(i) and set status flags accordingly.                                                |
| DF F0+i | FCOMIP ST, ST(i)  | Valid          | Valid               | Compare ST(0) with ST(i), set status flags accordingly, and pop register stack.                           |
| DB E8+i | FUCOMI ST, ST(i)  | Valid          | Valid               | Compare ST(0) with ST(i), check for ordered values, and set status flags accordingly.                     |
| DF E8+i | FUCOMIP ST, ST(i) | Valid          | Valid               | Compare ST(0) with ST(i), check for ordered values, set status flags accordingly, and pop register stack. |

## **Description**

Performs an unordered comparison of the contents of registers ST(0) and ST(i) and sets the status flags ZF, PF, and CF in the EFLAGS register according to the results (see the table below). The sign of zero is ignored for comparisons, so that -0.0 is equal to +0.0.

Comparison Results\* ZF PF CF 0 0 0 STO > ST(i) STO < ST(i) 0 0 1 STO = ST(i)1 0 0 Unordered\*\* 1 1

Table 3-31. FCOMI/FCOMIP/ FUCOMI/FUCOMIP Results

#### NOTES:

An unordered comparison checks the class of the numbers being compared (see "FXAM—Examine ModR/M" in this chapter). The FUCOMI/FUCOMIP instructions perform the same operations as the FCOMI/FCOMIP instructions. The only difference is that the FUCOMI/FUCOMIP instructions raise the invalid-arithmetic-operand exception (#IA) only when either or both operands are an SNaN or are in an unsupported format; QNaNs cause the condition code flags to be set to unordered, but do not cause an exception to be generated. The FCOMI/FCOMIP instructions raise an invalid-operation exception when either or both of the operands are a NaN value of any kind or are in an unsupported format.

If the operation results in an invalid-arithmetic-operand exception being raised, the status flags in the EFLAGS register are set only if the exception is masked.

The FCOMI/FCOMIP and FUCOMI/FUCOMIP instructions set the OF, SF and AF flags to zero in the EFLAGS register (regardless of whether an invalid-operation exception is detected).

The FCOMIP and FUCOMIP instructions also pop the register stack following the comparison operation. To pop the register stack, the processor marks the ST(0) register as empty and increments the stack pointer (TOP) by 1.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

#### IA-32 Architecture Compatibility

The FCOMI/FCOMIP/FUCOMI/FUCOMIP instructions were introduced to the IA-32 Architecture in the P6 family processors and are not available in earlier IA-32 processors.

<sup>\*</sup> See the IA-32 Architecture Compatibility section below.

<sup>\*\*</sup> Flags not set if unmasked invalid-arithmetic-operand (#IA) exception is generated.

## Operation

```
CASE (relation of operands) OF
                        ZF, PF, CF \leftarrow 000;
   ST(0) > ST(i):
   ST(0) < ST(i):
                        ZF, PF, CF \leftarrow 001;
                        ZF, PF, CF \leftarrow 100;
   ST(0) = ST(i):
ESAC;
IF Instruction is FCOMI or FCOMIP
    THEN
         IF ST(0) or ST(i) = NaN or unsupported format
              THEN
                  IF FPUControlWord.IM = 1
                        THFN
                             ZF, PF, CF \leftarrow 111;
                  FI;
         FI:
FI;
IF Instruction is FUCOMI or FUCOMIP
    THEN
         IF ST(0) or ST(i) = QNaN, but not SNaN or unsupported format
              THEN
                   ZF, PF, CF \leftarrow 111;
              ELSE (* ST(0) or ST(i) is SNaN or unsupported format *)
                  IF FPUControlWord.IM = 1
                        THEN
                             ZF, PF, CF \leftarrow 111;
                   FI;
         FI;
FI;
IF Instruction is FCOMIP or FUCOMIP
    THEN
         PopRegisterStack;
FI;
FPU Flags Affected
C1
                         Set to 0.
```

C1 Set to 0.
C0, C2, C3 Not affected.

## Floating-Point Exceptions

#IS Stack underflow occurred.

#IA (FCOMI or FCOMIP instruction) One or both operands are NaN values or have unsupported

formats.

(FUCOMI or FUCOMIP instruction) One or both operands are SNaN values (but not QNaNs) or have undefined formats. Detection of a QNaN value does not raise an invalid-operand excep-

tion.

# **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

#UD If the LOCK prefix is used.

# **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

# Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

## FCOS—Cosine

| Opcode | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                |  |
|--------|-------------|----------------|---------------------|--------------------------------------------|--|
| D9 FF  | FCOS        | Valid          | Valid               | Replace ST(0) with its approximate cosine. |  |

#### **Description**

Computes the approximate cosine of the source operand in register ST(0) and stores the result in ST(0). The source operand must be given in radians and must be within the range  $-2^{63}$  to  $+2^{63}$ . The following table shows the results obtained when taking the cosine of various classes of numbers.

| ST(0) SRC | ST(0) DEST |
|-----------|------------|
| -∞        | *          |
| - F       | −1 to +1   |
| - 0       | +1         |
| +0        | +1         |
| + F       | – 1 to + 1 |
| +∞        | *          |
| NaN       | NaN        |

Table 3-32. FCOS Results

### NOTES:

F Means finite floating-point value.

If the source operand is outside the acceptable range, the C2 flag in the FPU status word is set, and the value in register ST(0) remains unchanged. The instruction does not raise an exception when the source operand is out of range. It is up to the program to check the C2 flag for out-of-range conditions. Source values outside the range –  $2^{63}$  to  $+2^{63}$  can be reduced to the range of the instruction by subtracting an appropriate integer multiple of  $2\pi$ . However, even within the range  $-2^{63}$  to  $+2^{63}$ , inaccurate results can occur because the finite approximation of  $\pi$  used internally for argument reduction is not sufficient in all cases. Therefore, for accurate results it is safe to apply FCOS only to arguments reduced accurately in software, to a value smaller in absolute value than  $3\pi/8$ . See the sections titled "Approximation of Pi" and "Transcendental Instruction Accuracy" in Chapter 8 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for a discussion of the proper value to use for  $\pi$  in performing such reductions.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

#### Operation

```
\begin{split} &\text{IF } |\text{ST}(0)| < 2^{63} \\ &\text{THEN} \\ &\text{C2} \leftarrow 0; \\ &\text{ST}(0) \leftarrow \text{FCOS}(\text{ST}(0)); \text{// approximation of cosine} \\ &\text{ELSE } (* \text{Source operand is out-of-range *}) \\ &\text{C2} \leftarrow 1; \\ &\text{FI}; \end{split}
```

#### **FPU Flags Affected**

C1 Set to 0 if stack underflow occurred.

Set if result was rounded up; cleared otherwise.

Undefined if C2 is 1.

C2 Set to 1 if outside range  $(-2^{63} < \text{source operand} < +2^{63})$ ; otherwise, set to 0.

<sup>\*</sup> Indicates floating-point invalid-arithmetic-operand (#IA) exception.

C0, C3 Undefined.

## Floating-Point Exceptions

#IS Stack underflow occurred.

#IA Source operand is an SNaN value,  $\infty$ , or unsupported format.

#D Source is a denormal value.

#P Value cannot be represented exactly in destination format.

# **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

#UD If the LOCK prefix is used.

# **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

## Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

# FDECSTP—Decrement Stack-Top Pointer

| Opcode | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                             |
|--------|-------------|----------------|---------------------|-----------------------------------------|
| D9 F6  | FDECSTP     | Valid          | Valid               | Decrement TOP field in FPU status word. |

# **Description**

Subtracts one from the TOP field of the FPU status word (decrements the top-of-stack pointer). If the TOP field contains a 0, it is set to 7. The effect of this instruction is to rotate the stack by one position. The contents of the FPU data registers and tag register are not affected.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

## Operation

```
\begin{aligned} \text{IF TOP} &= 0 \\ \text{THEN TOP} &\leftarrow 7; \\ \text{ELSE TOP} &\leftarrow \text{TOP} - 1; \\ \text{FI;} \end{aligned}
```

# **FPU Flags Affected**

The C1 flag is set to 0. The C0, C2, and C3 flags are undefined.

# Floating-Point Exceptions

None.

## **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

**#UD** If the LOCK prefix is used.

### **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

#### Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

## FDIV/FDIVP/FIDIV—Divide

| Opcode  | Instruction        | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                               |
|---------|--------------------|----------------|---------------------|---------------------------------------------------------------------------|
| D8 /6   | FDIV m32fp         | Valid          | Valid               | Divide ST(0) by <i>m32fp</i> and store result in ST(0).                   |
| DC /6   | FDIV m64fp         | Valid          | Valid               | Divide ST(0) by <i>m64fp</i> and store result in ST(0).                   |
| D8 F0+i | FDIV ST(0), ST(i)  | Valid          | Valid               | Divide ST(0) by ST(i) and store result in ST(0).                          |
| DC F8+i | FDIV ST(i), ST(0)  | Valid          | Valid               | Divide ST(i) by ST(0) and store result in ST(i).                          |
| DE F8+i | FDIVP ST(i), ST(0) | Valid          | Valid               | Divide ST(i) by ST(0), store result in ST(i), and pop the register stack. |
| DE F9   | FDIVP              | Valid          | Valid               | Divide ST(1) by ST(0), store result in ST(1), and pop the register stack. |
| DA /6   | FIDIV m32int       | Valid          | Valid               | Divide ST(0) by <i>m32int</i> and store result in ST(0).                  |
| DE /6   | FIDIV m16int       | Valid          | Valid               | Divide ST(0) by <i>m16int</i> and store result in ST(0).                  |

## **Description**

Divides the destination operand by the source operand and stores the result in the destination location. The destination operand (dividend) is always in an FPU register; the source operand (divisor) can be a register or a memory location. Source operands in memory can be in single-precision or double-precision floating-point format, word or doubleword integer format.

The no-operand version of the instruction divides the contents of the ST(1) register by the contents of the ST(0) register. The one-operand version divides the contents of the ST(0) register by the contents of a memory location (either a floating-point or an integer value). The two-operand version, divides the contents of the ST(0) register by the contents of the ST(i) register or vice versa.

The FDIVP instructions perform the additional operation of popping the FPU register stack after storing the result. To pop the register stack, the processor marks the ST(0) register as empty and increments the stack pointer (TOP) by 1. The no-operand version of the floating-point divide instructions always results in the register stack being popped. In some assemblers, the mnemonic for this instruction is FDIV rather than FDIVP.

The FIDIV instructions convert an integer source operand to double extended-precision floating-point format before performing the division. When the source operand is an integer 0, it is treated as a +0.

If an unmasked divide-by-zero exception (#Z) is generated, no result is stored; if the exception is masked, an  $\infty$  of the appropriate sign is stored in the destination operand.

The following table shows the results obtained when dividing various classes of numbers, assuming that neither overflow nor underflow occurs.

Table 3-33. FDIV/FDIVP/FIDIV Results

|     | DEST |     |     |     |            |     |     |     |
|-----|------|-----|-----|-----|------------|-----|-----|-----|
|     |      | -∞  | - F | -0  | + 0        | + F | +∞  | NaN |
|     | - ∞  | *   | +0  | + 0 | -0         | -0  | *   | NaN |
|     | – F  | +∞  | + F | + 0 | <b>- 0</b> | – F | -∞  | NaN |
|     | - I  | +∞  | + F | + 0 | <b>- 0</b> | – F | -∞  | NaN |
| SRC | -0   | +∞  | **  | *   | *          | **  | - ∞ | NaN |
|     | + 0  | -∞  | **  | *   | *          | **  | +∞  | NaN |
|     | +1   | -∞  | – F | - 0 | + 0        | + F | +∞  | NaN |
|     | + F  | -∞  | - F | - 0 | + 0        | + F | +∞  | NaN |
|     | +∞   | *   | -0  | - 0 | + 0        | + 0 | *   | NaN |
|     | NaN  | NaN | NaN | NaN | NaN        | NaN | NaN | NaN |

## **NOTES:**

F Means finite floating-point value.

- I Means integer.
- \* Indicates floating-point invalid-arithmetic-operand (#IA) exception.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

# Operation

```
IF SRC = 0
    THEN
    #Z;
ELSE
    IF Instruction is FIDIV
        THEN
        DEST ← DEST / ConvertToDoubleExtendedPrecisionFP(SRC);
    ELSE (* Source operand is floating-point value *)
        DEST ← DEST / SRC;
    FI;
FI;

IF Instruction = FDIVP
    THEN
        PopRegisterStack;
FI;
```

# **FPU Flags Affected**

C1 Set to 0 if stack underflow occurred.

Set if result was rounded up; cleared otherwise.

C0, C2, C3 Undefined.

# Floating-Point Exceptions

#IS Stack underflow occurred.

#IA Operand is an SNaN value or unsupported format.

 $\pm \infty / \pm \infty$ ;  $\pm 0 / \pm 0$ 

#D Source is a denormal value.

<sup>\*\*</sup> Indicates floating-point zero-divide (#Z) exception.

#Z DEST /  $\pm 0$ , where DEST is not equal to  $\pm 0$ . #U Result is too small for destination format. #O Result is too large for destination format.

#P Value cannot be represented exactly in destination format.

### **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

**#UD** If the LOCK prefix is used.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

### Compatibility Mode Exceptions

Same exceptions as in protected mode.

#### 64-Bit Mode Exceptions

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

| Opcode  | Instruction         | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                               |
|---------|---------------------|----------------|---------------------|---------------------------------------------------------------------------|
| D8 /7   | FDIVR m32fp         | Valid          | Valid               | Divide <i>m32fp</i> by ST(0) and store result in ST(0).                   |
| DC /7   | FDIVR m64fp         | Valid          | Valid               | Divide m64fp by ST(0) and store result in ST(0).                          |
| D8 F8+i | FDIVR ST(0), ST(i)  | Valid          | Valid               | Divide ST(i) by ST(0) and store result in ST(0).                          |
| DC F0+i | FDIVR ST(i), ST(0)  | Valid          | Valid               | Divide ST(0) by ST(i) and store result in ST(i).                          |
| DE F0+i | FDIVRP ST(i), ST(0) | Valid          | Valid               | Divide ST(0) by ST(i), store result in ST(i), and pop the register stack. |
| DE F1   | FDIVRP              | Valid          | Valid               | Divide ST(0) by ST(1), store result in ST(1), and pop the register stack. |
| DA /7   | FIDIVR m32int       | Valid          | Valid               | Divide m32int by ST(0) and store result in ST(0).                         |
| DE /7   | FIDIVR m16int       | Valid          | Valid               | Divide $m16int$ by ST(0) and store result in ST(0).                       |

# **Description**

Divides the source operand by the destination operand and stores the result in the destination location. The destination operand (divisor) is always in an FPU register; the source operand (dividend) can be a register or a memory location. Source operands in memory can be in single-precision or double-precision floating-point format, word or doubleword integer format.

These instructions perform the reverse operations of the FDIV, FDIVP, and FIDIV instructions. They are provided to support more efficient coding.

The no-operand version of the instruction divides the contents of the ST(0) register by the contents of the ST(1) register. The one-operand version divides the contents of a memory location (either a floating-point or an integer value) by the contents of the ST(0) register. The two-operand version, divides the contents of the ST(i) register by the contents of the ST(0) register or vice versa.

The FDIVRP instructions perform the additional operation of popping the FPU register stack after storing the result. To pop the register stack, the processor marks the ST(0) register as empty and increments the stack pointer (TOP) by 1. The no-operand version of the floating-point divide instructions always results in the register stack being popped. In some assemblers, the mnemonic for this instruction is FDIVR rather than FDIVRP.

The FIDIVR instructions convert an integer source operand to double extended-precision floating-point format before performing the division.

If an unmasked divide-by-zero exception (#Z) is generated, no result is stored; if the exception is masked, an  $\infty$  of the appropriate sign is stored in the destination operand.

The following table shows the results obtained when dividing various classes of numbers, assuming that neither overflow nor underflow occurs.

| TO 1 1 | _            |        | COULD | ICD II IDD | VCIDIL ID   | D 1:    |
|--------|--------------|--------|-------|------------|-------------|---------|
| Iabi   | <b>Ι</b> Δ - | !_ ~ 1 |       | /LIM/DL    | //LII 111// | Results |
|        |              |        |       |            |             |         |

|     | DEST |     |     |     |     |     |     |     |  |
|-----|------|-----|-----|-----|-----|-----|-----|-----|--|
|     |      | - ∞ | – F | -0  | + 0 | + F | +∞  | NaN |  |
|     | -∞   | *   | +∞  | +∞  | -∞  | -∞  | *   | NaN |  |
| SRC | – F  | + 0 | + F | **  | **  | – F | -0  | NaN |  |
|     | - I  | + 0 | + F | **  | **  | – F | -0  | NaN |  |
|     | - 0  | + 0 | + 0 | *   | *   | - 0 | -0  | NaN |  |
|     | + 0  | - 0 | - 0 | *   | *   | + 0 | + 0 | NaN |  |
|     | + I  | - 0 | – F | **  | **  | + F | + 0 | NaN |  |
|     | + F  | - 0 | – F | **  | **  | + F | + 0 | NaN |  |
|     | +∞   | *   | -∞  | - ∞ | +∞  | +∞  | *   | NaN |  |
|     | NaN  | NaN | NaN | NaN | NaN | NaN | NaN | NaN |  |

#### **NOTES:**

- F Means finite floating-point value.
- I Means integer.
- \* Indicates floating-point invalid-arithmetic-operand (#IA) exception.
- \*\* Indicates floating-point zero-divide (#Z) exception.

When the source operand is an integer 0, it is treated as a +0. This instruction's operation is the same in non-64-bit modes and 64-bit mode.

# Operation

# **FPU Flags Affected**

C1 Set to 0 if stack underflow occurred.

Set if result was rounded up; cleared otherwise.

C0, C2, C3 Undefined.

## Floating-Point Exceptions

#IS Stack underflow occurred.

#IA Operand is an SNaN value or unsupported format.

 $\pm \infty / \pm \infty$ ;  $\pm 0 / \pm 0$ 

#D Source is a denormal value.

#Z SRC / ±0, where SRC is not equal to ±0.

#U Result is too small for destination format.

#O Result is too large for destination format.

#P Value cannot be represented exactly in destination format.

## **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#UD If the LOCK prefix is used.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

#### Compatibility Mode Exceptions

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

# FFREE—Free Floating-Point Register

| Opcode  | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                  |  |
|---------|-------------|----------------|---------------------|------------------------------|--|
| DD CO+i | FFREE ST(i) | Valid          | Valid               | Sets tag for ST(i) to empty. |  |

## Description

Sets the tag in the FPU tag register associated with register ST(i) to empty (11B). The contents of ST(i) and the FPU stack-top pointer (TOP) are not affected.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

# Operation

TAG(i)  $\leftarrow$  11B;

## **FPU Flags Affected**

C0, C1, C2, C3 undefined.

## Floating-Point Exceptions

None.

# **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

**#UD** If the LOCK prefix is used.

# **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

## Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

# FICOM/FICOMP—Compare Integer

| Opcode | Instruction   | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                              |
|--------|---------------|----------------|---------------------|----------------------------------------------------------|
| DE /2  | FICOM m16int  | Valid          | Valid               | Compare ST(0) with <i>m16int</i> .                       |
| DA /2  | FICOM m32int  | Valid          | Valid               | Compare ST(0) with <i>m32int</i> .                       |
| DE /3  | FICOMP m16int | Valid          | Valid               | Compare ST(0) with <i>m16int</i> and pop stack register. |
| DA /3  | FICOMP m32int | Valid          | Valid               | Compare ST(0) with <i>m32int</i> and pop stack register. |

# **Description**

Compares the value in ST(0) with an integer source operand and sets the condition code flags C0, C2, and C3 in the FPU status word according to the results (see table below). The integer value is converted to double extended-precision floating-point format before the comparison is made.

Table 3-35. FICOM/FICOMP Results

| Condition   | С3 | C2 | СО |
|-------------|----|----|----|
| ST(0) > SRC | 0  | 0  | 0  |
| ST(0) < SRC | 0  | 0  | 1  |
| ST(0) = SRC | 1  | 0  | 0  |
| Unordered   | 1  | 1  | 1  |

These instructions perform an "unordered comparison." An unordered comparison also checks the class of the numbers being compared (see "FXAM—Examine ModR/M" in this chapter). If either operand is a NaN or is in an undefined format, the condition flags are set to "unordered."

The sign of zero is ignored, so that  $-0.0 \leftarrow +0.0$ .

The FICOMP instructions pop the register stack following the comparison. To pop the register stack, the processor marks the ST(0) register empty and increments the stack pointer (TOP) by 1.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

# Operation

CASE (relation of operands) OF

ST(0) > SRC:  $C3, C2, C0 \leftarrow 000;$  ST(0) < SRC:  $C3, C2, C0 \leftarrow 001;$  ST(0) = SRC:  $C3, C2, C0 \leftarrow 100;$  Unordered:  $C3, C2, C0 \leftarrow 111;$ 

ESAC;

IF Instruction = FICOMP

THEN

PopRegisterStack;

FI;

## **FPU Flags Affected**

C1 Set to 0.

C0, C2, C3 See table on previous page.

# Floating-Point Exceptions

#IS Stack underflow occurred.

#IA One or both operands are NaN values or have unsupported formats.

#D One or both operands are denormal values.

### **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

# **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

**#UD** If the LOCK prefix is used.

# Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

# FILD—Load Integer

| Opcode | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                     |
|--------|-------------|----------------|---------------------|-------------------------------------------------|
| DF /0  | FILD m16int | Valid          | Valid               | Push <i>m16int</i> onto the FPU register stack. |
| DB /0  | FILD m32int | Valid          | Valid               | Push <i>m32int</i> onto the FPU register stack. |
| DF /5  | FILD m64int | Valid          | Valid               | Push <i>m64int</i> onto the FPU register stack. |

## **Description**

Converts the signed-integer source operand into double extended-precision floating-point format and pushes the value onto the FPU register stack. The source operand can be a word, doubleword, or quadword integer. It is loaded without rounding errors. The sign of the source operand is preserved.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

## Operation

 $\mathsf{TOP} \leftarrow \mathsf{TOP} - 1;$ 

 $ST(0) \leftarrow ConvertToDoubleExtendedPrecisionFP(SRC);$ 

## **FPU Flags Affected**

C1 Set to 1 if stack overflow occurred; set to 0 otherwise.

C0, C2, C3 Undefined.

### Floating-Point Exceptions

#IS Stack overflow occurred.

#### **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

# **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#UD If the LOCK prefix is used.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If the LOCK prefix is used.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

# FINCSTP—Increment Stack-Top Pointer

| Opcode | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                         |  |
|--------|-------------|----------------|---------------------|-----------------------------------------------------|--|
| D9 F7  | FINCSTP     | Valid          | Valid               | Increment the TOP field in the FPU status register. |  |

# **Description**

Adds one to the TOP field of the FPU status word (increments the top-of-stack pointer). If the TOP field contains a 7, it is set to 0. The effect of this instruction is to rotate the stack by one position. The contents of the FPU data registers and tag register are not affected. This operation is not equivalent to popping the stack, because the tag for the previous top-of-stack register is not marked empty.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

## Operation

```
\begin{split} \text{IF TOP} &= 7 \\ \text{THEN TOP} &\leftarrow 0; \\ \text{ELSE TOP} &\leftarrow \text{TOP} + 1; \\ \text{FI}; \end{split}
```

# **FPU Flags Affected**

The C1 flag is set to 0. The C0, C2, and C3 flags are undefined.

## Floating-Point Exceptions

None.

# **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

**#UD** If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

#### Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

# FINIT/FNINIT—Initialize Floating-Point Unit

| Opcode   | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                     |
|----------|-------------|----------------|---------------------|---------------------------------------------------------------------------------|
| 9B DB E3 | FINIT       | Valid          | Valid               | Initialize FPU after checking for pending unmasked floating-point exceptions.   |
| DB E3    | FNINIT*     | Valid          | Valid               | Initialize FPU without checking for pending unmasked floating-point exceptions. |

#### NOTES:

## **Description**

Sets the FPU control, status, tag, instruction pointer, and data pointer registers to their default states. The FPU control word is set to 037FH (round to nearest, all exceptions masked, 64-bit precision). The status word is cleared (no exception flags set, TOP is set to 0). The data registers in the register stack are left unchanged, but they are all tagged as empty (11B). Both the instruction and data pointers are cleared.

The FINIT instruction checks for and handles any pending unmasked floating-point exceptions before performing the initialization; the FNINIT instruction does not.

The assembler issues two instructions for the FINIT instruction (an FWAIT instruction followed by an FNINIT instruction), and the processor executes each of these instructions in separately. If an exception is generated for either of these instructions, the save EIP points to the instruction that caused the exception.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

## IA-32 Architecture Compatibility

When operating a Pentium or Intel486 processor in MS-DOS compatibility mode, it is possible (under unusual circumstances) for an FNINIT instruction to be interrupted prior to being executed to handle a pending FPU exception. See the section titled "No-Wait FPU Instructions Can Get FPU Interrupt in Window" in Appendix D of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for a description of these circumstances. An FNINIT instruction cannot be interrupted in this way on a Pentium 4, Intel Xeon, or P6 family processor.

In the Intel387 math coprocessor, the FINIT/FNINIT instruction does not clear the instruction and data pointers.

This instruction affects only the x87 FPU. It does not affect the XMM and MXCSR registers.

## Operation

FPUControlWord  $\leftarrow$  037FH; FPUStatusWord  $\leftarrow$  0; FPUTagWord  $\leftarrow$  FFFFH; FPUDataPointer  $\leftarrow$  0; FPUInstructionPointer  $\leftarrow$  0; FPULastInstructionOpcode  $\leftarrow$  0;

# **FPU Flags Affected**

C0, C1, C2, C3 set to 0.

## Floating-Point Exceptions

None.

## **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

<sup>\*</sup> See IA-32 Architecture Compatibility section below.

#UD If the LOCK prefix is used.

# **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

# Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

# FIST/FISTP—Store Integer

| Opcode | Instruction  | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                          |
|--------|--------------|----------------|---------------------|------------------------------------------------------|
| DF /2  | FIST m16int  | Valid          | Valid               | Store ST(0) in m16int.                               |
| DB /2  | FIST m32int  | Valid          | Valid               | Store ST(0) in <i>m32int</i> .                       |
| DF /3  | FISTP m16int | Valid          | Valid               | Store ST(0) in <i>m16int</i> and pop register stack. |
| DB /3  | FISTP m32int | Valid          | Valid               | Store ST(0) in <i>m32int</i> and pop register stack. |
| DF /7  | FISTP m64int | Valid          | Valid               | Store ST(0) in <i>m64int</i> and pop register stack. |

### **Description**

The FIST instruction converts the value in the ST(0) register to a signed integer and stores the result in the destination operand. Values can be stored in word or doubleword integer format. The destination operand specifies the address where the first byte of the destination value is to be stored.

The FISTP instruction performs the same operation as the FIST instruction and then pops the register stack. To pop the register stack, the processor marks the ST(0) register as empty and increments the stack pointer (TOP) by 1. The FISTP instruction also stores values in guadword integer format.

The following table shows the results obtained when storing various classes of numbers in integer format.

| ST(0)                                  | DEST |
|----------------------------------------|------|
| – ∞ or Value Too Large for DEST Format | *    |
| F≤-1                                   | -I   |
| -1 < F < -0                            | **   |
| -0                                     | 0    |
| +0                                     | 0    |
| +0 <f<+1< td=""><td>**</td></f<+1<>    | **   |
| F≥+1                                   | +1   |
| + ∞ or Value Too Large for DEST Format | *    |
| NaN                                    | *    |

Table 3-36. FIST/FISTP Results

#### NOTES:

- F Means finite floating-point value.
- I Means integer.
- \* Indicates floating-point invalid-operation (#IA) exception.
- \*\* 0 or  $\pm 1$ , depending on the rounding mode.

If the source value is a non-integral value, it is rounded to an integer value, according to the rounding mode specified by the RC field of the FPU control word.

If the converted value is too large for the destination format, or if the source operand is an  $\infty$ , SNaN, QNAN, or is in an unsupported format, an invalid-arithmetic-operand condition is signaled. If the invalid-operation exception is not masked, an invalid-arithmetic-operand exception (#IA) is generated and no value is stored in the destination operand. If the invalid-operation exception is masked, the integer indefinite value is stored in memory.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

# Operation

DEST ← Integer(ST(0));

IF Instruction = FISTP

THEN

PopRegisterStack;
FI;

### **FPU Flags Affected**

C1 Set to 0 if stack underflow occurred.

Indicates rounding direction of if the inexact exception (#P) is generated:  $0 \leftarrow$  not roundup; 1

 $\leftarrow$  roundup.

Set to 0 otherwise.

C0, C2, C3 Undefined.

### Floating-Point Exceptions

#IS Stack underflow occurred.

#IA Converted value is too large for the destination format.

Source operand is an SNaN, QNaN,  $\pm \infty$ , or unsupported format.

#P Value cannot be represented exactly in destination format.

### **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit. If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

#### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#UD If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

# FISTTP—Store Integer with Truncation

| Opcode | Instruction   | 64-Bit Mode | Compat/<br>Leg Mode | Description                                   |
|--------|---------------|-------------|---------------------|-----------------------------------------------|
| DF /1  | FISTTP m16int | Valid       | Valid               | Store ST(0) in <i>m16int with truncation.</i> |
| DB /1  | FISTTP m32int | Valid       | Valid               | Store ST(0) in m32int with truncation.        |
| DD /1  | FISTTP m64int | Valid       | Valid               | Store ST(0) in <i>m64int</i> with truncation. |

## **Description**

FISTTP converts the value in ST into a signed integer using truncation (chop) as rounding mode, transfers the result to the destination, and pop ST. FISTTP accepts word, short integer, and long integer destinations.

The following table shows the results obtained when storing various classes of numbers in integer format.

#### Table 3-37. FISTTP Results

| ST(0)                                        | DEST |
|----------------------------------------------|------|
| -∞ or Value Too Large for DEST Format        | *    |
| F≤ -1                                        | -1   |
| -1 <f<+1< td=""><td>0</td></f<+1<>           | 0    |
| F Š + 1                                      | +1   |
| $+\infty$ or Value Too Large for DEST Format | *    |
| NaN                                          | *    |

#### NOTES:

F Means finite floating-point value.

I Means integer.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

# Operation

 $\begin{array}{l} \mathsf{DEST} \leftarrow \; \mathsf{ST}; \\ \mathsf{pop} \; \mathsf{ST}; \end{array}$ 

# **Flags Affected**

C1 is cleared; C0, C2, C3 undefined.

## **Numeric Exceptions**

Invalid, Stack Invalid (stack underflow), Precision.

# **Protected Mode Exceptions**

#GP(0) If the destination is in a nonwritable segment.

For an illegal memory operand effective address in the CS, DS, ES, FS or GS segments.

#SS(0) For an illegal address in the SS segment.

#PF(fault-code) For a page fault.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#NM If CR0.EM[bit 2] = 1.

If CR0.TS[bit 3] = 1.

<sup>\*</sup> Indicates floating-point invalid-operation (#IA) exception.

#UD If CPUID.01H:ECX.SSE3[bit 0] = 0.

If the LOCK prefix is used.

# **Real Address Mode Exceptions**

GP(0) If any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

#NM If CR0.EM[bit 2] = 1.

If CR0.TS[bit 3] = 1.

#UD If CPUID.01H: ECX.SSE3[bit 0] = 0.

If the LOCK prefix is used.

# Virtual 8086 Mode Exceptions

GP(0) If any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

#NM If CR0.EM[bit 2] = 1. If CR0.TS[bit 3] = 1.

#UD If CPUID.01H:ECX.SSE3[bit 0] = 0.

If the LOCK prefix is used.

#PF(fault-code) For a page fault.

#AC(0) For unaligned memory reference if the current privilege is 3.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

# FLD—Load Floating Point Value

| Opcode  | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                    |
|---------|-------------|----------------|---------------------|------------------------------------------------|
| D9 /0   | FLD m32fp   | Valid          | Valid               | Push <i>m32fp</i> onto the FPU register stack. |
| DD /0   | FLD m64fp   | Valid          | Valid               | Push <i>m64fp</i> onto the FPU register stack. |
| DB /5   | FLD m80fp   | Valid          | Valid               | Push <i>m80fp</i> onto the FPU register stack. |
| D9 C0+i | FLD ST(i)   | Valid          | Valid               | Push ST(i) onto the FPU register stack.        |

## **Description**

Pushes the source operand onto the FPU register stack. The source operand can be in single-precision, double-precision, or double extended-precision floating-point format. If the source operand is in single-precision or double-precision floating-point format, it is automatically converted to the double extended-precision floating-point format before being pushed on the stack.

The FLD instruction can also push the value in a selected FPU register [ST(i)] onto the stack. Here, pushing register ST(0) duplicates the stack top.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

### Operation

```
\begin{split} & \text{IF SRC is ST(i)} \\ & \quad & \text{THEN} \\ & \quad & \text{temp} \leftarrow \text{ST(i)}; \\ & \text{FI;} \\ & \text{TOP} \leftarrow \text{TOP} - 1; \\ & \text{IF SRC is memory-operand} \\ & \quad & \text{THEN} \\ & \quad & \text{ST(0)} \leftarrow \text{ConvertToDoubleExtendedPrecisionFP(SRC);} \\ & \quad & \text{ELSE (* SRC is ST(i) *)} \\ & \quad & \text{ST(0)} \leftarrow \text{temp;} \\ & \text{FI;} \end{split}
```

#### **FPU Flags Affected**

C1 Set to 1 if stack overflow occurred; otherwise, set to 0.

C0, C2, C3 Undefined.

### Floating-Point Exceptions

#IS Stack underflow or overflow occurred.

#IA Source operand is an SNaN. Does not occur if the source operand is in double extended-preci-

sion floating-point format (FLD m80fp or FLD ST(i)).

#D Source operand is a denormal value. Does not occur if the source operand is in double

extended-precision floating-point format.

### **Protected Mode Exceptions**

#GP(0) If destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit. If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

**#UD** If the LOCK prefix is used.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If the LOCK prefix is used.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### 64-Bit Mode Exceptions

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

## FLD1/FLDL2T/FLDL2E/FLDPI/FLDLG2/FLDLN2/FLDZ—Load Constant

| Opcode* | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                           |
|---------|-------------|----------------|---------------------|-------------------------------------------------------|
| D9 E8   | FLD1        | Valid          | Valid               | Push +1.0 onto the FPU register stack.                |
| D9 E9   | FLDL2T      | Valid          | Valid               | Push log <sub>2</sub> 10 onto the FPU register stack. |
| D9 EA   | FLDL2E      | Valid          | Valid               | Push log <sub>2</sub> e onto the FPU register stack.  |
| D9 EB   | FLDPI       | Valid          | Valid               | Push $\pi$ onto the FPU register stack.               |
| D9 EC   | FLDLG2      | Valid          | Valid               | Push log <sub>10</sub> 2 onto the FPU register stack. |
| D9 ED   | FLDLN2      | Valid          | Valid               | Push log <sub>e</sub> 2 onto the FPU register stack.  |
| D9 EE   | FLDZ        | Valid          | Valid               | Push +0.0 onto the FPU register stack.                |

#### NOTES:

## **Description**

Push one of seven commonly used constants (in double extended-precision floating-point format) onto the FPU register stack. The constants that can be loaded with these instructions include +1.0, +0.0,  $\log_2 10$ ,  $\log_2 e$ ,  $\pi$ ,  $\log_{10} 2$ , and  $\log_e 2$ . For each constant, an internal 66-bit constant is rounded (as specified by the RC field in the FPU control word) to double extended-precision floating-point format. The inexact-result exception (#P) is not generated as a result of the rounding, nor is the C1 flag set in the x87 FPU status word if the value is rounded up.

See the section titled "Approximation of Pi" in Chapter 8 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for a description of the  $\pi$  constant.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

#### IA-32 Architecture Compatibility

When the RC field is set to round-to-nearest, the FPU produces the same constants that is produced by the Intel 8087 and Intel 287 math coprocessors.

#### Operation

 $TOP \leftarrow TOP - 1;$ ST(0)  $\leftarrow$  CONSTANT;

## **FPU Flags Affected**

C1 Set to 1 if stack overflow occurred; otherwise, set to 0.

C0, C2, C3 Undefined.

### Floating-Point Exceptions

#IS Stack overflow occurred.

# **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

**#UD** If the LOCK prefix is used.

# **Real-Address Mode Exceptions**

See IA-32 Architecture Compatibility section below.

## INSTRUCTION SET REFERENCE, A-M

# Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

# Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

## FLDCW-Load x87 FPU Control Word

| Opcode | Instruction  |       | Compat/<br>Leg Mode | Description                               |
|--------|--------------|-------|---------------------|-------------------------------------------|
| D9 /5  | FLDCW m2byte | Valid | Valid               | Load FPU control word from <i>m2byte.</i> |

#### **Description**

Loads the 16-bit source operand into the FPU control word. The source operand is a memory location. This instruction is typically used to establish or change the FPU's mode of operation.

If one or more exception flags are set in the FPU status word prior to loading a new FPU control word and the new control word unmasks one or more of those exceptions, a floating-point exception will be generated upon execution of the next floating-point instruction (except for the no-wait floating-point instructions, see the section titled "Software Exception Handling" in Chapter 8 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1). To avoid raising exceptions when changing FPU operating modes, clear any pending exceptions (using the FCLEX or FNCLEX instruction) before loading the new control word.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

### Operation

FPUControlWord  $\leftarrow$  SRC;

#### **FPU Flags Affected**

C0, C1, C2, C3 undefined.

### Floating-Point Exceptions

None; however, this operation might unmask a pending exception in the FPU status word. That exception is then generated upon execution of the next "waiting" floating-point instruction.

#### **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

#### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#UD If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

## FLDENV—Load x87 FPU Environment

| Opcode | Instruction       | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                   |
|--------|-------------------|----------------|---------------------|-----------------------------------------------|
| D9 /4  | FLDENV m14/28byte | Valid          | Valid               | Load FPU environment from m14byte or m28byte. |

#### **Description**

Loads the complete x87 FPU operating environment from memory into the FPU registers. The source operand specifies the first byte of the operating-environment data in memory. This data is typically written to the specified memory location by a FSTENV or FNSTENV instruction.

The FPU operating environment consists of the FPU control word, status word, tag word, instruction pointer, data pointer, and last opcode. Figures 8-9 through 8-12 in the <code>Intel® 64</code> and <code>IA-32</code> Architectures Software Developer's Manual, Volume 1, show the layout in memory of the loaded environment, depending on the operating mode of the processor (protected or real) and the current operand-size attribute (16-bit or 32-bit). In virtual-8086 mode, the real mode layouts are used.

The FLDENV instruction should be executed in the same operating mode as the corresponding FSTENV/FNSTENV instruction.

If one or more unmasked exception flags are set in the new FPU status word, a floating-point exception will be generated upon execution of the next floating-point instruction (except for the no-wait floating-point instructions, see the section titled "Software Exception Handling" in Chapter 8 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1). To avoid generating exceptions when loading a new environment, clear all the exception flags in the FPU status word that is being loaded.

If a page or limit fault occurs during the execution of this instruction, the state of the x87 FPU registers as seen by the fault handler may be different than the state being loaded from memory. In such situations, the fault handler should ignore the status of the x87 FPU registers, handle the fault, and return. The FLDENV instruction will then complete the loading of the x87 FPU registers with no resulting context inconsistency.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

# Operation

FPUControlWord ← SRC[FPUControlWord];
FPUStatusWord ← SRC[FPUStatusWord];
FPUTagWord ← SRC[FPUTagWord];
FPUDataPointer ← SRC[FPUDataPointer];
FPUInstructionPointer ← SRC[FPUInstructionPointer];
FPULastInstructionOpcode ← SRC[FPULastInstructionOpcode];

## **FPU Flags Affected**

The C0, C1, C2, C3 flags are loaded.

## Floating-Point Exceptions

None; however, if an unmasked exception is loaded in the status word, it is generated upon execution of the next "waiting" floating-point instruction.

## **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

**#UD** If the LOCK prefix is used.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

# FMUL/FMULP/FIMUL—Multiply

| Opcode  | Instruction        | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                         |
|---------|--------------------|----------------|---------------------|-------------------------------------------------------------------------------------|
| D8 /1   | FMUL m32fp         | Valid          | Valid               | Multiply ST(0) by $m32fp$ and store result in ST(0).                                |
| DC /1   | FMUL m64fp         | Valid          | Valid               | Multiply ST(0) by $m64fp$ and store result in ST(0).                                |
| D8 C8+i | FMUL ST(0), ST(i)  | Valid          | Valid               | Multiply ST(0) by ST(i) and store result in ST(0).                                  |
| DC C8+i | FMUL ST(i), ST(0)  | Valid          | Valid               | Multiply ST(i) by ST(0) and store result in ST(i).                                  |
| DE C8+i | FMULP ST(i), ST(0) | Valid          | Valid               | Multiply ST(i) by ST(0), store result in ST(i), and pop the register stack.         |
| DE C9   | FMULP              | Valid          | Valid               | Multiply $ST(1)$ by $ST(0)$ , store result in $ST(1)$ , and pop the register stack. |
| DA /1   | FIMUL m32int       | Valid          | Valid               | Multiply ST(0) by m32int and store result in ST(0).                                 |
| DE /1   | FIMUL m16int       | Valid          | Valid               | Multiply ST(0) by $m16int$ and store result in ST(0).                               |

## **Description**

Multiplies the destination and source operands and stores the product in the destination location. The destination operand is always an FPU data register; the source operand can be an FPU data register or a memory location. Source operands in memory can be in single-precision or double-precision floating-point format or in word or doubleword integer format.

The no-operand version of the instruction multiplies the contents of the ST(1) register by the contents of the ST(0) register and stores the product in the ST(1) register. The one-operand version multiplies the contents of the ST(0) register by the contents of a memory location (either a floating point or an integer value) and stores the product in the ST(0) register. The two-operand version, multiplies the contents of the ST(0) register by the contents of the ST(0) register, or vice versa, with the result being stored in the register specified with the first operand (the destination operand).

The FMULP instructions perform the additional operation of popping the FPU register stack after storing the product. To pop the register stack, the processor marks the ST(0) register as empty and increments the stack pointer (TOP) by 1. The no-operand version of the floating-point multiply instructions always results in the register stack being popped. In some assemblers, the mnemonic for this instruction is FMUL rather than FMULP.

The FIMUL instructions convert an integer source operand to double extended-precision floating-point format before performing the multiplication.

The sign of the result is always the exclusive-OR of the source signs, even if one or more of the values being multiplied is 0 or  $\infty$ . When the source operand is an integer 0, it is treated as a +0.

The following table shows the results obtained when multiplying various classes of numbers, assuming that neither overflow nor underflow occurs.

| Table 3-38 | <b>EMIII</b> | /EMI II | D/CIMI II | Doculte |
|------------|--------------|---------|-----------|---------|
|            |              |         |           |         |

|     | DEST |     |     |     |     |     |     |     |  |  |  |
|-----|------|-----|-----|-----|-----|-----|-----|-----|--|--|--|
|     |      | -∞  | – F | -0  | + 0 | + F | +∞  | NaN |  |  |  |
|     | -∞   | +∞  | +∞  | *   | *   | - ∞ | - ∞ | NaN |  |  |  |
|     | – F  | +∞  | + F | + 0 | - 0 | – F | - ∞ | NaN |  |  |  |
|     | - I  | +∞  | + F | + 0 | - 0 | – F | - ∞ | NaN |  |  |  |
| SRC | -0   | *   | + 0 | + 0 | - 0 | -0  | *   | NaN |  |  |  |
|     | + 0  | *   | - 0 | - 0 | + 0 | + 0 | *   | NaN |  |  |  |
|     | + l  | - ∞ | - F | -0  | + 0 | + F | +∞  | NaN |  |  |  |
|     | + F  | -∞  | - F | -0  | + 0 | + F | +∞  | NaN |  |  |  |
|     | +∞   | -∞  | - 8 | *   | *   | +∞  | +∞  | NaN |  |  |  |
|     | NaN  | NaN | NaN | NaN | NaN | NaN | NaN | NaN |  |  |  |

#### **NOTES:**

- F Means finite floating-point value.
- I Means Integer.
- \* Indicates invalid-arithmetic-operand (#IA) exception.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

## Operation

```
IF Instruction = FIMUL
    THEN
        DEST ← DEST * ConvertToDoubleExtendedPrecisionFP(SRC);
    ELSE (* Source operand is floating-point value *)
        DEST ← DEST * SRC;
FI;

IF Instruction = FMULP
    THEN
        PopRegisterStack;
FI;
```

## **FPU Flags Affected**

C1 Set to 0 if stack underflow occurred.

Set if result was rounded up; cleared otherwise.

C0, C2, C3 Undefined.

## Floating-Point Exceptions

#IS Stack underflow occurred.

#IA Operand is an SNaN value or unsupported format.

One operand is  $\pm 0$  and the other is  $\pm \infty$ . Source operand is a denormal value.

#D Source operand is a denormal value.

#U Result is too small for destination format.

#O Result is too large for destination format.

#P Value cannot be represented exactly in destination format.

## **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

**#UD** If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

# FNOP—No Operation

| Opcode | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                |
|--------|-------------|----------------|---------------------|----------------------------|
| D9 D0  | FNOP        | Valid          | Valid               | No operation is performed. |

## Description

Performs no FPU operation. This instruction takes up space in the instruction stream but does not affect the FPU or machine context, except the EIP register and the FPU Instruction Pointer.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

## **FPU Flags Affected**

C0, C1, C2, C3 undefined.

## Floating-Point Exceptions

None.

## **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

**#UD** If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

## Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

# FPATAN—Partial Arctangent

| Opcode* | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                           |
|---------|-------------|----------------|---------------------|-----------------------------------------------------------------------|
| D9 F3   | FPATAN      | Valid          | Valid               | Replace ST(1) with $\arctan(ST(1)/ST(0))$ and pop the register stack. |

#### NOTES:

## **Description**

Computes the arctangent of the source operand in register ST(1) divided by the source operand in register ST(0), stores the result in ST(1), and pops the FPU register stack. The result in register ST(0) has the same sign as the source operand ST(1) and a magnitude less than  $+\pi$ .

The FPATAN instruction returns the angle between the X axis and the line from the origin to the point (X,Y), where Y (the ordinate) is ST(1) and X (the abscissa) is ST(0). The angle depends on the sign of X and Y independently, not just on the sign of the ratio Y/X. This is because a point (-X,Y) is in the second quadrant, resulting in an angle between  $\pi/2$  and  $\pi$ , while a point (X,-Y) is in the fourth quadrant, resulting in an angle between 0 and  $\pi/2$ . A point (-X,-Y) is in the third quadrant, giving an angle between  $\pi/2$  and  $\pi/2$ .

The following table shows the results obtained when computing the arctangent of various classes of numbers, assuming that underflow does not occur.

|       | ST(0)      |            |                    |       |       |                         |                 |     |  |  |  |
|-------|------------|------------|--------------------|-------|-------|-------------------------|-----------------|-----|--|--|--|
|       |            | -∞         | – F                | - 0   | +0    | + F                     | +∞              | NaN |  |  |  |
|       | - ∞        | $-3\pi/4*$ | - π/2              | - π/2 | - π/2 | - π/2                   | - π/4*          | NaN |  |  |  |
| ST(1) | – F        | -р         | $-\pi$ to $-\pi/2$ | -π/2  | -π/2  | $-\pi/2 \text{ to } -0$ | - 0             | NaN |  |  |  |
|       | <b>-</b> 0 | -р         | -р                 | -p*   | -0*   | -0                      | -0              | NaN |  |  |  |
|       | + 0        | +p         | + p                | + π*  | + 0*  | + 0                     | +0              | NaN |  |  |  |
|       | + F        | +p         | $+\pi$ to $+\pi/2$ | + π/2 | +π/2  | $+\pi/2 \text{ to } +0$ | +0              | NaN |  |  |  |
|       | +∞         | +3π/4*     | +π/2               | +π/2  | +π/2  | + π/2                   | + π/ <b>4</b> * | NaN |  |  |  |
|       | NaN        | NaN        | NaN                | NaN   | NaN   | NaN                     | NaN             | NaN |  |  |  |

Table 3-39. FPATAN Results

#### **NOTES:**

- F Means finite floating-point value.
- \* Table 8-10 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, specifies that the ratios 0/0 and ∞/∞ generate the floating-point invalid arithmetic-operation exception and, if this exception is masked, the floating-point QNaN indefinite value is returned. With the FPATAN instruction, the 0/0 or ∞/∞ value is actually not calculated using division. Instead, the arctangent of the two variables is derived from a standard mathematical formulation that is generalized to allow complex numbers as arguments. In this complex variable formulation, arctangent(0,0) etc. has well defined values. These values are needed to develop a library to compute transcendental functions with complex arguments, based on the FPU functions that only allow floating-point values as arguments.

There is no restriction on the range of source operands that FPATAN can accept.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

## IA-32 Architecture Compatibility

The source operands for this instruction are restricted for the 80287 math coprocessor to the following range:

 $0 \leq |ST(1)| < |ST(0)| < +\infty$ 

<sup>\*</sup> See IA-32 Architecture Compatibility section below.

## Operation

 $ST(1) \leftarrow arctan(ST(1) / ST(0));$ PopRegisterStack;

## **FPU Flags Affected**

C1 Set to 0 if stack underflow occurred.

Set if result was rounded up; cleared otherwise.

C0, C2, C3 Undefined.

## **Floating-Point Exceptions**

#IS Stack underflow occurred.

#IA Source operand is an SNaN value or unsupported format.

#D Source operand is a denormal value.

#U Result is too small for destination format.

#P Value cannot be represented exactly in destination format.

## **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

**#UD** If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

## Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

## FPREM—Partial Remainder

| Opcode | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                             |
|--------|-------------|----------------|---------------------|-------------------------------------------------------------------------|
| D9 F8  | FPREM       | Valid          | Valid               | Replace ST(0) with the remainder obtained from dividing ST(0) by ST(1). |

### **Description**

Computes the remainder obtained from dividing the value in the ST(0) register (the dividend) by the value in the ST(1) register (the divisor or **modulus**), and stores the result in ST(0). The remainder represents the following value:

Remainder  $\leftarrow$  ST(0) – (Q \* ST(1))

Here, Q is an integer value that is obtained by truncating the floating-point number quotient of [ST(0) / ST(1)] toward zero. The sign of the remainder is the same as the sign of the dividend. The magnitude of the remainder is less than that of the modulus, unless a partial remainder was computed (as described below).

This instruction produces an exact result; the inexact-result exception does not occur and the rounding control has no effect. The following table shows the results obtained when computing the remainder of various classes of numbers, assuming that underflow does not occur.

|       |     | _     |          | ST  | (1) |          | _     |     |
|-------|-----|-------|----------|-----|-----|----------|-------|-----|
|       |     |       | -F       | -0  | +0  | +F       | +∞    | NaN |
|       | -8  | *     | *        | *   | *   | *        | *     | NaN |
| ST(0) | -F  | ST(0) | -F or -0 | **  | **  | -F or -0 | ST(0) | NaN |
|       | -0  | -0    | -0       | *   | *   | -0       | -0    | NaN |
|       | +0  | +0    | +0       | *   | *   | +0       | +0    | NaN |
|       | +F  | ST(0) | +F or +0 | **  | **  | +F or +0 | ST(0) | NaN |
|       | +∞  | *     | *        | *   | *   | *        | *     | NaN |
|       | NaN | NaN   | NaN      | NaN | NaN | NaN      | NaN   | NaN |

Table 3-40. FPREM Results

#### **NOTES:**

F Means finite floating-point value.

When the result is 0, its sign is the same as that of the dividend. When the modulus is  $\infty$ , the result is equal to the value in ST(0).

The FPREM instruction does not compute the remainder specified in IEEE Std 754. The IEEE specified remainder can be computed with the FPREM1 instruction. The FPREM instruction is provided for compatibility with the Intel 8087 and Intel287 math coprocessors.

The FPREM instruction gets its name "partial remainder" because of the way it computes the remainder. This instruction arrives at a remainder through iterative subtraction. It can, however, reduce the exponent of ST(0) by no more than 63 in one execution of the instruction. If the instruction succeeds in producing a remainder that is less than the modulus, the operation is complete and the C2 flag in the FPU status word is cleared. Otherwise, C2 is set, and the result in ST(0) is called the **partial remainder**. The exponent of the partial remainder will be less than the exponent of the original dividend by at least 32. Software can re-execute the instruction (using the partial remainder in ST(0) as the dividend) until C2 is cleared. (Note that while executing such a remainder-computation loop, a higher-priority interrupting routine that needs the FPU can force a context switch in-between the instructions in the loop.)

An important use of the FPREM instruction is to reduce the arguments of periodic functions. When reduction is complete, the instruction stores the three least-significant bits of the quotient in the C3, C1, and C0 flags of the FPU

<sup>\*</sup> Indicates floating-point invalid-arithmetic-operand (#IA) exception.

<sup>\*\*</sup> Indicates floating-point zero-divide (#Z) exception.

status word. This information is important in argument reduction for the tangent function (using a modulus of  $\pi/4$ ), because it locates the original angle in the correct one of eight sectors of the unit circle.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

#### Operation

```
\begin{split} \text{D} \leftarrow & \text{exponent}(\text{ST}(0)) - \text{exponent}(\text{ST}(1)); \\ \text{IF D} < 64 \\ & \text{THEN} \\ & Q \leftarrow & \text{Integer}(\text{TruncateTowardZero}(\text{ST}(0) \, / \, \text{ST}(1))); \\ & \text{ST}(0) \leftarrow & \text{ST}(0) - (\text{ST}(1) * Q); \\ & \text{C2} \leftarrow 0; \\ & \text{C0, C3, C1} \leftarrow & \text{LeastSignificantBits}(Q); (* Q2, Q1, Q0 *) \\ & \text{ELSE} \\ & \text{C2} \leftarrow 1; \\ & \text{N} \leftarrow & \text{An implementation-dependent number between 32 and 63;} \\ & \text{QQ} \leftarrow & \text{Integer}(\text{TruncateTowardZero}((\text{ST}(0) \, / \, \text{ST}(1)) \, / \, 2^{(D-N)})); \\ & \text{ST}(0) \leftarrow & \text{ST}(0) - (\text{ST}(1) * \text{QQ} * 2^{(D-N)}); \\ & \text{FI}; \end{split}
```

## **FPU Flags Affected**

C0 Set to bit 2 (Q2) of the quotient.

C1 Set to 0 if stack underflow occurred; otherwise, set to least significant bit of quotient (Q0).

C2 Set to 0 if reduction complete; set to 1 if incomplete.

C3 Set to bit 1 (Q1) of the quotient.

#### Floating-Point Exceptions

#IS Stack underflow occurred.

#IA Source operand is an SNaN value, modulus is 0, dividend is ∞, or unsupported format.

#D Source operand is a denormal value.

#U Result is too small for destination format.

#### **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

**#UD** If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

## Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

## FPREM1—Partial Remainder

| Opcode | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                  |
|--------|-------------|----------------|---------------------|------------------------------------------------------------------------------|
| D9 F5  | FPREM1      | Valid          | Valid               | Replace ST(0) with the IEEE remainder obtained from dividing ST(0) by ST(1). |

### **Description**

Computes the IEEE remainder obtained from dividing the value in the ST(0) register (the dividend) by the value in the ST(1) register (the divisor or **modulus**), and stores the result in ST(0). The remainder represents the following value:

Remainder  $\leftarrow$  ST(0) – (Q \* ST(1))

Here, Q is an integer value that is obtained by rounding the floating-point number quotient of [ST(0) / ST(1)] toward the nearest integer value. The magnitude of the remainder is less than or equal to half the magnitude of the modulus, unless a partial remainder was computed (as described below).

This instruction produces an exact result; the precision (inexact) exception does not occur and the rounding control has no effect. The following table shows the results obtained when computing the remainder of various classes of numbers, assuming that underflow does not occur.

|       | ST(1) |       |            |     |     |            |       |     |  |  |  |
|-------|-------|-------|------------|-----|-----|------------|-------|-----|--|--|--|
|       |       | - 8   | – F        | -0  | + 0 | + F        | +∞    | NaN |  |  |  |
|       | - ∞   | *     | *          | *   | *   | *          | *     | NaN |  |  |  |
| ST(0) | – F   | ST(0) | ±F or −0   | **  | **  | ± F or − 0 | ST(0) | NaN |  |  |  |
|       | - 0   | - 0   | - 0        | *   | *   | -0         | -0    | NaN |  |  |  |
|       | + 0   | + 0   | + 0        | *   | *   | + 0        | +0    | NaN |  |  |  |
|       | + F   | ST(0) | ± F or + 0 | **  | **  | ± F or + 0 | ST(0) | NaN |  |  |  |
|       | +∞    | *     | *          | *   | *   | *          | *     | NaN |  |  |  |
|       | NaN   | NaN   | NaN        | NaN | NaN | NaN        | NaN   | NaN |  |  |  |

Table 3-41. FPREM1 Results

#### **NOTES:**

F Means finite floating-point value.

When the result is 0, its sign is the same as that of the dividend. When the modulus is  $\infty$ , the result is equal to the value in ST(0).

The FPREM1 instruction computes the remainder specified in IEEE Standard 754. This instruction operates differently from the FPREM instruction in the way that it rounds the quotient of ST(0) divided by ST(1) to an integer (see the "Operation" section below).

Like the FPREM instruction, FPREM1 computes the remainder through iterative subtraction, but can reduce the exponent of ST(0) by no more than 63 in one execution of the instruction. If the instruction succeeds in producing a remainder that is less than one half the modulus, the operation is complete and the C2 flag in the FPU status word is cleared. Otherwise, C2 is set, and the result in ST(0) is called the **partial remainder**. The exponent of the partial remainder will be less than the exponent of the original dividend by at least 32. Software can re-execute the instruction (using the partial remainder in ST(0) as the dividend) until C2 is cleared. (Note that while executing such a remainder-computation loop, a higher-priority interrupting routine that needs the FPU can force a context switch in-between the instructions in the loop.)

An important use of the FPREM1 instruction is to reduce the arguments of periodic functions. When reduction is complete, the instruction stores the three least-significant bits of the quotient in the C3, C1, and C0 flags of the FPU

<sup>\*</sup> Indicates floating-point invalid-arithmetic-operand (#IA) exception.

<sup>\*\*</sup> Indicates floating-point zero-divide (#Z) exception.

status word. This information is important in argument reduction for the tangent function (using a modulus of  $\pi/4$ ), because it locates the original angle in the correct one of eight sectors of the unit circle.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

### Operation

```
\begin{split} \text{D} \leftarrow & \text{exponent}(\text{ST}(0)) - \text{exponent}(\text{ST}(1)); \\ \text{IF D} < 64 \\ & \text{THEN} \\ & Q \leftarrow & \text{Integer}(\text{RoundTowardNearestInteger}(\text{ST}(0) \, / \, \text{ST}(1))); \\ & \text{ST}(0) \leftarrow & \text{ST}(0) - (\text{ST}(1) * Q); \\ & \text{C2} \leftarrow 0; \\ & \text{C0, C3, C1} \leftarrow & \text{LeastSignificantBits}(Q); (* Q2, Q1, Q0 *) \\ & \text{ELSE} \\ & \text{C2} \leftarrow 1; \\ & \text{N} \leftarrow & \text{An implementation-dependent number between 32 and 63;} \\ & \text{QQ} \leftarrow & \text{Integer}(\text{TruncateTowardZero}((\text{ST}(0) \, / \, \text{ST}(1)) \, / \, 2^{(D-N)})); \\ & \text{ST}(0) \leftarrow & \text{ST}(0) - (\text{ST}(1) * \text{QQ} * 2^{(D-N)}); \\ & \text{FI}; \end{split}
```

## **FPU Flags Affected**

CO Set to bit 2 (Q2) of the quotient.

C1 Set to 0 if stack underflow occurred; otherwise, set to least significant bit of quotient (Q0).

C2 Set to 0 if reduction complete; set to 1 if incomplete.

C3 Set to bit 1 (Q1) of the quotient.

#### Floating-Point Exceptions

#IS Stack underflow occurred.

#IA Source operand is an SNaN value, modulus (divisor) is 0, dividend is ∞, or unsupported

format.

#D Source operand is a denormal value.

#U Result is too small for destination format.

#### **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

**#UD** If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

#### Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

### Compatibility Mode Exceptions

Same exceptions as in protected mode.

### 64-Bit Mode Exceptions

# FPTAN—Partial Tangent

| Opcode | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                               |
|--------|-------------|----------------|---------------------|---------------------------------------------------------------------------|
| D9 F2  | FPTAN       | Valid          | Valid               | Replace ST(0) with its approximate tangent and push 1 onto the FPU stack. |

### **Description**

Computes the approximate tangent of the source operand in register ST(0), stores the result in ST(0), and pushes a 1.0 onto the FPU register stack. The source operand must be given in radians and must be less than  $\pm 2^{63}$ . The following table shows the unmasked results obtained when computing the partial tangent of various classes of numbers, assuming that underflow does not occur.

| ST(0) SRC | ST(0) DEST |
|-----------|------------|
| - ∞       | *          |
| -F        | − F to + F |
| - 0       | - 0        |
| +0        | +0         |
| +F        | – F to + F |
| +∞        | *          |
| NaN       | NaN        |

Table 3-42. FPTAN Results

### NOTES:

- F Means finite floating-point value.
- \* Indicates floating-point invalid-arithmetic-operand (#IA) exception.

If the source operand is outside the acceptable range, the C2 flag in the FPU status word is set, and the value in register ST(0) remains unchanged. The instruction does not raise an exception when the source operand is out of range. It is up to the program to check the C2 flag for out-of-range conditions. Source values outside the range –  $2^{63}$  to  $+2^{63}$  can be reduced to the range of the instruction by subtracting an appropriate integer multiple of  $2\pi$ . However, even within the range  $-2^{63}$  to  $+2^{63}$ , inaccurate results can occur because the finite approximation of  $\pi$  used internally for argument reduction is not sufficient in all cases. Therefore, for accurate results it is safe to apply FPTAN only to arguments reduced accurately in software, to a value smaller in absolute value than  $3\pi/8$ . See the sections titled "Approximation of Pi" and "Transcendental Instruction Accuracy" in Chapter 8 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for a discussion of the proper value to use for  $\pi$  in performing such reductions.

The value 1.0 is pushed onto the register stack after the tangent has been computed to maintain compatibility with the Intel 8087 and Intel287 math coprocessors. This operation also simplifies the calculation of other trigonometric functions. For instance, the cotangent (which is the reciprocal of the tangent) can be computed by executing a FDIVR instruction after the FPTAN instruction.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

#### Operation

```
IF ST(0) < 2<sup>63</sup>

THEN

C2 \leftarrow 0;

ST(0) \leftarrow fptan(ST(0)); // approximation of tan

TOP \leftarrow TOP - 1;

ST(0) \leftarrow 1.0;

ELSE (* Source operand is out-of-range *)

C2 \leftarrow 1;
```

FI;

## **FPU Flags Affected**

C1 Set to 0 if stack underflow occurred; set to 1 if stack overflow occurred.

Set if result was rounded up; cleared otherwise.

C2 Set to 1 if outside range  $(-2^{63} < \text{source operand} < +2^{63})$ ; otherwise, set to 0.

C0, C3 Undefined.

## Floating-Point Exceptions

#IS Stack underflow or overflow occurred.

#IA Source operand is an SNaN value,  $\infty$ , or unsupported format.

#D Source operand is a denormal value.

#U Result is too small for destination format.

#P Value cannot be represented exactly in destination format.

## **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

**#UD** If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

#### Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

## FRNDINT—Round to Integer

| Opcode | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                |
|--------|-------------|----------------|---------------------|----------------------------|
| D9 FC  | FRNDINT     | Valid          | Valid               | Round ST(0) to an integer. |

### **Description**

Rounds the source value in the ST(0) register to the nearest integral value, depending on the current rounding mode (setting of the RC field of the FPU control word), and stores the result in ST(0).

If the source value is  $\infty$ , the value is not changed. If the source value is not an integral value, the floating-point inexact-result exception (#P) is generated.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

### Operation

 $ST(0) \leftarrow RoundToIntegralValue(ST(0));$ 

### **FPU Flags Affected**

C1 Set to 0 if stack underflow occurred.

Set if result was rounded up; cleared otherwise.

C0, C2, C3 Undefined.

## **Floating-Point Exceptions**

#IS Stack underflow occurred.

#IA Source operand is an SNaN value or unsupported format.

#D Source operand is a denormal value.

#P Source operand is not an integral value.

## **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

**#UD** If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

## Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

## FRSTOR—Restore x87 FPU State

| Opcode | Instruction        | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                             |
|--------|--------------------|----------------|---------------------|---------------------------------------------------------|
| DD /4  | FRSTOR m94/108byte | Valid          | Valid               | Load FPU state from <i>m94byte</i> or <i>m108byte</i> . |

### **Description**

Loads the FPU state (operating environment and register stack) from the memory area specified with the source operand. This state data is typically written to the specified memory location by a previous FSAVE/FNSAVE instruction.

The FPU operating environment consists of the FPU control word, status word, tag word, instruction pointer, data pointer, and last opcode. Figures 8-9 through 8-12 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, show the layout in memory of the stored environment, depending on the operating mode of the processor (protected or real) and the current operand-size attribute (16-bit or 32-bit). In virtual-8086 mode, the real mode layouts are used. The contents of the FPU register stack are stored in the 80 bytes immediately following the operating environment image.

The FRSTOR instruction should be executed in the same operating mode as the corresponding FSAVE/FNSAVE instruction.

If one or more unmasked exception bits are set in the new FPU status word, a floating-point exception will be generated. To avoid raising exceptions when loading a new operating environment, clear all the exception flags in the FPU status word that is being loaded.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

## Operation

```
\label{eq:fpucontrolword} \begin{split} & \mathsf{FPUControlWord}; \\ & \mathsf{FPUStatusWord} \leftarrow \mathsf{SRC}[\mathsf{FPUStatusWord}]; \\ & \mathsf{FPUTagWord} \leftarrow \mathsf{SRC}[\mathsf{FPUTagWord}]; \\ & \mathsf{FPUTagWord} \leftarrow \mathsf{SRC}[\mathsf{FPUDataPointer}]; \\ & \mathsf{FPUDataPointer} \leftarrow \mathsf{SRC}[\mathsf{FPUDataPointer}]; \\ & \mathsf{FPUInstructionPointer} \leftarrow \mathsf{SRC}[\mathsf{FPUInstructionPointer}]; \\ & \mathsf{FPULastInstructionOpcode} \leftarrow \mathsf{SRC}[\mathsf{FPULastInstructionOpcode}]; \\ & \mathsf{ST}(0) \leftarrow \mathsf{SRC}[\mathsf{ST}(0)]; \\ & \mathsf{ST}(1) \leftarrow \mathsf{SRC}[\mathsf{ST}(1)]; \\ & \mathsf{ST}(2) \leftarrow \mathsf{SRC}[\mathsf{ST}(2)]; \\ & \mathsf{ST}(3) \leftarrow \mathsf{SRC}[\mathsf{ST}(3)]; \\ & \mathsf{ST}(4) \leftarrow \mathsf{SRC}[\mathsf{ST}(4)]; \\ & \mathsf{ST}(5) \leftarrow \mathsf{SRC}[\mathsf{ST}(5)]; \\ & \mathsf{ST}(6) \leftarrow \mathsf{SRC}[\mathsf{ST}(7)]; \\ \end{aligned}
```

#### **FPU Flags Affected**

The C0, C1, C2, C3 flags are loaded.

## Floating-Point Exceptions

None; however, this operation might unmask an existing exception that has been detected but not generated, because it was masked. Here, the exception is generated at the completion of the instruction.

## **Protected Mode Exceptions**

#GP(0)

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit. If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#UD If the LOCK prefix is used.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

## FSAVE/FNSAVE—Store x87 FPU State

| Opcode   | Instruction                     | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                             |
|----------|---------------------------------|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9B DD /6 | FSAVE m94/108byte               | Valid          | Valid               | Store FPU state to <i>m94byte</i> or <i>m108byte</i> after checking for pending unmasked floating-point exceptions. Then re-initialize the FPU.         |
| DD /6    | FNSAVE <sup>*</sup> m94/108byte | Valid          | Valid               | Store FPU environment to <i>m94byte</i> or <i>m108byte</i> without checking for pending unmasked floating-point exceptions. Then re-initialize the FPU. |

#### NOTES:

## Description

Stores the current FPU state (operating environment and register stack) at the specified destination in memory, and then re-initializes the FPU. The FSAVE instruction checks for and handles pending unmasked floating-point exceptions before storing the FPU state; the FNSAVE instruction does not.

The FPU operating environment consists of the FPU control word, status word, tag word, instruction pointer, data pointer, and last opcode. Figures 8-9 through 8-12 in the <code>Intel® 64</code> and <code>IA-32</code> Architectures Software Developer's <code>Manual, Volume 1</code>, show the layout in memory of the stored environment, depending on the operating mode of the processor (protected or real) and the current operand-size attribute (16-bit or 32-bit). In virtual-8086 mode, the real mode layouts are used. The contents of the FPU register stack are stored in the 80 bytes immediately follow the operating environment image.

The saved image reflects the state of the FPU after all floating-point instructions preceding the FSAVE/FNSAVE instruction in the instruction stream have been executed.

After the FPU state has been saved, the FPU is reset to the same default values it is set to with the FINIT/FNINIT instructions (see "FINIT/FNINIT—Initialize Floating-Point Unit" in this chapter).

The FSAVE/FNSAVE instructions are typically used when the operating system needs to perform a context switch, an exception handler needs to use the FPU, or an application program needs to pass a "clean" FPU to a procedure.

The assembler issues two instructions for the FSAVE instruction (an FWAIT instruction followed by an FNSAVE instruction), and the processor executes each of these instructions separately. If an exception is generated for either of these instructions, the save EIP points to the instruction that caused the exception.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

#### IA-32 Architecture Compatibility

For Intel math coprocessors and FPUs prior to the Intel Pentium processor, an FWAIT instruction should be executed before attempting to read from the memory image stored with a prior FSAVE/FNSAVE instruction. This FWAIT instruction helps ensure that the storage operation has been completed.

When operating a Pentium or Intel486 processor in MS-DOS compatibility mode, it is possible (under unusual circumstances) for an FNSAVE instruction to be interrupted prior to being executed to handle a pending FPU exception. See the section titled "No-Wait FPU Instructions Can Get FPU Interrupt in Window" in Appendix D of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for a description of these circumstances. An FNSAVE instruction cannot be interrupted in this way on a Pentium 4, Intel Xeon, or P6 family processor.

<sup>\*</sup> See IA-32 Architecture Compatibility section below.

## Operation

```
(* Save FPU State and Registers *)
DEST[FPUControlWord] ← FPUControlWord:
DEST[FPUStatusWord] ← FPUStatusWord;
DEST[FPUTagWord] ← FPUTagWord;
DEST[FPUDataPointer] ← FPUDataPointer;
DEST[FPUInstructionPointer] \leftarrow FPUInstructionPointer:
DEST[FPULastInstructionOpcode] \leftarrow FPULastInstructionOpcode;
DEST[ST(0)] \leftarrow ST(0);
DEST[ST(1)] \leftarrow ST(1);
DEST[ST(2)] \leftarrow ST(2);
DEST[ST(3)] \leftarrow ST(3);
DEST[ST(4)] \leftarrow ST(4);
DEST[ST(5)] \leftarrow ST(5);
DEST[ST(6)] \leftarrow ST(6);
DEST[ST(7)] \leftarrow ST(7);
(* Initialize FPU *)
FPUControlWord \leftarrow 037FH:
FPUStatusWord \leftarrow 0;
FPUTagWord \leftarrow FFFFH;
FPUDataPointer \leftarrow 0:
FPUInstructionPointer \leftarrow 0:
FPULastInstructionOpcode \leftarrow 0:
```

#### **FPU Flags Affected**

The C0, C1, C2, and C3 flags are saved and then cleared.

## Floating-Point Exceptions

None.

#### **Protected Mode Exceptions**

#GP(0) If destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit. If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

#### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

## FSCALE—Scale

| Opcode | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description           |
|--------|-------------|----------------|---------------------|-----------------------|
| D9 FD  | FSCALE      | Valid          | Valid               | Scale ST(0) by ST(1). |

#### **Description**

Truncates the value in the source operand (toward 0) to an integral value and adds that value to the exponent of the destination operand. The destination and source operands are floating-point values located in registers ST(0) and ST(1), respectively. This instruction provides rapid multiplication or division by integral powers of 2. The following table shows the results obtained when scaling various classes of numbers, assuming that neither overflow nor underflow occurs.

ST(1) + 0 + F NaN – F **-0** \_ ∞ +∞ NaN NaN \_ ∞ \_ ∞ \_ ∞ \_ ∞ \_ ∞ **–** ∞ ST(0) NaN - F – F - F -F-0-F\_ ∞ - 0 <del>-</del> 0 NaN NaN -0-0**- 0** -0+ 0+ 0 NaN NaN +0+0+0+0+ F + F + F + F NaN + F + 0 +∞ NaN NaN +∞ +∞ +∞ +∞ +∞ +∞ NaN NaN NaN NaN NaN NaN NaN NaN

Table 3-43. FSCALE Results

### NOTES:

F Means finite floating-point value.

In most cases, only the exponent is changed and the mantissa (significand) remains unchanged. However, when the value being scaled in ST(0) is a denormal value, the mantissa is also changed and the result may turn out to be a normalized number. Similarly, if overflow or underflow results from a scale operation, the resulting mantissa will differ from the source's mantissa.

The FSCALE instruction can also be used to reverse the action of the FXTRACT instruction, as shown in the following example:

**FXTRACT**;

FSCALE;

FSTP ST(1);

In this example, the FXTRACT instruction extracts the significand and exponent from the value in ST(0) and stores them in ST(0) and ST(1) respectively. The FSCALE then scales the significand in ST(0) by the exponent in ST(1), recreating the original value before the FXTRACT operation was performed. The FSTP ST(1) instruction overwrites the exponent (extracted by the FXTRACT instruction) with the recreated value, which returns the stack to its original state with only one register [ST(0)] occupied.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

#### Operation

 $ST(0) \leftarrow ST(0) * 2^{RoundTowardZero(ST(1))}$ 

## **FPU Flags Affected**

C1 Set to 0 if stack underflow occurred.

Set if result was rounded up; cleared otherwise.

C0, C2, C3 Undefined.

## Floating-Point Exceptions

#IS Stack underflow occurred.

#IA Source operand is an SNaN value or unsupported format.

#D Source operand is a denormal value.

#U Result is too small for destination format.

#O Result is too large for destination format.

#P Value cannot be represented exactly in destination format.

## **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

**#UD** If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

### Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

#### **FSIN-Sine**

| Opcode | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                     |
|--------|-------------|----------------|---------------------|-------------------------------------------------|
| D9 FE  | FSIN        | Valid          | Valid               | Replace ST(0) with the approximate of its sine. |

#### **Description**

Computes an approximation of the sine of the source operand in register ST(0) and stores the result in ST(0). The source operand must be given in radians and must be within the range  $-2^{63}$  to  $+2^{63}$ . The following table shows the results obtained when taking the sine of various classes of numbers, assuming that underflow does not occur.

| SRC (ST(0)) | DEST (ST(0)) |
|-------------|--------------|
| - ∞         | *            |
| -F          | - 1 to + 1   |
| -0          | -0           |
| + 0         | + 0          |
| +F          | - 1 to +1    |
| + ∞         | *            |
| NaN         | NaN          |

Table 3-44. FSIN Results

## NOTES:

F Means finite floating-point value.

If the source operand is outside the acceptable range, the C2 flag in the FPU status word is set, and the value in register ST(0) remains unchanged. The instruction does not raise an exception when the source operand is out of range. It is up to the program to check the C2 flag for out-of-range conditions. Source values outside the range –  $2^{63}$  to  $+2^{63}$  can be reduced to the range of the instruction by subtracting an appropriate integer multiple of  $2\pi$ . However, even within the range  $-2^{63}$  to  $+2^{63}$ , inaccurate results can occur because the finite approximation of  $\pi$  used internally for argument reduction is not sufficient in all cases. Therefore, for accurate results it is safe to apply FSIN only to arguments reduced accurately in software, to a value smaller in absolute value than  $3\pi/4$ . See the sections titled "Approximation of Pi" and "Transcendental Instruction Accuracy" in Chapter 8 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for a discussion of the proper value to use for  $\pi$  in performing such reductions.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

#### Operation

```
\begin{split} \text{IF -2}^{63} &< \text{ST(0)} < 2^{63} \\ &\quad \text{THEN} \\ &\quad \text{C2} \leftarrow 0; \\ &\quad \text{ST(0)} \leftarrow \text{fsin(ST(0)); // approximation of the mathematical sin function} \\ &\quad \text{ELSE (* Source operand out of range *)} \\ &\quad \text{C2} \leftarrow 1; \\ \text{FI;} \end{split}
```

#### **FPU Flags Affected**

C1 Set to 0 if stack underflow occurred.

Set if result was rounded up; cleared otherwise.

C2 Set to 1 if outside range  $(-2^{63} < \text{source operand} < +2^{63})$ ; otherwise, set to 0.

C0, C3 Undefined.

<sup>\*</sup> Indicates floating-point invalid-arithmetic-operand (#IA) exception.

## Floating-Point Exceptions

#IS Stack underflow occurred.

#IA Source operand is an SNaN value,  $\infty$ , or unsupported format.

#D Source operand is a denormal value.

#P Value cannot be represented exactly in destination format.

## **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

#UD If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

## Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

## FSINCOS—Sine and Cosine

| Opcode | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                             |
|--------|-------------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| D9 FB  | FSINCOS     | Valid          | Valid               | Compute the sine and cosine of ST(0); replace ST(0) with the approximate sine, and push the approximate cosine onto the register stack. |

## **Description**

Computes both the approximate sine and the cosine of the source operand in register ST(0), stores the sine in ST(0), and pushes the cosine onto the top of the FPU register stack. (This instruction is faster than executing the FSIN and FCOS instructions in succession.)

The source operand must be given in radians and must be within the range  $-2^{63}$  to  $+2^{63}$ . The following table shows the results obtained when taking the sine and cosine of various classes of numbers, assuming that underflow does not occur.

| SRC   | DE           | ST         |
|-------|--------------|------------|
| ST(0) | ST(1) Cosine | ST(0) Sine |
| -∞    | *            | *          |
| -F    | - 1 to + 1   | - 1 to + 1 |
| -0    | + 1          | <b>–</b> 0 |
| + 0   | +1           | + 0        |
| + F   | - 1 to + 1   | - 1 to + 1 |
| +∞    | *            | *          |
| NaN   | NaN          | NaN        |

Table 3-45. FSINCOS Results

## **NOTES:**

F Means finite floating-point value.

If the source operand is outside the acceptable range, the C2 flag in the FPU status word is set, and the value in register ST(0) remains unchanged. The instruction does not raise an exception when the source operand is out of range. It is up to the program to check the C2 flag for out-of-range conditions. Source values outside the range –  $2^{63}$  to  $+2^{63}$  can be reduced to the range of the instruction by subtracting an appropriate integer multiple of  $2\pi$ . However, even within the range  $-2^{63}$  to  $+2^{63}$ , inaccurate results can occur because the finite approximation of  $\pi$  used internally for argument reduction is not sufficient in all cases. Therefore, for accurate results it is safe to apply FSINCOS only to arguments reduced accurately in software, to a value smaller in absolute value than  $3\pi/8$ . See the sections titled "Approximation of Pi" and "Transcendental Instruction Accuracy" in Chapter 8 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for a discussion of the proper value to use for  $\pi$  in performing such reductions.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

#### Operation

```
IF ST(0) < 2<sup>63</sup>

THEN

C2 \leftarrow 0;

TEMP \leftarrow fcos(ST(0)); // approximation of cosine

ST(0) \leftarrow fsin(ST(0)); // approximation of sine

TOP \leftarrow TOP - 1;

ST(0) \leftarrow TEMP;

ELSE (* Source operand out of range *)
```

<sup>\*</sup> Indicates floating-point invalid-arithmetic-operand (#IA) exception.

 $C2 \leftarrow 1$ ;

FI;

## **FPU Flags Affected**

C1 Set to 0 if stack underflow occurred; set to 1 of stack overflow occurs.

Set if result was rounded up; cleared otherwise.

C2 Set to 1 if outside range  $(-2^{63} < \text{source operand} < +2^{63})$ ; otherwise, set to 0.

C0, C3 Undefined.

## Floating-Point Exceptions

#IS Stack underflow or overflow occurred.

#IA Source operand is an SNaN value,  $\infty$ , or unsupported format.

#D Source operand is a denormal value.

#U Result is too small for destination format.

#P Value cannot be represented exactly in destination format.

## **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

**#UD** If the LOCK prefix is used.

#### **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

## Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

## **FSQRT—Square Root**

| Opcode | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                        |  |
|--------|-------------|----------------|---------------------|--------------------------------------------------------------------|--|
| D9 FA  | FSQRT       | Valid          | Valid               | Computes square root of $ST(0)$ and stores the result in $ST(0)$ . |  |

## **Description**

Computes the square root of the source value in the ST(0) register and stores the result in ST(0).

The following table shows the results obtained when taking the square root of various classes of numbers, assuming that neither overflow nor underflow occurs.

Table 3-46. FSQRT Results

| SRC (ST(0)) | DEST (ST(0)) |
|-------------|--------------|
| - ∞         | *            |
| -F          | *            |
| -0          | - 0          |
| + 0         | +0           |
| + F         | +F           |
| +∞          | +∞           |
| NaN         | NaN          |

#### NOTES:

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

#### Operation

 $ST(0) \leftarrow SquareRoot(ST(0));$ 

## **FPU Flags Affected**

C1 Set to 0 if stack underflow occurred.

Set if result was rounded up; cleared otherwise.

C0, C2, C3 Undefined.

#### Floating-Point Exceptions

#IS Stack underflow occurred.

#IA Source operand is an SNaN value or unsupported format.

Source operand is a negative value (except for -0).

#D Source operand is a denormal value.

#P Value cannot be represented exactly in destination format.

## **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

F Means finite floating-point value.

<sup>\*</sup> Indicates floating-point invalid-arithmetic-operand (#IA) exception.

## INSTRUCTION SET REFERENCE, A-M

# **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

# Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

| FST/FSTP—Store Floating Point Value |
|-------------------------------------|
|-------------------------------------|

| Opcode  | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                        |
|---------|-------------|----------------|---------------------|----------------------------------------------------|
| D9 /2   | FST m32fp   | Valid          | Valid               | Copy ST(0) to m32fp.                               |
| DD /2   | FST m64fp   | Valid          | Valid               | Copy ST(0) to m64fp.                               |
| DD D0+i | FST ST(i)   | Valid          | Valid               | Copy ST(0) to ST(i).                               |
| D9 /3   | FSTP m32fp  | Valid          | Valid               | Copy ST(0) to <i>m32fp</i> and pop register stack. |
| DD /3   | FSTP m64fp  | Valid          | Valid               | Copy ST(0) to <i>m64fp</i> and pop register stack. |
| DB /7   | FSTP m80fp  | Valid          | Valid               | Copy ST(0) to <i>m80fp</i> and pop register stack. |
| DD D8+i | FSTP ST(i)  | Valid          | Valid               | Copy ST(0) to ST(i) and pop register stack.        |

## **Description**

The FST instruction copies the value in the ST(0) register to the destination operand, which can be a memory location or another register in the FPU register stack. When storing the value in memory, the value is converted to single-precision or double-precision floating-point format.

The FSTP instruction performs the same operation as the FST instruction and then pops the register stack. To pop the register stack, the processor marks the ST(0) register as empty and increments the stack pointer (TOP) by 1. The FSTP instruction can also store values in memory in double extended-precision floating-point format.

If the destination operand is a memory location, the operand specifies the address where the first byte of the destination value is to be stored. If the destination operand is a register, the operand specifies a register in the register stack relative to the top of the stack.

If the destination size is single-precision or double-precision, the significand of the value being stored is rounded to the width of the destination (according to the rounding mode specified by the RC field of the FPU control word), and the exponent is converted to the width and bias of the destination format. If the value being stored is too large for the destination format, a numeric overflow exception (#O) is generated and, if the exception is unmasked, no value is stored in the destination operand. If the value being stored is a denormal value, the denormal exception (#D) is not generated. This condition is simply signaled as a numeric underflow exception (#U) condition.

If the value being stored is  $\pm 0$ ,  $\pm \infty$ , or a NaN, the least-significant bits of the significand and the exponent are truncated to fit the destination format. This operation preserves the value's identity as a 0,  $\infty$ , or NaN.

If the destination operand is a non-empty register, the invalid-operation exception is not generated.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

### Operation

```
DEST ← ST(0);

IF Instruction = FSTP

THEN

PopRegisterStack;
FI;
```

### **FPU Flags Affected**

C1 Set to 0 if stack underflow occurred.

Indicates rounding direction of if the floating-point inexact exception (#P) is generated:  $0 \leftarrow$ 

not roundup;  $1 \leftarrow \text{roundup}$ .

C0, C2, C3 Undefined.

## Floating-Point Exceptions

#IS Stack underflow occurred.

#IA If destination result is an SNaN value or unsupported format, except when the destination

format is in double extended-precision floating-point format.

#U Result is too small for the destination format.

#O Result is too large for the destination format.

#P Value cannot be represented exactly in destination format.

## **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit. If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#UD If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If the LOCK prefix is used.

#### Compatibility Mode Exceptions

Same exceptions as in protected mode.

## 64-Bit Mode Exceptions

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

## FSTCW/FNSTCW—Store x87 FPU Control Word

| Opcode   | Instruction                | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                              |
|----------|----------------------------|----------------|---------------------|----------------------------------------------------------------------------------------------------------|
| 9B D9 /7 | FSTCW m2byte               | Valid          | Valid               | Store FPU control word to <i>m2byte</i> after checking for pending unmasked floating-point exceptions.   |
| D9 /7    | FNSTCW <sup>*</sup> m2byte | Valid          | Valid               | Store FPU control word to <i>m2byte</i> without checking for pending unmasked floating-point exceptions. |

#### NOTES:

## **Description**

Stores the current value of the FPU control word at the specified destination in memory. The FSTCW instruction checks for and handles pending unmasked floating-point exceptions before storing the control word; the FNSTCW instruction does not.

The assembler issues two instructions for the FSTCW instruction (an FWAIT instruction followed by an FNSTCW instruction), and the processor executes each of these instructions in separately. If an exception is generated for either of these instructions, the save EIP points to the instruction that caused the exception.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

# IA-32 Architecture Compatibility

When operating a Pentium or Intel486 processor in MS-DOS compatibility mode, it is possible (under unusual circumstances) for an FNSTCW instruction to be interrupted prior to being executed to handle a pending FPU exception. See the section titled "No-Wait FPU Instructions Can Get FPU Interrupt in Window" in Appendix D of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for a description of these circumstances. An FNSTCW instruction cannot be interrupted in this way on a Pentium 4, Intel Xeon, or P6 family processor.

### Operation

 $DEST \leftarrow FPUControlWord;$ 

## **FPU Flags Affected**

The C0, C1, C2, and C3 flags are undefined.

#### Floating-Point Exceptions

None.

### **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit. If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

<sup>\*</sup> See IA-32 Architecture Compatibility section below.

## **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

**#UD** If the LOCK prefix is used.

### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

## FSTENV/FNSTENV—Store x87 FPU Environment

| Opcode   | Instruction                     | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                         |
|----------|---------------------------------|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9B D9 /6 | FSTENV m14/28byte               | Valid          | Valid               | Store FPU environment to <i>m14byte</i> or <i>m28byte</i> after checking for pending unmasked floating-point exceptions. Then mask all floating-point exceptions.   |
| D9 /6    | FNSTENV <sup>*</sup> m14/28byte | Valid          | Valid               | Store FPU environment to <i>m14byte</i> or <i>m28byte</i> without checking for pending unmasked floating-point exceptions. Then mask all floating-point exceptions. |

#### NOTES:

### **Description**

Saves the current FPU operating environment at the memory location specified with the destination operand, and then masks all floating-point exceptions. The FPU operating environment consists of the FPU control word, status word, tag word, instruction pointer, data pointer, and last opcode. Figures 8-9 through 8-12 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, show the layout in memory of the stored environment, depending on the operating mode of the processor (protected or real) and the current operand-size attribute (16-bit or 32-bit). In virtual-8086 mode, the real mode layouts are used.

The FSTENV instruction checks for and handles any pending unmasked floating-point exceptions before storing the FPU environment; the FNSTENV instruction does not. The saved image reflects the state of the FPU after all floating-point instructions preceding the FSTENV/FNSTENV instruction in the instruction stream have been executed.

These instructions are often used by exception handlers because they provide access to the FPU instruction and data pointers. The environment is typically saved in the stack. Masking all exceptions after saving the environment prevents floating-point exceptions from interrupting the exception handler.

The assembler issues two instructions for the FSTENV instruction (an FWAIT instruction followed by an FNSTENV instruction), and the processor executes each of these instructions separately. If an exception is generated for either of these instructions, the save EIP points to the instruction that caused the exception.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

## IA-32 Architecture Compatibility

When operating a Pentium or Intel486 processor in MS-DOS compatibility mode, it is possible (under unusual circumstances) for an FNSTENV instruction to be interrupted prior to being executed to handle a pending FPU exception. See the section titled "No-Wait FPU Instructions Can Get FPU Interrupt in Window" in Appendix D of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for a description of these circumstances. An FNSTENV instruction cannot be interrupted in this way on a Pentium 4, Intel Xeon, or P6 family processor.

#### Operation

DEST[FPUControlWord] ← FPUControlWord;
DEST[FPUStatusWord] ← FPUStatusWord;
DEST[FPUTagWord] ← FPUTagWord;
DEST[FPUDataPointer] ← FPUDataPointer;
DEST[FPUInstructionPointer] ← FPUInstructionPointer;
DEST[FPULastInstructionOpcode] ← FPULastInstructionOpcode;

## **FPU Flags Affected**

The C0, C1, C2, and C3 are undefined.

<sup>\*</sup> See IA-32 Architecture Compatibility section below.

## Floating-Point Exceptions

None.

## **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit. If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

**#UD** If the LOCK prefix is used.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If the LOCK prefix is used.

### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### 64-Bit Mode Exceptions

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

## FSTSW/FNSTSW—Store x87 FPU Status Word

| Opcode   | Instruction                | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                             |
|----------|----------------------------|----------------|---------------------|---------------------------------------------------------------------------------------------------------|
| 9B DD /7 | FSTSW m2byte               | Valid          | Valid               | Store FPU status word at <i>m2byte</i> after checking for pending unmasked floating-point exceptions.   |
| 9B DF E0 | FSTSW AX                   | Valid          | Valid               | Store FPU status word in AX register after checking for pending unmasked floating-point exceptions.     |
| DD /7    | FNSTSW <sup>*</sup> m2byte | Valid          | Valid               | Store FPU status word at <i>m2byte</i> without checking for pending unmasked floating-point exceptions. |
| DF EO    | FNSTSW <sup>*</sup> AX     | Valid          | Valid               | Store FPU status word in AX register without checking for pending unmasked floating-point exceptions.   |

#### NOTES:

## **Description**

Stores the current value of the x87 FPU status word in the destination location. The destination operand can be either a two-byte memory location or the AX register. The FSTSW instruction checks for and handles pending unmasked floating-point exceptions before storing the status word; the FNSTSW instruction does not.

The FNSTSW AX form of the instruction is used primarily in conditional branching (for instance, after an FPU comparison instruction or an FPREM, FPREM1, or FXAM instruction), where the direction of the branch depends on the state of the FPU condition code flags. (See the section titled "Branching and Conditional Moves on FPU Condition Codes" in Chapter 8 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.) This instruction can also be used to invoke exception handlers (by examining the exception flags) in environments that do not use interrupts. When the FNSTSW AX instruction is executed, the AX register is updated before the processor executes any further instructions. The status stored in the AX register is thus guaranteed to be from the completion of the prior FPU instruction.

The assembler issues two instructions for the FSTSW instruction (an FWAIT instruction followed by an FNSTSW instruction), and the processor executes each of these instructions separately. If an exception is generated for either of these instructions, the save EIP points to the instruction that caused the exception.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

### IA-32 Architecture Compatibility

When operating a Pentium or Intel486 processor in MS-DOS compatibility mode, it is possible (under unusual circumstances) for an FNSTSW instruction to be interrupted prior to being executed to handle a pending FPU exception. See the section titled "No-Wait FPU Instructions Can Get FPU Interrupt in Window" in Appendix D of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for a description of these circumstances. An FNSTSW instruction cannot be interrupted in this way on a Pentium 4, Intel Xeon, or P6 family processor.

## Operation

 $DEST \leftarrow FPUStatusWord;$ 

#### **FPU Flags Affected**

The C0, C1, C2, and C3 are undefined.

<sup>\*</sup> See IA-32 Architecture Compatibility section below.

## Floating-Point Exceptions

None.

## **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit. If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

| <b>FSUB/FSU</b> | BP/FISUB- | -Subtract |
|-----------------|-----------|-----------|
|-----------------|-----------|-----------|

| Opcode  | Instruction        | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                               |
|---------|--------------------|----------------|---------------------|---------------------------------------------------------------------------|
| D8 /4   | FSUB m32fp         | Valid          | Valid               | Subtract $m32fp$ from ST(0) and store result in ST(0).                    |
| DC /4   | FSUB m64fp         | Valid          | Valid               | Subtract $m64fp$ from ST(0) and store result in ST(0).                    |
| D8 E0+i | FSUB ST(0), ST(i)  | Valid          | Valid               | Subtract $ST(i)$ from $ST(0)$ and store result in $ST(0)$ .               |
| DC E8+i | FSUB ST(i), ST(0)  | Valid          | Valid               | Subtract $ST(0)$ from $ST(i)$ and store result in $ST(i)$ .               |
| DE E8+i | FSUBP ST(i), ST(0) | Valid          | Valid               | Subtract ST(0) from ST(i), store result in ST(i), and pop register stack. |
| DE E9   | FSUBP              | Valid          | Valid               | Subtract ST(0) from ST(1), store result in ST(1), and pop register stack. |
| DA /4   | FISUB m32int       | Valid          | Valid               | Subtract <i>m32int</i> from ST(0) and store result in ST(0).              |
| DE /4   | FISUB m16int       | Valid          | Valid               | Subtract $m16int$ from ST(0) and store result in ST(0).                   |

# **Description**

Subtracts the source operand from the destination operand and stores the difference in the destination location. The destination operand is always an FPU data register; the source operand can be a register or a memory location. Source operands in memory can be in single-precision or double-precision floating-point format or in word or doubleword integer format.

The no-operand version of the instruction subtracts the contents of the ST(0) register from the ST(1) register and stores the result in ST(1). The one-operand version subtracts the contents of a memory location (either a floating-point or an integer value) from the contents of the ST(0) register and stores the result in ST(0). The two-operand version, subtracts the contents of the ST(0) register from the ST(i) register or vice versa.

The FSUBP instructions perform the additional operation of popping the FPU register stack following the subtraction. To pop the register stack, the processor marks the ST(0) register as empty and increments the stack pointer (TOP) by 1. The no-operand version of the floating-point subtract instructions always results in the register stack being popped. In some assemblers, the mnemonic for this instruction is FSUB rather than FSUBP.

The FISUB instructions convert an integer source operand to double extended-precision floating-point format before performing the subtraction.

Table 3-47 shows the results obtained when subtracting various classes of numbers from one another, assuming that neither overflow nor underflow occurs. Here, the SRC value is subtracted from the DEST value (DEST – SRC = result).

When the difference between two operands of like sign is 0, the result is +0, except for the round toward  $-\infty$  mode, in which case the result is -0. This instruction also guarantees that +0 - (-0) = +0, and that -0 - (+0) = -0. When the source operand is an integer 0, it is treated as a +0.

When one operand is  $\infty$ , the result is  $\infty$  of the expected sign. If both operands are  $\infty$  of the same sign, an invalid-operation exception is generated.

| Table 3-47. | ESTIB/E | CLIBD/EICI | IR Doculte |
|-------------|---------|------------|------------|
| Table 5-47. | F3UD/F  | SUPP/FISU  | ib kesiiis |

|      | SRC |     |            |      |      |            |     |     |
|------|-----|-----|------------|------|------|------------|-----|-----|
|      |     | - ∞ | – F or – I | - 0  | + 0  | + F or + I | +∞  | NaN |
|      | - ∞ | *   | - ∞        | - ∞  | - ∞  | - ∞        | - ∞ | NaN |
|      | – F | +∞  | ±F or ±0   | DEST | DEST | – F        | - ∞ | NaN |
| DEST | - 0 | +∞  | -SRC       | ±0   | - 0  | - SRC      | - ∞ | NaN |
|      | + 0 | +∞  | -SRC       | + 0  | ±0   | - SRC      | - ∞ | NaN |
|      | + F | +∞  | + F        | DEST | DEST | ±F or ±0   | - ∞ | NaN |
|      | +∞  | +∞  | +∞         | +∞   | +∞   | +∞         | *   | NaN |
|      | NaN | NaN | NaN        | NaN  | NaN  | NaN        | NaN | NaN |

#### **NOTES:**

- F Means finite floating-point value.
- I Means integer.
- \* Indicates floating-point invalid-arithmetic-operand (#IA) exception.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

## Operation

```
IF Instruction = FISUB
   THEN
        DEST ← DEST − ConvertToDoubleExtendedPrecisionFP(SRC);
   ELSE (* Source operand is floating-point value *)
        DEST \leftarrow DEST - SRC;
FI;
IF Instruction = FSUBP
   THEN
        PopRegisterStack;
FI;
```

## **FPU Flags Affected**

Set to 0 if stack underflow occurred. C1

Set if result was rounded up; cleared otherwise.

C0, C2, C3 Undefined.

## Floating-Point Exceptions

#IS Stack underflow occurred.

#IA Operand is an SNaN value or unsupported format.

> Operands are infinities of like sign. Source operand is a denormal value. Result is too small for destination format.

Result is too large for destination format. #P Value cannot be represented exactly in destination format.

## **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#D

#U

#O

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#UD If the LOCK prefix is used.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

| CCIII | <b>RD/CSI</b> | IDDD/CICI | JRR-Revers | o Subtract |
|-------|---------------|-----------|------------|------------|
|       | DK/F N        | JDKP/FIN  | JDK-KEVEL  | e simmati  |

| Opcode  | Instruction         | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                               |
|---------|---------------------|----------------|---------------------|---------------------------------------------------------------------------|
| D8 /5   | FSUBR m32fp         | Valid          | Valid               | Subtract ST(0) from $m32fp$ and store result in ST(0).                    |
| DC /5   | FSUBR m64fp         | Valid          | Valid               | Subtract ST(0) from <i>m64fp</i> and store result in ST(0).               |
| D8 E8+i | FSUBR ST(0), ST(i)  | Valid          | Valid               | Subtract ST(0) from ST(i) and store result in ST(0).                      |
| DC E0+i | FSUBR ST(i), ST(0)  | Valid          | Valid               | Subtract ST(i) from ST(0) and store result in ST(i).                      |
| DE E0+i | FSUBRP ST(i), ST(0) | Valid          | Valid               | Subtract ST(i) from ST(0), store result in ST(i), and pop register stack. |
| DE E1   | FSUBRP              | Valid          | Valid               | Subtract ST(1) from ST(0), store result in ST(1), and pop register stack. |
| DA /5   | FISUBR m32int       | Valid          | Valid               | Subtract ST(0) from <i>m32int</i> and store result in ST(0).              |
| DE /5   | FISUBR m16int       | Valid          | Valid               | Subtract ST(0) from $m16int$ and store result in ST(0).                   |

### **Description**

Subtracts the destination operand from the source operand and stores the difference in the destination location. The destination operand is always an FPU register; the source operand can be a register or a memory location. Source operands in memory can be in single-precision or double-precision floating-point format or in word or doubleword integer format.

These instructions perform the reverse operations of the FSUB, FSUBP, and FISUB instructions. They are provided to support more efficient coding.

The no-operand version of the instruction subtracts the contents of the ST(1) register from the ST(0) register and stores the result in ST(1). The one-operand version subtracts the contents of the ST(0) register from the contents of a memory location (either a floating-point or an integer value) and stores the result in ST(0). The two-operand version, subtracts the contents of the ST(i) register from the ST(0) register or vice versa.

The FSUBRP instructions perform the additional operation of popping the FPU register stack following the subtraction. To pop the register stack, the processor marks the ST(0) register as empty and increments the stack pointer (TOP) by 1. The no-operand version of the floating-point reverse subtract instructions always results in the register stack being popped. In some assemblers, the mnemonic for this instruction is FSUBR rather than FSUBRP.

The FISUBR instructions convert an integer source operand to double extended-precision floating-point format before performing the subtraction.

The following table shows the results obtained when subtracting various classes of numbers from one another, assuming that neither overflow nor underflow occurs. Here, the DEST value is subtracted from the SRC value (SRC – DEST = result).

When the difference between two operands of like sign is 0, the result is +0, except for the round toward  $-\infty$  mode, in which case the result is -0. This instruction also guarantees that +0 - (-0) = +0, and that -0 - (+0) = -0. When the source operand is an integer 0, it is treated as a +0.

When one operand is  $\infty$ , the result is  $\infty$  of the expected sign. If both operands are  $\infty$  of the same sign, an invalid-operation exception is generated.

NaN

NaN

NaN

|      | SRC |     |          |       |       |          |    |     |  |
|------|-----|-----|----------|-------|-------|----------|----|-----|--|
|      |     | - 8 | −F or −I | -0    | +0    | +F or +I | +∞ | NaN |  |
|      | - ∞ | *   | +∞       | +∞    | +∞    | +∞       | +∞ | NaN |  |
|      | – F | - 8 | ±F or ±0 | -DEST | -DEST | + F      | +∞ | NaN |  |
| DEST | - 0 | - ∞ | SRC      | ±0    | + 0   | SRC      | +∞ | NaN |  |
|      | + 0 | - 8 | SRC      | - 0   | ±0    | SRC      | +∞ | NaN |  |
|      | + F | - 8 | – F      | -DEST | -DEST | ±F or ±0 | +∞ | NaN |  |

NaN

NaN

NaN

Table 3-48. FSUBR/FSUBRP/FISUBR Results

#### **NOTES:**

F Means finite floating-point value.

NaN

- I Means integer.
- \* Indicates floating-point invalid-arithmetic-operand (#IA) exception.

NaN

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

NaN

### Operation

```
IF Instruction = FISUBR

THEN

DEST ← ConvertToDoubleExtendedPrecisionFP(SRC) − DEST;

ELSE (* Source operand is floating-point value *)

DEST ← SRC − DEST; FI;

IF Instruction = FSUBRP

THEN

PopRegisterStack; FI;
```

#### **FPU Flags Affected**

#D

C1 Set to 0 if stack underflow occurred.

Set if result was rounded up; cleared otherwise.

C0, C2, C3 Undefined.

#### Floating-Point Exceptions

#IS Stack underflow occurred.

#IA Operand is an SNaN value or unsupported format.

Operands are infinities of like sign. Source operand is a denormal value.

#U Result is too small for destination format.
#O Result is too large for destination format.

#P Value cannot be represented exactly in destination format.

## **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#UD If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### 64-Bit Mode Exceptions

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

#### FTST-TEST

| Opcode | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description             |
|--------|-------------|----------------|---------------------|-------------------------|
| D9 E4  | FTST        | Valid          | Valid               | Compare ST(0) with 0.0. |

#### **Description**

Compares the value in the ST(0) register with 0.0 and sets the condition code flags C0, C2, and C3 in the FPU status word according to the results (see table below).

#### Table 3-49. FTST Results

| Condition   | C3 | C2 | CO |
|-------------|----|----|----|
| ST(0) > 0.0 | 0  | 0  | 0  |
| ST(0) < 0.0 | 0  | 0  | 1  |
| ST(0) = 0.0 | 1  | 0  | 0  |
| Unordered   | 1  | 1  | 1  |

This instruction performs an "unordered comparison." An unordered comparison also checks the class of the numbers being compared (see "FXAM—Examine ModR/M" in this chapter). If the value in register ST(0) is a NaN or is in an undefined format, the condition flags are set to "unordered" and the invalid operation exception is generated.

The sign of zero is ignored, so that  $(-0.0 \leftarrow +0.0)$ .

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

## Operation

CASE (relation of operands) OF

$$\label{eq:state_equation} \begin{split} & \text{Not comparable:} & \text{C3, C2, C0} \leftarrow 111; \\ & \text{ST(0)} > \text{0.0:} & \text{C3, C2, C0} \leftarrow \text{000;} \\ & \text{ST(0)} < \text{0.0:} & \text{C3, C2, C0} \leftarrow \text{001;} \\ & \text{ST(0)} = \text{0.0:} & \text{C3, C2, C0} \leftarrow \text{100;} \\ & \text{ESAC;} \end{split}$$

## **FPU Flags Affected**

C1 Set to 0.

C0, C2, C3 See Table 3-49.

## **Floating-Point Exceptions**

#IS Stack underflow occurred.

#IA The source operand is a NaN value or is in an unsupported format.

#D The source operand is a denormal value.

#### **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1. #MF If there is a pending x87 FPU exception.

#UD If the LOCK prefix is used.

#### **Real-Address Mode Exceptions**

## INSTRUCTION SET REFERENCE, A-M

# Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

| Opcode  | Instruction  | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                            |
|---------|--------------|----------------|---------------------|--------------------------------------------------------|
| DD E0+i | FUCOM ST(i)  | Valid          | Valid               | Compare ST(0) with ST(i).                              |
| DD E1   | FUCOM        | Valid          | Valid               | Compare ST(0) with ST(1).                              |
| DD E8+i | FUCOMP ST(i) | Valid          | Valid               | Compare ST(0) with ST(i) and pop register stack.       |
| DD E9   | FUCOMP       | Valid          | Valid               | Compare ST(0) with ST(1) and pop register stack.       |
| DA E9   | FUCOMPP      | Valid          | Valid               | Compare ST(0) with ST(1) and pop register stack twice. |

#### **Description**

Performs an unordered comparison of the contents of register ST(0) and ST(i) and sets condition code flags C0, C2, and C3 in the FPU status word according to the results (see the table below). If no operand is specified, the contents of registers ST(0) and ST(1) are compared. The sign of zero is ignored, so that -0.0 is equal to +0.0.

| Comparison Results* | C3 | C2 | СО |  |  |  |
|---------------------|----|----|----|--|--|--|
| ST0 > ST(i)         | 0  | 0  | 0  |  |  |  |
| ST0 < ST(i)         | 0  | 0  | 1  |  |  |  |
| ST0 = ST(i)         | 1  | 0  | 0  |  |  |  |
| Unordered           | 1  | 1  | 1  |  |  |  |

Table 3-50 FUCOM/FUCOMP/FUCOMPP Results

#### NOTES:

An unordered comparison checks the class of the numbers being compared (see "FXAM—Examine ModR/M" in this chapter). The FUCOM/FUCOMP/FUCOMPP instructions perform the same operations as the FCOM/FCOMP/FCOMPP instructions. The only difference is that the FUCOM/FUCOMP/FUCOMPP instructions raise the invalid-arithmetic-operand exception (#IA) only when either or both operands are an SNaN or are in an unsupported format; QNaNs cause the condition code flags to be set to unordered, but do not cause an exception to be generated. The FCOM/FCOMP/FCOMPP instructions raise an invalid-operation exception when either or both of the operands are a NaN value of any kind or are in an unsupported format.

As with the FCOM/FCOMP/FCOMPP instructions, if the operation results in an invalid-arithmetic-operand exception being raised, the condition code flags are set only if the exception is masked.

The FUCOMP instruction pops the register stack following the comparison operation and the FUCOMPP instruction pops the register stack twice following the comparison operation. To pop the register stack, the processor marks the ST(0) register as empty and increments the stack pointer (TOP) by 1.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

#### Operation

```
CASE (relation of operands) OF ST > SRC: \qquad C3, C2, C0 \leftarrow 000; \\ ST < SRC: \qquad C3, C2, C0 \leftarrow 001; \\ ST = SRC: \qquad C3, C2, C0 \leftarrow 100; \\ ESAC;
IF ST(0) or SRC = QNaN, but not SNaN or unsupported format THEN C3, C2, C0 \leftarrow 111; \\ ELSE (* ST(0) \text{ or } SRC \text{ is } SNaN \text{ or unsupported format } *)
```

<sup>\*</sup> Flags not set if unmasked invalid-arithmetic-operand (#IA) exception is generated.

```
IF FPUControlWord.IM = 1
THEN
C3, C2, C0 ← 111;
FI;
FI;
IF Instruction = FUCOMP
THEN
PopRegisterStack;
FI;
IF Instruction = FUCOMPP
THEN
PopRegisterStack;
FI;
FI = FUCOMPP
FIEN
PopRegisterStack;
FI;
```

#### **FPU Flags Affected**

C1 Set to 0 if stack underflow occurred.

C0, C2, C3 See Table 3-50.

## Floating-Point Exceptions

#IS Stack underflow occurred.

#IA One or both operands are SNaN values or have unsupported formats. Detection of a QNaN

value in and of itself does not raise an invalid-operand exception.

#D One or both operands are denormal values.

#### **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

#UD If the LOCK prefix is used.

#### **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

#### Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#### FXAM—Examine ModR/M

| Opcode | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                        |
|--------|-------------|----------------|---------------------|------------------------------------|
| D9 E5  | FXAM        | Valid          | Valid               | Classify value or number in ST(0). |

## **Description**

Examines the contents of the ST(0) register and sets the condition code flags C0, C2, and C3 in the FPU status word to indicate the class of value or number in the register (see the table below).

Table 3-51. FXAM Results

| Class                | C3 | C2 | CO |
|----------------------|----|----|----|
| Unsupported          | 0  | 0  | 0  |
| NaN                  | 0  | 0  | 1  |
| Normal finite number | 0  | 1  | 0  |
| Infinity             | 0  | 1  | 1  |
| Zero                 | 1  | 0  | 0  |
| Empty                | 1  | 0  | 1  |
| Denormal number      | 1  | 1  | 0  |

The C1 flag is set to the sign of the value in ST(0), regardless of whether the register is empty or full.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

### Operation

C1 ← sign bit of ST; (\* 0 for positive, 1 for negative \*)

CASE (class of value or number in ST(0)) OF

Unsupported:C3, C2, C0  $\leftarrow$  000;

NaN: C3, C2, C0  $\leftarrow$  001; Normal: C3, C2, C0  $\leftarrow$  010; Infinity: C3, C2, C0  $\leftarrow$  011; Zero: C3, C2, C0  $\leftarrow$  100; Empty: C3, C2, C0  $\leftarrow$  101;

Denormal: C3, C2, C0  $\leftarrow$  110;

ESAC;

## **FPU Flags Affected**

C1 Sign of value in ST(0). C0, C2, C3 See Table 3-51.

#### Floating-Point Exceptions

None.

## **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

**#UD** If the LOCK prefix is used.

#### INSTRUCTION SET REFERENCE, A-M

## **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

## Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

## **FXCH—Exchange Register Contents**

| Opcode  | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                               |
|---------|-------------|----------------|---------------------|-------------------------------------------|
| D9 C8+i | FXCH ST(i)  | Valid          | Valid               | Exchange the contents of ST(0) and ST(i). |
| D9 C9   | FXCH        | Valid          | Valid               | Exchange the contents of ST(0) and ST(1). |

### **Description**

Exchanges the contents of registers ST(0) and ST(i). If no source operand is specified, the contents of ST(0) and ST(1) are exchanged.

This instruction provides a simple means of moving values in the FPU register stack to the top of the stack [ST(0)], so that they can be operated on by those floating-point instructions that can only operate on values in ST(0). For example, the following instruction sequence takes the square root of the third register from the top of the register stack:

```
FXCH ST(3);
FSQRT;
FXCH ST(3);
```

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

## Operation

```
\begin{split} \text{IF (Number-of-operands) is 1} \\ \text{THEN} \\ \text{temp} \leftarrow \text{ST(0);} \\ \text{ST(0)} \leftarrow \text{SRC;} \\ \text{SRC} \leftarrow \text{temp;} \\ \text{ELSE} \\ \text{temp} \leftarrow \text{ST(0);} \\ \text{ST(0)} \leftarrow \text{ST(1);} \\ \text{ST(1)} \leftarrow \text{temp;} \\ \text{FI;} \end{split}
```

#### **FPU Flags Affected**

C1 Set to 0. C0, C2, C3 Undefined.

## Floating-Point Exceptions

#IS Stack underflow occurred.

## **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

#UD If the LOCK prefix is used.

#### **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

## Virtual-8086 Mode Exceptions

## INSTRUCTION SET REFERENCE, A-M

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

## FXRSTOR—Restore x87 FPU, MMX, XMM, and MXCSR State

| Opcode/<br>Instruction                | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                    |
|---------------------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------|
| OF AE /1 FXRSTOR m512byte             | М         | Valid          | Valid               | Restore the x87 FPU, MMX, XMM, and MXCSR register state from <i>m512byte</i> . |
| REX.W+ 0F AE /1<br>FXRSTOR64 m512byte | М         | Valid          | N.E.                | Restore the x87 FPU, MMX, XMM, and MXCSR register state from <i>m512byte</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r) | NA        | NA        | NA        |

## **Description**

Reloads the x87 FPU, MMX technology, XMM, and MXCSR registers from the 512-byte memory image specified in the source operand. This data should have been written to memory previously using the FXSAVE instruction, and in the same format as required by the operating modes. The first byte of the data should be located on a 16-byte boundary. There are three distinct layouts of the FXSAVE state map: one for legacy and compatibility mode, a second format for 64-bit mode FXSAVE/FXRSTOR with REX.W=0, and the third format is for 64-bit mode with FXSAVE64/FXRSTOR64. Table 3-52 shows the layout of the legacy/compatibility mode state information in memory and describes the fields in the memory image for the FXRSTOR and FXSAVE instructions. Table 3-55 shows the layout of the 64-bit mode state information when REX.W is set (FXSAVE64/FXRSTOR64). Table 3-56 shows the layout of the 64-bit mode state information when REX.W is clear (FXSAVE/FXRSTOR).

The state image referenced with an FXRSTOR instruction must have been saved using an FXSAVE instruction or be in the same format as required by Table 3-52, Table 3-55, or Table 3-56. Referencing a state image saved with an FSAVE, FNSAVE instruction or incompatible field layout will result in an incorrect state restoration.

The FXRSTOR instruction does not flush pending x87 FPU exceptions. To check and raise exceptions when loading x87 FPU state information with the FXRSTOR instruction, use an FWAIT instruction after the FXRSTOR instruction.

If the OSFXSR bit in control register CR4 is not set, the FXRSTOR instruction may not restore the states of the XMM and MXCSR registers. This behavior is implementation dependent.

If the MXCSR state contains an unmasked exception with a corresponding status flag also set, loading the register with the FXRSTOR instruction will not result in a SIMD floating-point error condition being generated. Only the next occurrence of this unmasked exception will result in the exception being generated.

Bits 16 through 32 of the MXCSR register are defined as reserved and should be set to 0. Attempting to write a 1 in any of these bits from the saved state image will result in a general protection exception (#GP) being generated.

Bytes 464:511 of an FXSAVE image are available for software use. FXRSTOR ignores the content of bytes 464:511 in an FXSAVE state image.

#### Operation

```
IF 64-Bit Mode THEN (x87 FPU, MMX, XMM15-XMM0, MXCSR) Load(SRC); ELSE (x87 FPU, MMX, XMM7-XMM0, MXCSR) \leftarrow Load(SRC); FI:
```

#### x87 FPU and SIMD Floating-Point Exceptions

None.

#### **Protected Mode Exceptions**

#GP(0) For an illegal memory operand effective address in the CS, DS, ES, FS or GS segments.

If a memory operand is not aligned on a 16-byte boundary, regardless of segment. (See align-

ment check exception [#AC] below.)

For an attempt to set reserved bits in MXCSR.

#SS(0) For an illegal address in the SS segment.

#PF(fault-code) For a page fault. #NM If CR0.TS[bit 3] = 1.

If CR0.EM[bit 2] = 1.

#UD If CPUID.01H:EDX.FXSR[bit 24] = 0.

If instruction is preceded by a LOCK prefix.

#AC If this exception is disabled a general protection exception (#GP) is signaled if the memory

operand is not aligned on a 16-byte boundary, as described above. If the alignment check exception (#AC) is enabled (and the CPL is 3), signaling of #AC is not guaranteed and may vary with implementation, as follows. In all implementations where #AC is not signaled, a general protection exception is signaled in its place. In addition, the width of the alignment check may also vary with implementation. For instance, for a given implementation, an alignment check exception might be signaled for a 2-byte misalignment, whereas a general protec-

tion exception might be signaled for all other misalignments (4-, 8-, or 16-byte

misalignments).

**#UD** If the LOCK prefix is used.

#### **Real-Address Mode Exceptions**

#GP If a memory operand is not aligned on a 16-byte boundary, regardless of segment.

If any part of the operand lies outside the effective address space from 0 to FFFFH.

For an attempt to set reserved bits in MXCSR.

#NM If CR0.TS[bit 3] = 1.

If CR0.EM[bit 2] = 1.

#UD If CPUID.01H:EDX.FXSR[bit 24] = 0.

If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

Same exceptions as in real address mode. #PF(fault-code) For a page fault.

#AC For unaligned memory reference.

#UD If the LOCK prefix is used.

#### Compatibility Mode Exceptions

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

If memory operand is not aligned on a 16-byte boundary, regardless of segment.

For an attempt to set reserved bits in MXCSR.

#PF(fault-code) For a page fault. #NM If CR0.TS[bit 3] = 1.

If CR0.EM[bit 2] = 1.

#UD If CPUID.01H:EDX.FXSR[bit 24] = 0.

If instruction is preceded by a LOCK prefix.

#AC

If this exception is disabled a general protection exception (#GP) is signaled if the memory operand is not aligned on a 16-byte boundary, as described above. If the alignment check exception (#AC) is enabled (and the CPL is 3), signaling of #AC is not guaranteed and may vary with implementation, as follows. In all implementations where #AC is not signaled, a general protection exception is signaled in its place. In addition, the width of the alignment check may also vary with implementation. For instance, for a given implementation, an alignment check exception might be signaled for a 2-byte misalignment, whereas a general protection exception might be signaled for all other misalignments (4-, 8-, or 16-byte misalignments).

## FXSAVE—Save x87 FPU, MMX Technology, and SSE State

| Opcode/<br>Instruction                      | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                               |
|---------------------------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------|
| OF AE /O<br>FXSAVE m512byte                 | М         | Valid          | Valid               | Save the x87 FPU, MMX, XMM, and MXCSR register state to <i>m512byte</i> . |
| REX.W+ 0F AE /0<br>FXSAVE64 <i>m512byte</i> | М         | Valid          | N.E.                | Save the x87 FPU, MMX, XMM, and MXCSR register state to <i>m512byte</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (w) | NA        | NA        | NA        |

## Description

Saves the current state of the x87 FPU, MMX technology, XMM, and MXCSR registers to a 512-byte memory location specified in the destination operand. The content layout of the 512 byte region depends on whether the processor is operating in non-64-bit operating modes or 64-bit sub-mode of IA-32e mode.

Bytes 464:511 are available to software use. The processor does not write to bytes 464:511 of an FXSAVE area.

The operation of FXSAVE in non-64-bit modes is described first.

### Non-64-Bit Mode Operation

Table 3-52 shows the layout of the state information in memory when the processor is operating in legacy modes.

Table 3-52. Non-64-bit-Mode Layout of FXSAVE and FXRSTOR Memory Region

| 15 14 | 13 12    | 11 10 | 9 8     | 7 6     | 5    | 4     | 3 2 | 1 0  |     |
|-------|----------|-------|---------|---------|------|-------|-----|------|-----|
| Rsvd  | FPU CS   | FPI   | J IP    | FOP     | Rsvd | FTW   | FSW | FCW  | 0   |
| MXCSF | R_MASK   | MX    | CSR     | Rsrvd   | FP   | U DS  | FPU | J DP | 16  |
|       | Reserved |       |         |         | STO  | /MM0  |     |      | 32  |
|       | Reserved |       |         |         | ST1  | /MM1  |     |      | 48  |
|       | Reserved |       |         |         | ST2  | 2/MM2 |     |      | 64  |
|       | Reserved |       |         |         | ST3  | s/MM3 |     |      | 80  |
|       | Reserved |       |         | ST4/MM4 |      |       |     |      |     |
|       | Reserved |       | ST5/MM5 |         |      |       |     |      |     |
|       | Reserved |       |         |         | ST6  | S/MM6 |     |      | 128 |
|       | Reserved |       |         |         | ST7  | 7/MM7 |     |      | 144 |
|       |          |       | XI      | MM0     |      |       | 160 |      |     |
|       |          |       | XI      | MM1     |      |       |     |      | 176 |
|       |          |       | XI      | MM2     |      |       |     |      | 192 |
|       |          |       | XI      | MM3     |      |       |     |      | 208 |
|       |          |       | XI      | MM4     |      |       |     |      | 224 |
|       |          |       | XI      | MM5     |      |       |     |      | 240 |
|       |          |       | XMM6    |         |      |       |     |      |     |
|       |          |       | XI      | MM7     |      |       |     |      | 272 |

Table 3-52. Non-64-bit-Mode Layout of FXSAVE and FXRSTOR Memory Region (Contd.)

|    | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |    |    |    |    |   |     |         |   |   |   |   |   |     |     |     |
|----|---------------------------------------|----|----|----|----|---|-----|---------|---|---|---|---|---|-----|-----|-----|
| 15 | 14                                    | 13 | 12 | 11 | 10 | 9 | 8   | 7       | 6 | 5 | 4 | 3 | 2 | 1   | 0   |     |
|    | Reserved                              |    |    |    |    |   |     |         |   |   |   |   |   |     | 288 |     |
|    |                                       |    |    |    |    |   | Re  | served  |   |   |   |   |   |     |     | 304 |
|    | Reserved                              |    |    |    |    |   |     |         |   |   |   |   |   | 320 |     |     |
|    | Reserved                              |    |    |    |    |   |     |         |   |   |   |   |   | 336 |     |     |
|    | Reserved                              |    |    |    |    |   |     |         |   |   |   |   |   | 352 |     |     |
|    | Reserved                              |    |    |    |    |   |     |         |   |   |   |   |   | 368 |     |     |
|    | Reserved                              |    |    |    |    |   |     |         |   |   |   |   |   | 384 |     |     |
|    |                                       |    |    |    |    |   | Re  | served  |   |   |   |   |   |     |     | 400 |
|    |                                       |    |    |    |    |   | Re  | served  |   |   |   |   |   |     |     | 416 |
|    |                                       |    |    |    |    |   | Re  | served  |   |   |   |   |   |     |     | 432 |
|    |                                       |    |    |    |    |   | Re  | served  |   |   |   |   |   |     |     | 448 |
|    | Available                             |    |    |    |    |   |     |         |   |   |   |   |   | 464 |     |     |
|    |                                       |    |    |    |    |   | Ava | ailable |   |   |   |   |   |     |     | 480 |
|    |                                       |    |    |    |    |   | Ava | ailable |   |   |   |   |   |     |     | 496 |

The destination operand contains the first byte of the memory image, and it must be aligned on a 16-byte boundary. A misaligned destination operand will result in a general-protection (#GP) exception being generated (or in some cases, an alignment check exception [#AC]).

The FXSAVE instruction is used when an operating system needs to perform a context switch or when an exception handler needs to save and examine the current state of the x87 FPU, MMX technology, and/or XMM and MXCSR registers.

The fields in Table 3-52 are defined in Table 3-53.

Table 3-53. Field Definitions

| Field        | Definition                                                                                                                                                                                                                                          |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FCW          | x87 FPU Control Word (16 bits). See Figure 8-6 in the <i>Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1</i> , for the layout of the x87 FPU control word.                                                                  |
| FSW          | x87 FPU Status Word (16 bits). See Figure 8-4 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for the layout of the x87 FPU status word.                                                                            |
| Abridged FTW | x87 FPU Tag Word (8 bits). The tag information saved here is abridged, as described in the following paragraphs.                                                                                                                                    |
| FOP          | x87 FPU Opcode (16 bits). The lower 11 bits of this field contain the opcode, upper 5 bits are reserved. See Figure 8-8 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for the layout of the x87 FPU opcode field. |
| FPU IP       | x87 FPU Instruction Pointer Offset (32 bits). The contents of this field differ depending on the current addressing mode (32-bit or 16-bit) of the processor when the FXSAVE instruction was executed: 32-bit mode — 32-bit IP offset.              |
|              | 16-bit mode — low 16 bits are IP offset; high 16 bits are reserved.                                                                                                                                                                                 |
|              | See "x87 FPU Instruction and Operand (Data) Pointers" in Chapter 8 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for a description of the x87 FPU instruction pointer.                                            |
| FPU CS       | x87 FPU Instruction Pointer Selector (16 bits). If CPUID.(EAX=07H,ECX=0H):EBX[bit 13] = 1, the processor deprecates the FPU CS and FPU DS values, and this field is saved as 0000H.                                                                 |

| Table 3-53   | <b>Field Definitions</b> | (Contd.)  |
|--------------|--------------------------|-----------|
| I dole J-JJ. | i iciu Dellillillilli    | (COIILU.) |

| Field                      | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FPU DP                     | x87 FPU Instruction Operand (Data) Pointer Offset (32 bits). The contents of this field differ depending on the current addressing mode (32-bit or 16-bit) of the processor when the FXSAVE instruction was executed:                                                                                                                                                                                                                                                                                                                                                                                         |
|                            | 32-bit mode — 32-bit DP offset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                            | 16-bit mode — low 16 bits are DP offset; high 16 bits are reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                            | See "x87 FPU Instruction and Operand (Data) Pointers" in Chapter 8 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for a description of the x87 FPU operand pointer.                                                                                                                                                                                                                                                                                                                                                                                                          |
| FPU DS                     | x87 FPU Instruction Operand (Data) Pointer Selector (16 bits). If CPUID.(EAX=07H,ECX=0H):EBX[bit 13] = 1, the processor deprecates the FPU CS and FPU DS values, and this field is saved as 0000H.                                                                                                                                                                                                                                                                                                                                                                                                            |
| MXCSR                      | MXCSR Register State (32 bits). See Figure 10-3 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for the layout of the MXCSR register. If the OSFXSR bit in control register CR4 is not set, the FXSAVE instruction may not save this register. This behavior is implementation dependent.                                                                                                                                                                                                                                                                                     |
| MXCSR_<br>MASK             | MXCSR_MASK (32 bits). This mask can be used to adjust values written to the MXCSR register, ensuring that reserved bits are set to 0. Set the mask bits and flags in MXCSR to the mode of operation desired for SSE and SSE2 SIMD floating-point instructions. See "Guidelines for Writing to the MXCSR Register" in Chapter 11 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for instructions for how to determine and use the MXCSR_MASK value.                                                                                                                           |
| STO/MMO through<br>ST7/MM7 | x87 FPU or MMX technology registers. These 80-bit fields contain the x87 FPU data registers or the MMX technology registers, depending on the state of the processor prior to the execution of the FXSAVE instruction. If the processor had been executing x87 FPU instruction prior to the FXSAVE instruction, the x87 FPU data registers are saved; if it had been executing MMX instructions (or SSE or SSE2 instructions that operated on the MMX technology registers), the MMX technology registers are saved. When the MMX technology registers are saved, the high 16 bits of the field are reserved. |
| XMM0 through XMM7          | XMM registers (128 bits per field). If the OSFXSR bit in control register CR4 is not set, the FXSAVE instruction may not save these registers. This behavior is implementation dependent.                                                                                                                                                                                                                                                                                                                                                                                                                     |

The FXSAVE instruction saves an abridged version of the x87 FPU tag word in the FTW field (unlike the FSAVE instruction, which saves the complete tag word). The tag information is saved in physical register order (R0 through R7), rather than in top-of-stack (TOS) order. With the FXSAVE instruction, however, only a single bit (1 for valid or 0 for empty) is saved for each tag. For example, assume that the tag word is currently set as follows:

```
R7 R6 R5 R4 R3 R2 R1 R0 11 xx xx xx 11 11 11 11
```

Here, 11B indicates empty stack elements and "xx" indicates valid (00B), zero (01B), or special (10B).

For this example, the FXSAVE instruction saves only the following 8 bits of information:

```
R7 R6 R5 R4 R3 R2 R1 R0 0 1 1 1 0 0 0 0
```

Here, a 1 is saved for any valid, zero, or special tag, and a 0 is saved for any empty tag.

The operation of the FXSAVE instruction differs from that of the FSAVE instruction, the as follows:

- FXSAVE instruction does not check for pending unmasked floating-point exceptions. (The FXSAVE operation in this regard is similar to the operation of the FNSAVE instruction).
- After the FXSAVE instruction has saved the state of the x87 FPU, MMX technology, XMM, and MXCSR registers, the processor retains the contents of the registers. Because of this behavior, the FXSAVE instruction cannot be used by an application program to pass a "clean" x87 FPU state to a procedure, since it retains the current state. To clean the x87 FPU state, an application must explicitly execute an FINIT instruction after an FXSAVE instruction to reinitialize the x87 FPU state.
- The format of the memory image saved with the FXSAVE instruction is the same regardless of the current addressing mode (32-bit or 16-bit) and operating mode (protected, real address, or system management).

This behavior differs from the FSAVE instructions, where the memory image format is different depending on the addressing mode and operating mode. Because of the different image formats, the memory image saved with the FXSAVE instruction cannot be restored correctly with the FRSTOR instruction, and likewise the state saved with the FSAVE instruction cannot be restored correctly with the FXRSTOR instruction.

The FSAVE format for FTW can be recreated from the FTW valid bits and the stored 80-bit FP data (assuming the stored data was not the contents of MMX technology registers) using Table 3-54.

| Exponent all 1's     | Exponent<br>all 0's | Fraction<br>all 0's | J and M<br>bits | FTW valid bit | x87     | ' FTW |
|----------------------|---------------------|---------------------|-----------------|---------------|---------|-------|
| 0                    | 0                   | 0                   | 0x              | 1             | Special | 10    |
| 0                    | 0                   | 0                   | 1x              | 1             | Valid   | 00    |
| 0                    | 0                   | 1                   | 00              | 1             | Special | 10    |
| 0                    | 0                   | 1                   | 10              | 1             | Valid   | 00    |
| 0                    | 1                   | 0                   | 0x              | 1             | Special | 10    |
| 0                    | 1                   | 0                   | 1x              | 1             | Special | 10    |
| 0                    | 1                   | 1                   | 00              | 1             | Zero    | 01    |
| 0                    | 1                   | 1                   | 10              | 1             | Special | 10    |
| 1                    | 0                   | 0                   | 1x              | 1             | Special | 10    |
| 1                    | 0                   | 0                   | 1x              | 1             | Special | 10    |
| 1                    | 0                   | 1                   | 00              | 1             | Special | 10    |
| 1                    | 0                   | 1                   | 10              | 1             | Special | 10    |
| For all legal combir | nations above.      |                     | •               | 0             | Empty   | 11    |

Table 3-54. Recreating FSAVE Format

The J-bit is defined to be the 1-bit binary integer to the left of the decimal place in the significand. The M-bit is defined to be the most significant bit of the fractional portion of the significand (i.e., the bit immediately to the right of the decimal place).

When the M-bit is the most significant bit of the fractional portion of the significand, it must be 0 if the fraction is all 0's.

#### IA-32e Mode Operation

In compatibility sub-mode of IA-32e mode, legacy SSE registers, XMM0 through XMM7, are saved according to the legacy FXSAVE map. In 64-bit mode, all of the SSE registers, XMM0 through XMM15, are saved. Additionally, there are two different layouts of the FXSAVE map in 64-bit mode, corresponding to FXSAVE64 (which requires REX.W=1) and FXSAVE (REX.W=0). In the FXSAVE64 map (Table 3-55), the FPU IP and FPU DP pointers are 64-bit wide. In the FXSAVE map for 64-bit mode (Table 3-56), the FPU IP and FPU DP pointers are 32-bits.

|                  |          |       |   | (1      | requires REX | (.W = 1) |         |     |     |    |  |  |
|------------------|----------|-------|---|---------|--------------|----------|---------|-----|-----|----|--|--|
| 15 14            | 13 12    | 11 10 | 9 | 8       | 7 6          | 5        | 4       | 3 2 | 1 0 |    |  |  |
| FPU IP           |          |       |   |         | FOP          | Reserved | FTW     | FSW | FCW | 0  |  |  |
| MXCSR_MASK MXCSR |          |       |   |         |              |          | FPU DP  |     |     | 16 |  |  |
| Reserved         |          |       |   |         | ST0/MM0      |          |         |     |     |    |  |  |
|                  | Reserved |       |   |         |              | ST1/MM1  |         |     |     |    |  |  |
|                  | Reserved |       |   |         |              | ST2/     | MM2     |     |     | 64 |  |  |
|                  | Reserved |       |   |         |              | ST3/     | MM3     |     |     | 80 |  |  |
|                  | Reserved |       |   | ST4/MM4 |              |          |         |     |     | 96 |  |  |
|                  | Reserved |       |   |         |              | ST5/     | ST5/MM5 |     |     |    |  |  |

Table 3-55. Layout of the 64-bit-mode FXSAVE64 Map (requires REX.W = 1)

Table 3-55. Layout of the 64-bit-mode FXSAVE64 Map (requires REX.W = 1) (Contd.)

| 15 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |       | 1        |       |   | <u> </u> | ,       |    | <i>,</i> , | ,    |     |     |     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------|-------|---|----------|---------|----|------------|------|-----|-----|-----|
| Reserved         ST7/MM7         144           XMM0         160           XMM1         176           XMM2         192           XMM3         208           XMM4         224           XMM5         240           XMM6         256           XMM7         272           XMM8         288           XMM9         304           XMM10         320           XMM11         336           XMM12         352           XMM13         368           XMM14         384           XMM15         400           Reserved         416           Reserved         432           Reserved         448           Available         464           Available         480 | 15 14 | 13 12    | 11 10 | 9 | 8        | 7       | 6  | 5          | 4    | 3 2 | 1 0 |     |
| XMM0       160         XMM1       176         XMM2       192         XMM3       208         XMM4       224         XMM5       240         XMM6       256         XMM7       272         XMM8       288         XMM9       304         XMM10       320         XMM11       336         XMM12       352         XMM13       368         XMM14       384         XMM15       400         Reserved       416         Reserved       448         Available       464         Available       480                                                                                                                                                             |       | Reserved |       |   |          |         |    | ST6        | /MM6 |     |     | 128 |
| XMM1       176         XMM2       192         XMM3       208         XMM4       224         XMM5       240         XMM6       256         XMM7       272         XMM8       288         XMM9       304         XMM10       320         XMM11       336         XMM12       352         XMM13       368         XMM14       384         XMM15       400         Reserved       416         Reserved       432         Reserved       448         Available       464         Available       480                                                                                                                                                         |       | Reserved |       |   |          |         |    | ST7        | /MM7 |     |     | 144 |
| XMM2       192         XMM3       208         XMM4       224         XMM5       240         XMM6       256         XMM7       272         XMM8       288         XMM9       304         XMM10       320         XMM11       336         XMM12       352         XMM13       368         XMM14       384         XMM15       400         Reserved       416         Reserved       432         Reserved       448         Available       464         Available       480                                                                                                                                                                                |       |          |       |   |          | XMMC    | )  |            |      |     |     | 160 |
| XMM3       208         XMM4       224         XMM5       240         XMM6       256         XMM7       272         XMM8       288         XMM9       304         XMM10       320         XMM11       336         XMM12       352         XMM13       368         XMM14       384         XMM15       400         Reserved       416         Reserved       432         Reserved       448         Available       464         Available       480                                                                                                                                                                                                       |       |          |       |   |          | XMM1    |    |            |      |     |     | 176 |
| XMM4       224         XMM5       240         XMM6       256         XMM7       272         XMM8       288         XMM9       304         XMM10       320         XMM11       336         XMM12       352         XMM13       368         XMM14       384         XMM15       400         Reserved       416         Reserved       432         Reserved       448         Available       464         Available       480                                                                                                                                                                                                                              |       |          |       |   |          | XMM2    | 2  |            |      |     |     | 192 |
| XMM5       240         XMM6       256         XMM7       272         XMM8       288         XMM9       304         XMM10       320         XMM11       336         XMM12       352         XMM13       368         XMM14       384         XMM15       400         Reserved       416         Reserved       432         Reserved       448         Available       464         Available       480                                                                                                                                                                                                                                                     |       |          |       |   |          | XMM3    | 3  |            |      |     |     | 208 |
| XMM6       256         XMM7       272         XMM8       288         XMM9       304         XMM10       320         XMM11       336         XMM12       352         XMM13       368         XMM14       384         XMM15       400         Reserved       416         Reserved       432         Reserved       448         Available       464         Available       480                                                                                                                                                                                                                                                                            |       |          |       |   |          | XMM4    | ,  |            |      |     |     | 224 |
| XMM7       272         XMM8       288         XMM9       304         XMM10       320         XMM11       336         XMM12       352         XMM13       368         XMM14       384         XMM15       400         Reserved       416         Reserved       432         Reserved       448         Available       464         Available       480                                                                                                                                                                                                                                                                                                   |       | XMM5     |       |   |          |         |    |            |      |     |     | 240 |
| XMM8       288         XMM9       304         XMM10       320         XMM11       336         XMM12       352         XMM13       368         XMM14       384         XMM15       400         Reserved       416         Reserved       432         Reserved       448         Available       464         Available       480                                                                                                                                                                                                                                                                                                                          |       | XMM6     |       |   |          |         |    |            |      |     |     | 256 |
| XMM9       304         XMM10       320         XMM11       336         XMM12       352         XMM13       368         XMM14       384         XMM15       400         Reserved       416         Reserved       432         Reserved       448         Available       464         Available       480                                                                                                                                                                                                                                                                                                                                                 |       |          |       |   |          |         |    |            |      |     |     | 272 |
| XMM10       320         XMM11       336         XMM12       352         XMM13       368         XMM14       384         XMM15       400         Reserved       416         Reserved       432         Reserved       448         Available       464         Available       480                                                                                                                                                                                                                                                                                                                                                                        |       | XMM8     |       |   |          |         |    |            |      |     | 288 |     |
| XMM11       336         XMM12       352         XMM13       368         XMM14       384         XMM15       400         Reserved       416         Reserved       432         Reserved       448         Available       464         Available       480                                                                                                                                                                                                                                                                                                                                                                                                |       | XMM9     |       |   |          |         |    |            |      |     | 304 |     |
| XMM12       352         XMM13       368         XMM14       384         XMM15       400         Reserved       416         Reserved       432         Reserved       448         Available       464         Available       480                                                                                                                                                                                                                                                                                                                                                                                                                        |       |          |       |   |          | XMM1    | 0  |            |      |     |     | 320 |
| XMM13       368         XMM14       384         XMM15       400         Reserved       416         Reserved       432         Reserved       448         Available       464         Available       480                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |          |       |   |          | XMM1    | 1  |            |      |     |     | 336 |
| XMM14       384         XMM15       400         Reserved       416         Reserved       432         Reserved       448         Available       464         Available       480                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       |          |       |   |          | XMM1    | 2  |            |      |     |     | 352 |
| XMM15       400         Reserved       416         Reserved       432         Reserved       448         Available       464         Available       480                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |          |       |   |          | XMM1    | 3  |            |      |     |     | 368 |
| Reserved       416         Reserved       432         Reserved       448         Available       464         Available       480                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       |          |       |   |          | XMM1    | 4  |            |      |     |     | 384 |
| Reserved         432           Reserved         448           Available         464           Available         480                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |          |       |   |          | XMM1    | 5  |            |      |     |     | 400 |
| Reserved         448           Available         464           Available         480                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       |          |       |   |          | Reserve | ed |            |      |     |     | 416 |
| Available 464 Available 480                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |       |          |       |   |          | Reserve | ed |            |      |     |     | 432 |
| Available 480                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |          |       |   |          |         |    |            |      |     | 448 |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |          |       |   |          |         |    |            |      |     |     | 464 |
| Available 496                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |          |       |   |          | Availab | le |            |      |     |     | 480 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |          |       |   |          | Availab | le |            |      |     |     | 496 |

Table 3-56. Layout of the 64-bit-mode FXSAVE Map (REX.W = 0)

|          |               |                                        |         |         |         |      |      |     |      | , , , |      |     |
|----------|---------------|----------------------------------------|---------|---------|---------|------|------|-----|------|-------|------|-----|
| 15 14    | 13 12         | 11                                     | 10      | 9       | 8       | 7    | 6    | 5   | 4    | 3 2   | 1 0  |     |
| Reserved | FPU CS        | FPU CS FPU IP FOP Reserved FTW FSW FCW |         |         |         |      |      |     | 0    |       |      |     |
| MXCSF    | MXCSR_MASK MX |                                        |         |         |         | Rese | rved | FPL | J DS | FPU   | J DP | 16  |
|          | Reserved      |                                        |         |         |         |      |      | ST0 | /MM0 |       |      | 32  |
|          | Reserved      |                                        | ST1/MM1 |         |         |      |      |     |      |       |      |     |
|          | Reserved      |                                        |         | ST2/MM2 |         |      |      |     |      |       |      |     |
|          | Reserved      |                                        |         |         | ST3/MM3 |      |      |     |      |       |      |     |
|          | Reserved      |                                        |         | ST4/MM4 |         |      |      |     |      |       |      | 96  |
|          | Reserved      |                                        |         | ST5/MM5 |         |      |      |     |      |       |      | 112 |
|          | Reserved      |                                        |         |         |         |      |      | ST6 | /MM6 |       |      | 128 |
|          | Reserved      | •                                      | •       |         |         |      |      | ST7 | /MM7 |       |      | 144 |
|          |               |                                        |         |         | )       | XMM0 |      |     |      |       |      | 160 |

| Table 3- | 56. Layout | of the 64-bit | -mode FXS | SAVE Map | (REX.W = C | )) (Contd.) (C | ontd.) |
|----------|------------|---------------|-----------|----------|------------|----------------|--------|
|          |            |               |           |          |            |                |        |
|          |            |               |           |          |            |                |        |

| 15 14 | 13 12    | 11 10 | 9 8 | 7 6      | 5 | 4 | 3 2      | 1 0 |     |
|-------|----------|-------|-----|----------|---|---|----------|-----|-----|
|       |          |       | ;   | XMM1     |   |   |          |     | 176 |
|       |          |       | 2   | XMM2     |   |   |          |     | 192 |
|       |          |       | )   | XMM3     |   |   |          |     | 208 |
|       |          |       | )   | XMM4     |   |   |          |     | 224 |
|       |          |       | )   | XMM5     |   |   |          |     | 240 |
|       |          |       | )   | XMM6     |   |   |          |     | 256 |
|       |          |       | )   | XMM7     |   |   |          |     | 272 |
|       |          |       | )   | XMM8     |   |   |          |     | 288 |
|       |          |       | )   | XMM9     |   |   |          |     | 304 |
|       | XMM10    |       |     |          |   |   | 320      |     |     |
|       | XMM11    |       |     |          |   |   | 336      |     |     |
|       |          |       | X   | KMM12    |   |   |          |     | 352 |
|       |          |       | X   | KMM13    |   |   |          |     | 368 |
|       | XMM14    |       |     |          |   |   | 384      |     |     |
|       |          |       | ×   | KMM15    |   |   |          |     | 400 |
|       |          |       | Re  | eserved  |   |   |          |     | 416 |
|       |          |       | Re  | eserved  |   |   |          |     | 432 |
|       | Reserved |       |     |          |   |   | 448      |     |     |
|       |          |       | A   | vailable |   |   |          |     | 464 |
|       |          |       | A   | vailable |   |   |          |     | 480 |
|       |          |       | A   | vailable |   |   | <u> </u> |     | 496 |

## Operation

```
IF 64-Bit Mode

THEN

IF REX.W = 1

THEN

DEST ← Save64BitPromotedFxsave(x87 FPU, MMX, XMM15-XMM0, MXCSR);

ELSE

DEST ← Save64BitDefaultFxsave(x87 FPU, MMX, XMM15-XMM0, MXCSR);

FI;

ELSE

DEST ← SaveLegacyFxsave(x87 FPU, MMX, XMM7-XMM0, MXCSR);

FI;
```

## **Protected Mode Exceptions**

#GP(0) For an illegal memory operand effective address in the CS, DS, ES, FS or GS segments.

If a memory operand is not aligned on a 16-byte boundary, regardless of segment. (See the

description of the alignment check exception [#AC] below.)

#SS(0) For an illegal address in the SS segment.

#PF(fault-code) For a page fault. #NM If CR0.TS[bit 3] = 1. If CR0.EM[bit 2] = 1.

#UD If CPUID.01H:EDX.FXSR[bit 24] = 0.

**#UD** If the LOCK prefix is used.

#AC If this exception is disabled a general protection exception (#GP) is signaled if the memory

operand is not aligned on a 16-byte boundary, as described above. If the alignment check exception (#AC) is enabled (and the CPL is 3), signaling of #AC is not guaranteed and may vary with implementation, as follows. In all implementations where #AC is not signaled, a general protection exception is signaled in its place. In addition, the width of the alignment check may also vary with implementation. For instance, for a given implementation, an alignment check exception might be signaled for a 2-byte misalignment, whereas a general protec-

tion exception might be signaled for all other misalignments (4-, 8-, or 16-byte

misalignments).

#### Real-Address Mode Exceptions

#GP If a memory operand is not aligned on a 16-byte boundary, regardless of segment.

If any part of the operand lies outside the effective address space from 0 to FFFFH.

#NM If CR0.TS[bit 3] = 1.

If CR0.EM[bit 2] = 1.

#UD If CPUID.01H:EDX.FXSR[bit 24] = 0.

If the LOCK prefix is used.

## Virtual-8086 Mode Exceptions

Same exceptions as in real address mode. #PF(fault-code) For a page fault.

#AC For unaligned memory reference.

#UD If the LOCK prefix is used.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

If memory operand is not aligned on a 16-byte boundary, regardless of segment.

#PF(fault-code) For a page fault. #NM If CR0.TS[bit 3] = 1.

If CR0.EM[bit 2] = 1.

#UD If CPUID.01H:EDX.FXSR[bit 24] = 0.

If the LOCK prefix is used.

#AC If this exception is disabled a general protection exception (#GP) is signaled if the memory

operand is not aligned on a 16-byte boundary, as described above. If the alignment check exception (#AC) is enabled (and the CPL is 3), signaling of #AC is not guaranteed and may vary with implementation, as follows. In all implementations where #AC is not signaled, a general protection exception is signaled in its place. In addition, the width of the alignment check may also vary with implementation. For instance, for a given implementation, an alignment check exception might be signaled for a 2-byte misalignment, whereas a general protec-

tion exception might be signaled for all other misalignments (4-, 8-, or 16-byte

misalignments).

## **Implementation Note**

The order in which the processor signals general-protection (#GP) and page-fault (#PF) exceptions when they both occur on an instruction boundary is given in Table 5-2 in the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B.* This order vary for FXSAVE for different processor implementations.

## FXTRACT—Extract Exponent and Significand

| Opcode/<br>Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                          |
|------------------------|----------------|---------------------|----------------------------------------------------------------------|
| D9 F4                  | Valid          | Valid               | Separate value in ST(0) into exponent and significand, store         |
| FXTRACT                |                |                     | exponent in ST(0), and push the significand onto the register stack. |

#### **Description**

Separates the source value in the ST(0) register into its exponent and significand, stores the exponent in ST(0), and pushes the significand onto the register stack. Following this operation, the new top-of-stack register ST(0) contains the value of the original significand expressed as a floating-point value. The sign and significand of this value are the same as those found in the source operand, and the exponent is 3FFFH (biased value for a true exponent of zero). The ST(1) register contains the value of the original operand's true (unbiased) exponent expressed as a floating-point value. (The operation performed by this instruction is a superset of the IEEE-recommended logb(x) function.)

This instruction and the F2XM1 instruction are useful for performing power and range scaling operations. The FXTRACT instruction is also useful for converting numbers in double extended-precision floating-point format to decimal representations (e.g., for printing or displaying).

If the floating-point zero-divide exception (#Z) is masked and the source operand is zero, an exponent value of  $\infty$  is stored in register ST(1) and 0 with the sign of the source operand is stored in register ST(0).

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

### Operation

```
TEMP \leftarrow Significand(ST(0));
ST(0) \leftarrow Exponent(ST(0));
TOP\leftarrow TOP - 1;
ST(0) \leftarrow TEMP;
```

#### **FPU Flags Affected**

C1 Set to 0 if stack underflow occurred; set to 1 if stack overflow occurred.

C0, C2, C3 Undefined.

#### Floating-Point Exceptions

#IS Stack underflow or overflow occurred.

#IA Source operand is an SNaN value or unsupported format.

#Z ST(0) operand is  $\pm 0$ .

#D Source operand is a denormal value.

### **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

**#UD** If the LOCK prefix is used.

#### Real-Address Mode Exceptions

Same exceptions as in protected mode.

### Virtual-8086 Mode Exceptions

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

## FYL2X—Compute y \* log<sub>2</sub>x

| Opcode | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                       |
|--------|-------------|----------------|---------------------|-----------------------------------------------------------------------------------|
| D9 F1  | FYL2X       | Valid          | Valid               | Replace ST(1) with (ST(1) $*$ log <sub>2</sub> ST(0)) and pop the register stack. |

#### Description

Computes  $(ST(1) * log_2 (ST(0)))$ , stores the result in resister ST(1), and pops the FPU register stack. The source operand in ST(0) must be a non-zero positive number.

The following table shows the results obtained when taking the log of various classes of numbers, assuming that neither overflow nor underflow occurs.

|       |     |     |     |     | ST(0)    |     |           |     |     |
|-------|-----|-----|-----|-----|----------|-----|-----------|-----|-----|
|       |     | - ∞ | – F | ±0  | +0<+F<+1 | + 1 | + F > + 1 | +∞  | NaN |
|       | - ∞ | *   | *   | +∞  | +∞       | *   | -∞        | -∞  | NaN |
| ST(1) | – F | *   | *   | **  | + F      | - 0 | – F       | -∞  | NaN |
|       | -0  | *   | *   | *   | + 0      | - 0 | -0        | *   | NaN |
|       | + 0 | *   | *   | *   | - 0      | + 0 | + 0       | *   | NaN |
|       | + F | *   | *   | **  | – F      | + 0 | + F       | +∞  | NaN |
|       | +∞  | *   | *   | - ∞ | - ∞      | *   | +∞        | +∞  | NaN |
|       | NaN | NaN | NaN | NaN | NaN      | NaN | NaN       | NaN | NaN |

Table 3-57. FYL2X Results

#### **NOTES:**

F Means finite floating-point value.

If the divide-by-zero exception is masked and register ST(0) contains  $\pm 0$ , the instruction returns  $\infty$  with a sign that is the opposite of the sign of the source operand in register ST(1).

The FYL2X instruction is designed with a built-in multiplication to optimize the calculation of logarithms with an arbitrary positive base (b):

$$log_b x \leftarrow (log_2 b)^{-1} * log_2 x$$

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

#### Operation

 $ST(1) \leftarrow ST(1) * log_2ST(0);$ PopReqisterStack;

#### **FPU Flags Affected**

C1 Set to 0 if stack underflow occurred.

Set if result was rounded up; cleared otherwise.

C0, C2, C3 Undefined.

## Floating-Point Exceptions

#IS Stack underflow occurred.

<sup>\*</sup> Indicates floating-point invalid-operation (#IA) exception.

<sup>\*\*</sup> Indicates floating-point zero-divide (#Z) exception.

| #IA | Either operand is an SNaN or unsupported format.                      |  |  |  |  |
|-----|-----------------------------------------------------------------------|--|--|--|--|
|     | Source operand in register ST(0) is a negative finite value (not -0). |  |  |  |  |
| #Z  | Source operand in register $ST(0)$ is $\pm 0$ .                       |  |  |  |  |
| #D  | Source operand is a denormal value.                                   |  |  |  |  |
| #U  | Result is too small for destination format.                           |  |  |  |  |
| #O  | Result is too large for destination format.                           |  |  |  |  |
| #P  | Value cannot be represented exactly in destination format.            |  |  |  |  |

## **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

**#UD** If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

### Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

## FYL2XP1—Compute $y * log_2(x + 1)$

| Opcode | Instruction | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                  |
|--------|-------------|----------------|---------------------|------------------------------------------------------------------------------|
| D9 F9  | FYL2XP1     | Valid          | Valid               | Replace ST(1) with ST(1) $* \log_2(ST(0) + 1.0)$ and pop the register stack. |

#### Description

Computes  $(ST(1) * log_2(ST(0) + 1.0))$ , stores the result in register ST(1), and pops the FPU register stack. The source operand in ST(0) must be in the range:

$$-(1-\sqrt{2}/2))$$
to $(1-\sqrt{2}/2)$ 

The source operand in ST(1) can range from  $-\infty$  to  $+\infty$ . If the ST(0) operand is outside of its acceptable range, the result is undefined and software should not rely on an exception being generated. Under some circumstances exceptions may be generated when ST(0) is out of range, but this behavior is implementation specific and not quaranteed.

The following table shows the results obtained when taking the log epsilon of various classes of numbers, assuming that underflow does not occur.

|       | ST(0) |                             |     |     |                               |     |  |  |  |
|-------|-------|-----------------------------|-----|-----|-------------------------------|-----|--|--|--|
|       |       | $-(1-(\sqrt{2}/2))$ to $-0$ | -0  | +0  | +0 to +(1 - ( $\sqrt{2}/2$ )) | NaN |  |  |  |
|       | - ∞   | +∞                          | *   | *   | -∞                            | NaN |  |  |  |
| ST(1) | – F   | +F                          | +0  | -0  | – F                           | NaN |  |  |  |
|       | - 0   | +0                          | +0  | -0  | - 0                           | NaN |  |  |  |
|       | +0    | <b>–</b> 0                  | - 0 | +0  | +0                            | NaN |  |  |  |
|       | +F    | – F                         | - 0 | +0  | +F                            | NaN |  |  |  |
|       | +∞    | -∞                          | *   | *   | +∞                            | NaN |  |  |  |
|       | NaN   | NaN                         | NaN | NaN | NaN                           | NaN |  |  |  |

Table 3-58. FYL2XP1 Results

## **NOTES:**

- F Means finite floating-point value.
- \* Indicates floating-point invalid-operation (#IA) exception.

This instruction provides optimal accuracy for values of epsilon [the value in register ST(0)] that are close to 0. For small epsilon ( $\epsilon$ ) values, more significant digits can be retained by using the FYL2XP1 instruction than by using ( $\epsilon$ +1) as an argument to the FYL2X instruction. The ( $\epsilon$ +1) expression is commonly found in compound interest and annuity calculations. The result can be simply converted into a value in another logarithm base by including a scale factor in the ST(1) source operand. The following equation is used to calculate the scale factor for a particular logarithm base, where n is the logarithm base desired for the result of the FYL2XP1 instruction:

scale factor 
$$\leftarrow log_n 2$$

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

#### Operation

$$ST(1) \leftarrow ST(1) * log_2(ST(0) + 1.0);$$
  
PopRegisterStack;

## **FPU Flags Affected**

C1 Set to 0 if stack underflow occurred.

Set if result was rounded up; cleared otherwise.

C0, C2, C3 Undefined.

## **Floating-Point Exceptions**

#IS Stack underflow occurred.

#IA Either operand is an SNaN value or unsupported format.

#D Source operand is a denormal value.

#U Result is too small for destination format.

#O Result is too large for destination format.

#P Value cannot be represented exactly in destination format.

#### **Protected Mode Exceptions**

#NM CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#MF If there is a pending x87 FPU exception.

#UD If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

### Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

## HADDPD—Packed Double-FP Horizontal Add

| Opcode/<br>Instruction                                       | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                          |
|--------------------------------------------------------------|-----------|-------------------|--------------------------|--------------------------------------------------------------------------------------|
| 66 OF 7C /r<br>HADDPD xmm1, xmm2/m128                        | RM        | V/V               | SSE3                     | Horizontal add packed double-precision floating-point values from xmm2/m128 to xmm1. |
| VEX.NDS.128.66.0F.WIG 7C /r<br>VHADDPD xmm1,xmm2, xmm3/m128  | RVM       | V/V               | AVX                      | Horizontal add packed double-precision floating-point values from xmm2 and xmm3/mem. |
| VEX.NDS.256.66.0F.WIG 7C /r<br>VHADDPD ymm1, ymm2, ymm3/m256 | RVM       | V/V               | AVX                      | Horizontal add packed double-precision floating-point values from ymm2 and ymm3/mem. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### **Description**

Adds the double-precision floating-point values in the high and low quadwords of the destination operand and stores the result in the low quadword of the destination operand.

Adds the double-precision floating-point values in the high and low quadwords of the source operand and stores the result in the high quadword of the destination operand.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15). See Figure 3-15 for HADDPD; see Figure 3-16 for VHADDPD.



OM15993

Figure 3-15. HADDPD—Packed Double-FP Horizontal Add



Figure 3-16. VHADDPD operation

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

#### Operation

### HADDPD (128-bit Legacy SSE version)

DEST[63:0] ← SRC1[127:64] + SRC1[63:0] DEST[127:64] ← SRC2[127:64] + SRC2[63:0] DEST[VLMAX-1:128] (Unmodified)

#### VHADDPD (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[127:64] + SRC1[63:0] DEST[127:64]  $\leftarrow$  SRC2[127:64] + SRC2[63:0] DEST[VLMAX-1:128]  $\leftarrow$  0

#### VHADDPD (VEX.256 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[127:64] + SRC1[63:0] DEST[127:64]  $\leftarrow$  SRC2[127:64] + SRC2[63:0] DEST[191:128]  $\leftarrow$  SRC1[255:192] + SRC1[191:128] DEST[255:192]  $\leftarrow$  SRC2[255:192] + SRC2[191:128]

#### Intel C/C++ Compiler Intrinsic Equivalent

VHADDPD: \_\_m256d \_mm256\_hadd\_pd (\_\_m256d a, \_\_m256d b); HADDPD: m128d mm hadd pd (\_\_m128d a, \_\_m128d b);

### **Exceptions**

When the source operand is a memory operand, the operand must be aligned on a 16-byte boundary or a general-protection exception (#GP) will be generated.

## INSTRUCTION SET REFERENCE, A-M

# **Numeric Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal.

# **Other Exceptions**

See Exceptions Type 2.

# HADDPS—Packed Single-FP Horizontal Add

| Opcode/<br>Instruction        | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                   |
|-------------------------------|-----------|-------------------|--------------------------|-----------------------------------------------|
| F2 0F 7C /r                   | RM        | V/V               | SSE3                     | Horizontal add packed single-precision        |
| HADDPS xmm1, xmm2/m128        |           |                   |                          | floating-point values from xmm2/m128 to xmm1. |
| VEX.NDS.128.F2.0F.WIG 7C /r   | RVM       | V/V               | AVX                      | Horizontal add packed single-precision        |
| VHADDPS xmm1, xmm2, xmm3/m128 |           |                   |                          | floating-point values from xmm2 and xmm3/mem. |
| VEX.NDS.256.F2.0F.WIG 7C /r   | RVM       | V/V               | AVX                      | Horizontal add packed single-precision        |
| VHADDPS ymm1, ymm2, ymm3/m256 |           |                   |                          | floating-point values from ymm2 and ymm3/mem. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### **Description**

Adds the single-precision floating-point values in the first and second dwords of the destination operand and stores the result in the first dword of the destination operand.

Adds single-precision floating-point values in the third and fourth dword of the destination operand and stores the result in the second dword of the destination operand.

Adds single-precision floating-point values in the first and second dword of the source operand and stores the result in the third dword of the destination operand.

Adds single-precision floating-point values in the third and fourth dword of the source operand and stores the result in the fourth dword of the destination operand.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

See Figure 3-17 for HADDPS; see Figure 3-18 for VHADDPS.



OM15994

Figure 3-17. HADDPS—Packed Single-FP Horizontal Add



Figure 3-18. VHADDPS operation

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

## Operation

#### HADDPS (128-bit Legacy SSE version)

DEST[31:0]  $\leftarrow$  SRC1[63:32] + SRC1[31:0] DEST[63:32]  $\leftarrow$  SRC1[127:96] + SRC1[95:64] DEST[95:64]  $\leftarrow$  SRC2[63:32] + SRC2[31:0] DEST[127:96]  $\leftarrow$  SRC2[127:96] + SRC2[95:64] DEST[VLMAX-1:128] (Unmodified)

#### VHADDPS (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  SRC1[63:32] + SRC1[31:0] DEST[63:32]  $\leftarrow$  SRC1[127:96] + SRC1[95:64] DEST[95:64]  $\leftarrow$  SRC2[63:32] + SRC2[31:0] DEST[127:96]  $\leftarrow$  SRC2[127:96] + SRC2[95:64] DEST[VLMAX-1:128]  $\leftarrow$  0

#### VHADDPS (VEX.256 encoded version)

 $\begin{aligned} & \mathsf{DEST}[31:0] \leftarrow \mathsf{SRC1}[63:32] + \mathsf{SRC1}[31:0] \\ & \mathsf{DEST}[63:32] \leftarrow \mathsf{SRC1}[127:96] + \mathsf{SRC1}[95:64] \\ & \mathsf{DEST}[95:64] \leftarrow \mathsf{SRC2}[63:32] + \mathsf{SRC2}[31:0] \\ & \mathsf{DEST}[127:96] \leftarrow \mathsf{SRC2}[127:96] + \mathsf{SRC2}[95:64] \\ & \mathsf{DEST}[159:128] \leftarrow \mathsf{SRC1}[191:160] + \mathsf{SRC1}[159:128] \\ & \mathsf{DEST}[191:160] \leftarrow \mathsf{SRC1}[255:224] + \mathsf{SRC1}[223:192] \\ & \mathsf{DEST}[223:192] \leftarrow \mathsf{SRC2}[191:160] + \mathsf{SRC2}[159:128] \\ & \mathsf{DEST}[255:224] \leftarrow \mathsf{SRC2}[255:224] + \mathsf{SRC2}[223:192] \end{aligned}$ 

#### Intel C/C++ Compiler Intrinsic Equivalent

```
HADDPS: __m128 _mm_hadd_ps (__m128 a, __m128 b);
VHADDPS: __m256 _mm256_hadd_ps (__m256 a, __m256 b);
```

#### **Exceptions**

When the source operand is a memory operand, the operand must be aligned on a 16-byte boundary or a general-protection exception (#GP) will be generated.

### **Numeric Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal.

#### Other Exceptions

See Exceptions Type 2.

#### **HLT**—Halt

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description |
|--------|-------------|-----------|----------------|---------------------|-------------|
| F4     | HLT         | NP        | Valid          | Valid               | Halt        |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

### Description

Stops instruction execution and places the processor in a HALT state. An enabled interrupt (including NMI and SMI), a debug exception, the BINIT# signal, the INIT# signal, or the RESET# signal will resume execution. If an interrupt (including NMI) is used to resume execution after a HLT instruction, the saved instruction pointer (CS:EIP) points to the instruction following the HLT instruction.

When a HLT instruction is executed on an Intel 64 or IA-32 processor supporting Intel Hyper-Threading Technology, only the logical processor that executes the instruction is halted. The other logical processors in the physical processor remain active, unless they are each individually halted by executing a HLT instruction.

The HLT instruction is a privileged instruction. When the processor is running in protected or virtual-8086 mode, the privilege level of a program or procedure must be 0 to execute the HLT instruction.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

### Operation

Enter Halt state;

#### Flags Affected

None.

#### **Protected Mode Exceptions**

#GP(0) If the current privilege level is not 0.

**#UD** If the LOCK prefix is used.

### **Real-Address Mode Exceptions**

None.

## Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### 64-Bit Mode Exceptions

## HSUBPD—Packed Double-FP Horizontal Subtract

| Opcode/<br>Instruction                                       | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                               |
|--------------------------------------------------------------|-----------|-------------------|--------------------------|-------------------------------------------------------------------------------------------|
| 66 OF 7D /r<br>HSUBPD xmm1, xmm2/m128                        | RM        | V/V               | SSE3                     | Horizontal subtract packed double-precision floating-point values from xmm2/m128 to xmm1. |
| VEX.NDS.128.66.0F.WIG 7D /r<br>VHSUBPD xmm1,xmm2, xmm3/m128  | RVM       | V/V               | AVX                      | Horizontal subtract packed double-precision floating-point values from xmm2 and xmm3/mem. |
| VEX.NDS.256.66.0F.WIG 7D /r<br>VHSUBPD ymm1, ymm2, ymm3/m256 | RVM       | V/V               | AVX                      | Horizontal subtract packed double-precision floating-point values from ymm2 and ymm3/mem. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

The HSUBPD instruction subtracts horizontally the packed DP FP numbers of both operands.

Subtracts the double-precision floating-point value in the high quadword of the destination operand from the low quadword of the destination operand and stores the result in the low quadword of the destination operand.

Subtracts the double-precision floating-point value in the high quadword of the source operand from the low quadword of the source operand and stores the result in the high quadword of the destination operand.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

See Figure 3-19 for HSUBPD; see Figure 3-20 for VHSUBPD.



OM15995

Figure 3-19. HSUBPD—Packed Double-FP Horizontal Subtract



Figure 3-20. VHSUBPD operation

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

#### Operation

#### HSUBPD (128-bit Legacy SSE version)

DEST[63:0] ← SRC1[63:0] - SRC1[127:64]
DEST[127:64] ← SRC2[63:0] - SRC2[127:64]
DEST[VLMAX-1:128] (Unmodified)

# VHSUBPD (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[63:0] - SRC1[127:64] DEST[127:64]  $\leftarrow$  SRC2[63:0] - SRC2[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

#### VHSUBPD (VEX.256 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[63:0] - SRC1[127:64] DEST[127:64]  $\leftarrow$  SRC2[63:0] - SRC2[127:64] DEST[191:128]  $\leftarrow$  SRC1[191:128] - SRC1[255:192] DEST[255:192]  $\leftarrow$  SRC2[191:128] - SRC2[255:192]

#### Intel C/C++ Compiler Intrinsic Equivalent

HSUBPD: \_\_m128d \_mm\_hsub\_pd(\_\_m128d a, \_\_m128d b)

VHSUBPD: \_\_m256d \_mm256\_hsub\_pd (\_\_m256d a, \_\_m256d b);

### **Exceptions**

When the source operand is a memory operand, the operand must be aligned on a 16-byte boundary or a general-protection exception (#GP) will be generated.

# **Numeric Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal.

# Other Exceptions

See Exceptions Type 2.

# **HSUBPS—Packed Single-FP Horizontal Subtract**

| Opcode/<br>Instruction        | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                   |
|-------------------------------|-----------|-------------------|--------------------------|-----------------------------------------------|
| F2 0F 7D /r                   | RM        | V/V               | SSE3                     | Horizontal subtract packed single-precision   |
| HSUBPS xmm1, xmm2/m128        |           |                   |                          | floating-point values from xmm2/m128 to xmm1. |
| VEX.NDS.128.F2.0F.WIG 7D /r   | RVM       | V/V               | AVX                      | Horizontal subtract packed single-precision   |
| VHSUBPS xmm1, xmm2, xmm3/m128 |           |                   |                          | floating-point values from xmm2 and xmm3/mem. |
| VEX.NDS.256.F2.0F.WIG 7D /r   | RVM       | V/V               | AVX                      | Horizontal subtract packed single-precision   |
| VHSUBPS ymm1, ymm2, ymm3/m256 |           |                   |                          | floating-point values from ymm2 and ymm3/mem. |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## Description

Subtracts the single-precision floating-point value in the second dword of the destination operand from the first dword of the destination operand and stores the result in the first dword of the destination operand.

Subtracts the single-precision floating-point value in the fourth dword of the destination operand from the third dword of the destination operand and stores the result in the second dword of the destination operand.

Subtracts the single-precision floating-point value in the second dword of the source operand from the first dword of the source operand and stores the result in the third dword of the destination operand.

Subtracts the single-precision floating-point value in the fourth dword of the source operand from the third dword of the source operand and stores the result in the fourth dword of the destination operand.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15). See Figure 3-21 for HSUBPS; see Figure 3-22 for VHSUBPS.



OM15996

Figure 3-21. HSUBPS—Packed Single-FP Horizontal Subtract



Figure 3-22. VHSUBPS operation

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

# Operation

#### HSUBPS (128-bit Legacy SSE version)

DEST[31:0]  $\leftarrow$  SRC1[31:0] - SRC1[63:32] DEST[63:32]  $\leftarrow$  SRC1[95:64] - SRC1[127:96] DEST[95:64]  $\leftarrow$  SRC2[31:0] - SRC2[63:32] DEST[127:96]  $\leftarrow$  SRC2[95:64] - SRC2[127:96] DEST[VLMAX-1:128] (Unmodified)

### VHSUBPS (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  SRC1[31:0] - SRC1[63:32] DEST[63:32]  $\leftarrow$  SRC1[95:64] - SRC1[127:96] DEST[95:64]  $\leftarrow$  SRC2[31:0] - SRC2[63:32] DEST[127:96]  $\leftarrow$  SRC2[95:64] - SRC2[127:96] DEST[VLMAX-1:128]  $\leftarrow$  0

#### VHSUBPS (VEX.256 encoded version)

DEST[31:0]  $\leftarrow$  SRC1[31:0] - SRC1[63:32] DEST[63:32]  $\leftarrow$  SRC1[95:64] - SRC1[127:96] DEST[95:64]  $\leftarrow$  SRC2[31:0] - SRC2[63:32] DEST[127:96]  $\leftarrow$  SRC2[95:64] - SRC2[127:96] DEST[159:128]  $\leftarrow$  SRC1[159:128] - SRC1[191:160] DEST[191:160]  $\leftarrow$  SRC1[223:192] - SRC1[255:224] DEST[223:192]  $\leftarrow$  SRC2[159:128] - SRC2[191:160] DEST[255:224]  $\leftarrow$  SRC2[223:192] - SRC2[255:224]

#### Intel C/C++ Compiler Intrinsic Equivalent

HSUBPS: \_\_m128 \_mm\_hsub\_ps(\_\_m128 a, \_\_m128 b); VHSUBPS: \_\_m256 \_mm256\_hsub\_ps (\_\_m256 a, \_\_m256 b);

# **Exceptions**

When the source operand is a memory operand, the operand must be aligned on a 16-byte boundary or a general-protection exception (#GP) will be generated.

#### **Numeric Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal.

### Other Exceptions

See Exceptions Type 2.

# **IDIV**—Signed Divide

| Opcode        | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                     |
|---------------|-------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------|
| F6 /7         | IDIV r/m8   | М         | Valid          | Valid               | Signed divide AX by $r/m8$ , with result stored in: AL $\leftarrow$ Quotient, AH $\leftarrow$ Remainder.        |
| REX + F6 /7   | IDIV r/m8*  | М         | Valid          | N.E.                | Signed divide AX by $r/m$ 8, with result stored in AL $\leftarrow$ Quotient, AH $\leftarrow$ Remainder.         |
| F7 /7         | IDIV r/m16  | М         | Valid          | Valid               | Signed divide DX:AX by $r/m16$ , with result stored in AX $\leftarrow$ Quotient, DX $\leftarrow$ Remainder.     |
| F7 /7         | IDIV r/m32  | М         | Valid          | Valid               | Signed divide EDX:EAX by $r/m32$ , with result stored in EAX $\leftarrow$ Quotient, EDX $\leftarrow$ Remainder. |
| REX.W + F7 /7 | IDIV r/m64  | М         | Valid          | N.E.                | Signed divide RDX:RAX by $r/m64$ , with result stored in RAX $\leftarrow$ Quotient, RDX $\leftarrow$ Remainder. |

#### NOTES:

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r) | NA        | NA        | NA        |

#### **Description**

Divides the (signed) value in the AX, DX:AX, or EDX:EAX (dividend) by the source operand (divisor) and stores the result in the AX (AH:AL), DX:AX, or EDX:EAX registers. The source operand can be a general-purpose register or a memory location. The action of this instruction depends on the operand size (dividend/divisor).

Non-integral results are truncated (chopped) towards 0. The remainder is always less than the divisor in magnitude. Overflow is indicated with the #DE (divide error) exception rather than with the CF flag.

In 64-bit mode, the instruction's default operation size is 32 bits. Use of the REX.R prefix permits access to additional registers (R8-R15). Use of the REX.W prefix promotes operation to 64 bits. In 64-bit mode when REX.W is applied, the instruction divides the signed value in RDX:RAX by the source operand. RAX contains a 64-bit quotient; RDX contains a 64-bit remainder.

See the summary chart at the beginning of this section for encoding data and limits. See Table 3-59.

#### Table 3-59. IDIV Results

| Operand Size             | Dividend | Divisor | Quotient | Remainder | Quotient Range                          |
|--------------------------|----------|---------|----------|-----------|-----------------------------------------|
| Word/byte                | AX       | r/m8    | AL       | AH        | -128 to +127                            |
| Doubleword/word          | DX:AX    | r/m16   | AX       | DX        | -32,768 to +32,767                      |
| Quadword/doubleword      | EDX:EAX  | r/m32   | EAX      | EDX       | -2 <sup>31</sup> to 2 <sup>31</sup> - 1 |
| Doublequadword/ quadword | RDX:RAX  | r/m64   | RAX      | RDX       | -2 <sup>63</sup> to 2 <sup>63</sup> - 1 |

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

### Operation

```
IF SRC = 0
   THEN #DE; (* Divide error *)
FI;
IF OperandSize = 8 (* Word/byte operation *)
   THEN
        temp ← AX / SRC; (* Signed division *)
       IF (temp > 7FH) or (temp < 80H)
       (* If a positive result is greater than 7FH or a negative result is less than 80H *)
            THEN #DE; (* Divide error *)
            ELSE
                 AL \leftarrow temp:
                 AH ← AX SignedModulus SRC;
   ELSE IF OperandSize = 16 (* Doubleword/word operation *)
            temp ← DX:AX / SRC; (* Signed division *)
            IF (temp > 7FFFH) or (temp < 8000H)
            (* If a positive result is greater than 7FFFH
            or a negative result is less than 8000H *)
                 THEN
                      #DE; (* Divide error *)
                 ELSE
                      AX \leftarrow temp;
                      DX ← DX:AX SignedModulus SRC;
            FI;
       FI:
   ELSE IF OperandSize = 32 (* Quadword/doubleword operation *)
            temp ← EDX:EAX / SRC; (* Signed division *)
            IF (temp > 7FFFFFFH) or (temp < 80000000H)
            (* If a positive result is greater than 7FFFFFFH
            or a negative result is less than 80000000H *)
                 THEN
                      #DE; (* Divide error *)
                 ELSE
                      EAX \leftarrow temp:
                      EDX ← EDXE:AX SignedModulus SRC;
            FI:
       FI:
   ELSE IF OperandSize = 64 (* Doublequadword/quadword operation *)
            temp ← RDX:RAX / SRC; (* Signed division *)
            IF (temp > 7FFFFFFFFFFFFH) or (temp < 8000000000000000)
            (* If a positive result is greater than 7FFFFFFFFFFFFH
            or a negative result is less than 8000000000000000 *)
                 THEN
                      #DE; (* Divide error *)
                 ELSE
                      RAX \leftarrow temp;
                      RDX ← RDE:RAX SignedModulus SRC;
            FI;
       FI:
FI;
```

### Flags Affected

The CF, OF, SF, ZF, AF, and PF flags are undefined.

# **Protected Mode Exceptions**

#DE If the source operand (divisor) is 0.

The signed result (quotient) is too large for the destination.

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

### **Real-Address Mode Exceptions**

#DE If the source operand (divisor) is 0.

The signed result (quotient) is too large for the destination.

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used.

## Virtual-8086 Mode Exceptions

#DE If the source operand (divisor) is 0.

The signed result (quotient) is too large for the destination.

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#DE If the source operand (divisor) is 0

If the quotient is too large for the designated register.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

# **IMUL—Signed Multiply**

| Opcode                                                                                                                    | Instruction            | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                            |  |  |
|---------------------------------------------------------------------------------------------------------------------------|------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------|--|--|
| F6 /5                                                                                                                     | IMUL r/m8*             | М         | Valid          | Valid               | AX← AL * r/m byte.                                                     |  |  |
| F7 /5                                                                                                                     | IMUL r/m16             | М         | Valid          | Valid               | $DX : AX \leftarrow AX * \textit{r/m}  word.$                          |  |  |
| F7 /5                                                                                                                     | IMUL r/m32             | М         | Valid          | Valid               | EDX:EAX $\leftarrow$ EAX * $r/m32$ .                                   |  |  |
| REX.W + F7 /5                                                                                                             | IMUL r/m64             | М         | Valid          | N.E.                | RDX:RAX $\leftarrow$ RAX * $r/m64$ .                                   |  |  |
| 0F AF / <i>r</i>                                                                                                          | IMUL r16, r/m16        | RM        | Valid          | Valid               | word register $\leftarrow$ word register $* r/m16$ .                   |  |  |
| 0F AF / <i>r</i>                                                                                                          | IMUL r32, r/m32        | RM        | Valid          | Valid               | doubleword register $\leftarrow$ doubleword register $*$ $r/m32$ .     |  |  |
| REX.W + OF AF /r                                                                                                          | IMUL r64, r/m64        | RM        | Valid          | N.E.                | Quadword register $\leftarrow$ Quadword register $*$ $r/m64$ .         |  |  |
| 6B /r ib                                                                                                                  | IMUL r16, r/m16, imm8  | RMI       | Valid          | Valid               | word register $\leftarrow$ r/m16 * sign-extended immediate byte.       |  |  |
| 6B /r ib                                                                                                                  | IMUL r32, r/m32, imm8  | RMI       | Valid          | Valid               | doubleword register $\leftarrow r/m32 * sign-extended immediate byte.$ |  |  |
| REX.W + 6B /r ib                                                                                                          | IMUL r64, r/m64, imm8  | RMI       | Valid          | N.E.                | Quadword register $\leftarrow$ r/m64 * sign-extended immediate byte.   |  |  |
| 69 /r iw                                                                                                                  | IMUL r16, r/m16, imm16 | RMI       | Valid          | Valid               | word register $\leftarrow r/m16 * immediate word.$                     |  |  |
| 69 /r id                                                                                                                  | IMUL r32, r/m32, imm32 | RMI       | Valid          | Valid               | doubleword register $\leftarrow r/m32 * immediate$ doubleword.         |  |  |
| REX.W + 69 /r id                                                                                                          | IMUL r64, r/m64, imm32 | RMI       | Valid          | N.E.                | Quadword register $\leftarrow r/m64 * immediate$ doubleword.           |  |  |
| NOTES:                                                                                                                    |                        |           |                |                     |                                                                        |  |  |
| * In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH. |                        |           |                |                     |                                                                        |  |  |

### Instruction Operand Encoding

|       |                  | •             |            |           |  |
|-------|------------------|---------------|------------|-----------|--|
| Op/En | Operand 1        | Operand 2     | Operand 3  | Operand 4 |  |
| М     | ModRM:r/m (r, w) | NA            | NA         | NA        |  |
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA         | NA        |  |
| RMI   | ModRM:reg (r, w) | ModRM:r/m (r) | imm8/16/32 | NA        |  |

#### **Description**

Performs a signed multiplication of two operands. This instruction has three forms, depending on the number of operands.

- One-operand form This form is identical to that used by the MUL instruction. Here, the source operand (in
  a general-purpose register or memory location) is multiplied by the value in the AL, AX, EAX, or RAX register
  (depending on the operand size) and the product (twice the size of the input operand) is stored in the AX,
  DX:AX, EDX:EAX, or RDX:RAX registers, respectively.
- **Two-operand form** With this form the destination operand (the first operand) is multiplied by the source operand (second operand). The destination operand is a general-purpose register and the source operand is an immediate value, a general-purpose register, or a memory location. The intermediate product (twice the size of the input operand) is truncated and stored in the destination operand location.
- Three-operand form This form requires a destination operand (the first operand) and two source operands (the second and the third operands). Here, the first source operand (which can be a general-purpose register or a memory location) is multiplied by the second source operand (an immediate value). The intermediate product (twice the size of the first source operand) is truncated and stored in the destination operand (a general-purpose register).

When an immediate value is used as an operand, it is sign-extended to the length of the destination operand format.

The CF and OF flags are set when the signed integer value of the intermediate product differs from the sign extended operand-size-truncated product, otherwise the CF and OF flags are cleared.

The three forms of the IMUL instruction are similar in that the length of the product is calculated to twice the length of the operands. With the one-operand form, the product is stored exactly in the destination. With the two- and three- operand forms, however, the result is truncated to the length of the destination before it is stored in the destination register. Because of this truncation, the CF or OF flag should be tested to ensure that no significant bits are lost.

The two- and three-operand forms may also be used with unsigned operands because the lower half of the product is the same regardless if the operands are signed or unsigned. The CF and OF flags, however, cannot be used to determine if the upper half of the result is non-zero.

In 64-bit mode, the instruction's default operation size is 32 bits. Use of the REX.R prefix permits access to additional registers (R8-R15). Use of the REX.W prefix promotes operation to 64 bits. Use of REX.W modifies the three forms of the instruction as follows.

- One-operand form —The source operand (in a 64-bit general-purpose register or memory location) is multiplied by the value in the RAX register and the product is stored in the RDX:RAX registers.
- **Two-operand form** The source operand is promoted to 64 bits if it is a register or a memory location. The destination operand is promoted to 64 bits.
- Three-operand form The first source operand (either a register or a memory location) and destination operand are promoted to 64 bits. If the source operand is an immediate, it is sign extended to 64 bits.

#### Operation

```
IF (NumberOfOperands = 1)
    THEN IF (OperandSize = 8)
         THEN
               TMP XP \leftarrow AL * SRC (* Signed multiplication; TMP XP is a signed integer at twice the width of the SRC *);
              AX \leftarrow TMP\_XP[15:0];
              SF \leftarrow TMP XP[7];
              IF SignExtend(TMP XP[7:0]) = TMP XP
                    THEN CF \leftarrow 0: OF \leftarrow 0:
                    ELSE CF \leftarrow 1; OF \leftarrow 1; FI;
         ELSE IF OperandSize = 16
              THEN
                    TMP XP \leftarrow AX * SRC (* Signed multiplication; TMP XP is a signed integer at twice the width of the SRC *)
                    DX:AX \leftarrow TMP XP[31:0];
                    SF \leftarrow TMP\_XP[15];
                    IF SignExtend(TMP XP[15:0]) = TMP XP
                         THEN CF \leftarrow 0; OF \leftarrow 0;
                         ELSE CF \leftarrow 1; OF \leftarrow 1; FI;
               ELSE IF OperandSize = 32
                         TMP XP \leftarrow EAX * SRC (* Signed multiplication; TMP XP is a signed integer at twice the width of the SRC*)
                         EDX:EAX \leftarrow TMP XP[63:0];
                         SF \leftarrow TMP\_XP[32];
                         IF SignExtend(TMP_XP[31:0]) = TMP_XP
                               THEN CF \leftarrow 0; OF \leftarrow 0;
                               ELSE CF \leftarrow 1; OF \leftarrow 1; FI;
                    ELSE (* OperandSize = 64 *)
                         TMP_XP ← RAX * SRC (* Signed multiplication; TMP_XP is a signed integer at twice the width of the SRC *)
                         EDX:EAX \leftarrow TMP XP[127:0];
                         SF \leftarrow TMP XP[63];
```

```
IF SignExtend(TMP XP[63:0]) = TMP XP
                               THEN CF \leftarrow 0: OF \leftarrow 0:
                               ELSE CF \leftarrow 1; OF \leftarrow 1; FI;
                    FI:
         FI;
   ELSE IF (NumberOfOperands = 2)
         THEN
               TMP XP \leftarrow DEST * SRC (* Signed multiplication; TMP XP is a signed integer at twice the width of the SRC *)
              DEST ← TruncateToOperandSize(TMP XP);
              SF \leftarrow MSB(DEST);
              IF SignExtend(DEST) \neq TMP XP
                    THEN CF \leftarrow 1; OF \leftarrow 1;
                    ELSE CF \leftarrow 0: OF \leftarrow 0: FI:
         ELSE (* NumberOfOperands = 3 *)
               TMP XP \leftarrow SRC1 * SRC2 (* Signed multiplication; TMP XP is a signed integer at twice the width of the SRC1 *)
              DEST ← TruncateToOperandSize(TMP XP);
              SF \leftarrow MSB(DEST);
              IF SignExtend(DEST) \neq TMP XP
                    THEN CF \leftarrow 1: OF \leftarrow 1:
                    ELSE CF \leftarrow 0; OF \leftarrow 0; FI;
   FI;
FI;
```

#### Flags Affected

SF is updated according to the most significant bit of the operand-size-truncated result in the destination. For the one operand form of the instruction, the CF and OF flags are set when significant bits are carried into the upper half of the result and cleared when the result fits exactly in the lower half of the result. For the two- and three-operand forms of the instruction, the CF and OF flags are set when the result must be truncated to fit in the destination operand size and cleared when the result fits exactly in the destination operand size. The ZF, AF, and PF flags are undefined.

# **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register is used to access memory and it contains a NULL NULL

segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

# **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If the LOCK prefix is used.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

If alignment checking is enabled and an unaligned memory reference is made while the current privilege level is 3. #AC(0)

#UD If the LOCK prefix is used.

# **IN—Input from Port**

| Opcode | Instruction  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                             |
|--------|--------------|-----------|----------------|---------------------|---------------------------------------------------------|
| E4 ib  | IN AL, imm8  | I         | Valid          | Valid               | Input byte from <i>imm8</i> I/O port address into AL.   |
| E5 ib  | IN AX, imm8  | I         | Valid          | Valid               | Input word from <i>imm8</i> I/O port address into AX.   |
| E5 ib  | IN EAX, imm8 | I         | Valid          | Valid               | Input dword from <i>imm8</i> I/O port address into EAX. |
| EC     | IN AL,DX     | NP        | Valid          | Valid               | Input byte from I/O port in DX into AL.                 |
| ED     | IN AX,DX     | NP        | Valid          | Valid               | Input word from I/O port in DX into AX.                 |
| ED     | IN EAX,DX    | NP        | Valid          | Valid               | Input doubleword from I/O port in DX into EAX.          |

#### **Instruction Operand Encoding**

|       |           | •         |           |           |  |
|-------|-----------|-----------|-----------|-----------|--|
| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |  |
| I     | imm8      | NA        | NA        | NA        |  |
| NP    | NA        | NA        | NA        | NA        |  |

### **Description**

Copies the value from the I/O port specified with the second operand (source operand) to the destination operand (first operand). The source operand can be a byte-immediate or the DX register; the destination operand can be register AL, AX, or EAX, depending on the size of the port being accessed (8, 16, or 32 bits, respectively). Using the DX register as a source operand allows I/O port addresses from 0 to 65,535 to be accessed; using a byte immediate allows I/O port addresses 0 to 255 to be accessed.

When accessing an 8-bit I/O port, the opcode determines the port size; when accessing a 16- and 32-bit I/O port, the operand-size attribute determines the port size. At the machine code level, I/O instructions are shorter when accessing 8-bit I/O ports. Here, the upper eight bits of the port address will be 0.

This instruction is only useful for accessing I/O ports located in the processor's I/O address space. See Chapter 16, "Input/Output," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for more information on accessing I/O ports in the I/O address space.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

#### Operation

```
IF ((PE = 1) and ((CPL > IOPL) or (VM = 1)))

THEN (* Protected mode with CPL > IOPL or virtual-8086 mode *)

IF (Any I/O Permission Bit for I/O port being accessed = 1)

THEN (* I/O operation is not allowed *)

#GP(0);

ELSE ( * I/O operation is allowed *)

DEST \leftarrow SRC; (* Read from selected I/O port *)

FI;

ELSE (Real Mode or Protected Mode with CPL \leq IOPL *)

DEST \leftarrow SRC; (* Read from selected I/O port *)

FI;
```

### **Flags Affected**

None.

## **Protected Mode Exceptions**

#GP(0) If the CPL is greater than (has less privilege) the I/O privilege level (IOPL) and any of the

corresponding I/O permission bits in TSS for the I/O port being accessed is 1.

#UD If the LOCK prefix is used.

# **Real-Address Mode Exceptions**

#UD If the LOCK prefix is used.

# Virtual-8086 Mode Exceptions

#GP(0) If any of the I/O permission bits in the TSS for the I/O port being accessed is 1.

#PF(fault-code) If a page fault occurs.

#UD If the LOCK prefix is used.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

#GP(0) If the CPL is greater than (has less privilege) the I/O privilege level (IOPL) and any of the

corresponding I/O permission bits in TSS for the I/O port being accessed is 1.

#UD If the LOCK prefix is used.

# **INC**—Increment by 1

| Opcode        | Instruction           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                           |
|---------------|-----------------------|-----------|----------------|---------------------|---------------------------------------|
| FE /0         | INC r/m8              | М         | Valid          | Valid               | Increment <i>r/m</i> byte by 1.       |
| REX + FE /0   | INC r/m8 <sup>*</sup> | М         | Valid          | N.E.                | Increment <i>r/m</i> byte by 1.       |
| FF /0         | INC r/m16             | М         | Valid          | Valid               | Increment <i>r/m</i> word by 1.       |
| FF /0         | INC r/m32             | М         | Valid          | Valid               | Increment <i>r/m</i> doubleword by 1. |
| REX.W + FF /0 | INC r/m64             | М         | Valid          | N.E.                | Increment <i>r/m</i> quadword by 1.   |
| 40+ rw**      | INC <i>r</i> 16       | 0         | N.E.           | Valid               | Increment word register by 1.         |
| 40+ rd        | INC <i>r32</i>        | 0         | N.E.           | Valid               | Increment doubleword register by 1.   |

#### NOTES:

# **Instruction Operand Encoding**

| Op/En | Operand 1          | Operand 2 | Operand 3 | Operand 4 |
|-------|--------------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r, w)   | NA        | NA        | NA        |
| 0     | opcode + rd (r, w) | NA        | NA        | NA        |

### **Description**

Adds 1 to the destination operand, while preserving the state of the CF flag. The destination operand can be a register or a memory location. This instruction allows a loop counter to be updated without disturbing the CF flag. (Use a ADD instruction with an immediate operand of 1 to perform an increment operation that does updates the CF flag.)

This instruction can be used with a LOCK prefix to allow the instruction to be executed atomically.

In 64-bit mode, INC r16 and INC r32 are not encodable (because opcodes 40H through 47H are REX prefixes). Otherwise, the instruction's 64-bit mode default operation size is 32 bits. Use of the REX.R prefix permits access to additional registers (R8-R15). Use of the REX.W prefix promotes operation to 64 bits.

### Operation

 $DEST \leftarrow DEST + 1$ :

### **AFlags Affected**

The CF flag is not affected. The OF, SF, ZF, AF, and PF flags are set according to the result.

# **Protected Mode Exceptions**

#GP(0) If the destination operand is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit. If the DS, ES, FS, or GS register is used to access memory and it contains a NULLsegment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used but the destination is not a memory operand.

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

<sup>\*\* 40</sup>H through 47H are REX prefixes in 64-bit mode.

### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit. #UD If the LOCK prefix is used but the destination is not a memory operand.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used but the destination is not a memory operand.

# INS/INSB/INSW/INSD—Input from Port to String

| Opcode | Instruction         | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                    |
|--------|---------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------|
| 6C     | INS m8, DX          | NP        | Valid          | Valid               | Input byte from I/O port specified in DX into memory location specified in ES:(E)DI or RDI.*                   |
| 6D     | INS m16, DX         | NP        | Valid          | Valid               | Input word from I/O port specified in DX into memory location specified in ES:(E)DI or RDI. <sup>1</sup>       |
| 6D     | INS <i>m32</i> , DX | NP        | Valid          | Valid               | Input doubleword from I/O port specified in DX into memory location specified in ES:(E)DI or RDI. <sup>1</sup> |
| 6C     | INSB                | NP        | Valid          | Valid               | Input byte from I/O port specified in DX into memory location specified with ES:(E)DI or RDI. <sup>1</sup>     |
| 6D     | INSW                | NP        | Valid          | Valid               | Input word from I/O port specified in DX into memory location specified in ES:(E)DI or RDI. <sup>1</sup>       |
| 6D     | INSD                | NP        | Valid          | Valid               | Input doubleword from I/O port specified in DX into memory location specified in ES:(E)DI or RDI. <sup>1</sup> |

#### NOTES:

### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |  |
|-------|-----------|-----------|-----------|-----------|--|
| NP    | NA        | NA        | NA        | NA        |  |

## **Description**

Copies the data from the I/O port specified with the source operand (second operand) to the destination operand (first operand). The source operand is an I/O port address (from 0 to 65,535) that is read from the DX register. The destination operand is a memory location, the address of which is read from either the ES:DI, ES:EDI or the RDI registers (depending on the address-size attribute of the instruction, 16, 32 or 64, respectively). (The ES segment cannot be overridden with a segment override prefix.) The size of the I/O port being accessed (that is, the size of the source and destination operands) is determined by the opcode for an 8-bit I/O port or by the operand-size attribute of the instruction for a 16- or 32-bit I/O port.

At the assembly-code level, two forms of this instruction are allowed: the "explicit-operands" form and the "no-operands" form. The explicit-operands form (specified with the INS mnemonic) allows the source and destination operands to be specified explicitly. Here, the source operand must be "DX," and the destination operand should be a symbol that indicates the size of the I/O port and the destination address. This explicit-operands form is provided to allow documentation; however, note that the documentation provided by this form can be misleading. That is, the destination operand symbol must specify the correct **type** (size) of the operand (byte, word, or doubleword), but it does not have to specify the correct **location**. The location is always specified by the ES:(E)DI registers, which must be loaded correctly before the INS instruction is executed.

The no-operands form provides "short forms" of the byte, word, and doubleword versions of the INS instructions. Here also DX is assumed by the processor to be the source operand and ES:(E)DI is assumed to be the destination operand. The size of the I/O port is specified with the choice of mnemonic: INSB (byte), INSW (word), or INSD (doubleword).

After the byte, word, or doubleword is transfer from the I/O port to the memory location, the DI/EDI/RDI register is incremented or decremented automatically according to the setting of the DF flag in the EFLAGS register. (If the DF flag is 0, the (E)DI register is incremented; if the DF flag is 1, the (E)DI register is decremented.) The (E)DI register is incremented or decremented by 1 for byte operations, by 2 for word operations, or by 4 for doubleword operations.

<sup>\*</sup> In 64-bit mode, only 64-bit (RDI) and 32-bit (EDI) address sizes are supported. In non-64-bit mode, only 32-bit (EDI) and 16-bit (DI) address sizes are supported.

The INS, INSB, INSW, and INSD instructions can be preceded by the REP prefix for block input of ECX bytes, words, or doublewords. See "REP/REPE/REPZ /REPNE/REPNZ—Repeat String Operation Prefix" in Chapter 4 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2B, for a description of the REP prefix.

These instructions are only useful for accessing I/O ports located in the processor's I/O address space. See Chapter 16, "Input/Output," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for more information on accessing I/O ports in the I/O address space.

In 64-bit mode, default address size is 64 bits, 32 bit address size is supported using the prefix 67H. The address of the memory destination is specified by RDI or EDI. 16-bit address size is not supported in 64-bit mode. The operand size is not promoted.

### Operation

```
IF ((PE = 1)) and ((CPL > IOPL)) or (VM = 1)
    THEN (* Protected mode with CPL > IOPL or virtual-8086 mode *)
         IF (Any I/O Permission Bit for I/O port being accessed = 1)
               THEN (* I/O operation is not allowed *)
                    #GP(0):
              ELSE (* I/O operation is allowed *)
                    DEST \leftarrow SRC; (* Read from I/O port *)
         FI;
    ELSE (Real Mode or Protected Mode with CPL IOPL *)
         DEST \leftarrow SRC; (* Read from I/O port *)
FI;
Non-64-bit Mode:
IF (Byte transfer)
    THEN IF DF = 0
         THEN (E)DI \leftarrow (E)DI + 1;
         ELSE (E)DI \leftarrow (E)DI - 1; FI;
    ELSE IF (Word transfer)
         THEN IF DF = 0
               THEN (E)DI \leftarrow (E)DI + 2;
              ELSE (E)DI \leftarrow (E)DI - 2; FI;
         ELSE (* Doubleword transfer *)
              THEN IF DF = 0
                    THEN (E)DI \leftarrow (E)DI + 4;
                    ELSE (E)DI \leftarrow (E)DI - 4; FI;
         FI:
FI;
FI64-bit Mode:
IF (Byte transfer)
    THEN IF DF = 0
         THEN (EIR)DI \leftarrow (EIR)DI + 1:
         ELSE (E|R)DI \leftarrow (E|R)DI - 1; FI;
    ELSE IF (Word transfer)
         THEN IF DF = 0
              THEN (E)DI \leftarrow (E)DI + 2;
              ELSE (E)DI \leftarrow (E)DI - 2; FI;
         ELSE (* Doubleword transfer *)
              THEN IF DF = 0
                    THEN (E|R)DI \leftarrow (E|R)DI + 4;
                    ELSE (EIR)DI \leftarrow (EIR)DI - 4; FI;
```

FI;

FI;

# **Flags Affected**

None.

### **Protected Mode Exceptions**

#GP(0) If the CPL is greater than (has less privilege) the I/O privilege level (IOPL) and any of the

corresponding I/O permission bits in TSS for the I/O port being accessed is 1.

If the destination is located in a non-writable segment.

If an illegal memory operand effective address in the ES segments is given.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

# **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

**#UD** If the LOCK prefix is used.

### Virtual-8086 Mode Exceptions

#GP(0) If any of the I/O permission bits in the TSS for the I/O port being accessed is 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the CPL is greater than (has less privilege) the I/O privilege level (IOPL) and any of the

corresponding I/O permission bits in TSS for the I/O port being accessed is 1.

If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

# INSERTPS — Insert Packed Single Precision Floating-Point Value

| Opcode/<br>Instruction                                                   | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                                                                                        |
|--------------------------------------------------------------------------|-----------|-------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A 21 /r ib<br>INSERTPS <i>xmm1, xmm2/m32, imm8</i>                | RMI       | V/V               | SSE4_1                   | Insert a single precision floating-point value selected by <i>imm8</i> from <i>xmm2/m32</i> into xmm1 at the specified destination element specified by <i>imm8</i> and zero out destination elements in <i>xmm1</i> as indicated in <i>imm8</i> . |
| VEX.NDS.128.66.0F3A.WIG 21 /r ib<br>VINSERTPS xmm1, xmm2, xmm3/m32, imm8 | RVMI      | V/V               | AVX                      | Insert a single precision floating point value selected by imm8 from xmm3/m32 and merge into xmm2 at the specified destination element specified by imm8 and zero out destination elements in xmm1 as indicated in imm8.                           |

### Instruction Operand Encoding

|       |               | •             |               |           |
|-------|---------------|---------------|---------------|-----------|
| Op/En | Operand 1     | Operand 2     | Operand 3     | Operand 4 |
| RMI   | ModRM:reg (w) | ModRM:r/m (r) | imm8          | NA        |
| RVMI  | ModRM:reg (w) | VEX.νννν (r)  | ModRM:r/m (r) | imm8      |

# Description

(register source form)

Select a single precision floating-point element from second source as indicated by Count\_S bits of the immediate operand and insert it into the first source at the location indicated by the Count\_D bits of the immediate operand. Store in the destination and zero out destination elements based on the ZMask bits of the immediate operand.

# (memory source form)

Load a floating-point element from a 32-bit memory location and insert it into the first source at the location indicated by the Count\_D bits of the immediate operand. Store in the destination and zero out destination elements based on the ZMask bits of the immediate operand.

128-bit Legacy SSE version: The first source register is an XMM register. The second source operand is either an XMM register or a 32-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version. The destination and first source register is an XMM register. The second source operand is either an XMM register or a 32-bit memory location. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

If VINSERTPS is encoded with VEX.L= 1, an attempt to execute the instruction encoded with VEX.L= 1 will cause an #UD exception.

### Operation

```
INSERTPS (128-bit Legacy SSE version)
IF (SRC = REG) THEN COUNT_S \leftarrow imm8[7:6]
   ELSE COUNT S ← 0
COUNT D ← imm8[5:4]
ZMASK \leftarrow imm8[3:0]
CASE (COUNT_S) OF
   0: TMP \leftarrow SRC[31:0]
   1: TMP ← SRC[63:32]
   2: TMP ← SRC[95:64]
   3: TMP ← SRC[127:96]
ESAC;
CASE (COUNT_D) OF
   0: TMP2[31:0] ← TMP
        TMP2[127:32] \leftarrow DEST[127:32]
   1: TMP2[63:32] ← TMP
        TMP2[31:0] \leftarrow DEST[31:0]
        TMP2[127:64] \leftarrow DEST[127:64]
   2: TMP2[95:64] ← TMP
        TMP2[63:0] \leftarrow DEST[63:0]
        TMP2[127:96] \leftarrow DEST[127:96]
   3: TMP2[127:96] ← TMP
        TMP2[95:0] ← DEST[95:0]
ESAC;
IF (ZMASK[0] = 1) THEN DEST[31:0] \leftarrow 00000000H
   ELSE DEST[31:0] \leftarrow TMP2[31:0]
IF (ZMASK[1] = 1) THEN DEST[63:32] \leftarrow 00000000H
   ELSE DEST[63:32] \leftarrow TMP2[63:32]
IF (ZMASK[2] = 1) THEN DEST[95:64] \leftarrow 00000000H
   ELSE DEST[95:64] \leftarrow TMP2[95:64]
IF (ZMASK[3] = 1) THEN DEST[127:96] \leftarrow 00000000H
   ELSE DEST[127:96] \leftarrow TMP2[127:96]
DEST[VLMAX-1:128] (Unmodified)
VINSERTPS (VEX.128 encoded version)
IF (SRC = REG) THEN COUNT S \leftarrow imm8[7:6]
   ELSE COUNT S ← 0
COUNT_D \leftarrow imm8[5:4]
ZMASK ← imm8[3:0]
CASE (COUNT_S) OF
   0: TMP ← SRC2[31:0]
   1: TMP ← SRC2[63:32]
   2: TMP ← SRC2[95:64]
   3: TMP ← SRC2[127:96]
ESAC;
CASE (COUNT_D) OF
   0: TMP2[31:0] ← TMP
        TMP2[127:32] \leftarrow SRC1[127:32]
   1: TMP2[63:32] ← TMP
        TMP2[31:0] \leftarrow SRC1[31:0]
        TMP2[127:64] \leftarrow SRC1[127:64]
```

```
2: TMP2[95:64] \leftarrow TMP

TMP2[63:0] \leftarrow SRC1[63:0]

TMP2[127:96] \leftarrow SRC1[127:96]

3: TMP2[127:96] \leftarrow TMP

TMP2[95:0] \leftarrow SRC1[95:0]

ESAC;
```

IF (ZMASK[0] = 1) THEN DEST[31:0] ← 00000000H ELSE DEST[31:0] ← TMP2[31:0]

IF (ZMASK[1] = 1) THEN DEST[63:32] ← 00000000H ELSE DEST[63:32] ← TMP2[63:32]

IF (ZMASK[2] = 1) THEN DEST[95:64] ← 00000000H ELSE DEST[95:64] ← TMP2[95:64]

IF (ZMASK[3] = 1) THEN DEST[127:96] ← 00000000H ELSE DEST[127:96] ← TMP2[127:96]

DEST[VLMAX-1:128] ← 0

## Intel C/C++ Compiler Intrinsic Equivalent

INSERTPS: \_\_m128 \_mm\_insert\_ps(\_\_m128 dst, \_\_m128 src, const int ndx);

# **SIMD Floating-Point Exceptions**

None

### Other Exceptions

See Exceptions Type 5.

# INT n/INTO/INT 3—Call to Interrupt Procedure

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                   |
|--------|-------------|-----------|----------------|---------------------|-----------------------------------------------|
| CC     | INT 3       | NP        | Valid          | Valid               | Interrupt 3—trap to debugger.                 |
| CD ib  | INT imm8    | 1         | Valid          | Valid               | Interrupt vector specified by immediate byte. |
| CE     | INTO        | NP        | Invalid        | Valid               | Interrupt 4—if overflow flag is 1.            |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |
| 1     | imm8      | NA        | NA        | NA        |

#### **Description**

The INT *n* instruction generates a call to the interrupt or exception handler specified with the destination operand (see the section titled "Interrupts and Exceptions" in Chapter 6 of the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1*). The destination operand specifies a vector from 0 to 255, encoded as an 8-bit unsigned intermediate value. Each vector provides an index to a gate descriptor in the IDT. The first 32 vectors are reserved by Intel for system use. Some of these vectors are used for internally generated exceptions.

The INT *n* instruction is the general mnemonic for executing a software-generated call to an interrupt handler. The INTO instruction is a special mnemonic for calling overflow exception (#OF), exception 4. The overflow interrupt checks the OF flag in the EFLAGS register and calls the overflow interrupt handler if the OF flag is set to 1. (The INTO instruction cannot be used in 64-bit mode.)

The INT 3 instruction generates a special one byte opcode (CC) that is intended for calling the debug exception handler. (This one byte form is valuable because it can be used to replace the first byte of any instruction with a breakpoint, including other one byte instructions, without over-writing other code). To further support its function as a debug breakpoint, the interrupt generated with the CC opcode also differs from the regular software interrupts as follows:

- Interrupt redirection does not happen when in VME mode; the interrupt is handled by a protected-mode handler.
- The virtual-8086 mode IOPL checks do not occur. The interrupt is taken without faulting at any IOPL level.

Note that the "normal" 2-byte opcode for INT 3 (CD03) does not have these special features. Intel and Microsoft assemblers will not generate the CD03 opcode from any mnemonic, but this opcode can be created by direct numeric code definition or by self-modifying code.

The action of the INT n instruction (including the INTO and INT 3 instructions) is similar to that of a far call made with the CALL instruction. The primary difference is that with the INT n instruction, the EFLAGS register is pushed onto the stack before the return address. (The return address is a far address consisting of the current values of the CS and EIP registers.) Returns from interrupt procedures are handled with the IRET instruction, which pops the EFLAGS information and return address from the stack.

The vector specifies an interrupt descriptor in the interrupt descriptor table (IDT); that is, it provides index into the IDT. The selected interrupt descriptor in turn contains a pointer to an interrupt or exception handler procedure. In protected mode, the IDT contains an array of 8-byte descriptors, each of which is an interrupt gate, trap gate, or task gate. In real-address mode, the IDT is an array of 4-byte far pointers (2-byte code segment selector and a 2-byte instruction pointer), each of which point directly to a procedure in the selected segment. (Note that in real-address mode, the IDT is called the **interrupt vector table**, and its pointers are called interrupt vectors.)

The following decision table indicates which action in the lower portion of the table is taken given the conditions in the upper portion of the table. Each Y in the lower section of the decision table represents a procedure defined in the "Operation" section for this instruction (except #GP).

#### Table 3-60. Decision Table

| <b>PE</b> 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
|-------------|---|---|---|---|---|---|---|---|
|             |   |   |   |   |   |   |   |   |

Table 3-60. Decision Table (Contd.)

| - | -           | -                             | -                    | -                    | 0                    | 1                    | 1                    |
|---|-------------|-------------------------------|----------------------|----------------------|----------------------|----------------------|----------------------|
| - | -           | -                             | -                    | -                    | -                    | <3                   | =3                   |
| - | DPL<<br>CPL | -                             | DPL><br>CPL          | DPL=<br>CPL or C     | DPL<<br>CPL & NC     | -                    | -                    |
| - | S/W         | -                             | -                    | -                    | -                    | -                    | -                    |
| - | -           | Task                          | Trap or<br>Interrupt |
| Υ |             |                               |                      |                      |                      |                      |                      |
|   | Υ           | Υ                             | Υ                    | Υ                    | Υ                    | Υ                    | Υ                    |
|   |             |                               | Υ                    | Υ                    | Υ                    | Υ                    | Υ                    |
|   |             |                               |                      |                      | Υ                    |                      |                      |
|   |             |                               |                      | Υ                    |                      |                      |                      |
|   |             |                               |                      |                      |                      |                      | Υ                    |
|   |             | Υ                             |                      |                      |                      |                      |                      |
|   | Υ           |                               | Υ                    |                      |                      | Υ                    |                      |
|   | -<br>-<br>- | DPL < CPL   - S/W   Y   Y   Y |                      | DPL < CPL            |                      |                      |                      |

#### **NOTES:**

Don't Care.

Y Yes, action taken.

Blank Action not taken.

When the processor is executing in virtual-8086 mode, the IOPL determines the action of the INT n instruction. If the IOPL is less than 3, the processor generates a #GP(selector) exception; if the IOPL is 3, the processor executes a protected mode interrupt to privilege level 0. The interrupt gate's DPL must be set to 3 and the target CPL of the interrupt handler procedure must be 0 to execute the protected mode interrupt to privilege level 0.

The interrupt descriptor table register (IDTR) specifies the base linear address and limit of the IDT. The initial base address value of the IDTR after the processor is powered up or reset is 0.

#### Operation

The following operational description applies not only to the INT n and INTO instructions, but also to external interrupts, nonmaskable interrupts (NMIs), and exceptions. Some of these events push onto the stack an error code.

The operational description specifies numerous checks whose failure may result in delivery of a nested exception. In these cases, the original event is not delivered.

The operational description specifies the error code delivered by any nested exception. In some cases, the error code is specified with a pseudofunction error\_code(num,idt,ext), where idt and ext are bit values. The pseudofunction produces an error code as follows: (1) if idt is 0, the error code is  $(num \& FCH) \mid ext$ ; (2) if idt is 1, the error code is  $(num « 3) \mid 2 \mid ext$ .

In many cases, the pseudofunction error\_code is invoked with a pseudovariable EXT. The value of EXT depends on the nature of the event whose delivery encountered a nested exception: if that event is a software interrupt, EXT is 0; otherwise, EXT is 1.

```
IF PE = 0
   THEN
        GOTO REAL-ADDRESS-MODE;
   ELSE (* PE = 1 *)
        IF (VM = 1 \text{ and } IOPL < 3 \text{ AND } INT n)
             THEN
                  #GP(0); (* Bit 0 of error code is 0 because INT n *)
             ELSE (* Protected mode, IA-32e mode, or virtual-8086 mode interrupt *)
                  IF (IA32 EFER.LMA = 0)
                      THEN (* Protected mode, or virtual-8086 mode interrupt *)
                           GOTO PROTECTED-MODE;
                  ELSE (* IA-32e mode interrupt *)
                      GOTO IA-32e-MODE;
                  FI;
        FI:
FI;
REAL-ADDRESS-MODE:
   IF ((vector number « 2) + 3) is not within IDT limit
        THEN #GP: FI:
   IF stack not large enough for a 6-byte return information
        THEN #SS; FI;
   Push (EFLAGS[15:0]);
   IF \leftarrow 0; (* Clear interrupt flag *)
   TF \leftarrow 0; (* Clear trap flag *)
   AC \leftarrow 0; (* Clear AC flag *)
   Push(CS);
   Push(IP);
   (* No error codes are pushed in real-address mode*)
   CS \leftarrow IDT(Descriptor (vector number << 2), selector));
   EIP ← IDT(Descriptor (vector_number « 2), offset)); (* 16 bit offset AND 0000FFFFH *)
END:
PROTECTED-MODE:
   IF ((vector number « 3) + 7) is not within IDT limits
   or selected IDT descriptor is not an interrupt-, trap-, or task-gate type
        THEN #GP(error code(vector number,1,EXT)); FI;
        (* idt operand to error_code set because vector is used *)
   IF software interrupt (* Generated by INT n, INT3, or INTO *)
        THEN
             IF gate DPL < CPL (* PE = 1, DPL < CPL, software interrupt *)
                  THEN #GP(error code(vector number, 1, 0)); FI;
                  (* idt operand to error_code set because vector is used *)
                 (* ext operand to error code is 0 because INT n, INT3, or INT0*)
   FI;
   IF gate not present
        THEN #NP(error code(vector number,1,EXT)); FI;
        (* idt operand to error code set because vector is used *)
   IF task gate (* Specified in the selected interrupt table descriptor *)
        THEN GOTO TASK-GATE:
        ELSE GOTO TRAP-OR-INTERRUPT-GATE; (* PE = 1, trap/interrupt gate *)
   FI;
END;
IA-32e-MODE:
   IF INTO and CS.L = 1 (64-bit mode)
        THEN #UD;
```

```
FI;
   IF ((vector number « 4) + 15) is not in IDT limits
   or selected IDT descriptor is not an interrupt-, or trap-gate type
        THEN #GP(error code(vector number,1,EXT));
        (* idt operand to error_code set because vector is used *)
   FI;
   IF software interrupt (* Generated by INT n, INT 3, or INTO *)
        THEN
            IF gate DPL < CPL (* PE = 1, DPL < CPL, software interrupt *)
                 THEN #GP(error_code(vector_number,1,0));
                 (* idt operand to error code set because vector is used *)
                 (* ext operand to error code is 0 because INT n, INT3, or INT0*)
            FI:
   FI;
   IF gate not present
        THEN #NP(error_code(vector_number,1,EXT));
        (* idt operand to error_code set because vector is used *)
   GOTO TRAP-OR-INTERRUPT-GATE; (* Trap/interrupt gate *)
END;
TASK-GATE: (* PE = 1, task gate *)
   Read TSS selector in task gate (IDT descriptor);
        IF local/global bit is set to local or index not within GDT limits
            THEN #GP(error code(TSS selector,0,EXT)); FI;
            (* idt operand to error_code is 0 because selector is used *)
        Access TSS descriptor in GDT;
        IF TSS descriptor specifies that the TSS is busy (low-order 5 bits set to 00001)
            THEN #GP(TSS selector,0,EXT)); FI;
            (* idt operand to error code is 0 because selector is used *)
        IF TSS not present
            THEN #NP(TSS selector, 0, EXT)); FI;
            (* idt operand to error_code is 0 because selector is used *)
   SWITCH-TASKS (with nesting) to TSS;
   IF interrupt caused by fault with error code
        THEN
            IF stack limit does not allow push of error code
                 THEN #SS(EXT); FI;
            Push(error code);
   FI:
   IF EIP not within code segment limit
        THEN #GP(EXT); FI;
END;
TRAP-OR-INTERRUPT-GATE:
   Read new code-segment selector for trap or interrupt gate (IDT descriptor);
   IF new code-segment selector is NULL
        THEN #GP(EXT); FI; (* Error code contains NULL selector *)
   IF new code-segment selector is not within its descriptor table limits
        THEN #GP(error code(new code-segment selector,0,EXT)); FI;
        (* idt operand to error_code is 0 because selector is used *)
   Read descriptor referenced by new code-segment selector;
   IF descriptor does not indicate a code segment or new code-segment DPL > CPL
        THEN #GP(error code(new code-segment selector,0,EXT)); FI;
        (* idt operand to error code is 0 because selector is used *)
   IF new code-segment descriptor is not present,
```

```
THEN #NP(error_code(new code-segment selector,0,EXT)); FI;
        (* idt operand to error code is 0 because selector is used *)
   IF new code segment is non-conforming with DPL < CPL
        THEN
            IF VM = 0
                 THEN
                      GOTO INTER-PRIVILEGE-LEVEL-INTERRUPT;
                      (* PE = 1, VM = 0, interrupt or trap gate, nonconforming code segment,
                      DPL < CPL *)
                 ELSE (* VM = 1 *)
                      IF new code-segment DPL \neq 0
                           THEN #GP(error code(new code-segment selector,0,EXT));
                           (* idt operand to error code is 0 because selector is used *)
                      GOTO INTERRUPT-FROM-VIRTUAL-8086-MODE; FI;
                      (* PE = 1, interrupt or trap gate, DPL < CPL, VM = 1 *)
             FI;
        ELSE (* PE = 1, interrupt or trap gate, DPL ≥ CPL *)
            IF VM = 1
                 THEN #GP(error_code(new code-segment selector,0,EXT));
                 (* idt operand to error code is 0 because selector is used *)
            IF new code segment is conforming or new code-segment DPL = CPL
                 THEN
                      GOTO INTRA-PRIVILEGE-LEVEL-INTERRUPT;
                 ELSE (* PE = 1, interrupt or trap gate, nonconforming code segment, DPL > CPL *)
                      #GP(error_code(new code-segment selector,0,EXT));
                      (* idt operand to error_code is 0 because selector is used *)
             FI;
   FI;
END;
INTER-PRIVILEGE-LEVEL-INTERRUPT:
   (* PE = 1, interrupt or trap gate, non-conforming code segment, DPL < CPL *)
   IF (IA32_EFER.LMA = 0) (* Not IA-32e mode *)
        (* Identify stack-segment selector for new privilege level in current TSS *)
            IF current TSS is 32-bit
                 THEN
                      TSSstackAddress \leftarrow (new code-segment DPL \ll 3) + 4;
                      IF (TSSstackAddress + 5) > current TSS limit
                           THEN #TS(error_code(current TSS selector,0,EXT)); FI;
                           (* idt operand to error code is 0 because selector is used *)
                      NewSS \leftarrow 2 bytes loaded from (TSS base + TSSstackAddress + 4);
                      NewESP \leftarrow 4 bytes loaded from (TSS base + TSSstackAddress);
                 ELSE
                           (* current TSS is 16-bit *)
                      TSSstackAddress \leftarrow (new code-segment DPL \ll 2) + 2
                      IF (TSSstackAddress + 3) > current TSS limit
                           THEN #TS(error code(current TSS selector,0,EXT)); FI;
                           (* idt operand to error_code is 0 because selector is used *)
                      NewSS \leftarrow 2 bytes loaded from (TSS base + TSSstackAddress + 2);
                      NewESP \leftarrow 2 bytes loaded from (TSS base + TSSstackAddress);
            FI;
            IF NewSS is NULL
                 THEN #TS(EXT); FI;
            IF NewSS index is not within its descriptor-table limits
            or NewSS RPL ≠ new code-segment DPL
```

```
THEN #TS(error code(NewSS,0,EXT)); FI;
              (* idt operand to error code is 0 because selector is used *)
         Read new stack-segment descriptor for NewSS in GDT or LDT;
         IF new stack-segment DPL ≠ new code-segment DPL
         or new stack-segment Type does not indicate writable data segment
              THEN #TS(error_code(NewSS,0,EXT)); FI;
              (* idt operand to error code is 0 because selector is used *)
         IF NewSS is not present
              THEN #SS(error code(NewSS,0,EXT)); FI;
              (* idt operand to error_code is 0 because selector is used *)
    ELSE (* IA-32e mode *)
         IF IDT-gate IST = 0
              THEN TSSstackAddress \leftarrow (new code-segment DPL \ll 3) + 4;
              ELSE TSSstackAddress ← (IDT gate IST « 3) + 28;
         FI:
         IF (TSSstackAddress + 7) > current TSS limit
              THEN #TS(error_code(current TSS selector,0,EXT); FI;
              (* idt operand to error code is 0 because selector is used *)
         NewRSP \leftarrow 8 bytes loaded from (current TSS base + TSSstackAddress);
         NewSS ← new code-segment DPL; (* NULL selector with RPL = new CPL *)
FI;
IF IDT gate is 32-bit
         THEN
              IF new stack does not have room for 24 bytes (error code pushed)
              or 20 bytes (no error code pushed)
                   THEN #SS(error_code(NewSS,0,EXT)); FI;
                   (* idt operand to error_code is 0 because selector is used *)
         FΙ
    ELSE
         IF IDT gate is 16-bit
              THEN
                   IF new stack does not have room for 12 bytes (error code pushed)
                   or 10 bytes (no error code pushed);
                       THEN #SS(error_code(NewSS,0,EXT)); FI;
                       (* idt operand to error code is 0 because selector is used *)
         ELSE (* 64-bit IDT gate*)
              IF StackAddress is non-canonical
                   THEN #SS(EXT); FI; (* Error code contains NULL selector *)
    FI;
FI;
IF (IA32_EFER.LMA = 0) (* Not IA-32e mode *)
    THEN
         IF instruction pointer from IDT gate is not within new code-segment limits
              THEN #GP(EXT); FI; (* Error code contains NULL selector *)
         ESP \leftarrow NewESP;
         SS ← NewSS; (* Segment descriptor information also loaded *)
    ELSE (* IA-32e mode *)
         IF instruction pointer from IDT gate contains a non-canonical address
              THEN #GP(EXT); FI; (* Error code contains NULL selector *)
         RSP ← NewRSP & FFFFFFFFFFFHH;
         SS \leftarrow NewSS;
FI:
IF IDT gate is 32-bit
    THEN
```

```
CS:EIP ← Gate(CS:EIP); (* Segment descriptor information also loaded *)
         ELSE
             IF IDT gate 16-bit
                  THEN
                       CS:IP \leftarrow Gate(CS:IP);
                       (* Segment descriptor information also loaded *)
                  ELSE (* 64-bit IDT gate *)
                       CS:RIP \leftarrow Gate(CS:RIP);
                       (* Segment descriptor information also loaded *)
             FI;
   FI;
   IF IDT gate is 32-bit
             THEN
                   Push(far pointer to old stack);
                  (* Old SS and ESP, 3 words padded to 4 *)
                  Push(EFLAGS);
                  Push(far pointer to return instruction);
                  (* Old CS and EIP, 3 words padded to 4 *)
                  Push(ErrorCode); (* If needed, 4 bytes *)
             ELSE
                  IF IDT gate 16-bit
                       THEN
                            Push(far pointer to old stack);
                            (* Old SS and SP, 2 words *)
                            Push(EFLAGS(15-0]);
                            Push(far pointer to return instruction);
                            (* Old CS and IP, 2 words *)
                            Push(ErrorCode); (* If needed, 2 bytes *)
                       ELSE (* 64-bit IDT gate *)
                            Push(far pointer to old stack);
                            (* Old SS and SP, each an 8-byte push *)
                            Push(RFLAGS); (* 8-byte push *)
                            Push(far pointer to return instruction);
                            (* Old CS and RIP, each an 8-byte push *)
                            Push(ErrorCode); (* If needed, 8-bytes *)
             FI;
   FI:
   CPL \leftarrow new code-segment DPL;
   CS(RPL) \leftarrow CPL;
   IF IDT gate is interrupt gate
         THEN IF \leftarrow 0 (* Interrupt flag set to 0, interrupts disabled *); FI;
   TF \leftarrow 0;
   VM \leftarrow 0;
   RF \leftarrow 0;
   NT \leftarrow 0;
END:
INTERRUPT-FROM-VIRTUAL-8086-MODE:
   (* Identify stack-segment selector for privilege level 0 in current TSS *)
   IF current TSS is 32-bit
         THEN
             IF TSS limit < 9
                  THEN #TS(error_code(current TSS selector,0,EXT)); FI;
                  (* idt operand to error code is 0 because selector is used *)
             NewSS ← 2 bytes loaded from (current TSS base + 8);
```

```
NewESP \leftarrow 4 bytes loaded from (current TSS base + 4);
     ELSE (* current TSS is 16-bit *)
         IF TSS limit < 5
              THEN #TS(error code(current TSS selector,0,EXT)); FI;
              (* idt operand to error_code is 0 because selector is used *)
         NewSS ← 2 bytes loaded from (current TSS base + 4);
         NewESP \leftarrow 2 bytes loaded from (current TSS base + 2);
FI:
IF NewSS is NULL
     THEN #TS(EXT); FI; (* Error code contains NULL selector *)
IF NewSS index is not within its descriptor table limits
or NewSS RPL \neq 0
     THEN #TS(error code(NewSS,0,EXT)); FI;
    (* idt operand to error_code is 0 because selector is used *)
Read new stack-segment descriptor for NewSS in GDT or LDT;
IF new stack-segment DPL ≠ 0 or stack segment does not indicate writable data segment
    THEN #TS(error_code(NewSS,0,EXT)); FI;
     (* idt operand to error code is 0 because selector is used *)
IF new stack segment not present
     THEN #SS(error code(NewSS,O,EXT)); FI;
    (* idt operand to error_code is 0 because selector is used *)
IF IDT gate is 32-bit
     THEN
         IF new stack does not have room for 40 bytes (error code pushed)
         or 36 bytes (no error code pushed)
              THEN #SS(error code(NewSS,0,EXT)); FI;
              (* idt operand to error_code is 0 because selector is used *)
     ELSE (* IDT gate is 16-bit)
         IF new stack does not have room for 20 bytes (error code pushed)
         or 18 bytes (no error code pushed)
              THEN #SS(error code(NewSS,0,EXT)); FI;
              (* idt operand to error_code is 0 because selector is used *)
FI;
IF instruction pointer from IDT gate is not within new code-segment limits
     THEN #GP(EXT); FI; (* Error code contains NULL selector *)
tempEFLAGS \leftarrow EFLAGS;
VM \leftarrow 0:
TF \leftarrow 0;
RF \leftarrow 0;
NT \leftarrow 0;
IF service through interrupt gate
     THEN IF = 0; FI;
TempSS \leftarrow SS;
TempESP \leftarrow ESP;
SS \leftarrow NewSS;
ESP ← NewESP:
(* Following pushes are 16 bits for 16-bit IDT gates and 32 bits for 32-bit IDT gates;
Segment selector pushes in 32-bit mode are padded to two words *)
Push(GS);
Push(FS);
Push(DS);
Push(ES);
Push(TempSS);
Push(TempESP);
```

```
Push(TempEFlags);
   Push(CS);
   Push(EIP);
   GS \leftarrow 0; (* Segment registers made NULL, invalid for use in protected mode *)
   FS \leftarrow 0;
   DS \leftarrow 0;
   ES \leftarrow 0;
   CS:IP ← Gate(CS); (* Segment descriptor information also loaded *)
   IF OperandSize = 32
        THEN
             EIP \leftarrow Gate(instruction pointer);
        ELSE (* OperandSize is 16 *)
             EIP \leftarrow Gate(instruction pointer) AND 0000FFFFH;
   FI;
   (* Start execution of new routine in Protected Mode *)
END;
INTRA-PRIVILEGE-LEVEL-INTERRUPT:
   (* PE = 1, DPL = CPL or conforming segment *)
   IF IA32 EFER.LMA = 1 (* IA-32e mode *)
        IF IDT-descriptor IST \neq 0
             THEN
                  TSSstackAddress \leftarrow (IDT-descriptor IST \ll 3) + 28;
                  IF (TSSstackAddress + 7) > TSS limit
                       THEN #TS(error code(current TSS selector,0,EXT)); FI;
                       (* idt operand to error code is 0 because selector is used *)
                 NewRSP \leftarrow 8 bytes loaded from (current TSS base + TSSstackAddress);
   FI;
   IF 32-bit gate (* implies IA32_EFER.LMA = 0 *)
        THEN
             IF current stack does not have room for 16 bytes (error code pushed)
             or 12 bytes (no error code pushed)
                  THEN #SS(EXT); FI; (* Error code contains NULL selector *)
        ELSE IF 16-bit gate (* implies IA32 EFER.LMA = 0 *)
             IF current stack does not have room for 8 bytes (error code pushed)
             or 6 bytes (no error code pushed)
                  THEN #SS(EXT); FI; (* Error code contains NULL selector *)
        ELSE (* IA32_EFER.LMA = 1, 64-bit gate*)
                 IF NewRSP contains a non-canonical address
                       THEN #SS(EXT); (* Error code contains NULL selector *)
        FI;
   FI;
   IF (IA32 EFER.LMA = 0) (* Not IA-32e mode *)
        THEN
             IF instruction pointer from IDT gate is not within new code-segment limit
                  THEN #GP(EXT); FI; (* Error code contains NULL selector *)
        ELSE
             IF instruction pointer from IDT gate contains a non-canonical address
                  THEN #GP(EXT); FI; (* Error code contains NULL selector *)
             RSP ← NewRSP & FFFFFFFFFFFOH;
   FI;
   IF IDT gate is 32-bit (* implies IA32 EFER.LMA = 0 *)
        THEN
             Push (EFLAGS);
             Push (far pointer to return instruction); (* 3 words padded to 4 *)
```

```
CS:EIP ← Gate(CS:EIP); (* Segment descriptor information also loaded *)
              Push (ErrorCode); (* If any *)
        ELSE
              IF IDT gate is 16-bit (* implies IA32 EFER.LMA = 0 *)
                   THEN
                        Push (FLAGS);
                        Push (far pointer to return location); (* 2 words *)
                        CS:IP \leftarrow Gate(CS:IP);
                        (* Segment descriptor information also loaded *)
                        Push (ErrorCode); (* If any *)
                   ELSE (* IA32 EFER.LMA = 1, 64-bit gate*)
                        Push(far pointer to old stack);
                        (* Old SS and SP, each an 8-byte push *)
                        Push(RFLAGS); (* 8-byte push *)
                        Push(far pointer to return instruction);
                        (* Old CS and RIP, each an 8-byte push *)
                        Push(ErrorCode); (* If needed, 8 bytes *)
                        CS:RIP \leftarrow GATE(CS:RIP);
                        (* Segment descriptor information also loaded *)
              FI:
   FI;
   CS(RPL) \leftarrow CPL;
   IF IDT gate is interrupt gate
        THEN IF \leftarrow 0; FI; (* Interrupt flag set to 0; interrupts disabled *)
   TF \leftarrow 0;
   NT \leftarrow 0:
   VM \leftarrow 0;
   RF \leftarrow 0;
END;
```

### Flags Affected

The EFLAGS register is pushed onto the stack. The IF, TF, NT, AC, RF, and VM flags may be cleared, depending on the mode of operation of the processor when the INT instruction is executed (see the "Operation" section). If the interrupt uses a task gate, any flags may be set or cleared, controlled by the EFLAGS image in the new task's TSS.

#### **Protected Mode Exceptions**

#GP(error\_code)

If the instruction pointer in the IDT or in the interrupt-, trap-, or task gate is beyond the code segment limits.

If the segment selector in the interrupt-, trap-, or task gate is NULL.

If an interrupt-, trap-, or task gate, code segment, or TSS segment selector index is outside its descriptor table limits.

If the vector selects a descriptor outside the IDT limits.

If an IDT descriptor is not an interrupt-, trap-, or task-descriptor.

If an interrupt is generated by the INT n, INT 3, or INTO instruction and the DPL of an interrupt-, trap-, or task-descriptor is less than the CPL.

If the segment selector in an interrupt- or trap-gate does not point to a segment descriptor for a code segment.

If the segment selector for a TSS has its local/global bit set for local.

If a TSS segment descriptor specifies that the TSS is busy or not available.

#SS(error\_code)

If pushing the return address, flags, or error code onto the stack exceeds the bounds of the stack segment and no stack switch occurs.

If the SS register is being loaded and the segment pointed to is marked not present.

If pushing the return address, flags, error code, or stack segment pointer exceeds the bounds of the new stack segment when a stack switch occurs.

#NP(error\_code) If code segment, interrupt-, trap-, or task gate, or TSS is not present.

#TS(error\_code) If the RPL of the stack segment selector in the TSS is not equal to the DPL of the code segment

being accessed by the interrupt or trap gate.

If DPL of the stack segment descriptor pointed to by the stack segment selector in the TSS is

not equal to the DPL of the code segment descriptor for the interrupt or trap gate.

If the stack segment selector in the TSS is NULL.

If the stack segment for the TSS is not a writable data segment.

If segment-selector index for stack segment is outside descriptor table limits.

#PF(fault-code) If a page fault occurs.

#UD If the LOCK prefix is used.

#AC(EXT) If alignment checking is enabled, the gate DPL is 3, and a stack push is unaligned.

#### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the interrupt vector number is outside the IDT limits.

#SS If stack limit violation on push.

If pushing the return address, flags, or error code onto the stack exceeds the bounds of the

stack segment.

**#UD** If the LOCK prefix is used.

### Virtual-8086 Mode Exceptions

#GP(error\_code)

(For INT n, INTO, or BOUND instruction) If the IOPL is less than 3 or the DPL of the interrupt, trap-, or task-gate descriptor is not equal to 3.

If the instruction pointer in the IDT or in the interrupt-, trap-, or task gate is beyond the code segment limits.

If the segment selector in the interrupt-, trap-, or task gate is NULL.

If a interrupt-, trap-, or task gate, code segment, or TSS segment selector index is outside its descriptor table limits.

If the vector selects a descriptor outside the IDT limits.

If an IDT descriptor is not an interrupt-, trap-, or task-descriptor.

If an interrupt is generated by the INT n instruction and the DPL of an interrupt-, trap-, or task-descriptor is less than the CPL.

If the segment selector in an interrupt- or trap-gate does not point to a segment descriptor for a code segment.

If the segment selector for a TSS has its local/global bit set for local.

#SS(error\_code) If the SS register is being loaded and the segment pointed to is marked not present.

If pushing the return address, flags, error code, stack segment pointer, or data segments

exceeds the bounds of the stack segment.

#NP(error\_code) If code segment, interrupt-, trap-, or task gate, or TSS is not present.

#TS(error\_code) If the RPL of the stack segment selector in the TSS is not equal to the DPL of the code segment

being accessed by the interrupt or trap gate.

If DPL of the stack segment descriptor for the TSS's stack segment is not equal to the DPL of the code segment descriptor for the interrupt or trap gate.

If the stack seament selector in the TSS is NULL.

If the stack segment for the TSS is not a writable data segment.

If segment-selector index for stack segment is outside descriptor table limits.

#PF(fault-code) If a page fault occurs.

#BP If the INT 3 instruction is executed.

#OF If the INTO instruction is executed and the OF flag is set.

**#UD** If the LOCK prefix is used.

#AC(EXT) If alignment checking is enabled, the gate DPL is 3, and a stack push is unaligned.

#### Compatibility Mode Exceptions

Same exceptions as in protected mode.

#### 64-Bit Mode Exceptions

#GP(error code) If the instruction pointer in the 64-bit interrupt gate or 64-bit trap gate is non-canonical.

If the segment selector in the 64-bit interrupt or trap gate is NULL.

If the vector selects a descriptor outside the IDT limits.

If the vector points to a gate which is in non-canonical space.

If the vector points to a descriptor which is not a 64-bit interrupt gate or 64-bit trap gate.

If the descriptor pointed to by the gate selector is outside the descriptor table limit.

If the descriptor pointed to by the gate selector is in non-canonical space. If the descriptor pointed to by the gate selector is not a code segment.

If the descriptor pointed to by the gate selector doesn't have the L-bit set, or has both the L-

bit and D-bit set.

If the descriptor pointed to by the gate selector has DPL > CPL.

#SS(error\_code) If a push of the old EFLAGS, CS selector, EIP, or error code is in non-canonical space with no

stack switch.

If a push of the old SS selector, ESP, EFLAGS, CS selector, EIP, or error code is in non-canonical

space on a stack switch (either CPL change or no-CPL with IST).

#NP(error\_code) If the 64-bit interrupt-gate, 64-bit trap-gate, or code segment is not present.

#TS(error\_code) If an attempt to load RSP from the TSS causes an access to non-canonical space.

If the RSP from the TSS is outside descriptor table limits.

#PF(fault-code) If a page fault occurs.

**#UD** If the LOCK prefix is used.

#AC(EXT) If alignment checking is enabled, the gate DPL is 3, and a stack push is unaligned.

#### INVD—Invalidate Internal Caches

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                  |
|--------|-------------|-----------|----------------|---------------------|--------------------------------------------------------------|
| 0F 08  | INVD        | NP        | Valid          | Valid               | Flush internal caches; initiate flushing of external caches. |

#### NOTES:

# **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

### **Description**

Invalidates (flushes) the processor's internal caches and issues a special-function bus cycle that directs external caches to also flush themselves. Data held in internal caches is not written back to main memory.

After executing this instruction, the processor does not wait for the external caches to complete their flushing operation before proceeding with instruction execution. It is the responsibility of hardware to respond to the cache flush signal.

The INVD instruction is a privileged instruction. When the processor is running in protected mode, the CPL of a program or procedure must be 0 to execute this instruction.

The INVD instruction may be used when the cache is used as temporary memory and the cache contents need to be invalidated rather than written back to memory. When the cache is used as temporary memory, no external device should be actively writing data to main memory.

Use this instruction with care. Data cached internally and not written back to main memory will be lost. Note that any data from an external device to main memory (for example, via a PCIWrite) can be temporarily stored in the caches; these data can be lost when an INVD instruction is executed. Unless there is a specific requirement or benefit to flushing caches without writing back modified cache lines (for example, temporary memory, testing, or fault recovery where cache coherency with main memory is not a concern), software should instead use the WBINVD instruction.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

### IA-32 Architecture Compatibility

The INVD instruction is implementation dependent; it may be implemented differently on different families of Intel 64 or IA-32 processors. This instruction is not supported on IA-32 processors earlier than the Intel486 processor.

#### Operation

Flush(InternalCaches); SignalFlush(ExternalCaches); Continue (\* Continue execution \*)

#### Flags Affected

None.

#### **Protected Mode Exceptions**

#GP(0) If the current privilege level is not 0.

#UD If the LOCK prefix is used.

<sup>\*</sup> See the IA-32 Architecture Compatibility section below.

# **Real-Address Mode Exceptions**

#UD If the LOCK prefix is used.

# Virtual-8086 Mode Exceptions

#GP(0) The INVD instruction cannot be executed in virtual-8086 mode.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

Same exceptions as in protected mode.

#### INVLPG—Invalidate TLB Entries

| Opcode  | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                           |
|---------|-------------|-----------|----------------|---------------------|-------------------------------------------------------|
| 0F 01/7 | INVLPG m    | М         | Valid          | Valid               | Invalidate TLB entries for page containing $\it{m}$ . |

#### NOTES:

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r) | NA        | NA        | NA        |

### **Description**

Invalidates any translation lookaside buffer (TLB) entries specified with the source operand. The source operand is a memory address. The processor determines the page that contains that address and flushes all TLB entries for that page.<sup>1</sup>

The INVLPG instruction is a privileged instruction. When the processor is running in protected mode, the CPL must be 0 to execute this instruction.

The INVLPG instruction normally flushes TLB entries only for the specified page; however, in some cases, it may flush more entries, even the entire TLB. The instruction is guaranteed to invalidates only TLB entries associated with the current PCID. (If PCIDs are disabled — CR4.PCIDE = 0 — the current PCID is 000H.) The instruction also invalidates any global TLB entries for the specified page, regardless of PCID.

For more details on operations that flush the TLB, see "MOV—Move to/from Control Registers" and Section 4.10.4.1, "Operations that Invalidate TLBs and Paging-Structure Caches," of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

This instruction's operation is the same in all non-64-bit modes. It also operates the same in 64-bit mode, except if the memory address is in non-canonical form. In this case, INVLPG is the same as a NOP.

#### IA-32 Architecture Compatibility

The INVLPG instruction is implementation dependent, and its function may be implemented differently on different families of Intel 64 or IA-32 processors. This instruction is not supported on IA-32 processors earlier than the Intel486 processor.

### Operation

Invalidate(RelevantTLBEntries); Continue; (\* Continue execution \*)

#### Flags Affected

None.

#### **Protected Mode Exceptions**

#GP(0) If the current privilege level is not 0.

**#UD** Operand is a register.

If the LOCK prefix is used.

<sup>\*</sup> See the IA-32 Architecture Compatibility section below.

<sup>1.</sup> If the paging structures map the linear address using a page larger than 4 KBytes and there are multiple TLB entries for that page (see Section 4.10.2.3, "Details of TLB Use," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A), the instruction invalidates all of them.

# **Real-Address Mode Exceptions**

**#UD** Operand is a register.

If the LOCK prefix is used.

# Virtual-8086 Mode Exceptions

#GP(0) The INVLPG instruction cannot be executed at the virtual-8086 mode.

# **64-Bit Mode Exceptions**

#GP(0) If the current privilege level is not 0.

**#UD** Operand is a register.

If the LOCK prefix is used.

### INVPCID—Invalidate Process-Context Identifier

| Opcode/Instruction                  | Op/<br>En | 64/32-<br>bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                           |
|-------------------------------------|-----------|-----------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------|
| 66 0F 38 82 /r<br>INVPCID r32, m128 | RM        | NE/V                  | INVPCID                  | Invalidates entries in the TLBs and paging-structure caches based on invalidation type in r32 and descriptor in m128. |
| 66 OF 38 82 /r<br>INVPCID r64, m128 | RM        | V/NE                  | INVPCID                  | Invalidates entries in the TLBs and paging-structure caches based on invalidation type in r64 and descriptor in m128. |

#### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (R) | ModRM:r/m (R) | NA        | NA        |

### **Description**

Invalidates mappings in the translation lookaside buffers (TLBs) and paging-structure caches based on process-context identifier (PCID). (See Section 4.10, "Caching Translation Information," in *Intel 64 and IA-32 Architecture Software Developer's Manual, Volume 3A.*) Invalidation is based on the INVPCID type specified in the register operand and the INVPCID descriptor specified in the memory operand.

Outside 64-bit mode, the register operand is always 32 bits, regardless of the value of CS.D. In 64-bit mode the register operand has 64 bits.

There are four INVPCID types currently defined:

- Individual-address invalidation: If the INVPCID type is 0, the logical processor invalidates mappings—except global translations—for the linear address and PCID specified in the INVPCID descriptor. In some cases, the instruction may invalidate global translations or mappings for other linear addresses (or other PCIDs) as well.
- Single-context invalidation: If the INVPCID type is 1, the logical processor invalidates all mappings—except global translations—associated with the PCID specified in the INVPCID descriptor. In some cases, the instruction may invalidate global translations or mappings for other PCIDs as well.
- All-context invalidation, including global translations: If the INVPCID type is 2, the logical processor invalidates all mappings—including global translations—associated with any PCID.
- All-context invalidation: If the INVPCID type is 3, the logical processor invalidates all mappings—except global translations—associated with any PCID. In some case, the instruction may invalidate global translations as well.

The INVPCID descriptor comprises 128 bits and consists of a PCID and a linear address as shown in Figure 3-23. For INVPCID type 0, the processor uses the full 64 bits of the linear address even outside 64-bit mode; the linear address is not used for other INVPCID types.

<sup>1.</sup> If the paging structures map the linear address using a page larger than 4 KBytes and there are multiple TLB entries for that page (see Section 4.10.2.3, "Details of TLB Use," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A), the instruction invalidates all of them.



Figure 3-23. INVPCID Descriptor

If CR4.PCIDE = 0, a logical processor does not cache information for any PCID other than 000H. In this case, executions with INVPCID types 0 and 1 are allowed only if the PCID specified in the INVPCID descriptor is 000H; executions with INVPCID types 2 and 3 invalidate mappings only for PCID 000H. Note that CR4.PCIDE must be 0 outside 64-bit mode (see Chapter 4.10.1, "Process-Context Identifiers (PCIDs)," of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A).

#### Operation

INVPCID\_TYPE  $\leftarrow$  value of register operand; // must be in the range of 0-3 INVPCID\_DESC  $\leftarrow$  value of memory operand; CASE INVPCID\_TYPE OF

0: // individual-address invalidation

PCID ← INVPCID\_DESC[11:0];

 $L\_ADDR \leftarrow INVPCID\_DESC[127:64];$ 

Invalidate mappings for L\_ADDR associated with PCID except global translations;

BREAK;

1: // single PCID invalidation

 $PCID \leftarrow INVPCID\_DESC[11:0];$ 

Invalidate all mappings associated with PCID except global translations;

BREAK;

2: // all PCID invalidation including global translations Invalidate all mappings for all PCIDs, including global translations;

BREAK;

3: // all PCID invalidation retaining global translations Invalidate all mappings for all PCIDs except global translations; BREAK;

ESAC;

#### Intel C/C++ Compiler Intrinsic Equivalent

INVPCID: void \_invpcid(unsigned \_\_int32 type, void \* descriptor);

### SIMD Floating-Point Exceptions

None

#### **Protected Mode Exceptions**

#GP(0) If the current privilege level is not 0.

If the memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains an unusable segment.

If the source operand is located in an execute-only code segment.

If an invalid type is specified in the register operand, i.e., INVPCID TYPE > 3.

If bits 63:12 of INVPCID\_DESC are not all zero.

If INVPCID\_TYPE is either 0 or 1 and INVPCID\_DESC[11:0] is not zero.

If INVPCID TYPE is 0 and the linear address in INVPCID DESC[127:64] is not canonical.

#PF(fault-code) If a page fault occurs in accessing the memory operand.

#SS(0) If the memory operand effective address is outside the SS segment limit.

If the SS register contains an unusable segment.

#UD If if CPUID.(EAX=07H, ECX=0H):EBX.INVPCID (bit 10) = 0.

If the LOCK prefix is used.

### **Real-Address Mode Exceptions**

#GP If an invalid type is specified in the register operand, i.e., INVPCID\_TYPE > 3.

If bits 63:12 of INVPCID\_DESC are not all zero.

If INVPCID\_TYPE is either 0 or 1 and INVPCID\_DESC[11:0] is not zero.

If INVPCID TYPE is 0 and the linear address in INVPCID DESC[127:64] is not canonical.

#UD If CPUID.(EAX=07H, ECX=0H):EBX.INVPCID (bit 10) = 0.

If the LOCK prefix is used.

### Virtual-8086 Mode Exceptions

#GP(0) The INVPCID instruction is not recognized in virtual-8086 mode.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

#GP(0) If the current privilege level is not 0.

If the memory operand is in the CS, DS, ES, FS, or GS segments and the memory address is

in a non-canonical form.

If an invalid type is specified in the register operand, i.e., INVPCID\_TYPE > 3.

If bits 63:12 of INVPCID\_DESC are not all zero.

If CR4.PCIDE=0, INVPCID\_TYPE is either 0 or 1, and INVPCID\_DESC[11:0] is not zero. If INVPCID\_TYPE is 0 and the linear address in INVPCID\_DESC[127:64] is not canonical.

#PF(fault-code) If a page fault occurs in accessing the memory operand.

#SS(0) If the memory destination operand is in the SS segment and the memory address is in a non-

canonical form.

**#UD** If the LOCK prefix is used.

If CPUID.(EAX=07H, ECX=0H):EBX.INVPCID (bit 10) = 0.

# IRET/IRETD—Interrupt Return

| Opcode     | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                             |
|------------|-------------|-----------|----------------|---------------------|-----------------------------------------|
| CF         | IRET        | NP        | Valid          | Valid               | Interrupt return (16-bit operand size). |
| CF         | IRETD       | NP        | Valid          | Valid               | Interrupt return (32-bit operand size). |
| REX.W + CF | IRETQ       | NP        | Valid          | N.E.                | Interrupt return (64-bit operand size). |

### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |  |
|-------|-----------|-----------|-----------|-----------|--|
| NP    | NA        | NA        | NA        | NA        |  |

# Description

Returns program control from an exception or interrupt handler to a program or procedure that was interrupted by an exception, an external interrupt, or a software-generated interrupt. These instructions are also used to perform a return from a nested task. (A nested task is created when a CALL instruction is used to initiate a task switch or when an interrupt or exception causes a task switch to an interrupt or exception handler.) See the section titled "Task Linking" in Chapter 7 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

IRET and IRETD are mnemonics for the same opcode. The IRETD mnemonic (interrupt return double) is intended for use when returning from an interrupt when using the 32-bit operand size; however, most assemblers use the IRET mnemonic interchangeably for both operand sizes.

In Real-Address Mode, the IRET instruction preforms a far return to the interrupted program or procedure. During this operation, the processor pops the return instruction pointer, return code segment selector, and EFLAGS image from the stack to the EIP, CS, and EFLAGS registers, respectively, and then resumes execution of the interrupted program or procedure.

In Protected Mode, the action of the IRET instruction depends on the settings of the NT (nested task) and VM flags in the EFLAGS register and the VM flag in the EFLAGS image stored on the current stack. Depending on the setting of these flags, the processor performs the following types of interrupt returns:

- Return from virtual-8086 mode.
- Return to virtual-8086 mode.
- Intra-privilege level return.
- Inter-privilege level return.
- Return from nested task (task switch).

If the NT flag (EFLAGS register) is cleared, the IRET instruction performs a far return from the interrupt procedure, without a task switch. The code segment being returned to must be equally or less privileged than the interrupt handler routine (as indicated by the RPL field of the code segment selector popped from the stack).

As with a real-address mode interrupt return, the IRET instruction pops the return instruction pointer, return code segment selector, and EFLAGS image from the stack to the EIP, CS, and EFLAGS registers, respectively, and then resumes execution of the interrupted program or procedure. If the return is to another privilege level, the IRET instruction also pops the stack pointer and SS from the stack, before resuming program execution. If the return is to virtual-8086 mode, the processor also pops the data segment registers from the stack.

If the NT flag is set, the IRET instruction performs a task switch (return) from a nested task (a task called with a CALL instruction, an interrupt, or an exception) back to the calling or interrupted task. The updated state of the task executing the IRET instruction is saved in its TSS. If the task is re-entered later, the code that follows the IRET instruction is executed.

If the NT flag is set and the processor is in IA-32e mode, the IRET instruction causes a general protection exception.

If nonmaskable interrupts (NMIs) are blocked (see Section 6.7.1, "Handling Multiple NMIs" in the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A*), execution of the IRET instruction unblocks NMIs.

This unblocking occurs even if the instruction causes a fault. In such a case, NMIs are unmasked before the exception handler is invoked.

In 64-bit mode, the instruction's default operation size is 32 bits. Use of the REX.W prefix promotes operation to 64 bits (IRETQ). See the summary chart at the beginning of this section for encoding data and limits.

See "Changes to Instruction Behavior in VMX Non-Root Operation" in Chapter 25 of the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3C*, for more information about the behavior of this instruction in VMX non-root operation.

#### Operation

```
IF PE = 0
   THEN GOTO REAL-ADDRESS-MODE:
ELSIF (IA32_EFER.LMA = 0)
   THEN
        IF (EFLAGS.VM = 1)
             THEN GOTO RETURN-FROM-VIRTUAL-8086-MODE:
             ELSE GOTO PROTECTED-MODE:
        FI:
   ELSE GOTO IA-32e-MODE:
FI:
REAL-ADDRESS-MODE:
   IF OperandSize = 32
        THEN
             EIP \leftarrow Pop();
             CS ← Pop(); (* 32-bit pop, high-order 16 bits discarded *)
             tempEFLAGS \leftarrow Pop();
             EFLAGS ← (tempEFLAGS AND 257FD5H) OR (EFLAGS AND 1A0000H);
        ELSE (* OperandSize = 16 *)
             EIP \leftarrow Pop(); (* 16-bit pop; clear upper 16 bits *)
             CS \leftarrow Pop(); (* 16-bit pop *)
             EFLAGS[15:0] \leftarrow Pop();
   FI:
   FND:
RETURN-FROM-VIRTUAL-8086-MODE:
(* Processor is in virtual-8086 mode when IRET is executed and stays in virtual-8086 mode *)
   IF IOPL = 3 (* Virtual mode: PE = 1, VM = 1, IOPL = 3 *)
        THEN IF OperandSize = 32
             THEN
                  EIP \leftarrow Pop();
                  CS ← Pop(); (* 32-bit pop, high-order 16 bits discarded *)
                  EFLAGS \leftarrow Pop();
                  (* VM, IOPL, VIP and VIF EFLAG bits not modified by pop *)
                  IF EIP not within CS limit
                       THEN #GP(0); FI;
             ELSE (* OperandSize = 16 *)
                  EIP \leftarrow Pop(); (* 16-bit pop; clear upper 16 bits *)
                  CS \leftarrow Pop(); (* 16-bit pop *)
                  EFLAGS[15:0] \leftarrow Pop(); (* IOPL in EFLAGS not modified by pop *)
                  IF EIP not within CS limit
                       THEN #GP(0); FI;
             FI;
        ELSE
```

```
\#GP(0); (* Trap to virtual-8086 monitor: PE = 1, VM = 1, IOPL < 3 *)
   FI:
END;
PROTECTED-MODE:
   IF NT = 1
        THEN GOTO TASK-RETURN; (* PE = 1, VM = 0, NT = 1 *)
   FI:
   IF OperandSize = 32
        THEN
             EIP \leftarrow Pop();
             CS ← Pop(); (* 32-bit pop, high-order 16 bits discarded *)
             tempEFLAGS \leftarrow Pop();
        ELSE (* OperandSize = 16 *)
             EIP \leftarrow Pop(); (* 16-bit pop; clear upper bits *)
             CS \leftarrow Pop(); (* 16-bit pop *)
             tempEFLAGS ← Pop(); (* 16-bit pop; clear upper bits *)
   FI;
   IF tempEFLAGS(VM) = 1 and CPL = 0
        THEN GOTO RETURN-TO-VIRTUAL-8086-MODE;
        ELSE GOTO PROTECTED-MODE-RETURN;
   FI;
TASK-RETURN: (* PE = 1, VM = 0, NT = 1 *)
   SWITCH-TASKS (without nesting) to TSS specified in link field of current TSS;
   Mark the task just abandoned as NOT BUSY;
   IF EIP is not within CS limit
        THEN #GP(0); FI;
END;
RETURN-TO-VIRTUAL-8086-MODE:
   (* Interrupted procedure was in virtual-8086 mode: PE = 1, CPL=0, VM = 1 in flag image *)
   IF EIP not within CS limit
        THEN #GP(0); FI;
   EFLAGS \leftarrow tempEFLAGS;
   ESP \leftarrow Pop();
   SS ← Pop(); (* Pop 2 words; throw away high-order word *)
   ES ← Pop(); (* Pop 2 words; throw away high-order word *)
   DS ← Pop(); (* Pop 2 words; throw away high-order word *)
   FS \leftarrow Pop(); (* Pop 2 words; throw away high-order word *)
   GS \leftarrow Pop(); (* Pop 2 words; throw away high-order word *)
   CPL \leftarrow 3;
   (* Resume execution in Virtual-8086 mode *)
END;
PROTECTED-MODE-RETURN: (* PE = 1 *)
   IF CS(RPL) > CPL
        THEN GOTO RETURN-OUTER-PRIVILEGE-LEVEL:
        ELSE GOTO RETURN-TO-SAME-PRIVILEGE-LEVEL; FI;
END;
RETURN-TO-OUTER-PRIVILEGE-LEVEL:
   IF new mode ≠ 64-Bit Mode
        THEN
```

```
IF EIP is not within CS limit
                  THEN #GP(0); FI;
        ELSE (* new mode = 64-bit mode *)
             IF RIP is non-canonical
                       THEN #GP(0); FI;
   FI;
   EFLAGS (CF, PF, AF, ZF, SF, TF, DF, OF, NT) \leftarrow tempEFLAGS;
   IF OperandSize = 32
        THEN EFLAGS(RF, AC, ID) \leftarrow tempEFLAGS; FI;
   IF CPL ≤ IOPL
        THEN EFLAGS(IF) \leftarrow tempEFLAGS; FI;
   IF CPL = 0
        THEN
             EFLAGS(IOPL) \leftarrow tempEFLAGS;
             IF OperandSize = 32
                  THEN EFLAGS(VM, VIF, VIP) ← tempEFLAGS; FI;
             IF OperandSize = 64
                  THEN EFLAGS(VIF, VIP) \leftarrow tempEFLAGS; FI;
   FI;
   CPL \leftarrow CS(RPL);
   FOR each SegReg in (ES, FS, GS, and DS)
        DO
             tempDesc ← descriptor cache for SegReg (* hidden part of segment register *)
             IF tempDesc(DPL) < CPL AND tempDesc(Type) is data or non-conforming code
                  THEN (* Segment register invalid *)
                       SegReg \leftarrow NULL;
             FI;
        OD;
END;
RETURN-TO-SAME-PRIVILEGE-LEVEL: (* PE = 1, RPL = CPL *)
   IF new mode ≠ 64-Bit Mode
        THEN
             IF EIP is not within CS limit
                  THEN #GP(0); FI;
        ELSE (* new mode = 64-bit mode *)
             IF RIP is non-canonical
                       THEN #GP(0); FI;
   FI;
   EFLAGS (CF, PF, AF, ZF, SF, TF, DF, OF, NT) \leftarrow tempEFLAGS;
   IF OperandSize = 32 or OperandSize = 64
        THEN EFLAGS(RF, AC, ID) \leftarrow tempEFLAGS; FI;
   IF CPL ≤ IOPL
        THEN EFLAGS(IF) \leftarrow tempEFLAGS; FI;
   IF CPL = 0
         THEN (* VM = 0 in flags image *)
              EFLAGS(IOPL) \leftarrow tempEFLAGS;
              IF OperandSize = 32 or OperandSize = 64
                  THEN EFLAGS(VIF, VIP) \leftarrow tempEFLAGS; FI;
   FI;
END;
IA-32e-MODE:
   IF NT = 1
```

```
THEN #GP(0);
   ELSE IF OperandSize = 32
        THEN
             EIP \leftarrow Pop();
             CS \leftarrow Pop();
             tempEFLAGS \leftarrow Pop();
        ELSE IF OperandSize = 16
             THEN
                   EIP \leftarrow Pop(); (* 16-bit pop; clear upper bits *)
                   CS \leftarrow Pop(); (* 16-bit pop *)
                   tempEFLAGS ← Pop(); (* 16-bit pop; clear upper bits *)
             FI;
        ELSE (* OperandSize = 64 *)
             THEN
                        RIP \leftarrow Pop();
                        CS ← Pop(); (* 64-bit pop, high-order 48 bits discarded *)
                        tempRFLAGS \leftarrow Pop();
   FI;
   IF tempCS.RPL > CPL
        THEN GOTO RETURN-OUTER-PRIVILEGE-LEVEL;
        ELSE
             IF instruction began in 64-Bit Mode
                   THEN
                        IF OperandSize = 32
                             THEN
                                  ESP \leftarrow Pop();
                                  SS ← Pop(); (* 32-bit pop, high-order 16 bits discarded *)
                        ELSE IF OperandSize = 16
                             THEN
                                  ESP \leftarrow Pop(); (* 16-bit pop; clear upper bits *)
                                  SS \leftarrow Pop(); (* 16-bit pop *)
                             ELSE (* OperandSize = 64 *)
                                  RSP \leftarrow Pop();
                                  SS ← Pop(); (* 64-bit pop, high-order 48 bits discarded *)
                        FI:
             FI;
             GOTO RETURN-TO-SAME-PRIVILEGE-LEVEL; FI;
END;
```

Flags Affected

All the flags and fields in the EFLAGS register are potentially modified, depending on the mode of operation of the processor. If performing a return from a nested task to a previous task, the EFLAGS register will be modified according to the EFLAGS image stored in the previous task's TSS.

# **Protected Mode Exceptions**

#GP(0) If the return code or stack segment selector is NULL.

If the return instruction pointer is not within the return code segment limit.

#GP(selector) If a segment selector index is outside its descriptor table limits.

If the return code segment selector RPL is less than the CPL.

If the DPL of a conforming-code segment is greater than the return code segment selector

RPL.

If the DPL for a nonconforming-code segment is not equal to the RPL of the code segment

selector.

If the stack segment descriptor DPL is not equal to the RPL of the return code segment

selector.

If the stack segment is not a writable data segment.

If the stack segment selector RPL is not equal to the RPL of the return code segment selector.

If the segment descriptor for a code segment does not indicate it is a code segment.

If the segment selector for a TSS has its local/global bit set for local. If a TSS segment descriptor specifies that the TSS is not busy. If a TSS segment descriptor specifies that the TSS is not available.

#SS(0) If the top bytes of stack are not within stack limits.

#NP(selector) If the return code or stack segment is not present.

#PF(fault-code) If a page fault occurs.

#AC(0) If an unaligned memory reference occurs when the CPL is 3 and alignment checking is

enabled.

**#UD** If the LOCK prefix is used.

#### **Real-Address Mode Exceptions**

#GP If the return instruction pointer is not within the return code segment limit.

#SS If the top bytes of stack are not within stack limits.

### Virtual-8086 Mode Exceptions

#GP(0) If the return instruction pointer is not within the return code segment limit.

IF IOPL not equal to 3.

#PF(fault-code) If a page fault occurs.

#SS(0) If the top bytes of stack are not within stack limits.

#AC(0) If an unaligned memory reference occurs and alignment checking is enabled.

**#UD** If the LOCK prefix is used.

#### Compatibility Mode Exceptions

#GP(0) If EFLAGS.NT[bit 14] = 1. Other exceptions same as in Protected Mode.

#### **64-Bit Mode Exceptions**

#GP(0) If EFLAGS.NT[bit 14] = 1.

If the return code segment selector is NULL.

If the stack segment selector is NULL going back to compatibility mode. If the stack segment selector is NULL going back to CPL3 64-bit mode.

If a NULL stack segment selector RPL is not equal to CPL going back to non-CPL3 64-bit mode.

If the return instruction pointer is not within the return code segment limit.

If the return instruction pointer is non-canonical.

#GP(Selector) If a segment selector index is outside its descriptor table limits.

If a segment descriptor memory address is non-canonical.

If the segment descriptor for a code segment does not indicate it is a code segment.

If the proposed new code segment descriptor has both the D-bit and L-bit set.

If the DPL for a nonconforming-code segment is not equal to the RPL of the code segment

selector.

If CPL is greater than the RPL of the code segment selector.

If the DPL of a conforming-code segment is greater than the return code segment selector

RPL.

If the stack segment is not a writable data segment.

If the stack segment descriptor DPL is not equal to the RPL of the return code segment

selector.

If the stack segment selector RPL is not equal to the RPL of the return code segment selector.

#SS(0) If an attempt to pop a value off the stack violates the SS limit.

If an attempt to pop a value off the stack causes a non-canonical address to be referenced.

#NP(selector) If the return code or stack segment is not present.

#PF(fault-code) If a page fault occurs.

#AC(0) If an unaligned memory reference occurs when the CPL is 3 and alignment checking is

enabled.

**#UD** If the LOCK prefix is used.

# Jcc—Jump if Condition Is Met

| Opcode          | Instruction      | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                       |
|-----------------|------------------|-----------|----------------|---------------------|-------------------------------------------------------------------|
| 77 cb           | JA rel8          | D         | Valid          | Valid               | Jump short if above (CF=0 and ZF=0).                              |
| 73 cb           | JAE rel8         | D         | Valid          | Valid               | Jump short if above or equal (CF=0).                              |
| 72 cb           | JB rel8          | D         | Valid          | Valid               | Jump short if below (CF=1).                                       |
| 76 <i>cb</i>    | JBE rel8         | D         | Valid          | Valid               | Jump short if below or equal (CF=1 or ZF=1).                      |
| 72 cb           | JC rel8          | D         | Valid          | Valid               | Jump short if carry (CF=1).                                       |
| E3 cb           | JCXZ rel8        | D         | N.E.           | Valid               | Jump short if CX register is 0.                                   |
| E3 <i>cb</i>    | JECXZ rel8       | D         | Valid          | Valid               | Jump short if ECX register is 0.                                  |
| E3 cb           | JRCXZ rel8       | D         | Valid          | N.E.                | Jump short if RCX register is 0.                                  |
| 74 cb           | JE rel8          | D         | Valid          | Valid               | Jump short if equal (ZF=1).                                       |
| 7F cb           | JG rel8          | D         | Valid          | Valid               | Jump short if greater (ZF=0 and SF=OF).                           |
| 7D <i>cb</i>    | JGE rel8         | D         | Valid          | Valid               | Jump short if greater or equal (SF=OF).                           |
| 7C <i>cb</i>    | JL rel8          | D         | Valid          | Valid               | Jump short if less (SF≠ OF).                                      |
| 7E <i>cb</i>    | JLE rel8         | D         | Valid          | Valid               | Jump short if less or equal (ZF=1 or SF $\neq$ OF).               |
| 76 <i>cb</i>    | JNA <i>rel8</i>  | D         | Valid          | Valid               | Jump short if not above (CF=1 or ZF=1).                           |
| 72 cb           | JNAE <i>rel8</i> | D         | Valid          | Valid               | Jump short if not above or equal (CF=1).                          |
| 73 cb           | JNB rel8         | D         | Valid          | Valid               | Jump short if not below (CF=0).                                   |
| 77 cb           | JNBE rel8        | D         | Valid          | Valid               | Jump short if not below or equal (CF=0 and ZF=0).                 |
| 73 cb           | JNC rel8         | D         | Valid          | Valid               | Jump short if not carry (CF=0).                                   |
| 75 cb           | JNE rel8         | D         | Valid          | Valid               | Jump short if not equal (ZF=0).                                   |
| 7E <i>cb</i>    | JNG rel8         | D         | Valid          | Valid               | Jump short if not greater (ZF=1 or SF $\neq$ OF).                 |
| 7C <i>cb</i>    | JNGE rel8        | D         | Valid          | Valid               | Jump short if not greater or equal (SF $\neq$ OF).                |
| 7D <i>cb</i>    | JNL rel8         | D         | Valid          | Valid               | Jump short if not less (SF=OF).                                   |
| 7F <i>cb</i>    | JNLE rel8        | D         | Valid          | Valid               | Jump short if not less or equal (ZF=0 and SF=0F).                 |
| 71 <i>cb</i>    | JNO rel8         | D         | Valid          | Valid               | Jump short if not overflow (OF=0).                                |
| 7B <i>cb</i>    | JNP rel8         | D         | Valid          | Valid               | Jump short if not parity (PF=0).                                  |
| 79 <i>cb</i>    | JNS rel8         | D         | Valid          | Valid               | Jump short if not sign (SF=0).                                    |
| 75 cb           | JNZ rel8         | D         | Valid          | Valid               | Jump short if not zero (ZF=0).                                    |
| 70 <i>cb</i>    | JO rel8          | D         | Valid          | Valid               | Jump short if overflow (OF=1).                                    |
| 7A cb           | JP rel8          | D         | Valid          | Valid               | Jump short if parity (PF=1).                                      |
| 7A <i>cb</i>    | JPE rel8         | D         | Valid          | Valid               | Jump short if parity even (PF=1).                                 |
| 7B <i>cb</i>    | JPO rel8         | D         | Valid          | Valid               | Jump short if parity odd (PF=0).                                  |
| 78 cb           | JS rel8          | D         | Valid          | Valid               | Jump short if sign (SF=1).                                        |
| 74 cb           | JZ rel8          | D         | Valid          | Valid               | Jump short if zero ( $ZF = 1$ ).                                  |
| 0F 87 <i>cw</i> | JA rel16         | D         | N.S.           | Valid               | Jump near if above (CF=0 and ZF=0). Not supported in 64-bit mode. |
| 0F 87 <i>cd</i> | JA rel32         | D         | Valid          | Valid               | Jump near if above (CF=0 and ZF=0).                               |
| 0F 83 <i>cw</i> | JAE rel16        | D         | N.S.           | Valid               | Jump near if above or equal (CF=0). Not supported in 64-bit mode. |

| Opcode          | Instruction       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                    |
|-----------------|-------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------|
| 0F 83 <i>cd</i> | JAE rel32         | D         | Valid          | Valid               | Jump near if above or equal (CF=0).                                            |
| 0F 82 <i>cw</i> | JB rel16          | D         | N.S.           | Valid               | Jump near if below (CF=1). Not supported in 64-bit mode.                       |
| 0F 82 <i>cd</i> | JB rel32          | D         | Valid          | Valid               | Jump near if below (CF=1).                                                     |
| 0F 86 <i>cw</i> | JBE rel16         | D         | N.S.           | Valid               | Jump near if below or equal (CF=1 or ZF=1).<br>Not supported in 64-bit mode.   |
| 0F 86 <i>cd</i> | JBE rel32         | D         | Valid          | Valid               | Jump near if below or equal (CF=1 or ZF=1).                                    |
| 0F 82 <i>cw</i> | JC rel16          | D         | N.S.           | Valid               | Jump near if carry (CF=1). Not supported in 64-bit mode.                       |
| 0F 82 cd        | JC rel32          | D         | Valid          | Valid               | Jump near if carry (CF=1).                                                     |
| 0F 84 <i>cw</i> | JE rel16          | D         | N.S.           | Valid               | Jump near if equal (ZF=1). Not supported in 64-bit mode.                       |
| 0F 84 cd        | JE rel32          | D         | Valid          | Valid               | Jump near if equal (ZF=1).                                                     |
| 0F 84 <i>cw</i> | JZ rel16          | D         | N.S.           | Valid               | Jump near if 0 (ZF=1). Not supported in 64-bit mode.                           |
| 0F 84 cd        | JZ rel32          | D         | Valid          | Valid               | Jump near if 0 (ZF=1).                                                         |
| 0F 8F <i>cw</i> | JG rel16          | D         | N.S.           | Valid               | Jump near if greater (ZF=0 and SF=0F). Not supported in 64-bit mode.           |
| 0F 8F cd        | JG rel32          | D         | Valid          | Valid               | Jump near if greater (ZF=0 and SF=0F).                                         |
| 0F 8D <i>cw</i> | JGE rel16         | D         | N.S.           | Valid               | Jump near if greater or equal (SF=OF). Not supported in 64-bit mode.           |
| 0F 8D <i>cd</i> | JGE rel32         | D         | Valid          | Valid               | Jump near if greater or equal (SF=OF).                                         |
| 0F 8C <i>cw</i> | JL rel16          | D         | N.S.           | Valid               | Jump near if less (SF≠ OF). Not supported in 64-bit mode.                      |
| 0F 8C <i>cd</i> | JL rel32          | D         | Valid          | Valid               | Jump near if less (SF≠ OF).                                                    |
| 0F 8E <i>cw</i> | JLE rel16         | D         | N.S.           | Valid               | Jump near if less or equal (ZF=1 or SF≠ OF).<br>Not supported in 64-bit mode.  |
| 0F 8E <i>cd</i> | JLE rel32         | D         | Valid          | Valid               | Jump near if less or equal (ZF=1 or SF≠ OF).                                   |
| 0F 86 <i>cw</i> | JNA rel16         | D         | N.S.           | Valid               | Jump near if not above (CF=1 or ZF=1). Not supported in 64-bit mode.           |
| 0F 86 <i>cd</i> | JNA rel32         | D         | Valid          | Valid               | Jump near if not above (CF=1 or ZF=1).                                         |
| 0F 82 <i>cw</i> | JNAE <i>rel16</i> | D         | N.S.           | Valid               | Jump near if not above or equal (CF=1). Not supported in 64-bit mode.          |
| 0F 82 <i>cd</i> | JNAE rel32        | D         | Valid          | Valid               | Jump near if not above or equal (CF=1).                                        |
| 0F 83 <i>cw</i> | JNB rel16         | D         | N.S.           | Valid               | Jump near if not below (CF=0). Not supported in 64-bit mode.                   |
| 0F 83 <i>cd</i> | JNB rel32         | D         | Valid          | Valid               | Jump near if not below (CF=0).                                                 |
| 0F 87 <i>cw</i> | JNBE rel16        | D         | N.S.           | Valid               | Jump near if not below or equal (CF=0 and ZF=0). Not supported in 64-bit mode. |
| 0F 87 <i>cd</i> | JNBE rel32        | D         | Valid          | Valid               | Jump near if not below or equal (CF=0 and ZF=0).                               |
| 0F 83 <i>cw</i> | JNC rel16         | D         | N.S.           | Valid               | Jump near if not carry (CF=0). Not supported in 64-bit mode.                   |
| 0F 83 <i>cd</i> | JNC rel32         | D         | Valid          | Valid               | Jump near if not carry (CF=0).                                                 |

| Opcode          | Instruction      | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                    |
|-----------------|------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------|
| 0F 85 <i>cw</i> | JNE rel16        | D         | N.S.           | Valid               | Jump near if not equal (ZF=0). Not supported in 64-bit mode.                   |
| 0F 85 <i>cd</i> | JNE rel32        | D         | Valid          | Valid               | Jump near if not equal (ZF=0).                                                 |
| 0F 8E <i>cw</i> | JNG rel16        | D         | N.S.           | Valid               | Jump near if not greater (ZF=1 or SF $\neq$ OF). Not supported in 64-bit mode. |
| 0F 8E <i>cd</i> | JNG rel32        | D         | Valid          | Valid               | Jump near if not greater (ZF=1 or SF $\neq$ OF).                               |
| 0F 8C <i>cw</i> | JNGE rel16       | D         | N.S.           | Valid               | Jump near if not greater or equal (SF≠ OF).<br>Not supported in 64-bit mode.   |
| 0F 8C <i>cd</i> | JNGE rel32       | D         | Valid          | Valid               | Jump near if not greater or equal (SF $\neq$ OF).                              |
| 0F 8D <i>cw</i> | JNL rel16        | D         | N.S.           | Valid               | Jump near if not less (SF=OF). Not supported in 64-bit mode.                   |
| 0F 8D <i>cd</i> | JNL rel32        | D         | Valid          | Valid               | Jump near if not less (SF=OF).                                                 |
| 0F 8F cw        | JNLE rel16       | D         | N.S.           | Valid               | Jump near if not less or equal (ZF=0 and SF=OF). Not supported in 64-bit mode. |
| 0F 8F <i>cd</i> | JNLE rel32       | D         | Valid          | Valid               | Jump near if not less or equal (ZF=0 and SF=OF).                               |
| 0F 81 <i>cw</i> | JNO rel16        | D         | N.S.           | Valid               | Jump near if not overflow (OF=0). Not supported in 64-bit mode.                |
| 0F 81 <i>cd</i> | JNO rel32        | D         | Valid          | Valid               | Jump near if not overflow (OF=0).                                              |
| 0F 8B <i>cw</i> | JNP rel16        | D         | N.S.           | Valid               | Jump near if not parity (PF=0). Not supported in 64-bit mode.                  |
| 0F 8B <i>cd</i> | JNP rel32        | D         | Valid          | Valid               | Jump near if not parity (PF=0).                                                |
| 0F 89 <i>cw</i> | JNS rel16        | D         | N.S.           | Valid               | Jump near if not sign (SF=0). Not supported in 64-bit mode.                    |
| 0F 89 <i>cd</i> | JNS rel32        | D         | Valid          | Valid               | Jump near if not sign (SF=0).                                                  |
| 0F 85 <i>cw</i> | JNZ rel16        | D         | N.S.           | Valid               | Jump near if not zero (ZF=0). Not supported in 64-bit mode.                    |
| 0F 85 <i>cd</i> | JNZ rel32        | D         | Valid          | Valid               | Jump near if not zero (ZF=0).                                                  |
| 0F 80 <i>cw</i> | J0 <i>rel16</i>  | D         | N.S.           | Valid               | Jump near if overflow (OF=1). Not supported in 64-bit mode.                    |
| 0F 80 <i>cd</i> | J0 rel32         | D         | Valid          | Valid               | Jump near if overflow (OF=1).                                                  |
| 0F 8A <i>cw</i> | JP rel16         | D         | N.S.           | Valid               | Jump near if parity (PF=1). Not supported in 64-bit mode.                      |
| 0F 8A <i>cd</i> | JP rel32         | D         | Valid          | Valid               | Jump near if parity (PF=1).                                                    |
| 0F 8A <i>cw</i> | JPE rel16        | D         | N.S.           | Valid               | Jump near if parity even (PF=1). Not supported in 64-bit mode.                 |
| 0F 8A <i>cd</i> | JPE rel32        | D         | Valid          | Valid               | Jump near if parity even (PF=1).                                               |
| 0F 8B <i>cw</i> | JPO rel16        | D         | N.S.           | Valid               | Jump near if parity odd (PF=0). Not supported in 64-bit mode.                  |
| 0F 8B <i>cd</i> | JP0 <i>rel32</i> | D         | Valid          | Valid               | Jump near if parity odd (PF=0).                                                |
| 0F 88 <i>cw</i> | JS rel16         | D         | N.S.           | Valid               | Jump near if sign (SF=1). Not supported in 64-bit mode.                        |

| Opcode          | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                          |
|-----------------|-------------|-----------|----------------|---------------------|------------------------------------------------------|
| 0F 88 <i>cd</i> | JS rel32    | D         | Valid          | Valid               | Jump near if sign (SF=1).                            |
| 0F 84 <i>cw</i> | JZ rel16    | D         | N.S.           | Valid               | Jump near if 0 (ZF=1). Not supported in 64-bit mode. |
| 0F 84 <i>cd</i> | JZ rel32    | D         | Valid          | Valid               | Jump near if 0 (ZF=1).                               |

#### Instruction Operand Encoding

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| D     | Offset    | NA        | NA        | NA        |

### **Description**

Checks the state of one or more of the status flags in the EFLAGS register (CF, OF, PF, SF, and ZF) and, if the flags are in the specified state (condition), performs a jump to the target instruction specified by the destination operand. A condition code (cc) is associated with each instruction to indicate the condition being tested for. If the condition is not satisfied, the jump is not performed and execution continues with the instruction following the Jcc instruction.

The target instruction is specified with a relative offset (a signed offset relative to the current value of the instruction pointer in the EIP register). A relative offset (rel8, rel16, or rel32) is generally specified as a label in assembly code, but at the machine code level, it is encoded as a signed, 8-bit or 32-bit immediate value, which is added to the instruction pointer. Instruction coding is most efficient for offsets of -128 to +127. If the operand-size attribute is 16, the upper two bytes of the EIP register are cleared, resulting in a maximum instruction pointer size of 16 bits.

The conditions for each Jcc mnemonic are given in the "Description" column of the table on the preceding page. The terms "less" and "greater" are used for comparisons of signed integers and the terms "above" and "below" are used for unsigned integers.

Because a particular state of the status flags can sometimes be interpreted in two ways, two mnemonics are defined for some opcodes. For example, the JA (jump if above) instruction and the JNBE (jump if not below or equal) instruction are alternate mnemonics for the opcode 77H.

The Jcc instruction does not support far jumps (jumps to other code segments). When the target for the conditional jump is in a different segment, use the opposite condition from the condition being tested for the Jcc instruction, and then access the target with an unconditional far jump (JMP instruction) to the other segment. For example, the following conditional far jump is illegal:

IZ FARLABEL;

To accomplish this far jump, use the following two instructions:

JNZ BEYOND; IMP FARLABEL;

BEYOND:

The JRCXZ, JECXZ and JCXZ instructions differ from other Jcc instructions because they do not check status flags. Instead, they check RCX, ECX or CX for 0. The register checked is determined by the address-size attribute. These instructions are useful when used at the beginning of a loop that terminates with a conditional loop instruction (such as LOOPNE). They can be used to prevent an instruction sequence from entering a loop when RCX, ECX or CX is 0. This would cause the loop to execute  $2^{64}$ ,  $2^{32}$  or 64K times (not zero times).

All conditional jumps are converted to code fetches of one or two cache lines, regardless of jump address or cacheability.

In 64-bit mode, operand size is fixed at 64 bits. JMP Short is RIP = RIP + 8-bit offset sign extended to 64 bits. JMP Near is RIP = RIP + 32-bit offset sign extended to 64-bits.

# Operation

```
IF condition
THEN

tempEIP ← EIP + SignExtend(DEST);

IF OperandSize = 16

THEN tempEIP ← tempEIP AND 0000FFFFH;

FI;

IF tempEIP is not within code segment limit

THEN #GP(0);

ELSE EIP ← tempEIP

FI;

FI;
```

### **Flags Affected**

None.

# **Protected Mode Exceptions**

#GP(0) If the offset being jumped to is beyond the limits of the CS segment.

#UD If the LOCK prefix is used.

# **Real-Address Mode Exceptions**

#GP If the offset being jumped to is beyond the limits of the CS segment or is outside of the effec-

tive address space from 0 to FFFFH. This condition can occur if a 32-bit address size override

prefix is used.

#UD If the LOCK prefix is used.

### Virtual-8086 Mode Exceptions

Same exceptions as in real address mode.

### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

#GP(0) If the memory address is in a non-canonical form.

#UD If the LOCK prefix is used.

# **IMP-Jump**

| Opcode        | Instruction         | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                               |
|---------------|---------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------|
| EB cb         | JMP rel8            | D         | Valid          | Valid               | Jump short, RIP = RIP + 8-bit displacement sign extended to 64-bits                                       |
| E9 <i>cw</i>  | JMP rel16           | D         | N.S.           | Valid               | Jump near, relative, displacement relative to next instruction. Not supported in 64-bit mode.             |
| E9 cd         | JMP rel32           | D         | Valid          | Valid               | Jump near, relative, RIP = RIP + 32-bit<br>displacement sign extended to 64-bits                          |
| FF /4         | JMP r/m16           | М         | N.S.           | Valid               | Jump near, absolute indirect, address = zero-<br>extended <i>r/m16</i> . Not supported in 64-bit<br>mode. |
| FF /4         | JMP r/m32           | М         | N.S.           | Valid               | Jump near, absolute indirect, address given in r/m32. Not supported in 64-bit mode.                       |
| FF /4         | JMP r/m64           | М         | Valid          | N.E.                | Jump near, absolute indirect, RIP = 64-Bit offset from register or memory                                 |
| EA cd         | JMP <i>ptr16:16</i> | D         | lnv.           | Valid               | Jump far, absolute, address given in operand                                                              |
| EA <i>cp</i>  | JMP ptr16:32        | D         | lnv.           | Valid               | Jump far, absolute, address given in operand                                                              |
| FF /5         | JMP <i>m16:16</i>   | D         | Valid          | Valid               | Jump far, absolute indirect, address given in <i>m16:16</i>                                               |
| FF /5         | JMP <i>m16:32</i>   | D         | Valid          | Valid               | Jump far, absolute indirect, address given in $m16:32$ .                                                  |
| REX.W + FF /5 | JMP <i>m16:64</i>   | D         | Valid          | N.E.                | Jump far, absolute indirect, address given in <i>m16:64</i> .                                             |

#### Instruction Operand Encoding

|       |               | -         |           |           |  |
|-------|---------------|-----------|-----------|-----------|--|
| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |  |
| D     | Offset        | NA        | NA        | NA        |  |
| М     | ModRM:r/m (r) | NA        | NA        | NA        |  |

### **Description**

Transfers program control to a different point in the instruction stream without recording return information. The destination (target) operand specifies the address of the instruction being jumped to. This operand can be an immediate value, a general-purpose register, or a memory location.

This instruction can be used to execute four different types of jumps:

- Near jump—A jump to an instruction within the current code segment (the segment currently pointed to by the CS register), sometimes referred to as an intrasegment jump.
- Short jump—A near jump where the jump range is limited to −128 to +127 from the current EIP value.
- Far jump—A jump to an instruction located in a different segment than the current code segment but at the same privilege level, sometimes referred to as an intersegment jump.
- Task switch—A jump to an instruction located in a different task.

A task switch can only be executed in protected mode (see Chapter 7, in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A, for information on performing task switches with the JMP instruction).

**Near and Short Jumps.** When executing a near jump, the processor jumps to the address (within the current code segment) that is specified with the target operand. The target operand specifies either an absolute offset (that is an offset from the base of the code segment) or a relative offset (a signed displacement relative to the current

value of the instruction pointer in the EIP register). A near jump to a relative offset of 8-bits (*rel8*) is referred to as a short jump. The CS register is not changed on near and short jumps.

An absolute offset is specified indirectly in a general-purpose register or a memory location (r/m16 or r/m32). The operand-size attribute determines the size of the target operand (16 or 32 bits). Absolute offsets are loaded directly into the EIP register. If the operand-size attribute is 16, the upper two bytes of the EIP register are cleared, resulting in a maximum instruction pointer size of 16 bits.

A relative offset (*rel8*, *rel16*, or *rel32*) is generally specified as a label in assembly code, but at the machine code level, it is encoded as a signed 8-, 16-, or 32-bit immediate value. This value is added to the value in the EIP register. (Here, the EIP register contains the address of the instruction following the JMP instruction). When using relative offsets, the opcode (for short vs. near jumps) and the operand-size attribute (for near relative jumps) determines the size of the target operand (8, 16, or 32 bits).

Far Jumps in Real-Address or Virtual-8086 Mode. When executing a far jump in real-address or virtual-8086 mode, the processor jumps to the code segment and offset specified with the target operand. Here the target operand specifies an absolute far address either directly with a pointer (ptr16:16 or ptr16:32) or indirectly with a memory location (m16:16 or m16:32). With the pointer method, the segment and address of the called procedure is encoded in the instruction, using a 4-byte (16-bit operand size) or 6-byte (32-bit operand size) far address immediate. With the indirect method, the target operand specifies a memory location that contains a 4-byte (16-bit operand size) or 6-byte (32-bit operand size) far address. The far address is loaded directly into the CS and EIP registers. If the operand-size attribute is 16, the upper two bytes of the EIP register are cleared.

**Far Jumps in Protected Mode.** When the processor is operating in protected mode, the JMP instruction can be used to perform the following three types of far jumps:

- A far jump to a conforming or non-conforming code segment.
- A far jump through a call gate.
- A task switch.

(The JMP instruction cannot be used to perform inter-privilege-level far jumps.)

In protected mode, the processor always uses the segment selector part of the far address to access the corresponding descriptor in the GDT or LDT. The descriptor type (code segment, call gate, task gate, or TSS) and access rights determine the type of jump to be performed.

If the selected descriptor is for a code segment, a far jump to a code segment at the same privilege level is performed. (If the selected code segment is at a different privilege level and the code segment is non-conforming, a general-protection exception is generated.) A far jump to the same privilege level in protected mode is very similar to one carried out in real-address or virtual-8086 mode. The target operand specifies an absolute far address either directly with a pointer (ptr16:16 or ptr16:32) or indirectly with a memory location (m16:16 or m16:32). The operand-size attribute determines the size of the offset (16 or 32 bits) in the far address. The new code segment selector and its descriptor are loaded into CS register, and the offset from the instruction is loaded into the EIP register. Note that a call gate (described in the next paragraph) can also be used to perform far call to a code segment at the same privilege level. Using this mechanism provides an extra level of indirection and is the preferred method of making jumps between 16-bit and 32-bit code segments.

When executing a far jump through a call gate, the segment selector specified by the target operand identifies the call gate. (The offset part of the target operand is ignored.) The processor then jumps to the code segment specified in the call gate descriptor and begins executing the instruction at the offset specified in the call gate. No stack switch occurs. Here again, the target operand can specify the far address of the call gate either directly with a pointer (ptr16:16 or ptr16:32) or indirectly with a memory location (m16:16 or m16:32).

Executing a task switch with the JMP instruction is somewhat similar to executing a jump through a call gate. Here the target operand specifies the segment selector of the task gate for the task being switched to (and the offset part of the target operand is ignored). The task gate in turn points to the TSS for the task, which contains the segment selectors for the task's code and stack segments. The TSS also contains the EIP value for the next instruction that was to be executed before the task was suspended. This instruction pointer value is loaded into the EIP register so that the task begins executing again at this next instruction.

The JMP instruction can also specify the segment selector of the TSS directly, which eliminates the indirection of the task gate. See Chapter 7 in Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A, for detailed information on the mechanics of a task switch.

Note that when you execute at task switch with a JMP instruction, the nested task flag (NT) is not set in the EFLAGS register and the new TSS's previous task link field is not loaded with the old task's TSS selector. A return to the previous task can thus not be carried out by executing the IRET instruction. Switching tasks with the JMP instruction differs in this regard from the CALL instruction which does set the NT flag and save the previous task link information, allowing a return to the calling task with an IRET instruction.

**In 64-Bit Mode** — The instruction's operation size is fixed at 64 bits. If a selector points to a gate, then RIP equals the 64-bit displacement taken from gate; else RIP equals the zero-extended offset from the far pointer referenced in the instruction.

See the summary chart at the beginning of this section for encoding data and limits.

#### Operation

```
IF near jump
   IF 64-bit Mode
        THEN
             IF near relative jump
                  tempRIP ← RIP + DEST; (* RIP is instruction following IMP instruction*)
              ELSE (* Near absolute jump *)
                  tempRIP \leftarrow DEST;
             FI;
        ELSE
             IF near relative jump
              THEN
                  tempEIP ← EIP + DEST; (* EIP is instruction following IMP instruction*)
              ELSE (* Near absolute jump *)
                  tempEIP \leftarrow DEST;
   FI;
   IF (IA32 EFER.LMA = 0 or target mode = Compatibility mode)
   and tempEIP outside code segment limit
        THEN #GP(0); FI
   IF 64-bit mode and tempRIP is not canonical
        THEN #GP(0):
   FI;
   IF OperandSize = 32
         THEN
             EIP \leftarrow tempEIP;
        ELSE
             IF OperandSize = 16
                  THEN (* OperandSize = 16 *)
                       EIP ← tempEIP AND 0000FFFFH:
                  ELSE (* OperandSize = 64)
                       RIP \leftarrow tempRIP;
             FI:
    FI;
FI:
IF far jump and (PE = 0 or (PE = 1 AND VM = 1)) (* Real-address or virtual-8086 mode *)
         tempEIP \leftarrow DEST(Offset); (* DEST is ptr16:32 or [m16:32] *)
        IF tempEIP is beyond code segment limit
             THEN #GP(0): FI:
         CS \leftarrow DEST(segment selector); (* DEST is ptr16:32 or [m16:32] *)
         IF OperandSize = 32
```

```
THEN
                 EIP \leftarrow tempEIP; (* DEST is ptr16:32 or [m16:32] *)
             ELSE (* OperandSize = 16 *)
                 EIP ← tempEIP AND 0000FFFFH; (* Clear upper 16 bits *)
        FI;
FI;
IF far jump and (PE = 1 and VM = 0)
(* IA-32e mode or protected mode, not virtual-8086 mode *)
    THEN
        IF effective address in the CS, DS, ES, FS, GS, or SS segment is illegal
        or segment selector in target operand NULL
                 THEN #GP(0); FI;
        IF segment selector index not within descriptor table limits
             THEN #GP(new selector); FI;
        Read type and access rights of segment descriptor;
        IF (EFER.LMA = 0)
             THEN
                 IF segment type is not a conforming or nonconforming code
                 segment, call gate, task gate, or TSS
                      THEN #GP(segment selector); FI;
            ELSE
                 IF segment type is not a conforming or nonconforming code segment
                 call gate
                      THEN #GP(segment selector); FI;
        FI;
        Depending on type and access rights:
            GO TO CONFORMING-CODE-SEGMENT;
            GO TO NONCONFORMING-CODE-SEGMENT;
            GO TO CALL-GATE;
            GO TO TASK-GATE;
            GO TO TASK-STATE-SEGMENT;
    ELSE
        #GP(segment selector);
FI;
CONFORMING-CODE-SEGMENT:
   IF L-Bit = 1 and D-BIT = 1 and IA32 EFER.LMA = 1
        THEN GP(new code segment selector); FI;
    IF DPL > CPL
        THEN #GP(segment selector); FI;
    IF segment not present
        THEN #NP(segment selector); FI;
   tempEIP \leftarrow DEST(Offset);
   IF OperandSize = 16
        THEN tempEIP \leftarrow tempEIP AND 0000FFFFH;
   FI;
   IF (IA32_EFER.LMA = 0 or target mode = Compatibility mode) and
   tempEIP outside code segment limit
        THEN #GP(0); FI
   IF tempEIP is non-canonical
        THEN #GP(0); FI;
   CS ← DEST[segment selector]; (* Segment descriptor information also loaded *)
   CS(RPL) \leftarrow CPL
   EIP \leftarrow tempEIP;
END;
```

```
NONCONFORMING-CODE-SEGMENT:
   IF L-Bit = 1 and D-BIT = 1 and IA32 EFER.LMA = 1
        THEN GP(new code segment selector); FI;
   IF (RPL > CPL) OR (DPL \neq CPL)
        THEN #GP(code segment selector); FI;
   IF segment not present
        THEN #NP(segment selector); FI;
   tempEIP \leftarrow DEST(Offset);
   IF OperandSize = 16
         THEN tempEIP \leftarrow tempEIP AND 0000FFFFH; FI;
   IF (IA32 EFER.LMA = 0 OR target mode = Compatibility mode)
   and tempEIP outside code segment limit
        THEN #GP(0); FI
   IF tempEIP is non-canonical THEN #GP(0); FI;
   CS ← DEST[segment selector]; (* Segment descriptor information also loaded *)
   CS(RPL) \leftarrow CPL;
   EIP \leftarrow tempEIP;
END;
CALL-GATE:
   IF call gate DPL < CPL
   or call gate DPL < call gate segment-selector RPL
            THEN #GP(call gate selector); FI;
   IF call gate not present
        THEN #NP(call gate selector); FI;
   IF call gate code-segment selector is NULL
        THEN #GP(0); FI;
   IF call gate code-segment selector index outside descriptor table limits
        THEN #GP(code segment selector); FI;
   Read code segment descriptor;
   IF code-segment segment descriptor does not indicate a code segment
   or code-segment segment descriptor is conforming and DPL > CPL
   or code-segment segment descriptor is non-conforming and DPL \neq CPL
             THEN #GP(code segment selector); FI;
   IF IA32 EFER.LMA = 1 and (code-segment descriptor is not a 64-bit code segment
   or code-segment segment descriptor has both L-Bit and D-bit set)
            THEN #GP(code segment selector); FI;
   IF code segment is not present
        THEN #NP(code-segment selector); FI;
    IF instruction pointer is not within code-segment limit
        THEN #GP(0); FI;
    tempEIP \leftarrow DEST(Offset);
    IF GateSize = 16
        THEN tempEIP ← tempEIP AND 0000FFFFH; FI;
   IF (IA32 EFER.LMA = 0 OR target mode = Compatibility mode) AND tempEIP
   outside code segment limit
        THEN #GP(0): FI
   CS ← DEST[SegmentSelector); (* Segment descriptor information also loaded *)
   CS(RPL) \leftarrow CPL;
   EIP \leftarrow tempEIP;
END;
TASK-GATE:
   IF task gate DPL < CPL
   or task gate DPL < task gate segment-selector RPL
```

```
THEN #GP(task gate selector); FI;
   IF task gate not present
        THEN #NP(gate selector); FI;
   Read the TSS segment selector in the task-gate descriptor;
   IF TSS segment selector local/global bit is set to local
   or index not within GDT limits
   or TSS descriptor specifies that the TSS is busy
        THEN #GP(TSS selector); FI;
    IF TSS not present
        THEN #NP(TSS selector); FI;
    SWITCH-TASKS to TSS;
    IF EIP not within code segment limit
        THEN #GP(0); FI;
END;
TASK-STATE-SEGMENT:
   IF TSS DPL < CPL
   or TSS DPL < TSS segment-selector RPL
   or TSS descriptor indicates TSS not available
        THEN #GP(TSS selector); FI;
   IF TSS is not present
        THEN #NP(TSS selector); FI;
   SWITCH-TASKS to TSS;
   IF EIP not within code segment limit
        THEN #GP(0); FI;
END;
```

#### Flags Affected

All flags are affected if a task switch occurs; no flags are affected if a task switch does not occur.

#### **Protected Mode Exceptions**

#GP(0) If offset in target operand, call gate, or TSS is beyond the code segment limits.

If the segment selector in the destination operand, call gate, task gate, or TSS is NULL.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#GP(selector) If the segment selector index is outside descriptor table limits.

If the segment descriptor pointed to by the segment selector in the destination operand is not for a conforming-code segment, nonconforming-code segment, call gate, task gate, or task state segment.

If the DPL for a nonconforming-code segment is not equal to the CPL

(When not using a call gate.) If the RPL for the segment's segment selector is greater than the CPL.

If the DPL for a conforming-code segment is greater than the CPL.

If the DPL from a call-gate, task-gate, or TSS segment descriptor is less than the CPL or than the RPL of the call-gate, task-gate, or TSS's segment selector.

If the segment descriptor for selector in a call gate does not indicate it is a code segment.

If the segment descriptor for the segment selector in a task gate does not indicate an available TSS.

If the segment selector for a TSS has its local/global bit set for local.

If a TSS segment descriptor specifies that the TSS is busy or not available.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NP (selector) If the code segment being accessed is not present.

If call gate, task gate, or TSS not present.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3. (Only occurs when fetching target from memory.)

**#UD** If the LOCK prefix is used.

#### Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used.

# Virtual-8086 Mode Exceptions

#GP(0) If the target operand is beyond the code segment limits.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made. (Only occurs

when fetching target from memory.)

#UD If the LOCK prefix is used.

# **Compatibility Mode Exceptions**

Same as 64-bit mode exceptions.

### 64-Bit Mode Exceptions

#GP(0) If a memory address is non-canonical.

If target offset in destination operand is non-canonical.

If target offset in destination operand is beyond the new code segment limit.

If the segment selector in the destination operand is NULL. If the code segment selector in the 64-bit gate is NULL.

#GP(selector) If the code segment or 64-bit call gate is outside descriptor table limits.

If the code segment or 64-bit call gate overlaps non-canonical space.

If the segment descriptor from a 64-bit call gate is in non-canonical space.

If the segment descriptor pointed to by the segment selector in the destination operand is not

for a conforming-code segment, nonconforming-code segment, 64-bit call gate.

If the segment descriptor pointed to by the segment selector in the destination operand is a

code segment, and has both the D-bit and the L-bit set.

If the DPL for a nonconforming-code segment is not equal to the CPL, or the RPL for the

segment's segment selector is greater than the CPL.

If the DPL for a conforming-code segment is greater than the CPL.

If the DPL from a 64-bit call-gate is less than the CPL or than the RPL of the 64-bit call-gate.

If the upper type field of a 64-bit call gate is not 0x0.

If the segment selector from a 64-bit call gate is beyond the descriptor table limits.

If the code segment descriptor pointed to by the selector in the 64-bit gate doesn't have the L-

bit set and the D-bit clear.

If the segment descriptor for a segment selector from the 64-bit call gate does not indicate it

is a code segment.

If the code segment is non-confirming and CPL  $\neq$  DPL.

If the code segment is confirming and CPL < DPL.

#NP(selector) If a code segment or 64-bit call gate is not present.

#UD (64-bit mode only) If a far jump is direct to an absolute address in memory.

If the LOCK prefix is used.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

# LAHF—Load Status Flags into AH Register

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                 |
|--------|-------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------|
| 9F     | LAHF        | NP        | Invalid*       | Valid               | $\label{eq:load:AH} \mbox{Load: AH} \leftarrow \mbox{EFLAGS}(\mbox{SF:ZF:0:AF:0:PF:1:CF}).$ |

#### NOTES:

### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

# **Description**

This instruction executes as described above in compatibility mode and legacy mode. It is valid in 64-bit mode only if CPUID.80000001H:  $ECX.LAHF-SAHF[bit\ 0] = 1$ .

### Operation

```
 \begin{tabular}{ll} F 64-Bit Mode \\ THEN \\ IF CPUID.80000001H:ECX.LAHF-SAHF[bit 0] = 1; \\ THEN AH \leftarrow RFLAGS(SF:ZF:0:AF:0:PF:1:CF); \\ ELSE \#UD; \\ FI; \\ ELSE \\ AH \leftarrow EFLAGS(SF:ZF:0:AF:0:PF:1:CF); \\ FI; \\ \end{tabular}
```

### Flags Affected

None. The state of the flags in the EFLAGS register is not affected.

#### **Protected Mode Exceptions**

#UD If the LOCK prefix is used.

#### Real-Address Mode Exceptions

Same exceptions as in protected mode.

### Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

#UD If CPUID.80000001H:ECX.LAHF-SAHF[bit 0] = 0.

If the LOCK prefix is used.

<sup>\*</sup>Valid in specific steppings. See Description section.

# LAR—Load Access Rights Byte

| Opcode   | Instruction                          | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                            |
|----------|--------------------------------------|-----------|----------------|---------------------|--------------------------------------------------------|
| 0F 02 /r | LAR r16, r16/m16                     | RM        | Valid          | Valid               | $r16 \leftarrow$ access rights referenced by $r16/m16$ |
| 0F 02 /r | LAR <i>reg, r32/m16</i> <sup>1</sup> | RM        | Valid          | Valid               | reg ← access rights referenced by r32/m16              |

#### NOTES:

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

#### **Description**

Loads the access rights from the segment descriptor specified by the second operand (source operand) into the first operand (destination operand) and sets the ZF flag in the flag register. The source operand (which can be a register or a memory location) contains the segment selector for the segment descriptor being accessed. If the source operand is a memory address, only 16 bits of data are accessed. The destination operand is a general-purpose register.

The processor performs access checks as part of the loading process. Once loaded in the destination register, software can perform additional checks on the access rights information.

The access rights for a segment descriptor include fields located in the second doubleword (bytes 4–7) of the segment descriptor. The following fields are loaded by the LAR instruction:

- Bits 7:0 are returned as 0
- Bits 11:8 return the segment type.
- Bit 12 returns the S flag.
- Bits 14:13 return the DPL.
- Bit 15 returns the P flag.
- The following fields are returned only if the operand size is greater than 16 bits:
  - Bits 19:16 are undefined.
  - Bit 20 returns the software-available bit in the descriptor.
  - Bit 21 returns the L flag.
  - Bit 22 returns the D/B flag.
  - Bit 23 returns the G flag.
  - Bits 31:24 are returned as 0.

This instruction performs the following checks before it loads the access rights in the destination register:

- Checks that the segment selector is not NULL.
- Checks that the segment selector points to a descriptor that is within the limits of the GDT or LDT being accessed
- Checks that the descriptor type is valid for this instruction. All code and data segment descriptors are valid for (can be accessed with) the LAR instruction. The valid system segment and gate descriptor types are given in Table 3-61.
- If the segment is not a conforming code segment, it checks that the specified segment descriptor is visible at the CPL (that is, if the CPL and the RPL of the segment selector are less than or equal to the DPL of the segment selector).

If the segment descriptor cannot be accessed or is an invalid type for the instruction, the ZF flag is cleared and no access rights are loaded in the destination operand.

<sup>1.</sup> For all loads (regardless of source or destination sizing) only bits 16-0 are used. Other bits are ignored.

The LAR instruction can only be executed in protected mode and IA-32e mode.

Table 3-61. Segment and Gate Types

| Туре | Protected Mode          |       | IA-32e Mode           |       |
|------|-------------------------|-------|-----------------------|-------|
|      | Name                    | Valid | Name                  | Valid |
| 0    | Reserved                | No    | Reserved              | No    |
| 1    | Available 16-bit TSS    | Yes   | Reserved              | No    |
| 2    | LDT                     | Yes   | LDT                   | No    |
| 3    | Busy 16-bit TSS         | Yes   | Reserved              | No    |
| 4    | 16-bit call gate        | Yes   | Reserved              | No    |
| 5    | 16-bit/32-bit task gate | Yes   | Reserved              | No    |
| 6    | 16-bit interrupt gate   | No    | Reserved              | No    |
| 7    | 16-bit trap gate        | No    | Reserved              | No    |
| 8    | Reserved                | No    | Reserved              | No    |
| 9    | Available 32-bit TSS    | Yes   | Available 64-bit TSS  | Yes   |
| Α    | Reserved                | No    | Reserved              | No    |
| В    | Busy 32-bit TSS         | Yes   | Busy 64-bit TSS       | Yes   |
| С    | 32-bit call gate        | Yes   | 64-bit call gate      | Yes   |
| D    | Reserved                | No    | Reserved              | No    |
| Е    | 32-bit interrupt gate   | No    | 64-bit interrupt gate | No    |
| F    | 32-bit trap gate        | No    | 64-bit trap gate      | No    |

### Operation

```
 \begin{tabular}{l} FOffset(SRC) > descriptor table limit \\ THEN & ZF \leftarrow 0; \\ ELSE & SegmentDescriptor \leftarrow descriptor referenced by SRC; \\ IF SegmentDescriptor(Type) \neq conforming code segment \\ and (CPL > DPL) or (RPL > DPL) \\ or SegmentDescriptor(Type) is not valid for instruction \\ THEN & ZF \leftarrow 0; \\ ELSE & DEST \leftarrow access rights from SegmentDescriptor as given in Description section; \\ ZF \leftarrow 1; \\ FI; \\ FI; \\ \end{tabular}
```

### Flags Affected

The ZF flag is set to 1 if the access rights are loaded successfully; otherwise, it is cleared to 0.

# **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and the memory operand effective address is unaligned while

the current privilege level is 3.

#UD If the LOCK prefix is used.

### **Real-Address Mode Exceptions**

#UD The LAR instruction is not recognized in real-address mode.

### Virtual-8086 Mode Exceptions

#UD The LAR instruction cannot be executed in virtual-8086 mode.

### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

#SS(0) If the memory operand effective address referencing the SS segment is in a non-canonical

form.

#GP(0) If the memory operand effective address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and the memory operand effective address is unaligned while

the current privilege level is 3.

**#UD** If the LOCK prefix is used.

# LDDQU—Load Unaligned Integer 128 Bits

| Opcode/<br>Instruction                       | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                     |
|----------------------------------------------|-----------|-------------------|--------------------------|---------------------------------------------------------------------------------|
| F2 OF F0 /r<br>LDDQU xmm1, mem               | RM        | V/V               | SSE3                     | Load unaligned data from <i>mem</i> and return double quadword in <i>xmm</i> 1. |
| VEX.128.F2.0F.WIG F0 /r<br>VLDDQU xmm1, m128 | RM        | V/V               | AVX                      | Load unaligned packed integer values from mem to xmm1.                          |
| VEX.256.F2.0F.WIG F0 /r<br>VLDDQU ymm1, m256 | RM        | V/V               | AVX                      | Load unaligned packed integer values from mem to ymm1.                          |

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 | Ī |
|-------|---------------|---------------|-----------|-----------|---|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |   |

### **Description**

The instruction is *functionally similar* to (V)MOVDQU ymm/xmm, m256/m128 for loading from memory. That is: 32/16 bytes of data starting at an address specified by the source memory operand (second operand) are fetched from memory and placed in a destination register (first operand). The source operand need not be aligned on a 32/16-byte boundary. Up to 64/32 bytes may be loaded from memory; this is implementation dependent.

This instruction may improve performance relative to (V)MOVDQU if the source operand crosses a cache line boundary. In situations that require the data loaded by (V)LDDQU be modified and stored to the same location, use (V)MOVDQU or (V)MOVDQA instead of (V)LDDQU. To move a double quadword to or from memory locations that are known to be aligned on 16-byte boundaries, use the (V)MOVDQA instruction.

#### Implementation Notes

- If the source is aligned to a 32/16-byte boundary, based on the implementation, the 32/16 bytes may be loaded more than once. For that reason, the usage of (V)LDDQU should be avoided when using uncached or write-combining (WC) memory regions. For uncached or WC memory regions, keep using (V)MOVDQU.
- This instruction is a replacement for (V)MOVDQU (load) in situations where cache line splits significantly affect performance. It should not be used in situations where store-load forwarding is performance critical. If performance of store-load forwarding is critical to the application, use (V)MOVDQA store-load pairs when data is 256/128-bit aligned or (V)MOVDQU store-load pairs when data is 256/128-bit unaligned.
- If the memory address is not aligned on 32/16-byte boundary, some implementations may load up to 64/32 bytes and return 32/16 bytes in the destination. Some processor implementations may issue multiple loads to access the appropriate 32/16 bytes. Developers of multi-threaded or multi-processor software should be aware that on these processors the loads will be performed in a non-atomic way.
- If alignment checking is enabled (CR0.AM = 1, RFLAGS.AC = 1, and CPL = 3), an alignment-check exception (#AC) may or may not be generated (depending on processor implementation) when the memory address is not aligned on an 8-byte boundary.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15). Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b otherwise instructions will #UD.

#### Operation

LDDQU (128-bit Legacy SSE version)
DEST[127:0] ← SRC[127:0]
DEST[VLMAX-1:128] (Unmodified)

### VLDDQU (VEX.128 encoded version)

DEST[127:0]  $\leftarrow$  SRC[127:0] DEST[VLMAX-1:128]  $\leftarrow$  0

# VLDDQU (VEX.256 encoded version)

 $\mathsf{DEST}[255:0] \leftarrow \mathsf{SRC}[255:0]$ 

### Intel C/C++ Compiler Intrinsic Equivalent

LDDQU: \_\_m128i \_mm\_lddqu\_si128 (\_\_m128i \* p);

VLDDQU: \_\_m256i \_mm256\_lddqu\_si256 (\_\_m256i \* p);

# **Numeric Exceptions**

None.

### Other Exceptions

See Exceptions Type 4; Note treatment of #AC varies.

# LDMXCSR—Load MXCSR Register

| Opcode/<br>Instruction                     | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                           |
|--------------------------------------------|-----------|-------------------|--------------------------|---------------------------------------|
| 0F,AE,/2<br>LDMXCSR <i>m32</i>             | М         | V/V               | SSE                      | Load MXCSR register from <i>m32</i> . |
| VEX.LZ.0F.WIG AE /2<br>VLDMXCSR <i>m32</i> | М         | V/V               | AVX                      | Load MXCSR register from <i>m32.</i>  |

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r) | NA        | NA        | NA        |

### **Description**

Loads the source operand into the MXCSR control/status register. The source operand is a 32-bit memory location. See "MXCSR Control and Status Register" in Chapter 10, of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for a description of the MXCSR register and its contents.

The LDMXCSR instruction is typically used in conjunction with the (V)STMXCSR instruction, which stores the contents of the MXCSR register in memory.

The default MXCSR value at reset is 1F80H.

If a (V)LDMXCSR instruction clears a SIMD floating-point exception mask bit and sets the corresponding exception flag bit, a SIMD floating-point exception will not be immediately generated. The exception will be generated only upon the execution of the next instruction that meets both conditions below:

- the instruction must operate on an XMM or YMM register operand,
- the instruction causes that particular SIMD floating-point exception to be reported.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

If VLDMXCSR is encoded with VEX.L= 1, an attempt to execute the instruction encoded with VEX.L= 1 will cause an #UD exception.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b, otherwise instructions will #UD.

### Operation

 $MXCSR \leftarrow m32;$ 

#### C/C++ Compiler Intrinsic Equivalent

\_mm\_setcsr(unsigned int i)

#### **Numeric Exceptions**

None.

### Other Exceptions

See Exceptions Type 5; additionally

#GP For an attempt to set reserved bits in MXCSR.

#UD If VEX.vvvv  $\neq$  1111B.

### LDS/LES/LFS/LGS/LSS—Load Far Pointer

| Opcode         | Instruction    | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                       |
|----------------|----------------|-----------|----------------|---------------------|---------------------------------------------------|
| C5 /r          | LDS r16,m16:16 | RM        | Invalid        | Valid               | Load DS:r16 with far pointer from memory.         |
| C5 /r          | LDS r32,m16:32 | RM        | Invalid        | Valid               | Load DS: <i>r32</i> with far pointer from memory. |
| 0F B2 /r       | LSS r16,m16:16 | RM        | Valid          | Valid               | Load SS:r16 with far pointer from memory.         |
| 0F B2 /r       | LSS r32,m16:32 | RM        | Valid          | Valid               | Load SS:r32 with far pointer from memory.         |
| REX + 0F B2 /r | LSS r64,m16:64 | RM        | Valid          | N.E.                | Load SS: <i>r64</i> with far pointer from memory. |
| C4 /r          | LES r16,m16:16 | RM        | Invalid        | Valid               | Load ES:r16 with far pointer from memory.         |
| C4 /r          | LES r32,m16:32 | RM        | Invalid        | Valid               | Load ES:r32 with far pointer from memory.         |
| 0F B4 /r       | LFS r16,m16:16 | RM        | Valid          | Valid               | Load FS:r16 with far pointer from memory.         |
| 0F B4 /r       | LFS r32,m16:32 | RM        | Valid          | Valid               | Load FS:r32 with far pointer from memory.         |
| REX + 0F B4 /r | LFS r64,m16:64 | RM        | Valid          | N.E.                | Load FS:r64 with far pointer from memory.         |
| 0F B5 /r       | LGS r16,m16:16 | RM        | Valid          | Valid               | Load GS:r16 with far pointer from memory.         |
| 0F B5 /r       | LGS r32,m16:32 | RM        | Valid          | Valid               | Load GS:r32 with far pointer from memory.         |
| REX + 0F B5 /r | LGS r64,m16:64 | RM        | Valid          | N.E.                | Load GS:r64 with far pointer from memory.         |

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

#### **Description**

Loads a far pointer (segment selector and offset) from the second operand (source operand) into a segment register and the first operand (destination operand). The source operand specifies a 48-bit or a 32-bit pointer in memory depending on the current setting of the operand-size attribute (32 bits or 16 bits, respectively). The instruction opcode and the destination operand specify a segment register/general-purpose register pair. The 16-bit segment selector from the source operand is loaded into the segment register specified with the opcode (DS, SS, ES, FS, or GS). The 32-bit or 16-bit offset is loaded into the register specified with the destination operand.

If one of these instructions is executed in protected mode, additional information from the segment descriptor pointed to by the segment selector in the source operand is loaded in the hidden part of the selected segment register.

Also in protected mode, a NULL selector (values 0000 through 0003) can be loaded into DS, ES, FS, or GS registers without causing a protection exception. (Any subsequent reference to a segment whose corresponding segment register is loaded with a NULL selector, causes a general-protection exception (#GP) and no memory reference to the segment occurs.)

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.W promotes operation to specify a source operand referencing an 80-bit pointer (16-bit selector, 64-bit offset) in memory. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). See the summary chart at the beginning of this section for encoding data and limits.

### Operation

```
64-BIT_MODE
   IF SS is loaded
        THEN
            IF SegmentSelector = NULL and ((RPL = 3) or
                      (RPL \neq 3 \text{ and } RPL \neq CPL))
                 THEN #GP(0);
            ELSE IF descriptor is in non-canonical space
                 THEN #GP(0); FI;
            ELSE IF Segment selector index is not within descriptor table limits
                      or segment selector RPL ≠ CPL
                      or access rights indicate nonwritable data segment
                      or DPL ≠ CPL
                 THEN #GP(selector); FI;
            ELSE IF Segment marked not present
                 THEN #SS(selector); FI;
            FI;
            SS ← SegmentSelector(SRC);
            SS ← SegmentDescriptor([SRC]);
   ELSE IF attempt to load DS, or ES
        THEN #UD;
   ELSE IF FS, or GS is loaded with non-NULL segment selector
        THEN IF Segment selector index is not within descriptor table limits
            or access rights indicate segment neither data nor readable code segment
            or segment is data or nonconforming-code segment
            and (RPL > DPL or CPL > DPL)
                 THEN #GP(selector); FI;
            ELSE IF Segment marked not present
                 THEN #NP(selector); FI;
            FI;
            SegmentRegister \leftarrow SegmentSelector(SRC);
            SegmentRegister \leftarrow SegmentDescriptor([SRC]);
        FI;
   ELSE IF FS, or GS is loaded with a NULL selector:
        THEN
            SegmentRegister ← NULLSelector;
            SegmentRegister(DescriptorValidBit) ← 0; FI; (* Hidden flag;
                 not accessible by software *)
   FI:
   DEST \leftarrow Offset(SRC);
PREOTECTED MODE OR COMPATIBILITY MODE;
   IF SS is loaded
        THEN
            IF SegementSelector = NULL
                 THEN #GP(0);
            ELSE IF Segment selector index is not within descriptor table limits
                      or segment selector RPL ≠ CPL
                      or access rights indicate nonwritable data segment
                      or DPL ≠ CPL
                 THEN #GP(selector); FI;
            ELSE IF Segment marked not present
                 THEN #SS(selector); FI;
            FI;
```

```
SS \leftarrow SegmentSelector(SRC);
             SS \leftarrow SeamentDescriptor([SRC]):
   ELSE IF DS, ES, FS, or GS is loaded with non-NULL segment selector
        THEN IF Segment selector index is not within descriptor table limits
             or access rights indicate segment neither data nor readable code segment
             or segment is data or nonconforming-code segment
             and (RPL > DPL or CPL > DPL)
                  THEN #GP(selector); FI;
             ELSE IF Segment marked not present
                  THEN #NP(selector); FI;
             SegmentRegister ← SegmentSelector(SRC) AND RPL;
             SegmentRegister \leftarrow SegmentDescriptor([SRC]);
        FI:
   ELSE IF DS, ES, FS, or GS is loaded with a NULL selector:
        THEN
             SegmentRegister ← NULLSelector;
             SegmentRegister(DescriptorValidBit) \leftarrow 0; FI; (* Hidden flag;
                  not accessible by software *)
   FI:
   DEST \leftarrow Offset(SRC);
Real-Address or Virtual-8086 Mode
   SegmentRegister \leftarrow SegmentSelector(SRC): FI:
   DEST \leftarrow Offset(SRC);
```

### **Flags Affected**

None.

### **Protected Mode Exceptions**

**#UD** If source operand is not a memory location.

If the LOCK prefix is used.

#GP(0) If a NULL selector is loaded into the SS register.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit. If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#GP(selector) If the SS register is being loaded and any of the following is true: the segment selector index

is not within the descriptor table limits, the segment selector RPL is not equal to CPL, the

segment is a non-writable data segment, or DPL is not equal to CPL.

If the DS, ES, FS, or GS register is being loaded with a non-NULL segment selector and any of the following is true: the segment selector index is not within descriptor table limits, the segment is neither a data nor a readable code segment, or the segment is a data or noncon-

forming-code segment and both RPL and CPL are greater than DPL.

#SS(0) If a memory operand effective address is outside the SS segment limit. #SS(selector) If the SS register is being loaded and the segment is marked not present.

#NP(selector) If DS, ES, FS, or GS register is being loaded with a non-NULL segment selector and the

segment is marked not present.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

## **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If source operand is not a memory location.

If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#UD If source operand is not a memory location.

If the LOCK prefix is used.

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

## Compatibility Mode Exceptions

Same exceptions as in protected mode.

## 64-Bit Mode Exceptions

#GP(0) If the memory address is in a non-canonical form.

If a NULL selector is attempted to be loaded into the SS register in compatibility mode. If a NULL selector is attempted to be loaded into the SS register in CPL3 and 64-bit mode.

If a NULL selector is attempted to be loaded into the SS register in non-CPL3 and 64-bit mode

where its RPL is not equal to CPL.

#GP(Selector) If the FS, or GS register is being loaded with a non-NULL segment selector and any of the

following is true: the segment selector index is not within descriptor table limits, the memory address of the descriptor is non-canonical, the segment is neither a data nor a readable code segment, or the segment is a data or nonconforming-code segment and both RPL and CPL are

greater than DPL.

If the SS register is being loaded and any of the following is true: the segment selector index is not within the descriptor table limits, the memory address of the descriptor is non-canonical, the segment selector RPL is not equal to CPL, the segment is a nonwritable data segment, or

DPL is not equal to CPL.

#SS(0) If a memory operand effective address is non-canonical

#SS(Selector) If the SS register is being loaded and the segment is marked not present.

#NP(selector) If FS, or GS register is being loaded with a non-NULL segment selector and the segment is

marked not present.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If source operand is not a memory location.

If the LOCK prefix is used.

## **LEA**—Load Effective Address

| Opcode        | Instruction       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                   |
|---------------|-------------------|-----------|----------------|---------------------|---------------------------------------------------------------|
| 8D /r         | LEA <i>r16,m</i>  | RM        | Valid          | Valid               | Store effective address for <i>m</i> in register <i>r16</i> . |
| 8D /r         | LEA <i>r32,</i> m | RM        | Valid          | Valid               | Store effective address for <i>m</i> in register <i>r32</i> . |
| REX.W + 8D /r | LEA <i>r64,</i> m | RM        | Valid          | N.E.                | Store effective address for <i>m</i> in register <i>r64</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

## **Description**

Computes the effective address of the second operand (the source operand) and stores it in the first operand (destination operand). The source operand is a memory address (offset part) specified with one of the processors addressing modes; the destination operand is a general-purpose register. The address-size and operand-size attributes affect the action performed by this instruction, as shown in the following table. The operand-size attribute of the instruction is determined by the chosen register; the address-size attribute is determined by the attribute of the code segment.

Table 3-62. Non-64-bit Mode LEA Operation with Address and Operand Size Attributes

| Operand Size | Address Size | Action Performed                                                                                                                     |
|--------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------|
| 16           | 16           | 16-bit effective address is calculated and stored in requested 16-bit register destination.                                          |
| 16           | 32           | 32-bit effective address is calculated. The lower 16 bits of the address are stored in the requested 16-bit register destination.    |
| 32           | 16           | 16-bit effective address is calculated. The 16-bit address is zero-extended and stored in the requested 32-bit register destination. |
| 32           | 32           | 32-bit effective address is calculated and stored in the requested 32-bit register destination.                                      |

Different assemblers may use different algorithms based on the size attribute and symbolic reference of the source operand.

In 64-bit mode, the instruction's destination operand is governed by operand size attribute, the default operand size is 32 bits. Address calculation is governed by address size attribute, the default address size is 64-bits. In 64-bit mode, address size of 16 bits is not encodable. See Table 3-63.

Table 3-63. 64-bit Mode LEA Operation with Address and Operand Size Attributes

| Operand Size | Address Size | Action Performed                                                                                                                                                            |
|--------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16           | 32           | 32-bit effective address is calculated (using 67H prefix). The lower 16 bits of the address are stored in the requested 16-bit register destination (using 66H prefix).     |
| 16           | 64           | 64-bit effective address is calculated (default address size). The lower 16 bits of the address are stored in the requested 16-bit register destination (using 66H prefix). |
| 32           | 32           | 32-bit effective address is calculated (using 67H prefix) and stored in the requested 32-bit register destination.                                                          |
| 32           | 64           | 64-bit effective address is calculated (default address size) and the lower 32 bits of the address are stored in the requested 32-bit register destination.                 |
| 64           | 32           | 32-bit effective address is calculated (using 67H prefix), zero-extended to 64-bits, and stored in the requested 64-bit register destination (using REX.W).                 |
| 64           | 64           | 64-bit effective address is calculated (default address size) and all 64-bits of the address are stored in the requested 64-bit register destination (using REX.W).         |

## Operation

```
IF OperandSize = 16 and AddressSize = 16
        DEST ← EffectiveAddress(SRC); (* 16-bit address *)
   ELSE IF OperandSize = 16 and AddressSize = 32
       THEN
            temp ← EffectiveAddress(SRC); (* 32-bit address *)
            DEST \leftarrow temp[0:15]; (* 16-bit address *)
       FI;
   ELSE IF OperandSize = 32 and AddressSize = 16
       THEN
            temp ← EffectiveAddress(SRC); (* 16-bit address *)
            DEST ← ZeroExtend(temp); (* 32-bit address *)
       FI;
   ELSE IF OperandSize = 32 and AddressSize = 32
       THEN
            DEST ← EffectiveAddress(SRC); (* 32-bit address *)
       FI:
   ELSE IF OperandSize = 16 and AddressSize = 64
       THEN
            temp ← EffectiveAddress(SRC); (* 64-bit address *)
            DEST \leftarrow temp[0:15]; (* 16-bit address *)
   ELSE IF OperandSize = 32 and AddressSize = 64
       THEN
            temp ← EffectiveAddress(SRC); (* 64-bit address *)
            DEST \leftarrow temp[0:31]; (* 16-bit address *)
   ELSE IF OperandSize = 64 and AddressSize = 64
       THEN
            DEST ← EffectiveAddress(SRC); (* 64-bit address *)
        FI;
FI;
```

## Flags Affected

None.

## **Protected Mode Exceptions**

**#UD** If source operand is not a memory location.

If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

## Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

Same exceptions as in protected mode.

## **LEAVE—High Level Procedure Exit**

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                   |
|--------|-------------|-----------|----------------|---------------------|-------------------------------|
| C9     | LEAVE       | NP        | Valid          | Valid               | Set SP to BP, then pop BP.    |
| C9     | LEAVE       | NP        | N.E.           | Valid               | Set ESP to EBP, then pop EBP. |
| C9     | LEAVE       | NP        | Valid          | N.E.                | Set RSP to RBP, then pop RBP. |

# **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

## **Description**

Releases the stack frame set up by an earlier ENTER instruction. The LEAVE instruction copies the frame pointer (in the EBP register) into the stack pointer register (ESP), which releases the stack space allocated to the stack frame. The old frame pointer (the frame pointer for the calling procedure that was saved by the ENTER instruction) is then popped from the stack into the EBP register, restoring the calling procedure's stack frame.

A RET instruction is commonly executed following a LEAVE instruction to return program control to the calling procedure.

See "Procedure Calls for Block-Structured Languages" in Chapter 7 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for detailed information on the use of the ENTER and LEAVE instructions.

In 64-bit mode, the instruction's default operation size is 64 bits; 32-bit operation cannot be encoded. See the summary chart at the beginning of this section for encoding data and limits.

## Operation

```
IF StackAddressSize = 32
THEN
ESP ← EBP;
ELSE IF StackAddressSize = 64
THEN RSP ← RBP; FI;
ELSE IF StackAddressSize = 16
THEN SP ← BP; FI;
FI;

IF OperandSize = 32
THEN EBP ← Pop();
ELSE IF OperandSize = 64
THEN RBP ← Pop(); FI;
ELSE IF OperandSize = 16
THEN BP ← Pop(); FI;
```

#### Flags Affected

None.

## **Protected Mode Exceptions**

#SS(0) If the EBP register points to a location that is not within the limits of the current stack

segment.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#GP If the EBP register points to a location outside of the effective address space from 0 to FFFFH.

#UD If the LOCK prefix is used.

## Virtual-8086 Mode Exceptions

#GP(0) If the EBP register points to a location outside of the effective address space from 0 to FFFFH.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#SS(0) If the stack address is in a non-canonical form.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

## LFENCE—Load Fence

| 0 | pcode   | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                 |
|---|---------|-------------|-----------|----------------|---------------------|-----------------------------|
| 0 | F AE E8 | LFENCE      | NP        | Valid          | Valid               | Serializes load operations. |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

## Description

Performs a serializing operation on all load-from-memory instructions that were issued prior the LFENCE instruction. Specifically, LFENCE does not execute until all prior instructions have completed locally, and no later instruction begins execution until LFENCE completes. In particular, an instruction that loads from memory and that precedes an LFENCE receives data from memory prior to completion of the LFENCE. (An LFENCE that follows an instruction that stores to memory might complete **before** the data being stored have become globally visible.) Instructions following an LFENCE may be fetched from memory before the LFENCE, but they will not execute until the LFENCE completes.

Weakly ordered memory types can be used to achieve higher processor performance through such techniques as out-of-order issue and speculative reads. The degree to which a consumer of data recognizes or knows that the data is weakly ordered varies among applications and may be unknown to the producer of this data. The LFENCE instruction provides a performance-efficient way of ensuring load ordering between routines that produce weakly-ordered results and routines that consume that data.

Processors are free to fetch and cache data speculatively from regions of system memory that use the WB, WC, and WT memory types. This speculative fetching can occur at any time and is not tied to instruction execution. Thus, it is not ordered with respect to executions of the LFENCE instruction; data can be brought into the caches speculatively just before, during, or after the execution of an LFENCE instruction.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

Specification of the instruction's opcode above indicates a ModR/M byte of E8. For this instruction, the processor ignores the r/m field of the ModR/M byte. Thus, LFENCE is encoded by any opcode of the form 0F AE Ex, where x is in the range 8-F.

#### Operation

Wait\_On\_Following\_Instructions\_Until(preceding\_instructions\_complete);

#### Intel C/C++ Compiler Intrinsic Equivalent

void \_mm\_lfence(void)

#### **Exceptions (All Modes of Operation)**

#UD If CPUID.01H:EDX.SSE2[bit 26] = 0.

If the LOCK prefix is used.

# LGDT/LIDT—Load Global/Interrupt Descriptor Table Register

| Opcode   | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description              |
|----------|-------------|-----------|----------------|---------------------|--------------------------|
| 0F 01 /2 | LGDT m16&32 | М         | N.E.           | Valid               | Load <i>m</i> into GDTR. |
| 0F 01 /3 | LIDT m16&32 | М         | N.E.           | Valid               | Load <i>m</i> into IDTR. |
| 0F 01 /2 | LGDT m16&64 | М         | Valid          | N.E.                | Load <i>m</i> into GDTR. |
| 0F 01 /3 | LIDT m16&64 | М         | Valid          | N.E.                | Load <i>m</i> into IDTR. |

## Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r) | NA        | NA        | NA        |

## **Description**

Loads the values in the source operand into the global descriptor table register (GDTR) or the interrupt descriptor table register (IDTR). The source operand specifies a 6-byte memory location that contains the base address (a linear address) and the limit (size of table in bytes) of the global descriptor table (GDT) or the interrupt descriptor table (IDT). If operand-size attribute is 32 bits, a 16-bit limit (lower 2 bytes of the 6-byte data operand) and a 32-bit base address (upper 4 bytes of the data operand) are loaded into the register. If the operand-size attribute is 16 bits, a 16-bit limit (lower 2 bytes) and a 24-bit base address (third, fourth, and fifth byte) are loaded. Here, the high-order byte of the operand is not used and the high-order byte of the base address in the GDTR or IDTR is filled with zeros.

The LGDT and LIDT instructions are used only in operating-system software; they are not used in application programs. They are the only instructions that directly load a linear address (that is, not a segment-relative address) and a limit in protected mode. They are commonly executed in real-address mode to allow processor initialization prior to switching to protected mode.

In 64-bit mode, the instruction's operand size is fixed at 8+2 bytes (an 8-byte base and a 2-byte limit). See the summary chart at the beginning of this section for encoding data and limits.

See "SGDT—Store Global Descriptor Table Register" in Chapter 4, Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2B, for information on storing the contents of the GDTR and IDTR.

### Operation

```
IF Instruction is LIDT
    THEN
         IF OperandSize = 16
              THEN
                   IDTR(Limit) \leftarrow SRC[0:15];
                   IDTR(Base) ← SRC[16:47] AND 00FFFFFFH;
              ELSE IF 32-bit Operand Size
                   THEN
                        IDTR(Limit) \leftarrow SRC[0:15];
                        IDTR(Base) \leftarrow SRC[16:47];
                   FI;
              ELSE IF 64-bit Operand Size (* In 64-Bit Mode *)
                   THEN
                        IDTR(Limit) \leftarrow SRC[0:15];
                        IDTR(Base) \leftarrow SRC[16:79];
                   FI:
         FI;
    ELSE (* Instruction is LGDT *)
         IF OperandSize = 16
```

## Flags Affected

None.

## **Protected Mode Exceptions**

**#UD** If source operand is not a memory location.

If the LOCK prefix is used.

#GP(0) If the current privilege level is not 0.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit. If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#### Real-Address Mode Exceptions

#UD If source operand is not a memory location.

If the LOCK prefix is used.

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

## Virtual-8086 Mode Exceptions

**#UD** If source operand is not a memory location.

If the LOCK prefix is used.

#GP(0) The LGDT and LIDT instructions are not recognized in virtual-8086 mode.

#GP If the current privilege level is not 0.

#### Compatibility Mode Exceptions

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the current privilege level is not 0.

If the memory address is in a non-canonical form.

**#UD** If source operand is not a memory location.

If the LOCK prefix is used.

#PF(fault-code) If a page fault occurs.

# LLDT—Load Local Descriptor Table Register

| Opcode   | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                            |
|----------|-------------|-----------|----------------|---------------------|----------------------------------------|
| 0F 00 /2 | LLDT r/m16  | М         | Valid          | Valid               | Load segment selector r/m16 into LDTR. |

## Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r) | NA        | NA        | NA        |

## **Description**

Loads the source operand into the segment selector field of the local descriptor table register (LDTR). The source operand (a general-purpose register or a memory location) contains a segment selector that points to a local descriptor table (LDT). After the segment selector is loaded in the LDTR, the processor uses the segment selector to locate the segment descriptor for the LDT in the global descriptor table (GDT). It then loads the segment limit and base address for the LDT from the segment descriptor into the LDTR. The segment registers DS, ES, SS, FS, GS, and CS are not affected by this instruction, nor is the LDTR field in the task state segment (TSS) for the current task.

If bits 2-15 of the source operand are 0, LDTR is marked invalid and the LLDT instruction completes silently. However, all subsequent references to descriptors in the LDT (except by the LAR, VERR, VERW or LSL instructions) cause a general protection exception (#GP).

The operand-size attribute has no effect on this instruction.

The LLDT instruction is provided for use in operating-system software; it should not be used in application programs. This instruction can only be executed in protected mode or 64-bit mode.

In 64-bit mode, the operand size is fixed at 16 bits.

#### Operation

IF SRC(Offset) > descriptor table limit THEN #GP(segment selector); FI;

IF segment selector is valid

Read segment descriptor;

IF SegmentDescriptor(Type) ≠ LDT THEN #GP(segment selector); FI;

IF segment descriptor is not present

THEN #NP(seament selector); FI;

LDTR(SegmentSelector)  $\leftarrow$  SRC;

LDTR(SegmentDescriptor) ← GDTSegmentDescriptor;

ELSE LDTR ← INVALID

FI;

## Flags Affected

None.

## **Protected Mode Exceptions**

#GP(0) If the current privilege level is not 0.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#GP(selector) If the selector operand does not point into the Global Descriptor Table or if the entry in the

GDT is not a Local Descriptor Table.

Segment selector is beyond GDT limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NP(selector) If the LDT descriptor is not present.

#PF(fault-code) If a page fault occurs.

#UD If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#UD The LLDT instruction is not recognized in real-address mode.

# Virtual-8086 Mode Exceptions

**#UD** The LLDT instruction is not recognized in virtual-8086 mode.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the current privilege level is not 0.

If the memory address is in a non-canonical form.

#GP(selector) If the selector operand does not point into the Global Descriptor Table or if the entry in the

GDT is not a Local Descriptor Table.

Segment selector is beyond GDT limit.

#NP(selector) If the LDT descriptor is not present.

## LMSW—Load Machine Status Word

| Opcode   | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                |
|----------|-------------|-----------|----------------|---------------------|--------------------------------------------|
| 0F 01 /6 | LMSW r/m16  | М         | Valid          | Valid               | Loads r/m16 in machine status word of CRO. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r) | NA        | NA        | NA        |

## **Description**

Loads the source operand into the machine status word, bits 0 through 15 of register CR0. The source operand can be a 16-bit general-purpose register or a memory location. Only the low-order 4 bits of the source operand (which contains the PE, MP, EM, and TS flags) are loaded into CR0. The PG, CD, NW, AM, WP, NE, and ET flags of CR0 are not affected. The operand-size attribute has no effect on this instruction.

If the PE flag of the source operand (bit 0) is set to 1, the instruction causes the processor to switch to protected mode. While in protected mode, the LMSW instruction cannot be used to clear the PE flag and force a switch back to real-address mode.

The LMSW instruction is provided for use in operating-system software; it should not be used in application programs. In protected or virtual-8086 mode, it can only be executed at CPL 0.

This instruction is provided for compatibility with the Intel 286 processor; programs and procedures intended to run on the Pentium 4, Intel Xeon, P6 family, Pentium, Intel486, and Intel386 processors should use the MOV (control registers) instruction to load the whole CR0 register. The MOV CR0 instruction can be used to set and clear the PE flag in CR0, allowing a procedure or program to switch between protected and real-address modes.

This instruction is a serializing instruction.

This instruction's operation is the same in non-64-bit modes and 64-bit mode. Note that the operand size is fixed at 16 bits.

See "Changes to Instruction Behavior in VMX Non-Root Operation" in Chapter 25 of the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3C*, for more information about the behavior of this instruction in VMX non-root operation.

## Operation

 $CRO[0:3] \leftarrow SRC[0:3];$ 

### Flags Affected

None.

#### **Protected Mode Exceptions**

#GP(0) If the current privilege level is not 0.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit. If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

## **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#UD If the LOCK prefix is used.

## Virtual-8086 Mode Exceptions

#GP(0) The LMSW instruction is not recognized in real-address mode.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the current privilege level is not 0.

If the memory address is in a non-canonical form.

# LOCK—Assert LOCK# Signal Prefix

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                        |
|--------|-------------|-----------|----------------|---------------------|--------------------------------------------------------------------|
| F0     | LOCK        | NP        | Valid          | Valid               | Asserts LOCK# signal for duration of the accompanying instruction. |

#### NOTES:

#### Instruction Operand Encoding

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

#### **Description**

Causes the processor's LOCK# signal to be asserted during execution of the accompanying instruction (turns the instruction into an atomic instruction). In a multiprocessor environment, the LOCK# signal ensures that the processor has exclusive use of any shared memory while the signal is asserted.

Note that, in later Intel 64 and IA-32 processors (including the Pentium 4, Intel Xeon, and P6 family processors), locking may occur without the LOCK# signal being asserted. See the "IA-32 Architecture Compatibility" section below.

The LOCK prefix can be prepended only to the following instructions and only to those forms of the instructions where the destination operand is a memory operand: ADD, ADC, AND, BTC, BTR, BTS, CMPXCHG, CMPXCH8B, CMPXCHG16B, DEC, INC, NEG, NOT, OR, SBB, SUB, XOR, XADD, and XCHG. If the LOCK prefix is used with one of these instructions and the source operand is a memory operand, an undefined opcode exception (#UD) may be generated. An undefined opcode exception will also be generated if the LOCK prefix is used with any instruction not in the above list. The XCHG instruction always asserts the LOCK# signal regardless of the presence or absence of the LOCK prefix.

The LOCK prefix is typically used with the BTS instruction to perform a read-modify-write operation on a memory location in shared memory environment.

The integrity of the LOCK prefix is not affected by the alignment of the memory field. Memory locking is observed for arbitrarily misaligned fields.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

#### IA-32 Architecture Compatibility

Beginning with the P6 family processors, when the LOCK prefix is prefixed to an instruction and the memory area being accessed is cached internally in the processor, the LOCK# signal is generally not asserted. Instead, only the processor's cache is locked. Here, the processor's cache coherency mechanism ensures that the operation is carried out atomically with regards to memory. See "Effects of a Locked Operation on Internal Processor Caches" in Chapter 8 of Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A, the for more information on locking of caches.

## Operation

AssertLOCK#(DurationOfAccompaningInstruction);

#### Flags Affected

None.

<sup>\*</sup> See IA-32 Architecture Compatibility section below.

## **Protected Mode Exceptions**

#UD

If the LOCK prefix is used with an instruction not listed: ADD, ADC, AND, BTC, BTR, BTS, CMPXCHG, CMPXCH8B, CMPXCHG16B, DEC, INC, NEG, NOT, OR, SBB, SUB, XOR, XADD,

XCHG.

Other exceptions can be generated by the instruction when the LOCK prefix is applied.

## **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

## Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

Same exceptions as in protected mode.

# LODS/LODSB/LODSW/LODSD/LODSQ—Load String

| Opcode     | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                     |
|------------|-------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------|
| AC         | LODS m8     | NP        | Valid          | Valid               | For legacy mode, Load byte at address DS:(E)SI into AL. For 64-bit mode load byte at address (R)SI into AL.     |
| AD         | LODS m16    | NP        | Valid          | Valid               | For legacy mode, Load word at address DS:(E)SI into AX. For 64-bit mode load word at address (R)SI into AX.     |
| AD         | LODS m32    | NP        | Valid          | Valid               | For legacy mode, Load dword at address DS:(E)SI into EAX. For 64-bit mode load dword at address (R)SI into EAX. |
| REX.W + AD | LODS m64    | NP        | Valid          | N.E.                | Load qword at address (R)SI into RAX.                                                                           |
| AC         | LODSB       | NP        | Valid          | Valid               | For legacy mode, Load byte at address DS:(E)SI into AL. For 64-bit mode load byte at address (R)SI into AL.     |
| AD         | LODSW       | NP        | Valid          | Valid               | For legacy mode, Load word at address DS:(E)SI into AX. For 64-bit mode load word at address (R)SI into AX.     |
| AD         | LODSD       | NP        | Valid          | Valid               | For legacy mode, Load dword at address DS:(E)SI into EAX. For 64-bit mode load dword at address (R)SI into EAX. |
| REX.W + AD | LODSQ       | NP        | Valid          | N.E.                | Load qword at address (R)SI into RAX.                                                                           |

## **Instruction Operand Encoding**

| Op/En |    |    | Operand 3 | Operand 4 |  |
|-------|----|----|-----------|-----------|--|
| NP    | NA | NA | NA        | NA        |  |

## **Description**

Loads a byte, word, or doubleword from the source operand into the AL, AX, or EAX register, respectively. The source operand is a memory location, the address of which is read from the DS:ESI or the DS:SI registers (depending on the address-size attribute of the instruction, 32 or 16, respectively). The DS segment may be overridden with a segment override prefix.

At the assembly-code level, two forms of this instruction are allowed: the "explicit-operands" form and the "no-operands" form. The explicit-operands form (specified with the LODS mnemonic) allows the source operand to be specified explicitly. Here, the source operand should be a symbol that indicates the size and location of the source value. The destination operand is then automatically selected to match the size of the source operand (the AL register for byte operands, AX for word operands, and EAX for doubleword operands). This explicit-operands form is provided to allow documentation; however, note that the documentation provided by this form can be misleading. That is, the source operand symbol must specify the correct **type** (size) of the operand (byte, word, or doubleword), but it does not have to specify the correct **location**. The location is always specified by the DS:(E)SI registers, which must be loaded correctly before the load string instruction is executed.

The no-operands form provides "short forms" of the byte, word, and doubleword versions of the LODS instructions. Here also DS:(E)SI is assumed to be the source operand and the AL, AX, or EAX register is assumed to be the destination operand. The size of the source and destination operands is selected with the mnemonic: LODSB (byte loaded into register AL), LODSW (word loaded into AX), or LODSD (doubleword loaded into EAX).

After the byte, word, or doubleword is transferred from the memory location into the AL, AX, or EAX register, the (E)SI register is incremented or decremented automatically according to the setting of the DF flag in the EFLAGS register. (If the DF flag is 0, the (E)SI register is incremented; if the DF flag is 1, the ESI register is decremented.) The (E)SI register is incremented or decremented by 1 for byte operations, by 2 for word operations, or by 4 for doubleword operations.

In 64-bit mode, use of the REX.W prefix promotes operation to 64 bits. LODS/LODSQ load the quadword at address (R)SI into RAX. The (R)SI register is then incremented or decremented automatically according to the setting of the DF flag in the EFLAGS register.

The LODS, LODSB, LODSW, and LODSD instructions can be preceded by the REP prefix for block loads of ECX bytes, words, or doublewords. More often, however, these instructions are used within a LOOP construct because further processing of the data moved into the register is usually necessary before the next transfer can be made. See "REP/REPZ/REPNZ/REPNZ—Repeat String Operation Prefix" in Chapter 4 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2B, for a description of the REP prefix.

#### Operation

```
IF AL \leftarrow SRC; (* Byte load *)
    THEN AL \leftarrow SRC; (* Byte load *)
          IF DF = 0
                THEN (E)SI \leftarrow (E)SI + 1;
                ELSE (E)SI \leftarrow (E)SI - 1;
          FI:
ELSE IF AX \leftarrow SRC; (* Word load *)
    THEN IF DF = 0
                THEN (E)SI \leftarrow (E)SI + 2;
                ELSE (E)SI \leftarrow (E)SI - 2;
          IF:
    FI:
ELSE IF EAX ← SRC; (* Doubleword load *)
    THEN IF DF = 0
                THEN (E)SI \leftarrow (E)SI + 4;
                ELSE (E)SI \leftarrow (E)SI - 4;
          FI:
    FI:
ELSE IF RAX ← SRC; (* Quadword load *)
    THEN IF DF = 0
                THEN (R)SI \leftarrow (R)SI + 8;
                ELSE (R)SI \leftarrow (R)SI - 8;
          FI:
    FI;
FI:
```

## **Flags Affected**

None.

## **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used.

# Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

# LOOP/LOOP*cc*—Loop According to ECX Counter

| Opcode       | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                               |
|--------------|-------------|-----------|----------------|---------------------|-----------------------------------------------------------|
| E2 cb        | LOOP rel8   | D         | Valid          | Valid               | Decrement count; jump short if count $\neq 0$ .           |
| E1 <i>cb</i> | LOOPE rel8  | D         | Valid          | Valid               | Decrement count; jump short if count $\neq$ 0 and ZF = 1. |
| E0 <i>cb</i> | LOOPNE rel8 | D         | Valid          | Valid               | Decrement count; jump short if count $\neq$ 0 and ZF = 0. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| D     | Offset    | NA        | NA        | NA        |

## **Description**

Performs a loop operation using the RCX, ECX or CX register as a counter (depending on whether address size is 64 bits, 32 bits, or 16 bits). Note that the LOOP instruction ignores REX.W; but 64-bit address size can be over-ridden using a 67H prefix.

Each time the LOOP instruction is executed, the count register is decremented, then checked for 0. If the count is 0, the loop is terminated and program execution continues with the instruction following the LOOP instruction. If the count is not zero, a near jump is performed to the destination (target) operand, which is presumably the instruction at the beginning of the loop.

The target instruction is specified with a relative offset (a signed offset relative to the current value of the instruction pointer in the IP/EIP/RIP register). This offset is generally specified as a label in assembly code, but at the machine code level, it is encoded as a signed, 8-bit immediate value, which is added to the instruction pointer. Offsets of -128 to +127 are allowed with this instruction.

Some forms of the loop instruction (LOOPcc) also accept the ZF flag as a condition for terminating the loop before the count reaches zero. With these forms of the instruction, a condition code (cc) is associated with each instruction to indicate the condition being tested for. Here, the LOOPcc instruction itself does not affect the state of the ZF flag; the ZF flag is changed by other instructions in the loop.

#### Operation

```
IF (AddressSize = 32)
    THEN Count is ECX:
ELSE IF (AddressSize = 64)
    Count is RCX:
ELSE Count is CX;
FI;
Count \leftarrow Count - 1;
IF Instruction is not LOOP
    THEN
         IF (Instruction ← LOOPE) or (Instruction ← LOOPZ)
              THEN IF (ZF = 1) and (Count \neq 0)
                        THEN BranchCond \leftarrow 1;
                        ELSE BranchCond \leftarrow 0;
                   FI;
              ELSE (Instruction = LOOPNE) or (Instruction = LOOPNZ)
                   IF (ZF = 0) and (Count \neq 0)
                        THEN BranchCond \leftarrow 1:
                        ELSE BranchCond \leftarrow 0;
```

```
FI;
        FI:
   ELSE (* Instruction = LOOP *)
        IF (Count \neq 0)
             THEN BranchCond \leftarrow 1;
             ELSE BranchCond \leftarrow 0;
        FI;
FI;
IF BranchCond = 1
   THEN
        IF OperandSize = 32
             THEN EIP \leftarrow EIP + SignExtend(DEST);
             ELSE IF OperandSize = 64
                  THEN RIP \leftarrow RIP + SignExtend(DEST);
                  FI;
             ELSE IF OperandSize = 16
                  THEN EIP ← EIP AND 0000FFFFH;
        FI;
        IF OperandSize = (32 or 64)
             THEN IF (R/E)IP < CS.Base or (R/E)IP > CS.Limit
                  #GP; FI;
                  FI:
        FI;
   ELSE
        Terminate loop and continue program execution at (R/E)IP;
FI;
```

## Flags Affected

None.

#### **Protected Mode Exceptions**

#GP(0) If the offset being jumped to is beyond the limits of the CS segment.

#UD If the LOCK prefix is used.

#### Real-Address Mode Exceptions

#GP If the offset being jumped to is beyond the limits of the CS segment or is outside of the effec-

tive address space from 0 to FFFFH. This condition can occur if a 32-bit address size override

prefix is used.

#UD If the LOCK prefix is used.

## Virtual-8086 Mode Exceptions

Same exceptions as in real address mode.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

#GP(0) If the offset being jumped to is in a non-canonical form.

#UD If the LOCK prefix is used.

# LSL—Load Segment Limit

| Opcode           | Instruction                           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                 |
|------------------|---------------------------------------|-----------|----------------|---------------------|-------------------------------------------------------------|
| 0F 03 /r         | LSL r16, r16/m16                      | RM        | Valid          | Valid               | Load: r16 ← segment limit, selector r16/m16.                |
| 0F 03 /r         | LSL <i>r32, r32/</i> m16 <sup>*</sup> | RM        | Valid          | Valid               | Load: <i>r32</i> ← segment limit, selector <i>r32/m16</i> . |
| REX.W + 0F 03 /r | LSL <i>r64, r32/m16</i> *             | RM        | Valid          | Valid               | Load: <i>r64</i> ← segment limit, selector <i>r32/m16</i>   |

#### NOTES:

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

#### Description

Loads the unscrambled segment limit from the segment descriptor specified with the second operand (source operand) into the first operand (destination operand) and sets the ZF flag in the EFLAGS register. The source operand (which can be a register or a memory location) contains the segment selector for the segment descriptor being accessed. The destination operand is a general-purpose register.

The processor performs access checks as part of the loading process. Once loaded in the destination register, software can compare the segment limit with the offset of a pointer.

The segment limit is a 20-bit value contained in bytes 0 and 1 and in the first 4 bits of byte 6 of the segment descriptor. If the descriptor has a byte granular segment limit (the granularity flag is set to 0), the destination operand is loaded with a byte granular value (byte limit). If the descriptor has a page granular segment limit (the granularity flag is set to 1), the LSL instruction will translate the page granular limit (page limit) into a byte limit before loading it into the destination operand. The translation is performed by shifting the 20-bit "raw" limit left 12 bits and filling the low-order 12 bits with 1s.

When the operand size is 32 bits, the 32-bit byte limit is stored in the destination operand. When the operand size is 16 bits, a valid 32-bit limit is computed; however, the upper 16 bits are truncated and only the low-order 16 bits are loaded into the destination operand.

This instruction performs the following checks before it loads the segment limit into the destination register:

- Checks that the segment selector is not NULL.
- Checks that the segment selector points to a descriptor that is within the limits of the GDT or LDT being accessed
- Checks that the descriptor type is valid for this instruction. All code and data segment descriptors are valid for (can be accessed with) the LSL instruction. The valid special segment and gate descriptor types are given in the following table.
- If the segment is not a conforming code segment, the instruction checks that the specified segment descriptor is visible at the CPL (that is, if the CPL and the RPL of the segment selector are less than or equal to the DPL of the segment selector).

If the segment descriptor cannot be accessed or is an invalid type for the instruction, the ZF flag is cleared and no value is loaded in the destination operand.

<sup>\*</sup> For all loads (regardless of destination sizing), only bits 16-0 are used. Other bits are ignored.

Table 3-64. Segment and Gate Descriptor Types

| Туре | Protected Mode          |       | IA-32e Mo                            | ode   |
|------|-------------------------|-------|--------------------------------------|-------|
|      | Name                    | Valid | Name                                 | Valid |
| 0    | Reserved                | No    | Upper 8 byte of a 16-Byte descriptor | Yes   |
| 1    | Available 16-bit TSS    | Yes   | Reserved                             | No    |
| 2    | LDT                     | Yes   | LDT                                  | Yes   |
| 3    | Busy 16-bit TSS         | Yes   | Reserved                             | No    |
| 4    | 16-bit call gate        | No    | Reserved                             | No    |
| 5    | 16-bit/32-bit task gate | No    | Reserved                             | No    |
| 6    | 16-bit interrupt gate   | No    | Reserved                             | No    |
| 7    | 16-bit trap gate        | No    | Reserved                             | No    |
| 8    | Reserved                | No    | Reserved                             | No    |
| 9    | Available 32-bit TSS    | Yes   | 64-bit TSS                           | Yes   |
| Α    | Reserved                | No    | Reserved                             | No    |
| В    | Busy 32-bit TSS         | Yes   | Busy 64-bit TSS                      | Yes   |
| С    | 32-bit call gate        | No    | 64-bit call gate                     | No    |
| D    | Reserved                | No    | Reserved                             | No    |
| E    | 32-bit interrupt gate   | No    | 64-bit interrupt gate                | No    |
| F    | 32-bit trap gate        | No    | 64-bit trap gate                     | No    |

## Operation

```
IF SRC(Offset) > descriptor table limit
   THEN ZF \leftarrow 0; FI;
Read segment descriptor;
IF SegmentDescriptor(Type) ≠ conforming code segment
and (CPL > DPL) OR (RPL > DPL)
or Segment type is not valid for instruction
         THEN
               ZF \leftarrow 0;
         ELSE
              temp \leftarrow SegmentLimit([SRC]);
              IF (G \leftarrow 1)
                    THEN temp \leftarrow ShiftLeft(12, temp) OR 00000FFFH;
               ELSE IF OperandSize = 32
                    THEN DEST \leftarrow temp; FI;
              ELSE IF OperandSize = 64 (* REX.W used *)
                    THEN DEST (* Zero-extended *) \leftarrow temp; FI;
               ELSE (* OperandSize = 16 *)
                    \mathsf{DEST} \leftarrow \mathsf{temp} \; \mathsf{AND} \; \mathsf{FFFFH};
              FI;
FI;
```

## **Flags Affected**

The ZF flag is set to 1 if the segment limit is loaded successfully; otherwise, it is set to 0.

## **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and the memory operand effective address is unaligned while

the current privilege level is 3.

#UD If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#UD The LSL instruction cannot be executed in real-address mode.

#### Virtual-8086 Mode Exceptions

#UD The LSL instruction cannot be executed in virtual-8086 mode.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#SS(0) If the memory operand effective address referencing the SS segment is in a non-canonical

form.

#GP(0) If the memory operand effective address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and the memory operand effective address is unaligned while

the current privilege level is 3.

#UD If the LOCK prefix is used.

## LTR—Load Task Register

| Opcode   | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                            |
|----------|-------------|-----------|----------------|---------------------|----------------------------------------|
| 0F 00 /3 | LTR r/m16   | М         | Valid          | Valid               | Load <i>r/m</i> 16 into task register. |

#### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r) | NA        | NA        | NA        |

## **Description**

Loads the source operand into the segment selector field of the task register. The source operand (a general-purpose register or a memory location) contains a segment selector that points to a task state segment (TSS). After the segment selector is loaded in the task register, the processor uses the segment selector to locate the segment descriptor for the TSS in the global descriptor table (GDT). It then loads the segment limit and base address for the TSS from the segment descriptor into the task register. The task pointed to by the task register is marked busy, but a switch to the task does not occur.

The LTR instruction is provided for use in operating-system software; it should not be used in application programs. It can only be executed in protected mode when the CPL is 0. It is commonly used in initialization code to establish the first task to be executed.

The operand-size attribute has no effect on this instruction.

In 64-bit mode, the operand size is still fixed at 16 bits. The instruction references a 16-byte descriptor to load the 64-bit base.

## Operation

IF SRC is a NULL selector THEN #GP(0);

IF SRC(Offset) > descriptor table limit OR IF SRC(type) ≠ global THEN #GP(segment selector); FI;

Read segment descriptor;

IF segment descriptor is not for an available TSS

THEN #GP(segment selector); FI;

IF segment descriptor is not present

THEN #NP(segment selector); FI;

TSSsegmentDescriptor(busy)  $\leftarrow$  1;

(\* Locked read-modify-write operation on the entire descriptor when setting busy flag \*)

TaskRegister(SegmentSelector)  $\leftarrow$  SRC;

TaskRegister(SegmentDescriptor)  $\leftarrow$  TSSSegmentDescriptor;

## Flags Affected

None.

## **Protected Mode Exceptions**

#GP(0) If the current privilege level is not 0.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the source operand contains a NULL segment selector.

If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#GP(selector) If the source selector points to a segment that is not a TSS or to one for a task that is already

busy.

If the selector points to LDT or is beyond the GDT limit.

#NP(selector) If the TSS is marked not present.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#UD If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#UD The LTR instruction is not recognized in real-address mode.

#### Virtual-8086 Mode Exceptions

#UD The LTR instruction is not recognized in virtual-8086 mode.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the current privilege level is not 0.

If the memory address is in a non-canonical form.

If the source operand contains a NULL segment selector.

#GP(selector) If the source selector points to a segment that is not a TSS or to one for a task that is already

busy.

If the selector points to LDT or is beyond the GDT limit.

If the descriptor type of the upper 8-byte of the 16-byte descriptor is non-zero.

#NP(selector) If the TSS is marked not present.

# LZCNT— Count the Number of Leading Zero Bits

| Opcode/Instruction                      | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                           |
|-----------------------------------------|-----------|-----------------------|--------------------------|-----------------------------------------------------------------------|
| F3 OF BD /r<br>LZCNT r16, r/m16         | RM        | V/V                   | LZCNT                    | Count the number of leading zero bits in r/m16, return result in r16. |
| F3 OF BD /r<br>LZCNT r32, r/m32         | RM        | V/V                   | LZCNT                    | Count the number of leading zero bits in r/m32, return result in r32. |
| REX.W + F3 0F BD /r<br>LZCNT r64, r/m64 | RM        | V/N.E.                | LZCNT                    | Count the number of leading zero bits in r/m64, return result in r64. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

## Description

Counts the number of leading most significant zero bits in a source operand (second operand) returning the result into a destination (first operand).

LZCNT differs from BSR. For example, LZCNT will produce the operand size when the input operand is zero. It should be noted that on processors that do not support LZCNT, the instruction byte encoding is executed as BSR. In 64-bit mode 64-bit operand size requires REX.W=1.

# Operation

```
temp \leftarrow OperandSize - 1
DEST \leftarrow 0
WHILE (temp \geq 0) AND (Bit(SRC, temp) = 0)
    temp \leftarrow temp - 1
    DEST \leftarrow DEST+1
OD
IF DEST = OperandSize
    CF \leftarrow 1
ELSE
    CF \leftarrow 0
FΙ
IF DEST = 0
    ZF \leftarrow 1
ELSE
    ZF \leftarrow 0
FΙ
```

## Flags Affected

ZF flag is set to 1 in case of zero output (most significant bit of the source is set), and to 0 otherwise, CF flag is set to 1 if input was zero and cleared otherwise. OF, SF, PF and AF flags are undefined.

## Intel C/C++ Compiler Intrinsic Equivalent

LZCNT: unsigned \_\_int32 \_lzcnt\_u32(unsigned \_\_int32 src);
LZCNT: unsigned \_\_int64 \_lzcnt\_u64(unsigned \_\_int64 src);

## **Protected Mode Exceptions**

#GP(0) For an illegal memory operand effective address in the CS, DS, ES, FS or GS segments.

If the DS, ES, FS, or GS register is used to access memory and it contains a null segment

selector.

#SS(0) For an illegal address in the SS segment.

#PF (fault-code) For a page fault.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

## **Real-Address Mode Exceptions**

#GP(0) If any part of the operand lies outside of the effective address space from 0 to 0FFFFH.

#SS(0) For an illegal address in the SS segment.

#### Virtual 8086 Mode Exceptions

#GP(0) If any part of the operand lies outside of the effective address space from 0 to 0FFFFH.

#SS(0) For an illegal address in the SS segment.

#PF (fault-code) For a page fault.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

## **Compatibility Mode Exceptions**

Same exceptions as in Protected Mode.

#### **64-Bit Mode Exceptions**

#GP(0) If the memory address is in a non-canonical form.

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#PF (fault-code) For a page fault.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

# MASKMOVDQU—Store Selected Bytes of Double Quadword

| Opcode/<br>Instruction                                   | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                  |
|----------------------------------------------------------|-----------|-------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF F7 /r<br>MASKMOVDQU xmm1, xmm2                     | RM        | V/V               | SSE2                     | Selectively write bytes from xmm1 to memory location using the byte mask in xmm2. The default memory location is specified by DS:DI/EDI/RDI. |
| VEX.128.66.0F.WIG F7 /r<br>VMASKMOVDQU <i>xmm1, xmm2</i> | RM        | V/V               | AVX                      | Selectively write bytes from xmm1 to memory location using the byte mask in xmm2. The default memory location is specified by DS:DI/EDI/RDI. |

# Instruction Operand Encoding<sup>1</sup>

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (r) | ModRM:r/m (r) | NA        | NA        |

## **Description**

Stores selected bytes from the source operand (first operand) into an 128-bit memory location. The mask operand (second operand) selects which bytes from the source operand are written to memory. The source and mask operands are XMM registers. The memory location specified by the effective address in the DI/EDI/RDI register (the default segment register is DS, but this may be overridden with a segment-override prefix). The memory location does not need to be aligned on a natural boundary. (The size of the store address depends on the address-size attribute.)

The most significant bit in each byte of the mask operand determines whether the corresponding byte in the source operand is written to the corresponding byte location in memory: 0 indicates no write and 1 indicates write.

The MASKMOVDQU instruction generates a non-temporal hint to the processor to minimize cache pollution. The non-temporal hint is implemented by using a write combining (WC) memory type protocol (see "Caching of Temporal vs. Non-Temporal Data" in Chapter 10, of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1). Because the WC protocol uses a weakly-ordered memory consistency model, a fencing operation implemented with the SFENCE or MFENCE instruction should be used in conjunction with MASKMOVDQU instructions if multiple processors might use different memory types to read/write the destination memory locations.

Behavior with a mask of all 0s is as follows:

- No data will be written to memory.
- Signaling of breakpoints (code or data) is not guaranteed; different processor implementations may signal or not signal these breakpoints.
- Exceptions associated with addressing memory and page faults may still be signaled (implementation dependent).
- If the destination memory region is mapped as UC or WP, enforcement of associated semantics for these memory types is not guaranteed (that is, is reserved) and is implementation-specific.

The MASKMOVDQU instruction can be used to improve performance of algorithms that need to merge data on a byte-by-byte basis. MASKMOVDQU should not cause a read for ownership; doing so generates unnecessary bandwidth since data is to be written directly using the byte-mask without allocating old data prior to the store.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b otherwise instructions will #UD.

If VMASKMOVDQU is encoded with VEX.L= 1, an attempt to execute the instruction encoded with VEX.L= 1 will cause an #UD exception.

<sup>1.</sup>ModRM.MOD = 011B required

# Operation

```
IF (MASK[7] = 1)

THEN DEST[DI/EDI] ← SRC[7:0] ELSE (* Memory location unchanged *); FI;

IF (MASK[15] = 1)

THEN DEST[DI/EDI +1] ← SRC[15:8] ELSE (* Memory location unchanged *); FI;

(* Repeat operation for 3rd through 14th bytes in source operand *)

IF (MASK[127] = 1)

THEN DEST[DI/EDI +15] ← SRC[127:120] ELSE (* Memory location unchanged *); FI;

Intel C/C++ Compiler Intrinsic Equivalent

void _mm_maskmoveu_si128(__m128i d, __m128i n, char * p)

Other Exceptions

See Exceptions Type 4; additionally

#UD

If VEX.L= 1
```

If VEX.vvvv  $\neq$  1111B.

# MASKMOVO—Store Selected Bytes of Quadword

| Opcode/                       | Op/ | 64-Bit | Compat/  | Description                                                                                                                                               |
|-------------------------------|-----|--------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Instruction                   | En  | Mode   | Leg Mode |                                                                                                                                                           |
| OF F7 /r<br>MASKMOVQ mm1, mm2 | RM  | Valid  | Valid    | Selectively write bytes from <i>mm1</i> to memory location using the byte mask in <i>mm2</i> . The default memory location is specified by DS:DI/EDI/RDI. |

#### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (r) | ModRM:r/m (r) | NA        | NA        |

# **Description**

Stores selected bytes from the source operand (first operand) into a 64-bit memory location. The mask operand (second operand) selects which bytes from the source operand are written to memory. The source and mask operands are MMX technology registers. The memory location specified by the effective address in the DI/EDI/RDI register (the default segment register is DS, but this may be overridden with a segment-override prefix). The memory location does not need to be aligned on a natural boundary. (The size of the store address depends on the address-size attribute.)

The most significant bit in each byte of the mask operand determines whether the corresponding byte in the source operand is written to the corresponding byte location in memory: 0 indicates no write and 1 indicates write.

The MASKMOVQ instruction generates a non-temporal hint to the processor to minimize cache pollution. The non-temporal hint is implemented by using a write combining (WC) memory type protocol (see "Caching of Temporal vs. Non-Temporal Data" in Chapter 10, of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1). Because the WC protocol uses a weakly-ordered memory consistency model, a fencing operation implemented with the SFENCE or MFENCE instruction should be used in conjunction with MASKMOVQ instructions if multiple processors might use different memory types to read/write the destination memory locations.

This instruction causes a transition from x87 FPU to MMX technology state (that is, the x87 FPU top-of-stack pointer is set to 0 and the x87 FPU tag word is set to all 0s[valid]).

The behavior of the MASKMOVO instruction with a mask of all 0s is as follows:

- No data will be written to memory.
- Transition from x87 FPU to MMX technology state will occur.
- Exceptions associated with addressing memory and page faults may still be signaled (implementation dependent).
- Signaling of breakpoints (code or data) is not guaranteed (implementation dependent).
- If the destination memory region is mapped as UC or WP, enforcement of associated semantics for these memory types is not guaranteed (that is, is reserved) and is implementation-specific.

The MASKMOVQ instruction can be used to improve performance for algorithms that need to merge data on a byte-by-byte basis. It should not cause a read for ownership; doing so generates unnecessary bandwidth since data is to be written directly using the byte-mask without allocating old data prior to the store.

In 64-bit mode, the memory address is specified by DS:RDI.

## Operation

```
IF (MASK[7] = 1)

THEN DEST[DI/EDI] ← SRC[7:0] ELSE (* Memory location unchanged *); FI;

IF (MASK[15] = 1)

THEN DEST[DI/EDI +1] ← SRC[15:8] ELSE (* Memory location unchanged *); FI;

(* Repeat operation for 3rd through 6th bytes in source operand *)

IF (MASK[63] = 1)

THEN DEST[DI/EDI +15] ← SRC[63:56] ELSE (* Memory location unchanged *); FI;

Intel C/C++ Compiler Intrinsic Equivalent

void _mm_maskmove_si64(__m64d, __m64n, char * p)
```

## Other Exceptions

See Table 22-8, "Exception Conditions for Legacy SIMD/MMX Instructions without FP Exception," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

# MAXPD—Return Maximum Packed Double-Precision Floating-Point Values

| Opcode/<br>Instruction                                      | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                |
|-------------------------------------------------------------|-----------|-------------------|--------------------------|------------------------------------------------------------------------------------------------------------|
| 66 OF 5F /r<br>MAXPD xmm1, xmm2/m128                        | RM        | V/V               | SSE2                     | Return the maximum double-precision floating-point values between xmm2/m128 and xmm1.                      |
| VEX.NDS.128.66.0F.WIG 5F /r<br>VMAXPD xmm1,xmm2, xmm3/m128  | RVM       | V/V               | AVX                      | Return the maximum double-precision floating-point values between <i>xmm2</i> and <i>xmm3/mem</i> .        |
| VEX.NDS.256.66.0F.WIG 5F /r<br>VMAXPD ymm1, ymm2, ymm3/m256 | RVM       | V/V               | AVX                      | Return the maximum packed double-precision floating-point values between <i>ymm2</i> and <i>ymm3/mem</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Performs an SIMD compare of the packed double-precision floating-point values in the first source operand and the second source operand and returns the maximum value for each pair of values to the destination operand.

If the values being compared are both 0.0s (of either sign), the value in the second operand (source operand) is returned. If a value in the second operand is an SNaN, that SNaN is forwarded unchanged to the destination (that is, a QNaN version of the SNaN is not returned).

If only one value is a NaN (SNaN or QNaN) for this instruction, the second operand (source operand), either a NaN or a valid floating-point value, is written to the result. If instead of this behavior, it is required that the NaN source operand (from either the first or second operand) be returned, the action of MAXPD can be emulated using a sequence of instructions, such as, a comparison followed by AND, ANDN and OR.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

## Operation

# $$\label{eq:max_sc2} \begin{split} & \text{MAX(SRC1, SRC2)} \\ & \{ & \text{IF ((SRC1 = 0.0) and (SRC2 = 0.0)) THEN DEST } \leftarrow \text{SRC2;} \\ & \text{ELSE IF (SRC1 = SNaN) THEN DEST } \leftarrow \text{SRC2; FI;} \\ & \text{ELSE IF (SRC2 = SNaN) THEN DEST } \leftarrow \text{SRC2; FI;} \\ & \text{ELSE IF (SRC1 > SRC2) THEN DEST } \leftarrow \text{SRC1;} \\ & \text{ELSE DEST } \leftarrow \text{SRC2;} \\ & \text{FI;} \\ & \} \end{split}$$

## MAXPD (128-bit Legacy SSE version)

DEST[63:0]  $\leftarrow$  MAX(DEST[63:0], SRC[63:0]) DEST[127:64]  $\leftarrow$  MAX(DEST[127:64], SRC[127:64]) DEST[VLMAX-1:128] (Unmodified)

## VMAXPD (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  MAX(SRC1[63:0], SRC2[63:0]) DEST[127:64]  $\leftarrow$  MAX(SRC1[127:64], SRC2[127:64]) DEST[VLMAX-1:128]  $\leftarrow$  0

#### VMAXPD (VEX.256 encoded version)

 $\begin{aligned} & \mathsf{DEST}[63:0] \leftarrow \mathsf{MAX}(\mathsf{SRC1}[63:0], \mathsf{SRC2}[63:0]) \\ & \mathsf{DEST}[127:64] \leftarrow \mathsf{MAX}(\mathsf{SRC1}[127:64], \mathsf{SRC2}[127:64]) \\ & \mathsf{DEST}[191:128] \leftarrow \mathsf{MAX}(\mathsf{SRC1}[191:128], \mathsf{SRC2}[191:128]) \\ & \mathsf{DEST}[255:192] \leftarrow \mathsf{MAX}(\mathsf{SRC1}[255:192], \mathsf{SRC2}[255:192]) \end{aligned}$ 

## Intel C/C++ Compiler Intrinsic Equivalent

MAXPD: \_\_m128d \_mm\_max\_pd(\_\_m128d a, \_\_m128d b); VMAXPD: m256d mm256 max pd ( m256d a, m256d b);

# **SIMD Floating-Point Exceptions**

Invalid (including QNaN source operand), Denormal.

## Other Exceptions

See Exceptions Type 2.

# MAXPS—Return Maximum Packed Single-Precision Floating-Point Values

| Opcode/<br>Instruction                                   | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                |
|----------------------------------------------------------|-----------|-------------------|--------------------------|------------------------------------------------------------------------------------------------------------|
| OF 5F /r<br>MAXPS xmm1, xmm2/m128                        | RM        | V/V               | SSE                      | Return the maximum single-precision floating-point values between xmm2/m128 and xmm1.                      |
| VEX.NDS.128.0F.WIG 5F /r<br>VMAXPS xmm1,xmm2, xmm3/m128  | RVM       | V/V               | AVX                      | Return the maximum single-precision floating-point values between xmm2 and xmm3/mem.                       |
| VEX.NDS.256.0F.WIG 5F /r<br>VMAXPS ymm1, ymm2, ymm3/m256 | RVM       | V/V               | AVX                      | Return the maximum single double-precision floating-point values between <i>ymm2</i> and <i>ymm3/mem</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Performs an SIMD compare of the packed single-precision floating-point values in the first source operand and the second source operand and returns the maximum value for each pair of values to the destination operand.

If the values being compared are both 0.0s (of either sign), the value in the second operand (source operand) is returned. If a value in the second operand is an SNaN, that SNaN is forwarded unchanged to the destination (that is, a QNaN version of the SNaN is not returned).

If only one value is a NaN (SNaN or QNaN) for this instruction, the second operand (source operand), either a NaN or a valid floating-point value, is written to the result. If instead of this behavior, it is required that the NaN source operand (from either the first or second operand) be returned, the action of MAXPS can be emulated using a sequence of instructions, such as, a comparison followed by AND, ANDN and OR.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

#### Operation

# MAX(SRC1, SRC2) { IF ((SRC1 = 0.0) and (SRC2 = 0.0)) THEN DEST ← SRC2; ELSE IF (SRC1 = SNaN) THEN DEST ← SRC2; FI; ELSE IF SRC2 = SNaN) THEN DEST ← SRC2; FI; ELSE IF (SRC1 > SRC2) THEN DEST ← SRC1; ELSE DEST ← SRC2; FI; }

#### MAXPS (128-bit Legacy SSE version)

 $\begin{aligned} & \mathsf{DEST[31:0]} \leftarrow \mathsf{MAX}(\mathsf{DEST[31:0]}, \mathsf{SRC[31:0]}) \\ & \mathsf{DEST[63:32]} \leftarrow \mathsf{MAX}(\mathsf{DEST[63:32]}, \mathsf{SRC[63:32]}) \\ & \mathsf{DEST[95:64]} \leftarrow \mathsf{MAX}(\mathsf{DEST[95:64]}, \mathsf{SRC[95:64]}) \\ & \mathsf{DEST[127:96]} \leftarrow \mathsf{MAX}(\mathsf{DEST[127:96]}, \mathsf{SRC[127:96]}) \\ & \mathsf{DEST[VLMAX-1:128]} \ (\mathsf{Unmodified}) \end{aligned}$ 

# VMAXPS (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  MAX(SRC1[31:0], SRC2[31:0]) DEST[63:32]  $\leftarrow$  MAX(SRC1[63:32], SRC2[63:32]) DEST[95:64]  $\leftarrow$  MAX(SRC1[95:64], SRC2[95:64]) DEST[127:96]  $\leftarrow$  MAX(SRC1[127:96], SRC2[127:96]) DEST[VLMAX-1:128]  $\leftarrow$  0

#### VMAXPS (VEX.256 encoded version)

 $\begin{aligned} & \mathsf{DEST}[31:0] \leftarrow \mathsf{MAX}(\mathsf{SRC1}[31:0], \mathsf{SRC2}[31:0]) \\ & \mathsf{DEST}[63:32] \leftarrow \mathsf{MAX}(\mathsf{SRC1}[63:32], \mathsf{SRC2}[63:32]) \\ & \mathsf{DEST}[95:64] \leftarrow \mathsf{MAX}(\mathsf{SRC1}[95:64], \mathsf{SRC2}[95:64]) \\ & \mathsf{DEST}[127:96] \leftarrow \mathsf{MAX}(\mathsf{SRC1}[127:96], \mathsf{SRC2}[127:96]) \\ & \mathsf{DEST}[159:128] \leftarrow \mathsf{MAX}(\mathsf{SRC1}[159:128], \mathsf{SRC2}[159:128]) \\ & \mathsf{DEST}[191:160] \leftarrow \mathsf{MAX}(\mathsf{SRC1}[191:160], \mathsf{SRC2}[191:160]) \\ & \mathsf{DEST}[223:192] \leftarrow \mathsf{MAX}(\mathsf{SRC1}[223:192], \mathsf{SRC2}[223:192]) \\ & \mathsf{DEST}[255:224] \leftarrow \mathsf{MAX}(\mathsf{SRC1}[255:224], \mathsf{SRC2}[255:224]) \end{aligned}$ 

## Intel C/C++ Compiler Intrinsic Equivalent

MAXPS: \_\_m128 \_mm\_max\_ps (\_\_m128 a, \_\_m128 b); VMAXPS: \_\_m256 \_mm256\_max\_ps (\_\_m256 a, \_\_m256 b);

#### SIMD Floating-Point Exceptions

Invalid (including QNaN source operand), Denormal.

#### Other Exceptions

See Exceptions Type 2.

# MAXSD—Return Maximum Scalar Double-Precision Floating-Point Value

| Opcode/<br>Instruction                                     | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                 |
|------------------------------------------------------------|-----------|-------------------|--------------------------|-------------------------------------------------------------------------------------------------------------|
| F2 OF 5F /r<br>MAXSD xmm1, xmm2/m64                        | RM        | V/V               | SSE2                     | Return the maximum scalar double-precision floating-point value between <i>xmm2/mem64</i> and <i>xmm1</i> . |
| VEX.NDS.LIG.F2.0F.WIG 5F /r<br>VMAXSD xmm1, xmm2, xmm3/m64 | RVM       | V/V               | AVX                      | Return the maximum scalar double-precision floating-point value between <i>xmm3/mem64</i> and <i>xmm2</i> . |

## Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

#### **Description**

Compares the low double-precision floating-point values in the first source operand and second the source operand, and returns the maximum value to the low quadword of the destination operand. The second source operand can be an XMM register or a 64-bit memory location. The first source and destination operands are XMM registers. When the second source operand is a memory operand, only 64 bits are accessed. The high quadword of the destination operand is copied from the same bits of first source operand.

If the values being compared are both 0.0s (of either sign), the value in the second source operand is returned. If a value in the second source operand is an SNaN, that SNaN is returned unchanged to the destination (that is, a ONaN version of the SNaN is not returned).

If only one value is a NaN (SNaN or QNaN) for this instruction, the second source operand, either a NaN or a valid floating-point value, is written to the result. If instead of this behavior, it is required that the NaN of either source operand be returned, the action of MAXSD can be emulated using a sequence of instructions, such as, a comparison followed by AND, ANDN and OR.

The second source operand can be an XMM register or a 64-bit memory location. The first source and destination operands are XMM registers.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The destination and first source operand are the same. Bits (VLMAX-1:64) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (127:64) of the XMM register destination are copied from corresponding bits in the first source operand. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

# Operation

```
MAX(SRC1, SRC2)

{

IF ((SRC1 = 0.0) and (SRC2 = 0.0)) THEN DEST ← SRC2;

ELSE IF (SRC1 = SNaN) THEN DEST ← SRC2; FI;

ELSE IF SRC2 = SNaN) THEN DEST ← SRC2; FI;

ELSE IF (SRC1 > SRC2) THEN DEST ← SRC1;

ELSE DEST ← SRC2;

FI;

}
```

# MAXSD (128-bit Legacy SSE version)

DEST[63:0]  $\leftarrow$  MAX(DEST[63:0], SRC[63:0]) DEST[VLMAX-1:64] (Unmodified)

#### VMAXSD (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$ MAX(SRC1[63:0], SRC2[63:0]) DEST[127:64]  $\leftarrow$ SRC1[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

## Intel C/C++ Compiler Intrinsic Equivalent

MAXSD: \_\_m128d \_mm\_max\_sd(\_\_m128d a, \_\_m128d b)

## **SIMD Floating-Point Exceptions**

Invalid (including QNaN source operand), Denormal.

## Other Exceptions

See Exceptions Type 3.

# MAXSS—Return Maximum Scalar Single-Precision Floating-Point Value

| Opcode/<br>Instruction                                     | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                 |
|------------------------------------------------------------|-----------|-------------------|--------------------------|-------------------------------------------------------------------------------------------------------------|
| F3 0F 5F /r<br>MAXSS xmm1, xmm2/m32                        | RM        | V/V               | SSE                      | Return the maximum scalar single-precision floating-point value between <i>xmm2/mem32</i> and <i>xmm1</i> . |
| VEX.NDS.LIG.F3.0F.WIG 5F /r<br>VMAXSS xmm1, xmm2, xmm3/m32 | RVM       | V/V               | AVX                      | Return the maximum scalar single-precision floating-point value between <i>xmm3/mem32</i> and <i>xmm2</i> . |

## Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Compares the low single-precision floating-point values in the first source operand and the second source operand, and returns the maximum value to the low doubleword of the destination operand.

If the values being compared are both 0.0s (of either sign), the value in the second source operand is returned. If a value in the second source operand is an SNaN, that SNaN is returned unchanged to the destination (that is, a QNaN version of the SNaN is not returned).

If only one value is a NaN (SNaN or QNaN) for this instruction, the second source operand, either a NaN or a valid floating-point value, is written to the result. If instead of this behavior, it is required that the NaN from either source operand be returned, the action of MAXSS can be emulated using a sequence of instructions, such as, a comparison followed by AND, ANDN and OR.

The second source operand can be an XMM register or a 32-bit memory location. The first source and destination operands are XMM registers.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The destination and first source operand are the same. Bits (VLMAX-1:32) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (127:32) of the XMM register destination are copied from corresponding bits in the first source operand. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

#### Operation

# MAX(SRC1, SRC2) { IF ((SRC1 = 0.0) and (SRC2 = 0.0)) THEN DEST ← SRC2; ELSE IF (SRC1 = SNaN) THEN DEST ← SRC2; FI; ELSE IF SRC2 = SNaN) THEN DEST ← SRC2; FI; ELSE IF (SRC1 > SRC2) THEN DEST ← SRC1; ELSE DEST ← SRC2; FI; }

#### MAXSS (128-bit Legacy SSE version)

DEST[31:0]  $\leftarrow$  MAX(DEST[31:0], SRC[31:0]) DEST[VLMAX-1:32] (Unmodified)

## VMAXSS (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$ MAX(SRC1[31:0], SRC2[31:0]) DEST[127:32]  $\leftarrow$ SRC1[127:32] DEST[VLMAX-1:128]  $\leftarrow$  0

## Intel C/C++ Compiler Intrinsic Equivalent

\_\_m128d \_mm\_max\_ss(\_\_m128d a, \_\_m128d b)

# **SIMD Floating-Point Exceptions**

Invalid (including QNaN source operand), Denormal.

# Other Exceptions

See Exceptions Type 3.

## MFENCE—Memory Fence

| Opcode   | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                           |
|----------|-------------|-----------|----------------|---------------------|---------------------------------------|
| OF AE FO | MFENCE      | NP        | Valid          | Valid               | Serializes load and store operations. |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

#### Description

Performs a serializing operation on all load-from-memory and store-to-memory instructions that were issued prior the MFENCE instruction. This serializing operation guarantees that every load and store instruction that precedes the MFENCE instruction in program order becomes globally visible before any load or store instruction that follows the MFENCE instruction.<sup>1</sup> The MFENCE instruction is ordered with respect to all load and store instructions, other MFENCE instructions, any LFENCE and SFENCE instructions, and any serializing instructions (such as the CPUID instruction). MFENCE does not serialize the instruction stream.

Weakly ordered memory types can be used to achieve higher processor performance through such techniques as out-of-order issue, speculative reads, write-combining, and write-collapsing. The degree to which a consumer of data recognizes or knows that the data is weakly ordered varies among applications and may be unknown to the producer of this data. The MFENCE instruction provides a performance-efficient way of ensuring load and store ordering between routines that produce weakly-ordered results and routines that consume that data.

Processors are free to fetch and cache data speculatively from regions of system memory that use the WB, WC, and WT memory types. This speculative fetching can occur at any time and is not tied to instruction execution. Thus, it is not ordered with respect to executions of the MFENCE instruction; data can be brought into the caches speculatively just before, during, or after the execution of an MFENCE instruction.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

Specification of the instruction's opcode above indicates a ModR/M byte of F0. For this instruction, the processor ignores the r/m field of the ModR/M byte. Thus, MFENCE is encoded by any opcode of the form 0F AE Fx, where x is in the range 0-7.

## Operation

 $Wait\_On\_Following\_Loads\_And\_Stores\_Until(preceding\_loads\_and\_stores\_globally\_visible);$ 

#### Intel C/C++ Compiler Intrinsic Equivalent

void \_mm\_mfence(void)

## **Exceptions (All Modes of Operation)**

#UD If CPUID.01H:EDX.SSE2[bit 26] = 0.

If the LOCK prefix is used.

<sup>1.</sup> A load instruction is considered to become globally visible when the value to be loaded into its destination register is determined.

# MINPD—Return Minimum Packed Double-Precision Floating-Point Values

| Opcode/<br>Instruction                                      | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                |
|-------------------------------------------------------------|-----------|-------------------|--------------------------|------------------------------------------------------------------------------------------------------------|
| 66 OF 5D /r<br>MINPD xmm1, xmm2/m128                        | RM        | V/V               | SSE2                     | Return the minimum double-precision floating-point values between <i>xmm2/m128</i> and <i>xmm1</i> .       |
| VEX.NDS.128.66.0F.WIG 5D /r<br>VMINPD xmm1,xmm2, xmm3/m128  | RVM       | V/V               | AVX                      | Return the minimum double-precision floating-point values between <i>xmm2</i> and <i>xmm3/mem</i> .        |
| VEX.NDS.256.66.0F.WIG 5D /r<br>VMINPD ymm1, ymm2, ymm3/m256 | RVM       | V/V               | AVX                      | Return the minimum packed double-precision floating-point values between <i>ymm2</i> and <i>ymm3/mem</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Performs an SIMD compare of the packed double-precision floating-point values in the first source operand and the second source operand and returns the minimum value for each pair of values to the destination operand.

If the values being compared are both 0.0s (of either sign), the value in the second operand (source operand) is returned. If a value in the second operand is an SNaN, that SNaN is forwarded unchanged to the destination (that is, a QNaN version of the SNaN is not returned).

If only one value is a NaN (SNaN or QNaN) for this instruction, the second operand (source operand), either a NaN or a valid floating-point value, is written to the result. If instead of this behavior, it is required that the NaN source operand (from either the first or second operand) be returned, the action of MINPD can be emulated using a sequence of instructions, such as, a comparison followed by AND, ANDN and OR.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

## Operation

# MIN(SRC1, SRC2) { IF ((SRC1 = 0.0) and (SRC2 = 0.0)) THEN DEST ← SRC2; ELSE IF (SRC1 = SNaN) THEN DEST ← SRC2; FI; ELSE IF (SRC2 = SNaN) THEN DEST ← SRC2; FI; ELSE IF (SRC1 < SRC2) THEN DEST ← SRC1; ELSE DEST ← SRC2; FI; }

#### MINPD (128-bit Legacy SSE version)

DEST[63:0] ← MIN(SRC1[63:0], SRC2[63:0])
DEST[127:64] ← MIN(SRC1[127:64], SRC2[127:64])
DEST[VLMAX-1:128] (Unmodified)

#### VMINPD (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  MIN(SRC1[63:0], SRC2[63:0]) DEST[127:64]  $\leftarrow$  MIN(SRC1[127:64], SRC2[127:64]) DEST[VLMAX-1:128]  $\leftarrow$  0

#### VMINPD (VEX.256 encoded version)

 $\begin{aligned} & \mathsf{DEST}[63:0] \leftarrow \mathsf{MIN}(\mathsf{SRC1}[63:0], \mathsf{SRC2}[63:0]) \\ & \mathsf{DEST}[127:64] \leftarrow \mathsf{MIN}(\mathsf{SRC1}[127:64], \mathsf{SRC2}[127:64]) \\ & \mathsf{DEST}[191:128] \leftarrow \mathsf{MIN}(\mathsf{SRC1}[191:128], \mathsf{SRC2}[191:128]) \\ & \mathsf{DEST}[255:192] \leftarrow \mathsf{MIN}(\mathsf{SRC1}[255:192], \mathsf{SRC2}[255:192]) \end{aligned}$ 

#### Intel C/C++ Compiler Intrinsic Equivalent

MINPD: \_\_m128d \_mm\_min\_pd(\_\_m128d a, \_\_m128d b); VMINPD: m256d mm256 min pd ( m256d a, m256d b);

# **SIMD Floating-Point Exceptions**

Invalid (including QNaN source operand), Denormal.

# **Other Exceptions**

See Exceptions Type 2.

# MINPS—Return Minimum Packed Single-Precision Floating-Point Values

| Opcode/<br>Instruction                                   | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                |
|----------------------------------------------------------|-----------|-------------------|--------------------------|------------------------------------------------------------------------------------------------------------|
| OF 5D /r<br>MINPS xmm1, xmm2/m128                        | RM        | V/V               | SSE                      | Return the minimum single-precision floating-point values between xmm2/m128 and xmm1.                      |
| VEX.NDS.128.0F.WIG 5D /r<br>VMINPS xmm1,xmm2, xmm3/m128  | RVM       | V/V               | AVX                      | Return the minimum single-precision floating-point values between <i>xmm2</i> and <i>xmm3/mem</i> .        |
| VEX.NDS.256.0F.WIG 5D /r<br>VMINPS ymm1, ymm2, ymm3/m256 | RVM       | V/V               | AVX                      | Return the minimum single double-precision floating-point values between <i>ymm2</i> and <i>ymm3/mem</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Performs an SIMD compare of the packed single-precision floating-point values in the first source operand and the second source operand and returns the minimum value for each pair of values to the destination operand.

If the values being compared are both 0.0s (of either sign), the value in the second operand (source operand) is returned. If a value in the second operand is an SNaN, that SNaN is forwarded unchanged to the destination (that is, a QNaN version of the SNaN is not returned).

If only one value is a NaN (SNaN or QNaN) for this instruction, the second operand (source operand), either a NaN or a valid floating-point value, is written to the result. If instead of this behavior, it is required that the NaN source operand (from either the first or second operand) be returned, the action of MINPS can be emulated using a sequence of instructions, such as, a comparison followed by AND, ANDN and OR.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

#### Operation

```
MIN(SRC1, SRC2)
{

IF ((SRC1 = 0.0) and (SRC2 = 0.0)) THEN DEST ← SRC2;

ELSE IF (SRC1 = SNaN) THEN DEST ← SRC2; FI;

ELSE IF (SRC2 = SNaN) THEN DEST ← SRC2; FI;

ELSE IF (SRC1 < SRC2) THEN DEST ← SRC1;

ELSE DEST ← SRC2;

FI;
}
```

#### MINPS (128-bit Legacy SSE version)

DEST[31:0]  $\leftarrow$  MIN(SRC1[31:0], SRC2[31:0]) DEST[63:32]  $\leftarrow$  MIN(SRC1[63:32], SRC2[63:32]) DEST[95:64]  $\leftarrow$  MIN(SRC1[95:64], SRC2[95:64]) DEST[127:96]  $\leftarrow$  MIN(SRC1[127:96], SRC2[127:96]) DEST[VLMAX-1:128] (Unmodified)

#### VMINPS (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  MIN(SRC1[31:0], SRC2[31:0]) DEST[63:32]  $\leftarrow$  MIN(SRC1[63:32], SRC2[63:32]) DEST[95:64]  $\leftarrow$  MIN(SRC1[95:64], SRC2[95:64]) DEST[127:96]  $\leftarrow$  MIN(SRC1[127:96], SRC2[127:96]) DEST[VLMAX-1:128]  $\leftarrow$  0

#### VMINPS (VEX.256 encoded version)

 $\begin{aligned} & \mathsf{DEST}[31:0] \leftarrow \mathsf{MIN}(\mathsf{SRC1}[31:0], \mathsf{SRC2}[31:0]) \\ & \mathsf{DEST}[63:32] \leftarrow \mathsf{MIN}(\mathsf{SRC1}[63:32], \mathsf{SRC2}[63:32]) \\ & \mathsf{DEST}[95:64] \leftarrow \mathsf{MIN}(\mathsf{SRC1}[95:64], \mathsf{SRC2}[95:64]) \\ & \mathsf{DEST}[127:96] \leftarrow \mathsf{MIN}(\mathsf{SRC1}[127:96], \mathsf{SRC2}[127:96]) \\ & \mathsf{DEST}[159:128] \leftarrow \mathsf{MIN}(\mathsf{SRC1}[159:128], \mathsf{SRC2}[159:128]) \\ & \mathsf{DEST}[191:160] \leftarrow \mathsf{MIN}(\mathsf{SRC1}[191:160], \mathsf{SRC2}[191:160]) \\ & \mathsf{DEST}[223:192] \leftarrow \mathsf{MIN}(\mathsf{SRC1}[223:192], \mathsf{SRC2}[223:192]) \\ & \mathsf{DEST}[255:224] \leftarrow \mathsf{MIN}(\mathsf{SRC1}[255:224], \mathsf{SRC2}[255:224]) \end{aligned}$ 

#### Intel C/C++ Compiler Intrinsic Equivalent

MINPS: \_\_m128d \_mm\_min\_ps(\_\_m128d a, \_\_m128d b); VMINPS: \_\_m256 \_mm256 \_min\_ps (\_\_m256 a, \_\_m256 b);

#### SIMD Floating-Point Exceptions

Invalid (including QNaN source operand), Denormal.

#### Other Exceptions

See Exceptions Type 2.

# MINSD—Return Minimum Scalar Double-Precision Floating-Point Value

| Opcode/<br>Instruction                                     | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                 |
|------------------------------------------------------------|-----------|-------------------|--------------------------|-------------------------------------------------------------------------------------------------------------|
| F2 OF 5D /r<br>MINSD xmm1, xmm2/m64                        | RM        | V/V               | SSE2                     | Return the minimum scalar double-precision floating-point value between <i>xmm2/mem64</i> and <i>xmm1</i> . |
| VEX.NDS.LIG.F2.0F.WIG 5D /r<br>VMINSD xmm1, xmm2, xmm3/m64 | RVM       | V/V               | AVX                      | Return the minimum scalar double precision floating-point value between <i>xmm3/mem64</i> and <i>xmm2</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

#### **Description**

Compares the low double-precision floating-point values in the first source operand and the second source operand, and returns the minimum value to the low quadword of the destination operand. When the source operand is a memory operand, only the 64 bits are accessed. The high quadword of the destination operand is copied from the same bits in the first source operand.

If the values being compared are both 0.0s (of either sign), the value in the second source operand is returned. If a value in the second source operand is an SNaN, that SNaN is returned unchanged to the destination (that is, a QNaN version of the SNaN is not returned).

If only one value is a NaN (SNaN or QNaN) for this instruction, the second source operand, either a NaN or a valid floating-point value, is written to the result. If instead of this behavior, it is required that the NaN source operand (from either the first or second source) be returned, the action of MINSD can be emulated using a sequence of instructions, such as, a comparison followed by AND, ANDN and OR.

The second source operand can be an XMM register or a 64-bit memory location. The first source and destination operands are XMM registers.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The destination and first source operand are the same. Bits (VLMAX-1:64) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (127:64) of the XMM register destination are copied from corresponding bits in the first source operand. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

#### Operation

```
MIN(SRC1, SRC2)
{

IF ((SRC1 = 0.0) and (SRC2 = 0.0)) THEN DEST ← SRC2;

ELSE IF (SRC1 = SNaN) THEN DEST ← SRC2; FI;

ELSE IF SRC2 = SNaN) THEN DEST ← SRC2; FI;

ELSE IF (SRC1 < SRC2) THEN DEST ← SRC1;

ELSE DEST ← SRC2;

FI;
}
```

#### MINSD (128-bit Legacy SSE version)

DEST[63:0]  $\leftarrow$  MIN(SRC1[63:0], SRC2[63:0]) DEST[VLMAX-1:64] (Unmodified)

## MINSD (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  MIN(SRC1[63:0], SRC2[63:0]) DEST[127:64]  $\leftarrow$  SRC1[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

# Intel C/C++ Compiler Intrinsic Equivalent

MINSD: \_\_m128d \_mm\_min\_sd(\_\_m128d a, \_\_m128d b)

## **SIMD Floating-Point Exceptions**

Invalid (including QNaN source operand), Denormal.

# Other Exceptions

See Exceptions Type 3.

# MINSS—Return Minimum Scalar Single-Precision Floating-Point Value

| Opcode/<br>Instruction                                    | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                 |
|-----------------------------------------------------------|-----------|-------------------|--------------------------|-------------------------------------------------------------------------------------------------------------|
| F3 0F 5D /r<br>MINSS xmm1, xmm2/m32                       | RM        | V/V               | SSE                      | Return the minimum scalar single-precision floating-point value between <i>xmm2/mem32</i> and <i>xmm1</i> . |
| VEX.NDS.LIG.F3.0F.WIG 5D /r<br>VMINSS xmm1,xmm2, xmm3/m32 | RVM       | V/V               | AVX                      | Return the minimum scalar single precision floating-point value between <i>xmm3/mem32</i> and <i>xmm2</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Compares the low single-precision floating-point values in the first source operand and the second source operand and returns the minimum value to the low doubleword of the destination operand.

If the values being compared are both 0.0s (of either sign), the value in the second source operand is returned. If a value in the second operand is an SNaN, that SNaN is returned unchanged to the destination (that is, a QNaN version of the SNaN is not returned).

If only one value is a NaN (SNaN or QNaN) for this instruction, the second source operand, either a NaN or a valid floating-point value, is written to the result. If instead of this behavior, it is required that the NaN in either source operand be returned, the action of MINSD can be emulated using a sequence of instructions, such as, a comparison followed by AND, ANDN and OR.

The second source operand can be an XMM register or a 32-bit memory location. The first source and destination operands are XMM registers.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The destination and first source operand are the same. Bits (VLMAX-1:32) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (127:32) of the XMM register destination are copied from corresponding bits in the first source operand. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

#### Operation

```
MIN(SRC1, SRC2)

{

IF ((SRC1 = 0.0) and (SRC2 = 0.0)) THEN DEST ← SRC2;

ELSE IF (SRC1 = SNaN) THEN DEST ← SRC2; FI;

ELSE IF SRC2 = SNaN) THEN DEST ← SRC2; FI;

ELSE IF (SRC1 < SRC2) THEN DEST ← SRC1;

ELSE DEST ← SRC2;

FI;

}
```

#### MINSS (128-bit Legacy SSE version)

DEST[31:0]  $\leftarrow$  MIN(SRC1[31:0], SRC2[31:0]) DEST[VLMAX-1:32] (Unmodified)

## VMINSS (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  MIN(SRC1[31:0], SRC2[31:0]) DEST[127:32]  $\leftarrow$  SRC1[127:32] DEST[VLMAX-1:128]  $\leftarrow$  0

## Intel C/C++ Compiler Intrinsic Equivalent

MINSS: \_\_m128d \_mm\_min\_ss(\_\_m128d a, \_\_m128d b)

# **SIMD Floating-Point Exceptions**

Invalid (including QNaN source operand), Denormal.

# Other Exceptions

See Exceptions Type 3.

## **MONITOR—Set Up Monitor Address**

| Opcode   | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                                                       |
|----------|-------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0F 01 C8 | MONITOR     | NP        | Valid          | Valid               | Sets up a linear address range to be monitored by hardware and activates the monitor. The address range should be a writeback memory caching type. The address is DS:EAX (DS:RAX in 64-bit mode). |

#### Instruction Operand Encoding

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |  |
|-------|-----------|-----------|-----------|-----------|--|
| NP    | NA        | NA        | NA        | NA        |  |

#### **Description**

The MONITOR instruction arms address monitoring hardware using an address specified in EAX (the address range that the monitoring hardware checks for store operations can be determined by using CPUID). A store to an address within the specified address range triggers the monitoring hardware. The state of monitor hardware is used by MWAIT.

The content of EAX is an effective address (in 64-bit mode, RAX is used). By default, the DS segment is used to create a linear address that is monitored. Segment overrides can be used.

ECX and EDX are also used. They communicate other information to MONITOR. ECX specifies optional extensions. EDX specifies optional hints; it does not change the architectural behavior of the instruction. For the Pentium 4 processor (family 15, model 3), no extensions or hints are defined. Undefined hints in EDX are ignored by the processor; undefined extensions in ECX raises a general protection fault.

The address range must use memory of the write-back type. Only write-back memory will correctly trigger the monitoring hardware. Additional information on determining what address range to use in order to prevent false wake-ups is described in Chapter 8, "Multiple-Processor Management" of the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A*.

The MONITOR instruction is ordered as a load operation with respect to other memory transactions. The instruction is subject to the permission checking and faults associated with a byte load. Like a load, MONITOR sets the A-bit but not the D-bit in page tables.

CPUID.01H:ECX.MONITOR[bit 3] indicates the availability of MONITOR and MWAIT in the processor. When set, MONITOR may be executed only at privilege level 0 (use at any other privilege level results in an invalid-opcode exception). The operating system or system BIOS may disable this instruction by using the IA32\_MISC\_ENABLE MSR; disabling MONITOR clears the CPUID feature flag and causes execution to generate an invalid-opcode exception.

The instruction's operation is the same in non-64-bit modes and 64-bit mode.

#### Operation

MONITOR sets up an address range for the monitor hardware using the content of EAX (RAX in 64-bit mode) as an effective address and puts the monitor hardware in armed state. Always use memory of the write-back caching type. A store to the specified address range will trigger the monitor hardware. The content of ECX and EDX are used to communicate other information to the monitor hardware.

#### Intel C/C++ Compiler Intrinsic Equivalent

MONITOR: void \_mm\_monitor(void const \*p, unsigned extensions, unsigned hints)

#### **Numeric Exceptions**

None

#### **Protected Mode Exceptions**

#GP(0) If the value in EAX is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector. If  $ECX \neq 0$ .

#SS(0) If the value in EAX is outside the SS segment limit.

#PF(fault-code) For a page fault.

#UD If CPUID.01H: ECX.MONITOR[bit 3] = 0.

If current privilege level is not 0.

#### **Real Address Mode Exceptions**

#GP If the CS, DS, ES, FS, or GS register is used to access memory and the value in EAX is outside

of the effective address space from 0 to FFFFH.

If ECX  $\neq$  0.

#SS If the SS register is used to access memory and the value in EAX is outside of the effective

address space from 0 to FFFFH.

#UD If CPUID.01H:ECX.MONITOR[bit 3] = 0.

#### Virtual 8086 Mode Exceptions

#UD The MONITOR instruction is not recognized in virtual-8086 mode (even if

CPUID.01H:ECX.MONITOR[bit 3] = 1).

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#GP(0) If the linear address of the operand in the CS, DS, ES, FS, or GS segment is in a non-canonical

form. If  $RCX \neq 0$ .

#SS(0) If the SS register is used to access memory and the value in EAX is in a non-canonical form.

#PF(fault-code) For a page fault.

**#UD** If the current privilege level is not 0.

If CPUID.01H:ECX.MONITOR[bit 3] = 0.

# MOV—Move

| Opcode            | Instruction                                | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                  |
|-------------------|--------------------------------------------|-----------|----------------|---------------------|--------------------------------------------------------------|
| 88 /r             | MOV r/m8,r8                                | MR        | Valid          | Valid               | Move r8 to r/m8.                                             |
| REX + 88 /r       | MOV r/m8 <sup>***</sup> ,r8 <sup>***</sup> | MR        | Valid          | N.E.                | Move r8 to r/m8.                                             |
| 89 /r             | MOV r/m16,r16                              | MR        | Valid          | Valid               | Move <i>r16</i> to <i>r/m16</i> .                            |
| 89 /r             | MOV r/m32,r32                              | MR        | Valid          | Valid               | Move <i>r32</i> to <i>r/m32</i> .                            |
| REX.W + 89 /r     | MOV r/m64,r64                              | MR        | Valid          | N.E.                | Move <i>r64</i> to <i>r/m64</i> .                            |
| 8A /r             | MOV r8,r/m8                                | RM        | Valid          | Valid               | Move r/m8 to r8.                                             |
| REX + 8A /r       | MOV r8***,r/m8***                          | RM        | Valid          | N.E.                | Move r/m8 to r8.                                             |
| 8B /r             | MOV r16,r/m16                              | RM        | Valid          | Valid               | Move <i>r/m16</i> to <i>r16.</i>                             |
| 8B /r             | MOV r32,r/m32                              | RM        | Valid          | Valid               | Move <i>r/m32</i> to <i>r32.</i>                             |
| REX.W + 8B /r     | MOV r64,r/m64                              | RM        | Valid          | N.E.                | Move <i>r/m64</i> to <i>r64</i> .                            |
| 8C /r             | MOV r/m16,Sreg**                           | MR        | Valid          | Valid               | Move segment register to r/m16.                              |
| REX.W + 8C /r     | MOV r/m64,Sreg**                           | MR        | Valid          | Valid               | Move zero extended 16-bit segment register to <i>r/m64</i> . |
| 8E /r             | MOV Sreg,r/m16**                           | RM        | Valid          | Valid               | Move r/m16 to segment register.                              |
| REX.W + 8E /r     | MOV Sreg,r/m64**                           | RM        | Valid          | Valid               | Move <i>lower 16 bits of r/m64</i> to segment register.      |
| AO                | MOV AL,moffs8*                             | FD        | Valid          | Valid               | Move byte at (seg:offset) to AL.                             |
| REX.W + AO        | MOV AL,moffs8*                             | FD        | Valid          | N.E.                | Move byte at (offset) to AL.                                 |
| A1                | MOV AX,moffs16*                            | FD        | Valid          | Valid               | Move word at (seg:offset) to AX.                             |
| A1                | MOV EAX,moffs32*                           | FD        | Valid          | Valid               | Move doubleword at (seg:offset) to EAX.                      |
| REX.W + A1        | MOV RAX,moffs64*                           | FD        | Valid          | N.E.                | Move quadword at (offset) to RAX.                            |
| A2                | MOV moffs8,AL                              | TD        | Valid          | Valid               | Move AL to (seg:offset).                                     |
| REX.W + A2        | MOV moffs8***,AL                           | TD        | Valid          | N.E.                | Move AL to (offset).                                         |
| A3                | MOV moffs16*,AX                            | TD        | Valid          | Valid               | Move AX to (seg:offset).                                     |
| A3                | MOV moffs32*,EAX                           | TD        | Valid          | Valid               | Move EAX to (seg:offset).                                    |
| REX.W + A3        | MOV moffs64*,RAX                           | TD        | Valid          | N.E.                | Move RAX to (offset).                                        |
| B0+ rb ib         | MOV r8, imm8                               | OI        | Valid          | Valid               | Move imm8 to r8.                                             |
| REX + B0+ rb ib   | MOV r8 <sup>***</sup> , imm8               | OI        | Valid          | N.E.                | Move imm8 to r8.                                             |
| B8+ rw iw         | MOV r16, imm16                             | OI        | Valid          | Valid               | Move imm16 to r16.                                           |
| B8+ rd id         | MOV r32, imm32                             | OI        | Valid          | Valid               | Move imm32 to r32.                                           |
| REX.W + B8+ rd io | MOV r64, imm64                             | OI        | Valid          | N.E.                | Move imm64 to r64.                                           |
| C6 /0 ib          | MOV r/m8, imm8                             | MI        | Valid          | Valid               | Move imm8 to r/m8.                                           |
| REX + C6 / 0 ib   | MOV r/m8***, imm8                          | MI        | Valid          | N.E.                | Move imm8 to r/m8.                                           |
| C7 /0 iw          | MOV r/m16, imm16                           | MI        | Valid          | Valid               | Move imm16 to r/m16.                                         |
| C7 /0 id          | MOV r/m32, imm32                           | MI        | Valid          | Valid               | Move imm32 to r/m32.                                         |
| REX.W + C7 /0 io  | MOV r/m64, imm32                           | MI        | Valid          | N.E.                | Move imm32 sign extended to 64-bits to r/m64.                |

#### **NOTES:**

- \* The moffs8, moffs16, moffs32 and moffs64 operands specify a simple offset relative to the segment base, where 8, 16, 32 and 64 refer to the size of the data. The address-size attribute of the instruction determines the size of the offset, either 16, 32 or 64 bits.
- \*\*In 32-bit mode, the assembler may insert the 16-bit operand-size prefix with this instruction (see the following "Description" section for further information).
- \*\*\*In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

## **Instruction Operand Encoding**

| Op/En | Operand 1       | Operand 2     | Operand 3 | Operand 4 |
|-------|-----------------|---------------|-----------|-----------|
| MR    | ModRM:r/m (w)   | ModRM:reg (г) | NA        | NA        |
| RM    | ModRM:reg (w)   | ModRM:r/m (r) | NA        | NA        |
| FD    | AL/AX/EAX/RAX   | Moffs         | NA        | NA        |
| TD    | Moffs (w)       | AL/AX/EAX/RAX | NA        | NA        |
| OI    | opcode + rd (w) | imm8/16/32/64 | NA        | NA        |
| MI    | ModRM:r/m (w)   | imm8/16/32/64 | NA        | NA        |
|       |                 |               |           |           |

## **Description**

Copies the second operand (source operand) to the first operand (destination operand). The source operand can be an immediate value, general-purpose register, segment register, or memory location; the destination register can be a general-purpose register, segment register, or memory location. Both operands must be the same size, which can be a byte, a word, a doubleword, or a quadword.

The MOV instruction cannot be used to load the CS register. Attempting to do so results in an invalid opcode exception (#UD). To load the CS register, use the far JMP, CALL, or RET instruction.

If the destination operand is a segment register (DS, ES, FS, GS, or SS), the source operand must be a valid segment selector. In protected mode, moving a segment selector into a segment register automatically causes the segment descriptor information associated with that segment selector to be loaded into the hidden (shadow) part of the segment register. While loading this information, the segment selector and segment descriptor information is validated (see the "Operation" algorithm below). The segment descriptor data is obtained from the GDT or LDT entry for the specified segment selector.

A NULL segment selector (values 0000-0003) can be loaded into the DS, ES, FS, and GS registers without causing a protection exception. However, any subsequent attempt to reference a segment whose corresponding segment register is loaded with a NULL value causes a general protection exception (#GP) and no memory reference occurs.

Loading the SS register with a MOV instruction inhibits all interrupts until after the execution of the next instruction. This operation allows a stack pointer to be loaded into the ESP register with the next instruction (MOV ESP, **stack-pointer value**) before an interrupt occurs<sup>1</sup>. Be aware that the LSS instruction offers a more efficient method of loading the SS and ESP registers.

When operating in 32-bit mode and moving data between a segment register and a general-purpose register, the 32-bit IA-32 processors do not require the use of the 16-bit operand-size prefix (a byte with the value 66H) with

In the following sequence, interrupts may be recognized before MOV ESP, EBP executes:

MOV SS, EDX

MOV SS, EAX

MOV ESP, EBP

<sup>1.</sup> If a code instruction breakpoint (for debug) is placed on an instruction located immediately after a MOV SS instruction, the breakpoint may not be triggered. However, in a sequence of instructions that load the SS register, only the first instruction in the sequence is guaranteed to delay an interrupt.

this instruction, but most assemblers will insert it if the standard form of the instruction is used (for example, MOV DS, AX). The processor will execute this instruction correctly, but it will usually require an extra clock. With most assemblers, using the instruction form MOV DS, EAX will avoid this unneeded 66H prefix. When the processor executes the instruction with a 32-bit general-purpose register, it assumes that the 16 least-significant bits of the general-purpose register are the destination or source operand. If the register is a destination operand, the resulting value in the two high-order bytes of the register is implementation dependent. For the Pentium 4, Intel Xeon, and P6 family processors, the two high-order bytes are filled with zeros; for earlier 32-bit IA-32 processors, the two high order bytes are undefined.

In 64-bit mode, the instruction's default operation size is 32 bits. Use of the REX.R prefix permits access to additional registers (R8-R15). Use of the REX.W prefix promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

#### Operation

DEST  $\leftarrow$  SRC:

Loading a segment register while in protected mode results in special checks and actions, as described in the following listing. These checks are performed on the segment selector and the segment descriptor to which it points.

```
IF SS is loaded
   THEN
        IF seament selector is NULL
             THEN #GP(0); FI;
        IF segment selector index is outside descriptor table limits
        or segment selector's RPL ≠ CPL
        or seament is not a writable data seament
        or DPL ≠ CPL
             THEN #GP(selector); FI;
        IF segment not marked present
             THEN #SS(selector);
             ELSE
                  SS \leftarrow segment selector;
                  SS \leftarrow segment descriptor; FI;
FI:
IF DS. ES, FS, or GS is loaded with non-NULL selector
THEN
   IF segment selector index is outside descriptor table limits
   or segment is not a data or readable code segment
   or ((segment is a data or nonconforming code segment)
   or ((RPL > DPL) and (CPL > DPL))
        THEN #GP(selector): FI:
   IF segment not marked present
        THEN #NP(selector);
        ELSE
             SegmentRegister ← segment selector;
             SegmentRegister \leftarrow segment descriptor; FI;
FI:
IF DS, ES, FS, or GS is loaded with NULL selector
   THEN
        SeamentReaister \leftarrow seament selector:
        SegmentRegister ← segment descriptor;
FI:
```

#### Flags Affected

None.

# **Protected Mode Exceptions**

#GP(0) If attempt is made to load SS register with NULL segment selector.

If the destination operand is in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#GP(selector) If segment selector index is outside descriptor table limits.

If the SS register is being loaded and the segment selector's RPL and the segment descriptor's

DPL are not equal to the CPL.

If the SS register is being loaded and the segment pointed to is a

non-writable data segment.

If the DS, ES, FS, or GS register is being loaded and the segment pointed to is not a data or

readable code segment.

If the DS, ES, FS, or GS register is being loaded and the segment pointed to is a data or nonconforming code segment, but both the RPL and the CPL are greater than the DPL.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#SS(selector) If the SS register is being loaded and the segment pointed to is marked not present.

#NP If the DS, ES, FS, or GS register is being loaded and the segment pointed to is marked not

present.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If attempt is made to load the CS register.

If the LOCK prefix is used.

#### Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

**#UD** If attempt is made to load the CS register.

If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If attempt is made to load the CS register.

If the LOCK prefix is used.

#### Compatibility Mode Exceptions

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#GP(0) If the memory address is in a non-canonical form.

If an attempt is made to load SS register with NULL segment selector when CPL = 3.

If an attempt is made to load SS register with NULL segment selector when CPL < 3 and CPL

 $\neq$  RPL.

#GP(selector) If segment selector index is outside descriptor table limits.

If the memory access to the descriptor table is non-canonical.

If the SS register is being loaded and the segment selector's RPL and the segment descriptor's

DPL are not equal to the CPL.

If the SS register is being loaded and the segment pointed to is a nonwritable data segment. If the DS, ES, FS, or GS register is being loaded and the segment pointed to is not a data or

readable code segment.

If the DS, ES, FS, or GS register is being loaded and the segment pointed to is a data or nonconforming code segment, but both the RPL and the CPL are greater than the DPL.

#SS(0) If the stack address is in a non-canonical form.

#SS(selector) If the SS register is being loaded and the segment pointed to is marked not present.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If attempt is made to load the CS register.

If the LOCK prefix is used.

# MOV—Move to/from Control Registers

| Opcode/<br>Instruction  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                    |
|-------------------------|-----------|----------------|---------------------|------------------------------------------------|
| 0F 20/r                 | MR        | N.E.           | Valid               | Move control register to <i>r32</i> .          |
| MOV <i>r32,</i> CR0-CR7 |           |                |                     |                                                |
| 0F 20/r                 | MR        | Valid          | N.E.                | Move extended control register to <i>r64</i> . |
| MOV <i>r64,</i> CR0-CR7 |           |                |                     |                                                |
| REX.R + 0F 20 /0        | MR        | Valid          | N.E.                | Move extended CR8 to <i>r64</i> . <sup>1</sup> |
| MOV <i>r64,</i> CR8     |           |                |                     |                                                |
| 0F 22 /r                | RM        | N.E.           | Valid               | Move <i>r32</i> to control register.           |
| MOV CR0-CR7, <i>r32</i> |           |                |                     |                                                |
| 0F 22 /r                | RM        | Valid          | N.E.                | Move <i>r64</i> to extended control register.  |
| MOV CRO-CR7, r64        |           |                |                     |                                                |
| REX.R + 0F 22 /0        | RM        | Valid          | N.E.                | Move <i>r64</i> to extended CR8. <sup>1</sup>  |
| MOV CR8, r64            |           |                |                     |                                                |

#### NOTE:

MOV CR\* instructions, except for MOV CR8, are serializing instructions. MOV CR8 is not
architecturally defined as a serializing instruction. For more information, see Chapter 8 in Intel\* 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| MR    | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

#### **Description**

Moves the contents of a control register (CR0, CR2, CR3, CR4, or CR8) to a general-purpose register or the contents of a general purpose register to a control register. The operand size for these instructions is always 32 bits in non-64-bit modes, regardless of the operand-size attribute. (See "Control Registers" in Chapter 2 of the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A*, for a detailed description of the flags and fields in the control registers.) This instruction can be executed only when the current privilege level is 0.

At the opcode level, the reg field within the ModR/M byte specifies which of the control registers is loaded or read. The 2 bits in the mod field are ignored. The r/m field specifies the general-purpose register loaded or read. Attempts to reference CR1, CR5, CR6, CR7, and CR9–CR15 result in undefined opcode (#UD) exceptions.

When loading control registers, programs should not attempt to change the reserved bits; that is, always set reserved bits to the value previously read. An attempt to change CR4's reserved bits will cause a general protection fault. Reserved bits in CR0 and CR3 remain clear after any load of those registers; attempts to set them have no impact. On Pentium 4, Intel Xeon and P6 family processors, CR0.ET remains set after any load of CR0; attempts to clear this bit have no impact.

In certain cases, these instructions have the side effect of invalidating entries in the TLBs and the paging-structure caches. See Section 4.10.4.1, "Operations that Invalidate TLBs and Paging-Structure Caches," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A for details.

The following side effects are implementation-specific for the Pentium 4, Intel Xeon, and P6 processor family: when modifying PE or PG in register CR0, or PSE or PAE in register CR4, all TLB entries are flushed, including global entries. Software should not depend on this functionality in all Intel 64 or IA-32 processors.

In 64-bit mode, the instruction's default operation size is 64 bits. The REX.R prefix must be used to access CR8. Use of REX.B permits access to additional registers (R8-R15). Use of the REX.W prefix or 66H prefix is ignored. Use of

the REX.R prefix to specify a register other than CR8 causes an invalid-opcode exception. See the summary chart at the beginning of this section for encoding data and limits.

If CR4.PCIDE = 1, bit 63 of the source operand to MOV to CR3 determines whether the instruction invalidates entries in the TLBs and the paging-structure caches (see Section 4.10.4.1, "Operations that Invalidate TLBs and Paging-Structure Caches," in the Intel @ 64 and IA-32 Architectures Software Developer's Manual, Volume 3A). The instruction does not modify bit 63 of CR3, which is reserved and always 0.

See "Changes to Instruction Behavior in VMX Non-Root Operation" in Chapter 25 of the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3C*, for more information about the behavior of this instruction in VMX non-root operation.

#### Operation

DEST  $\leftarrow$  SRC:

#### Flags Affected

The OF, SF, ZF, AF, PF, and CF flags are undefined.

#### **Protected Mode Exceptions**

#GP(0) If the current privilege level is not 0.

If an attempt is made to write invalid bit combinations in CR0 (such as setting the PG flag to 1) when the PF flag is get to 1)

when the PE flag is set to 0, or setting the CD flag to 0 when the NW flag is set to 1).

If an attempt is made to write a 1 to any reserved bit in CR4.

If an attempt is made to write 1 to CR4.PCIDE.

If any of the reserved bits are set in the page-directory pointers table (PDPT) and the loading

of a control register causes the PDPT to be loaded into the processor.

**#UD** If the LOCK prefix is used.

If an attempt is made to access CR1, CR5, CR6, or CR7.

#### **Real-Address Mode Exceptions**

#GP If an attempt is made to write a 1 to any reserved bit in CR4.

If an attempt is made to write 1 to CR4.PCIDE.

If an attempt is made to write invalid bit combinations in CRO (such as setting the PG flag to 1

when the PE flag is set to 0).

**#UD** If the LOCK prefix is used.

If an attempt is made to access CR1, CR5, CR6, or CR7.

# Virtual-8086 Mode Exceptions

#GP(0) These instructions cannot be executed in virtual-8086 mode.

#### **Compatibility Mode Exceptions**

#GP(0) If the current privilege level is not 0.

If an attempt is made to write invalid bit combinations in CR0 (such as setting the PG flag to  $1\,$ 

when the PE flag is set to 0, or setting the CD flag to 0 when the NW flag is set to 1). If an attempt is made to change CR4.PCIDE from 0 to 1 while CR3[11:0]  $\neq$  000H.

If an attempt is made to clear CR0.PG[bit 31] while CR4.PCIDE = 1.

If an attempt is made to write a 1 to any reserved bit in CR3.

If an attempt is made to leave IA-32e mode by clearing CR4.PAE[bit 5].

**#UD** If the LOCK prefix is used.

If an attempt is made to access CR1, CR5, CR6, or CR7.

## **64-Bit Mode Exceptions**

#GP(0) If the current privilege level is not 0.

If an attempt is made to write invalid bit combinations in CR0 (such as setting the PG flag to 1

when the PE flag is set to 0, or setting the CD flag to 0 when the NW flag is set to 1).

If an attempt is made to change CR4.PCIDE from 0 to 1 while CR3[11:0]  $\neq$  000H.

If an attempt is made to clear CR0.PG[bit 31].

If an attempt is made to write a 1 to any reserved bit in CR4. If an attempt is made to write a 1 to any reserved bit in CR8. If an attempt is made to write a 1 to any reserved bit in CR3.

If an attempt is made to leave IA-32e mode by clearing CR4.PAE[bit 5].

**#UD** If the LOCK prefix is used.

If an attempt is made to access CR1, CR5, CR6, or CR7.

If the REX.R prefix is used to specify a register other than CR8.

# MOV—Move to/from Debug Registers

| Opcode/<br>Instruction   | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                  |
|--------------------------|-----------|----------------|---------------------|----------------------------------------------|
| 0F 21/r                  | MR        | N.E.           | Valid               | Move debug register to <i>r32</i> .          |
| MOV <i>r32</i> , DR0-DR7 |           |                |                     |                                              |
| 0F 21/r                  | MR        | Valid          | N.E.                | Move extended debug register to <i>r64</i> . |
| MOV <i>r64,</i> DR0-DR7  |           |                |                     |                                              |
| 0F 23 /r                 | RM        | N.E.           | Valid               | Move <i>r32</i> to debug register.           |
| MOV DR0-DR7, <i>r32</i>  |           |                |                     |                                              |
| 0F 23 /r                 | RM        | Valid          | N.E.                | Move <i>r64</i> to extended debug register.  |
| MOV DR0-DR7, r64         |           |                |                     |                                              |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| MR    | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

# **Description**

Moves the contents of a debug register (DR0, DR1, DR2, DR3, DR4, DR5, DR6, or DR7) to a general-purpose register or vice versa. The operand size for these instructions is always 32 bits in non-64-bit modes, regardless of the operand-size attribute. (See Section 17.2, "Debug Registers", of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A, for a detailed description of the flags and fields in the debug registers.)

The instructions must be executed at privilege level 0 or in real-address mode.

When the debug extension (DE) flag in register CR4 is clear, these instructions operate on debug registers in a manner that is compatible with Intel386 and Intel486 processors. In this mode, references to DR4 and DR5 refer to DR6 and DR7, respectively. When the DE flag in CR4 is set, attempts to reference DR4 and DR5 result in an undefined opcode (#UD) exception. (The CR4 register was added to the IA-32 Architecture beginning with the Pentium processor.)

At the opcode level, the reg field within the ModR/M byte specifies which of the debug registers is loaded or read. The two bits in the mod field are ignored. The r/m field specifies the general-purpose register loaded or read.

In 64-bit mode, the instruction's default operation size is 64 bits. Use of the REX.B prefix permits access to additional registers (R8–R15). Use of the REX.W or 66H prefix is ignored. Use of the REX.R prefix causes an invalid-opcode exception. See the summary chart at the beginning of this section for encoding data and limits.

#### Operation

```
IF ((DE = 1) and (SRC or DEST = DR4 or DR5)) 
THEN #UD; 
ELSE DEST \leftarrow SRC;
```

## **Flags Affected**

The OF, SF, ZF, AF, PF, and CF flags are undefined.

#### **Protected Mode Exceptions**

#GP(0) If the current privilege level is not 0.

#UD If CR4.DE[bit 3] = 1 (debug extensions) and a MOV instruction is executed involving DR4 or

DR5.

If the LOCK prefix is used.

#DB If any debug register is accessed while the DR7.GD[bit 13] = 1.

#### Real-Address Mode Exceptions

#UD If CR4.DE[bit 3] = 1 (debug extensions) and a MOV instruction is executed involving DR4 or

DR5.

If the LOCK prefix is used.

#DB If any debug register is accessed while the DR7.GD[bit 13] = 1.

#### Virtual-8086 Mode Exceptions

#GP(0) The debug registers cannot be loaded or read when in virtual-8086 mode.

#### Compatibility Mode Exceptions

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#GP(0) If the current privilege level is not 0.

If an attempt is made to write a 1 to any of bits 63:32 in DR6. If an attempt is made to write a 1 to any of bits 63:32 in DR7.

#UD If CR4.DE[bit 3] = 1 (debug extensions) and a MOV instruction is executed involving DR4 or

DR5.

If the LOCK prefix is used. If the REX.R prefix is used.

#DB If any debug register is accessed while the DR7.GD[bit 13] = 1.

# MOVAPD—Move Aligned Packed Double-Precision Floating-Point Values

| Opcode/<br>Instruction  | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                |
|-------------------------|-----------|-------------------|--------------------------|----------------------------------------------------------------------------|
| 66 0F 28 /r             | RM        | V/V               | SSE2                     | Move packed double-precision floating-point values from xmm2/m128 to xmm1. |
| MOVAPD xmm1, xmm2/m128  |           |                   |                          | values from xmm2/m128 to xmm1.                                             |
| 66 0F 29 /r             | MR        | V/V               | SSE2                     | Move packed double-precision floating-point                                |
| MOVAPD xmm2/m128, xmm1  |           |                   |                          | values from xmm1 to xmm2/m128.                                             |
| VEX.128.66.0F.WIG 28 /r | RM        | V/V               | AVX                      | Move aligned packed double-precision floating-                             |
| VMOVAPD xmm1, xmm2/m128 |           |                   |                          | point values from xmm2/mem to xmm1.                                        |
| VEX.128.66.0F.WIG 29 /r | MR        | V/V               | AVX                      | Move aligned packed double-precision floating-                             |
| VMOVAPD xmm2/m128, xmm1 |           |                   |                          | point values from xmm1 to xmm2/mem.                                        |
| VEX.256.66.0F.WIG 28 /r | RM        | V/V               | AVX                      | Move aligned packed double-precision floating-                             |
| VMOVAPD ymm1, ymm2/m256 |           |                   |                          | point values from ymm2/mem to ymm1.                                        |
| VEX.256.66.0F.WIG 29 /r | MR        | V/V               | AVX                      | Move aligned packed double-precision floating-                             |
| VMOVAPD ymm2/m256, ymm1 |           |                   |                          | point values from ymm1 to ymm2/mem.                                        |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |
| MR    | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |

#### **Description**

Moves 2 or 4 double-precision floating-point values from the source operand (second operand) to the destination operand (first operand). This instruction can be used to load an XMM or YMM register from an 128-bit or 256-bit memory location, to store the contents of an XMM or YMM register into a 128-bit or 256-bit memory location, or to move data between two XMM or two YMM registers. When the source or destination operand is a memory operand, the operand must be aligned on a 16-byte (128-bit version) or 32-byte (VEX.256 encoded version) boundary or a general-protection exception (#GP) will be generated.

To move double-precision floating-point values to and from unaligned memory locations, use the (V)MOVUPD instruction.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit versions: Moves 128 bits of packed double-precision floating-point values from the source operand (second operand) to the destination operand (first operand). This instruction can be used to load an XMM register from a 128-bit memory location, to store the contents of an XMM register into a 128-bit memory location, or to move data between two XMM registers. When the source or destination operand is a memory operand, the operand must be aligned on a 16-byte boundary or a general-protection exception (#GP) will be generated. To move single-precision floating-point values to and from unaligned memory locations, use the VMOVUPD instruction.

128-bit Legacy SSE version: Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (VLMAX-1:128) of the destination YMM register destination are zeroed.

VEX.256 encoded version: Moves 256 bits of packed double-precision floating-point values from the source operand (second operand) to the destination operand (first operand). This instruction can be used to load a YMM register from a 256-bit memory location, to store the contents of a YMM register into a 256-bit memory location, or to move data between two YMM registers. When the source or destination operand is a memory operand, the operand must be aligned on a 32-byte boundary or a general-protection exception (#GP) will be generated. To move single-precision floating-point values to and from unaligned memory locations, use the VMOVUPD instruction.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b otherwise instructions will #UD.

#### Operation

## MOVAPD (128-bit load- and register-copy- form Legacy SSE version)

DEST[127:0]  $\leftarrow$  SRC[127:0] DEST[VLMAX-1:128] (Unmodified)

## (V)MOVAPD (128-bit store-form version)

DEST[127:0]  $\leftarrow$  SRC[127:0]

#### VMOVAPD (VEX.128 encoded version)

DEST[127:0]  $\leftarrow$  SRC[127:0] DEST[VLMAX-1:128]  $\leftarrow$  0

#### VMOVAPD (VEX.256 encoded version)

DEST[255:0]  $\leftarrow$  SRC[255:0]

#### Intel C/C++ Compiler Intrinsic Equivalent

MOVAPD: \_\_m128d \_mm\_load\_pd (double const \* p); MOVAPD: \_\_mm\_store\_pd(double \* p, \_\_m128d a);

VMOVAPD: \_\_m256d \_mm256\_load\_pd (double const \* p); VMOVAPD: \_\_mm256\_store\_pd(double \* p, \_\_m256d a);

## SIMD Floating-Point Exceptions

None.

#### Other Exceptions

See Exceptions Type 1.SSE2; additionally #UD If VEX.vvvv ≠ 1111B.

# MOVAPS—Move Aligned Packed Single-Precision Floating-Point Values

| Opcode/<br>Instruction  | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                |
|-------------------------|-----------|-------------------|--------------------------|----------------------------------------------------------------------------|
| 0F 28 /r                | RM        | V/V               | SSE                      | Move packed single-precision floating-point values from xmm2/m128 to xmm1. |
| MOVAPS xmm1, xmm2/m128  |           |                   |                          | values ITOIII XIIIIIIZ/IIITZO LO XIIIIITT.                                 |
| 0F 29 /r                | MR        | V/V               | SSE                      | Move packed single-precision floating-point                                |
| MOVAPS xmm2/m128, xmm1  |           |                   |                          | values from xmm1 to xmm2/m128.                                             |
| VEX.128.0F.WIG 28 /r    | RM        | V/V               | AVX                      | Move aligned packed single-precision floating-                             |
| VMOVAPS xmm1, xmm2/m128 |           |                   |                          | point values from xmm2/mem to xmm1.                                        |
| VEX.128.0F.WIG 29 /r    | MR        | V/V               | AVX                      | Move aligned packed single-precision floating-                             |
| VMOVAPS xmm2/m128, xmm1 |           |                   |                          | point values from xmm1 to xmm2/mem.                                        |
| VEX.256.0F.WIG 28 /r    | RM        | V/V               | AVX                      | Move aligned packed single-precision floating-                             |
| VMOVAPS ymm1, ymm2/m256 |           |                   |                          | point values from ymm2/mem to ymm1.                                        |
| VEX.256.0F.WIG 29 /r    | MR        | V/V               | AVX                      | Move aligned packed single-precision floating-                             |
| VMOVAPS ymm2/m256, ymm1 |           |                   |                          | point values from ymm1 to ymm2/mem.                                        |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |  |
|-------|---------------|---------------|-----------|-----------|--|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |  |
| MR    | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |  |

#### **Description**

Moves 4 or8 single-precision floating-point values from the source operand (second operand) to the destination operand (first operand). This instruction can be used to load an XMM or YMM register from an 128-bit or 256-bit memory location, to store the contents of an XMM or YMM register into a 128-bit or 256-bit memory location, or to move data between two XMM or two YMM registers. When the source or destination operand is a memory operand, the operand must be aligned on a 16-byte (128-bit version) or 32-byte (VEX.256 encoded version) boundary or a general-protection exception (#GP) will be generated.

To move single-precision floating-point values to and from unaligned memory locations, use the (V)MOVUPS instruction.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b otherwise instructions will #UD.

#### 128-bit versions:

Moves 128 bits of packed single-precision floating-point values from the source operand (second operand) to the destination operand (first operand). This instruction can be used to load an XMM register from a 128-bit memory location, to store the contents of an XMM register into a 128-bit memory location, or to move data between two XMM registers. When the source or destination operand is a memory operand, the operand must be aligned on a 16-byte boundary or a general-protection exception (#GP) will be generated. To move single-precision floating-point values to and from unaligned memory locations, use the VMOVUPS instruction.

128-bit Legacy SSE version: Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (VLMAX-1:128) of the destination YMM register are zeroed.

#### VEX.256 encoded version:

Moves 256 bits of packed single-precision floating-point values from the source operand (second operand) to the destination operand (first operand). This instruction can be used to load a YMM register from a 256-bit memory location, to store the contents of a YMM register into a 256-bit memory location, or to move data between two YMM registers.

## Operation

# MOVAPS (128-bit load- and register-copy- form Legacy SSE version)

DEST[127:0]  $\leftarrow$  SRC[127:0] DEST[VLMAX-1:128] (Unmodified)

# (V)MOVAPS (128-bit store form)

DEST[127:0]  $\leftarrow$  SRC[127:0]

#### VMOVAPS (VEX.128 encoded version)

DEST[127:0]  $\leftarrow$  SRC[127:0] DEST[VLMAX-1:128]  $\leftarrow$  0

#### VMOVAPS (VEX.256 encoded version)

DEST[255:0]  $\leftarrow$  SRC[255:0]

## Intel C/C++ Compiler Intrinsic Equivalent

MOVAPS: \_\_m128 \_mm\_load\_ps (float const \* p); MOVAPS: \_mm\_store\_ps(float \* p, \_\_m128 a);

VMOVAPS: \_\_m256 \_mm256\_load\_ps (float const \* p); VMOVAPS: \_\_m256\_store\_ps(float \* p, \_\_m256 a);

## **SIMD Floating-Point Exceptions**

None.

#### Other Exceptions

See Exceptions Type 1.SSE; additionally #UD If VEX.vvvv ≠ 1111B.

# **MOVBE—Move Data After Swapping Bytes**

| Opcode              | Instruction           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                |
|---------------------|-----------------------|-----------|----------------|---------------------|--------------------------------------------|
| 0F 38 F0 /r         | MOVBE <i>r16,</i> m16 | RM        | Valid          | Valid               | Reverse byte order in m16 and move to r16. |
| 0F 38 F0 /r         | MOVBE <i>r32,</i> m32 | RM        | Valid          | Valid               | Reverse byte order in m32 and move to r32. |
| REX.W + 0F 38 F0 /r | MOVBE <i>r64,</i> m64 | RM        | Valid          | N.E.                | Reverse byte order in m64 and move to r64. |
| 0F 38 F1 /r         | MOVBE <i>m16,</i> r16 | MR        | Valid          | Valid               | Reverse byte order in r16 and move to m16. |
| 0F 38 F1 /r         | MOVBE <i>m32,</i> r32 | MR        | Valid          | Valid               | Reverse byte order in r32 and move to m32. |
| REX.W + 0F 38 F1 /r | MOVBE <i>m64,</i> r64 | MR        | Valid          | N.E.                | Reverse byte order in r64 and move to m64. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |  |
|-------|---------------|---------------|-----------|-----------|--|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |  |
| MR    | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |  |

## **Description**

Performs a byte swap operation on the data copied from the second operand (source operand) and store the result in the first operand (destination operand). The source operand can be a general-purpose register, or memory location; the destination register can be a general-purpose register, or a memory location; however, both operands can not be registers, and only one operand can be a memory location. Both operands must be the same size, which can be a word, a doubleword or quadword.

The MOVBE instruction is provided for swapping the bytes on a read from memory or on a write to memory; thus providing support for converting little-endian values to big-endian format and vice versa.

In 64-bit mode, the instruction's default operation size is 32 bits. Use of the REX.R prefix permits access to additional registers (R8-R15). Use of the REX.W prefix promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

## Operation

```
TEMP \leftarrow SRC
IF (OperandSize = 16)
    THEN
         DEST[7:0] \leftarrow TEMP[15:8]:
         DEST[15:8] \leftarrow TEMP[7:0];
    ELES IF (OperandSize = 32)
         DEST[7:0] \leftarrow TEMP[31:24];
         DEST[15:8] \leftarrow TEMP[23:16];
         DEST[23:16] \leftarrow TEMP[15:8];
         DEST[31:23] \leftarrow TEMP[7:0];
    ELSE IF (OperandSize = 64)
         DEST[7:0] \leftarrow TEMP[63:56];
         DEST[15:8] \leftarrow TEMP[55:48]:
         DEST[23:16] \leftarrow TEMP[47:40];
         DEST[31:24] \leftarrow TEMP[39:32];
         DEST[39:32] \leftarrow TEMP[31:24];
         DEST[47:40] \leftarrow TEMP[23:16];
         DEST[55:48] \leftarrow TEMP[15:8];
         DEST[63:56] \leftarrow TEMP[7:0];
```

#### Flags Affected

None.

# **Protected Mode Exceptions**

#GP(0) If the destination operand is in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If CPUID.01H:ECX.MOVBE[bit 22] = 0.

If the LOCK prefix is used. If REP (F3H) prefix is used.

### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If CPUID.01H:ECX.MOVBE[bit 22] = 0.

If the LOCK prefix is used. If REP (F3H) prefix is used.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If CPUID.01H:ECX.MOVBE[bit 22] = 0.

If the LOCK prefix is used. If REP (F3H) prefix is used.

If REPNE (F2H) prefix is used and CPUID.01H:ECX.SSE4\_2[bit 20] = 0.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#GP(0) If the memory address is in a non-canonical form. #SS(0) If the stack address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If CPUID.01H:ECX.MOVBE[bit 22] = 0.

If the LOCK prefix is used. If REP (F3H) prefix is used.

#### MOVD/MOVO—Move Doubleword/Move Quadword

| Opcode/<br>Instruction | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                              |
|------------------------|-----------|-------------------|--------------------------|----------------------------------------------------------|
| 0F 6E /r               | RM        | V/V               | MMX                      | Move doubleword from <i>r/m32</i> to <i>mm</i> .         |
| MOVD mm, r/m32         |           |                   |                          |                                                          |
| REX.W + 0F 6E /r       | RM        | V/N.E.            | MMX                      | Move quadword from <i>r/m64</i> to <i>mm</i> .           |
| MOVQ mm, r/m64         |           |                   |                          |                                                          |
| 0F 7E /r               | MR        | V/V               | MMX                      | Move doubleword from mm to r/m32.                        |
| MOVD r/m32, mm         |           |                   |                          |                                                          |
| REX.W + 0F 7E /r       | MR        | V/N.E.            | MMX                      | Move quadword from <i>mm</i> to <i>r/m64</i> .           |
| MOVQ r/m64, mm         |           |                   |                          |                                                          |
| VEX.128.66.0F.W0 6E /  | RM        | V/V               | AVX                      | Move doubleword from r/m32 to xmm1.                      |
| VMOVD xmm1, r32/m32    |           |                   |                          |                                                          |
| VEX.128.66.0F.W1 6E /r | RM        | V/N.E.            | AVX                      | Move quadword from r/m64 to xmm1.                        |
| VMOVQ xmm1, r64/m64    |           |                   |                          |                                                          |
| 66 0F 6E /r            | RM        | V/V               | SSE2                     | Move doubleword from <i>r/m32</i> to <i>xmm</i> .        |
| MOVD xmm, r/m32        |           |                   |                          |                                                          |
| 66 REX.W 0F 6E /r      | RM        | V/N.E.            | SSE2                     | Move quadword from <i>r/m64</i> to <i>xmm</i> .          |
| MOVQ xmm, r/m64        |           |                   |                          |                                                          |
| 66 0F 7E /r            | MR        | V/V               | SSE2                     | Move doubleword from xmm register to                     |
| MOVD r/m32, xmm        |           |                   |                          | r/m32.                                                   |
| 66 REX.W 0F 7E /r      | MR        | V/N.E.            | SSE2                     | Move quadword from <i>xmm</i> register to <i>r/m64</i> . |
| MOVQ r/m64, xmm        |           |                   |                          |                                                          |
| VEX.128.66.0F.W0 7E /r | MR        | V/V               | AVX                      | Move doubleword from xmm1 register to                    |
| VMOVD r32/m32, xmm1    |           |                   |                          | r/m32.                                                   |
| VEX.128.66.0F.W1 7E /r | MR        | V/N.E.            | AVX                      | Move quadword from xmm1 register to r/m64.               |
| VMOVQ r64/m64, xmm1    |           |                   |                          |                                                          |

## **Instruction Operand Encoding**

|       |               | •             |           |           |  |
|-------|---------------|---------------|-----------|-----------|--|
| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |  |
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |  |
| MR    | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |  |

#### **Description**

Copies a doubleword from the source operand (second operand) to the destination operand (first operand). The source and destination operands can be general-purpose registers, MMX technology registers, XMM registers, or 32-bit memory locations. This instruction can be used to move a doubleword to and from the low doubleword of an MMX technology register and a general-purpose register or a 32-bit memory location, or to and from the low doubleword of an XMM register and a general-purpose register or a 32-bit memory location. The instruction cannot be used to transfer data between MMX technology registers, between XMM registers, between general-purpose registers, or between memory locations.

When the destination operand is an MMX technology register, the source operand is written to the low doubleword of the register, and the register is zero-extended to 64 bits. When the destination operand is an XMM register, the source operand is written to the low doubleword of the register, and the register is zero-extended to 128 bits.

In 64-bit mode, the instruction's default operation size is 32 bits. Use of the REX.R prefix permits access to additional registers (R8-R15). Use of the REX.W prefix promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

#### Operation

#### MOVD (when destination operand is MMX technology register)

```
DEST[31:0] \leftarrow SRC;
DEST[63:32] \leftarrow 00000000H;
```

### MOVD (when destination operand is XMM register)

#### MOVD (when source operand is MMX technology or XMM register)

DEST  $\leftarrow$  SRC[31:0];

#### VMOVD (VEX-encoded version when destination is an XMM register)

```
DEST[31:0] \leftarrow SRC[31:0]
DEST[VLMAX-1:32] \leftarrow 0
```

### MOVQ (when destination operand is XMM register)

```
DEST[63:0] ← SRC[63:0];
DEST[127:64] ← 000000000000000H;
DEST[VLMAX-1:128] (Unmodified)
```

#### MOVQ (when destination operand is r/m64)

DEST[63:0]  $\leftarrow$  SRC[63:0];

#### MOVQ (when source operand is XMM register or r/m64)

DEST  $\leftarrow$  SRC[63:0];

#### VMOVQ (VEX-encoded version when destination is an XMM register)

```
DEST[63:0] \leftarrow SRC[63:0] DEST[VLMAX-1:64] \leftarrow 0
```

#### Intel C/C++ Compiler Intrinsic Equivalent

```
      MOVD:
      __m64 _mm_cvtsi32_si64 (int i )

      MOVD:
      int _mm_cvtsi64_si32 ( __m64m )

      MOVD:
      _m128i _mm_cvtsi32_si128 (int a)

      MOVD:
      int _mm_cvtsi128_si32 ( __m128i a)

      MOVQ:
      _int64 _mm_cvtsi128_si64(__m128i);

      MOVQ:
      _m128i _mm_cvtsi64_si128(_int64);
```

#### Flags Affected

None.

## SIMD Floating-Point Exceptions

None.

#### Other Exceptions

See Exceptions Type 5; additionally

#UD If VEX.L = 1.

If VEX.vvvv ≠ 1111B.

# MOVDDUP—Move One Double-FP and Duplicate

| Opcode/<br>Instruction                                     | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                      |
|------------------------------------------------------------|-----------|-------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| F2 OF 12 /r<br>MOVDDUP xmm1, xmm2/m64                      | RM        | V/V               | SSE3                     | Move one double-precision floating-point value from the lower 64-bit operand in xmm2/m64 to xmm1 and duplicate.                  |
| VEX.128.F2.0F.WIG 12 /r<br>VMOVDDUP <i>xmm1, xmm2/m64</i>  | RM        | V/V               | AVX                      | Move double-precision floating-point values from xmm2/mem and duplicate into xmm1.                                               |
| VEX.256.F2.0F.WIG 12 /r<br>VMOVDDUP <i>ymm1, ymm2/m256</i> | RM        | V/V               | AVX                      | Move even index double-precision floating-<br>point values from <i>ymm2/mem</i> and duplicate<br>each element into <i>ymm1</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

## **Description**

The linear address corresponds to the address of the least-significant byte of the referenced memory data. When a memory address is indicated, the 8 bytes of data at memory location m64 are loaded. When the register-register form of this operation is used, the lower half of the 128-bit source register is duplicated and copied into the 128-bit destination register. See Figure 3-24.



Figure 3-24. MOVDDUP—Move One Double-FP and Duplicate

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

## Operation

#### MOVDDUP (128-bit Legacy SSE version)

DEST[63:0]  $\leftarrow$  SRC[63:0] DEST[127:64]  $\leftarrow$  SRC[63:0] DEST[VLMAX-1:128] (Unmodified)

## VMOVDDUP (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  SRC[63:0] DEST[127:64]  $\leftarrow$  SRC[63:0] DEST[VLMAX-1:128]  $\leftarrow$  0

## VMOVDDUP (VEX.256 encoded version)

DEST[63:0]  $\leftarrow$  SRC[63:0] DEST[127:64]  $\leftarrow$  SRC[63:0] DEST[191:128]  $\leftarrow$  SRC[191:128] DEST[255:192]  $\leftarrow$  SRC[191:128]

#### Intel C/C++ Compiler Intrinsic Equivalent

MOVDDUP: \_\_m128d \_mm\_movedup\_pd(\_\_m128d a)

MOVDDUP: \_\_m128d \_mm\_loaddup\_pd(double const \* dp)

## **SIMD Floating-Point Exceptions**

None

#### Other Exceptions

See Exceptions Type 5; additionally #UD If VEX.vvvv ≠ 1111B.

# MOVDQA—Move Aligned Double Quadword

| Opcode/<br>Instruction  | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                               |
|-------------------------|-----------|-------------------|--------------------------|-------------------------------------------|
| 66 0F 6F /r             | RM        | V/V               | SSE2                     | Move aligned double quadword from         |
| MOVDQA xmm1, xmm2/m128  |           |                   |                          | xmm2/m128 to xmm1.                        |
| 66 0F 7F /r             | MR        | V/V               | SSE2                     | Move aligned double quadword from xmm1 to |
| MOVDQA xmm2/m128, xmm1  |           |                   |                          | xmm2/m128.                                |
| VEX.128.66.0F.WIG 6F /r | RM        | V/V               | AVX                      | Move aligned packed integer values from   |
| VMOVDQA xmm1, xmm2/m128 |           |                   |                          | xmm2/mem to xmm1.                         |
| VEX.128.66.0F.WIG 7F /r | MR        | V/V               | AVX                      | Move aligned packed integer values from   |
| VMOVDQA xmm2/m128, xmm1 |           |                   |                          | xmm1 to xmm2/mem.                         |
| VEX.256.66.0F.WIG 6F /r | RM        | V/V               | AVX                      | Move aligned packed integer values from   |
| VMOVDQA ymm1, ymm2/m256 |           |                   |                          | ymm2/mem to ymm1.                         |
| VEX.256.66.0F.WIG 7F /r | MR        | V/V               | AVX                      | Move aligned packed integer values from   |
| VMOVDQA ymm2/m256, ymm1 |           |                   |                          | ymm1 to ymm2/mem.                         |

### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |
| MR    | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |

#### **Description**

#### 128-bit versions:

Moves 128 bits of packed integer values from the source operand (second operand) to the destination operand (first operand). This instruction can be used to load an XMM register from a 128-bit memory location, to store the contents of an XMM register into a 128-bit memory location, or to move data between two XMM registers.

When the source or destination operand is a memory operand, the operand must be aligned on a 16-byte boundary or a general-protection exception (#GP) will be generated. To move integer data to and from unaligned memory locations, use the VMOVDQU instruction.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (VLMAX-1:128) of the destination YMM register are zeroed.

#### VEX.256 encoded version:

Moves 256 bits of packed integer values from the source operand (second operand) to the destination operand (first operand). This instruction can be used to load a YMM register from a 256-bit memory location, to store the contents of a YMM register into a 256-bit memory location, or to move data between two YMM registers.

When the source or destination operand is a memory operand, the operand must be aligned on a 32-byte boundary or a general-protection exception (#GP) will be generated. To move integer data to and from unaligned memory locations, use the VMOVDQU instruction.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b otherwise instructions will #UD.

# Operation

#### MOVDQA (128-bit load- and register- form Legacy SSE version)

DEST[127:0] ← SRC[127:0]
DEST[VLMAX-1:128] (Unmodified)
(\* #GP if SRC or DEST unaligned memory operand \*)

### (V)MOVDQA (128-bit store forms)

 $\mathsf{DEST}[127:0] \leftarrow \mathsf{SRC}[127:0]$ 

### VMOVDQA (VEX.128 encoded version)

DEST[127:0]  $\leftarrow$  SRC[127:0] DEST[VLMAX-1:128]  $\leftarrow$  0

## VMOVDQA (VEX.256 encoded version)

DEST[255:0]  $\leftarrow$  SRC[255:0]

## Intel C/C++ Compiler Intrinsic Equivalent

MOVDQA: \_\_m128i \_mm\_load\_si128 ( \_\_m128i \*p)

MOVDQA: void \_mm\_store\_si128 ( \_\_m128i \*p, \_\_m128i a) VMOVDQA: \_\_m256i \_mm256\_load\_si256 ( \_\_m256i \* p); VMOVDQA: \_\_mm256\_store\_si256( \_m256i \*p, \_\_m256i a);

### **SIMD Floating-Point Exceptions**

None.

### Other Exceptions

See Exceptions Type 1.SSE2; additionally #UD If VEX.vvvv ≠ 1111B.

# MOVDQU—Move Unaligned Double Quadword

| Opcode/<br>Instruction  | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                     |
|-------------------------|-----------|-------------------|--------------------------|-------------------------------------------------|
| F3 0F 6F /r             | RM        | V/V               | SSE2                     | Move unaligned double quadword from             |
| MOVDQU xmm1, xmm2/m128  |           |                   |                          | xmm2/m128 to xmm1.                              |
| F3 0F 7F /r             | MR        | V/V               | SSE2                     | Move unaligned double quadword from <i>xmm1</i> |
| MOVDQU xmm2/m128, xmm1  |           |                   |                          | to xmm2/m128.                                   |
| VEX.128.F3.0F.WIG 6F /r | RM        | V/V               | AVX                      | Move unaligned packed integer values from       |
| VMOVDQU xmm1, xmm2/m128 |           |                   |                          | xmm2/mem to xmm1.                               |
| VEX.128.F3.0F.WIG 7F /r | MR        | V/V               | AVX                      | Move unaligned packed integer values from       |
| VMOVDQU xmm2/m128, xmm1 |           |                   |                          | xmm1 to xmm2/mem.                               |
| VEX.256.F3.0F.WIG 6F /r | RM        | V/V               | AVX                      | Move unaligned packed integer values from       |
| VMOVDQU ymm1, ymm2/m256 |           |                   |                          | ymm2/mem to ymm1.                               |
| VEX.256.F3.0F.WIG 7F /r | MR        | V/V               | AVX                      | Move unaligned packed integer values from       |
| VMOVDQU ymm2/m256, ymm1 |           |                   |                          | ymm1 to ymm2/mem.                               |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |  |
|-------|---------------|---------------|-----------|-----------|--|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |  |
| MR    | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |  |

#### **Description**

#### 128-bit versions:

Moves 128 bits of packed integer values from the source operand (second operand) to the destination operand (first operand). This instruction can be used to load an XMM register from a 128-bit memory location, to store the contents of an XMM register into a 128-bit memory location, or to move data between two XMM registers. When the source or destination operand is a memory operand, the operand may be unaligned on a 16-byte boundary without causing a general-protection exception (#GP) to be generated.<sup>1</sup>

To move a double quadword to or from memory locations that are known to be aligned on 16-byte boundaries, use the MOVDQA instruction.

While executing in 16-bit addressing mode, a linear address for a 128-bit data access that overlaps the end of a 16-bit segment is not allowed and is defined as reserved behavior. A specific processor implementation may or may not generate a general-protection exception (#GP) in this situation, and the address that spans the end of the segment may or may not wrap around to the beginning of the segment.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

When the source or destination operand is a memory operand, the operand may be unaligned to any alignment without causing a general-protection exception (#GP) to be generated

VEX.128 encoded version: Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: Moves 256 bits of packed integer values from the source operand (second operand) to the destination operand (first operand). This instruction can be used to load a YMM register from a 256-bit memory

<sup>1.</sup> If alignment checking is enabled (CRO.AM = 1, RFLAGS.AC = 1, and CPL = 3), an alignment-check exception (#AC) may or may not be generated (depending on processor implementation) when the operand is not aligned on an 8-byte boundary.

location, to store the contents of a YMM register into a 256-bit memory location, or to move data between two YMM registers.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b otherwise instructions will #UD.

### Operation

### MOVDQU load and register copy (128-bit Legacy SSE version)

DEST[127:0]  $\leftarrow$  SRC[127:0] DEST[VLMAX-1:128] (Unmodified)

# (V)MOVDQU 128-bit store-form versions

DEST[127:0]  $\leftarrow$  SRC[127:0]

#### VMOVDQU (VEX.128 encoded version)

DEST[127:0]  $\leftarrow$  SRC[127:0] DEST[VLMAX-1:128]  $\leftarrow$  0

#### VMOVDQU (VEX.256 encoded version)

DEST[255:0]  $\leftarrow$  SRC[255:0]

### Intel C/C++ Compiler Intrinsic Equivalent

 MOVDQU:
 void \_mm\_storeu\_si128 ( \_\_m128i \*p, \_\_m128i a)

 MOVDQU:
 \_m128i \_mm\_loadu\_si128 ( \_\_m128i \*p)

 VMOVDQU:
 \_m256i \_mm256\_loadu\_si256 (\_m256i \* p);

 VMOVDQU:
 \_mm256\_storeu\_si256(\_m256i \*p, \_\_m256i a);

# **SIMD Floating-Point Exceptions**

None.

## Other Exceptions

See Exceptions Type 4; additionally

#UD If VEX.vvvv  $\neq$  1111B.

# MOVDQ2Q—Move Quadword from XMM to MMX Technology Register

| Opcode      | Instruction     | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                               |
|-------------|-----------------|-----------|----------------|---------------------|-----------------------------------------------------------|
| F2 0F D6 /r | MOVDQ2Q mm, xmm | RM        | Valid          | Valid               | Move low quadword from <i>xmm</i> to <i>mmx</i> register. |

### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

## Description

Moves the low quadword from the source operand (second operand) to the destination operand (first operand). The source operand is an XMM register and the destination operand is an MMX technology register.

This instruction causes a transition from x87 FPU to MMX technology operation (that is, the x87 FPU top-of-stack pointer is set to 0 and the x87 FPU tag word is set to all 0s [valid]). If this instruction is executed while an x87 FPU floating-point exception is pending, the exception is handled before the MOVDQ2Q instruction is executed.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

# Operation

DEST  $\leftarrow$  SRC[63:0];

# Intel C/C++ Compiler Intrinsic Equivalent

MOVDQ2Q: \_\_m64 \_mm\_movepi64\_pi64 ( \_\_m128i a)

# SIMD Floating-Point Exceptions

None.

#### **Protected Mode Exceptions**

#NM If CR0.TS[bit 3] = 1. #UD If CR0.EM[bit 2] = 1.

If CR4.OSFXSR[bit 9] = 0. If CPUID.01H:EDX.SSE2[bit 26] = 0.

If the LOCK prefix is used.

#MF If there is a pending x87 FPU exception.

## **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

### Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

Same exceptions as in protected mode.

# MOVHLPS— Move Packed Single-Precision Floating-Point Values High to Low

| Opcode/<br>Instruction                                | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                 |
|-------------------------------------------------------|-----------|-------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| OF 12 /r<br>MOVHLPS xmm1, xmm2                        | RM        | V/V               | SSE                      | Move two packed single-precision floating-point values from high quadword of <i>xmm2</i> to low quadword of <i>xmm1</i> .   |
| VEX.NDS.128.0F.WIG 12 /r<br>VMOVHLPS xmm1, xmm2, xmm3 | RVM       | V/V               | AVX                      | Merge two packed single-precision floating-point values from high quadword of <i>xmm3</i> and low quadword of <i>xmm2</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3     | Operand 4 |
|-------|---------------|---------------|---------------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w) | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### **Description**

This instruction cannot be used for memory to register moves.

#### 128-bit two-argument form:

Moves two packed single-precision floating-point values from the high quadword of the second XMM argument (second operand) to the low quadword of the first XMM register (first argument). The high quadword of the destination operand is left unchanged. Bits (VLMAX-1:64) of the corresponding YMM destination register are unmodified.

#### 128-bit three-argument form

Moves two packed single-precision floating-point values from the high quadword of the third XMM argument (third operand) to the low quadword of the destination (first operand). Copies the high quadword from the second XMM argument (second operand) to the high quadword of the destination (first operand). Bits (VLMAX-1:128) of the destination YMM register are zeroed.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

If VMOVHLPS is encoded with VEX.L= 1, an attempt to execute the instruction encoded with VEX.L= 1 will cause an #UD exception.

# Operation

#### MOVHLPS (128-bit two-argument form)

DEST[63:0]  $\leftarrow$  SRC[127:64] DEST[VLMAX-1:64] (Unmodified)

## VMOVHLPS (128-bit three-argument form)

DEST[63:0]  $\leftarrow$  SRC2[127:64] DEST[127:64]  $\leftarrow$  SRC1[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

#### Intel C/C++ Compiler Intrinsic Equivalent

MOVHLPS: \_\_m128 \_mm\_movehl\_ps(\_\_m128 a, \_\_m128 b)

### SIMD Floating-Point Exceptions

None.

# INSTRUCTION SET REFERENCE, A-M

# **Other Exceptions**

See Exceptions Type 7; additionally #UD If VEX.L= 1.

# MOVHPD—Move High Packed Double-Precision Floating-Point Value

| Opcode/<br>Instruction      | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                           |
|-----------------------------|-----------|-------------------|--------------------------|-------------------------------------------------------|
| 66 0F 16 /r                 | RM        | V/V               | SSE2                     | Move double-precision floating-point value            |
| MOVHPD xmm, m64             |           |                   |                          | from <i>m64</i> to high quadword of <i>xmm</i> .      |
| 66 0F 17 /r                 | MR        | V/V               | SSE2                     | Move double-precision floating-point value            |
| MOVHPD m64, xmm             |           |                   |                          | from high quadword of <i>xmm</i> to <i>m64</i> .      |
| VEX.NDS.128.66.0F.WIG 16 /r | RVM       | V/V               | AVX                      | Merge double-precision floating-point value           |
| VMOVHPD xmm2, xmm1, m64     |           |                   |                          | from <i>m64</i> and the low quadword of <i>xmm1</i> . |
| VEX128.66.0F.WIG 17/r       | MR        | V/V               | AVX                      | Move double-precision floating-point values           |
| VMOVHPD m64, xmm1           |           |                   |                          | from high quadword of xmm1 to m64.                    |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| MR    | ModRM:r/m (w)    | ModRM:reg (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### **Description**

This instruction cannot be used for register to register or memory to memory moves.

#### 128-bit Legacy SSE load:

Moves a double-precision floating-point value from the source 64-bit memory operand and stores it in the high 64-bits of the destination XMM register. The lower 64bits of the XMM register are preserved. The upper 128-bits of the corresponding YMM destination register are preserved.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

### VEX.128 encoded load:

Loads a double-precision floating-point value from the source 64-bit memory operand (third operand) and stores it in the upper 64-bits of the destination XMM register (first operand). The low 64-bits from second XMM register (second operand) are stored in the lower 64-bits of the destination. The upper 128-bits of the destination YMM register are zeroed.

#### 128-bit store:

Stores a double-precision floating-point value from the high 64-bits of the XMM register source (second operand) to the 64-bit memory location (first operand).

Note: VMOVHPD (store) (VEX.128.66.0F 17 /r) is legal and has the same behavior as the existing 66 0F 17 store. For VMOVHPD (store) (VEX.128.66.0F 17 /r) instruction version, VEX.vvvv is reserved and must be 1111b otherwise instruction will #UD.

If VMOVHPD is encoded with VEX.L= 1, an attempt to execute the instruction encoded with VEX.L= 1 will cause an #UD exception.

#### Operation

#### MOVHPD (128-bit Legacy SSE load)

DEST[63:0] (Unmodified)
DEST[127:64] ← SRC[63:0]
DEST[VLMAX-1:128] (Unmodified)

# VMOVHPD (VEX.128 encoded load)

DEST[63:0]  $\leftarrow$  SRC1[63:0] DEST[127:64]  $\leftarrow$  SRC2[63:0] DEST[VLMAX-1:128]  $\leftarrow$  0

# VMOVHPD (store)

DEST[63:0]  $\leftarrow$  SRC[127:64]

# Intel C/C++ Compiler Intrinsic Equivalent

MOVHPD: \_\_m128d \_mm\_loadh\_pd ( \_\_m128d a, double \*p)
MOVHPD: void \_mm\_storeh\_pd (double \*p, \_\_m128d a)

# **SIMD Floating-Point Exceptions**

None.

# **Other Exceptions**

See Exceptions Type 5; additionally #UD If VEX.L= 1.

# MOVHPS—Move High Packed Single-Precision Floating-Point Values

| Opcode/<br>Instruction                              | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                   |
|-----------------------------------------------------|-----------|-------------------|--------------------------|---------------------------------------------------------------------------------------------------------------|
| OF 16 /r<br>MOVHPS xmm, m64                         | RM        | V/V               | SSE                      | Move two packed single-precision floating-point values from <i>m64</i> to high quadword of <i>xmm</i> .       |
| OF 17 /r<br>MOVHPS m64, xmm                         | MR        | V/V               | SSE                      | Move two packed single-precision floating-point values from high quadword of <i>xmm</i> to <i>m64</i> .       |
| VEX.NDS.128.0F.WIG 16 /r<br>VMOVHPS xmm2, xmm1, m64 | RVM       | V/V               | AVX                      | Merge two packed single-precision floating-point values from <i>m64</i> and the low quadword of <i>xmm1</i> . |
| VEX.128.0F.WIG 17/r<br>VMOVHPS <i>m64, xmm1</i>     | MR        | V/V               | AVX                      | Move two packed single-precision floating-point values from high quadword of xmm1to m64.                      |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| MR    | ModRM:r/m (w)    | ModRM:reg (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

#### **Description**

This instruction cannot be used for register to register or memory to memory moves.

#### 128-bit Legacy SSE load:

Moves two packed single-precision floating-point values from the source 64-bit memory operand and stores them in the high 64-bits of the destination XMM register. The lower 64bits of the XMM register are preserved. The upper 128-bits of the corresponding YMM destination register are preserved.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

#### VEX.128 encoded load:

Loads two single-precision floating-point values from the source 64-bit memory operand (third operand) and stores it in the upper 64-bits of the destination XMM register (first operand). The low 64-bits from second XMM register (second operand) are stored in the lower 64-bits of the destination. The upper 128-bits of the destination YMM register are zeroed.

#### 128-bit store:

Stores two packed single-precision floating-point values from the high 64-bits of the XMM register source (second operand) to the 64-bit memory location (first operand).

Note: VMOVHPS (store) (VEX.NDS.128.0F 17 /r) is legal and has the same behavior as the existing 0F 17 store. For VMOVHPS (store) (VEX.NDS.128.0F 17 /r) instruction version, VEX.vvvv is reserved and must be 1111b otherwise instruction will #UD.

If VMOVHPS is encoded with VEX.L= 1, an attempt to execute the instruction encoded with VEX.L= 1 will cause an #UD exception.

# Operation

### MOVHPS (128-bit Legacy SSE load)

DEST[63:0] (Unmodified)
DEST[127:64] ← SRC[63:0]
DEST[VLMAX-1:128] (Unmodified)

### VMOVHPS (VEX.128 encoded load)

DEST[63:0]  $\leftarrow$  SRC1[63:0] DEST[127:64]  $\leftarrow$  SRC2[63:0] DEST[VLMAX-1:128]  $\leftarrow$  0

# VMOVHPS (store)

DEST[63:0]  $\leftarrow$  SRC[127:64]

# Intel C/C++ Compiler Intrinsic Equivalent

MOVHPS: \_\_m128d \_mm\_loadh\_pi ( \_\_m128d a, \_\_m64 \*p)

MOVHPS: void \_mm\_storeh\_pi ( \_\_m64 \*p, \_\_m128d a)

# **SIMD Floating-Point Exceptions**

None.

### Other Exceptions

See Exceptions Type 5; additionally #UD If VEX.L= 1.

# MOVLHPS—Move Packed Single-Precision Floating-Point Values Low to High

| Opcode/<br>Instruction                                | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                |
|-------------------------------------------------------|-----------|-------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------|
| OF 16 /r<br>MOVLHPS xmm1, xmm2                        | RM        | V/V               | SSE                      | Move two packed single-precision floating-point values from low quadword of xmm2 to high quadword of xmm1.                 |
| VEX.NDS.128.0F.WIG 16 /r<br>VMOVLHPS xmm1, xmm2, xmm3 | RVM       | V/V               | AVX                      | Merge two packed single-precision floating-point values from low quadword of <i>xmm3</i> and low quadword of <i>xmm2</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3     | Operand 4 |
|-------|---------------|---------------|---------------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w) | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### **Description**

This instruction cannot be used for memory to register moves.

#### 128-bit two-argument form:

Moves two packed single-precision floating-point values from the low quadword of the second XMM argument (second operand) to the high quadword of the first XMM register (first argument). The low quadword of the destination operand is left unchanged. The upper 128 bits of the corresponding YMM destination register are unmodified.

#### 128-bit three-argument form

Moves two packed single-precision floating-point values from the low quadword of the third XMM argument (third operand) to the high quadword of the destination (first operand). Copies the low quadword from the second XMM argument (second operand) to the low quadword of the destination (first operand). The upper 128-bits of the destination YMM register are zeroed.

If VMOVLHPS is encoded with VEX.L= 1, an attempt to execute the instruction encoded with VEX.L= 1 will cause an #UD exception.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

### Operation

#### MOVLHPS (128-bit two-argument form)

DEST[63:0] (Unmodified)
DEST[127:64] ← SRC[63:0]
DEST[VLMAX-1:128] (Unmodified)

#### VMOVLHPS (128-bit three-argument form)

DEST[63:0]  $\leftarrow$  SRC1[63:0] DEST[127:64]  $\leftarrow$  SRC2[63:0] DEST[VLMAX-1:128]  $\leftarrow$  0

#### Intel C/C++ Compiler Intrinsic Equivalent

MOVHLPS: \_\_m128 \_mm\_movelh\_ps(\_\_m128 a, \_\_m128 b)

### SIMD Floating-Point Exceptions

None.

# INSTRUCTION SET REFERENCE, A-M

# **Other Exceptions**

See Exceptions Type 7; additionally #UD If VEX.L= 1.

# MOVLPD—Move Low Packed Double-Precision Floating-Point Value

| Opcode/<br>Instruction      | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                              |
|-----------------------------|-----------|-------------------|--------------------------|----------------------------------------------------------|
| 66 0F 12 /r                 | RM        | V/V               | SSE2                     | Move double-precision floating-point value               |
| MOVLPD xmm, m64             |           |                   |                          | from <i>m64</i> to low quadword of <i>xmm</i> register.  |
| 66 0F 13 /r                 | MR        | V/V               | SSE2                     | Move double-precision floating-point nvalue              |
| MOVLPD m64, xmm             |           |                   |                          | from low quadword of <i>xmm</i> register to <i>m64</i> . |
| VEX.NDS.128.66.0F.WIG 12 /r | RVM       | V/V               | AVX                      | Merge double-precision floating-point value              |
| VMOVLPD xmm2, xmm1, m64     |           |                   |                          | from <i>m64</i> and the high quadword of <i>xmm1</i> .   |
| VEX.128.66.0F.WIG 13/r      | MR        | V/V               | AVX                      | Move double-precision floating-point values              |
| VMOVLPD m64, xmm1           |           |                   |                          | from low quadword of xmm1 to m64.                        |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| MR    | ModRM:r/m (w)    | ModRM:reg (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### **Description**

This instruction cannot be used for register to register or memory to memory moves.

#### 128-bit Legacy SSE load:

Moves a double-precision floating-point value from the source 64-bit memory operand and stores it in the low 64-bits of the destination XMM register. The upper 64bits of the XMM register are preserved. The upper 128-bits of the corresponding YMM destination register are preserved.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

### VEX.128 encoded load:

Loads a double-precision floating-point value from the source 64-bit memory operand (third operand), merges it with the upper 64-bits of the first source XMM register (second operand), and stores it in the low 128-bits of the destination XMM register (first operand). The upper 128-bits of the destination YMM register are zeroed.

#### 128-bit store:

Stores a double-precision floating-point value from the low 64-bits of the XMM register source (second operand) to the 64-bit memory location (first operand).

Note: VMOVLPD (store) (VEX.128.66.0F 13 /r) is legal and has the same behavior as the existing 66 0F 13 store. For VMOVLPD (store) (VEX.128.66.0F 13 /r) instruction version, VEX.vvvv is reserved and must be 1111b otherwise instruction will #UD.

If VMOVLPD is encoded with VEX.L= 1, an attempt to execute the instruction encoded with VEX.L= 1 will cause an #UD exception.

#### Operation

MOVLPD (128-bit Legacy SSE load)

 $\mathsf{DEST}[63:0] \leftarrow \mathsf{SRC}[63:0]$ 

DEST[VLMAX-1:64] (Unmodified)

# VMOVLPD (VEX.128 encoded load)

DEST[63:0]  $\leftarrow$  SRC2[63:0] DEST[127:64]  $\leftarrow$  SRC1[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

# VMOVLPD (store)

DEST[63:0]  $\leftarrow$  SRC[63:0]

# Intel C/C++ Compiler Intrinsic Equivalent

MOVLPD: \_\_m128d \_mm\_loadl\_pd ( \_\_m128d a, double \*p)

MOVLPD: void \_mm\_storel\_pd (double \*p, \_\_m128d a)

# **SIMD Floating-Point Exceptions**

None.

# **Other Exceptions**

See Exceptions Type 5; additionally #UD If VEX.L= 1.

If VEX.vvvv ≠ 1111B.

# MOVLPS—Move Low Packed Single-Precision Floating-Point Values

| Opcode/<br>Instruction                              | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                    |
|-----------------------------------------------------|-----------|-------------------|--------------------------|----------------------------------------------------------------------------------------------------------------|
| OF 12 /r<br>MOVLPS xmm, m64                         | RM        | V/V               | SSE                      | Move two packed single-precision floating-point values from <i>m64</i> to low quadword of <i>xmm</i> .         |
| OF 13 /r<br>MOVLPS m64, xmm                         | MR        | V/V               | SSE                      | Move two packed single-precision floating-point values from low quadword of <i>xmm</i> to <i>m64</i> .         |
| VEX.NDS.128.0F.WIG 12 /r<br>VMOVLPS xmm2, xmm1, m64 | RVM       | V/V               | AVX                      | Merge two packed single-precision floating-point values from <i>m64</i> and the high quadword of <i>xmm1</i> . |
| VEX.128.0F.WIG 13/r<br>VMOVLPS <i>m64, xmm1</i>     | MR        | V/V               | AVX                      | Move two packed single-precision floating-point values from low quadword of <i>xmm1</i> to <i>m64</i> .        |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| MR    | ModRM:r/m (w)    | ModRM:reg (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

#### **Description**

This instruction cannot be used for register to register or memory to memory moves.

#### 128-bit Legacy SSE load:

Moves two packed single-precision floating-point values from the source 64-bit memory operand and stores them in the low 64-bits of the destination XMM register. The upper 64bits of the XMM register are preserved. The upper 128-bits of the corresponding YMM destination register are preserved.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

#### VEX.128 encoded load:

Loads two packed single-precision floating-point values from the source 64-bit memory operand (third operand), merges them with the upper 64-bits of the first source XMM register (second operand), and stores them in the low 128-bits of the destination XMM register (first operand). The upper 128-bits of the destination YMM register are zeroed.

#### 128-bit store:

Loads two packed single-precision floating-point values from the low 64-bits of the XMM register source (second operand) to the 64-bit memory location (first operand).

Note: VMOVLPS (store) (VEX.128.0F 13 /r) is legal and has the same behavior as the existing 0F 13 store. For VMOVLPS (store) (VEX.128.0F 13 /r) instruction version, VEX.vvvv is reserved and must be 1111b otherwise instruction will #UD.

If VMOVLPS is encoded with VEX.L= 1, an attempt to execute the instruction encoded with VEX.L= 1 will cause an #UD exception.

# Operation

### MOVLPS (128-bit Legacy SSE load)

DEST[63:0] ← SRC[63:0]
DEST[VLMAX-1:64] (Unmodified)

# VMOVLPS (VEX.128 encoded load)

DEST[63:0]  $\leftarrow$  SRC2[63:0] DEST[127:64]  $\leftarrow$  SRC1[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

### VMOVLPS (store)

DEST[63:0]  $\leftarrow$  SRC[63:0]

# Intel C/C++ Compiler Intrinsic Equivalent

MOVLPS: \_\_m128 \_mm\_loadl\_pi ( \_\_m128 a, \_\_m64 \*p)

MOVLPS: void \_mm\_storel\_pi ( \_\_m64 \*p, \_\_m128 a)

# **SIMD Floating-Point Exceptions**

None.

# **Other Exceptions**

See Exceptions Type 5; additionally #UD If VEX.L= 1.

If VEX.vvvv  $\neq$  1111B.

# MOVMSKPD—Extract Packed Double-Precision Floating-Point Sign Mask

| Opcode/<br>Instruction                         | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                       |
|------------------------------------------------|-----------|-------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------|
| 66 OF 50 /r<br>MOVMSKPD reg, xmm               | RM        | V/V               | SSE2                     | Extract 2-bit sign mask from $xmm$ and store in $reg$ . The upper bits of $r32$ or $r64$ are filled with zeros.   |
| VEX.128.66.0F.WIG 50 /r<br>VMOVMSKPD reg, xmm2 | RM        | V/V               | AVX                      | Extract 2-bit sign mask from <i>xmm2</i> and store in reg. The upper bits of <i>r32</i> or <i>r64</i> are zeroed. |
| VEX.256.66.0F.WIG 50 /r<br>VMOVMSKPD reg, ymm2 | RM        | V/V               | AVX                      | Extract 4-bit sign mask from <i>ymm2</i> and store in reg. The upper bits of <i>r32</i> or <i>r64</i> are zeroed. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |  |
|-------|---------------|---------------|-----------|-----------|--|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |  |

### **Description**

Extracts the sign bits from the packed double-precision floating-point values in the source operand (second operand), formats them into a 2-bit mask, and stores the mask in the destination operand (first operand). The source operand is an XMM register, and the destination operand is a general-purpose register. The mask is stored in the 2 low-order bits of the destination operand. Zero-extend the upper bits of the destination.

In 64-bit mode, the instruction can access additional registers (XMM8-XMM15, R8-R15) when used with a REX.R prefix. The default operand size is 64-bit in 64-bit mode.

128-bit versions: The source operand is a YMM register. The destination operand is a general purpose register.

VEX.256 encoded version: The source operand is a YMM register. The destination operand is a general purpose register.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b, otherwise instructions will #UD.

### Operation

### (V)MOVMSKPD (128-bit versions)

DEST[0]  $\leftarrow$  SRC[63] DEST[1]  $\leftarrow$  SRC[127] IF DEST = r32 THEN DEST[31:2]  $\leftarrow$  0; ELSE DEST[63:2]  $\leftarrow$  0;

#### VMOVMSKPD (VEX.256 encoded version)

 $\begin{aligned} & \mathsf{DEST}[0] \leftarrow \mathsf{SRC}[63] \\ & \mathsf{DEST}[1] \leftarrow \mathsf{SRC}[127] \\ & \mathsf{DEST}[2] \leftarrow \mathsf{SRC}[191] \\ & \mathsf{DEST}[3] \leftarrow \mathsf{SRC}[255] \\ & \mathsf{IF} \ \mathsf{DEST} = \mathsf{r32} \\ & \mathsf{THEN} \ \mathsf{DEST}[31:4] \leftarrow 0; \\ & \mathsf{ELSE} \ \mathsf{DEST}[63:4] \leftarrow 0; \end{aligned}$ 

# Intel C/C++ Compiler Intrinsic Equivalent

MOVMSKPD: int \_mm\_movemask\_pd ( \_\_m128d a) VMOVMSKPD: \_mm256\_movemask\_pd(\_\_m256d a)

# **SIMD Floating-Point Exceptions**

None.

# Other Exceptions

See Exceptions Type 7; additionally

#UD If VEX.vvvv  $\neq$  1111B.

# MOVMSKPS—Extract Packed Single-Precision Floating-Point Sign Mask

|                                             | <b>-</b>  |                   | _                        | <b>3</b>                                                                                                          |
|---------------------------------------------|-----------|-------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------|
| Opcode/<br>Instruction                      | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                       |
| OF 50 /r<br>MOVMSKPS reg, xmm               | RM        | V/V               | SSE                      | Extract 4-bit sign mask from xmm and store in reg. The upper bits of r32 or r64 are filled with zeros.            |
| VEX.128.0F.WIG 50 /r<br>VMOVMSKPS reg, xmm2 | RM        | V/V               | AVX                      | Extract 4-bit sign mask from <i>xmm2</i> and store in reg. The upper bits of <i>r32</i> or <i>r64</i> are zeroed. |
| VEX.256.0F.WIG 50 /r<br>VMOVMSKPS reg, ymm2 | RM        | V/V               | AVX                      | Extract 8-bit sign mask from ymm2 and store in reg. The upper bits of <i>r32</i> or <i>r64</i> are zeroed.        |

# Instruction Operand Encoding<sup>1</sup>

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |  |
|-------|---------------|---------------|-----------|-----------|--|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |  |

### **Description**

Extracts the sign bits from the packed single-precision floating-point values in the source operand (second operand), formats them into a 4- or 8-bit mask, and stores the mask in the destination operand (first operand). The source operand is an XMM or YMM register, and the destination operand is a general-purpose register. The mask is stored in the 4 or 8 low-order bits of the destination operand. The upper bits of the destination operand beyond the mask are filled with zeros.

In 64-bit mode, the instruction can access additional registers (XMM8-XMM15, R8-R15) when used with a REX.R prefix. The default operand size is 64-bit in 64-bit mode.

128-bit versions: The source operand is a YMM register. The destination operand is a general purpose register.

VEX.256 encoded version: The source operand is a YMM register. The destination operand is a general purpose register.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b, otherwise instructions will #UD.

### Operation

```
\begin{split} & \mathsf{DEST}[0] \leftarrow \mathsf{SRC}[31]; \\ & \mathsf{DEST}[1] \leftarrow \mathsf{SRC}[63]; \\ & \mathsf{DEST}[2] \leftarrow \mathsf{SRC}[95]; \\ & \mathsf{DEST}[3] \leftarrow \mathsf{SRC}[127]; \\ & \mathsf{IF} \ \mathsf{DEST} = \mathsf{r32} \\ & \mathsf{THEN} \ \mathsf{DEST}[31:4] \leftarrow \mathsf{ZeroExtend}; \\ & \mathsf{ELSE} \ \mathsf{DEST}[63:4] \leftarrow \mathsf{ZeroExtend}; \\ & \mathsf{FI}; \end{split}
```

<sup>1.</sup> ModRM.MOD = 011B required

# (V)MOVMSKPS (128-bit version)

```
DEST[0] \leftarrow SRC[31]

DEST[1] \leftarrow SRC[63]

DEST[2] \leftarrow SRC[95]

DEST[3] \leftarrow SRC[127]

IF DEST = r32

THEN DEST[31:4] \leftarrow 0;

ELSE DEST[63:4] \leftarrow 0;
```

### VMOVMSKPS (VEX.256 encoded version)

```
DEST[0] ← SRC[31]

DEST[1] ← SRC[63]

DEST[2] ← SRC[95]

DEST[3] ← SRC[127]

DEST[4] ← SRC[159]

DEST[5] ← SRC[191]

DEST[6] ← SRC[223]

DEST[7] ← SRC[255]

IF DEST = r32

THEN DEST[31:8] ← 0;

ELSE DEST[63:8] ← 0;
```

### Intel C/C++ Compiler Intrinsic Equivalent

```
int _mm_movemask_ps(__m128 a)
int _mm256_movemask_ps(__m256 a)
```

# **SIMD Floating-Point Exceptions**

None.

# Other Exceptions

See Exceptions Type 7; additionally #UD If VEX.vvvv ≠ 1111B.

# MOVNTDQA — Load Double Quadword Non-Temporal Aligned Hint

| Opcode/<br>Instruction                                           | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                          |
|------------------------------------------------------------------|-----------|-------------------|--------------------------|--------------------------------------------------------------------------------------|
| 66 OF 38 2A /r<br>MOVNTDQA xmm1, m128                            | RM        | V/V               | SSE4_1                   | Move double quadword from $m128$ to $xmm$ using non-temporal hint if WC memory type. |
| VEX.128.66.0F38.WIG 2A /r<br>VMOVNTDQA xmm1, m128                | RM        | V/V               | AVX                      | Move double quadword from $m128$ to $xmm$ using non-temporal hint if WC memory type. |
| VEX.256.66.0F38.WIG 2A /r<br>VMOVNTDQA <i>ymm1</i> , <i>m256</i> | RM        | V/V               | AVX2                     | Move 256-bit data from <i>m256</i> to ymm using non-temporal hint if WC memory type. |

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

## **Description**

(V)MOVNTDQA loads a double quadword from the source operand (second operand) to the destination operand (first operand) using a non-temporal hint. A processor implementation may make use of the non-temporal hint associated with this instruction if the memory source is WC (write combining) memory type. An implementation may also make use of the non-temporal hint associated with this instruction if the memory source is WB (write back) memory type.

A processor's implementation of the non-temporal hint does not override the effective memory type semantics, but the implementation of the hint is processor dependent. For example, a processor implementation may choose to ignore the hint and process the instruction as a normal MOVDQA for any memory type. Another implementation of the hint for WC memory type may optimize data transfer throughput of WC reads. A third implementation may optimize cache reads generated by (V)MOVNTDQA on WB memory type to reduce cache evictions.

#### WC Streaming Load Hint

For WC memory type in particular, the processor never appears to read the data into the cache hierarchy. Instead, the non-temporal hint may be implemented by loading a temporary internal buffer with the equivalent of an aligned cache line without filling this data to the cache. Any memory-type aliased lines in the cache will be snooped and flushed. Subsequent MOVNTDQA reads to unread portions of the WC cache line will receive data from the temporary internal buffer if data is available. The temporary internal buffer may be flushed by the processor at any time for any reason, for example:

- A load operation other than a (V)MOVNTDQA which references memory already resident in a temporary internal buffer.
- A non-WC reference to memory already resident in a temporary internal buffer.
- Interleaving of reads and writes to memory currently residing in a single temporary internal buffer.
- Repeated (V)MOVNTDQA loads of a particular 16-byte item in a streaming line.
- Certain micro-architectural conditions including resource shortages, detection of a mis-speculation condition, and various fault conditions

The memory type of the region being read can override the non-temporal hint, if the memory address specified for the non-temporal read is not a WC memory region. Information on non-temporal reads and writes can be found in Chapter 11, "Memory Cache Control" of Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

Because the WC protocol uses a weakly-ordered memory consistency model, an MFENCE or locked instruction should be used in conjunction with MOVNTDQA instructions if multiple processors might reference the same WC memory locations or in order to synchronize reads of a processor with writes by other agents in the system. Because of the speculative nature of fetching due to MOVNTDQA, Streaming loads must not be used to reference memory addresses that are mapped to I/O devices having side effects or when reads to these devices are destruc-

tive. For additional information on MOVNTDQA usages, see Section 12.10.3 in Chapter 12, "Programming with SSE3, SSSE3 and SSE4" of Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

The 128-bit (V)MOVNTDQA addresses must be 16-byte aligned or the instruction will cause a #GP.

The 256-bit VMOVNTDQA addresses must be 32-byte aligned or the instruction will cause a #GP.

Note: In VEX-128 encoded versions, VEX.vvvv is reserved and must be 1111b, VEX.L must be 0; otherwise instructions will #UD.

### Operation

## MOVNTDQA (128bit-Legacy SSE form)

DEST ← SRC

DEST[VLMAX-1:128] (Unmodified)

#### VMOVNTDQA (VEX.128 encoded form)

DEST ← SRC

DEST[VLMAX-1:128]  $\leftarrow$  0

#### VMOVNTDQA (VEX.256 encoded form)

DEST[255:0]  $\leftarrow$  SRC[255:0]

# Intel C/C++ Compiler Intrinsic Equivalent

(V)MOVNTDQA: \_\_m128i \_mm\_stream\_load\_si128 (\_\_m128i \*p);

VMOVNTDQA: \_\_m256i \_mm256\_stream\_load\_si256 (const \_\_m256i \*p);

# Flags Affected

None

# Other Exceptions

See Exceptions Type 1.SSE4.1; additionally

#UD If VEX.L= 1.

If VEX.vvvv  $\neq$  1111B.

# MOVNTDQ—Store Double Quadword Using Non-Temporal Hint

| Opcode/<br>Instruction                                | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                       |
|-------------------------------------------------------|-----------|-------------------|--------------------------|-----------------------------------------------------------------------------------|
| 66 OF E7 /r<br>MOVNTDQ m128, xmm                      | MR        | V/V               | SSE2                     | Move double quadword from xmm to m128 using non-temporal hint.                    |
| VEX.128.66.0F.WIG E7 /r<br>VMOVNTDQ <i>m128, xmm1</i> | MR        | V/V               | AVX                      | Move packed integer values in <i>xmm1</i> to <i>m128</i> using non-temporal hint. |
| VEX.256.66.0F.WIG E7 /r<br>VMOVNTDQ <i>m256, ymm1</i> | MR        | V/V               | AVX                      | Move packed integer values in <i>ymm1</i> to <i>m256</i> using non-temporal hint. |

# Instruction Operand Encoding<sup>1</sup>

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| MR    | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |

## **Description**

Moves the packed integers in the source operand (second operand) to the destination operand (first operand) using a non-temporal hint to prevent caching of the data during the write to memory. The source operand is an XMM register or YMM register, which is assumed to contain integer data (packed bytes, words, doublewords, or quadwords). The destination operand is a 128-bit or 256-bit memory location. The memory operand must be aligned on a 16-byte (128-bit version) or 32-byte (VEX.256 encoded version) boundary otherwise a general-protection exception (#GP) will be generated.

The non-temporal hint is implemented by using a write combining (WC) memory type protocol when writing the data to memory. Using this protocol, the processor does not write the data into the cache hierarchy, nor does it fetch the corresponding cache line from memory into the cache hierarchy. The memory type of the region being written to can override the non-temporal hint, if the memory address specified for the non-temporal store is in an uncacheable (UC) or write protected (WP) memory region. For more information on non-temporal stores, see "Caching of Temporal vs. Non-Temporal Data" in Chapter 10 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

Because the WC protocol uses a weakly-ordered memory consistency model, a fencing operation implemented with the SFENCE or MFENCE instruction should be used in conjunction with MOVNTDQ instructions if multiple processors might use different memory types to read/write the destination memory locations.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

Note: In VEX-128 encoded versions, VEX.vvvv is reserved and must be 1111b, VEX.L must be 0; otherwise instructions will #UD.

# Operation

 $\mathsf{DEST} \leftarrow \mathsf{SRC};$ 

#### Intel C/C++ Compiler Intrinsic Equivalent

MOVNTDQ: void \_mm\_stream\_si128( \_\_m128i \*p, \_\_m128i a); VMOVNTDQ: void \_mm256\_stream\_si256 (\_\_m256i \* p, \_\_m256i a);

#### SIMD Floating-Point Exceptions

None.

<sup>1.</sup> ModRM.MOD = 011B is not permitted

# **Other Exceptions**

See Exceptions Type 1.SSE2; additionally #UD If VEX.vvvv ≠ 1111B.

# MOVNTI—Store Doubleword Using Non-Temporal Hint

| Opcode           | Instruction            | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                            |
|------------------|------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------|
| 0F C3 /r         | MOVNTI <i>m32, r32</i> | MR        | Valid          | Valid               | Move doubleword from <i>r32</i> to <i>m32</i> using non-temporal hint. |
| REX.W + 0F C3 /r | MOVNTI m64, r64        | MR        | Valid          | N.E.                | Move quadword from <i>r64</i> to <i>m64</i> using nontemporal hint.    |

#### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| MR    | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |

### **Description**

Moves the doubleword integer in the source operand (second operand) to the destination operand (first operand) using a non-temporal hint to minimize cache pollution during the write to memory. The source operand is a general-purpose register. The destination operand is a 32-bit memory location.

The non-temporal hint is implemented by using a write combining (WC) memory type protocol when writing the data to memory. Using this protocol, the processor does not write the data into the cache hierarchy, nor does it fetch the corresponding cache line from memory into the cache hierarchy. The memory type of the region being written to can override the non-temporal hint, if the memory address specified for the non-temporal store is in an uncacheable (UC) or write protected (WP) memory region. For more information on non-temporal stores, see "Caching of Temporal vs. Non-Temporal Data" in Chapter 10 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

Because the WC protocol uses a weakly-ordered memory consistency model, a fencing operation implemented with the SFENCE or MFENCE instruction should be used in conjunction with MOVNTI instructions if multiple processors might use different memory types to read/write the destination memory locations.

In 64-bit mode, the instruction's default operation size is 32 bits. Use of the REX.R prefix permits access to additional registers (R8-R15). Use of the REX.W prefix promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

### Operation

DEST  $\leftarrow$  SRC;

#### Intel C/C++ Compiler Intrinsic Equivalent

MOVNTI: void \_mm\_stream\_si32 (int \*p, int a)

MOVNTI: void \_mm\_stream\_si64(\_\_int64 \*p, \_\_int64 a)

### SIMD Floating-Point Exceptions

None.

# **Protected Mode Exceptions**

#GP(0) For an illegal memory operand effective address in the CS, DS, ES, FS or GS segments.

#SS(0) For an illegal address in the SS segment.

#PF(fault-code) For a page fault.

#UD If CPUID.01H:EDX.SSE2[bit 26] = 0.

If the LOCK prefix is used.

### **Real-Address Mode Exceptions**

#GP If any part of the operand lies outside the effective address space from 0 to FFFFH.

#UD If CPUID.01H:EDX.SSE2[bit 26] = 0.

If the LOCK prefix is used.

### Virtual-8086 Mode Exceptions

Same exceptions as in real address mode. #PF(fault-code) For a page fault.

### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) For a page fault.

#UD If CPUID.01H:EDX.SSE2[bit 26] = 0.

If the LOCK prefix is used.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

# MOVNTPD—Store Packed Double-Precision Floating-Point Values Using Non-Temporal Hint

|                         |           |                   |                          | •                                                              |
|-------------------------|-----------|-------------------|--------------------------|----------------------------------------------------------------|
| Opcode/<br>Instruction  | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                    |
| 66 0F 2B /r             | MR        | V/V               | SSE2                     | Move packed double-precision floating-point                    |
| MOVNTPD m128, xmm       |           |                   |                          | values from <i>xmm</i> to <i>m128</i> using non-temporal hint. |
| VEX.128.66.0F.WIG 2B /r | MR        | V/V               | AVX                      | Move packed double-precision values in xmm1                    |
| VMOVNTPD m128, xmm1     |           |                   |                          | to <i>m128</i> using non-temporal hint.                        |
| VEX.256.66.0F.WIG 2B /r | MR        | V/V               | AVX                      | Move packed double-precision values in ymm1                    |
| VMOVNTPD m256, ymm1     |           |                   |                          | to <i>m256</i> using non-temporal hint.                        |
|                         |           |                   |                          |                                                                |

# Instruction Operand Encoding<sup>1</sup>

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |  |
|-------|---------------|---------------|-----------|-----------|--|
| MR    | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |  |

### **Description**

Moves the packed double-precision floating-point values in the source operand (second operand) to the destination operand (first operand) using a non-temporal hint to prevent caching of the data during the write to memory. The source operand is an XMM register or YMM register, which is assumed to contain packed double-precision, floating-pointing data. The destination operand is a 128-bit or 256-bit memory location. The memory operand must be aligned on a 16-byte (128-bit version) or 32-byte (VEX.256 encoded version) boundary otherwise a general-protection exception (#GP) will be generated.

The non-temporal hint is implemented by using a write combining (WC) memory type protocol when writing the data to memory. Using this protocol, the processor does not write the data into the cache hierarchy, nor does it fetch the corresponding cache line from memory into the cache hierarchy. The memory type of the region being written to can override the non-temporal hint, if the memory address specified for the non-temporal store is in an uncacheable (UC) or write protected (WP) memory region. For more information on non-temporal stores, see "Caching of Temporal vs. Non-Temporal Data" in Chapter 10 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

Because the WC protocol uses a weakly-ordered memory consistency model, a fencing operation implemented with the SFENCE or MFENCE instruction should be used in conjunction with MOVNTPD instructions if multiple processors might use different memory types to read/write the destination memory locations.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

Note: In VEX-128 encoded versions, VEX.vvvv is reserved and must be 1111b, VEX.L must be 0; otherwise instructions will #UD.

#### Operation

 $\mathsf{DEST} \leftarrow \mathsf{SRC};$ 

# Intel C/C++ Compiler Intrinsic Equivalent

MOVNTPD: void \_mm\_stream\_pd(double \*p, \_\_m128d a)

VMOVNTPD: void \_mm256\_stream\_pd (double \* p, \_\_m256d a);

### **SIMD Floating-Point Exceptions**

None.

<sup>1.</sup> ModRM.MOD = 011B is not permitted

# **Other Exceptions**

See Exceptions Type 1.SSE2; additionally #UD If VEX.vvvv ≠ 1111B.

# MOVNTPS—Store Packed Single-Precision Floating-Point Values Using Non-Temporal Hint

|                        |           |                   |                          | •                                                              |
|------------------------|-----------|-------------------|--------------------------|----------------------------------------------------------------|
| Opcode/<br>Instruction | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                    |
| 0F 2B /r               | MR        | V/V               | SSE                      | Move packed single-precision floating-point                    |
| MOVNTPS m128, xmm      |           |                   |                          | values from <i>xmm</i> to <i>m128</i> using non-temporal hint. |
| VEX.128.0F.WIG 2B /r   | MR        | V/V               | AVX                      | Move packed single-precision values xmm1 to                    |
| VMOVNTPS m128, xmm1    |           |                   |                          | <i>mem</i> using non-temporal hint.                            |
| VEX.256.0F.WIG 2B /r   | MR        | V/V               | AVX                      | Move packed single-precision values ymm1 to                    |
| VMOVNTPS m256, ymm1    |           |                   |                          | <i>mem</i> using non-temporal hint.                            |
|                        |           |                   |                          |                                                                |

# Instruction Operand Encoding<sup>1</sup>

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |  |
|-------|---------------|---------------|-----------|-----------|--|
| MR    | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |  |

### **Description**

Moves the packed single-precision floating-point values in the source operand (second operand) to the destination operand (first operand) using a non-temporal hint to prevent caching of the data during the write to memory. The source operand is an XMM register or YMM register, which is assumed to contain packed single-precision, floating-pointing. The destination operand is a 128-bit or 256-bit memory location. The memory operand must be aligned on a 16-byte (128-bit version) or 32-byte (VEX.256 encoded version) boundary otherwise a general-protection exception (#GP) will be generated.

The non-temporal hint is implemented by using a write combining (WC) memory type protocol when writing the data to memory. Using this protocol, the processor does not write the data into the cache hierarchy, nor does it fetch the corresponding cache line from memory into the cache hierarchy. The memory type of the region being written to can override the non-temporal hint, if the memory address specified for the non-temporal store is in an uncacheable (UC) or write protected (WP) memory region. For more information on non-temporal stores, see "Caching of Temporal vs. Non-Temporal Data" in Chapter 10 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

Because the WC protocol uses a weakly-ordered memory consistency model, a fencing operation implemented with the SFENCE or MFENCE instruction should be used in conjunction with MOVNTPS instructions if multiple processors might use different memory types to read/write the destination memory locations.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b otherwise instructions will #UD.

#### Operation

DEST  $\leftarrow$  SRC;

#### Intel C/C++ Compiler Intrinsic Equivalent

MOVNTDQ: void \_mm\_stream\_ps(float \* p, \_\_m128 a)

VMOVNTPS: void \_mm256\_stream\_ps (float \* p, \_\_m256 a);

### SIMD Floating-Point Exceptions

None.

<sup>1.</sup> ModRM.MOD = 011B is not permitted

# INSTRUCTION SET REFERENCE, A-M

# **Other Exceptions**

See Exceptions Type 1.SSE; additionally #UD If VEX.vvvv ≠ 1111B.

# MOVNTQ—Store of Quadword Using Non-Temporal Hint

| Opcode   | Instruction           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                         |
|----------|-----------------------|-----------|----------------|---------------------|---------------------------------------------------------------------|
| 0F E7 /r | MOVNTQ <i>m64, mm</i> | MR        | Valid          | Valid               | Move quadword from <i>mm</i> to <i>m64</i> using non-temporal hint. |

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| MR    | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |

## **Description**

Moves the quadword in the source operand (second operand) to the destination operand (first operand) using a non-temporal hint to minimize cache pollution during the write to memory. The source operand is an MMX technology register, which is assumed to contain packed integer data (packed bytes, words, or doublewords). The destination operand is a 64-bit memory location.

The non-temporal hint is implemented by using a write combining (WC) memory type protocol when writing the data to memory. Using this protocol, the processor does not write the data into the cache hierarchy, nor does it fetch the corresponding cache line from memory into the cache hierarchy. The memory type of the region being written to can override the non-temporal hint, if the memory address specified for the non-temporal store is in an uncacheable (UC) or write protected (WP) memory region. For more information on non-temporal stores, see "Caching of Temporal vs. Non-Temporal Data" in Chapter 10 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

Because the WC protocol uses a weakly-ordered memory consistency model, a fencing operation implemented with the SFENCE or MFENCE instruction should be used in conjunction with MOVNTQ instructions if multiple processors might use different memory types to read/write the destination memory locations.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

#### Operation

 $\mathsf{DEST} \leftarrow \mathsf{SRC};$ 

### Intel C/C++ Compiler Intrinsic Equivalent

MOVNTQ: void \_mm\_stream\_pi(\_\_m64 \* p, \_\_m64 a)

### SIMD Floating-Point Exceptions

None.

# **Other Exceptions**

See Table 22-8, "Exception Conditions for Legacy SIMD/MMX Instructions without FP Exception," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

## MOVQ—Move Quadword

| Opcode/<br>Instruction  | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                     |
|-------------------------|-----------|-------------------|--------------------------|-------------------------------------------------|
| 0F 6F /r                | RM        | V/V               | MMX                      | Move quadword from mm/m64 to mm.                |
| MOVQ mm, mm/m64         |           |                   |                          |                                                 |
| 0F 7F /r                | MR        | V/V               | MMX                      | Move quadword from <i>mm</i> to <i>mm/m64</i> . |
| MOVQ mm/m64, mm         |           |                   |                          |                                                 |
| F3 0F 7E /r             | RM        | V/V               | SSE2                     | Move quadword from xmm2/mem64 to                |
| MOVQ xmm1, xmm2/m64     |           |                   |                          | xmm1.                                           |
| VEX.128.F3.0F.WIG 7E /r | RM        | V/V               | AVX                      | Move quadword from xmm2 to xmm1.                |
| VMOVQ xmm1, xmm2        |           |                   |                          |                                                 |
| VEX.128.F3.0F.WIG 7E /r | RM        | V/V               | AVX                      | Load quadword from m64 to xmm1.                 |
| VMOVQ xmm1, m64         |           |                   |                          |                                                 |
| 66 OF D6 /r             | MR        | V/V               | SSE2                     | Move quadword from xmm1 to                      |
| MOVQ xmm2/m64, xmm1     |           |                   |                          | xmm2/mem64.                                     |
| VEX.128.66.0F.WIG D6 /r | MR        | V/V               | AVX                      | Move quadword from xmm2 register to             |
| VMOVQ xmm1/m64, xmm2    |           |                   |                          | xmm1/m64.                                       |

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |
| MR    | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |

# **Description**

Copies a quadword from the source operand (second operand) to the destination operand (first operand). The source and destination operands can be MMX technology registers, XMM registers, or 64-bit memory locations. This instruction can be used to move a quadword between two MMX technology registers or between an MMX technology register and a 64-bit memory location, or to move data between two XMM registers or between an XMM register and a 64-bit memory location. The instruction cannot be used to transfer data between memory locations.

When the source operand is an XMM register, the low quadword is moved; when the destination operand is an XMM register, the quadword is stored to the low quadword of the register, and the high quadword is cleared to all 0s.

In 64-bit mode, use of the REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Note: In VEX.128.66.0F D6 instruction version, VEX.vvvv and VEX.L=1 are reserved and the former must be 1111b otherwise instructions will #UD.

Note: In VEX.128.F3.0F 7E version, VEX.vvvv and VEX.L=1 are reserved and the former must be 1111b, otherwise instructions will #UD.

### Operation

MOVQ instruction when operating on MMX technology registers and memory locations:  $DEST \leftarrow SRC$ ;

MOVQ instruction when source and destination operands are XMM registers:

DEST[63:0]  $\leftarrow$  SRC[63:0];

DEST[127:64]  $\leftarrow$  0000000000000000H:

MOVQ instruction when source operand is XMM register and destination operand is memory location:

DEST  $\leftarrow$  SRC[63:0];

MOVQ instruction when source operand is memory location and destination operand is XMM register:

 $\mathsf{DEST[63:0]} \leftarrow \mathsf{SRC};$ 

DEST[127:64]  $\leftarrow$  000000000000000H;

VMOVQ (VEX.NDS.128.F3.0F 7E) with XMM register source and destination:

 $\mathsf{DEST}[63:0] \leftarrow \mathsf{SRC}[63:0]$ 

DEST[VLMAX-1:64]  $\leftarrow$  0

VMOVQ (VEX.128.66.0F D6) with XMM register source and destination:

DEST[63:0]  $\leftarrow$  SRC[63:0]

DEST[VLMAX-1:64]  $\leftarrow$  0

VMOVQ (7E) with memory source:

DEST[63:0]  $\leftarrow$  SRC[63:0]

DEST[VLMAX-1:64]  $\leftarrow$  0

VMOVQ (D6) with memory dest:

DEST[63:0]  $\leftarrow$  SRC2[63:0]

# **Flags Affected**

None.

#### Intel C/C++ Compiler Intrinsic Equivalent

MOVQ: m128i \_mm\_mov\_epi64(\_\_m128i a)

# **SIMD Floating-Point Exceptions**

None.

#### Other Exceptions

See Table 22-8, "Exception Conditions for Legacy SIMD/MMX Instructions without FP Exception," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B.

# MOVQ2DQ—Move Quadword from MMX Technology to XMM Register

| Opcode      | Instruction     | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                   |
|-------------|-----------------|-----------|----------------|---------------------|---------------------------------------------------------------|
| F3 0F D6 /r | MOVQ2DQ xmm, mm | RM        | Valid          | Valid               | Move quadword from <i>mmx</i> to low quadword of <i>xmm</i> . |

### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

## **Description**

Moves the quadword from the source operand (second operand) to the low quadword of the destination operand (first operand). The source operand is an MMX technology register and the destination operand is an XMM register.

This instruction causes a transition from x87 FPU to MMX technology operation (that is, the x87 FPU top-of-stack pointer is set to 0 and the x87 FPU tag word is set to all 0s [valid]). If this instruction is executed while an x87 FPU floating-point exception is pending, the exception is handled before the MOVQ2DQ instruction is executed.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

# Operation

DEST[63:0]  $\leftarrow$  SRC[63:0]; DEST[127:64]  $\leftarrow$  00000000000000000H;

### Intel C/C++ Compiler Intrinsic Equivalent

MOVQ2DQ: \_\_128i \_mm\_movpi64\_pi64 ( \_\_m64 a)

#### SIMD Floating-Point Exceptions

None.

#### **Protected Mode Exceptions**

#NM If CR0.TS[bit 3] = 1. #UD If CR0.EM[bit 2] = 1.

If CR4.OSFXSR[bit 9] = 0.

If CPUID.01H:EDX.SSE2[bit 26] = 0.

If the LOCK prefix is used.

#MF If there is a pending x87 FPU exception.

# **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

## Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

Same exceptions as in protected mode.

# MOVS/MOVSB/MOVSW/MOVSD/MOVSQ—Move Data from String to String

| Opcode     | Instruction                  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                |
|------------|------------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------|
| A4         | MOVS m8, m8                  | NP        | Valid          | Valid               | For legacy mode, Move byte from address DS:(E)SI to ES:(E)DI. For 64-bit mode move byte from address (R E)SI to (R E)DI.   |
| A5         | MOVS <i>m16, m16</i>         | NP        | Valid          | Valid               | For legacy mode, move word from address DS:(E)SI to ES:(E)DI. For 64-bit mode move word at address (R E)SI to (R E)DI.     |
| A5         | MOVS <i>m32</i> , <i>m32</i> | NP        | Valid          | Valid               | For legacy mode, move dword from address DS:(E)SI to ES:(E)DI. For 64-bit mode move dword from address (R E)SI to (R E)DI. |
| REX.W + A5 | MOVS m64, m64                | NP        | Valid          | N.E.                | Move qword from address (R E)SI to (R E)DI.                                                                                |
| A4         | MOVSB                        | NP        | Valid          | Valid               | For legacy mode, Move byte from address DS:(E)SI to ES:(E)DI. For 64-bit mode move byte from address (R E)SI to (R E)DI.   |
| A5         | MOVSW                        | NP        | Valid          | Valid               | For legacy mode, move word from address DS:(E)SI to ES:(E)DI. For 64-bit mode move word at address (R E)SI to (R E)DI.     |
| A5         | MOVSD                        | NP        | Valid          | Valid               | For legacy mode, move dword from address DS:(E)SI to ES:(E)DI. For 64-bit mode move dword from address (R E)SI to (R E)DI. |
| REX.W + A5 | MOVSQ                        | NP        | Valid          | N.E.                | Move qword from address (R E)SI to (R E)DI.                                                                                |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

### **Description**

Moves the byte, word, or doubleword specified with the second operand (source operand) to the location specified with the first operand (destination operand). Both the source and destination operands are located in memory. The address of the source operand is read from the DS:ESI or the DS:SI registers (depending on the address-size attribute of the instruction, 32 or 16, respectively). The address of the destination operand is read from the ES:EDI or the ES:DI registers (again depending on the address-size attribute of the instruction). The DS segment may be overridden with a segment override prefix, but the ES segment cannot be overridden.

At the assembly-code level, two forms of this instruction are allowed: the "explicit-operands" form and the "no-operands" form. The explicit-operands form (specified with the MOVS mnemonic) allows the source and destination operands to be specified explicitly. Here, the source and destination operands should be symbols that indicate the size and location of the source value and the destination, respectively. This explicit-operands form is provided to allow documentation; however, note that the documentation provided by this form can be misleading. That is, the source and destination operand symbols must specify the correct **type** (size) of the operands (bytes, words, or doublewords), but they do not have to specify the correct **location**. The locations of the source and destination operands are always specified by the DS:(E)SI and ES:(E)DI registers, which must be loaded correctly before the move string instruction is executed.

The no-operands form provides "short forms" of the byte, word, and doubleword versions of the MOVS instructions. Here also DS:(E)SI and ES:(E)DI are assumed to be the source and destination operands, respectively. The size of the source and destination operands is selected with the mnemonic: MOVSB (byte move), MOVSW (word move), or MOVSD (doubleword move).

After the move operation, the (E)SI and (E)DI registers are incremented or decremented automatically according to the setting of the DF flag in the EFLAGS register. (If the DF flag is 0, the (E)SI and (E)DI register are incre-

mented; if the DF flag is 1, the (E)SI and (E)DI registers are decremented.) The registers are incremented or decremented by 1 for byte operations, by 2 for word operations, or by 4 for doubleword operations.

#### NOTE

To improve performance, more recent processors support modifications to the processor's operation during the string store operations initiated with MOVS and MOVSB. See Section 7.3.9.3 in the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1* for additional information on fast-string operation.

The MOVS, MOVSB, MOVSW, and MOVSD instructions can be preceded by the REP prefix (see "REP/REPZ/REPNZ/REPNZ/REPNZ-Repeat String Operation Prefix" in Chapter 4 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2B, for a description of the REP prefix) for block moves of ECX bytes, words, or doublewords.

In 64-bit mode, the instruction's default address size is 64 bits, 32-bit address size is supported using the prefix 67H. The 64-bit addresses are specified by RSI and RDI; 32-bit address are specified by ESI and EDI. Use of the REX.W prefix promotes doubleword operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

## Operation

```
DEST \leftarrow SRC:
Non-64-bit Mode:
IF (Byte move)
    THEN IF DF = 0
          THEN
                (E)SI ← (E)SI + 1;
                (E)DI \leftarrow (E)DI + 1;
          ELSE
                (E)SI \leftarrow (E)SI - 1;
                (E)DI \leftarrow (E)DI - 1;
          FI:
    ELSE IF (Word move)
          THEN IF DF = 0
                (E)SI \leftarrow (E)SI + 2;
                (E)DI \leftarrow (E)DI + 2;
                FI;
          ELSE
                (E)SI \leftarrow (E)SI - 2;
                (E)DI \leftarrow (E)DI - 2;
          FI;
    ELSE IF (Doubleword move)
          THEN IF DF = 0
                (E)SI \leftarrow (E)SI + 4;
                (E)DI \leftarrow (E)DI + 4;
                FI;
          ELSE
                (E)SI \leftarrow (E)SI - 4;
                (E)DI \leftarrow (E)DI - 4;
          FI;
FI;
64-bit Mode:
IF (Byte move)
    THEN IF DF = 0
```

```
THEN
            (R|E)SI \leftarrow (R|E)SI + 1;
            (R|E)DI \leftarrow (R|E)DI + 1;
      ELSE
            (R|E)SI \leftarrow (R|E)SI - 1;
            (R|E)DI \leftarrow (R|E)DI - 1;
      FI;
ELSE IF (Word move)
      THEN IF DF = 0
            (R|E)SI \leftarrow (R|E)SI + 2;
            (R|E)DI \leftarrow (R|E)DI + 2;
            FI;
      ELSE
            (R|E)SI \leftarrow (R|E)SI - 2;
            (R|E)DI \leftarrow (R|E)DI - 2;
      FI;
ELSE IF (Doubleword move)
      THEN IF DF = 0
            (R|E)SI \leftarrow (R|E)SI + 4;
            (R|E)DI \leftarrow (R|E)DI + 4;
            FI;
      ELSE
            (R|E)SI \leftarrow (R|E)SI - 4;
            (RIE)DI \leftarrow (RIE)DI - 4;
      FI;
ELSE IF (Quadword move)
      THEN IF DF = 0
            (R|E)SI \leftarrow (R|E)SI + 8;
            (RIE)DI \leftarrow (RIE)DI + 8;
            FI:
      ELSE
            (R|E)SI \leftarrow (R|E)SI - 8;
            (R|E)DI \leftarrow (R|E)DI - 8;
      FI;
```

# **Flags Affected**

None.

FI;

## **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used.

# Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

# MOVSD—Move Scalar Double-Precision Floating-Point Value

| Opcode/<br>Instruction      | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                       |
|-----------------------------|-----------|-------------------|--------------------------|-----------------------------------------------------------------------------------|
| F2 0F 10 /r                 | RM        | V/V               | SSE2                     | Move scalar double-precision floating-point value from xmm2/m64 to xmm1 register. |
| MOVSD xmm1, xmm2/m64        |           |                   |                          | value from Ammermo i to Ammi register.                                            |
| VEX.NDS.LIG.F2.0F.WIG 10 /r | RVM       | V/V               | AVX                      | Merge scalar double-precision floating-point                                      |
| VMOVSD xmm1, xmm2, xmm3     |           |                   |                          | value from xmm2 and xmm3 to xmm1 register.                                        |
| VEX.LIG.F2.0F.WIG 10 /r     | XM        | V/V               | AVX                      | Load scalar double-precision floating-point                                       |
| VMOVSD xmm1, m64            |           |                   |                          | value from <i>m64</i> to <i>xmm1</i> register.                                    |
| F2 0F 11 /r                 | MR        | V/V               | SSE2                     | Move scalar double-precision floating-point                                       |
| MOVSD xmm2/m64, xmm1        |           |                   |                          | value from xmm1 register to xmm2/m64.                                             |
| VEX.NDS.LIG.F2.0F.WIG 11 /r | MVR       | V/V               | AVX                      | Merge scalar double-precision floating-point                                      |
| VMOVSD xmm1, xmm2, xmm3     |           |                   |                          | value from <i>xmm2</i> and <i>xmm3</i> registers to <i>xmm1</i> .                 |
| VEX.LIG.F2.0F.WIG 11 /r     | MR        | V/V               | AVX                      | Move scalar double-precision floating-point                                       |
| VMOVSD m64, xmm1            |           |                   |                          | value from <i>xmm1</i> register to <i>m64</i> .                                   |

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3     | Operand 4 |
|-------|---------------|---------------|---------------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w) | VEX.νννν (r)  | ModRM:r/m (r) | NA        |
| MR    | ModRM:r/m (w) | ModRM:reg (r) | NA            | NA        |
| XM    | ModRM:reg (w) | ModRM:r/m (r) | NA            | NA        |
| MVR   | ModRM:r/m (w) | VEX.νννν (r)  | ModRM:reg (r) | NA        |
|       |               |               |               |           |

#### **Description**

MOVSD moves a scalar double-precision floating-point value from the source operand (second operand) to the destination operand (first operand). The source and destination operands can be XMM registers or 64-bit memory locations. This instruction can be used to move a double-precision floating-point value to and from the low quadword of an XMM register and a 64-bit memory location, or to move a double-precision floating-point value between the low quadwords of two XMM registers. The instruction cannot be used to transfer data between memory locations.

For non-VEX encoded instruction syntax and when the source and destination operands are XMM registers, the high quadword of the destination operand remains unchanged. When the source operand is a memory location and destination operand is an XMM registers, the high quadword of the destination operand is cleared to all 0s.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

Note: For the "VMOVSD m64, xmm1" (memory store form) instruction version, VEX.vvvv is reserved and must be 1111b, otherwise instruction will #UD.

Note: For the "VMOVSD xmm1, m64" (memory load form) instruction version, VEX.vvvv is reserved and must be 1111b otherwise instruction will #UD.

VEX encoded instruction syntax supports two source operands and a destination operand if ModR/M.mod field is 11B. VEX.vvvv is used to encode the first source operand (the second operand). The low 128 bits of the destination operand stores the result of merging the low quadword of the second source operand with the quad word in bits 127:64 of the first source operand. The upper bits of the destination operand are cleared.

## Operation

#### MOVSD (128-bit Legacy SSE version: MOVSD XMM1, XMM2)

DEST[63:0]  $\leftarrow$  SRC[63:0] DEST[VLMAX-1:64] (Unmodified)

## MOVSD/VMOVSD (128-bit versions: MOVSD m64, xmm1 or VMOVSD m64, xmm1)

DEST[63:0]  $\leftarrow$  SRC[63:0]

#### MOVSD (128-bit Legacy SSE version: MOVSD XMM1, m64)

DEST[63:0]  $\leftarrow$  SRC[63:0] DEST[127:64]  $\leftarrow$  0 DEST[VLMAX-1:128] (Unmodified)

#### VMOVSD (VEX.NDS.128.F2.0F 11 /r: VMOVSD xmm1, xmm2, xmm3)

DEST[63:0]  $\leftarrow$  SRC2[63:0] DEST[127:64]  $\leftarrow$  SRC1[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

## VMOVSD (VEX.NDS.128.F2.0F 10 /r: VMOVSD xmm1, xmm2, xmm3)

DEST[63:0]  $\leftarrow$  SRC2[63:0] DEST[127:64]  $\leftarrow$  SRC1[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

#### VMOVSD (VEX.NDS.128.F2.0F 10 /r: VMOVSD xmm1, m64)

DEST[63:0]  $\leftarrow$  SRC[63:0] DEST[VLMAX-1:64]  $\leftarrow$  0

## Intel C/C++ Compiler Intrinsic Equivalent

MOVSD: \_\_m128d \_mm\_load\_sd (double \*p)

MOVSD: void \_mm\_store\_sd (double \*p, \_\_m128d a)

MOVSD: \_\_m128d \_mm\_store\_sd (\_\_m128d a, \_\_m128d b)

## SIMD Floating-Point Exceptions

None.

#### Other Exceptions

See Exceptions Type 5; additionally #UD If VEX.vvvv ≠ 1111B.

# MOVSHDUP—Move Packed Single-FP High and Duplicate

| Opcode/<br>Instruction                               | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                                           |
|------------------------------------------------------|-----------|-------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F3 0F 16 /r<br>MOVSHDUP xmm1, xmm2/m128              | RM        | V/V               | SSE3                     | Move two single-precision floating-point values from the higher 32-bit operand of each qword in <i>xmm2/m128</i> to <i>xmm1</i> and duplicate each 32-bit operand to the lower 32-bits of each qword. |
| VEX.128.F3.0F.WIG 16 /r<br>VMOVSHDUP xmm1, xmm2/m128 | RM        | V/V               | AVX                      | Move odd index single-precision floating-point values from <i>xmm2/mem</i> and duplicate each element into <i>xmm1</i> .                                                                              |
| VEX.256.F3.0F.WIG 16 /r<br>VMOVSHDUP ymm1, ymm2/m256 | RM        | V/V               | AVX                      | Move odd index single-precision floating-point values from <i>ymm2/mem</i> and duplicate each element into <i>ymm1</i> .                                                                              |

## Instruction Operand Encoding

|       |               | •             |           |           |  |
|-------|---------------|---------------|-----------|-----------|--|
| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |  |
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |  |

# **Description**

The linear address corresponds to the address of the least-significant byte of the referenced memory data. When a memory address is indicated, the 16 bytes of data at memory location m128 are loaded and the single-precision elements in positions 1 and 3 are duplicated. When the register-register form of this operation is used, the same operation is performed but with data coming from the 128-bit source register. See Figure 3-25.



OM15998

Figure 3-25. MOVSHDUP—Move Packed Single-FP High and Duplicate

In 64-bit mode, use of the REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (VLMAX-1:128) of the destination YMM register are zeroed.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b otherwise instructions will #UD.

## Operation

#### MOVSHDUP (128-bit Legacy SSE version)

DEST[31:0] ← SRC[63:32]
DEST[63:32] ← SRC[63:32]
DEST[95:64] ← SRC[127:96]
DEST[127:96] ← SRC[127:96]
DEST[VLMAX-1:128] (Unmodified)

## VMOVSHDUP (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  SRC[63:32] DEST[63:32]  $\leftarrow$  SRC[63:32] DEST[95:64]  $\leftarrow$  SRC[127:96] DEST[127:96]  $\leftarrow$  SRC[127:96] DEST[VLMAX-1:128]  $\leftarrow$  0

## VMOVSHDUP (VEX.256 encoded version)

DEST[31:0]  $\leftarrow$  SRC[63:32] DEST[63:32]  $\leftarrow$  SRC[63:32] DEST[95:64]  $\leftarrow$  SRC[127:96] DEST[127:96]  $\leftarrow$  SRC[127:96] DEST[159:128]  $\leftarrow$  SRC[191:160] DEST[191:160]  $\leftarrow$  SRC[191:160] DEST[223:192]  $\leftarrow$  SRC[255:224] DEST[255:224]  $\leftarrow$  SRC[255:224]

# Intel C/C++ Compiler Intrinsic Equivalent

(V)MOVSHDUP: \_\_m128 \_mm\_movehdup\_ps(\_\_m128 a) VMOVSHDUP: \_\_m256 \_mm256\_movehdup\_ps (\_\_m256 a);

# **Exceptions**

General protection exception if not aligned on 16-byte boundary, regardless of segment.

#### **Numeric Exceptions**

None

# Other Exceptions

# MOVSLDUP—Move Packed Single-FP Low and Duplicate

| Opcode/<br>Instruction                               | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                                           |
|------------------------------------------------------|-----------|-------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F3 OF 12 /r<br>MOVSLDUP xmm1, xmm2/m128              | RM        | V/V               | SSE3                     | Move two single-precision floating-point values from the lower 32-bit operand of each qword in <i>xmm2/m128</i> to <i>xmm1</i> and duplicate each 32-bit operand to the higher 32-bits of each qword. |
| VEX.128.F3.0F.WIG 12 /r<br>VMOVSLDUP xmm1, xmm2/m128 | RM        | V/V               | AVX                      | Move even index single-precision floating-point values from <i>xmm2/mem</i> and duplicate each element into <i>xmm1</i> .                                                                             |
| VEX.256.F3.0F.WIG 12 /r<br>VMOVSLDUP ymm1, ymm2/m256 | RM        | V/V               | AVX                      | Move even index single-precision floating-point values from <i>ymm2/mem</i> and duplicate each element into <i>ymm1</i> .                                                                             |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

## **Description**

The linear address corresponds to the address of the least-significant byte of the referenced memory data. When a memory address is indicated, the 16 bytes of data at memory location m128 are loaded and the single-precision elements in positions 0 and 2 are duplicated. When the register-register form of this operation is used, the same operation is performed but with data coming from the 128-bit source register.

See Figure 3-26.



Figure 3-26. MOVSLDUP—Move Packed Single-FP Low and Duplicate

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15). 128-bit Legacy SSE version: Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (VLMAX-1:128) of the destination YMM register are zeroed.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b otherwise instructions will #UD.

#### Operation

# MOVSLDUP (128-bit Legacy SSE version)

DEST[31:0]  $\leftarrow$  SRC[31:0] DEST[63:32]  $\leftarrow$  SRC[31:0] DEST[95:64]  $\leftarrow$  SRC[95:64] DEST[127:96]  $\leftarrow$  SRC[95:64] DEST[VLMAX-1:128] (Unmodified)

## VMOVSLDUP (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  SRC[31:0] DEST[63:32]  $\leftarrow$  SRC[31:0] DEST[95:64]  $\leftarrow$  SRC[95:64] DEST[127:96]  $\leftarrow$  SRC[95:64] DEST[VLMAX-1:128]  $\leftarrow$  0

# VMOVSLDUP (VEX.256 encoded version)

DEST[31:0]  $\leftarrow$  SRC[31:0] DEST[63:32]  $\leftarrow$  SRC[31:0] DEST[95:64]  $\leftarrow$  SRC[95:64] DEST[127:96]  $\leftarrow$  SRC[95:64] DEST[159:128]  $\leftarrow$  SRC[159:128] DEST[191:160]  $\leftarrow$  SRC[159:128] DEST[223:192]  $\leftarrow$  SRC[223:192] DEST[255:224]  $\leftarrow$  SRC[223:192]

# Intel C/C++ Compiler Intrinsic Equivalent

(V)MOVSLDUP: \_\_m128 \_mm\_moveldup\_ps(\_\_m128 a)
VMOVSLDUP: \_\_m256 \_mm256\_moveldup\_ps (\_\_m256 a);

## **Exceptions**

General protection exception if not aligned on 16-byte boundary, regardless of segment.

#### Numeric Exceptions

None.

# Other Exceptions

See Exceptions Type 4; additionally #UD If VEX.vvvv ≠ 1111B.

# MOVSS—Move Scalar Single-Precision Floating-Point Values

| Opcode/<br>Instruction                                 | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                 |
|--------------------------------------------------------|-----------|-------------------|--------------------------|-------------------------------------------------------------------------------------------------------------|
| F3 0F 10 /r<br>M0VSS xmm1, xmm2/m32                    | RM        | V/V               | SSE                      | Move scalar single-precision floating-point value from <i>xmm2/m32</i> to <i>xmm1</i> register.             |
| VEX.NDS.LIG.F3.0F.WIG 10 /r<br>VMOVSS xmm1, xmm2, xmm3 | RVM       | V/V               | AVX                      | Merge scalar single-precision floating-point value from xmm2 and xmm3 to xmm1 register.                     |
| VEX.LIG.F3.0F.WIG 10 /r<br>VMOVSS xmm1, m32            | XM        | V/V               | AVX                      | Load scalar single-precision floating-point value from <i>m32</i> to <i>xmm1</i> register.                  |
| F3 0F 11 /r<br>M0VSS <i>xmm2/m32</i> , <i>xmm</i>      | MR        | V/V               | SSE                      | Move scalar single-precision floating-point value from <i>xmm1</i> register to <i>xmm2/m32</i> .            |
| VEX.NDS.LIG.F3.0F.WIG 11 /r<br>VMOVSS xmm1, xmm2, xmm3 | MVR       | V/V               | AVX                      | Move scalar single-precision floating-point value from <i>xmm2</i> and <i>xmm3</i> to <i>xmm1</i> register. |
| VEX.LIG.F3.0F.WIG 11 /r<br>VMOVSS m32, xmm1            | MR        | V/V               | AVX                      | Move scalar single-precision floating-point value from $xmm1$ register to $m32$ .                           |

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3     | Operand 4 |
|-------|---------------|---------------|---------------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w) | VEX.νννν (r)  | ModRM:r/m (r) | NA        |
| MR    | ModRM:r/m (w) | ModRM:reg (r) | NA            | NA        |
| XM    | ModRM:reg (w) | ModRM:r/m (r) | NA            | NA        |
| MVR   | ModRM:r/m (w) | VEX.νννν (r)  | ModRM:reg (r) | NA        |
|       |               |               |               |           |

#### **Description**

Moves a scalar single-precision floating-point value from the source operand (second operand) to the destination operand (first operand). The source and destination operands can be XMM registers or 32-bit memory locations. This instruction can be used to move a single-precision floating-point value to and from the low doubleword of an XMM register and a 32-bit memory location, or to move a single-precision floating-point value between the low doublewords of two XMM registers. The instruction cannot be used to transfer data between memory locations.

For non-VEX encoded syntax and when the source and destination operands are XMM registers, the high double-words of the destination operand remains unchanged. When the source operand is a memory location and destination operand is an XMM registers, the high doublewords of the destination operand is cleared to all 0s.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

VEX encoded instruction syntax supports two source operands and a destination operand if ModR/M.mod field is 11B. VEX.vvvv is used to encode the first source operand (the second operand). The low 128 bits of the destination operand stores the result of merging the low dword of the second source operand with three dwords in bits 127:32 of the first source operand. The upper bits of the destination operand are cleared.

Note: For the "VMOVSS m32, xmm1" (memory store form) instruction version, VEX.vvvv is reserved and must be 1111b otherwise instruction will #UD.

Note: For the "VMOVSS xmm1, m32" (memory load form) instruction version, VEX.vvvv is reserved and must be 1111b otherwise instruction will #UD.

## Operation

#### MOVSS (Legacy SSE version when the source and destination operands are both XMM registers)

DEST[31:0]  $\leftarrow$  SRC[31:0]

DEST[VLMAX-1:32] (Unmodified)

# MOVSS/VMOVSS (when the source operand is an XMM register and the destination is memory)

DEST[31:0]  $\leftarrow$  SRC[31:0]

# MOVSS (Legacy SSE version when the source operand is memory and the destination is an XMM register)

 $DEST[31:0] \leftarrow SRC[31:0]$ 

DEST[127:32]  $\leftarrow$  0

DEST[VLMAX-1:128] (Unmodified)

## VMOVSS (VEX.NDS.128.F3.0F 11 /r where the destination is an XMM register)

 $\mathsf{DEST[31:0]} \leftarrow \mathsf{SRC2[31:0]}$ 

DEST[127:32]  $\leftarrow$  SRC1[127:32]

DEST[VLMAX-1:128]  $\leftarrow$  0

## VMOVSS (VEX.NDS.128.F3.0F 10 /r where the source and destination are XMM registers)

DEST[31:0] ← SRC2[31:0]

DEST[127:32]  $\leftarrow$  SRC1[127:32]

DEST[VLMAX-1:128]  $\leftarrow$  0

#### VMOVSS (VEX.NDS.128.F3.0F 10 /r when the source operand is memory and the destination is an XMM register)

DEST[31:0]  $\leftarrow$  SRC[31:0] DEST[VLMAX-1:32]  $\leftarrow$  0

## Intel C/C++ Compiler Intrinsic Equivalent

MOVSS: \_\_m128 \_mm\_load\_ss(float \* p)

MOVSS: void \_mm\_store\_ss(float \* p, \_\_m128 a)

MOVSS: \_\_m128 \_mm\_move\_ss(\_\_m128 a, \_\_m128 b)

## SIMD Floating-Point Exceptions

None.

#### Other Exceptions

See Exceptions Type 5; additionally

#UD If VEX.vvvv  $\neq$  1111B.

# MOVSX/MOVSXD—Move with Sign-Extension

| Opcode           | Instruction             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                      |
|------------------|-------------------------|-----------|----------------|---------------------|--------------------------------------------------|
| OF BE /r         | MOVSX r16, r/m8         | RM        | Valid          | Valid               | Move byte to word with sign-extension.           |
| OF BE /r         | MOVSX <i>r32, r/m8</i>  | RM        | Valid          | Valid               | Move byte to doubleword with sign-<br>extension. |
| REX + OF BE /r   | MOVSX r64, r/m8*        | RM        | Valid          | N.E.                | Move byte to quadword with sign-extension.       |
| OF BF /r         | MOVSX <i>r32, r/m16</i> | RM        | Valid          | Valid               | Move word to doubleword, with signextension.     |
| REX.W + OF BF /r | MOVSX r64, r/m16        | RM        | Valid          | N.E.                | Move word to quadword with sign-extension.       |
| REX.W** + 63 /r  | MOVSXD r64, r/m32       | RM        | Valid          | N.E.                | Move doubleword to quadword with signextension.  |

#### **NOTES:**

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

# **Description**

Copies the contents of the source operand (register or memory location) to the destination operand (register) and sign extends the value to 16 or 32 bits (see Figure 7-6 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1). The size of the converted value depends on the operand-size attribute.

In 64-bit mode, the instruction's default operation size is 32 bits. Use of the REX.R prefix permits access to additional registers (R8-R15). Use of the REX.W prefix promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

#### Operation

 $DEST \leftarrow SignExtend(SRC);$ 

## **Flags Affected**

None.

## **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

<sup>\*\*</sup> The use of MOVSXD without REX.W in 64-bit mode is discouraged, Regular MOV should be used instead of using MOVSXD without REX.W.

## **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#UD If the LOCK prefix is used.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

# MOVUPD—Move Unaligned Packed Double-Precision Floating-Point Values

| Opcode/<br>Instruction  | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                 |
|-------------------------|-----------|-------------------|--------------------------|---------------------------------------------|
| 66 0F 10 /r             | RM        | V/V               | SSE2                     | Move packed double-precision floating-point |
| MOVUPD xmm1, xmm2/m128  |           |                   |                          | values from xmm2/m128 to xmm1.              |
| VEX.128.66.0F.WIG 10 /r | RM        | V/V               | AVX                      | Move unaligned packed double-precision      |
| VMOVUPD xmm1, xmm2/m128 |           |                   |                          | floating-point from xmm2/mem to xmm1.       |
| VEX.256.66.0F.WIG 10 /r | RM        | V/V               | AVX                      | Move unaligned packed double-precision      |
| VMOVUPD ymm1, ymm2/m256 |           |                   |                          | floating-point from ymm2/mem to ymm1.       |
| 66 0F 11 /r             | MR        | V/V               | SSE2                     | Move packed double-precision floating-point |
| MOVUPD xmm2/m128, xmm   |           |                   |                          | values from xmm1 to xmm2/m128.              |
| VEX.128.66.0F.WIG 11 /r | MR        | V/V               | AVX                      | Move unaligned packed double-precision      |
| VMOVUPD xmm2/m128, xmm1 |           |                   |                          | floating-point from xmm1 to xmm2/mem.       |
| VEX.256.66.0F.WIG 11 /r | MR        | V/V               | AVX                      | Move unaligned packed double-precision      |
| VMOVUPD ymm2/m256, ymm1 |           |                   |                          | floating-point from ymm1 to ymm2/mem.       |

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |  |
|-------|---------------|---------------|-----------|-----------|--|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |  |
| MR    | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |  |

#### Description

#### 128-bit versions:

Moves a double quadword containing two packed double-precision floating-point values from the source operand (second operand) to the destination operand (first operand). This instruction can be used to load an XMM register from a 128-bit memory location, store the contents of an XMM register into a 128-bit memory location, or move data between two XMM registers.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

When the source or destination operand is a memory operand, the operand may be unaligned on a 16-byte boundary without causing a general-protection exception (#GP) to be generated.<sup>1</sup>

To move double-precision floating-point values to and from memory locations that are known to be aligned on 16-byte boundaries, use the MOVAPD instruction.

While executing in 16-bit addressing mode, a linear address for a 128-bit data access that overlaps the end of a 16-bit segment is not allowed and is defined as reserved behavior. A specific processor implementation may or may not generate a general-protection exception (#GP) in this situation, and the address that spans the end of the segment may or may not wrap around to the beginning of the segment.

VEX.128 encoded version: Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: Moves 256 bits of packed double-precision floating-point values from the source operand (second operand) to the destination operand (first operand). This instruction can be used to load a YMM register from a 256-bit memory location, to store the contents of a YMM register into a 256-bit memory location, or to move data between two YMM registers.

<sup>1.</sup> If alignment checking is enabled (CRO.AM = 1, RFLAGS.AC = 1, and CPL = 3), an alignment-check exception (#AC) may or may not be generated (depending on processor implementation) when the operand is not aligned on an 8-byte boundary.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b otherwise instructions will #UD.

# Operation

# MOVUPD (128-bit load and register-copy form Legacy SSE version)

DEST[127:0]  $\leftarrow$  SRC[127:0] DEST[VLMAX-1:128] (Unmodified)

# (V)MOVUPD (128-bit store form)

DEST[127:0]  $\leftarrow$  SRC[127:0]

## VMOVUPD (VEX.128 encoded version)

DEST[127:0]  $\leftarrow$  SRC[127:0] DEST[VLMAX-1:128]  $\leftarrow$  0

## VMOVUPD (VEX.256 encoded version)

DEST[255:0]  $\leftarrow$  SRC[255:0]

# Intel C/C++ Compiler Intrinsic Equivalent

MOVUPD: \_\_m128 \_mm\_loadu\_pd(double \* p)

MOVUPD: void \_mm\_storeu\_pd(double \*p, \_\_m128 a)

VMOVUPD: \_m256d \_mm256\_loadu\_pd (\_\_m256d \* p);

VMOVUPD: \_mm256\_storeu\_pd(\_m256d \*p, \_\_m256d a);

# SIMD Floating-Point Exceptions

None.

# Other Exceptions

See Exceptions Type 4

Note treatment of #AC varies; additionally #UD If VEX.vvvv ≠ 1111B.

# MOVUPS—Move Unaligned Packed Single-Precision Floating-Point Values

| Opcode/<br>Instruction                                         | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                 |
|----------------------------------------------------------------|-----------|-------------------|--------------------------|---------------------------------------------------------------------------------------------|
| 0F 10 /r<br>MOVUPS xmm1, xmm2/m128                             | RM        | V/V               | SSE                      | Move packed single-precision floating-point values from xmm2/m128 to xmm1.                  |
| VEX.128.0F.WIG 10 /r<br>VMOVUPS xmm1, xmm2/m128                | RM        | V/V               | AVX                      | Move unaligned packed single-precision floating-point from xmm2/mem to xmm1.                |
| VEX.256.0F.WIG 10 /r<br>VMOVUPS <i>ymm1</i> , <i>ymm2/m256</i> | RM        | V/V               | AVX                      | Move unaligned packed single-precision floating-point from <i>ymm2/mem</i> to <i>ymm1</i> . |
| 0F 11 /r<br>MOVUPS xmm2/m128, xmm1                             | MR        | V/V               | SSE                      | Move packed single-precision floating-point values from <i>xmm1</i> to <i>xmm2/m128</i> .   |
| VEX.128.0F.WIG 11 /r<br>VMOVUPS xmm2/m128, xmm1                | MR        | V/V               | AVX                      | Move unaligned packed single-precision floating-point from xmm1 to xmm2/mem.                |
| VEX.256.0F.WIG 11 /r<br>VMOVUPS <i>ymm2/m256, ymm1</i>         | MR        | V/V               | AVX                      | Move unaligned packed single-precision floating-point from <i>ymm1</i> to <i>ymm2/mem</i> . |

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |
| MR    | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |

#### **Description**

128-bit versions: Moves a double quadword containing four packed single-precision floating-point values from the source operand (second operand) to the destination operand (first operand). This instruction can be used to load an XMM register from a 128-bit memory location, store the contents of an XMM register into a 128-bit memory location, or move data between two XMM registers.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

When the source or destination operand is a memory operand, the operand may be unaligned on a 16-byte boundary without causing a general-protection exception (#GP) to be generated.<sup>1</sup>

To move packed single-precision floating-point values to and from memory locations that are known to be aligned on 16-byte boundaries, use the MOVAPS instruction.

While executing in 16-bit addressing mode, a linear address for a 128-bit data access that overlaps the end of a 16-bit segment is not allowed and is defined as reserved behavior. A specific processor implementation may or may not generate a general-protection exception (#GP) in this situation, and the address that spans the end of the segment may or may not wrap around to the beginning of the segment.

VEX.128 encoded version: Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: Moves 256 bits of packed single-precision floating-point values from the source operand (second operand) to the destination operand (first operand). This instruction can be used to load a YMM register from a 256-bit memory location, to store the contents of a YMM register into a 256-bit memory location, or to move data between two YMM registers.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b otherwise instructions will #UD.

<sup>1.</sup> If alignment checking is enabled (CRO.AM = 1, RFLAGS.AC = 1, and CPL = 3), an alignment-check exception (#AC) may or may not be generated (depending on processor implementation) when the operand is not aligned on an 8-byte boundary.

## Operation

## MOVUPS (128-bit load and register-copy form Legacy SSE version)

DEST[127:0]  $\leftarrow$  SRC[127:0] DEST[VLMAX-1:128] (Unmodified)

# (V)MOVUPS (128-bit store form)

DEST[127:0]  $\leftarrow$  SRC[127:0]

## VMOVUPS (VEX.128 encoded load-form)

DEST[127:0]  $\leftarrow$  SRC[127:0] DEST[VLMAX-1:128]  $\leftarrow$  0

## VMOVUPS (VEX.256 encoded version)

DEST[255:0]  $\leftarrow$  SRC[255:0]

# Intel C/C++ Compiler Intrinsic Equivalent

MOVUPS: \_\_m128 \_mm\_loadu\_ps(double \* p)

MOVUPS: void \_mm\_storeu\_ps(double \*p, \_\_m128 a)

VMOVUPS: \_m256 \_mm256\_loadu\_ps (\_\_m256 \* p);

VMOVUPS: \_mm256\_storeu\_ps(\_m256 \*p, \_\_m256 a);

# **SIMD Floating-Point Exceptions**

None.

## Other Exceptions

See Exceptions Type 4

Note treatment of #AC varies; additionally #UD If VEX.vvvv ≠ 1111B.

## MOVZX—Move with Zero-Extend

| Opcode           | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                              |
|------------------|--------------------------|-----------|----------------|---------------------|------------------------------------------|
| 0F B6 /r         | MOVZX <i>r16, r/m8</i>   | RM        | Valid          | Valid               | Move byte to word with zero-extension.   |
| 0F B6 /r         | MOVZX <i>r32, r/m8</i>   | RM        | Valid          | Valid               | Move byte to doubleword, zero-extension. |
| REX.W + 0F B6 /r | MOVZX r64, r/m8*         | RM        | Valid          | N.E.                | Move byte to quadword, zero-extension.   |
| 0F B7 /r         | MOVZX <i>r32, r/</i> m16 | RM        | Valid          | Valid               | Move word to doubleword, zero-extension. |
| REX.W + 0F B7 /r | M0VZX <i>r64, r/</i> m16 | RM        | Valid          | N.E.                | Move word to quadword, zero-extension.   |

#### NOTES:

#### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

# **Description**

Copies the contents of the source operand (register or memory location) to the destination operand (register) and zero extends the value. The size of the converted value depends on the operand-size attribute.

In 64-bit mode, the instruction's default operation size is 32 bits. Use of the REX.R prefix permits access to additional registers (R8-R15). Use of the REX.W prefix promotes operation to 64 bit operands. See the summary chart at the beginning of this section for encoding data and limits.

## Operation

 $\mathsf{DEST} \leftarrow \mathsf{ZeroExtend}(\mathsf{SRC});$ 

#### **Flags Affected**

None.

#### **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

# **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

**#UD** If the LOCK prefix is used.

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if the REX prefix is used: AH. BH. CH. DH.

# Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

# MPSADBW — Compute Multiple Packed Sums of Absolute Difference

| Opcode/<br>Instruction                                                    | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                                           |
|---------------------------------------------------------------------------|-----------|-------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A 42 /r ib<br>MPSADBW <i>xmm1</i> , <i>xmm2/m128</i> , <i>imm8</i> | RMI       | V/V               | SSE4_1                   | Sums absolute 8-bit integer difference of adjacent groups of 4 byte integers in xmm1 and xmm2/m128 and writes the results in xmm1. Starting offsets within xmm1 and xmm2/m128 are determined by imm8. |
| VEX.NDS.128.66.0F3A.WIG 42 /r ib<br>VMPSADBW xmm1, xmm2, xmm3/m128, imm8  | RVMI      | V/V               | AVX                      | Sums absolute 8-bit integer difference of adjacent groups of 4 byte integers in xmm2 and xmm3/m128 and writes the results in xmm1. Starting offsets within xmm2 and xmm3/m128 are determined by imm8. |
| VEX.NDS.256.66.0F3A.WIG 42 /r ib<br>VMPSADBW ymm1, ymm2, ymm3/m256, imm8  | RVMI      | V/V               | AVX2                     | Sums absolute 8-bit integer difference of adjacent groups of 4 byte integers in xmm2 and ymm3/m128 and writes the results in ymm1. Starting offsets within ymm2 and xmm3/m128 are determined by imm8. |

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |  |
|-------|------------------|---------------|---------------|-----------|--|
| RMI   | ModRM:reg (r, w) | ModRM:r/m (r) | imm8          | NA        |  |
| RVMI  | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | imm8      |  |

#### **Description**

(V)MPSADBW calculates packed word results of sum-absolute-difference (SAD) of unsigned bytes from two blocks of 32-bit dword elements, using two select fields in the immediate byte to select the offsets of the two blocks within the first source operand and the second operand. Packed SAD word results are calculated within each 128-bit lane. Each SAD word result is calculated between a stationary block\_2 (whose offset within the second source operand is selected by a two bit select control, multiplied by 32 bits) and a sliding block\_1 at consecutive byte-granular position within the first source operand. The offset of the first 32-bit block of block\_1 is selectable using a one bit select control, multiplied by 32 bits.

128-bit Legacy SSE version: Imm8[1:0]\*32 specifies the bit offset of block\_2 within the second source operand. Imm[2]\*32 specifies the initial bit offset of the block\_1 within the first source operand. The first source operand and destination operand are the same. The first source and destination operands are XMM registers. The second source operand is either an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged. Bits 7:3 of the immediate byte are ignored.

VEX.128 encoded version: Imm8[1:0]\*32 specifies the bit offset of block\_2 within the second source operand. Imm[2]\*32 specifies the initial bit offset of the block\_1 within the first source operand. The first source and destination operands are XMM registers. The second source operand is either an XMM register or a 128-bit memory location. Bits (127:128) of the corresponding YMM register are zeroed. Bits 7:3 of the immediate byte are ignored.

VEX.256 encoded version: The sum-absolute-difference (SAD) operation is repeated 8 times for MPSADW between the same block\_2 (fixed offset within the second source operand) and a variable block\_1 (offset is shifted by 8 bits for each SAD operation) in the first source operand. Each 16-bit result of eight SAD operations between block\_2 and block\_1 is written to the respective word in the lower 128 bits of the destination operand.

Additionally, VMPSADBW performs another eight SAD operations on block\_4 of the second source operand and block\_3 of the first source operand. (Imm8[4:3]\*32 + 128) specifies the bit offset of block\_4 within the second source operand. (Imm[5]\*32+128) specifies the initial bit offset of the block\_3 within the first source operand. Each 16-bit result of eight SAD operations between block\_4 and block\_3 is written to the respective word in the upper 128 bits of the destination operand.

The first source operand is a YMM register. The second source register can be a YMM register or a 256-bit memory location. The destination operand is a YMM register. Bits 7:6 of the immediate byte are ignored.

Note: If VMPSADBW is encoded with VEX.L= 1, an attempt to execute the instruction encoded with VEX.L= 1 will cause an #UD exception.



Figure 3-27. 256-bit VMPSADBW Operation

## Operation

#### VMPSADBW (VEX.256 encoded version)

BLK2\_OFFSET ← imm8[1:0]\*32

BLK1\_OFFSET  $\leftarrow$  imm8[2]\*32

SRC1\_BYTE0 ← SRC1[BLK1\_OFFSET+7:BLK1\_OFFSET]

SRC1\_BYTE1 ← SRC1[BLK1\_OFFSET+15:BLK1\_OFFSET+8]

SRC1 BYTE2 ← SRC1[BLK1 OFFSET+23:BLK1 OFFSET+16]

SRC1\_BYTE3 ← SRC1[BLK1\_OFFSET+31:BLK1\_OFFSET+24]

SRC1 BYTE4 ←SRC1[BLK1 OFFSET+39:BLK1 OFFSET+32]

SRC1\_BYTE5 ← SRC1[BLK1\_OFFSET+47:BLK1\_OFFSET+40]

```
SRC1 BYTE6 ← SRC1[BLK1 OFFSET+55:BLK1 OFFSET+48]
SRC1 BYTE7 ← SRC1[BLK1 OFFSET+63:BLK1 OFFSET+56]
SRC1 BYTE8 ← SRC1[BLK1 OFFSET+71:BLK1 OFFSET+64]
SRC1 BYTE9 ← SRC1[BLK1 OFFSET+79:BLK1 OFFSET+72]
SRC1_BYTE10 ← SRC1[BLK1_OFFSET+87:BLK1_OFFSET+80]
SRC2_BYTE0 ←SRC2[BLK2_OFFSET+7:BLK2_OFFSET]
SRC2 BYTE1 ← SRC2[BLK2 OFFSET+15:BLK2 OFFSET+8]
SRC2 BYTE2 ← SRC2[BLK2 OFFSET+23:BLK2 OFFSET+16]
SRC2 BYTE3 ← SRC2[BLK2 OFFSET+31:BLK2 OFFSET+24]
TEMPO ← ABS(SRC1 BYTEO - SRC2 BYTEO)
TEMP1 ← ABS(SRC1 BYTE1 - SRC2 BYTE1)
TEMP2 ← ABS(SRC1 BYTE2 - SRC2 BYTE2)
TEMP3 ← ABS(SRC1_BYTE3 - SRC2_BYTE3)
DEST[15:0] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
TEMPO ← ABS(SRC1_BYTE1 - SRC2_BYTE0)
TEMP1 ← ABS(SRC1 BYTE2 - SRC2 BYTE1)
TEMP2 ← ABS(SRC1_BYTE3 - SRC2_BYTE2)
TEMP3 ← ABS(SRC1 BYTE4 - SRC2 BYTE3)
DEST[31:16] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
TEMPO ← ABS(SRC1 BYTE2 - SRC2 BYTE0)
TEMP1 ← ABS(SRC1 BYTE3 - SRC2 BYTE1)
TEMP2 ← ABS(SRC1 BYTE4 - SRC2 BYTE2)
TEMP3 ← ABS(SRC1 BYTE5 - SRC2 BYTE3)
DEST[47:32] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
TEMPO ← ABS(SRC1 BYTE3 - SRC2 BYTE0)
TEMP1 ← ABS(SRC1 BYTE4 - SRC2 BYTE1)
TEMP2 ← ABS(SRC1 BYTE5 - SRC2 BYTE2)
TEMP3 ← ABS(SRC1_BYTE6 - SRC2_BYTE3)
DEST[63:48] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
TEMPO ← ABS(SRC1 BYTE4 - SRC2 BYTE0)
TEMP1 ← ABS(SRC1 BYTE5 - SRC2 BYTE1)
TEMP2 ← ABS(SRC1 BYTE6 - SRC2 BYTE2)
TEMP3 ← ABS(SRC1_BYTE7 - SRC2_BYTE3)
DEST[79:64] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
TEMP0 ← ABS(SRC1_BYTE5 - SRC2_BYTE0)
TEMP1 ← ABS(SRC1 BYTE6 - SRC2 BYTE1)
TEMP2 ← ABS(SRC1_BYTE7 - SRC2_BYTE2)
TEMP3 ← ABS(SRC1 BYTE8 - SRC2 BYTE3)
DEST[95:80] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
TEMPO ← ABS(SRC1 BYTE6 - SRC2 BYTE0)
TEMP1 ← ABS(SRC1 BYTE7 - SRC2 BYTE1)
TEMP2 ← ABS(SRC1_BYTE8 - SRC2_BYTE2)
TEMP3 ← ABS(SRC1_BYTE9 - SRC2_BYTE3)
DEST[111:96] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
TEMPO ← ABS(SRC1 BYTE7 - SRC2 BYTE0)
TEMP1 ← ABS(SRC1_BYTE8 - SRC2_BYTE1)
```

```
TEMP2 ← ABS(SRC1 BYTE9 - SRC2 BYTE2)
TEMP3 ← ABS(SRC1 BYTE10 - SRC2 BYTE3)
DEST[127:112] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
BLK2_OFFSET \leftarrow imm8[4:3]*32 + 128
BLK1_OFFSET \leftarrow imm8[5]*32 + 128
SRC1 BYTE0 ← SRC1[BLK1 OFFSET+7:BLK1 OFFSET]
SRC1_BYTE1 \leftarrow SRC1[BLK1_OFFSET+15:BLK1_OFFSET+8]
SRC1 BYTE2 ← SRC1[BLK1 OFFSET+23:BLK1 OFFSET+16]
SRC1_BYTE3 ← SRC1[BLK1_OFFSET+31:BLK1_OFFSET+24]
SRC1 BYTE4 ← SRC1[BLK1 OFFSET+39:BLK1 OFFSET+32]
SRC1 BYTE5 ← SRC1[BLK1 OFFSET+47:BLK1 OFFSET+40]
SRC1 BYTE6 ← SRC1[BLK1 OFFSET+55:BLK1 OFFSET+48]
SRC1 BYTE7 ← SRC1[BLK1 OFFSET+63:BLK1 OFFSET+56]
SRC1 BYTE8 ← SRC1[BLK1 OFFSET+71:BLK1 OFFSET+64]
SRC1_BYTE9 \leftarrow SRC1[BLK1_OFFSET+79:BLK1_OFFSET+72]
SRC1_BYTE10 \leftarrow SRC1[BLK1_OFFSET+87:BLK1_OFFSET+80]
SRC2 BYTE0 ←SRC2[BLK2 OFFSET+7:BLK2 OFFSET]
SRC2 BYTE1 ← SRC2[BLK2 OFFSET+15:BLK2 OFFSET+8]
SRC2_BYTE2 ← SRC2[BLK2_OFFSET+23:BLK2_OFFSET+16]
SRC2_BYTE3 \leftarrow SRC2[BLK2_OFFSET+31:BLK2_OFFSET+24]
TEMPO ← ABS(SRC1_BYTEO - SRC2_BYTEO)
TEMP1 ← ABS(SRC1 BYTE1 - SRC2 BYTE1)
TEMP2 ← ABS(SRC1 BYTE2 - SRC2 BYTE2)
TEMP3 ← ABS(SRC1_BYTE3 - SRC2_BYTE3)
DEST[143:128] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
TEMPO ←ABS(SRC1 BYTE1 - SRC2 BYTE0)
TEMP1 ← ABS(SRC1_BYTE2 - SRC2_BYTE1)
TEMP2 ← ABS(SRC1_BYTE3 - SRC2_BYTE2)
TEMP3 ← ABS(SRC1 BYTE4 - SRC2 BYTE3)
DEST[159:144] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
TEMPO ← ABS(SRC1 BYTE2 - SRC2 BYTE0)
TEMP1 ← ABS(SRC1 BYTE3 - SRC2 BYTE1)
TEMP2 ← ABS(SRC1_BYTE4 - SRC2_BYTE2)
TEMP3 ← ABS(SRC1_BYTE5 - SRC2_BYTE3)
DEST[175:160] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
TEMP0 ←ABS(SRC1 BYTE3 - SRC2 BYTE0)
TEMP1 ← ABS(SRC1_BYTE4 - SRC2_BYTE1)
TEMP2 ← ABS(SRC1 BYTE5 - SRC2 BYTE2)
TEMP3 ← ABS(SRC1 BYTE6 - SRC2 BYTE3)
DEST[191:176] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
TEMPO ← ABS(SRC1 BYTE4 - SRC2 BYTE0)
TEMP1 ← ABS(SRC1_BYTE5 - SRC2_BYTE1)
TEMP2 ← ABS(SRC1_BYTE6 - SRC2_BYTE2)
TEMP3 ← ABS(SRC1_BYTE7 - SRC2_BYTE3)
DEST[207:192] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
TEMP0 ← ABS(SRC1_BYTE5 - SRC2_BYTE0)
```

```
TEMP1 ← ABS(SRC1 BYTE6 - SRC2 BYTE1)
TEMP2 ← ABS(SRC1 BYTE7 - SRC2 BYTE2)
TEMP3 ← ABS(SRC1 BYTE8 - SRC2 BYTE3)
DEST[223:208] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
TEMP0 ← ABS(SRC1_BYTE6 - SRC2_BYTE0)
TEMP1 ← ABS(SRC1 BYTE7 - SRC2 BYTE1)
TEMP2 ← ABS(SRC1 BYTE8 - SRC2 BYTE2)
TEMP3 ← ABS(SRC1 BYTE9 - SRC2 BYTE3)
DEST[239:224] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
TEMPO ← ABS(SRC1 BYTE7 - SRC2 BYTE0)
TEMP1 ← ABS(SRC1 BYTE8 - SRC2 BYTE1)
TEMP2 ← ABS(SRC1 BYTE9 - SRC2 BYTE2)
TEMP3 ← ABS(SRC1 BYTE10 - SRC2 BYTE3)
DEST[255:240] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
VMPSADBW (VEX.128 encoded version)
BLK2 OFFSET ← imm8[1:0]*32
BLK1 OFFSET ← imm8[2]*32
SRC1_BYTE0 ← SRC1[BLK1_OFFSET+7:BLK1_OFFSET]
SRC1 BYTE1 ← SRC1[BLK1 OFFSET+15:BLK1 OFFSET+8]
SRC1 BYTE2 ← SRC1[BLK1 OFFSET+23:BLK1 OFFSET+16]
SRC1 BYTE3 ← SRC1[BLK1 OFFSET+31:BLK1 OFFSET+24]
SRC1 BYTE4 ← SRC1[BLK1 OFFSET+39:BLK1 OFFSET+32]
SRC1_BYTE5 ← SRC1[BLK1_OFFSET+47:BLK1_OFFSET+40]
SRC1_BYTE6 ← SRC1[BLK1_OFFSET+55:BLK1_OFFSET+48]
SRC1_BYTE7 ← SRC1[BLK1_OFFSET+63:BLK1_OFFSET+56]
SRC1 BYTE8 ← SRC1[BLK1 OFFSET+71:BLK1 OFFSET+64]
SRC1 BYTE9 ← SRC1[BLK1 OFFSET+79:BLK1 OFFSET+72]
SRC1 BYTE10 ← SRC1[BLK1 OFFSET+87:BLK1 OFFSET+80]
SRC2 BYTE0 ←SRC2[BLK2 OFFSET+7:BLK2 OFFSET]
SRC2 BYTE1 ← SRC2[BLK2 OFFSET+15:BLK2 OFFSET+8]
SRC2 BYTE2 ← SRC2[BLK2 OFFSET+23:BLK2 OFFSET+16]
SRC2_BYTE3 ← SRC2[BLK2_OFFSET+31:BLK2_OFFSET+24]
TEMPO ← ABS(SRC1_BYTEO - SRC2_BYTEO)
TEMP1 ← ABS(SRC1_BYTE1 - SRC2_BYTE1)
TEMP2 ← ABS(SRC1 BYTE2 - SRC2 BYTE2)
TEMP3 ← ABS(SRC1 BYTE3 - SRC2 BYTE3)
DEST[15:0] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
TEMPO ← ABS(SRC1 BYTE1 - SRC2 BYTE0)
TEMP1 ← ABS(SRC1 BYTE2 - SRC2 BYTE1)
TEMP2 ← ABS(SRC1 BYTE3 - SRC2 BYTE2)
TEMP3 ← ABS(SRC1 BYTE4 - SRC2 BYTE3)
DEST[31:16] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
TEMPO ← ABS(SRC1_BYTE2 - SRC2_BYTE0)
TEMP1 ← ABS(SRC1 BYTE3 - SRC2 BYTE1)
TEMP2 ← ABS(SRC1_BYTE4 - SRC2_BYTE2)
TEMP3 ← ABS(SRC1 BYTE5 - SRC2 BYTE3)
DEST[47:32] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
```

```
TEMPO ← ABS(SRC1 BYTE3 - SRC2 BYTE0)
TEMP1 ← ABS(SRC1 BYTE4 - SRC2 BYTE1)
TEMP2 ← ABS(SRC1 BYTE5 - SRC2 BYTE2)
TEMP3 ← ABS(SRC1_BYTE6 - SRC2_BYTE3)
DEST[63:48] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
TEMP0 ← ABS(SRC1 BYTE4 - SRC2 BYTE0)
TEMP1 ← ABS(SRC1_BYTE5 - SRC2_BYTE1)
TEMP2 ← ABS(SRC1_BYTE6 - SRC2_BYTE2)
TEMP3 ← ABS(SRC1 BYTE7 - SRC2 BYTE3)
DEST[79:64] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
TEMP0 ← ABS(SRC1 BYTE5 - SRC2 BYTE0)
TEMP1 ← ABS(SRC1 BYTE6 - SRC2 BYTE1)
TEMP2 ← ABS(SRC1_BYTE7 - SRC2_BYTE2)
TEMP3 ← ABS(SRC1_BYTE8 - SRC2_BYTE3)
DEST[95:80] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
TEMP0 ← ABS(SRC1_BYTE6 - SRC2_BYTE0)
TEMP1 ← ABS(SRC1_BYTE7 - SRC2_BYTE1)
TEMP2 ← ABS(SRC1 BYTE8 - SRC2 BYTE2)
TEMP3 ← ABS(SRC1 BYTE9 - SRC2 BYTE3)
DEST[111:96] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
TEMPO ← ABS(SRC1 BYTE7 - SRC2 BYTE0)
TEMP1 ← ABS(SRC1_BYTE8 - SRC2_BYTE1)
TEMP2 ← ABS(SRC1_BYTE9 - SRC2_BYTE2)
TEMP3 ← ABS(SRC1_BYTE10 - SRC2_BYTE3)
DEST[127:112] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
DEST[VLMAX-1:128] \leftarrow 0
MPSADBW (128-bit Legacy SSE version)
SRC OFFSET \leftarrow imm8[1:0]*32
DEST_OFFSET ← imm8[2]*32
DEST_BYTE0 ← DEST[DEST_OFFSET+7:DEST_OFFSET]
DEST_BYTE1 ← DEST[DEST_OFFSET+15:DEST_OFFSET+8]
DEST_BYTE2 ← DEST[DEST_OFFSET+23:DEST_OFFSET+16]
DEST_BYTE3 ← DEST[DEST_OFFSET+31:DEST_OFFSET+24]
DEST_BYTE4 ← DEST[DEST_OFFSET+39:DEST_OFFSET+32]
DEST_BYTE5 ← DEST[DEST_OFFSET+47:DEST_OFFSET+40]
DEST_BYTE6 ← DEST[DEST_OFFSET+55:DEST_OFFSET+48]
DEST_BYTE7 ← DEST[DEST_OFFSET+63:DEST_OFFSET+56]
DEST_BYTE8 ← DEST[DEST_OFFSET+71:DEST_OFFSET+64]
DEST_BYTE9 ← DEST[DEST_OFFSET+79:DEST_OFFSET+72]
DEST_BYTE10 ← DEST[DEST_OFFSET+87:DEST_OFFSET+80]
SRC BYTE0 ← SRC[SRC OFFSET+7:SRC OFFSET]
SRC_BYTE1 \leftarrow SRC[SRC_OFFSET+15:SRC_OFFSET+8]
SRC_BYTE2 ← SRC[SRC_OFFSET+23:SRC_OFFSET+16]
SRC BYTE3 ← SRC[SRC OFFSET+31:SRC OFFSET+24]
TEMP0 ← ABS( DEST_BYTE0 - SRC_BYTE0)
TEMP1 ← ABS( DEST_BYTE1 - SRC_BYTE1)
```

```
TEMP2 ← ABS( DEST_BYTE2 - SRC_BYTE2)
TEMP3 ← ABS( DEST BYTE3 - SRC BYTE3)
DEST[15:0] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
TEMPO ← ABS( DEST_BYTE1 - SRC_BYTE0)
TEMP1 ← ABS( DEST_BYTE2 - SRC_BYTE1)
TEMP2 ← ABS( DEST BYTE3 - SRC BYTE2)
TEMP3 ← ABS( DEST_BYTE4 - SRC_BYTE3)
DEST[31:16] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
TEMPO ← ABS( DEST BYTE2 - SRC BYTE0)
TEMP1 ← ABS( DEST_BYTE3 - SRC_BYTE1)
TEMP2 ← ABS( DEST_BYTE4 - SRC_BYTE2)
TEMP3 ← ABS( DEST_BYTE5 - SRC_BYTE3)
DEST[47:32] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
TEMPO ← ABS( DEST_BYTE3 - SRC_BYTE0)
TEMP1 ← ABS( DEST_BYTE4 - SRC_BYTE1)
TEMP2 ← ABS( DEST BYTE5 - SRC BYTE2)
TEMP3 ← ABS( DEST_BYTE6 - SRC_BYTE3)
DEST[63:48] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
TEMPO ← ABS( DEST_BYTE4 - SRC_BYTE0)
TEMP1 ← ABS( DEST BYTE5 - SRC BYTE1)
TEMP2 ← ABS( DEST_BYTE6 - SRC_BYTE2)
TEMP3 ← ABS( DEST BYTE7 - SRC BYTE3)
DEST[79:64] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
TEMPO ← ABS( DEST BYTE5 - SRC BYTE0)
TEMP1 ← ABS( DEST_BYTE6 - SRC_BYTE1)
TEMP2 ← ABS( DEST BYTE7 - SRC BYTE2)
TEMP3 ← ABS( DEST_BYTE8 - SRC_BYTE3)
DEST[95:80] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
TEMPO ← ABS( DEST_BYTE6 - SRC_BYTE0)
TEMP1 ← ABS( DEST BYTE7 - SRC BYTE1)
TEMP2 ← ABS( DEST_BYTE8 - SRC_BYTE2)
TEMP3 ← ABS( DEST_BYTE9 - SRC_BYTE3)
DEST[111:96] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
TEMPO ← ABS( DEST BYTE7 - SRC BYTE0)
TEMP1 ← ABS( DEST_BYTE8 - SRC_BYTE1)
TEMP2 ← ABS( DEST_BYTE9 - SRC_BYTE2)
TEMP3 ← ABS( DEST_BYTE10 - SRC_BYTE3)
DEST[127:112] ← TEMP0 + TEMP1 + TEMP2 + TEMP3
DEST[VLMAX-1:128] (Unmodified)
Intel C/C++ Compiler Intrinsic Equivalent
(V)MPSADBW:
              __m128i _mm_mpsadbw_epu8 (__m128i s1, __m128i s2, const int mask);
VMPSADBW:
               m256i mm256 mpsadbw epu8 ( m256i s1, m256i s2, const int mask);
```

# **Flags Affected**

None

# **Other Exceptions**

See Exceptions Type 4; additionally #UD If VEX.L = 1.

# **MUL—Unsigned Multiply**

| Opcode        | Instruction           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                              |
|---------------|-----------------------|-----------|----------------|---------------------|----------------------------------------------------------|
| F6 /4         | MUL r/m8              | М         | Valid          | Valid               | Unsigned multiply (AX $\leftarrow$ AL * $r/m8$ ).        |
| REX + F6 /4   | MUL r/m8 <sup>*</sup> | М         | Valid          | N.E.                | Unsigned multiply (AX $\leftarrow$ AL * $r/m8$ ).        |
| F7 /4         | MUL r/m16             | М         | Valid          | Valid               | Unsigned multiply (DX:AX $\leftarrow$ AX * $r/m16$ ).    |
| F7 /4         | MUL r/m32             | М         | Valid          | Valid               | Unsigned multiply (EDX:EAX $\leftarrow$ EAX * $r/m32$ ). |
| REX.W + F7 /4 | MUL r/m64             | М         | Valid          | N.E.                | Unsigned multiply (RDX:RAX $\leftarrow$ RAX * $r/m64$ ). |

#### NOTES:

## Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r) | NA        | NA        | NA        |

# **Description**

Performs an unsigned multiplication of the first operand (destination operand) and the second operand (source operand) and stores the result in the destination operand. The destination operand is an implied operand located in register AL, AX or EAX (depending on the size of the operand); the source operand is located in a general-purpose register or a memory location. The action of this instruction and the location of the result depends on the opcode and the operand size as shown in Table 3-65.

The result is stored in register AX, register pair DX:AX, or register pair EDX:EAX (depending on the operand size), with the high-order bits of the product contained in register AH, DX, or EDX, respectively. If the high-order bits of the product are 0, the CF and OF flags are cleared; otherwise, the flags are set.

In 64-bit mode, the instruction's default operation size is 32 bits. Use of the REX.R prefix permits access to additional registers (R8-R15). Use of the REX.W prefix promotes operation to 64 bits.

See the summary chart at the beginning of this section for encoding data and limits.

#### Table 3-65. MUL Results

| Operand Size | Source 1 | Source 2 | Destination |
|--------------|----------|----------|-------------|
| Byte         | AL       | r/m8     | AX          |
| Word         | AX       | r/m16    | DX:AX       |
| Doubleword   | EAX      | r/m32    | EDX:EAX     |
| Quadword     | RAX      | r/m64    | RDX:RAX     |

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH,

## Operation

```
IF (Byte operation)

THEN

AX ← AL * SRC;

ELSE (* Word or doubleword operation *)

IF OperandSize = 16

THEN

DX:AX ← AX * SRC;

ELSE IF OperandSize = 32

THEN EDX:EAX ← EAX * SRC; FI;

ELSE (* OperandSize = 64 *)

RDX:RAX ← RAX * SRC;

FI;
```

## Flags Affected

The OF and CF flags are set to 0 if the upper half of the result is 0; otherwise, they are set to 1. The SF, ZF, AF, and PF flags are undefined.

## **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

#### Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

**#UD** If the LOCK prefix is used.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If the LOCK prefix is used.

#### Compatibility Mode Exceptions

Same exceptions as in protected mode.

#### 64-Bit Mode Exceptions

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

# **MULPD—Multiply Packed Double-Precision Floating-Point Values**

| Opcode/<br>Instruction                                      | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                   |
|-------------------------------------------------------------|-----------|-------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 59 /r<br>MULPD xmm1, xmm2/m128                        | RM        | V/V               | SSE2                     | Multiply packed double-precision floating-point values in <i>xmm2/m128</i> by <i>xmm1</i> .                                   |
| VEX.NDS.128.66.0F.WIG 59 /r<br>VMULPD xmm1,xmm2, xmm3/m128  | RVM       | V/V               | AVX                      | Multiply packed double-precision floating-point values from <i>xmm3/mem</i> to <i>xmm2</i> and stores result in <i>xmm1</i> . |
| VEX.NDS.256.66.0F.WIG 59 /r<br>VMULPD ymm1, ymm2, ymm3/m256 | RVM       | V/V               | AVX                      | Multiply packed double-precision floating-point values from <i>ymm3/mem</i> to <i>ymm2</i> and stores result in <i>ymm1</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

# **Description**

Performs a SIMD multiply of the two or four packed double-precision floating-point values from the source operand (second operand) and the destination operand (first operand), and stores the packed double-precision floating-point results in the destination operand. The source operand can be an XMM register or a 128-bit memory location. The destination operand is an XMM register. See Figure 11-3 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for an illustration of a SIMD double-precision floating-point operation.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the destination YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

#### Operation

#### MULPD (128-bit Legacy SSE version)

DEST[63:0] ← DEST[63:0] \* SRC[63:0] DEST[127:64] ← DEST[127:64] \* SRC[127:64] DEST[VLMAX-1:128] (Unmodified)

#### VMULPD (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[63:0] \* SRC2[63:0] DEST[127:64]  $\leftarrow$  SRC1[127:64] \* SRC2[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

#### VMULPD (VEX.256 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[63:0] \* SRC2[63:0] DEST[127:64]  $\leftarrow$  SRC1[127:64] \* SRC2[127:64] DEST[191:128]  $\leftarrow$  SRC1[191:128] \* SRC2[191:128] DEST[255:192]  $\leftarrow$  SRC1[255:192] \* SRC2[255:192]

# Intel C/C++ Compiler Intrinsic Equivalent

MULPD: \_\_m128d \_mm\_mul\_pd (m128d a, m128d b)

VMULPD: \_\_m256d \_mm256\_mul\_pd (\_\_m256d a, \_\_m256d b);

# **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal.

# **Other Exceptions**

# MULPS—Multiply Packed Single-Precision Floating-Point Values

| Opcode/<br>Instruction                                   | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                   |
|----------------------------------------------------------|-----------|-------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| 0F 59 /r<br>MULPS xmm1, xmm2/m128                        | RM        | V/V               | SSE                      | Multiply packed single-precision floating-point values in <i>xmm2/mem</i> by <i>xmm1</i> .                                    |
| VEX.NDS.128.0F.WIG 59 /r<br>VMULPS xmm1,xmm2, xmm3/m128  | RVM       | V/V               | AVX                      | Multiply packed single-precision floating-point values from <i>xmm3/mem</i> to <i>xmm2</i> and stores result in <i>xmm1</i> . |
| VEX.NDS.256.0F.WIG 59 /r<br>VMULPS ymm1, ymm2, ymm3/m256 | RVM       | V/V               | AVX                      | Multiply packed single-precision floating-point values from <i>ymm3/mem</i> to <i>ymm2</i> and stores result in <i>ymm1</i> . |

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

# **Description**

Performs a SIMD multiply of the four packed single-precision floating-point values from the source operand (second operand) and the destination operand (first operand), and stores the packed single-precision floating-point results in the destination operand. See Figure 10-5 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for an illustration of a SIMD single-precision floating-point operation.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the destination YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

# Operation

#### MULPS (128-bit Legacy SSE version)

DEST[31:0] ← SRC1[31:0] \* SRC2[31:0]

DEST[63:32] ← SRC1[63:32] \* SRC2[63:32]

DEST[95:64] ← SRC1[95:64] \* SRC2[95:64]

DEST[127:96] ← SRC1[127:96] \* SRC2[127:96]

DEST[VLMAX-1:128] (Unmodified)

#### VMULPS (VEX.128 encoded version)

 $\begin{aligned} & \mathsf{DEST}[31:0] \leftarrow \mathsf{SRC1}[31:0] * \mathsf{SRC2}[31:0] \\ & \mathsf{DEST}[63:32] \leftarrow \mathsf{SRC1}[63:32] * \mathsf{SRC2}[63:32] \\ & \mathsf{DEST}[95:64] \leftarrow \mathsf{SRC1}[95:64] * \mathsf{SRC2}[95:64] \\ & \mathsf{DEST}[127:96] \leftarrow \mathsf{SRC1}[127:96] * \mathsf{SRC2}[127:96] \\ & \mathsf{DEST}[\mathsf{VLMAX-1:128}] \leftarrow 0 \end{aligned}$ 

# VMULPS (VEX.256 encoded version)

DEST[31:0]  $\leftarrow$  SRC1[31:0] \* SRC2[31:0] DEST[63:32]  $\leftarrow$  SRC1[63:32] \* SRC2[63:32] DEST[95:64]  $\leftarrow$  SRC1[95:64] \* SRC2[95:64] DEST[127:96]  $\leftarrow$  SRC1[127:96] \* SRC2[127:96] DEST[159:128]  $\leftarrow$  SRC1[159:128] \* SRC2[159:128] DEST[191:160]  $\leftarrow$  SRC1[191:160] \* SRC2[191:160] DEST[223:192]  $\leftarrow$  SRC1[223:192] \* SRC2[223:192] DEST[255:224]  $\leftarrow$  SRC1[255:224] \* SRC2[255:224].

# Intel C/C++ Compiler Intrinsic Equivalent

MULPS: \_\_m128 \_mm\_mul\_ps(\_\_m128 a, \_\_m128 b)

VMULPS: \_\_m256 \_mm256\_mul\_ps (\_\_m256 a, \_\_m256 b);

# **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal.

# **Other Exceptions**

# MULSD—Multiply Scalar Double-Precision Floating-Point Values

| Opcode/<br>Instruction                                   | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                               |
|----------------------------------------------------------|-----------|-------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| F2 OF 59 /r<br>MULSD xmm1, xmm2/m64                      | RM        | V/V               | SSE2                     | Multiply the low double-precision floating-point value in <i>xmm2/mem64</i> by low double-precision floating-point value in <i>xmm1</i> . |
| VEX.NDS.LIG.F2.0F.WIG 59/r<br>VMULSD xmm1,xmm2, xmm3/m64 | RVM       | V/V               | AVX                      | Multiply the low double-precision floating-point value in <i>xmm3/mem64</i> by low double precision floating-point value in <i>xmm2</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Multiplies the low double-precision floating-point value in the source operand (second operand) by the low double-precision floating-point value in the destination operand (first operand), and stores the double-precision floating-point result in the destination operand. The source operand can be an XMM register or a 64-bit memory location. The destination operand is an XMM register. The high quadword of the destination operand remains unchanged. See Figure 11-4 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for an illustration of a scalar double-precision floating-point operation.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The first source operand and the destination operand are the same. Bits (VLMAX-1:64) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (VLMAX-1:128) of the destination YMM register are zeroed.

#### Operation

#### MULSD (128-bit Legacy SSE version)

DEST[63:0]  $\leftarrow$  DEST[63:0] \* SRC[63:0] DEST[VLMAX-1:64] (Unmodified)

## VMULSD (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[63:0] \* SRC2[63:0] DEST[127:64]  $\leftarrow$  SRC1[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

#### Intel C/C++ Compiler Intrinsic Equivalent

MULSD: \_\_m128d \_mm\_mul\_sd (m128d a, m128d b)

#### SIMD Floating-Point Exceptions

Overflow, Underflow, Invalid, Precision, Denormal.

#### Other Exceptions

# MULSS—Multiply Scalar Single-Precision Floating-Point Values

| Opcode/<br>Instruction                                    | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                 |
|-----------------------------------------------------------|-----------|-------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| F3 0F 59 /r<br>MULSS xmm1, xmm2/m32                       | RM        | V/V               | SSE                      | Multiply the low single-precision floating-point value in <i>xmm2/mem</i> by the low single-precision floating-point value in <i>xmm1</i> . |
| VEX.NDS.LIG.F3.0F.WIG 59 /r<br>VMULSS xmm1,xmm2, xmm3/m32 | RVM       | V/V               | AVX                      | Multiply the low single-precision floating-point value in <i>xmm3/mem</i> by the low single-precision floating-point value in <i>xmm2</i> . |

## Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Multiplies the low single-precision floating-point value from the source operand (second operand) by the low single-precision floating-point value in the destination operand (first operand), and stores the single-precision floating-point result in the destination operand. The source operand can be an XMM register or a 32-bit memory location. The destination operand is an XMM register. The three high-order doublewords of the destination operand remain unchanged. See Figure 10-6 in the <code>Intel® 64</code> and <code>IA-32</code> Architectures Software Developer's Manual, Volume 1, for an illustration of a scalar single-precision floating-point operation.

In 64-bit mode, use of the REX.R prefix permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The first source operand and the destination operand are the same. Bits (VLMAX-1:32) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (VLMAX-1:128) of the destination YMM register are zeroed.

#### Operation

#### MULSS (128-bit Legacy SSE version)

DEST[31:0]  $\leftarrow$  DEST[31:0] \* SRC[31:0] DEST[VLMAX-1:32] (Unmodified)

## VMULSS (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  SRC1[31:0] \* SRC2[31:0] DEST[127:32]  $\leftarrow$  SRC1[127:32] DEST[VLMAX-1:128]  $\leftarrow$  0

#### Intel C/C++ Compiler Intrinsic Equivalent

MULSS: \_\_m128 \_mm\_mul\_ss(\_\_m128 a, \_\_m128 b)

#### SIMD Floating-Point Exceptions

Overflow, Underflow, Invalid, Precision, Denormal.

#### Other Exceptions

# MULX — Unsigned Multiply Without Affecting Flags

| Opcode/Instruction                                           | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                               |
|--------------------------------------------------------------|-----------|-----------------------|--------------------------|---------------------------------------------------------------------------|
| VEX.NDD.LZ.F2.0F38.W0 F6 /r<br>MULX <i>r32a, r32b, r/m32</i> | RVM       | V/V                   | BMI2                     | Unsigned multiply of $r/m32$ with EDX without affecting arithmetic flags. |
| VEX.NDD.LZ.F2.0F38.W1 F6 /r<br>MULX <i>r64a, r64b, r/m64</i> | RVM       | V/N.E.                | BMI2                     | Unsigned multiply of $r/m64$ with RDX without affecting arithmetic flags. |

# **Instruction Operand Encoding**

|       |               | •            |               |                                      |
|-------|---------------|--------------|---------------|--------------------------------------|
| Op/En | Operand 1     | Operand 2    | Operand 3     | Operand 4                            |
| RVM   | ModRM:reg (w) | VEX.vvvv (w) | ModRM:r/m (r) | RDX/EDX is implied 64/32 bits source |

# **Description**

Performs an unsigned multiplication of the implicit source operand (EDX/RDX) and the specified source operand (the third operand) and stores the low half of the result in the second destination (second operand), the high half of the result in the first destination operand (first operand), without reading or writing the arithmetic flags. This enables efficient programming where the software can interleave add with carry operations and multiplications.

If the first and second operand are identical, it will contain the high half of the multiplication result.

This instruction is not supported in real mode and virtual-8086 mode. The operand size is always 32 bits if not in 64-bit mode. In 64-bit mode operand size 64 requires VEX.W1. VEX.W1 is ignored in non-64-bit modes. An attempt to execute this instruction with VEX.L not equal to 0 will cause #UD.

#### Operation

## Flags Affected

None

#### Intel C/C++ Compiler Intrinsic Equivalent

Auto-generated from high-level language when possible.
unsigned int mulx\_u32(unsigned int a, unsigned int b, unsigned int \* hi);
unsigned \_\_int64 mulx\_u64(unsigned \_\_int64 a, unsigned \_\_int64 b, unsigned \_\_int64 \* hi);

#### SIMD Floating-Point Exceptions

None

# **Other Exceptions**

See Section 2.5.1, "Exception Conditions for VEX-Encoded GPR Instructions", Table 2-29; additionally #UD If VEX.W = 1.

### **MWAIT—Monitor Wait**

| Opcode   | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                |
|----------|-------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0F 01 C9 | MWAIT       | NP        | Valid          | Valid               | A hint that allow the processor to stop instruction execution and enter an implementation-dependent optimized state until occurrence of a class of events. |

#### Instruction Operand Encoding

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

# **Description**

MWAIT instruction provides hints to allow the processor to enter an implementation-dependent optimized state. There are two principal targeted usages: address-range monitor and advanced power management. Both usages of MWAIT require the use of the MONITOR instruction.

CPUID.01H:ECX.MONITOR[bit 3] indicates the availability of MONITOR and MWAIT in the processor. When set, MWAIT may be executed only at privilege level 0 (use at any other privilege level results in an invalid-opcode exception). The operating system or system BIOS may disable this instruction by using the IA32\_MISC\_ENABLE MSR; disabling MWAIT clears the CPUID feature flag and causes execution to generate an invalid-opcode exception.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

ECX specifies optional extensions for the MWAIT instruction. EAX may contain hints such as the preferred optimized state the processor should enter. The first processors to implement MWAIT supported only the zero value for EAX and ECX. Later processors allowed setting ECX[0] to enable masked interrupts as break events for MWAIT (see below). Software can use the CPUID instruction to determine the extensions and hints supported by the processor.

### **MWAIT for Address Range Monitoring**

For address-range monitoring, the MWAIT instruction operates with the MONITOR instruction. The two instructions allow the definition of an address at which to wait (MONITOR) and a implementation-dependent-optimized operation to commence at the wait address (MWAIT). The execution of MWAIT is a hint to the processor that it can enter an implementation-dependent-optimized state while waiting for an event or a store operation to the address range armed by MONITOR.

The following cause the processor to exit the implementation-dependent-optimized state: a store to the address range armed by the MONITOR instruction, an NMI or SMI, a debug exception, a machine check exception, the BINIT# signal, the INIT# signal, and the RESET# signal. Other implementation-dependent events may also cause the processor to exit the implementation-dependent-optimized state.

In addition, an external interrupt causes the processor to exit the implementation-dependent-optimized state either (1) if the interrupt would be delivered to software (e.g., as it would be if HLT had been executed instead of MWAIT); or (2) if ECX[0] = 1. Software can execute MWAIT with ECX[0] = 1 only if CPUID.05H:ECX[bit 1] = 1. (Implementation-specific conditions may result in an interrupt causing the processor to exit the implementation-dependent-optimized state even if interrupts are masked and ECX[0] = 0.)

Following exit from the implementation-dependent-optimized state, control passes to the instruction following the MWAIT instruction. A pending interrupt that is not masked (including an NMI or an SMI) may be delivered before execution of that instruction. Unlike the HLT instruction, the MWAIT instruction does not support a restart at the MWAIT instruction following the handling of an SMI.

If the preceding MONITOR instruction did not successfully arm an address range or if the MONITOR instruction has not been executed prior to executing MWAIT, then the processor will not enter the implementation-dependent-optimized state. Execution will resume at the instruction following the MWAIT.

### **MWAIT for Power Management**

MWAIT accepts a hint and optional extension to the processor that it can enter a specified target C state while waiting for an event or a store operation to the address range armed by MONITOR. Support for MWAIT extensions for power management is indicated by CPUID.05H:ECX[bit 0] reporting 1.

EAX and ECX are used to communicate the additional information to the MWAIT instruction, such as the kind of optimized state the processor should enter. ECX specifies optional extensions for the MWAIT instruction. EAX may contain hints such as the preferred optimized state the processor should enter. Implementation-specific conditions may cause a processor to ignore the hint and enter a different optimized state. Future processor implementations may implement several optimized "waiting" states and will select among those states based on the hint argument.

Table 3-66 describes the meaning of ECX and EAX registers for MWAIT extensions.

### Table 3-66. MWAIT Extension Register (ECX)

| Bits  | Description                                                                                                               |
|-------|---------------------------------------------------------------------------------------------------------------------------|
| 0     | Treat interrupts as break events even if masked (e.g., even if EFLAGS.IF=0). May be set only if CPUID.05H:ECX[bit 1] = 1. |
| 31: 1 | Reserved                                                                                                                  |

### Table 3-67. MWAIT Hints Register (EAX)

| Bits  | Description                                                                                   |
|-------|-----------------------------------------------------------------------------------------------|
| 3:0   | Sub C-state within a C-state, indicated by bits [7:4]                                         |
| 7:4   | Target C-state*                                                                               |
|       | Value of 0 means C1; 1 means C2 and so on                                                     |
|       | Value of 01111B means CO                                                                      |
|       | Note: Target C states for MWAIT extensions are processor-specific C-states, not ACPI C-states |
| 31: 8 | Reserved                                                                                      |

Note that if MWAIT is used to enter any of the C-states that are numerically higher than C1, a store to the address range armed by the MONITOR instruction will cause the processor to exit MWAIT only if the store was originated by other processor agents. A store from non-processor agent might not cause the processor to exit MWAIT in such cases.

For additional details of MWAIT extensions, see Chapter 14, "Power and Thermal Management," of *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.* 

### Operation

```
(* MWAIT takes the argument in EAX as a hint extension and is architected to take the argument in ECX as an instruction extension
MWAIT EAX, ECX *)
{
WHILE ( ("Monitor Hardware is in armed state")) {
    implementation_dependent_optimized_state(EAX, ECX); }
Set the state of Monitor Hardware as triggered;
1
```

# Intel C/C++ Compiler Intrinsic Equivalent

MWAIT: void \_mm\_mwait(unsigned extensions, unsigned hints)

### **Example**

MONITOR/MWAIT instruction pair must be coded in the same loop because execution of the MWAIT instruction will trigger the monitor hardware. It is not a proper usage to execute MONITOR once and then execute MWAIT in a loop. Setting up MONITOR without executing MWAIT has no adverse effects.

Typically the MONITOR/MWAIT pair is used in a sequence, such as:

```
EAX = Logical Address(Trigger)
ECX = 0 (*Hints *)
EDX = 0 (* Hints *)

IF (!trigger_store_happened) {
    MONITOR EAX, ECX, EDX
    IF (!trigger_store_happened) {
        MWAIT EAX, ECX
    }
}
```

The above code sequence makes sure that a triggering store does not happen between the first check of the trigger and the execution of the monitor instruction. Without the second check that triggering store would go un-noticed. Typical usage of MONITOR and MWAIT would have the above code sequence within a loop.

### **Numeric Exceptions**

None

### **Protected Mode Exceptions**

#GP(0) If  $ECX[31:1] \neq 0$ .

If ECX[0] = 1 and CPUID.05H:ECX[bit 1] = 0.

#UD If CPUID.01H:ECX.MONITOR[bit 3] = 0.

If current privilege level is not 0.

#### **Real Address Mode Exceptions**

#GP If  $ECX[31:1] \neq 0$ .

If ECX[0] = 1 and CPUID.05H:ECX[bit 1] = 0.

#UD If CPUID.01H:ECX.MONITOR[bit 3] = 0.

#### Virtual 8086 Mode Exceptions

#UD The MWAIT instruction is not recognized in virtual-8086 mode (even if

CPUID.01H: ECX.MONITOR[bit 3] = 1).

### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

#GP(0) If  $RCX[63:1] \neq 0$ .

If RCX[0] = 1 and CPUID.05H:ECX[bit 1] = 0.

#UD If the current privilege level is not 0.

If CPUID.01H:ECX.MONITOR[bit 3] = 0.

# **NEG—Two's Complement Negation**

| Opcode        | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                           |
|---------------|-------------|-----------|----------------|---------------------|---------------------------------------|
| F6 /3         | NEG r/m8    | М         | Valid          | Valid               | Two's complement negate <i>r/m8.</i>  |
| REX + F6 /3   | NEG r/m8*   | М         | Valid          | N.E.                | Two's complement negate <i>r/m8.</i>  |
| F7 /3         | NEG r/m16   | М         | Valid          | Valid               | Two's complement negate <i>r/m16.</i> |
| F7 /3         | NEG r/m32   | М         | Valid          | Valid               | Two's complement negate <i>r/m32.</i> |
| REX.W + F7 /3 | NEG r/m64   | М         | Valid          | N.E.                | Two's complement negate r/m64.        |

#### **NOTES:**

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2 | Operand 3 | Operand 4 |
|-------|------------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r, w) | NA        | NA        | NA        |

# **Description**

Replaces the value of operand (the destination operand) with its two's complement. (This operation is equivalent to subtracting the operand from 0.) The destination operand is located in a general-purpose register or a memory location.

This instruction can be used with a LOCK prefix to allow the instruction to be executed atomically.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

## Operation

```
\begin{aligned} \text{IF DEST} &= 0 \\ &\quad \text{THEN CF} \leftarrow 0; \\ &\quad \text{ELSE CF} \leftarrow 1; \\ \text{FI;} \\ &\quad \text{DEST} \leftarrow [-\text{(DEST)}] \end{aligned}
```

### Flags Affected

The CF flag set to 0 if the source operand is 0; otherwise it is set to 1. The OF, SF, ZF, AF, and PF flags are set according to the result.

#### **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used but the destination is not a memory operand.

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit. #UD If the LOCK prefix is used but the destination is not a memory operand.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If the LOCK prefix is used but the destination is not a memory operand.

### **Compatibility Mode Exceptions**

Same as for protected mode exceptions.

#### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) For a page fault.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

# NOP-No Operation

| Opcode   | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                          |
|----------|-------------|-----------|----------------|---------------------|--------------------------------------|
| 90       | NOP         | NP        | Valid          | Valid               | One byte no-operation instruction.   |
| 0F 1F /0 | NOP r/m16   | М         | Valid          | Valid               | Multi-byte no-operation instruction. |
| 0F 1F /0 | NOP r/m32   | М         | Valid          | Valid               | Multi-byte no-operation instruction. |

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| NP    | NA            | NA        | NA        | NA        |
| М     | ModRM:r/m (r) | NA        | NA        | NA        |

### **Description**

This instruction performs no operation. It is a one-byte or multi-byte NOP that takes up space in the instruction stream but does not impact machine context, except for the EIP register.

The multi-byte form of NOP is available on processors with model encoding:

• CPUID.01H.EAX[Bytes 11:8] = 0110B or 1111B

The multi-byte NOP instruction does not alter the content of a register and will not issue a memory operation. The instruction's operation is the same in non-64-bit modes and 64-bit mode.

### Operation

The one-byte NOP instruction is an alias mnemonic for the XCHG (E)AX, (E)AX instruction.

The multi-byte NOP instruction performs no operation on supported processors and generates undefined opcode exception on processors that do not support the multi-byte NOP instruction.

The memory operand form of the instruction allows software to create a byte sequence of "no operation" as one instruction. For situations where multiple-byte NOPs are needed, the recommended operations (32-bit mode and 64-bit mode) are:

Table 4-9. Recommended Multi-Byte Sequence of NOP Instruction

| Length  | Assembly                                   | Byte Sequence               |
|---------|--------------------------------------------|-----------------------------|
| 2 bytes | 66 NOP                                     | 66 90H                      |
| 3 bytes | NOP DWORD ptr [EAX]                        | 0F 1F 00H                   |
| 4 bytes | NOP DWORD ptr [EAX + 00H]                  | 0F 1F 40 00H                |
| 5 bytes | NOP DWORD ptr [EAX + EAX*1 + 00H]          | 0F 1F 44 00 00H             |
| 6 bytes | 66 NOP DWORD ptr [EAX + EAX*1 + 00H]       | 66 0F 1F 44 00 00H          |
| 7 bytes | NOP DWORD ptr [EAX + 00000000H]            | 0F 1F 80 00 00 00 00H       |
| 8 bytes | NOP DWORD ptr [EAX + EAX*1 + 00000000H]    | 0F 1F 84 00 00 00 00 00H    |
| 9 bytes | 66 NOP DWORD ptr [EAX + EAX*1 + 00000000H] | 66 0F 1F 84 00 00 00 00 00H |

### Flags Affected

None.

### **Exceptions (All Operating Modes)**

#UD If the LOCK prefix is used.

# **NOT—One's Complement Negation**

| Opcode        | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                        |
|---------------|-------------|-----------|----------------|---------------------|------------------------------------|
| F6 /2         | NOT r/m8    | М         | Valid          | Valid               | Reverse each bit of <i>r/m8.</i>   |
| REX + F6 /2   | NOT r/m8*   | М         | Valid          | N.E.                | Reverse each bit of <i>r/m8.</i>   |
| F7 /2         | NOT r/m16   | М         | Valid          | Valid               | Reverse each bit of r/m16.         |
| F7 /2         | NOT r/m32   | М         | Valid          | Valid               | Reverse each bit of <i>r/m32</i> . |
| REX.W + F7 /2 | NOT r/m64   | М         | Valid          | N.E.                | Reverse each bit of r/m64.         |

### NOTES:

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2 | Operand 3 | Operand 4 |
|-------|------------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r, w) | NA        | NA        | NA        |

#### **Description**

Performs a bitwise NOT operation (each 1 is set to 0, and each 0 is set to 1) on the destination operand and stores the result in the destination operand location. The destination operand can be a register or a memory location.

This instruction can be used with a LOCK prefix to allow the instruction to be executed atomically.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

#### Operation

 $DEST \leftarrow NOT DEST$ :

#### Flags Affected

None.

### **Protected Mode Exceptions**

#GP(0) If the destination operand points to a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

#### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit. #UD If the LOCK prefix is used but the destination is not a memory operand.

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If the LOCK prefix is used but the destination is not a memory operand.

#### Compatibility Mode Exceptions

Same as for protected mode exceptions.

# **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

# **OR—Logical Inclusive OR**

| Opcode           | Instruction             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                     |
|------------------|-------------------------|-----------|----------------|---------------------|---------------------------------|
| OC ib            | OR AL, i <i>mm8</i>     | 1         | Valid          | Valid               | AL OR imm8.                     |
| OD iw            | OR AX, imm16            | 1         | Valid          | Valid               | AX OR imm16.                    |
| OD id            | OR EAX, imm32           | 1         | Valid          | Valid               | EAX OR imm32.                   |
| REX.W + OD id    | OR RAX, imm32           | 1         | Valid          | N.E.                | RAX OR imm32 (sign-extended).   |
| 80 /1 ib         | OR r/m8, imm8           | MI        | Valid          | Valid               | r/m8 OR imm8.                   |
| REX + 80 /1 ib   | OR r/m8*, imm8          | MI        | Valid          | N.E.                | r/m8 OR imm8.                   |
| 81 /1 iw         | OR r/m16, imm16         | MI        | Valid          | Valid               | r/m16 OR imm16.                 |
| 81 /1 id         | OR <i>r/m32</i> , imm32 | MI        | Valid          | Valid               | r/m32 OR imm32.                 |
| REX.W + 81 /1 id | OR r/m64, imm32         | MI        | Valid          | N.E.                | r/m64 OR imm32 (sign-extended). |
| 83 /1 <i>ib</i>  | OR <i>r/m16, imm8</i>   | MI        | Valid          | Valid               | r/m16 OR imm8 (sign-extended).  |
| 83 /1 <i>ib</i>  | OR <i>r/m32, imm8</i>   | MI        | Valid          | Valid               | r/m32 OR imm8 (sign-extended).  |
| REX.W + 83 /1 ib | OR r/m64, imm8          | MI        | Valid          | N.E.                | r/m64 OR imm8 (sign-extended).  |
| 08 /r            | OR <i>r/m8, r8</i>      | MR        | Valid          | Valid               | r/m8 OR r8.                     |
| REX + 08 /r      | OR r/m8*, r8*           | MR        | Valid          | N.E.                | r/m8 OR r8.                     |
| 09 /r            | OR <i>r/m16, r16</i>    | MR        | Valid          | Valid               | r/m16 OR r16.                   |
| 09 /r            | OR <i>r/m32, r32</i>    | MR        | Valid          | Valid               | r/m32 OR r32.                   |
| REX.W + 09 /r    | OR <i>r/m64, r64</i>    | MR        | Valid          | N.E.                | r/m64 OR r64.                   |
| 0A /r            | OR <i>r8, r/m8</i>      | RM        | Valid          | Valid               | r8 OR r/m8.                     |
| REX + 0A /r      | OR r8*, r/m8*           | RM        | Valid          | N.E.                | r8 OR r/m8.                     |
| 0B /r            | OR r16, r/m16           | RM        | Valid          | Valid               | r16 OR r/m16.                   |
| 0B /r            | OR <i>r32, r/m32</i>    | RM        | Valid          | Valid               | r32 OR r/m32.                   |
| REX.W + 0B /r    | OR r64, r/m64           | RM        | Valid          | N.E.                | r64 OR r/m64.                   |

#### NOTES:

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| I     | AL/AX/EAX/RAX    | imm8/16/32    | NA        | NA        |
| MI    | ModRM:r/m (r, w) | imm8/16/32    | NA        | NA        |
| MR    | ModRM:r/m (r, w) | ModRM:reg (r) | NA        | NA        |
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

### **Description**

Performs a bitwise inclusive OR operation between the destination (first) and source (second) operands and stores the result in the destination operand location. The source operand can be an immediate, a register, or a memory location; the destination operand can be a register or a memory location. (However, two memory operands cannot be used in one instruction.) Each bit of the result of the OR instruction is set to 0 if both corresponding bits of the first and second operands are 0; otherwise, each bit is set to 1.

This instruction can be used with a LOCK prefix to allow the instruction to be executed atomically.

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

#### Operation

DEST  $\leftarrow$  DEST OR SRC;

#### Flags Affected

The OF and CF flags are cleared; the SF, ZF, and PF flags are set according to the result. The state of the AF flag is undefined.

### **Protected Mode Exceptions**

#GP(0) If the destination operand points to a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used but the destination is not a memory operand.

#### Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used but the destination is not a memory operand.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

#### Compatibility Mode Exceptions

Same as for protected mode exceptions.

#### 64-Bit Mode Exceptions

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used but the destination is not a memory operand.

# ORPD—Bitwise Logical OR of Double-Precision Floating-Point Values

| Opcode/<br>Instruction                                     | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                         |
|------------------------------------------------------------|-----------|------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------|
| 66 0F 56 /r                                                | RM        | V/V                          | SSE2                     | Bitwise OR of xmm2/m128 and xmm1.                                                                                   |
| ORPD xmm1, xmm2/m128                                       |           |                              |                          |                                                                                                                     |
| VEX.NDS.128.66.0F.WIG 56 /r<br>VORPD xmm1,xmm2, xmm3/m128  | RVM       | V/V                          | AVX                      | Return the bitwise logical OR of packed double-precision floating-point values in xmm2 and xmm3/mem.                |
| VEX.NDS.256.66.0F.WIG 56 /r<br>VORPD ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX                      | Return the bitwise logical OR of packed double-precision floating-point values in <i>ymm2</i> and <i>ymm3/mem</i> . |

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### **Description**

Performs a bitwise logical OR of the two or four packed double-precision floating-point values from the first source operand and the second source operand, and stores the result in the destination operand

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the destination YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

Note: If VORPD is encoded with VEX.L= 1, an attempt to execute the instruction encoded with VEX.L= 1 will cause an #UD exception.

### Operation

# ORPD (128-bit Legacy SSE version)

DEST[63:0]  $\leftarrow$  DEST[63:0] BITWISE OR SRC[63:0] DEST[127:64]  $\leftarrow$  DEST[127:64] BITWISE OR SRC[127:64] DEST[VLMAX-1:128] (Unmodified)

#### VORPD (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[63:0] BITWISE OR SRC2[63:0] DEST[127:64]  $\leftarrow$  SRC1[127:64] BITWISE OR SRC2[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

#### VORPD (VEX.256 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[63:0] BITWISE OR SRC2[63:0] DEST[127:64]  $\leftarrow$  SRC1[127:64] BITWISE OR SRC2[127:64] DEST[191:128]  $\leftarrow$  SRC1[191:128] BITWISE OR SRC2[191:128] DEST[255:192]  $\leftarrow$  SRC1[255:192] BITWISE OR SRC2[255:192]

# Intel® C/C++ Compiler Intrinsic Equivalent

ORPD: \_\_m128d \_mm\_or\_pd(\_\_m128d a, \_\_m128d b); VORPD: \_\_m256d \_mm256\_or\_pd (\_\_m256d a, \_\_m256d b);

# **SIMD Floating-Point Exceptions**

None.

# **Other Exceptions**

See Exceptions Type 4; additionally #UD If VEX.L = 1.

# **ORPS—Bitwise Logical OR of Single-Precision Floating-Point Values**

| Opcode/<br>Instruction      | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                          |
|-----------------------------|-----------|------------------------------|--------------------------|----------------------------------------------------------------------|
| 0F 56 /r                    | RM        | V/V                          | SSE                      | Bitwise OR of xmm1 and xmm2/m128.                                    |
| ORPS xmm1, xmm2/m128        |           |                              |                          |                                                                      |
| VEX.NDS.128.0F.WIG 56 /r    | RVM       | V/V                          | AVX                      | Return the bitwise logical OR of packed single-                      |
| VORPS xmm1, xmm2, xmm3/m128 |           |                              |                          | precision floating-point values in <i>xmm2</i> and <i>xmm3/mem</i> . |
| VEX.NDS.256.0F.WIG 56 /r    | RVM       | V/V                          | AVX                      | Return the bitwise logical OR of packed single-                      |
| VORPS ymm1, ymm2, ymm3/m256 |           |                              |                          | precision floating-point values in <i>ymm2</i> and <i>ymm3/mem</i> . |

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### **Description**

Performs a bitwise logical OR of the four or eight packed single-precision floating-point values from the first source operand and the second source operand, and stores the result in the destination operand.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the destination YMM register destination are zeroed.

VEX.256 Encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

Note: If VORPS is encoded with VEX.L= 1, an attempt to execute the instruction encoded with VEX.L= 1 will cause an #UD exception.

### Operation

#### ORPS (128-bit Legacy SSE version)

DEST[31:0]  $\leftarrow$  SRC1[31:0] BITWISE OR SRC2[31:0]

DEST[63:32]  $\leftarrow$  SRC1[63:32] BITWISE OR SRC2[63:32]

DEST[95:64] ← SRC1[95:64] BITWISE OR SRC2[95:64]

DEST[127:96] ← SRC1[127:96] BITWISE OR SRC2[127:96]

DEST[VLMAX-1:128] (Unmodified)

#### VORPS (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  SRC1[31:0] BITWISE OR SRC2[31:0]

DEST[63:32]  $\leftarrow$  SRC1[63:32] BITWISE OR SRC2[63:32]

DEST[95:64] ← SRC1[95:64] BITWISE OR SRC2[95:64]

DEST[127:96]  $\leftarrow$  SRC1[127:96] BITWISE OR SRC2[127:96]

DEST[VLMAX-1:128] ← 0

# VORPS (VEX.256 encoded version)

DEST[31:0]  $\leftarrow$  SRC1[31:0] BITWISE OR SRC2[31:0] DEST[63:32]  $\leftarrow$  SRC1[63:32] BITWISE OR SRC2[63:32] DEST[95:64]  $\leftarrow$  SRC1[95:64] BITWISE OR SRC2[95:64] DEST[127:96]  $\leftarrow$  SRC1[127:96] BITWISE OR SRC2[127:96] DEST[159:128]  $\leftarrow$  SRC1[159:128] BITWISE OR SRC2[159:128] DEST[191:160]  $\leftarrow$  SRC1[191:160] BITWISE OR SRC2[191:160] DEST[223:192]  $\leftarrow$  SRC1[223:192] BITWISE OR SRC2[223:192] DEST[255:224]  $\leftarrow$  SRC1[255:224] BITWISE OR SRC2[255:224].

# Intel C/C++ Compiler Intrinsic Equivalent

ORPS: \_\_m128 \_mm\_or\_ps (\_\_m128 a, \_\_m128 b); VORPS: \_\_m256 \_mm256\_or\_ps (\_\_m256 a, \_\_m256 b);

# **SIMD Floating-Point Exceptions**

None.

### Other Exceptions

See Exceptions Type 4.

# **OUT—Output to Port**

| Opcode* | Instruction          | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                         |
|---------|----------------------|-----------|----------------|---------------------|-----------------------------------------------------|
| E6 ib   | OUT imm8, AL         | 1         | Valid          | Valid               | Output byte in AL to I/O port address imm8.         |
| E7 ib   | OUT imm8, AX         | 1         | Valid          | Valid               | Output word in AX to I/O port address imm8.         |
| E7 ib   | OUT <i>imm8,</i> EAX | I         | Valid          | Valid               | Output doubleword in EAX to I/O port address imm8.  |
| EE      | OUT DX, AL           | NP        | Valid          | Valid               | Output byte in AL to I/O port address in DX.        |
| EF      | OUT DX, AX           | NP        | Valid          | Valid               | Output word in AX to I/O port address in DX.        |
| EF      | OUT DX, EAX          | NP        | Valid          | Valid               | Output doubleword in EAX to I/O port address in DX. |

#### NOTES:

# **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |  |
|-------|-----------|-----------|-----------|-----------|--|
| I     | imm8      | NA        | NA        | NA        |  |
| NP    | NA        | NA        | NA        | NA        |  |

#### **Description**

Copies the value from the second operand (source operand) to the I/O port specified with the destination operand (first operand). The source operand can be register AL, AX, or EAX, depending on the size of the port being accessed (8, 16, or 32 bits, respectively); the destination operand can be a byte-immediate or the DX register. Using a byte immediate allows I/O port addresses 0 to 255 to be accessed; using the DX register as a source operand allows I/O ports from 0 to 65,535 to be accessed.

The size of the I/O port being accessed is determined by the opcode for an 8-bit I/O port or by the operand-size attribute of the instruction for a 16- or 32-bit I/O port.

At the machine code level, I/O instructions are shorter when accessing 8-bit I/O ports. Here, the upper eight bits of the port address will be 0.

This instruction is only useful for accessing I/O ports located in the processor's I/O address space. See Chapter 16, "Input/Output," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for more information on accessing I/O ports in the I/O address space.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

#### IA-32 Architecture Compatibility

After executing an OUT instruction, the Pentium  $^{@}$  processor ensures that the EWBE# pin has been sampled active before it begins to execute the next instruction. (Note that the instruction can be prefetched if EWBE# is not active, but it will not be executed until the EWBE# pin is sampled active.) Only the Pentium processor family has the EWBE# pin.

<sup>\*</sup> See IA-32 Architecture Compatibility section below.

### Operation

```
IF ((PE = 1) and ((CPL > IOPL) or (VM = 1)))

THEN (* Protected mode with CPL > IOPL or virtual-8086 mode *)

IF (Any I/O Permission Bit for I/O port being accessed = 1)

THEN (* I/O operation is not allowed *)

#GP(0);

ELSE (* I/O operation is allowed *)

DEST ← SRC; (* Writes to selected I/O port *)

FI;

ELSE (Real Mode or Protected Mode with CPL ≤ IOPL *)

DEST ← SRC; (* Writes to selected I/O port *)

FI;
```

#### Flags Affected

None.

### **Protected Mode Exceptions**

#GP(0) If the CPL is greater than (has less privilege) the I/O privilege level (IOPL) and any of the

corresponding I/O permission bits in TSS for the I/O port being accessed is 1.

**#UD** If the LOCK prefix is used.

### **Real-Address Mode Exceptions**

#UD If the LOCK prefix is used.

# Virtual-8086 Mode Exceptions

#GP(0) If any of the I/O permission bits in the TSS for the I/O port being accessed is 1.

#PF(fault-code) If a page fault occurs.

#UD If the LOCK prefix is used.

# **Compatibility Mode Exceptions**

Same as protected mode exceptions.

### **64-Bit Mode Exceptions**

Same as protected mode exceptions.

# OUTS/OUTSB/OUTSW/OUTSD—Output String to Port

| Opcode* | Instruction         | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                        |
|---------|---------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------|
| 6E      | OUTS DX, m8         | NP        | Valid          | Valid               | Output byte from memory location specified in DS:(E)SI or RSI to I/O port specified in DX**.       |
| 6F      | OUTS DX, m16        | NP        | Valid          | Valid               | Output word from memory location specified in DS:(E)SI or RSI to I/O port specified in DX**.       |
| 6F      | OUTS DX, <i>m32</i> | NP        | Valid          | Valid               | Output doubleword from memory location specified in DS:(E)SI or RSI to I/O port specified in DX**. |
| 6E      | OUTSB               | NP        | Valid          | Valid               | Output byte from memory location specified in DS:(E)SI or RSI to I/O port specified in DX**.       |
| 6F      | OUTSW               | NP        | Valid          | Valid               | Output word from memory location specified in DS:(E)SI or RSI to I/O port specified in DX**.       |
| 6F      | OUTSD               | NP        | Valid          | Valid               | Output doubleword from memory location specified in DS:(E)SI or RSI to I/O port specified in DX**. |

#### NOTES:

- \* See IA-32 Architecture Compatibility section below.
- \*\* In 64-bit mode, only 64-bit (RSI) and 32-bit (ESI) address sizes are supported. In non-64-bit mode, only 32-bit (ESI) and 16-bit (SI) address sizes are supported.

### **Instruction Operand Encoding**

| Ī | Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |  |
|---|-------|-----------|-----------|-----------|-----------|--|
|   | NP    | NA        | NA        | NA        | NA        |  |

# **Description**

Copies data from the source operand (second operand) to the I/O port specified with the destination operand (first operand). The source operand is a memory location, the address of which is read from either the DS:SI, DS:ESI or the RSI registers (depending on the address-size attribute of the instruction, 16, 32 or 64, respectively). (The DS segment may be overridden with a segment override prefix.) The destination operand is an I/O port address (from 0 to 65,535) that is read from the DX register. The size of the I/O port being accessed (that is, the size of the source and destination operands) is determined by the opcode for an 8-bit I/O port or by the operand-size attribute of the instruction for a 16- or 32-bit I/O port.

At the assembly-code level, two forms of this instruction are allowed: the "explicit-operands" form and the "no-operands" form. The explicit-operands form (specified with the OUTS mnemonic) allows the source and destination operands to be specified explicitly. Here, the source operand should be a symbol that indicates the size of the I/O port and the source address, and the destination operand must be DX. This explicit-operands form is provided to allow documentation; however, note that the documentation provided by this form can be misleading. That is, the source operand symbol must specify the correct **type** (size) of the operand (byte, word, or doubleword), but it does not have to specify the correct **location**. The location is always specified by the DS:(E)SI or RSI registers, which must be loaded correctly before the OUTS instruction is executed.

The no-operands form provides "short forms" of the byte, word, and doubleword versions of the OUTS instructions. Here also DS:(E)SI is assumed to be the source operand and DX is assumed to be the destination operand. The size of the I/O port is specified with the choice of mnemonic: OUTSB (byte), OUTSW (word), or OUTSD (doubleword).

After the byte, word, or doubleword is transferred from the memory location to the I/O port, the SI/ESI/RSI register is incremented or decremented automatically according to the setting of the DF flag in the EFLAGS register. (If the DF flag is 0, the (E)SI register is incremented; if the DF flag is 1, the SI/ESI/RSI register is decremented.) The SI/ESI/RSI register is incremented or decremented by 1 for byte operations, by 2 for word operations, and by 4 for doubleword operations.

The OUTS, OUTSW, and OUTSD instructions can be preceded by the REP prefix for block input of ECX bytes, words, or doublewords. See "REP/REPE/REPZ/REPNE/REPNZ—Repeat String Operation Prefix" in this chapter for a description of the REP prefix. This instruction is only useful for accessing I/O ports located in the processor's I/O address space. See Chapter 16, "Input/Output," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for more information on accessing I/O ports in the I/O address space.

In 64-bit mode, the default operand size is 32 bits; operand size is not promoted by the use of REX.W. In 64-bit mode, the default address size is 64 bits, and 64-bit address is specified using RSI by default. 32-bit address using ESI is support using the prefix 67H, but 16-bit address is not supported in 64-bit mode.

#### IA-32 Architecture Compatibility

After executing an OUTS, OUTSB, OUTSW, or OUTSD instruction, the Pentium processor ensures that the EWBE# pin has been sampled active before it begins to execute the next instruction. (Note that the instruction can be prefetched if EWBE# is not active, but it will not be executed until the EWBE# pin is sampled active.) Only the Pentium processor family has the EWBE# pin.

For the Pentium 4, Intel<sup>®</sup> Xeon<sup>®</sup>, and P6 processor family, upon execution of an OUTS, OUTSB, OUTSW, or OUTSD instruction, the processor will not execute the next instruction until the data phase of the transaction is complete.

# Operation

```
IF ((PE = 1) \text{ and } ((CPL > IOPL) \text{ or } (VM = 1)))
   THEN (* Protected mode with CPL > IOPL or virtual-8086 mode *)
         IF (Any I/O Permission Bit for I/O port being accessed = 1)
              THEN (* I/O operation is not allowed *)
                   #GP(0):
              ELSE (* I/O operation is allowed *)
                   DEST \leftarrow SRC; (* Writes to I/O port *)
         FI:
   ELSE (Real Mode or Protected Mode or 64-Bit Mode with CPL ≤ IOPL *)
         DEST \leftarrow SRC; (* Writes to I/O port *)
FI;
Byte transfer:
   IF 64-bit mode
         Then
              IF 64-Bit Address Size
                   THEN
                         IF DF = 0
                              THEN RSI \leftarrow RSI RSI + 1:
                              ELSE RSI \leftarrow RSI or -1;
                         FI;
                   ELSE (* 32-Bit Address Size *)
                         IF DF = 0
                              THEN
                                         ESI \leftarrow ESI + 1;
                              ELSE
                                         ESI ← ESI - 1:
                         FI;
              FI:
         ELSE
              IF DF = 0
                   THEN
                              (E)SI \leftarrow (E)SI + 1;
                   ELSE (E)SI \leftarrow (E)SI - 1;
              FI;
   FI:
Word transfer:
   IF 64-bit mode
```

```
Then
               IF 64-Bit Address Size
                     THEN
                           IF DF = 0
                                THEN RSI \leftarrow RSI RSI + 2;
                                ELSE RSI \leftarrow RSI or - 2;
                           FI;
                     ELSE (* 32-Bit Address Size *)
                           IF DF = 0
                                THEN
                                            ESI \leftarrow ESI + 2;
                                            ESI \leftarrow ESI - 2;
                                ELSE
                           FI;
               FI;
          ELSE
               IF DF = 0
                     THEN
                                (E)SI \leftarrow (E)SI + 2;
                     ELSE (E)SI \leftarrow (E)SI - 2;
               FI;
    FI:
Doubleword transfer:
    IF 64-bit mode
          Then
               IF 64-Bit Address Size
                     THEN
                           IF DF = 0
                                THEN RSI \leftarrow RSI RSI + 4;
                                ELSE RSI \leftarrow RSI or - 4;
                           FI;
                     ELSE (* 32-Bit Address Size *)
                           IF DF = 0
                                THEN
                                            ESI \leftarrow ESI + 4;
                                ELSE
                                            ESI \leftarrow ESI - 4;
                           FI;
               FI;
          ELSE
               IF DF = 0
                     THEN
                                (E)SI \leftarrow (E)SI + 4;
                     ELSE (E)SI \leftarrow (E)SI - 4;
               FI;
    FI;
```

### **Flags Affected**

None.

### **Protected Mode Exceptions**

#GP(0) If the CPL is greater than (has less privilege) the I/O privilege level (IOPL) and any of the

corresponding I/O permission bits in TSS for the I/O port being accessed is 1.

If a memory operand effective address is outside the limit of the CS, DS, ES, FS, or GS

segment.

If the segment register contains a NULL segment selector.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

# **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

**#UD** If the LOCK prefix is used.

### Virtual-8086 Mode Exceptions

#GP(0) If any of the I/O permission bits in the TSS for the I/O port being accessed is 1.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

### **Compatibility Mode Exceptions**

Same as for protected mode exceptions.

#### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the CPL is greater than (has less privilege) the I/O privilege level (IOPL) and any of the

corresponding I/O permission bits in TSS for the I/O port being accessed is 1.

If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

# PABSB/PABSW/PABSD — Packed Absolute Value

| Opcode/<br>Instruction                              | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                   |
|-----------------------------------------------------|-----------|------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------|
| OF 38 1C /r <sup>1</sup> PABSB mm1, mm2/m64         | RM        | V/V                          | SSSE3                    | Compute the absolute value of bytes in mm2/m64 and store UNSIGNED result in mm1.                              |
| 66 OF 38 1C /r<br>PABSB xmm1, xmm2/m128             | RM        | V/V                          | SSSE3                    | Compute the absolute value of bytes in xmm2/m128 and store UNSIGNED result in xmm1.                           |
| OF 38 1D /r <sup>1</sup> PABSW mm1, mm2/m64         | RM        | V/V                          | SSSE3                    | Compute the absolute value of 16-bit integers in <i>mm2/m64</i> and store UNSIGNED result in <i>mm1</i> .     |
| 66 OF 38 1D /r<br>PABSW xmm1, xmm2/m128             | RM        | V/V                          | SSSE3                    | Compute the absolute value of 16-bit integers in $xmm2/m128$ and store UNSIGNED result in $xmm1$ .            |
| OF 38 1E /r <sup>1</sup> PABSD mm1, mm2/m64         | RM        | V/V                          | SSSE3                    | Compute the absolute value of 32-bit integers in <i>mm2/m64</i> and store UNSIGNED result in <i>mm1</i> .     |
| 66 OF 38 1E /r<br>PABSD xmm1, xmm2/m128             | RM        | V/V                          | SSSE3                    | Compute the absolute value of 32-bit integers in $xmm2/m128$ and store UNSIGNED result in $xmm1$ .            |
| VEX.128.66.0F38.WIG 1C /r<br>VPABSB xmm1, xmm2/m128 | RM        | V/V                          | AVX                      | Compute the absolute value of bytes in<br>xmm2/m128 and store UNSIGNED result in<br>xmm1.                     |
| VEX.128.66.0F38.WIG 1D /r<br>VPABSW xmm1, xmm2/m128 | RM        | V/V                          | AVX                      | Compute the absolute value of 16- bit integers in <i>xmm2/m128</i> and store UNSIGNED result in <i>xmm1</i> . |
| VEX.128.66.0F38.WIG 1E /r<br>VPABSD xmm1, xmm2/m128 | RM        | V/V                          | AVX                      | Compute the absolute value of 32- bit integers in xmm2/m128 and store UNSIGNED result in xmm1.                |
| VEX.256.66.0F38.WIG 1C /r<br>VPABSB ymm1, ymm2/m256 | RM        | V/V                          | AVX2                     | Compute the absolute value of bytes in<br>ymm2/m256 and store UNSIGNED result in<br>ymm1.                     |
| VEX.256.66.0F38.WIG 1D /r<br>VPABSW ymm1, ymm2/m256 | RM        | V/V                          | AVX2                     | Compute the absolute value of 16-bit integers in <i>ymm2/m256</i> and store UNSIGNED result in <i>ymm1</i> .  |
| VEX.256.66.0F38.WIG 1E /r<br>VPABSD ymm1, ymm2/m256 | RM        | V/V                          | AVX2                     | Compute the absolute value of 32-bit integers in <i>ymm2/m256</i> and store UNSIGNED result in <i>ymm1</i> .  |

### NOTES:

# **Instruction Operand Encoding**

|       |               | -             |           |           |  |
|-------|---------------|---------------|-----------|-----------|--|
| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |  |
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |  |

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

### **Description**

(V)PABSB/W/D computes the absolute value of each data element of the source operand (the second operand) and stores the UNSIGNED results in the destination operand (the first operand). (V)PABSB operates on signed bytes, (V)PABSW operates on 16-bit words, and (V)PABSD operates on signed 32-bit integers. The source operand can be an MMX register or a 64-bit memory location, or it can be an XMM register, a YMM register, a 128-bit memory location, or a 256-bit memory location. The destination operand can be an MMX, an XMM or a YMM register. Both operands can be MMX registers or XMM registers. When the source operand is a 128-bit memory operand, the operand must be aligned on a 16byte boundary or a general-protection exception (#GP) will be generated.

In 64-bit mode, use the REX prefix to access additional registers.

128-bit Legacy SSE version: The source operand can be an XMM register or a 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: The source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register or a 256-bit memory location. The destination operand is a YMM register.

Note: VEX.vvvv is reserved and must be 1111b, VEX.L must be 0; otherwise instructions will #UD.

### Operation

### PABSB (with 64 bit operands)

Unsigned DEST[7:0]  $\leftarrow$  ABS(SRC[7:0]) Repeat operation for 2nd through 7th bytes Unsigned DEST[63:56]  $\leftarrow$  ABS(SRC[63:56])

#### PABSB (with 128 bit operands)

Unsigned DEST[7:0]  $\leftarrow$  ABS(SRC[7:.0]) Repeat operation for 2nd through 15th bytes Unsigned DEST[127:120]  $\leftarrow$  ABS(SRC[127:120])

### PABSW (with 64 bit operands)

Unsigned DEST[15:0] ← ABS(SRC[15:0])
Repeat operation for 2nd through 3rd 16-bit words
Unsigned DEST[63:481 ← ABS(SRC[63:481))

#### PABSW (with 128 bit operands)

Unsigned DEST[15:0]  $\leftarrow$  ABS(SRC[15:0]) Repeat operation for 2nd through 7th 16-bit words Unsigned DEST[127:112]  $\leftarrow$  ABS(SRC[127:112])

#### PABSD (with 64 bit operands)

Unsigned DEST[31:0]  $\leftarrow$  ABS(SRC[31:0]) Unsigned DEST[63:32]  $\leftarrow$  ABS(SRC[63:32])

### PABSD (with 128 bit operands)

Unsigned DEST[31:0]  $\leftarrow$  ABS(SRC[31:0]) Repeat operation for 2nd through 3rd 32-bit double words Unsigned DEST[127:96]  $\leftarrow$  ABS(SRC[127:96])

#### PABSB (128-bit Legacy SSE version)

DEST[127:0] ← BYTE\_ABS(SRC)
DEST[VLMAX-1:128] (Unmodified)

#### VPABSB (VEX.128 encoded version)

DEST[127:0]  $\leftarrow$  BYTE\_ABS(SRC) DEST[VLMAX-1:128]  $\leftarrow$  0

### VPABSB (VEX.256 encoded version)

Unsigned DEST[7:0] ← ABS(SRC[7:.0])
Repeat operation for 2nd through 31st bytes
Unsigned DEST[255:248] ← ABS(SRC[255:248])

### PABSW (128-bit Legacy SSE version)

DEST[127:0] ← WORD\_ABS(SRC)
DEST[VLMAX-1:128] (Unmodified)

#### VPABSW (VEX.128 encoded version)

DEST[127:0]  $\leftarrow$  WORD\_ABS(SRC) DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPABSW (VEX.256 encoded version)

Unsigned DEST[15:0] ← ABS(SRC[15:0])
Repeat operation for 2nd through 15th 16-bit words
Unsigned DEST[255:240] ← ABS(SRC[255:240])

## PABSD (128-bit Legacy SSE version)

DEST[127:0] ← DWORD\_ABS(SRC) DEST[VLMAX-1:128] (Unmodified)

### VPABSD (VEX.128 encoded version)

DEST[127:0]  $\leftarrow$  DWORD\_ABS(SRC) DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPABSD (VEX.256 encoded version)

Unsigned DEST[31:0] ← ABS(SRC[31:0])
Repeat operation for 2nd through 7th 32-bit double words
Unsigned DEST[255:224] ← ABS(SRC[255:224])

### Intel C/C++ Compiler Intrinsic Equivalents

PABSB: \_\_m64 \_mm\_abs\_pi8 (\_\_m64 a) (V)PABSB: \_\_m128i \_mm\_abs\_epi8 (\_\_m128i a) VPABSB: \_\_m256i \_mm256\_abs\_epi8 (\_\_m256i a) PABSW: \_\_m64 \_mm\_abs\_pi16 (\_\_m64 a) (V)PABSW: m128i mm abs epi16 ( m128i a) VPABSW: \_\_m256i \_mm256\_abs\_epi16 (\_\_m256i a) PABSD: \_\_m64 \_mm\_abs\_pi32 (\_\_m64 a) (V)PABSD: \_\_m128i \_mm\_abs\_epi32 (\_\_m128i a) VPABSD: \_\_m256i \_mm256\_abs\_epi32 (\_\_m256i a)

# **SIMD Floating-Point Exceptions**

None.

# **Other Exceptions**

See Exceptions Type 4; additionally #UD If VEX.L = 1.

If VEX.vvvv ≠ 1111B.

# PACKSSWB/PACKSSDW—Pack with Signed Saturation

| Opcode/<br>Instruction                                               | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                                                    |
|----------------------------------------------------------------------|-----------|------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OF 63 /r <sup>1</sup> PACKSSWB mm1, mm2/m64                          | RM        | V/V                          | MMX                      | Converts 4 packed signed word integers from <i>mm1</i> and from <i>mm2/m64</i> into 8 packed signed byte integers in <i>mm1</i> using signed saturation.       |
| 66 OF 63 /r<br>PACKSSWB xmm1, xmm2/m128                              | RM        | V/V                          | SSE2                     | Converts 8 packed signed word integers from xmm1 and from xxm2/m128 into 16 packed signed byte integers in xxm1 using signed saturation.                       |
| OF 6B /r <sup>1</sup> PACKSSDW mm1, mm2/m64                          | RM        | V/V                          | MMX                      | Converts 2 packed signed doubleword integers from <i>mm1</i> and from <i>mm2/m64</i> into 4 packed signed word integers in <i>mm1</i> using signed saturation. |
| 66 OF 6B /r<br>PACKSSDW xmm1, xmm2/m128                              | RM        | V/V                          | SSE2                     | Converts 4 packed signed doubleword integers from xmm1 and from xxm2/m128 into 8 packed signed word integers in xxm1 using signed saturation.                  |
| VEX.NDS.128.66.0F.WIG 63 /r<br>VPACKSSWB <i>xmm1,xmm2, xmm3/m128</i> | RVM       | V/V                          | AVX                      | Converts 8 packed signed word integers from <i>xmm2</i> and from <i>xmm3/m128</i> into 16 packed signed byte integers in <i>xmm1</i> using signed saturation.  |
| VEX.NDS.128.66.0F.WIG 6B /r<br>VPACKSSDW xmm1,xmm2, xmm3/m128        | RVM       | V/V                          | AVX                      | Converts 4 packed signed doubleword integers from xmm2 and from xmm3/m128 into 8 packed signed word integers in xmm1 using signed saturation.                  |
| VEX.NDS.256.66.0F.WIG 63 /r<br>VPACKSSWB ymm1, ymm2, ymm3/m256       | RVM       | V/V                          | AVX2                     | Converts 16 packed signed word integers from <i>ymm2</i> and from <i>ymm3/m256</i> into 32 packed signed byte integers in <i>ymm1</i> using signed saturation. |
| VEX.NDS.256.66.0F.WIG 6B /r<br>VPACKSSDW ymm1, ymm2, ymm3/m256       | RVM       | V/V                          | AVX2                     | Converts 8 packed signed doubleword integers from ymm2 and from ymm3/m256 into 16 packed signed word integers in ymm1using signed saturation.                  |

#### NOTES:

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |  |
|-------|------------------|---------------|---------------|-----------|--|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |  |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |  |

# Description

Converts packed signed word integers into packed signed byte integers (PACKSSWB) or converts packed signed doubleword integers into packed signed word integers (PACKSSDW), using saturation to handle overflow conditions. See Figure 4-2 for an example of the packing operation.

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.



Figure 4-2. Operation of the PACKSSDW Instruction Using 64-bit Operands

The (V)PACKSSWB instruction converts 4, 8 or 16 signed word integers from the destination operand (first operand) and 4, 8 or 16 signed word integers from the source operand (second operand) into 8, 16 or 32 signed byte integers and stores the result in the destination operand. If a signed word integer value is beyond the range of a signed byte integer (that is, greater than 7FH for a positive integer or greater than 80H for a negative integer), the saturated signed byte integer value of 7FH or 80H, respectively, is stored in the destination.

The (V)PACKSSDW instruction packs 2, 4 or 8 signed doublewords from the destination operand (first operand) and 2, 4 or 8 signed doublewords from the source operand (second operand) into 4, 8 or 16 signed words in the destination operand (see Figure 4-2). If a signed doubleword integer value is beyond the range of a signed word (that is, greater than 7FFFH for a positive integer or greater than 8000H for a negative integer), the saturated signed word integer value of 7FFFH or 8000H, respectively, is stored into the destination.

The (V)PACKSSWB and (V)PACKSSDW instructions operate on either 64-bit, 128-bit operands or 256-bit operands. When operating on 64-bit operands, the destination operand must be an MMX technology register and the source operand can be either an MMX technology register or a 64-bit memory location. In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The first source operand is an XMM register. The second operand can be an XMM register or a 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: The first source operand is an XMM register. The second source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand is a YMM register or a 256-bit memory location. The destination operand is a YMM register.

Note: VEX.L must be 0, otherwise the instruction will #UD.

#### Operation

### PACKSSWB (with 64-bit operands)

DEST[7:01 ← SaturateSignedWordToSignedByte DEST[15:0]:

DEST[15:8] ← SaturateSignedWordToSignedByte DEST[31:16];

DEST[23:16] ← SaturateSignedWordToSignedByte DEST[47:32];

DEST[31:24] ← SaturateSignedWordToSignedByte DEST[63:48];

DEST[39:32] ← SaturateSignedWordToSignedByte SRC[15:0];

DEST[47:40] ← SaturateSignedWordToSignedByte SRC[31:16];

DEST[55:48] ← SaturateSignedWordToSignedByte SRC[47:32];

DEST[63:56] ← SaturateSignedWordToSignedByte SRC[63:48];

#### PACKSSDW (with 64-bit operands)

DEST[15:0] ← SaturateSignedDoublewordToSignedWord DEST[31:0];

DEST[31:16] ← SaturateSignedDoublewordToSignedWord DEST[63:32];

DEST[47:32]  $\leftarrow$  SaturateSignedDoublewordToSignedWord SRC[31:0];

DEST[63:48]  $\leftarrow$  SaturateSignedDoublewordToSignedWord SRC[63:32];

#### PACKSSWB instruction (128-bit Legacy SSE version)

DEST[7:0]← SaturateSignedWordToSignedByte (DEST[15:0]);

DEST[15:8] ← SaturateSignedWordToSignedByte (DEST[31:16]);

DEST[23:16]  $\leftarrow$  SaturateSignedWordToSignedByte (DEST[47:32]);

DEST[31:24] ← SaturateSignedWordToSignedByte (DEST[63:48]);

DEST[39:32] ← SaturateSignedWordToSignedByte (DEST[79:64]);

DEST[47:40] ←SaturateSignedWordToSignedByte (DEST[95:80]);

DEST[55:48] ← SaturateSignedWordToSignedByte (DEST[111:96]);

DEST[63:56] ← SaturateSignedWordToSignedByte (DEST[127:112]);

DEST[05.30]  $\leftarrow$  SaturateSignedWordToSignedByte (DEST[127.112]);

DEST[79:72] ← SaturateSignedWordToSignedByte (SRC[31:16]);

DEST[87:80]  $\leftarrow$  SaturateSignedWordToSignedByte (SRC[47:32]);

DEST[95:88]  $\leftarrow$  SaturateSignedWordToSignedByte (SRC[63:48]);

DEST[103:96] ← SaturateSignedWordToSignedByte (SRC[79:64]);

DEST[111:104] ← SaturateSignedWordToSignedByte (SRC[95:80]);

DEST[119:112] ← SaturateSignedWordToSignedByte (SRC[111:96]);

DEST[127:120] ← SaturateSignedWordToSignedByte (SRC[127:112]);

### PACKSSDW instruction (128-bit Legacy SSE version)

DEST[15:0]  $\leftarrow$  SaturateSignedDwordToSignedWord (DEST[31:0]);

DEST[31:16] ← SaturateSignedDwordToSignedWord (DEST[63:32]);

DEST[47:32] ← SaturateSignedDwordToSignedWord (DEST[95:64]);

DEST[63:48] ← SaturateSignedDwordToSignedWord (DEST[127:96]);

DEST[79:64] ← SaturateSignedDwordToSignedWord (SRC[31:0]);

DEST[95:80]  $\leftarrow$  SaturateSignedDwordToSignedWord (SRC[63:32]);

DEST[111:96] ← SaturateSignedDwordToSignedWord (SRC[95:64]);

DEST[127:112] ← SaturateSignedDwordToSignedWord (SRC[127:96]);

#### VPACKSSWB instruction (VEX.128 encoded version)

DEST[7:0]← SaturateSignedWordToSignedByte (SRC1[15:0]);

DEST[15:8]  $\leftarrow$  SaturateSignedWordToSignedByte (SRC1[31:16]);

DEST[23:16] ← SaturateSignedWordToSignedByte (SRC1[47:32]);

DEST[31:24] ← SaturateSignedWordToSignedByte (SRC1[63:48]);

DEST[39:32]  $\leftarrow$  SaturateSignedWordToSignedByte (SRC1[79:64]);

DEST[47:40] ← SaturateSignedWordToSignedByte (SRC1[95:801):

DEST[55:48] ← SaturateSignedWordToSignedByte (SRC1[111:96]);

DEST[63:56] ← SaturateSignedWordToSignedByte (SRC1[127:112]);

 ${\sf DEST[71:64]} \leftarrow {\sf SaturateSignedWordToSignedByte} \ ({\sf SRC2[15:0]});$ 

DEST[79:72]  $\leftarrow$  SaturateSignedWordToSignedByte (SRC2[31:16]);

DEST[87:80]  $\leftarrow$  SaturateSignedWordToSignedByte (SRC2[47:32]);

DEST[95:88] ← SaturateSignedWordToSignedByte (SRC2[63:48]);

DEST[103:96] ← SaturateSignedWordToSignedByte (SRC2[79:64]);

DEST[111:104] ← SaturateSignedWordToSignedByte (SRC2[95:80]);

DEST[119:112] ← SaturateSignedWordToSignedByte (SRC2[111:96]);

DEST[127:120] ← SaturateSignedWordToSignedByte (SRC2[127:112]);

DEST[VLMAX-1:128]  $\leftarrow$  Saturatesignedword i osignedbyte (SRC2[127:112]) DEST[VLMAX-1:128]  $\leftarrow$  0;

#### VPACKSSDW instruction (VEX.128 encoded version)

DEST[15:0] ← SaturateSignedDwordToSignedWord (SRC1[31:0]);

DEST[31:16]  $\leftarrow$  SaturateSignedDwordToSignedWord (SRC1[63:32]);

DEST[47:32]  $\leftarrow$  SaturateSignedDwordToSignedWord (SRC1[95:64]);

DEST[63:48] ← SaturateSignedDwordToSignedWord (SRC1[127:96]);

DEST[79:64] ← SaturateSignedDwordToSignedWord (SRC2[31:0]);

DEST[95:80] ← SaturateSignedDwordToSignedWord (SRC2[63:32]);

DEST[111:96]  $\leftarrow$  SaturateSignedDwordToSignedWord (SRC2[95:64]); DEST[127:112]  $\leftarrow$  SaturateSignedDwordToSignedWord (SRC2[127:96]); DEST[VLMAX-1:128]  $\leftarrow$  0;

# VPACKSSWB instruction (VEX.256 encoded version)

DEST[7:0]← SaturateSignedWordToSignedByte (SRC1[15:0]); DEST[15:8] ← SaturateSignedWordToSignedByte (SRC1[31:16]); DEST[23:16] ← SaturateSignedWordToSignedByte (SRC1[47:32]); DEST[31:24] ← SaturateSignedWordToSignedByte (SRC1[63:48]); DEST[39:32] ← SaturateSignedWordToSignedByte (SRC1[79:64]); DEST[47:40] ← SaturateSignedWordToSignedByte (SRC1[95:80]); DEST[55:48] ← SaturateSignedWordToSignedByte (SRC1[111:96]); DEST[63:56] ← SaturateSignedWordToSignedByte (SRC1[127:112]): DEST[71:64] ← SaturateSignedWordToSignedByte (SRC2[15:0]); DEST[79:72] ← SaturateSignedWordToSignedByte (SRC2[31:16]); DEST[87:80]  $\leftarrow$  SaturateSignedWordToSignedByte (SRC2[47:32]); DEST[95:88]  $\leftarrow$  SaturateSignedWordToSignedByte (SRC2[63:48]); DEST[103:96] ← SaturateSignedWordToSignedByte (SRC2[79:64]); DEST[111:104] ← SaturateSignedWordToSignedByte (SRC2[95:80]); DEST[119:112] ← SaturateSignedWordToSignedByte (SRC2[111:96]); DEST[127:120] ← SaturateSignedWordToSignedByte (SRC2[127:112]); DEST[135:128]← SaturateSignedWordToSignedByte (SRC1[143:128]); DEST[143:136] ← SaturateSignedWordToSignedByte (SRC1[159:144]); DEST[151:144] ← SaturateSignedWordToSignedByte (SRC1[175:1601): DEST[159:152] ← SaturateSignedWordToSignedByte (SRC1[191:176]); DEST[167:160] ← SaturateSignedWordToSignedByte (SRC1[207:192]); DEST[175:168] ← SaturateSignedWordToSignedByte (SRC1[223:208]); DEST[183:176] ← SaturateSignedWordToSignedByte (SRC1[239:224]); DEST[191:184] ← SaturateSignedWordToSignedByte (SRC1[255:240]); DEST[199:192] ← SaturateSignedWordToSignedByte (SRC2[143:128]); DEST[207:200] ← SaturateSignedWordToSignedByte (SRC2[159:144]); DEST[215:208] ← SaturateSignedWordToSignedByte (SRC2[175:160]); DEST[223:216] ← SaturateSignedWordToSignedByte (SRC2[191:176]); DEST[231:224] ← SaturateSignedWordToSignedByte (SRC2[207:192]); DEST[239:2321 ← SaturateSignedWordToSignedByte (SRC2[223:2081): DEST[247:240] ← SaturateSignedWordToSignedByte (SRC2[239:224]); DEST[255:248] ← SaturateSignedWordToSignedByte (SRC2[255:240]);

### VPACKSSDW instruction (VEX.256 encoded version)

DEST[15:0] ← SaturateSignedDwordToSignedWord (SRC1[31:0]);
DEST[31:16] ← SaturateSignedDwordToSignedWord (SRC1[63:32]);
DEST[47:32] ← SaturateSignedDwordToSignedWord (SRC1[95:64]);
DEST[63:48] ← SaturateSignedDwordToSignedWord (SRC1[127:96]);
DEST[79:64] ← SaturateSignedDwordToSignedWord (SRC2[31:0]);
DEST[95:80] ← SaturateSignedDwordToSignedWord (SRC2[63:32]);
DEST[111:96] ← SaturateSignedDwordToSignedWord (SRC2[63:32]);
DEST[127:112] ← SaturateSignedDwordToSignedWord (SRC2[127:96]);
DEST[143:128] ← SaturateSignedDwordToSignedWord (SRC1[159:128]);
DEST[159:144] ← SaturateSignedDwordToSignedWord (SRC1[191:160]);
DEST[175:160] ← SaturateSignedDwordToSignedWord (SRC1[223:192]);
DEST[191:176] ← SaturateSignedDwordToSignedWord (SRC1[255:224]);
DEST[207:192] ← SaturateSignedDwordToSignedWord (SRC2[159:128]);
DEST[223:208] ← SaturateSignedDwordToSignedWord (SRC2[191:160]);
DEST[239:224] ← SaturateSignedDwordToSignedWord (SRC2[223:192]);

# DEST[255:240] ← SaturateSignedDwordToSignedWord (SRC2[255:224]);

### Intel C/C++ Compiler Intrinsic Equivalents

PACKSSWB: \_\_m64 \_mm\_packs\_pi16(\_\_m64 m1, \_\_m64 m2)
(V)PACKSSWB: \_\_m128i \_mm\_packs\_epi16(\_\_m128i m1, \_\_m128i m2)
VPACKSSWB: \_\_m256i \_mm256\_packs\_epi16(\_\_m256i m1, \_\_m256i m2)
PACKSSDW: \_\_m64 \_mm\_packs\_pi32 (\_\_m64 m1, \_\_m64 m2)
(V)PACKSSDW: \_\_m128i \_mm\_packs\_epi32(\_\_m128i m1, \_\_m128i m2)
VPACKSSDW: \_\_m256i \_mm256\_packs\_epi32(\_\_m256i m1, \_\_m256i m2)

# **Flags Affected**

None.

# **SIMD Floating-Point Exceptions**

None.

# **Other Exceptions**

See Exceptions Type 4; additionally #UD If VEX.L = 1.

# PACKUSDW — Pack with Unsigned Saturation

| Opcode/<br>Instruction                                           | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                           |
|------------------------------------------------------------------|-----------|------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 38 2B /r<br>PACKUSDW xmm1, xmm2/m128                       | RM        | V/V                          | SSE4_1                   | Convert 4 packed signed doubleword integers from xmm1 and 4 packed signed doubleword integers from xmm2/m128 into 8 packed unsigned word integers in xmm1 using unsigned saturation.  |
| VEX.NDS.128.66.0F38.WIG 2B /r<br>VPACKUSDW xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Convert 4 packed signed doubleword integers from xmm2 and 4 packed signed doubleword integers from xmm3/m128 into 8 packed unsigned word integers in xmm1 using unsigned saturation.  |
| VEX.NDS.256.66.0F38.WIG 2B /r<br>VPACKUSDW ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Convert 8 packed signed doubleword integers from ymm2 and 8 packed signed doubleword integers from ymm3/m128 into 16 packed unsigned word integers in ymm1 using unsigned saturation. |

### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 2 Operand 3 |    |
|-------|------------------|---------------|---------------------|----|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA                  | NA |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r)       | NA |

### **Description**

Converts packed signed doubleword integers into packed unsigned word integers using unsigned saturation to handle overflow conditions. If the signed doubleword value is beyond the range of an unsigned word (that is, greater than FFFFH or less than 0000H), the saturated unsigned word integer value of FFFFH or 0000H, respectively, is stored in the destination.

128-bit Legacy SSE version: The first source operand is an XMM register. The second operand can be an XMM register or a 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: The first source operand is an XMM register. The second source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand is a YMM register or a 256-bit memory location. The destination operand is a YMM register.

Note: VEX.L must be 0, otherwise the instruction will #UD.

### **Operation**

#### PACKUSDW (Legacy SSE instruction)

 $TMP[15:0] \leftarrow (DEST[31:0] < 0) ? 0 : DEST[15:0];$ 

DEST[15:0]  $\leftarrow$  (DEST[31:0] > FFFFH) ? FFFFH: TMP[15:0];

 $TMP[31:16] \leftarrow (DEST[63:32] < 0) ? 0 : DEST[47:32];$ 

DEST[31:16]  $\leftarrow$  (DEST[63:32] > FFFFH)? FFFFH: TMP[31:16];

 $TMP[47:32] \leftarrow (DEST[95:64] < 0) ? 0 : DEST[79:64];$ 

 $\mathsf{DEST}[47:32] \leftarrow (\mathsf{DEST}[95:64] > \mathsf{FFFFH})? \, \mathsf{FFFFH} : \mathsf{TMP}[47:32];$ 

 $TMP[63:48] \leftarrow (DEST[127:96] < 0) ? 0 : DEST[111:96];$ 

DEST[63:48]  $\leftarrow$  (DEST[127:96] > FFFFH)? FFFFH: TMP[63:48];

 $TMP[79:64] \leftarrow (SRC[31:0] < 0)?0:SRC[15:0];$ 

DEST[63:48]  $\leftarrow$  (SRC[31:0] > FFFFH) ? FFFFH: TMP[79:64]; TMP[95:80]  $\leftarrow$  (SRC[63:32] < 0) ? 0 : SRC[47:32]; DEST[95:80]  $\leftarrow$  (SRC[63:32] > FFFFH) ? FFFFH: TMP[95:80]; TMP[111:96]  $\leftarrow$  (SRC[95:64] < 0) ? 0 : SRC[79:64]; DEST[111:96]  $\leftarrow$  (SRC[95:64] > FFFFH) ? FFFFH: TMP[111:96]; TMP[127:112]  $\leftarrow$  (SRC[127:96] < 0) ? 0 : SRC[111:96]; DEST[127:112]  $\leftarrow$  (SRC[127:96] > FFFFH) ? FFFFH: TMP[127:112];

#### PACKUSDW (VEX.128 encoded version)

 $TMP[15:0] \leftarrow (SRC1[31:0] < 0)?0:SRC1[15:0];$ DEST[15:0]  $\leftarrow$  (SRC1[31:0] > FFFFH)? FFFFH: TMP[15:0];  $TMP[31:16] \leftarrow (SRC1[63:32] < 0)? 0 : SRC1[47:32];$ DEST[31:16]  $\leftarrow$  (SRC1[63:32] > FFFFH)? FFFFH: TMP[31:16];  $TMP[47:32] \leftarrow (SRC1[95:64] < 0)?0:SRC1[79:64];$ DEST[47:32]  $\leftarrow$  (SRC1[95:64] > FFFFH)? FFFFH: TMP[47:32];  $TMP[63:48] \leftarrow (SRC1[127:96] < 0)? 0: SRC1[111:96];$ DEST[63:48]  $\leftarrow$  (SRC1[127:96] > FFFFH)? FFFFH: TMP[63:48];  $TMP[79:64] \leftarrow (SRC2[31:0] < 0)? 0 : SRC2[15:0];$ DEST[63:48]  $\leftarrow$  (SRC2[31:0] > FFFFH)? FFFFH: TMP[79:64];  $TMP[95:80] \leftarrow (SRC2[63:32] < 0)? 0 : SRC2[47:32];$ DEST[95:80]  $\leftarrow$  (SRC2[63:32] > FFFFH)? FFFFH: TMP[95:80];  $TMP[111:96] \leftarrow (SRC2[95:64] < 0)? 0 : SRC2[79:64];$ DEST[111:96]  $\leftarrow$  (SRC2[95:64] > FFFFH) ? FFFFH : TMP[111:96];  $TMP[127:112] \leftarrow (SRC2[127:96] < 0) ? 0 : SRC2[111:96];$ DEST[127:112]  $\leftarrow$  (SRC2[127:96] > FFFFH)? FFFFH: TMP[127:112]; DEST[VLMAX-1:128]  $\leftarrow$  0;

#### VPACKUSDW (VEX.256 encoded version)

 $TMP[15:0] \leftarrow (SRC1[31:0] < 0)?0:SRC1[15:0];$ DEST[15:0]  $\leftarrow$  (SRC1[31:0] > FFFFH)? FFFFH: TMP[15:0];  $TMP[31:16] \leftarrow (SRC1[63:32] < 0)? 0 : SRC1[47:32];$ DEST[31:16]  $\leftarrow$  (SRC1[63:32] > FFFFH)? FFFFH: TMP[31:16];  $TMP[47:32] \leftarrow (SRC1[95:64] < 0)? 0 : SRC1[79:64];$ DEST[47:32]  $\leftarrow$  (SRC1[95:64] > FFFFH)? FFFFH: TMP[47:32];  $TMP[63:48] \leftarrow (SRC1[127:96] < 0)? 0 : SRC1[111:96];$ DEST[63:48]  $\leftarrow$  (SRC1[127:96] > FFFFH) ? FFFFH: TMP[63:48];  $TMP[79:64] \leftarrow (SRC2[31:0] < 0)?0:SRC2[15:0];$ DEST[63:48] ← (SRC2[31:0] > FFFFH)? FFFFH: TMP[79:64];  $TMP[95:80] \leftarrow (SRC2[63:32] < 0)?0:SRC2[47:32];$ DEST[95:80]  $\leftarrow$  (SRC2[63:32] > FFFFH)? FFFFH: TMP[95:80];  $TMP[111:96] \leftarrow (SRC2[95:64] < 0)? 0 : SRC2[79:64];$ DEST[111:96]  $\leftarrow$  (SRC2[95:64] > FFFFH)? FFFFH: TMP[111:96];  $TMP[127:112] \leftarrow (SRC2[127:96] < 0) ? 0 : SRC2[111:96];$ DEST[128:112]  $\leftarrow$  (SRC2[127:96] > FFFFH)? FFFFH: TMP[127:112];  $TMP[143:128] \leftarrow (SRC1[159:128] < 0) ? 0 : SRC1[143:128];$ DEST[143:128]  $\leftarrow$  (SRC1[159:128] > FFFFH)? FFFFH: TMP[143:128];  $TMP[159:144] \leftarrow (SRC1[191:160] < 0) ? 0 : SRC1[175:160];$ DEST[159:144]  $\leftarrow$  (SRC1[191:160] > FFFFH)? FFFFH: TMP[159:144];  $TMP[175:160] \leftarrow (SRC1[223:192] < 0)?0:SRC1[207:192];$ DEST[175:160]  $\leftarrow$  (SRC1[223:192] > FFFFH)? FFFFH: TMP[175:160];  $TMP[191:176] \leftarrow (SRC1[255:224] < 0)?0:SRC1[239:224];$ DEST[191:176]  $\leftarrow$  (SRC1[255:224] > FFFFH)? FFFFH: TMP[191:176];  $TMP[207:192] \leftarrow (SRC2[159:128] < 0) ? 0 : SRC2[143:128];$ DEST[207:192] ← (SRC2[159:128] > FFFFH)? FFFFH: TMP[207:192];

```
\begin{split} & \mathsf{TMP[223:208]} \leftarrow (\mathsf{SRC2[191:160]} < 0) ? \ 0 : \mathsf{SRC2[175:160]}; \\ & \mathsf{DEST[223:208]} \leftarrow (\mathsf{SRC2[191:160]} > \mathsf{FFFFH}) ? \ \mathsf{FFFFH} : \mathsf{TMP[223:208]}; \\ & \mathsf{TMP[239:224]} \leftarrow (\mathsf{SRC2[223:192]} < 0) ? \ 0 : \mathsf{SRC2[207:192]}; \\ & \mathsf{DEST[239:224]} \leftarrow (\mathsf{SRC2[223:192]} > \mathsf{FFFFH}) ? \ \mathsf{FFFFH} : \mathsf{TMP[239:224]}; \\ & \mathsf{TMP[255:240]} \leftarrow (\mathsf{SRC2[255:224]} < 0) ? \ 0 : \mathsf{SRC2[239:224]}; \\ & \mathsf{DEST[255:240]} \leftarrow (\mathsf{SRC2[255:224]} > \mathsf{FFFFH}) ? \ \mathsf{FFFFH} : \mathsf{TMP[255:240]}; \end{split}
```

# Intel C/C++ Compiler Intrinsic Equivalent

```
(V)PACKUSDW: __m128i _mm_packus_epi32(__m128i m1, __m128i m2);

VPACKUSDW: __m256i _mm256_packus_epi32(__m256i m1, __m256i m2);
```

# **Flags Affected**

None.

### **SIMD Exceptions**

None.

# Other Exceptions

See Exceptions Type 4; additionally #UD If VEX.L = 1.

# PACKUSWB—Pack with Unsigned Saturation

| Opcode/<br>Instruction                                         | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                 |
|----------------------------------------------------------------|-----------|------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OF 67 /r <sup>1</sup> PACKUSWB mm, mm/m64                      | RM        | V/V                          | MMX                      | Converts 4 signed word integers from <i>mm</i> and 4 signed word integers from <i>mm/m64</i> into 8 unsigned byte integers in <i>mm</i> using unsigned saturation.          |
| 66 0F 67 /r<br>PACKUSWB xmm1, xmm2/m128                        | RM        | V/V                          | SSE2                     | Converts 8 signed word integers from xmm1 and 8 signed word integers from xmm2/m128 into 16 unsigned byte integers in xmm1 using unsigned saturation.                       |
| VEX.NDS.128.66.0F.WIG 67 /r<br>VPACKUSWB xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Converts 8 signed word integers from xmm2 and 8 signed word integers from xmm3/m128 into 16 unsigned byte integers in xmm1 using unsigned saturation.                       |
| VEX.NDS.256.66.0F.WIG 67 /r<br>VPACKUSWB ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Converts 16 signed word integers from <i>ymm2</i> and 16signed word integers from <i>ymm3/m256</i> into 32 unsigned byte integers in <i>ymm1</i> using unsigned saturation. |

#### NOTES:

#### Instruction Operand Encoding

|       |                  | •             |               |           |  |
|-------|------------------|---------------|---------------|-----------|--|
| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |  |
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |  |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |  |

### **Description**

Converts 4, 8 or 16 signed word integers from the destination operand (first operand) and 4, 8 or 16 signed word integers from the source operand (second operand) into 8, 16 or 32 unsigned byte integers and stores the result in the destination operand. (See Figure 4-2 for an example of the packing operation.) If a signed word integer value is beyond the range of an unsigned byte integer (that is, greater than FFH or less than 00H), the saturated unsigned byte integer value of FFH or 00H, respectively, is stored in the destination.

The PACKUSWB instruction operates on either 64-bit, 128-bit or 256-bit operands. When operating on 64-bit operands, the destination operand must be an MMX technology register and the source operand can be either an MMX technology register or a 64-bit memory location. In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The first source operand is an XMM register. The second operand can be an XMM register or a 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: The first source operand is an XMM register. The second source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand is a YMM register or a 256-bit memory location. The destination operand is a YMM register.

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

#### Operation

#### PACKUSWB (with 64-bit operands)

DEST[7:0] ← SaturateSignedWordToUnsignedByte DEST[15:0];
DEST[15:8] ← SaturateSignedWordToUnsignedByte DEST[31:16];
DEST[23:16] ← SaturateSignedWordToUnsignedByte DEST[47:32];
DEST[31:24] ← SaturateSignedWordToUnsignedByte DEST[63:48];
DEST[39:32] ← SaturateSignedWordToUnsignedByte SRC[15:0];
DEST[47:40] ← SaturateSignedWordToUnsignedByte SRC[31:16];
DEST[55:48] ← SaturateSignedWordToUnsignedByte SRC[47:32];
DEST[63:56] ← SaturateSignedWordToUnsignedByte SRC[63:48];

#### PACKUSWB (Legacy SSE instruction)

DEST[7:0]←SaturateSignedWordToUnsignedByte (DEST[15:0]); DEST[15:8] ←SaturateSignedWordToUnsignedByte (DEST[31:16]); DEST[23:16] ←SaturateSignedWordToUnsignedByte (DEST[47:32]); DEST[31:24] ← SaturateSignedWordToUnsignedByte (DEST[63:48]); DEST[39:32] ← SaturateSignedWordToUnsignedByte (DEST[79:64]); DEST[47:40] ← SaturateSignedWordToUnsignedByte (DEST[95:80]); DEST[55:48] ← SaturateSignedWordToUnsignedByte (DEST[111:96]); DEST[63:56] ← SaturateSignedWordToUnsignedByte (DEST[127:112]); DEST[71:64] ← SaturateSignedWordToUnsignedByte (SRC[15:0]); DEST[79:72]  $\leftarrow$  SaturateSignedWordToUnsignedByte (SRC[31:16]); DEST[87:80] ← SaturateSignedWordToUnsignedByte (SRC[47:32]); DEST[95:88] ← SaturateSignedWordToUnsignedByte (SRC[63:48]); DEST[103:96] ← SaturateSignedWordToUnsignedByte (SRC[79:64]); DEST[111:104] ← SaturateSignedWordToUnsignedByte (SRC[95:80]); DEST[119:112] ← SaturateSignedWordToUnsignedByte (SRC[111:96]); DEST[127:120] ← SaturateSignedWordToUnsignedByte (SRC[127:112]);

#### PACKUSWB (VEX.128 encoded version)

DEST[7:0]← SaturateSignedWordToUnsignedByte (SRC1[15:0]); DEST[15:8] ←SaturateSignedWordToUnsignedByte (SRC1[31:16]); DEST[23:16] ←SaturateSignedWordToUnsignedByte (SRC1[47:32]); DEST[31:24] ← SaturateSignedWordToUnsignedByte (SRC1[63:48]); DEST[39:32] ← SaturateSignedWordToUnsignedByte (SRC1[79:64]); DEST[47:40] ← SaturateSignedWordToUnsignedByte (SRC1[95:80]); DEST[55:48] ← SaturateSignedWordToUnsignedByte (SRC1[111:96]); DEST[63:56] ← SaturateSignedWordToUnsignedByte (SRC1[127:112]); DEST[71:64] ← SaturateSignedWordToUnsignedByte (SRC2[15:0]); DEST[79:72] ← SaturateSignedWordToUnsignedByte (SRC2[31:16]): DEST[87:80] ← SaturateSignedWordToUnsignedByte (SRC2[47:32]); DEST[95:88] ← SaturateSignedWordToUnsignedByte (SRC2[63:48]); DEST[103:96] ← SaturateSignedWordToUnsignedByte (SRC2[79:64]); DEST[111:104] ← SaturateSignedWordToUnsignedByte (SRC2[95:80]); DEST[119:112] ← SaturateSignedWordToUnsignedByte (SRC2[111:96]); DEST[127:120]  $\leftarrow$  SaturateSignedWordToUnsignedByte (SRC2[127:112]); DEST[VLMAX-1:128]  $\leftarrow$  0;

#### VPACKUSWB (VEX.256 encoded version)

DEST[7:0] ← SaturateSignedWordToUnsignedByte (SRC1[15:0]);
DEST[15:8] ← SaturateSignedWordToUnsignedByte (SRC1[31:16]);
DEST[23:16] ← SaturateSignedWordToUnsignedByte (SRC1[47:32]);
DEST[31:24] ← SaturateSignedWordToUnsignedByte (SRC1[63:48]);
DEST[39:32] ← SaturateSignedWordToUnsignedByte (SRC1[79:64]);

DEST[47:40] ← SaturateSignedWordToUnsignedByte (SRC1[95:80]); DEST[55:48] ← SaturateSignedWordToUnsignedByte (SRC1[111:96]); DEST[63:56] ← SaturateSignedWordToUnsignedByte (SRC1[127:112]); DEST[71:64] ←SaturateSignedWordToUnsignedByte (SRC2[15:0]); DEST[79:72] ← SaturateSignedWordToUnsignedByte (SRC2[31:16]); DEST[87:80] ← SaturateSignedWordToUnsignedByte (SRC2[47:32]); DEST[95:88] ← SaturateSignedWordToUnsignedByte (SRC2[63:48]); DEST[103:96] ← SaturateSignedWordToUnsignedByte (SRC2[79:64]); DEST[111:104] ← SaturateSignedWordToUnsignedByte (SRC2[95:80]); DEST[119:112] ← SaturateSignedWordToUnsignedByte (SRC2[111:96]); DEST[127:120] ← SaturateSignedWordToUnsignedByte (SRC2[127:112]); DEST[135:128]← SaturateSignedWordToUnsignedByte (SRC1[143:128]); DEST[143:136] ←SaturateSignedWordToUnsignedByte (SRC1[159:144]): DEST[151:144] ←SaturateSignedWordToUnsignedByte (SRC1[175:160]); DEST[159:152] ←SaturateSignedWordToUnsignedByte (SRC1[191:176]); DEST[167:160] ← SaturateSignedWordToUnsignedByte (SRC1[207:192]); DEST[175:168] ← SaturateSignedWordToUnsignedByte (SRC1[223:208]); DEST[183:176] ← SaturateSignedWordToUnsignedByte (SRC1[239:224]); DEST[191:184] ← SaturateSignedWordToUnsignedByte (SRC1[255:240]); DEST[199:192] ← SaturateSignedWordToUnsignedByte (SRC2[143:128]); DEST[207:200] ← SaturateSignedWordToUnsignedByte (SRC2[159:144]); DEST[215:208] ← SaturateSignedWordToUnsignedByte (SRC2[175:160]); DEST[223:216] ← SaturateSignedWordToUnsignedByte (SRC2[191:176]); DEST[231:224] ← SaturateSignedWordToUnsignedBvte (SRC2[207:1921): DEST[239:232] ← SaturateSignedWordToUnsignedByte (SRC2[223:208]); DEST[247:240] ← SaturateSignedWordToUnsignedByte (SRC2[239:224]); DEST[255:248] ← SaturateSignedWordToUnsignedByte (SRC2[255:240]);

# Intel C/C++ Compiler Intrinsic Equivalent

PACKUSWB: \_\_m64 \_mm\_packs\_pu16(\_\_m64 m1, \_\_m64 m2)

(V)PACKUSWB: \_\_m128i \_mm\_packus\_epi16(\_\_m128i m1, \_\_m128i m2)

VPACKUSWB: \_\_m256i \_mm256\_packus\_epi16(\_\_m256i m1, \_\_m256i m2);

#### Flags Affected

None.

### SIMD Floating-Point Exceptions

None.

#### Other Exceptions

See Exceptions Type 4; additionally #UD If VEX.L = 1.

# PADDB/PADDW/PADDD—Add Packed Integers

| Opcode/<br>Instruction       | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                               |
|------------------------------|-----------|------------------------------|--------------------------|-------------------------------------------|
| 0F FC /r <sup>1</sup>        | RM        | V/V                          | MMX                      | Add packed byte integers from mm/m64 and  |
| PADDB mm, mm/m64             |           |                              |                          | mm.                                       |
| 66 OF FC /r                  | RM        | V/V                          | SSE2                     | Add packed byte integers from xmm2/m128   |
| PADDB xmm1, xmm2/m128        |           |                              |                          | and xmm1.                                 |
| 0F FD /r <sup>1</sup>        | RM        | V/V                          | MMX                      | Add packed word integers from mm/m64 and  |
| PADDW mm, mm/m64             |           |                              |                          | mm.                                       |
| 66 OF FD /r                  | RM        | V/V                          | SSE2                     | Add packed word integers from xmm2/m128   |
| PADDW xmm1, xmm2/m128        |           |                              |                          | and xmm1.                                 |
| 0F FE /r <sup>1</sup>        | RM        | V/V                          | MMX                      | Add packed doubleword integers from       |
| PADDD mm, mm/m64             |           |                              |                          | mm/m64 and mm.                            |
| 66 OF FE /r                  | RM        | V/V                          | SSE2                     | Add packed doubleword integers from       |
| PADDD xmm1, xmm2/m128        |           |                              |                          | xmm2/m128 and xmm1.                       |
| VEX.NDS.128.66.0F.WIG FC /r  | RVM       | V/V                          | AVX                      | Add packed byte integers from xmm3/m128   |
| VPADDB xmm1, xmm2, xmm3/m128 |           |                              |                          | and xmm2.                                 |
| VEX.NDS.128.66.0F.WIG FD /r  | RVM       | V/V                          | AVX                      | Add packed word integers from xmm3/m128   |
| VPADDW xmm1, xmm2, xmm3/m128 |           |                              |                          | and <i>xmm2</i> .                         |
| VEX.NDS.128.66.0F.WIG FE /r  | RVM       | V/V                          | AVX                      | Add packed doubleword integers from       |
| VPADDD xmm1, xmm2, xmm3/m128 |           |                              |                          | xmm3/m128 and xmm2.                       |
| VEX.NDS.256.66.0F.WIG FC /r  | RVM       | V/V                          | AVX2                     | Add packed byte integers from ymm2, and   |
| VPADDB ymm1, ymm2, ymm3/m256 |           |                              |                          | ymm3/m256 and store in ymm1.              |
| VEX.NDS.256.66.0F.WIG FD /r  | RVM       | V/V                          | AVX2                     | Add packed word integers from ymm2,       |
| VPADDW ymm1, ymm2, ymm3/m256 |           |                              |                          | ymm3/m256 and store in ymm1.              |
| VEX.NDS.256.66.0F.WIG FE /r  | RVM       | V/V                          | AVX2                     | Add packed doubleword integers from ymm2, |
| VPADDD ymm1, ymm2, ymm3/m256 |           |                              |                          | ymm3/m256 and store in ymm1.              |

#### NOTES:

## **Instruction Operand Encoding**

| Op/Er | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### Description

Performs a SIMD add of the packed integers from the source operand (second operand) and the destination operand (first operand), and stores the packed integer results in the destination operand. See Figure 9-4 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for an illustration of a SIMD operation. Overflow is handled with wraparound, as described in the following paragraphs.

Adds the packed byte, word, doubleword, or quadword integers in the first source operand to the second source operand and stores the result in the destination operand. When a result is too large to be represented in the

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

8/16/32 integer (overflow), the result is wrapped around and the low bits are written to the destination element (that is, the carry is ignored).

Note that these instructions can operate on either unsigned or signed (two's complement notation) integers; however, it does not set bits in the EFLAGS register to indicate overflow and/or a carry. To prevent undetected overflow conditions, software must control the ranges of the values operated on.

These instructions can operate on either 64-bit, 128-bit or 256-bit operands. When operating on 64-bit operands, the destination operand must be an MMX technology register and the source operand can be either an MMX technology register or a 64-bit memory location. In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The first source operand is an XMM register. The second operand can be an XMM register or a 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: The first source operand is an XMM register. The second source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand is a YMM register or a 256-bit memory location. The destination operand is a YMM register.

Note: VEX.L must be 0, otherwise the instruction will #UD.

#### Operation

### PADDB (with 64-bit operands)

DEST[7:0]  $\leftarrow$  DEST[7:0] + SRC[7:0]; (\* Repeat add operation for 2nd through 7th byte \*) DEST[63:56]  $\leftarrow$  DEST[63:56] + SRC[63:56];

#### PADDB (with 128-bit operands)

DEST[7:0]  $\leftarrow$  DEST[7:0] + SRC[7:0]; (\* Repeat add operation for 2nd through 14th byte \*) DEST[127:120]  $\leftarrow$  DEST[111:120] + SRC[127:120];

## VPADDB (VEX.128 encoded version)

DEST[7:0]  $\leftarrow$  SRC1[7:0]+SRC2[7:0] DEST[15:8]  $\leftarrow$  SRC1[15:8]+SRC2[15:8] DEST[23:16]  $\leftarrow$  SRC1[23:16]+SRC2[23:16] DEST[31:24]  $\leftarrow$  SRC1[31:24]+SRC2[31:24] DEST[39:32]  $\leftarrow$  SRC1[39:32]+SRC2[39:32] DEST[47:40]  $\leftarrow$  SRC1[47:40]+SRC2[47:40] DEST[55:48] ← SRC1[55:48]+SRC2[55:48] DEST[63:56]  $\leftarrow$  SRC1[63:56]+SRC2[63:56] DEST[71:64]  $\leftarrow$  SRC1[71:64]+SRC2[71:64] DEST[79:72]  $\leftarrow$  SRC1[79:72]+SRC2[79:72] DEST[87:80]  $\leftarrow$  SRC1[87:80]+SRC2[87:80] DEST[95:88]  $\leftarrow$  SRC1[95:88]+SRC2[95:88] DEST[103:96]  $\leftarrow$  SRC1[103:96]+SRC2[103:96] DEST[111:104]  $\leftarrow$  SRC1[111:104]+SRC2[111:104] DEST[119:112]  $\leftarrow$  SRC1[119:112]+SRC2[119:112] DEST[127:120]  $\leftarrow$  SRC1[127:120]+SRC2[127:120] DEST[VLMAX-1:128]  $\leftarrow$  0

## VPADDB (VEX.256 encoded instruction)

DEST[7:0] ← SRC1[7:0] + SRC2[7:0]; (\* Repeat add operation for 2nd through 31th byte \*) DEST[255:248] ← SRC1[255:248] + SRC2[255:248];

#### PADDW (with 64-bit operands)

DEST[15:0]  $\leftarrow$  DEST[15:0] + SRC[15:0]; (\* Repeat add operation for 2nd and 3th word \*) DEST[63:48]  $\leftarrow$  DEST[63:48] + SRC[63:48];

#### PADDW (with 128-bit operands)

DEST[15:0]  $\leftarrow$  DEST[15:0] + SRC[15:0]; (\* Repeat add operation for 2nd through 7th word \*) DEST[127:112]  $\leftarrow$  DEST[127:112] + SRC[127:112];

#### VPADDW (VEX.128 encoded version)

 $\begin{array}{l} \mathsf{DEST}[15:0] \leftarrow \mathsf{SRC1}[15:0] + \mathsf{SRC2}[15:0] \\ \mathsf{DEST}[31:16] \leftarrow \mathsf{SRC1}[31:16] + \mathsf{SRC2}[31:16] \\ \mathsf{DEST}[47:32] \leftarrow \mathsf{SRC1}[47:32] + \mathsf{SRC2}[47:32] \\ \mathsf{DEST}[63:48] \leftarrow \mathsf{SRC1}[63:48] + \mathsf{SRC2}[63:48] \\ \mathsf{DEST}[79:64] \leftarrow \mathsf{SRC1}[79:64] + \mathsf{SRC2}[79:64] \\ \mathsf{DEST}[95:80] \leftarrow \mathsf{SRC1}[95:80] + \mathsf{SRC2}[95:80] \\ \mathsf{DEST}[111:96] \leftarrow \mathsf{SRC1}[111:96] + \mathsf{SRC2}[111:96] \\ \mathsf{DEST}[127:112] \leftarrow \mathsf{SRC1}[127:112] + \mathsf{SRC2}[127:112] \\ \mathsf{DEST}[\mathsf{VLMAX-1:128}] \leftarrow \mathsf{O} \end{array}$ 

#### VPADDW (VEX.256 encoded instruction)

DEST[15:0] ← SRC1[15:0] + SRC2[15:0]; (\* Repeat add operation for 2nd through 15th word \*) DEST[255:240] ← SRC1[255:240] + SRC2[255:240];

#### PADDD (with 64-bit operands)

DEST[31:0]  $\leftarrow$  DEST[31:0] + SRC[31:0]; DEST[63:32]  $\leftarrow$  DEST[63:32] + SRC[63:32];

#### PADDD (with 128-bit operands)

DEST[31:0]  $\leftarrow$  DEST[31:0] + SRC[31:0]; (\* Repeat add operation for 2nd and 3th doubleword \*) DEST[127:96]  $\leftarrow$  DEST[127:96] + SRC[127:96];

#### VPADDD (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  SRC1[31:0]+SRC2[31:0] DEST[63:32]  $\leftarrow$  SRC1[63:32]+SRC2[63:32] DEST[95:64]  $\leftarrow$  SRC1[95:64]+SRC2[95:64] DEST[127:96]  $\leftarrow$  SRC1[127:96]+SRC2[127:96] DEST[VLMAX-1:128]  $\leftarrow$  0

### VPADDD (VEX.256 encoded instruction)

DEST[31:0]  $\leftarrow$  SRC1[31:0] + SRC2[31:0]; (\* Repeat add operation for 2nd and 7th doubleword \*) DEST[255:224]  $\leftarrow$  SRC1[255:224] + SRC2[255:224];

#### Intel C/C++ Compiler Intrinsic Equivalents

PADDB: \_\_m64 \_mm\_add\_pi8(\_\_m64 m1, \_\_m64 m2)
(V)PADDB: \_\_m128i \_mm\_add\_epi8 (\_\_m128ia,\_\_m128ib )

VPADDB: \_\_m256i \_mm256\_add\_epi8 (\_\_m256ia,\_\_m256i b )

PADDW: \_\_m64 \_mm\_add\_pi16(\_\_m64 m1, \_\_m64 m2)
(V)PADDW: \_\_m128i \_mm\_add\_epi16 (\_\_m128i a, \_\_m128i b)

VPADDW: \_\_m256i \_mm256\_add\_epi16 ( \_\_m256i a, \_\_m256i b)

PADDD: \_\_m64 \_mm\_add\_pi32(\_\_m64 m1, \_\_m64 m2)
(V)PADDD: \_\_m128i \_mm\_add\_epi32 ( \_\_m128i a, \_\_m128i b)
VPADDD: \_\_m256i \_mm256\_add\_epi32 ( \_\_m256i a, \_\_m256i b)

# **Flags Affected**

None.

# **SIMD Floating-Point Exceptions**

None.

# **Other Exceptions**

# PADDQ—Add Packed Quadword Integers

| Opcode/<br>Instruction       | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                     |
|------------------------------|-----------|------------------------------|--------------------------|-------------------------------------------------|
| 0F D4 /r <sup>1</sup>        | RM        | V/V                          | SSE2                     | Add quadword integer mm2/m64 to mm1.            |
| PADDQ mm1, mm2/m64           |           |                              |                          |                                                 |
| 66 0F D4 /r                  | RM        | V/V                          | SSE2                     | Add packed quadword integers xmm2/m128          |
| PADDQ xmm1, xmm2/m128        |           |                              |                          | to xmm1.                                        |
| VEX.NDS.128.66.0F.WIG D4 /r  | RVM       | V/V                          | AVX                      | Add packed quadword integers xmm3/m128          |
| VPADDQ xmm1, xmm2, xmm3/m128 |           |                              |                          | and <i>xmm2</i> .                               |
| VEX.NDS.256.66.0F.WIG D4 /r  | RVM       | V/V                          | AVX2                     | Add packed quadword integers from <i>ymm2</i> , |
| VPADDQ ymm1, ymm2, ymm3/m256 |           |                              |                          | ymm3/m256 and store in ymm1.                    |

#### NOTES:

### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### **Description**

Adds the first operand (destination operand) to the second operand (source operand) and stores the result in the destination operand. The source operand can be a quadword integer stored in an MMX technology register or a 64-bit memory location, or it can be two packed quadword integers stored in an XMM register or an 128-bit memory location. The destination operand can be a quadword integer stored in an MMX technology register or two packed quadword integers stored in an XMM register. When packed quadword operands are used, a SIMD add is performed. When a quadword result is too large to be represented in 64 bits (overflow), the result is wrapped around and the low 64 bits are written to the destination element (that is, the carry is ignored).

Note that the (V)PADDQ instruction can operate on either unsigned or signed (two's complement notation) integers; however, it does not set bits in the EFLAGS register to indicate overflow and/or a carry. To prevent undetected overflow conditions, software must control the ranges of the values operated on.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The first source operand is an XMM register. The second operand can be an XMM register or a 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: The first source operand is an XMM register. The second source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand is a YMM register or a 256-bit memory location. The destination operand is a YMM register.

Note: VEX.L must be 0, otherwise the instruction will #UD.

### Operation

## PADDQ (with 64-Bit operands)

 $\mathsf{DEST}[63:0] \leftarrow \mathsf{DEST}[63:0] + \mathsf{SRC}[63:0];$ 

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

### PADDQ (with 128-Bit operands)

```
DEST[63:0] \leftarrow DEST[63:0] + SRC[63:0];
DEST[127:64] \leftarrow DEST[127:64] + SRC[127:64];
```

### VPADDQ (VEX.128 encoded instruction)

DEST[63:0]  $\leftarrow$  SRC1[63:0] + SRC2[63:0]; DEST[127:64]  $\leftarrow$  SRC1[127:64] + SRC2[127:64]; DEST[VLMAX-1:128]  $\leftarrow$  0;

### VPADDQ (VEX.256 encoded instruction)

DEST[63:0]  $\leftarrow$  SRC1[63:0] + SRC2[63:0]; DEST[127:64]  $\leftarrow$  SRC1[127:64] + SRC2[127:64]; DEST[191:128]  $\leftarrow$  SRC1[191:128] + SRC2[191:128]; DEST[255:192]  $\leftarrow$  SRC1[255:192] + SRC2[255:192];

# Intel C/C++ Compiler Intrinsic Equivalents

PADDQ: \_\_m64 \_mm\_add\_si64 (\_\_m64 a, \_\_m64 b)

(V)PADDQ: \_\_m128i \_mm\_add\_epi64 ( \_\_m128i a, \_\_m128i b) VPADDQ: \_\_m256i \_mm256\_add\_epi64 ( \_\_m256i a, \_\_m256i b)

# **Flags Affected**

None.

# **Numeric Exceptions**

None.

#### Other Exceptions

# PADDSB/PADDSW—Add Packed Signed Integers with Signed Saturation

| Opcode/<br>Instruction        | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                            |
|-------------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------------|
| OF EC /r <sup>1</sup>         | RM        | V/V                          | MMX                      | Add packed signed byte integers from                   |
| PADDSB mm, mm/m64             |           |                              |                          | mm/m64 and mm and saturate the results.                |
| 66 OF EC /r                   | RM        | V/V                          | SSE2                     | Add packed signed byte integers from                   |
| PADDSB xmm1, xmm2/m128        |           |                              |                          | xmm2/m128 and xmm1 saturate the results.               |
| OF ED /r <sup>1</sup>         | RM        | V/V                          | MMX                      | Add packed signed word integers from                   |
| PADDSW mm, mm/m64             |           |                              |                          | mm/m64 and mm and saturate the results.                |
| 66 OF ED /r                   | RM        | V/V                          | SSE2                     | Add packed signed word integers from                   |
| PADDSW xmm1, xmm2/m128        |           |                              |                          | xmm2/m128 and xmm1 and saturate the results.           |
| VEX.NDS.128.66.0F.WIG EC /r   | RVM       | V/V                          | AVX                      | Add packed signed byte integers from                   |
| VPADDSB xmm1, xmm2, xmm3/m128 |           |                              |                          | xmm3/m128 and xmm2 saturate the results.               |
| VEX.NDS.128.66.0F.WIG ED /r   | RVM       | V/V                          | AVX                      | Add packed signed word integers from                   |
| VPADDSW xmm1, xmm2, xmm3/m128 |           |                              |                          | xmm3/m128 and xmm2 and saturate the results.           |
| VEX.NDS.256.66.0F.WIG EC /r   | RVM       | V/V                          | AVX2                     | Add packed signed byte integers from ymm2,             |
| VPADDSB ymm1, ymm2, ymm3/m256 |           |                              |                          | and ymm3/m256 and store the saturated results in ymm1. |
| VEX.NDS.256.66.0F.WIG ED /r   | RVM       | V/V                          | AVX2                     | Add packed signed word integers from ymm2,             |
| VPADDSW ymm1, ymm2, ymm3/m256 |           |                              |                          | and ymm3/m256 and store the saturated results in ymm1. |

#### NOTES:

#### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### **Description**

Performs a SIMD add of the packed signed integers from the source operand (second operand) and the destination operand (first operand), and stores the packed integer results in the destination operand. See Figure 9-4 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for an illustration of a SIMD operation. Overflow is handled with signed saturation, as described in the following paragraphs.

The PADDSB instruction adds packed signed byte integers. When an individual byte result is beyond the range of a signed byte integer (that is, greater than 7FH or less than 80H), the saturated value of 7FH or 80H, respectively, is written to the destination operand.

The PADDSW instruction adds packed signed word integers. When an individual word result is beyond the range of a signed word integer (that is, greater than 7FFFH or less than 8000H), the saturated value of 7FFFH or 8000H, respectively, is written to the destination operand.

These instructions can operate on either 64-bit, 128-bit or 256-bit operands. When operating on 64-bit operands, the destination operand must be an MMX technology register and the source operand can be either an MMX technology register or a 64-bit memory location. In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

128-bit Legacy SSE version: The first source operand is an XMM register. The second operand can be an XMM register or a 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: The first source operand is an XMM register. The second source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand is a YMM register or a 256-bit memory location. The destination operand is a YMM register.

Note: VEX.L must be 0, otherwise the instruction will #UD.

### Operation

#### PADDSB (with 64-bit operands)

DEST[7:0] ← SaturateToSignedByte(DEST[7:0] + SRC (7:0]); (\* Repeat add operation for 2nd through 7th bytes \*) DEST[63:56] ← SaturateToSignedByte(DEST[63:56] + SRC[63:56]);

### PADDSB (with 128-bit operands)

DEST[7:0] ← SaturateToSignedByte (DEST[7:0] + SRC[7:0]); (\* Repeat add operation for 2nd through 14th bytes \*) DEST[127:120] ← SaturateToSignedByte (DEST[111:120] + SRC[127:120]);

#### VPADDSB (VEX.128 encoded version)

DEST[7:0]  $\leftarrow$  SaturateToSignedByte (SRC1[7:0] + SRC2[7:0]); (\* Repeat subtract operation for 2nd through 14th bytes \*) DEST[127:120]  $\leftarrow$  SaturateToSignedByte (SRC1[111:120] + SRC2[127:120]); DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPADDSB (VEX.256 encoded version)

DEST[7:0] ← SaturateToSignedByte (SRC1[7:0] + SRC2[7:0]); (\* Repeat add operation for 2nd through 31st bytes \*) DEST[255:248] ← SaturateToSignedByte (SRC1[255:248] + SRC2[255:248]);

#### PADDSW (with 64-bit operands)

DEST[15:0]  $\leftarrow$  SaturateToSignedWord(DEST[15:0] + SRC[15:0] ); (\* Repeat add operation for 2nd and 7th words \*) DEST[63:48]  $\leftarrow$  SaturateToSignedWord(DEST[63:48] + SRC[63:48] );

#### PADDSW (with 128-bit operands)

DEST[15:0]  $\leftarrow$  SaturateToSignedWord (DEST[15:0] + SRC[15:0]); (\* Repeat add operation for 2nd through 7th words \*) DEST[127:112]  $\leftarrow$  SaturateToSignedWord (DEST[127:112] + SRC[127:112]);

#### VPADDSW (VEX.128 encoded version)

DEST[15:0] ← SaturateToSignedWord (SRC1[15:0] + SRC2[15:0]); (\* Repeat subtract operation for 2nd through 7th words \*) DEST[127:112] ← SaturateToSignedWord (SRC1[127:112] + SRC2[127:112]); DEST[VLMAX-1:128] ← 0

#### VPADDSW (VEX.256 encoded version)

DEST[15:0] ← SaturateToSignedWord (SRC1[15:0] + SRC2[15:0]); (\* Repeat add operation for 2nd through 15th words \*) DEST[255:240] ← SaturateToSignedWord (SRC1[255:240] + SRC2[255:240])

# Intel C/C++ Compiler Intrinsic Equivalents

```
PADDSB: __m64 _mm_adds_pi8(__m64 m1, __m64 m2)
(V)PADDSB: __m128i _mm_adds_epi8 ( __m128i a, __m128i b)

VPADDSB: __m256i _mm256_adds_epi8 ( __m256i a, __m256i b)

PADDSW: __m64 _mm_adds_pi16(__m64 m1, __m64 m2)
(V)PADDSW: __m128i _mm_adds_epi16 ( __m128i a, __m128i b)

VPADDSW: __m256i _mm256_adds_epi16 ( __m256i a, __m256i b)
```

# **Flags Affected**

None.

# **SIMD Floating-Point Exceptions**

None.

### Other Exceptions

# PADDUSB/PADDUSW—Add Packed Unsigned Integers with Unsigned Saturation

| Opcode/<br>Instruction         | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                    |
|--------------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------------------------------------|
| OF DC /r <sup>1</sup>          | RM        | V/V                          | MMX                      | Add packed unsigned byte integers from mm/m64 and mm and saturate the results. |
| PADDUSB mm, mm/m64             |           |                              |                          |                                                                                |
| 66 OF DC /r                    | RM        | V/V                          | SSE2                     | Add packed unsigned byte integers from                                         |
| PADDUSB xmm1, xmm2/m128        |           |                              |                          | xmm2/m128 and xmm1 saturate the results.                                       |
| 0F DD /r <sup>1</sup>          | RM        | V/V                          | MMX                      | Add packed unsigned word integers from                                         |
| PADDUSW mm, mm/m64             |           |                              |                          | mm/m64 and mm and saturate the results.                                        |
| 66 OF DD /r                    | RM        | V/V                          | SSE2                     | Add packed unsigned word integers from                                         |
| PADDUSW xmm1, xmm2/m128        |           |                              |                          | xmm2/m128 to xmm1 and saturate the results.                                    |
| VEX.NDS.128.660F.WIG DC /r     | RVM       | V/V                          | AVX                      | Add packed unsigned byte integers from                                         |
| VPADDUSB xmm1, xmm2, xmm3/m128 |           |                              |                          | xmm3/m128 to xmm2 and saturate the results.                                    |
| VEX.NDS.128.66.0F.WIG DD /r    | RVM       | V/V                          | AVX                      | Add packed unsigned word integers from                                         |
| VPADDUSW xmm1, xmm2, xmm3/m128 |           |                              |                          | xmm3/m128 to xmm2 and saturate the results.                                    |
| VEX.NDS.256.66.0F.WIG DC /r    | RVM       | V/V                          | AVX2                     | Add packed unsigned byte integers from                                         |
| VPADDUSB ymm1, ymm2, ymm3/m256 |           |                              |                          | ymm2, and ymm3/m256 and store the saturated results in ymm1.                   |
| VEX.NDS.256.66.0F.WIG DD /r    | RVM       | V/V                          | AVX2                     | Add packed unsigned word integers from                                         |
| VPADDUSW ymm1, ymm2, ymm3/m256 |           |                              |                          | ymm2, and ymm3/m256 and store the saturated results in ymm1.                   |

#### NOTES:

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

#### **Description**

Performs a SIMD add of the packed unsigned integers from the source operand (second operand) and the destination operand (first operand), and stores the packed integer results in the destination operand. See Figure 9-4 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for an illustration of a SIMD operation. Overflow is handled with unsigned saturation, as described in the following paragraphs.

The (V)PADDUSB instruction adds packed unsigned byte integers. When an individual byte result is beyond the range of an unsigned byte integer (that is, greater than FFH), the saturated value of FFH is written to the destination operand.

The (V)PADDUSW instruction adds packed unsigned word integers. When an individual word result is beyond the range of an unsigned word integer (that is, greater than FFFFH), the saturated value of FFFFH is written to the destination operand.

These instructions can operate on either 64-bit, 128-bit or 256-bit operands. When operating on 64-bit operands, the destination operand must be an MMX technology register and the source operand can be either an MMX technology.

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

nology register or a 64-bit memory location. In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The first source operand is an XMM register. The second operand can be an XMM register or a 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: The first source operand is an XMM register. The second source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand is a YMM register or a 256-bit memory location. The destination operand is a YMM register.

Note: VEX.L must be 0, otherwise the instruction will #UD.

#### Operation

#### PADDUSB (with 64-bit operands)

DEST[7:0]  $\leftarrow$  SaturateToUnsignedByte(DEST[7:0] + SRC (7:0]); (\* Repeat add operation for 2nd through 7th bytes \*) DEST[63:56]  $\leftarrow$  SaturateToUnsignedByte(DEST[63:56] + SRC[63:56]

#### PADDUSB (with 128-bit operands)

DEST[7:0] ← SaturateToUnsignedByte (DEST[7:0] + SRC[7:0]); (\* Repeat add operation for 2nd through 14th bytes \*) DEST[127:120] ← SaturateToUnSignedByte (DEST[127:120] + SRC[127:120]);

### VPADDUSB (VEX.128 encoded version)

DEST[7:0]  $\leftarrow$  SaturateToUnsignedByte (SRC1[7:0] + SRC2[7:0]); (\* Repeat subtract operation for 2nd through 14th bytes \*) DEST[127:120]  $\leftarrow$  SaturateToUnsignedByte (SRC1[111:120] + SRC2[127:120]); DEST[VLMAX-1:128]  $\leftarrow$  0

### VPADDUSB (VEX.256 encoded version)

DEST[7:0] ← SaturateToUnsignedByte (SRC1[7:0] + SRC2[7:0]); (\* Repeat add operation for 2nd through 31st bytes \*) DEST[255:248] ← SaturateToUnsignedByte (SRC1[255:248] + SRC2[255:248]);

## PADDUSW (with 64-bit operands)

DEST[15:0]  $\leftarrow$  SaturateToUnsignedWord(DEST[15:0] + SRC[15:0]); (\* Repeat add operation for 2nd and 3rd words \*) DEST[63:48]  $\leftarrow$  SaturateToUnsignedWord(DEST[63:48] + SRC[63:48]);

#### PADDUSW (with 128-bit operands)

 $\label{eq:DEST[15:0]} $\leftarrow$ SaturateToUnsignedWord (DEST[15:0] + SRC[15:0]); $$ (* Repeat add operation for 2nd through 7th words *) $$ DEST[127:112] $\leftarrow$ SaturateToUnSignedWord (DEST[127:112] + SRC[127:112]); $$$ 

#### VPADDUSW (VEX.128 encoded version)

DEST[15:0]  $\leftarrow$  SaturateToUnsignedWord (SRC1[15:0] + SRC2[15:0]); (\* Repeat subtract operation for 2nd through 7th words \*) DEST[127:112]  $\leftarrow$  SaturateToUnsignedWord (SRC1[127:112] + SRC2[127:112]); DEST[VLMAX-1:128]  $\leftarrow$  0

## VPADDUSW (VEX.256 encoded version)

DEST[15:0] ← SaturateToUnsignedWord (SRC1[15:0] + SRC2[15:0]); (\* Repeat add operation for 2nd through 15th words \*) DEST[255:240] ← SaturateToUnsignedWord (SRC1[255:240] + SRC2[255:240])

# Intel C/C++ Compiler Intrinsic Equivalents

```
PADDUSB: __m64 _mm_adds_pu8(__m64 m1, __m64 m2)
PADDUSW: __m64 _mm_adds_pu16(__m64 m1, __m64 m2)
(V)PADDUSB: __m128i _mm_adds_epu8 ( __m128i a, __m128i b)
(V)PADDUSW: __m128i _mm_adds_epu16 ( __m128i a, __m128i b)
VPADDUSB: __m256i _mm256_adds_epu8 ( __m256i a, __m256i b)
VPADDUSW: __m256i _mm256_adds_epu16 ( __m256i a, __m256i b)
```

# **Flags Affected**

None.

# **Numeric Exceptions**

None.

# **Other Exceptions**

# PALIGNR — Packed Align Right

| Opcode/<br>Instruction                                                        | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                                                                                           |
|-------------------------------------------------------------------------------|-----------|------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OF 3A OF /r ib <sup>1</sup> PALIGNR <i>mm1</i> , <i>mm2/m64</i> , <i>imm8</i> | RMI       | V/V                          | SSSE3                    | Concatenate destination and source operands, extract byte-aligned result shifted to the right by constant value in <i>imm8</i> into <i>mm1</i> .                                                                                                      |
| 66 OF 3A OF /r ib<br>PALIGNR <i>xmm1</i> , <i>xmm2/m128</i> , <i>imm8</i>     | RMI       | V/V                          | SSSE3                    | Concatenate destination and source operands, extract byte-aligned result shifted to the right by constant value in <i>imm8</i> into <i>xmm1</i> .                                                                                                     |
| VEX.NDS.128.66.0F3A.WIG OF /r ib<br>VPALIGNR xmm1, xmm2, xmm3/m128, imm8      | RVMI      | V/V                          | AVX                      | Concatenate xmm2 and xmm3/m128, extract byte aligned result shifted to the right by constant value in imm8 and result is stored in xmm1.                                                                                                              |
| VEX.NDS.256.66.0F3A.WIG OF /r ib<br>VPALIGNR ymm1, ymm2, ymm3/m256, imm8      | RVMI      | V/V                          | AVX2                     | Concatenate pairs of 16 bytes in ymm2 and ymm3/m256 into 32-byte intermediate result, extract byte-aligned, 16-byte result shifted to the right by constant values in imm8 from each intermediate result, and two 16-byte results are stored in ymm1. |

#### NOTES:

#### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RMI   | ModRM:reg (r, w) | ModRM:r/m (r) | imm8          | NA        |
| RVMI  | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | imm8      |

### Description

(V)PALIGNR concatenates the destination operand (the first operand) and the source operand (the second operand) into an intermediate composite, shifts the composite at byte granularity to the right by a constant immediate, and extracts the right-aligned result into the destination. The first and the second operands can be an MMX, XMM or a YMM register. The immediate value is considered unsigned. Immediate shift counts larger than the 2L (i.e. 32 for 128-bit operands, or 16 for 64-bit operands) produce a zero result. Both operands can be MMX registers, XMM registers or YMM registers. When the source operand is a 128-bit memory operand, the operand must be aligned on a 16-byte boundary or a general-protection exception (#GP) will be generated.

In 64-bit mode, use the REX prefix to access additional registers.

128-bit Legacy SSE version: Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The first source operand is an XMM register. The second source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register and contains two 16-byte blocks. The second source operand is a YMM register or a 256-bit memory location containing two 16-byte block. The destination operand is a YMM register and contain two 16-byte results. The imm8[7:0] is the common shift count used for the two lower 16-byte block sources and the two upper 16-byte block sources. The low 16-byte block of the two sources.

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

operands produce the low 16-byte result of the destination operand, the high 16-byte block of the two source operands produce the high 16-byte result of the destination operand.

Concatenation is done with 128-bit data in the first and second source operand for both 128-bit and 256-bit instructions. The high 128-bits of the intermediate composite 256-bit result came from the 128-bit data from the first source operand; the low 128-bits of the intermediate result came from the 128-bit data of the second source operand.

Note: VEX.L must be 0, otherwise the instruction will #UD.



Figure 4-3. 256-bit VPALIGN Instruction Operation

### Operation

### PALIGNR (with 64-bit operands)

temp1[127:0] = CONCATENATE(DEST,SRC)>>(imm8\*8) DEST[63:0] = temp1[63:0]

#### PALIGNR (with 128-bit operands)

temp1[255:0]  $\leftarrow$  ((DEST[127:0] << 128) OR SRC[127:0])>>(imm8\*8); DEST[127:0]  $\leftarrow$  temp1[127:0] DEST[VLMAX-1:128] (Unmodified)

## VPALIGNR (VEX.128 encoded version)

temp1[255:0]  $\leftarrow$  ((SRC1[127:0] << 128) OR SRC2[127:0])>>(imm8\*8); DEST[127:0]  $\leftarrow$  temp1[127:0] DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPALIGNR (VEX.256 encoded version)

$$\begin{split} \text{temp1}[255:0] &\leftarrow \text{((SRC1[127:0] << 128) OR SRC2[127:0])} >> \text{(imm8[7:0]*8);} \\ \text{DEST}[127:0] &\leftarrow \text{temp1}[127:0] \\ \text{temp1}[255:0] &\leftarrow \text{((SRC1[255:128] << 128) OR SRC2[255:128])} >> \text{(imm8[7:0]*8);} \\ \text{DEST}[255:128] &\leftarrow \text{temp1}[127:0] \end{split}$$

### Intel C/C++ Compiler Intrinsic Equivalents

PALIGNR: \_\_m64 \_mm\_alignr\_pi8 (\_\_m64 a, \_\_m64 b, int n)

(V)PALIGNR: \_\_m128i \_mm\_alignr\_epi8 (\_\_m128i a, \_\_m128i b, int n)

VPALIGNR: \_\_m256i \_mm256\_alignr\_epi8 (\_\_m256i a, \_\_m256i b, const int n)

# **SIMD Floating-Point Exceptions**

None.

# Other Exceptions

# PAND—Logical AND

| Opcode/<br>Instruction       | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                            |
|------------------------------|-----------|------------------------------|--------------------------|----------------------------------------|
| OF DB /r <sup>1</sup>        | RM        | V/V                          | MMX                      | Bitwise AND mm/m64 and mm.             |
| PAND mm, mm/m64              |           |                              |                          |                                        |
| 66 OF DB /r                  | RM        | V/V                          | SSE2                     | Bitwise AND of xmm2/m128 and xmm1.     |
| PAND xmm1, xmm2/m128         |           |                              |                          |                                        |
| VEX.NDS.128.66.0F.WIG DB /r  | RVM       | V/V                          | AVX                      | Bitwise AND of xmm3/m128 and xmm.      |
| VPAND xmm1, xmm2, xmm3/m128  |           |                              |                          |                                        |
| VEX.NDS.256.66.0F.WIG DB /r  | RVM       | V/V                          | AVX2                     | Bitwise AND of ymm2, and ymm3/m256 and |
| VPAND ymm1, ymm2, ymm3/.m256 |           |                              |                          | store result in ymm1.                  |

#### NOTES:

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### **Description**

Performs a bitwise logical AND operation on the first source operand and second source operand and stores the result in the destination operand. Each bit of the result is set to 1 if the corresponding bits of the first and second operands are 1, otherwise it is set to 0.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Legacy SSE instructions: The source operand can be an MMX technology register or a 64-bit memory location. The destination operand can be an MMX technology register.

128-bit Legacy SSE version: The first source operand is an XMM register. The second operand can be an XMM register or a 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: The first source operand is an XMM register. The second source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand is a YMM register or a 256-bit memory location. The destination operand is a YMM register.

Note: VEX.L must be 0, otherwise the instruction will #UD.

### Operation

PAND (128-bit Legacy SSE version)
DEST ← DEST AND SRC

DEST[VLMAX-1:128] (Unmodified)

VPAND (VEX.128 encoded version)

DEST  $\leftarrow$  SRC1 AND SRC2 DEST[VLMAX-1:128]  $\leftarrow$  0

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

# VPAND (VEX.256 encoded instruction)

DEST[255:0]  $\leftarrow$  (SRC1[255:0] AND SRC2[255:0])

# Intel C/C++ Compiler Intrinsic Equivalent

PAND: \_\_m64 \_mm\_and\_si64 (\_\_m64 m1, \_\_m64 m2)
(V)PAND: \_\_m128i \_mm\_and\_si128 ( \_\_m128i a, \_\_m128i b)
VPAND: \_\_m256i \_mm256\_and\_si256 ( \_\_m256i a, \_\_m256i b)

# **Flags Affected**

None.

# **Numeric Exceptions**

None.

# **Other Exceptions**

# PANDN—Logical AND NOT

| Opcode/<br>Instruction       | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                            |
|------------------------------|-----------|------------------------------|--------------------------|----------------------------------------|
| 0F DF /r <sup>1</sup>        | RM        | V/V                          | MMX                      | Bitwise AND NOT of mm/m64 and mm.      |
| PANDN mm, mm/m64             |           |                              |                          |                                        |
| 66 OF DF /r                  | RM        | V/V                          | SSE2                     | Bitwise AND NOT of xmm2/m128 and xmm1. |
| PANDN xmm1, xmm2/m128        |           |                              |                          |                                        |
| VEX.NDS.128.66.0F.WIG DF /r  | RVM       | V/V                          | AVX                      | Bitwise AND NOT of xmm3/m128 and xmm2. |
| VPANDN xmm1, xmm2, xmm3/m128 |           |                              |                          |                                        |
| VEX.NDS.256.66.0F.WIG DF /r  | RVM       | V/V                          | AVX2                     | Bitwise AND NOT of ymm2, and ymm3/m256 |
| VPANDN ymm1, ymm2, ymm3/m256 |           |                              |                          | and store result in <i>ymm1</i> .      |

#### NOTES:

### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### **Description**

Performs a bitwise logical NOT operation on the first source operand, then performs bitwise AND with second source operand and stores the result in the destination operand. Each bit of the result is set to 1 if the corresponding bit in the first operand is 0 and the corresponding bit in the second operand is 1, otherwise it is set to 0.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Legacy SSE instructions: The source operand can be an MMX technology register or a 64-bit memory location. The destination operand can be an MMX technology register.

128-bit Legacy SSE version: The first source operand is an XMM register. The second operand can be an XMM register or a 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: The first source operand is an XMM register. The second source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand is a YMM register or a 256-bit memory location. The destination operand is a YMM register.

Note: VEX.L must be 0, otherwise the instruction will #UD.

## Operation

PANDN(128-bit Legacy SSE version)
DEST ← NOT(DEST) AND SRC
DEST[VLMAX-1:128] (Unmodified)

VPANDN (VEX.128 encoded version)
DEST ← NOT(SRC1) AND SRC2
DEST[VLMAX-1:128] ← 0

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

# VPANDN (VEX.256 encoded instruction)

DEST[255:0]  $\leftarrow$  ((NOT SRC1[255:0]) AND SRC2[255:0])

# Intel C/C++ Compiler Intrinsic Equivalent

PANDN: \_\_m64 \_mm\_andnot\_si64 (\_\_m64 m1, \_\_m64 m2)
(V)PANDN: \_\_m128i \_mm\_andnot\_si128 ( \_\_m128i a, \_\_m128i b)
VPANDN: \_\_m256i \_mm256\_andnot\_si256 ( \_\_m256i a, \_\_m256i b)

# **Flags Affected**

None.

# **Numeric Exceptions**

None.

# **Other Exceptions**

# **PAUSE—Spin Loop Hint**

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                           |
|--------|-------------|-----------|----------------|---------------------|-----------------------------------------------------------------------|
| F3 90  | PAUSE       | NP        | Valid          | Valid               | Gives hint to processor that improves performance of spin-wait loops. |

### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |  |
|-------|-----------|-----------|-----------|-----------|--|
| NP    | NA        | NA        | NA        | NA        |  |

### **Description**

Improves the performance of spin-wait loops. When executing a "spin-wait loop," processors will suffer a severe performance penalty when exiting the loop because it detects a possible memory order violation. The PAUSE instruction provides a hint to the processor that the code sequence is a spin-wait loop. The processor uses this hint to avoid the memory order violation in most situations, which greatly improves processor performance. For this reason, it is recommended that a PAUSE instruction be placed in all spin-wait loops.

An additional function of the PAUSE instruction is to reduce the power consumed by a processor while executing a spin loop. A processor can execute a spin-wait loop extremely quickly, causing the processor to consume a lot of power while it waits for the resource it is spinning on to become available. Inserting a pause instruction in a spin-wait loop greatly reduces the processor's power consumption.

This instruction was introduced in the Pentium 4 processors, but is backward compatible with all IA-32 processors. In earlier IA-32 processors, the PAUSE instruction operates like a NOP instruction. The Pentium 4 and Intel Xeon processors implement the PAUSE instruction as a delay. The delay is finite and can be zero for some processors. This instruction does not change the architectural state of the processor (that is, it performs essentially a delaying no-op operation).

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

#### Operation

Execute\_Next\_Instruction(DELAY);

#### **Numeric Exceptions**

None.

#### **Exceptions (All Operating Modes)**

**#UD** If the LOCK prefix is used.

# PAVGB/PAVGW—Average Packed Integers

| Opcode/<br>Instruction                                                             | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                     |
|------------------------------------------------------------------------------------|-----------|------------------------------|--------------------------|-------------------------------------------------------------------------------------------------|
| OF EO /r <sup>1</sup><br>PAVGB mm1, mm2/m64                                        | RM        | V/V                          | SSE                      | Average packed unsigned byte integers from mm2/m64 and mm1 with rounding.                       |
| 66 OF EO, /r PAVGB xmm1, xmm2/m128                                                 | RM        | V/V                          | SSE2                     | Average packed unsigned byte integers from xmm2/m128 and xmm1 with rounding.                    |
| OF E3 /r <sup>1</sup> PAVGW mm1, mm2/m64                                           | RM        | V/V                          | SSE                      | Average packed unsigned word integers from mm2/m64 and <i>mm1</i> with rounding.                |
| 66 OF E3 /r<br>PAVGW xmm1, xmm2/m128                                               | RM        | V/V                          | SSE2                     | Average packed unsigned word integers from <i>xmm2/m128</i> and <i>xmm1</i> with rounding.      |
| VEX.NDS.128.66.0F.WIG E0 /r<br>VPAVGB xmm1, xmm2, xmm3/m128                        | RVM       | V/V                          | AVX                      | Average packed unsigned byte integers from <i>xmm3/m128</i> and <i>xmm2</i> with rounding.      |
| VEX.NDS.128.66.0F.WIG E3 /r<br>VPAVGW xmm1, xmm2, xmm3/m128                        | RVM       | V/V                          | AVX                      | Average packed unsigned word integers from <i>xmm3/m128</i> and <i>xmm2</i> with rounding.      |
| VEX.NDS.256.66.0F.WIG E0 /r<br>VPAVGB <i>ymm1</i> , <i>ymm2</i> , <i>ymm3/m256</i> | RVM       | V/V                          | AVX2                     | Average packed unsigned byte integers from ymm2, and ymm3/m256 with rounding and store to ymm1. |
| VEX.NDS.256.66.0F.WIG E3 /r<br>VPAVGW ymm1, ymm2, ymm3/m256                        | RVM       | V/V                          | AVX2                     | Average packed unsigned word integers from ymm2, ymm3/m256 with rounding to ymm1.               |

#### NOTES:

#### Instruction Operand Encoding

|       |                  | <del>-</del>  |               |           |
|-------|------------------|---------------|---------------|-----------|
| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### **Description**

Performs a SIMD average of the packed unsigned integers from the source operand (second operand) and the destination operand (first operand), and stores the results in the destination operand. For each corresponding pair of data elements in the first and second operands, the elements are added together, a 1 is added to the temporary sum, and that result is shifted right one bit position.

The (V)PAVGB instruction operates on packed unsigned bytes and the (V)PAVGW instruction operates on packed unsigned words.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Legacy SSE instructions: The source operand can be an MMX technology register or a 64-bit memory location. The destination operand can be an MMX technology register.

128-bit Legacy SSE version: The first source operand is an XMM register. The second operand can be an XMM register or a 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

VEX.128 encoded version: The first source operand is an XMM register. The second source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand is a YMM register or a 256-bit memory location. The destination operand is a YMM register.

#### Operation

```
PAVGB (with 64-bit operands)
```

```
DEST[7:0] \leftarrow (SRC[7:0] + DEST[7:0] + 1) >> 1; (* Temp sum before shifting is 9 bits *) (* Repeat operation performed for bytes 2 through 6 *) DEST[63:56] \leftarrow (SRC[63:56] + DEST[63:56] + 1) >> 1;
```

#### PAVGW (with 64-bit operands)

```
DEST[15:0] \leftarrow (SRC[15:0] + DEST[15:0] + 1) >> 1; (* Temp sum before shifting is 17 bits *) (* Repeat operation performed for words 2 and 3 *) DEST[63:48] \leftarrow (SRC[63:48] + DEST[63:48] + 1) >> 1;
```

#### PAVGB (with 128-bit operands)

```
DEST[7:0] \leftarrow (SRC[7:0] + DEST[7:0] + 1) >> 1; (* Temp sum before shifting is 9 bits *) (* Repeat operation performed for bytes 2 through 14 *) DEST[127:120] \leftarrow (SRC[127:120] + DEST[127:120] + 1) >> 1;
```

### PAVGW (with 128-bit operands)

```
DEST[15:0] \leftarrow (SRC[15:0] + DEST[15:0] + 1) >> 1; (* Temp sum before shifting is 17 bits *) (* Repeat operation performed for words 2 through 6 *) DEST[127:112] \leftarrow (SRC[127:112] + DEST[127:112] + 1) >> 1;
```

# VPAVGB (VEX.128 encoded version)

```
DEST[7:0] ← (SRC1[7:0] + SRC2[7:0] + 1) >> 1;

(* Repeat operation performed for bytes 2 through 15 *)

DEST[127:120] ← (SRC1[127:120] + SRC2[127:120] + 1) >> 1

DEST[VLMAX-1:128] ← 0
```

# VPAVGW (VEX.128 encoded version)

```
DEST[15:0] \leftarrow (SRC1[15:0] + SRC2[15:0] + 1) >> 1;

(* Repeat operation performed for 16-bit words 2 through 7 *)

DEST[127:112] \leftarrow (SRC1[127:112] + SRC2[127:112] + 1) >> 1

DEST[VLMAX-1:128] \leftarrow 0
```

### VPAVGB (VEX.256 encoded instruction)

```
DEST[7:0] \leftarrow (SRC1[7:0] + SRC2[7:0] + 1) >> 1; (* Temp sum before shifting is 9 bits *) (* Repeat operation performed for bytes 2 through 31) DEST[255:248] \leftarrow (SRC1[255:248] + SRC2[255:248] + 1) >> 1;
```

# VPAVGW (VEX.256 encoded instruction)

```
DEST[15:0] \leftarrow (SRC1[15:0] + SRC2[15:0] + 1) >> 1; (* Temp sum before shifting is 17 bits *) (* Repeat operation performed for words 2 through 15) DEST[255:14]) \leftarrow (SRC1[255:240] + SRC2[255:240] + 1) >> 1;
```

#### Intel C/C++ Compiler Intrinsic Equivalent

```
PAVGB: __m64 _mm_avg_pu8 (__m64 a, __m64 b)

PAVGW: __m64 _mm_avg_pu16 (__m64 a, __m64 b)

(V)PAVGB: __m128i _mm_avg_epu8 ( __m128i a, __m128i b)
```

### INSTRUCTION SET REFERENCE, N-Z

 (V)PAVGW:
 \_\_m128i \_mm\_avg\_epu16 ( \_\_m128i a, \_\_m128i b)

 VPAVGB:
 \_\_m256i \_mm256\_avg\_epu8 ( \_\_m256i a, \_\_m256i b)

 VPAVGW:
 \_\_m256i \_mm256\_avg\_epu16 ( \_\_m256i a, \_\_m256i b)

# **Flags Affected**

None.

# **Numeric Exceptions**

None.

# **Other Exceptions**

# PBLENDVB — Variable Blend Packed Bytes

| Opcode/<br>Instruction                                                     | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                         |
|----------------------------------------------------------------------------|-----------|------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 38 10 /r<br>PBLENDVB xmm1, xmm2/m128, <xmm0></xmm0>                  | RM        | V/V                          | SSE4_1                   | Select byte values from xmm1 and xmm2/m128 from mask specified in the high bit of each byte in XMMO and store the values into xmm1. |
| VEX.NDS.128.66.0F3A.W0 4C /r /is4<br>VPBLENDVB xmm1, xmm2, xmm3/m128, xmm4 | RVMR      | V/V                          | AVX                      | Select byte values from xmm2 and xmm3/m128 using mask bits in the specified mask register, xmm4, and store the values into xmm1.    |
| VEX.NDS.256.66.0F3A.W0 4C /r /is4<br>VPBLENDVB ymm1, ymm2, ymm3/m256, ymm4 | RVMR      | V/V                          | AVX2                     | Select byte values from ymm2 and ymm3/m256 from mask specified in the high bit of each byte in ymm4 and store the values into ymm1. |

### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | <xmm0></xmm0> | NA        |
| RVMR  | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | imm8[7:4] |

### **Description**

Conditionally copies byte elements from the source operand (second operand) to the destination operand (first operand) depending on mask bits defined in the implicit third register argument, XMM0. The mask bits are the most significant bit in each byte element of the XMM0 register.

If a mask bit is "1", then the corresponding byte element in the source operand is copied to the destination, else the byte element in the destination operand is left unchanged.

The register assignment of the implicit third operand is defined to be the architectural register XMM0.

128-bit Legacy SSE version: The first source operand and the destination operand is the same. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged. The mask register operand is implicitly defined to be the architectural register XMM0. An attempt to execute PBLENDVB with a VEX prefix will cause #UD.

VEX.128 encoded version: The first source operand and the destination operand are XMM registers. The second source operand is an XMM register or 128-bit memory location. The mask operand is the third source register, and encoded in bits[7:4] of the immediate byte(imm8). The bits[3:0] of imm8 are ignored. In 32-bit mode, imm8[7] is ignored. The upper bits (VLMAX-1:128) of the corresponding YMM register (destination register) are zeroed. VEX.L must be 0, otherwise the instruction will #UD.

VEX.256 encoded version: The first source operand and the destination operand are YMM registers. The second source operand is an YMM register or 256-bit memory location. The third source register is an YMM register and encoded in bits[7:4] of the immediate byte(imm8). The bits[3:0] of imm8 are ignored. In 32-bit mode, imm8[7] is ignored.

VPBLENDVB permits the mask to be any XMM or YMM register. In contrast, PBLENDVB treats XMM0 implicitly as the mask and do not support non-destructive destination operation. An attempt to execute PBLENDVB encoded with a VEX prefix will cause a #UD exception.

## Operation

PBLENDVB (128-bit Legacy SSE version)

MASK  $\leftarrow$  XMM0 IF (MASK[7] = 1) THEN DEST[7:0]  $\leftarrow$  SRC[7:0]; ELSE DEST[7:0]  $\leftarrow$  DEST[7:0]; IF (MASK[15] = 1) THEN DEST[15:8]  $\leftarrow$  SRC[15:8]; ELSE DEST[15:8]  $\leftarrow$  DEST[15:8]; IF (MASK[23] = 1) THEN DEST[23:16]  $\leftarrow$  SRC[23:16] ELSE DEST[23:16]  $\leftarrow$  DEST[23:16]; IF (MASK[31] = 1) THEN DEST[31:24]  $\leftarrow$  SRC[31:24] ELSE DEST[31:24]  $\leftarrow$  DEST[31:24]; IF (MASK[39] = 1) THEN DEST[39:32]  $\leftarrow$  SRC[39:32] ELSE DEST[39:32]  $\leftarrow$  DEST[39:32]; IF (MASK[47] = 1) THEN DEST[47:40]  $\leftarrow$  SRC[47:40] ELSE DEST[47:40]  $\leftarrow$  DEST[47:40]; IF (MASK[55] = 1) THEN DEST[55:48]  $\leftarrow$  SRC[55:48] ELSE DEST[55:48]  $\leftarrow$  DEST[55:48]; IF (MASK[63] = 1) THEN DEST[63:56]  $\leftarrow$  SRC[63:56] ELSE DEST[63:56]  $\leftarrow$  DEST[63:56]; IF (MASK[71] = 1) THEN DEST[71:64]  $\leftarrow$  SRC[71:64] ELSE DEST[71:64]  $\leftarrow$  DEST[71:64]; IF (MASK[79] = 1) THEN DEST[79:72]  $\leftarrow$  SRC[79:72] ELSE DEST[79:72]  $\leftarrow$  DEST[79:72]; IF (MASK[87] = 1) THEN DEST[87:80]  $\leftarrow$  SRC[87:80] ELSE DEST[87:80]  $\leftarrow$  DEST[87:80]; IF (MASK[95] = 1) THEN DEST[95:88]  $\leftarrow$  SRC[95:88] ELSE DEST[95:88]  $\leftarrow$  DEST[95:88]; IF (MASK[103] = 1) THEN DEST[103:96]  $\leftarrow$  SRC[103:96] ELSE DEST[103:96]  $\leftarrow$  DEST[103:96]; IF (MASK[111] = 1) THEN DEST[111:104]  $\leftarrow$  SRC[111:104] ELSE DEST[111:104]  $\leftarrow$  DEST[111:104]; IF (MASK[119] = 1) THEN DEST[119:112]  $\leftarrow$  SRC[119:112] ELSE DEST[119:112]  $\leftarrow$  DEST[119:112]; IF (MASK[127] = 1) THEN DEST[127:120]  $\leftarrow$  SRC[127:120] ELSE DEST[127:120]  $\leftarrow$  DEST[127:120]) DEST[VLMAX-1:128] (Unmodified)

## VPBLENDVB (VEX.128 encoded version)

Mask  $\leftarrow$  Src3

IF (MASK[7] = 1) THEN DEST[7:0]  $\leftarrow$  SRC2[7:0];

ELSE DEST[7:0]  $\leftarrow$  SRC1[7:0];

IF (MASK[15] = 1) THEN DEST[15:8]  $\leftarrow$  SRC2[15:8];

ELSE DEST[15:8]  $\leftarrow$  SRC1[15:8];

IF (MASK[23] = 1) THEN DEST[23:16]  $\leftarrow$  SRC2[23:16]

ELSE DEST[23:16]  $\leftarrow$  SRC1[23:16];

IF (MASK[31] = 1) THEN DEST[31:24]  $\leftarrow$  SRC2[31:24]

ELSE DEST[31:24]  $\leftarrow$  SRC1[31:24];

IF (MASK[39] = 1) THEN DEST[39:32]  $\leftarrow$  SRC2[39:32]

ELSE DEST[39:32]  $\leftarrow$  SRC1[39:32];

IF (MASK[47] = 1) THEN DEST[47:40]  $\leftarrow$  SRC2[47:40]

ELSE DEST[47:40]  $\leftarrow$  SRC1[47:40];

IF (MASK[55] = 1) THEN DEST[55:48]  $\leftarrow$  SRC2[55:48]

ELSE DEST[55:48]  $\leftarrow$  SRC1[55:48];

IF (MASK[63] = 1) THEN DEST[63:56]  $\leftarrow$  SRC2[63:56]

ELSE DEST[63:56]  $\leftarrow$  SRC1[63:56];

IF (MASK[71] = 1) THEN DEST[71:64]  $\leftarrow$  SRC2[71:64]

ELSE DEST[71:64]  $\leftarrow$  SRC1[71:64];

IF (MASK[79] = 1) THEN DEST[79:72]  $\leftarrow$  SRC2[79:72]

ELSE DEST[79:72]  $\leftarrow$  SRC1[79:72];

IF (MASK[87] = 1) THEN DEST[87:80]  $\leftarrow$  SRC2[87:80]

ELSE DEST[87:80]  $\leftarrow$  SRC1[87:80]; IF (MASK[95] = 1) THEN DEST[95:88]  $\leftarrow$  SRC2[95:88] ELSE DEST[95:88]  $\leftarrow$  SRC1[95:88]; IF (MASK[103] = 1) THEN DEST[103:96]  $\leftarrow$  SRC2[103:96] ELSE DEST[103:96]  $\leftarrow$  SRC1[103:96]; IF (MASK[111] = 1) THEN DEST[111:104]  $\leftarrow$  SRC2[111:104] ELSE DEST[111:104]  $\leftarrow$  SRC1[111:104]; IF (MASK[119] = 1) THEN DEST[119:112]  $\leftarrow$  SRC2[119:112] ELSE DEST[119:112]  $\leftarrow$  SRC1[119:112]; IF (MASK[127] = 1) THEN DEST[127:120]  $\leftarrow$  SRC2[127:120] ELSE DEST[127:120]  $\leftarrow$  SRC1[127:120]) DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPBLENDVB (VEX.256 encoded version)

MASK ← SRC3

IF (MASK[7] == 1) THEN DEST[7:0]  $\leftarrow$  SRC2[7:0];

ELSE DEST[7:0]  $\leftarrow$  SRC1[7:0];

IF (MASK[15] == 1) THEN DEST[15:8]  $\leftarrow$  SRC2[15:8];

ELSE DEST[15:8]  $\leftarrow$  SRC1[15:8];

IF (MASK[23] == 1) THEN DEST[23:16]  $\leftarrow$  SRC2[23:16]

ELSE DEST[23:16]  $\leftarrow$  SRC1[23:16];

IF (MASK[31] == 1) THEN DEST[31:24]  $\leftarrow$  SRC2[31:24]

ELSE DEST[31:24] ← SRC1[31:24]:

IF (MASK[39] == 1) THEN DEST[39:32]  $\leftarrow$  SRC2[39:32]

ELSE DEST[39:32]  $\leftarrow$  SRC1[39:32];

IF (MASK[47] == 1) THEN DEST[47:40]  $\leftarrow$  SRC2[47:40]

ELSE DEST[47:40]  $\leftarrow$  SRC1[47:40];

IF (MASK[55] == 1) THEN DEST[55:48]  $\leftarrow$  SRC2[55:48]

ELSE DEST[55:48]  $\leftarrow$  SRC1[55:48];

IF (MASK[63] == 1) THEN DEST[63:56]  $\leftarrow$  SRC2[63:56]

ELSE DEST[63:56]  $\leftarrow$  SRC1[63:56];

IF (MASK[71] == 1) THEN DEST[71:64]  $\leftarrow$  SRC2[71:64]

ELSE DEST[71:64]  $\leftarrow$  SRC1[71:64];

IF (MASK[79] == 1) THEN DEST[79:72]  $\leftarrow$  SRC2[79:72]

ELSE DEST[79:72]  $\leftarrow$  SRC1[79:72];

IF (MASK[87] == 1) THEN DEST[87:80]  $\leftarrow$  SRC2[87:80]

ELSE DEST[87:80]  $\leftarrow$  SRC1[87:80];

IF (MASK[95] == 1) THEN DEST[95:88]  $\leftarrow$  SRC2[95:88]

ELSE DEST[95:88]  $\leftarrow$  SRC1[95:88];

IF (MASK[103] == 1) THEN DEST[103:96]  $\leftarrow$  SRC2[103:96]

ELSE DEST[103:96]  $\leftarrow$  SRC1[103:96];

IF (MASK[111] == 1) THEN DEST[111:104] ← SRC2[111:104]

ELSE DEST[111:104]  $\leftarrow$  SRC1[111:104];

IF (MASK[119] == 1) THEN DEST[119:112] ← SRC2[119:112]

ELSE DEST[119:112]  $\leftarrow$  SRC1[119:112];

IF (MASK[127] == 1) THEN DEST[127:120]  $\leftarrow$  SRC2[127:120]

ELSE DEST[127:120] ← SRC1[127:120])

IF (MASK[135] == 1) THEN DEST[135:128]  $\leftarrow$  SRC2[135:128];

ELSE DEST[135:128]  $\leftarrow$  SRC1[135:128];

IF (MASK[143] == 1) THEN DEST[143:136]  $\leftarrow$  SRC2[143:136];

ELSE DEST[[143:136]  $\leftarrow$  SRC1[143:136];

IF (MASK[151] == 1) THEN DEST[151:144]  $\leftarrow$  SRC2[151:144]

ELSE DEST[151:144]  $\leftarrow$  SRC1[151:144];

IF (MASK[159] == 1) THEN DEST[159:152]  $\leftarrow$  SRC2[159:152]

ELSE DEST[159:152]  $\leftarrow$  SRC1[159:152]; IF (MASK[167] == 1) THEN DEST[167:160]  $\leftarrow$  SRC2[167:160] ELSE DEST[167:160]  $\leftarrow$  SRC1[167:160]; IF (MASK[175] == 1) THEN DEST[175:168]  $\leftarrow$  SRC2[175:168] ELSE DEST[175:168]  $\leftarrow$  SRC1[175:168]; IF (MASK[183] == 1) THEN DEST[183:176]  $\leftarrow$  SRC2[183:176] ELSE DEST[183:176]  $\leftarrow$  SRC1[183:176]; IF (MASK[191] == 1) THEN DEST[191:184]  $\leftarrow$  SRC2[191:184] ELSE DEST[191:184]  $\leftarrow$  SRC1[191:184]; IF (MASK[199] == 1) THEN DEST[199:192]  $\leftarrow$  SRC2[199:192] ELSE DEST[199:192]  $\leftarrow$  SRC1[199:192]; IF (MASK[207] == 1) THEN DEST[207:200] ← SRC2[207:200] ELSE DEST[207:200] ← SRC1[207:200] IF (MASK[215] == 1) THEN DEST[215:208]  $\leftarrow$  SRC2[215:208] ELSE DEST[215:208]  $\leftarrow$  SRC1[215:208]; IF (MASK[223] == 1) THEN DEST[223:216]  $\leftarrow$  SRC2[223:216] ELSE DEST[223:216]  $\leftarrow$  SRC1[223:216]; IF (MASK[231] == 1) THEN DEST[231:224]  $\leftarrow$  SRC2[231:224] ELSE DEST[231:224]  $\leftarrow$  SRC1[231:224]; IF (MASK[239] == 1) THEN DEST[239:232]  $\leftarrow$  SRC2[239:232] ELSE DEST[239:232]  $\leftarrow$  SRC1[239:232]; IF (MASK[247] == 1) THEN DEST[247:240]  $\leftarrow$  SRC2[247:240] ELSE DEST[247:240]  $\leftarrow$  SRC1[247:240]; IF (MASK[255] == 1) THEN DEST[255:248]  $\leftarrow$  SRC2[255:248] ELSE DEST[255:248] ← SRC1[255:248]

# Intel C/C++ Compiler Intrinsic Equivalent

(V)PBLENDVB: \_\_m128i \_mm\_blendv\_epi8 (\_\_m128i v1, \_\_m128i v2, \_\_m128i mask); VPBLENDVB: \_\_m256i \_mm256\_blendv\_epi8 (\_\_m256i v1, \_\_m256i v2, \_\_m256i mask);

### Flags Affected

None.

#### SIMD Floating-Point Exceptions

None.

### Other Exceptions

See Exceptions Type 4; additionally #UD If VEX.L = 1.

If VEX.W = 1.

### PBLENDW — Blend Packed Words

| Opcode/<br>Instruction                                                   | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                      |
|--------------------------------------------------------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------------------------------------------------------|
| 66 OF 3A OE /r ib<br>PBLENDW xmm1, xmm2/m128, imm8                       | RMI       | V/V                          | SSE4_1                   | Select words from xmm1 and xmm2/m128 from mask specified in imm8 and store the values into xmm1. |
| VEX.NDS.128.66.0F3A.WIG 0E /r ib<br>VPBLENDW xmm1, xmm2, xmm3/m128, imm8 | RVMI      | V/V                          | AVX                      | Select words from xmm2 and xmm3/m128 from mask specified in imm8 and store the values into xmm1. |
| VEX.NDS.256.66.0F3A.WIG 0E /r ib<br>VPBLENDW ymm1, ymm2, ymm3/m256, imm8 | RVMI      | V/V                          | AVX2                     | Select words from ymm2 and ymm3/m256 from mask specified in imm8 and store the values into ymm1. |

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RMI   | ModRM:reg (r, w) | ModRM:r/m (r) | imm8          | NA        |
| RVMI  | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | imm8      |

# **Description**

Words from the source operand (second operand) are conditionally written to the destination operand (first operand) depending on bits in the immediate operand (third operand). The immediate bits (bits 7:0) form a mask that determines whether the corresponding word in the destination is copied from the source. If a bit in the mask, corresponding to a word, is "1", then the word is copied, else the word element in the destination operand is unchanged.

128-bit Legacy SSE version: The second source operand can be an XMM register or a 128-bit memory location. The first source and destination operands are XMM registers. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The second source operand can be an XMM register or a 128-bit memory location. The first source and destination operands are XMM registers. Bits (VLMAX-1:128) of the corresponding YMM register are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand is a YMM register or a 256-bit memory location. The destination operand is a YMM register.

### Operation

#### PBLENDW (128-bit Legacy SSE version)

IF (imm8[0] = 1) THEN DEST[15:0]  $\leftarrow$  SRC[15:0]

ELSE DEST[15:0]  $\leftarrow$  DEST[15:0]

IF (imm8[1] = 1) THEN DEST[31:16]  $\leftarrow$  SRC[31:16]

ELSE DEST[31:16]  $\leftarrow$  DEST[31:16]

IF (imm8[2] = 1) THEN DEST[47:32]  $\leftarrow$  SRC[47:32]

ELSE DEST[47:32] ← DEST[47:32]

IF (imm8[3] = 1) THEN DEST[63:48]  $\leftarrow$  SRC[63:48]

ELSE DEST[63:48]  $\leftarrow$  DEST[63:48]

IF (imm8[4] = 1) THEN DEST[79:64]  $\leftarrow$  SRC[79:64]

ELSE DEST[79:64]  $\leftarrow$  DEST[79:64]

IF (imm8[5] = 1) THEN DEST[95:80]  $\leftarrow$  SRC[95:80]

ELSE DEST[95:80]  $\leftarrow$  DEST[95:80]

IF (imm8[6] = 1) THEN DEST[111:96]  $\leftarrow$  SRC[111:96]

ELSE DEST[111:96]  $\leftarrow$  DEST[111:96]

IF (imm8[7] = 1) THEN DEST[127:112]  $\leftarrow$  SRC[127:112]

#### ELSE DEST[127:112] ← DEST[127:112]

#### VPBLENDW (VEX.128 encoded version)

IF (imm8[0] = 1) THEN DEST[15:0]  $\leftarrow$  SRC2[15:0] ELSE DEST[15:0]  $\leftarrow$  SRC1[15:0] IF (imm8[1] = 1) THEN DEST[31:16]  $\leftarrow$  SRC2[31:16] ELSE DEST[31:16]  $\leftarrow$  SRC1[31:16] IF (imm8[2] = 1) THEN DEST[47:32]  $\leftarrow$  SRC2[47:32] ELSE DEST[47:32]  $\leftarrow$  SRC1[47:32] IF (imm8[3] = 1) THEN DEST[63:48]  $\leftarrow$  SRC2[63:48] ELSE DEST[63:48]  $\leftarrow$  SRC1[63:48] IF (imm8[4] = 1) THEN DEST[79:64]  $\leftarrow$  SRC2[79:64] ELSE DEST[79:64]  $\leftarrow$  SRC1[79:64] IF (imm8[5] = 1) THEN DEST[95:80]  $\leftarrow$  SRC2[95:80] ELSE DEST[95:80]  $\leftarrow$  SRC1[95:80] IF (imm8[6] = 1) THEN DEST[111:96]  $\leftarrow$  SRC2[111:96]

IF (imm8[7] = 1) THEN DEST[127:112]  $\leftarrow$  SRC2[127:112]

#### VPBLENDW (VEX.256 encoded version)

ELSE DEST[127:112]  $\leftarrow$  SRC1[127:112]

ELSE DEST[111:96]  $\leftarrow$  SRC1[111:96]

DEST[VLMAX-1:128]  $\leftarrow$  0

IF (imm8[0] == 1) THEN DEST[15:0]  $\leftarrow$  SRC2[15:0] ELSE DEST[15:0]  $\leftarrow$  SRC1[15:0] IF (imm8[1] == 1) THEN DEST[31:16]  $\leftarrow$  SRC2[31:16] ELSE DEST[31:16]  $\leftarrow$  SRC1[31:16] IF (imm8[2] == 1) THEN DEST[47:32]  $\leftarrow$  SRC2[47:32] ELSE DEST[47:32]  $\leftarrow$  SRC1[47:32] IF (imm8[3] == 1) THEN DEST[63:48]  $\leftarrow$  SRC2[63:48] ELSE DEST[63:48]  $\leftarrow$  SRC1[63:48] IF (imm8[4] == 1) THEN DEST[79:64]  $\leftarrow$  SRC2[79:64] ELSE DEST[79:64]  $\leftarrow$  SRC1[79:64] IF (imm8[5] == 1) THEN DEST[95:80]  $\leftarrow$  SRC2[95:80] ELSE DEST[95:80] ← SRC1[95:80] IF (imm8[6] == 1) THEN DEST[111:96]  $\leftarrow$  SRC2[111:96] ELSE DEST[111:96]  $\leftarrow$  SRC1[111:96] IF (imm8[7] == 1) THEN DEST[127:112] ← SRC2[127:112] ELSE DEST[127:112] ← SRC1[127:112] IF (imm8[0] == 1) THEN DEST[143:128]  $\leftarrow$  SRC2[143:128] ELSE DEST[143:128]  $\leftarrow$  SRC1[143:128] IF (imm8[1] == 1) THEN DEST[159:144]  $\leftarrow$  SRC2[159:144] ELSE DEST[159:144] ← SRC1[159:144] IF (imm8[2] == 1) THEN DEST[175:160]  $\leftarrow$  SRC2[175:160] ELSE DEST[175:160] ← SRC1[175:160] IF (imm8[3] == 1) THEN DEST[191:176]  $\leftarrow$  SRC2[191:176] ELSE DEST[191:176] ← SRC1[191:176] IF (imm8[4] == 1) THEN DEST[207:192]  $\leftarrow$  SRC2[207:192] ELSE DEST[207:192] ← SRC1[207:192] IF (imm8[5] == 1) THEN DEST[223:208]  $\leftarrow$  SRC2[223:208] ELSE DEST[223:208]  $\leftarrow$  SRC1[223:208] IF (imm8[6] == 1) THEN DEST[239:224]  $\leftarrow$  SRC2[239:224] ELSE DEST[239:224]  $\leftarrow$  SRC1[239:224] IF (imm8[7] == 1) THEN DEST[255:240]  $\leftarrow$  SRC2[255:240] ELSE DEST[255:240] ← SRC1[255:240]

# Intel C/C++ Compiler Intrinsic Equivalent

(V)PBLENDW: \_\_m128i \_mm\_blend\_epi16 (\_\_m128i v1, \_\_m128i v2, const int mask); VPBLENDW: \_\_m256i \_mm256\_blend\_epi16 (\_\_m256i v1, \_\_m256i v2, const int mask)

# **Flags Affected**

None.

# **SIMD Floating-Point Exceptions**

None.

# **Other Exceptions**

# PCLMULQDQ - Carry-Less Multiplication Quadword

| Opcode/<br>Instruction                                                            | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag                | Description                                                                                                                                                                                                 |
|-----------------------------------------------------------------------------------|-----------|------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A 44 /r ib<br>PCLMULQDQ <i>xmm1, xmm2/m128, imm8</i>                       | RMI       | V/V                          | PCLMUL-<br>QDQ                          | Carry-less multiplication of one quadword of xmm1 by one quadword of xmm2/m128, stores the 128-bit result in xmm1. The immediate is used to determine which quadwords of xmm1 and xmm2/m128 should be used. |
| VEX.NDS.128.66.0F3A.WIG 44 /r ib<br>VPCLMULQDQ <i>xmm1, xmm2, xmm3/m128, imm8</i> | RVMI      | V/V                          | Both PCL-<br>MULQDQ<br>and AVX<br>flags | Carry-less multiplication of one quadword of xmm2 by one quadword of xmm3/m128, stores the 128-bit result in xmm1. The immediate is used to determine which quadwords of xmm2 and xmm3/m128 should be used. |

### Instruction Operand Encoding

| Op/En | Operand 1        | Operand2      | Operand3      | Operand4 |
|-------|------------------|---------------|---------------|----------|
| RMI   | ModRM:reg (r, w) | ModRM:r/m (r) | imm8          | NA       |
| RVMI  | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | imm8     |

# Description

Performs a carry-less multiplication of two quadwords, selected from the first source and second source operand according to the value of the immediate byte. Bits 4 and 0 are used to select which 64-bit half of each operand to use according to Table 4-10, other bits of the immediate byte are ignored.

| Table 4-10. PCLMU | ODO Ouadword | d Selection of | Immediate Byte |
|-------------------|--------------|----------------|----------------|
|-------------------|--------------|----------------|----------------|

| lmm[4] | lmm[0] | PCLMULQDQ Operation                            |
|--------|--------|------------------------------------------------|
| 0      | 0      | CL_MUL( SRC2 <sup>1</sup> [63:0], SRC1[63:0] ) |
| 0      | 1      | CL_MUL( SRC2[63:0], SRC1[127:64] )             |
| 1      | 0      | CL_MUL( SRC2[127:64], SRC1[63:0] )             |
| 1      | 1      | CL_MUL( SRC2[127:64], SRC1[127:64] )           |

#### **NOTES:**

 SRC2 denotes the second source operand, which can be a register or memory; SRC1 denotes the first source and destination operand.

The first source operand and the destination operand are the same and must be an XMM register. The second source operand can be an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

Compilers and assemblers may implement the following pseudo-op syntax to simply programming and emit the required encoding for Imm8.

Table 4-11. Pseudo-Op and PCLMULQDQ Implementation

| Pseudo-Op               | Imm8 Encoding |
|-------------------------|---------------|
| PCLMULLQLQDQ xmm1, xmm2 | 0000_0000B    |
| PCLMULHQLQDQ xmm1, xmm2 | 0000_0001B    |
| PCLMULLQHDQ xmm1, xmm2  | 0001_0000B    |
| PCLMULHQHDQ xmm1, xmm2  | 0001_0001B    |

# Operation

```
PCLMULQDQ
IF (Imm8[0] = 0)
    THEN
         TEMP1 \leftarrow SRC1 [63:0];
    ELSE
         TEMP1 ← SRC1 [127:64];
FΙ
IF (Imm8[4] = 0)
    THEN
         TEMP2 \leftarrow SRC2 [63:0];
    ELSE
         TEMP2 ← SRC2 [127:64];
FΙ
For i = 0 to 63 {
    TmpB [ i ] \leftarrow (TEMP1[ 0 ] and TEMP2[ i ]);
    For j = 1 to i {
         TmpB [i] \leftarrow TmpB [i] xor (TEMP1[j] and TEMP2[i-j])
    DEST[i] \leftarrow TmpB[i];
}
For i=64 to 126\,\{
    TmpB [ i ] \leftarrow 0;
    For j = i - 63 to 63 {
         TmpB [i] \leftarrow TmpB [i] xor (TEMP1[j] and TEMP2[i-j])
    DEST[i] \leftarrow TmpB[i];
}
DEST[127] \leftarrow 0;
DEST[VLMAX-1:128] (Unmodified)
VPCLMULQDQ
IF (Imm8[0] = 0)
    THEN
         TEMP1 \leftarrow SRC1 [63:0];
    ELSE
         TEMP1 \leftarrow SRC1 [127:64];
IF (Imm8[4] = 0)
    THEN
         TEMP2 ← SRC2 [63:0];
    ELSE
         TEMP2 ← SRC2 [127:64];
FΙ
For i = 0 to 63 {
    TmpB [i] \leftarrow (TEMP1[0] and TEMP2[i]);
    For i = 1 to i {
         TmpB [i] \leftarrow TmpB [i] xor (TEMP1[j] and TEMP2[i-j])
    DEST[i] \leftarrow TmpB[i];
For i = 64 to 126 {
    TmpB[i] \leftarrow 0;
    For j = i - 63 to 63 {
```

# INSTRUCTION SET REFERENCE, N-Z

```
TmpB [i] ← TmpB [i] xor (TEMP1[j] and TEMP2[i-j])
}
DEST[i] ← TmpB[i];
}
DEST[VLMAX-1:127] ← 0;
Intel C/C++ Compiler Intrinsic Equivalent
(V)PCLMULQDQ: __m128i _mm_clmulepi64_si128 (__m128i, __m128i, const int)

SIMD Floating-Point Exceptions
```

None.

# **Other Exceptions**

See Exceptions Type 4.

# PCMPEQB/PCMPEQW/PCMPEQD— Compare Packed Data for Equal

| Opcode/<br>Instruction          | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                              |
|---------------------------------|-----------|------------------------------|--------------------------|------------------------------------------|
| 0F 74 /r <sup>1</sup>           | RM        | V/V                          | MMX                      | Compare packed bytes in mm/m64 and mm    |
| PCMPEQB mm, mm/m64              |           |                              |                          | for equality.                            |
| 66 0F 74 /r                     | RM        | V/V                          | SSE2                     | Compare packed bytes in xmm2/m128 and    |
| PCMPEQB xmm1, xmm2/m128         |           |                              |                          | xmm1 for equality.                       |
| 0F 75 /r <sup>1</sup>           | RM        | V/V                          | MMX                      | Compare packed words in mm/m64 and mm    |
| PCMPEQW mm, mm/m64              |           |                              |                          | for equality.                            |
| 66 0F 75 /r                     | RM        | V/V                          | SSE2                     | Compare packed words in xmm2/m128 and    |
| PCMPEQW xmm1, xmm2/m128         |           |                              |                          | xmm1 for equality.                       |
| 0F 76 /r <sup>1</sup>           | RM        | V/V                          | MMX                      | Compare packed doublewords in mm/m64 and |
| PCMPEQD mm, mm/m64              |           |                              |                          | mm for equality.                         |
| 66 0F 76 /r                     | RM        | V/V                          | SSE2                     | Compare packed doublewords in xmm2/m128  |
| PCMPEQD xmm1, xmm2/m128         |           |                              |                          | and <i>xmm1</i> for equality.            |
| VEX.NDS.128.66.0F.WIG 74 /r     | RVM       | V/V                          | AVX                      | Compare packed bytes in xmm3/m128 and    |
| VPCMPEQB xmm1, xmm2, xmm3/m128  |           |                              |                          | xmm2 for equality.                       |
| VEX.NDS.128.66.0F.WIG 75 /r     | RVM       | V/V                          | AVX                      | Compare packed words in xmm3/m128 and    |
| VPCMPEQW xmm1, xmm2, xmm3/m128  |           |                              |                          | xmm2 for equality.                       |
| VEX.NDS.128.66.0F.WIG 76 /r     | RVM       | V/V                          | AVX                      | Compare packed doublewords in xmm3/m128  |
| VPCMPEQD xmm1, xmm2, xmm3/m128  |           |                              |                          | and <i>xmm2</i> for equality.            |
| VEX.NDS.256.66.0F.WIG 74 /r     | RVM       | V/V                          | AVX2                     | Compare packed bytes in ymm3/m256 and    |
| VPCMPEQB ymm1, ymm2, ymm3 /m256 |           |                              |                          | ymm2 for equality.                       |
| VEX.NDS.256.66.0F.WIG 75 /r     | RVM       | V/V                          | AVX2                     | Compare packed words in ymm3/m256 and    |
| VPCMPEQW ymm1, ymm2, ymm3 /m256 |           |                              |                          | <i>ymm2</i> for equality.                |
| VEX.NDS.256.66.0F.WIG 76 /r     | RVM       | V/V                          | AVX2                     | Compare packed doublewords in ymm3/m256  |
| VPCMPEQD ymm1, ymm2, ymm3 /m256 |           |                              |                          | and <i>ymm2</i> for equality.            |

#### NOTES:

#### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |  |
|-------|------------------|---------------|---------------|-----------|--|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |  |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |  |

### **Description**

Performs a SIMD compare for equality of the packed bytes, words, or doublewords in the destination operand (first operand) and the source operand (second operand). If a pair of data elements is equal, the corresponding data element in the destination operand is set to all 1s; otherwise, it is set to all 0s.

The (V)PCMPEQB instruction compares the corresponding bytes in the destination and source operands; the (V)PCMPEQW instruction compares the corresponding words in the destination and source operands; and the (V)PCMPEQD instruction compares the corresponding doublewords in the destination and source operands.

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Legacy SSE instructions: The source operand can be an MMX technology register or a 64-bit memory location. The destination operand can be an MMX technology register.

128-bit Legacy SSE version: The second source operand can be an XMM register or a 128-bit memory location. The first source and destination operands are XMM registers. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The second source operand can be an XMM register or a 128-bit memory location. The first source and destination operands are XMM registers. Bits (VLMAX-1:128) of the corresponding YMM register are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand is a YMM register or a 256-bit memory location. The destination operand is a YMM register.

Note: VEX.L must be 0, otherwise the instruction will #UD.

## Operation

#### PCMPEQB (with 64-bit operands)

```
IF DEST[7:0] = SRC[7:0]

THEN DEST[7:0] \leftarrow FFH;

ELSE DEST[7:0] \leftarrow 0; FI;

(* Continue comparison of 2nd through 7th bytes in DEST and SRC *)

IF DEST[63:56] = SRC[63:56]

THEN DEST[63:56] \leftarrow FFH;

ELSE DEST[63:56] \leftarrow 0; FI;
```

#### PCMPEQB (with 128-bit operands)

```
IF DEST[7:0] = SRC[7:0]

THEN DEST[7:0] \leftarrow FFH;

ELSE DEST[7:0] \leftarrow 0; FI;

(* Continue comparison of 2nd through 15th bytes in DEST and SRC *)

IF DEST[127:120] = SRC[127:120]

THEN DEST[127:120] \leftarrow FFH;

ELSE DEST[127:120] \leftarrow 0; FI;
```

#### VPCMPEQB (VEX.128 encoded version)

DEST[127:0]  $\leftarrow$  COMPARE\_BYTES\_EQUAL(SRC1[127:0],SRC2[127:0]) DEST[VLMAX-1:128]  $\leftarrow$  0

# VPCMPEQB (VEX.256 encoded version)

DEST[127:0] ←COMPARE\_BYTES\_EQUAL(SRC1[127:0],SRC2[127:0])
DEST[255:128] ←COMPARE BYTES EOUAL(SRC1[255:128],SRC2[255:128])

## PCMPEQW (with 64-bit operands)

```
IF DEST[15:0] = SRC[15:0]

THEN DEST[15:0] \leftarrow FFFFH;

ELSE DEST[15:0] \leftarrow 0; FI;

(* Continue comparison of 2nd and 3rd words in DEST and SRC *)

IF DEST[63:48] = SRC[63:48]

THEN DEST[63:48] \leftarrow FFFFH;

ELSE DEST[63:48] \leftarrow 0; FI;
```

#### PCMPEQW (with 128-bit operands)

```
IF DEST[15:0] = SRC[15:0]

THEN DEST[15:0] \leftarrow FFFFH;

ELSE DEST[15:0] \leftarrow 0; FI;
```

```
(* Continue comparison of 2nd through 7th words in DEST and SRC *) IF DEST[127:112] = SRC[127:112] \leftarrow FFFFH; ELSE DEST[127:112] \leftarrow 0; FI;
```

#### VPCMPEQW (VEX.128 encoded version)

DEST[127:0]  $\leftarrow$  COMPARE\_WORDS\_EQUAL(SRC1[127:0],SRC2[127:0]) DEST[VLMAX-1:128]  $\leftarrow$  0

### VPCMPEQW (VEX.256 encoded version)

DEST[127:0]  $\leftarrow$  COMPARE\_WORDS\_EQUAL(SRC1[127:0],SRC2[127:0]) DEST[255:128]  $\leftarrow$  COMPARE WORDS EQUAL(SRC1[255:128],SRC2[255:128])

#### PCMPEQD (with 64-bit operands)

```
IF DEST[31:0] = SRC[31:0]

THEN DEST[31:0] \leftarrow FFFFFFFFH;

ELSE DEST[31:0] \leftarrow 0; FI;

IF DEST[63:32] = SRC[63:32]

THEN DEST[63:32] \leftarrow FFFFFFFFH;

ELSE DEST[63:32] \leftarrow 0; FI;
```

#### PCMPEQD (with 128-bit operands)

```
IF DEST[31:0] = SRC[31:0] 
THEN DEST[31:0] \leftarrow FFFFFFFFH;
ELSE DEST[31:0] \leftarrow 0; FI;
(* Continue comparison of 2nd and 3rd doublewords in DEST and SRC *)
IF DEST[127:96] = SRC[127:96]
THEN DEST[127:96] \leftarrow FFFFFFFFH;
ELSE DEST[127:96] \leftarrow 0; FI;
```

#### VPCMPEQD (VEX.128 encoded version)

DEST[127:0]  $\leftarrow$  COMPARE\_DWORDS\_EQUAL(SRC1[127:0],SRC2[127:0]) DEST[VLMAX-1:128]  $\leftarrow$  0

## VPCMPEQD (VEX.256 encoded version)

 $\begin{aligned} & \mathsf{DEST}[127:0] \leftarrow & \mathsf{COMPARE\_DWORDS\_EQUAL}(\mathsf{SRC1}[127:0], \mathsf{SRC2}[127:0]) \\ & \mathsf{DEST}[255:128] \leftarrow & \mathsf{COMPARE\_DWORDS\_EQUAL}(\mathsf{SRC1}[255:128], \mathsf{SRC2}[255:128]) \end{aligned}$ 

#### Intel C/C++ Compiler Intrinsic Equivalents

```
PCMPEOB:
               __m64 _mm_cmpeq_pi8 (__m64 m1, __m64 m2)
               __m64 _mm_cmpeq_pi16 (__m64 m1, __m64 m2)
PCMPEOW:
PCMPEOD:
               __m64 _mm_cmpeq_pi32 (__m64 m1, __m64 m2)
(V)PCMPEOB:
               __m128i _mm_cmpeq_epi8 ( __m128i a, __m128i b)
(V)PCMPEQW:
               __m128i _mm_cmpeq_epi16 ( __m128i a, __m128i b)
(V)PCMPEQD:
               __m128i _mm_cmpeq_epi32 ( __m128i a, __m128i b)
VPCMPEOB:
               __m256i _mm256_cmpeq_epi8 ( __m256i a, __m256i b)
VPCMPEOW:
               __m256i _mm256_cmpeq_epi16 ( __m256i a, __m256i b)
               __m256i _mm256_cmpeq_epi32 ( __m256i a, __m256i b)
VPCMPEOD:
```

# **Flags Affected**

None.

# **SIMD Floating-Point Exceptions**

None.

# **Other Exceptions**

See Exceptions Type 4; additionally #UD If VEX.L = 1.

## PCMPEQQ — Compare Packed Qword Data for Equal

| Opcode/<br>Instruction                                           | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                  |
|------------------------------------------------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------------------|
| 66 OF 38 29 /r<br>PCMPEQQ xmm1, xmm2/m128                        | RM        | V/V                          | SSE4_1                   | Compare packed qwords in xmm2/m128 and xmm1 for equality.    |
| VEX.NDS.128.66.0F38.WIG 29 /r<br>VPCMPEQQ xmm1, xmm2, xmm3/m128  | RVM       | V/V                          | AVX                      | Compare packed quadwords in xmm3/m128 and xmm2 for equality. |
| VEX.NDS.256.66.0F38.WIG 29 /r<br>VPCMPEQQ ymm1, ymm2, ymm3 /m256 | RVM       | V/V                          | AVX2                     | Compare packed quadwords in ymm3/m256 and ymm2 for equality. |

#### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

#### **Description**

Performs an SIMD compare for equality of the packed quadwords in the destination operand (first operand) and the source operand (second operand). If a pair of data elements is equal, the corresponding data element in the destination is set to all 1s; otherwise, it is set to 0s.

128-bit Legacy SSE version: The second source operand can be an XMM register or a 128-bit memory location. The first source and destination operands are XMM registers. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The second source operand can be an XMM register or a 128-bit memory location. The first source and destination operands are XMM registers. Bits (VLMAX-1:128) of the corresponding YMM register are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand is a YMM register or a 256-bit memory location. The destination operand is a YMM register.

Note: VEX.L must be 0, otherwise the instruction will #UD.

#### Operation

IF (DEST[63:0] = SRC[63:0])

THEN DEST[63:0]  $\leftarrow$  FFFFFFFFFFFFFFH;

ELSE DEST[63:0]  $\leftarrow$  0; FI;

IF (DEST[127:64] = SRC[127:64])

THEN DEST[127:64]  $\leftarrow$  FFFFFFFFFFFFFFH;

ELSE DEST[127:64]  $\leftarrow$  0; FI;

### VPCMPEQQ (VEX.128 encoded version)

DEST[127:0]  $\leftarrow$  COMPARE\_QWORDS\_EQUAL(SRC1,SRC2) DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPCMPEQQ (VEX.256 encoded version)

DEST[127:0]  $\leftarrow$  COMPARE\_QWORDS\_EQUAL(SRC1[127:0],SRC2[127:0]) DEST[255:128]  $\leftarrow$  COMPARE\_QWORDS\_EQUAL(SRC1[255:128],SRC2[255:128])

#### Intel C/C++ Compiler Intrinsic Equivalent

(V)PCMPEQQ: \_\_m128i \_mm\_cmpeq\_epi64(\_\_m128i a, \_\_m128i b); VPCMPEQQ: \_\_m256i \_mm256\_cmpeq\_epi64(\_\_m256i a, \_\_m256i b);

# **Flags Affected**

None.

# **SIMD Floating-Point Exceptions**

None.

# Other Exceptions

See Exceptions Type 4; additionally #UD If VEX.L = 1.

## PCMPESTRI — Packed Compare Explicit Length Strings, Return Index

| Opcode/<br>Instruction                                           | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                           |
|------------------------------------------------------------------|-----------|------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A 61 /r imm8<br>PCMPESTRI xmm1, xmm2/m128, imm8           | RMI       | V/V                          | SSE4_2                   | Perform a packed comparison of string data with explicit lengths, generating an index, and storing the result in ECX. |
| VEX.128.66.0F3A.WIG 61 /r ib<br>VPCMPESTRI xmm1, xmm2/m128, imm8 | RMI       | V/V                          | AVX                      | Perform a packed comparison of string data with explicit lengths, generating an index, and storing the result in ECX. |

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RMI   | ModRM:reg (r) | ModRM:r/m (r) | imm8      | NA        |

#### **Description**

The instruction compares and processes data from two string fragments based on the encoded value in the Imm8 Control Byte (see Section 4.1, "Imm8 Control Byte Operation for PCMPESTRI / PCMPESTRM / PCMPISTRI / P

Each string fragment is represented by two values. The first value is an xmm (or possibly m128 for the second operand) which contains the data elements of the string (byte or word data). The second value is stored in an input length register. The input length register is EAX/RAX (for xmm1) or EDX/RDX (for xmm2/m128). The length represents the number of bytes/words which are valid for the respective xmm/m128 data.

The length of each input is interpreted as being the absolute-value of the value in the length register. The absolute-value computation saturates to 16 (for bytes) and 8 (for words), based on the value of imm8[bit3] when the value in the length register is greater than 16 (8) or less than -16 (-8).

The comparison and aggregation operations are performed according to the encoded value of Imm8 bit fields (see Section 4.1). The index of the first (or last, according to imm8[6]) set bit of IntRes2 (see Section 4.1.4) is returned in ECX. If no bits are set in IntRes2, ECX is set to 16 (8).

Note that the Arithmetic Flags are written in a non-standard manner in order to supply the most relevant information:

CFlag - Reset if IntRes2 is equal to zero, set otherwise

ZFlag - Set if absolute-value of EDX is < 16 (8), reset otherwise

SFlag - Set if absolute-value of EAX is < 16 (8), reset otherwise

OFlag - IntRes2[0]

AFlag - Reset

PFlag - Reset

# **Effective Operand Size**

| Operating mode/size | Operand 1 | Operand 2 | Length 1 | Length 2 | Result |
|---------------------|-----------|-----------|----------|----------|--------|
| 16 bit              | xmm       | xmm/m128  | EAX      | EDX      | ECX    |
| 32 bit              | xmm       | xmm/m128  | EAX      | EDX      | ECX    |
| 64 bit              | xmm       | xmm/m128  | EAX      | EDX      | ECX    |
| 64 bit + REX.W      | xmm       | xmm/m128  | RAX      | RDX      | RCX    |

#### Intel C/C++ Compiler Intrinsic Equivalent For Returning Index

int \_mm\_cmpestri (\_\_m128i a, int la, \_\_m128i b, int lb, const int mode);

### Intel C/C++ Compiler Intrinsics For Reading EFlag Results

```
int _mm_cmpestra (__m128i a, int la, __m128i b, int lb, const int mode);
int _mm_cmpestrc (__m128i a, int la, __m128i b, int lb, const int mode);
int _mm_cmpestro (__m128i a, int la, __m128i b, int lb, const int mode);
int _mm_cmpestrs (__m128i a, int la, __m128i b, int lb, const int mode);
int _mm_cmpestrz (__m128i a, int la, __m128i b, int lb, const int mode);
```

### **SIMD Floating-Point Exceptions**

None.

# **Other Exceptions**

See Exceptions Type 4; additionally, this instruction does not cause #GP if the memory operand is not aligned to 16 Byte boundary, and

#UD If VEX.L = 1.

If VEX.vvvv ≠ 1111B.

## PCMPESTRM — Packed Compare Explicit Length Strings, Return Mask

| Opcode/<br>Instruction                                           | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                  |
|------------------------------------------------------------------|-----------|------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A 60 /r imm8<br>PCMPESTRM xmm1, xmm2/m128, imm8           | RMI       | V/V                          | SSE4_2                   | Perform a packed comparison of string data with explicit lengths, generating a mask, and storing the result in <i>XMMO</i>   |
| VEX.128.66.0F3A.WIG 60 /r ib<br>VPCMPESTRM xmm1, xmm2/m128, imm8 | RMI       | V/V                          | AVX                      | Perform a packed comparison of string data with explicit lengths, generating a mask, and storing the result in <i>XMMO</i> . |

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RMI   | ModRM:reg (r) | ModRM:r/m (r) | imm8      | NA        |

#### **Description**

The instruction compares data from two string fragments based on the encoded value in the imm8 contol byte (see Section 4.1, "Imm8 Control Byte Operation for PCMPESTRI / PCMPESTRM / PCMPISTRI / PCMPISTRI / PCMPISTRM"), and generates a mask stored to XMM0.

Each string fragment is represented by two values. The first value is an xmm (or possibly m128 for the second operand) which contains the data elements of the string (byte or word data). The second value is stored in an input length register. The input length register is EAX/RAX (for xmm1) or EDX/RDX (for xmm2/m128). The length represents the number of bytes/words which are valid for the respective xmm/m128 data.

The length of each input is interpreted as being the absolute-value of the value in the length register. The absolute-value computation saturates to 16 (for bytes) and 8 (for words), based on the value of imm8[bit3] when the value in the length register is greater than 16 (8) or less than -16 (-8).

The comparison and aggregation operations are performed according to the encoded value of Imm8 bit fields (see Section 4.1). As defined by imm8[6], IntRes2 is then either stored to the least significant bits of XMM0 (zero extended to 128 bits) or expanded into a byte/word-mask and then stored to XMM0.

Note that the Arithmetic Flags are written in a non-standard manner in order to supply the most relevant information:

CFlag - Reset if IntRes2 is equal to zero, set otherwise

ZFlag - Set if absolute-value of EDX is < 16 (8), reset otherwise

SFlag - Set if absolute-value of EAX is < 16 (8), reset otherwise

OFlag -IntRes2[0]

AFlag - Reset

PFlag - Reset

Note: In VEX.128 encoded versions, bits (VLMAX-1:128) of XMM0 are zeroed. VEX.vvvv is reserved and must be 1111b, VEX.L must be 0, otherwise the instruction will #UD.

# **Effective Operand Size**

| Operating mode/size | Operand1 | Operand 2 | Length1 | Length2 | Result |
|---------------------|----------|-----------|---------|---------|--------|
| 16 bit              | xmm      | xmm/m128  | EAX     | EDX     | XMM0   |
| 32 bit              | xmm      | xmm/m128  | EAX     | EDX     | XMM0   |
| 64 bit              | xmm      | xmm/m128  | EAX     | EDX     | XMM0   |
| 64 bit + REX.W      | xmm      | xmm/m128  | RAX     | RDX     | XMM0   |

### Intel C/C++ Compiler Intrinsic Equivalent For Returning Mask

\_\_m128i \_mm\_cmpestrm (\_\_m128i a, int la, \_\_m128i b, int lb, const int mode);

#### Intel C/C++ Compiler Intrinsics For Reading EFlag Results

```
int _mm_cmpestra (__m128i a, int la, __m128i b, int lb, const int mode);
int _mm_cmpestrc (__m128i a, int la, __m128i b, int lb, const int mode);
int _mm_cmpestro (__m128i a, int la, __m128i b, int lb, const int mode);
int _mm_cmpestrs (__m128i a, int la, __m128i b, int lb, const int mode);
int _mm_cmpestrz (__m128i a, int la, __m128i b, int lb, const int mode);
```

### **SIMD Floating-Point Exceptions**

None.

#### Other Exceptions

See Exceptions Type 4; additionally, this instruction does not cause #GP if the memory operand is not aligned to 16 Byte boundary, and

#UD If VEX.L = 1.

If VEX.vvvv  $\neq$  1111B.

# PCMPGTB/PCMPGTW/PCMPGTD—Compare Packed Signed Integers for Greater Than

| Opcode/<br>Instruction         | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                      |
|--------------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------|
| 0F 64 /r <sup>1</sup>          | RM        | V/V                          | MMX                      | Compare packed signed byte integers in mm        |
| PCMPGTB mm, mm/m64             |           |                              |                          | and <i>mm/m64</i> for greater than.              |
| 66 0F 64 /r                    | RM        | V/V                          | SSE2                     | Compare packed signed byte integers in $xmm1$    |
| PCMPGTB xmm1, xmm2/m128        |           |                              |                          | and xmm2/m128 for greater than.                  |
| 0F 65 /r <sup>1</sup>          | RM        | V/V                          | MMX                      | Compare packed signed word integers in <i>mm</i> |
| PCMPGTW mm, mm/m64             |           |                              |                          | and <i>mm/m64</i> for greater than.              |
| 66 0F 65 /r                    | RM        | V/V                          | SSE2                     | Compare packed signed word integers in           |
| PCMPGTW xmm1, xmm2/m128        |           |                              |                          | xmm1 and xmm2/m128 for greater than.             |
| 0F 66 /r <sup>1</sup>          | RM        | V/V                          | MMX                      | Compare packed signed doubleword integers in     |
| PCMPGTD mm, mm/m64             |           |                              |                          | mm and mm/m64 for greater than.                  |
| 66 0F 66 /r                    | RM        | V/V                          | SSE2                     | Compare packed signed doubleword integers in     |
| PCMPGTD xmm1, xmm2/m128        |           |                              |                          | xmm1 and xmm2/m128 for greater than.             |
| VEX.NDS.128.66.0F.WIG 64 /r    | RVM       | V/V                          | AVX                      | Compare packed signed byte integers in xmm2      |
| VPCMPGTB xmm1, xmm2, xmm3/m128 |           |                              |                          | and xmm3/m128 for greater than.                  |
| VEX.NDS.128.66.0F.WIG 65 /r    | RVM       | V/V                          | AVX                      | Compare packed signed word integers in           |
| VPCMPGTW xmm1, xmm2, xmm3/m128 |           |                              |                          | xmm2 and xmm3/m128 for greater than.             |
| VEX.NDS.128.66.0F.WIG 66 /r    | RVM       | V/V                          | AVX                      | Compare packed signed doubleword integers in     |
| VPCMPGTD xmm1, xmm2, xmm3/m128 |           |                              |                          | xmm2 and xmm3/m128 for greater than.             |
| VEX.NDS.256.66.0F.WIG 64 /r    | RVM       | V/V                          | AVX2                     | Compare packed signed byte integers in ymm2      |
| VPCMPGTB ymm1, ymm2, ymm3/m256 |           |                              |                          | and <i>ymm3/m256</i> for greater than.           |
| VEX.NDS.256.66.0F.WIG 65 /r    | RVM       | V/V                          | AVX2                     | Compare packed signed word integers in ymm2      |
| VPCMPGTW ymm1, ymm2, ymm3/m256 |           |                              |                          | and <i>ymm3/m256</i> for greater than.           |
| VEX.NDS.256.66.0F.WIG 66 /r    | RVM       | V/V                          | AVX2                     | Compare packed signed doubleword integers in     |
| VPCMPGTD ymm1, ymm2, ymm3/m256 |           |                              |                          | ymm2 and ymm3/m256 for greater than.             |

#### NOTES:

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### **Description**

Performs an SIMD signed compare for the greater value of the packed byte, word, or doubleword integers in the destination operand (first operand) and the source operand (second operand). If a data element in the destination operand is greater than the corresponding date element in the source operand, the corresponding data element in the destination operand is set to all 1s; otherwise, it is set to all 0s.

The PCMPGTB instruction compares the corresponding signed byte integers in the destination and source operands; the PCMPGTW instruction compares the corresponding signed word integers in the destination and source

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

operands; and the PCMPGTD instruction compares the corresponding signed doubleword integers in the destination and source operands.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Legacy SSE instructions: The source operand can be an MMX technology register or a 64-bit memory location. The destination operand can be an MMX technology register.

128-bit Legacy SSE version: The second source operand can be an XMM register or a 128-bit memory location. The first source operand and destination operand are XMM registers. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The second source operand can be an XMM register or a 128-bit memory location. The first source operand and destination operand are XMM registers. Bits (VLMAX-1:128) of the corresponding YMM register are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand is a YMM register or a 256-bit memory location. The destination operand is a YMM register.

Note: VEX.L must be 0, otherwise the instruction will #UD.

### Operation

#### PCMPGTB (with 64-bit operands)

```
IF DEST[7:0] > SRC[7:0]

THEN DEST[7:0] \leftarrow FFH;

ELSE DEST[7:0] \leftarrow 0; FI;

(* Continue comparison of 2nd through 7th bytes in DEST and SRC *)

IF DEST[63:56] > SRC[63:56]

THEN DEST[63:56] \leftarrow FFH;

ELSE DEST[63:56] \leftarrow 0; FI;
```

#### PCMPGTB (with 128-bit operands)

```
IF DEST[7:0] > SRC[7:0]

THEN DEST[7:0) \leftarrow FFH;

ELSE DEST[7:0] \leftarrow 0; FI;

(* Continue comparison of 2nd through 15th bytes in DEST and SRC *)

IF DEST[127:120] > SRC[127:120]

THEN DEST[127:120] \leftarrow FFH;

ELSE DEST[127:120] \leftarrow 0; FI;
```

#### VPCMPGTB (VEX.128 encoded version)

DEST[127:0]  $\leftarrow$  COMPARE\_BYTES\_GREATER(SRC1,SRC2) DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPCMPGTB (VEX.256 encoded version)

DEST[127:0]  $\leftarrow$  COMPARE\_BYTES\_GREATER(SRC1[127:0],SRC2[127:0])
DEST[255:128]  $\leftarrow$  COMPARE\_BYTES\_GREATER(SRC1[255:128],SRC2[255:128])

### PCMPGTW (with 64-bit operands)

```
IF DEST[15:0] > SRC[15:0]

THEN DEST[15:0] \leftarrow FFFFH;

ELSE DEST[15:0] \leftarrow 0; FI;

(* Continue comparison of 2nd and 3rd words in DEST and SRC *)

IF DEST[63:48] > SRC[63:48]

THEN DEST[63:48] \leftarrow FFFFH;

ELSE DEST[63:48] \leftarrow 0; FI;
```

### PCMPGTW (with 128-bit operands)

```
IF DEST[15:0] > SRC[15:0]

THEN DEST[15:0] \leftarrow FFFFH;

ELSE DEST[15:0] \leftarrow 0; FI;

(* Continue comparison of 2nd through 7th words in DEST and SRC *)

IF DEST[63:48] > SRC[127:112]

THEN DEST[127:112] \leftarrow FFFFH;

ELSE DEST[127:112] \leftarrow 0; FI;
```

### VPCMPGTW (VEX.128 encoded version)

DEST[127:0]  $\leftarrow$  COMPARE\_WORDS\_GREATER(SRC1,SRC2) DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPCMPGTW (VEX.256 encoded version)

DEST[127:0] ←COMPARE\_WORDS\_GREATER(SRC1[127:0],SRC2[127:0])
DEST[255:128] ←COMPARE\_WORDS\_GREATER(SRC1[255:128],SRC2[255:128])

#### PCMPGTD (with 64-bit operands)

```
IF DEST[31:0] > SRC[31:0]

THEN DEST[31:0] \leftarrow FFFFFFFFH;

ELSE DEST[31:0] \leftarrow 0; FI;

IF DEST[63:32] > SRC[63:32]

THEN DEST[63:32] \leftarrow FFFFFFFFH;

ELSE DEST[63:32] \leftarrow 0; FI;
```

#### PCMPGTD (with 128-bit operands)

```
IF DEST[31:0] > SRC[31:0]

THEN DEST[31:0] ← FFFFFFFH;

ELSE DEST[31:0] ← 0; FI;

(* Continue comparison of 2nd and 3rd doublewords in DEST and SRC *)

IF DEST[127:96] > SRC[127:96]

THEN DEST[127:96] ← FFFFFFFH;

ELSE DEST[127:96] ← 0; FI;
```

### VPCMPGTD (VEX.128 encoded version)

DEST[127:0]  $\leftarrow$  COMPARE\_DWORDS\_GREATER(SRC1,SRC2) DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPCMPGTD (VEX.256 encoded version)

DEST[127:0]  $\leftarrow$  COMPARE\_DWORDS\_GREATER(SRC1[127:0],SRC2[127:0]) DEST[255:128]  $\leftarrow$  COMPARE\_DWORDS\_GREATER(SRC1[255:128],SRC2[255:128])

#### Intel C/C++ Compiler Intrinsic Equivalents

```
PCMPGTB:
                __m64 _mm_cmpqt_pi8 (__m64 m1, __m64 m2)
PCMPGTW:
                __m64 _mm_pcmpqt_pi16 (__m64 m1, __m64 m2)
                __m64 _mm_pcmpgt_pi32 (__m64 m1, __m64 m2)
DCMPGTD:
                __m128i _mm_cmpgt_epi8 ( __m128i a, __m128i b)
(V)PCMPGTB:
(V)PCMPGTW:
                __m128i _mm_cmpgt_epi16 ( __m128i a, __m128i b)
(V)DCMPGTD:
                __m128i _mm_cmpqt_epi32 ( __m128i a, __m128i b)
VPCMPGTB:
                __m256i _mm256_cmpqt_epi8 ( __m256i a, __m256i b)
VPCMPGTW:
                __m256i _mm256_cmpgt_epi16 ( __m256i a, __m256i b)
VPCMPGTD:
                __m256i _mm256_cmpgt_epi32 ( __m256i a, __m256i b)
```

# **Flags Affected**

None.

# **Numeric Exceptions**

None.

# **Other Exceptions**

See Exceptions Type 4; additionally #UD If VEX.L = 1.

## PCMPGTO — Compare Packed Data for Greater Than

| Opcode/<br>Instruction                                          | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                        |
|-----------------------------------------------------------------|-----------|------------------------------|--------------------------|------------------------------------------------------------------------------------|
| 66 OF 38 37 /r<br>PCMPGTQ xmm1,xmm2/m128                        | RM        | V/V                          | SSE4_2                   | Compare packed signed qwords in xmm2/m128 and xmm1 for greater than.               |
| VEX.NDS.128.66.0F38.WIG 37 /r<br>VPCMPGTQ xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Compare packed signed qwords in <i>xmm2</i> and <i>xmm3/m128</i> for greater than. |
| VEX.NDS.256.66.0F38.WIG 37 /r<br>VPCMPGTQ ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Compare packed signed qwords in <i>ymm2</i> and <i>ymm3/m256</i> for greater than. |

### **Instruction Operand Encoding**

| Op/En | Operand 1        | perand 1 Operand 2 C |               | Operand 4 |  |
|-------|------------------|----------------------|---------------|-----------|--|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r)        | NA            | NA        |  |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)         | ModRM:r/m (r) | NA        |  |

#### **Description**

Performs an SIMD signed compare for the packed quadwords in the destination operand (first operand) and the source operand (second operand). If the data element in the first (destination) operand is greater than the corresponding element in the second (source) operand, the corresponding data element in the destination is set to all 1s; otherwise, it is set to 0s.

128-bit Legacy SSE version: The second source operand can be an XMM register or a 128-bit memory location. The first source operand and destination operand are XMM registers. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The second source operand can be an XMM register or a 128-bit memory location. The first source operand and destination operand are XMM registers. Bits (VLMAX-1:128) of the corresponding YMM register are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand is a YMM register or a 256-bit memory location. The destination operand is a YMM register.

Note: VEX.L must be 0, otherwise the instruction will #UD.

#### Operation

IF (DEST[63-0] > SRC[63-0])

THEN DEST[63-0]  $\leftarrow$  FFFFFFFFFFFFFFH;

ELSE DEST[63-0]  $\leftarrow$  0; FI

IF (DEST[127-64] > SRC[127-64])

THEN DEST[127-64]  $\leftarrow$  FFFFFFFFFFFFFFFH;

ELSE DEST[127-64]  $\leftarrow$  0; FI

#### VPCMPGTQ (VEX.128 encoded version)

DEST[127:0]  $\leftarrow$  COMPARE\_QWORDS\_GREATER(SRC1,SRC2) DEST[VLMAX-1:128]  $\leftarrow$  0

## VPCMPGTQ (VEX.256 encoded version)

DEST[127:0]  $\leftarrow$  COMPARE\_QWORDS\_GREATER(SRC1[127:0],SRC2[127:0]) DEST[255:128]  $\leftarrow$  COMPARE\_OWORDS\_GREATER(SRC1[255:128],SRC2[255:128])

# Intel C/C++ Compiler Intrinsic Equivalent

(V)PCMPGTQ: \_\_m128i \_mm\_cmpgt\_epi64(\_\_m128i a, \_\_m128i b)

VPCMPGTQ: \_\_m256i \_mm256\_cmpgt\_epi64(\_\_m256i a, \_\_m256i b);

# **Flags Affected**

None.

# **SIMD Floating-Point Exceptions**

None.

# **Other Exceptions**

See Exceptions Type 4; additionally #UD If VEX.L = 1.

# PCMPISTRI — Packed Compare Implicit Length Strings, Return Index

| Opcode/<br>Instruction                                           | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                           |
|------------------------------------------------------------------|-----------|------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A 63 /r imm8<br>PCMPISTRI xmm1, xmm2/m128, imm8           | RM        | V/V                          | SSE4_2                   | Perform a packed comparison of string data with implicit lengths, generating an index, and storing the result in ECX. |
| VEX.128.66.0F3A.WIG 63 /r ib<br>VPCMPISTRI xmm1, xmm2/m128, imm8 | RM        | V/V                          | AVX                      | Perform a packed comparison of string data with implicit lengths, generating an index, and storing the result in ECX. |

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (r) | ModRM:r/m (r) | imm8      | NA        |

### **Description**

The instruction compares data from two strings based on the encoded value in the Imm8 Control Byte (see Section 4.1, "Imm8 Control Byte Operation for PCMPESTRI / PCMPESTRM / PCMPISTRI / PCMPISTRM"), and generates an index stored to ECX.

Each string is represented by a single value. The value is an xmm (or possibly m128 for the second operand) which contains the data elements of the string (byte or word data). Each input byte/word is augmented with a valid/invalid tag. A byte/word is considered valid only if it has a lower index than the least significant null byte/word. (The least significant null byte/word is also considered invalid.)

The comparison and aggregation operations are performed according to the encoded value of Imm8 bit fields (see Section 4.1). The index of the first (or last, according to imm8[6]) set bit of IntRes2 is returned in ECX. If no bits are set in IntRes2, ECX is set to 16 (8).

Note that the Arithmetic Flags are written in a non-standard manner in order to supply the most relevant information:

CFlag - Reset if IntRes2 is equal to zero, set otherwise

ZFlag - Set if any byte/word of xmm2/mem128 is null, reset otherwise

SFlag - Set if any byte/word of xmm1 is null, reset otherwise

OFlag -IntRes2[0]

AFlag - Reset

PFlag - Reset

Note: In VEX.128 encoded version, VEX.vvvv is reserved and must be 1111b, VEX.L must be 0, otherwise the instruction will #UD.

#### **Effective Operand Size**

| Operating mode/size | Operand1 | Operand 2 | Result |
|---------------------|----------|-----------|--------|
| 16 bit              | xmm      | xmm/m128  | ECX    |
| 32 bit              | xmm      | xmm/m128  | ECX    |
| 64 bit              | xmm      | xmm/m128  | ECX    |
| 64 bit + REX.W      | xmm      | xmm/m128  | RCX    |

### Intel C/C++ Compiler Intrinsic Equivalent For Returning Index

```
int _mm_cmpistri (__m128i a, __m128i b, const int mode);
```

## Intel C/C++ Compiler Intrinsics For Reading EFlag Results

```
int _mm_cmpistra (__m128i a, __m128i b, const int mode);
int _mm_cmpistrc (__m128i a, __m128i b, const int mode);
int _mm_cmpistro (__m128i a, __m128i b, const int mode);
int _mm_cmpistrs (__m128i a, __m128i b, const int mode);
int _mm_cmpistrz (__m128i a, __m128i b, const int mode);
```

### **SIMD Floating-Point Exceptions**

None.

### Other Exceptions

See Exceptions Type 4; additionally, this instruction does not cause #GP if the memory operand is not aligned to 16 Byte boundary, and

#UD If VEX.L = 1.

If VEX.vvvv  $\neq$  1111B.

# PCMPISTRM — Packed Compare Implicit Length Strings, Return Mask

| Opcode/<br>Instruction                                           | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                  |
|------------------------------------------------------------------|-----------|------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A 62 /r imm8<br>PCMPISTRM xmm1, xmm2/m128, imm8           | RM        | V/V                          | SSE4_2                   | Perform a packed comparison of string data with implicit lengths, generating a mask, and storing the result in <i>XMMO</i> . |
| VEX.128.66.0F3A.WIG 62 /r ib<br>VPCMPISTRM xmm1, xmm2/m128, imm8 | RM        | V/V                          | AVX                      | Perform a packed comparison of string data with implicit lengths, generating a Mask, and storing the result in <i>XMMO</i> . |

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (r) | ModRM:r/m (r) | imm8      | NA        |

#### **Description**

The instruction compares data from two strings based on the encoded value in the imm8 byte (see Section 4.1, "Imm8 Control Byte Operation for PCMPESTRI / PCMPESTRM / PCMPISTRI / PCMPISTRM") generating a mask stored to XMM0.

Each string is represented by a single value. The value is an xmm (or possibly m128 for the second operand) which contains the data elements of the string (byte or word data). Each input byte/word is augmented with a valid/invalid tag. A byte/word is considered valid only if it has a lower index than the least significant null byte/word. (The least significant null byte/word is also considered invalid.)

The comparison and aggregation operation are performed according to the encoded value of Imm8 bit fields (see Section 4.1). As defined by imm8[6], IntRes2 is then either stored to the least significant bits of XMM0 (zero extended to 128 bits) or expanded into a byte/word-mask and then stored to XMM0.

Note that the Arithmetic Flags are written in a non-standard manner in order to supply the most relevant information:

CFlag - Reset if IntRes2 is equal to zero, set otherwise

ZFlag - Set if any byte/word of xmm2/mem128 is null, reset otherwise

SFlag - Set if any byte/word of xmm1 is null, reset otherwise

OFlag - IntRes2[0]

AFlag - Reset

PFlag - Reset

Note: In VEX.128 encoded versions, bits (VLMAX-1:128) of XMM0 are zeroed. VEX.vvvv is reserved and must be 1111b, VEX.L must be 0, otherwise the instruction will #UD.

### **Effective Operand Size**

| Operating mode/size | Operand1 | Operand 2 | Result |
|---------------------|----------|-----------|--------|
| 16 bit              | xmm      | xmm/m128  | XMM0   |
| 32 bit              | xmm      | xmm/m128  | XMM0   |
| 64 bit              | xmm      | xmm/m128  | XMM0   |
| 64 bit + REX.W      | xmm      | xmm/m128  | XMM0   |

#### Intel C/C++ Compiler Intrinsic Equivalent For Returning Mask

\_\_m128i \_mm\_cmpistrm (\_\_m128i a, \_\_m128i b, const int mode);

# Intel C/C++ Compiler Intrinsics For Reading EFlag Results

```
int _mm_cmpistra (__m128i a, __m128i b, const int mode);
int _mm_cmpistrc (__m128i a, __m128i b, const int mode);
int _mm_cmpistro (__m128i a, __m128i b, const int mode);
int _mm_cmpistrs (__m128i a, __m128i b, const int mode);
int _mm_cmpistrz (__m128i a, __m128i b, const int mode);
```

## **SIMD Floating-Point Exceptions**

None.

# **Other Exceptions**

See Exceptions Type 4; additionally, this instruction does not cause #GP if the memory operand is not aligned to 16 Byte boundary, and

# UD If VEX.L = 1.

If VEX.vvvv ≠ 1111B.

## PDEP — Parallel Bits Deposit

| Opcode/<br>Instruction                                       | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                |
|--------------------------------------------------------------|-----------|-----------------------|--------------------------|--------------------------------------------------------------------------------------------|
| VEX.NDS.LZ.F2.0F38.W0 F5 /r<br>PDEP <i>r32a, r32b, r/m32</i> | RVM       | V/V                   | BMI2                     | Parallel deposit of bits from $r32b$ using mask in $r/m32$ , result is written to $r32a$ . |
| VEX.NDS.LZ.F2.0F38.W1 F5 /r<br>PDEP r64a, r64b, r/m64        | RVM       | V/N.E.                | BMI2                     | Parallel deposit of bits from $r64b$ using mask in $r/m64$ , result is written to $r64a$ . |

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2    | Operand 3     | Operand 4 |
|-------|---------------|--------------|---------------|-----------|
| RVM   | ModRM:reg (w) | VEX.νννν (r) | ModRM:r/m (r) | NA        |

### **Description**

PDEP uses a mask in the second source operand (the third operand) to transfer/scatter contiguous low order bits in the first source operand (the second operand) into the destination (the first operand). PDEP takes the low bits from the first source operand and deposit them in the destination operand at the corresponding bit locations that are set in the second source operand (mask). All other bits (bits not set in mask) in destination are set to zero.



Figure 4-4. PDEP Example

This instruction is not supported in real mode and virtual-8086 mode. The operand size is always 32 bits if not in 64-bit mode. In 64-bit mode operand size 64 requires VEX.W1. VEX.W1 is ignored in non-64-bit modes. An attempt to execute this instruction with VEX.L not equal to 0 will cause #UD.

#### Operation

```
\begin{split} \text{TEMP} &\leftarrow \text{SRC1};\\ \text{MASK} &\leftarrow \text{SRC2};\\ \text{DEST} &\leftarrow 0;\\ \text{m} &\leftarrow 0, k \leftarrow 0;\\ \text{D0 WHILE m} &< \text{OperandSize} \\ \\ &\qquad \qquad \text{IF MASK[m]} = 1 \text{ THEN}\\ &\qquad \qquad \text{DEST[m]} \leftarrow \text{TEMP[k]};\\ &\qquad \qquad k \leftarrow k + 1;\\ &\qquad \qquad \text{FI}\\ &\qquad \qquad m \leftarrow m + 1; \end{split}
```

OD

# **Flags Affected**

None.

# Intel C/C++ Compiler Intrinsic Equivalent

PDEP: unsigned \_\_int32 \_pdep\_u32(unsigned \_\_int32 src, unsigned \_\_int32 mask);
PDEP: unsigned \_\_int64 \_pdep\_u64(unsigned \_\_int64 src, unsigned \_\_int32 mask);

# **SIMD Floating-Point Exceptions**

None

### **Other Exceptions**

See Section 2.5.1, "Exception Conditions for VEX-Encoded GPR Instructions", Table 2-29; additionally #UD If VEX.W = 1.

### PEXT — Parallel Bits Extract

| Opcode/<br>Instruction                                       | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                               |
|--------------------------------------------------------------|-----------|-----------------------|--------------------------|-----------------------------------------------------------------------------------------------------------|
| VEX.NDS.LZ.F3.0F38.W0 F5 /r<br>PEXT <i>r32a, r32b, r/m32</i> | RVM       | V/V                   | BMI2                     | Parallel extract of bits from $r32b$ using mask in $r/m32$ , result is written to $r32a$ .                |
| VEX.NDS.LZ.F3.0F38.W1 F5 /r<br>PEXT <i>r64a, r64b, r/m64</i> | RVM       | V/N.E.                | BMI2                     | Parallel extract of bits from <i>r64b</i> using mask in <i>r/m64</i> , result is written to <i>r64a</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2    | Operand 3     | Operand 4 |
|-------|---------------|--------------|---------------|-----------|
| RVM   | ModRM:reg (w) | VEX.νννν (r) | ModRM:r/m (r) | NA        |

### **Description**

PEXT uses a mask in the second source operand (the third operand) to transfer either contiguous or non-contiguous bits in the first source operand (the second operand) to contiguous low order bit positions in the destination (the first operand). For each bit set in the MASK, PEXT extracts the corresponding bits from the first source operand and writes them into contiguous lower bits of destination operand. The remaining upper bits of destination are zeroed.



Figure 4-5. PEXT Example

This instruction is not supported in real mode and virtual-8086 mode. The operand size is always 32 bits if not in 64-bit mode. In 64-bit mode operand size 64 requires VEX.W1. VEX.W1 is ignored in non-64-bit modes. An attempt to execute this instruction with VEX.L not equal to 0 will cause #UD.

### Operation

```
\begin{split} \text{TEMP} &\leftarrow \text{SRC1};\\ \text{MASK} &\leftarrow \text{SRC2};\\ \text{DEST} &\leftarrow 0;\\ \text{m} \leftarrow 0, k \leftarrow 0;\\ \text{DO WHILE m} &< \text{OperandSize} \\ \\ \text{IF MASK[m]} &= 1 \text{ THEN}\\ \\ \text{DEST[k]} &\leftarrow \text{TEMP[m]};\\ k &\leftarrow k + 1; \end{split}
```

```
\begin{aligned} &\text{FI}\\ &\text{m} \leftarrow \text{m+ 1;} \end{aligned}
```

OD

# Flags Affected

None.

# Intel C/C++ Compiler Intrinsic Equivalent

```
PEXT: unsigned __int32 _pext_u32(unsigned __int32 src, unsigned __int32 mask);
PEXT: unsigned __int64 _pext_u64(unsigned __int64 src, unsigned __int32 mask);
```

# **SIMD Floating-Point Exceptions**

None

# **Other Exceptions**

See Section 2.5.1, "Exception Conditions for VEX-Encoded GPR Instructions", Table 2-29; additionally #UD If VEX.W = 1.

## PEXTRB/PEXTRD/PEXTRQ — Extract Byte/Dword/Qword

| Opcode/<br>Instruction                                            | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                                        |
|-------------------------------------------------------------------|-----------|------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A 14<br>/r ib<br>PEXTRB reg/m8, xmm2, imm8                 | MRI       | V/V                          | SSE4_1                   | Extract a byte integer value from xmm2 at the source byte offset specified by imm8 into reg or m8. The upper bits of r32 or r64 are zeroed.        |
| 66 OF 3A 16<br>/r ib<br>PEXTRD r/m32, xmm2, imm8                  | MRI       | V/V                          | SSE4_1                   | Extract a dword integer value from xmm2 at the source dword offset specified by imm8 into r/m32.                                                   |
| 66 REX.W OF 3A 16<br>/r ib<br>PEXTRQ r/m64, xmm2, imm8            | MRI       | V/N.E.                       | SSE4_1                   | Extract a qword integer value from xmm2 at the source qword offset specified by imm8 into r/m64.                                                   |
| VEX.128.66.0F3A.W0 14 /r ib<br>VPEXTRB reg/m8, xmm2, imm8         | MRI       | V <sup>1</sup> /V            | AVX                      | Extract a byte integer value from xmm2 at the source byte offset specified by imm8 into reg or m8. The upper bits of r64/r32 is filled with zeros. |
| VEX.128.66.0F3A.W0 16 /r ib<br>VPEXTRD <i>r32/m32, xmm2, imm8</i> | MRI       | V/V                          | AVX                      | Extract a dword integer value from xmm2 at the source dword offset specified by imm8 into r32/m32.                                                 |
| VEX.128.66.0F3A.W1 16 /r ib<br>VPEXTRQ r64/m64, xmm2, imm8        | MRI       | V/i                          | AVX                      | Extract a qword integer value from xmm2 at the source dword offset specified by imm8 into r64/m64.                                                 |

#### NOTES:

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| MRI   | ModRM:r/m (w) | ModRM:reg (r) | imm8      | NA        |

#### **Description**

Extract a byte/dword/qword integer value from the source XMM register at a byte/dword/qword offset determined from imm8[3:0]. The destination can be a register or byte/dword/qword memory location. If the destination is a register, the upper bits of the register are zero extended.

In legacy non-VEX encoded version and if the destination operand is a register, the default operand size in 64-bit mode for PEXTRB/PEXTRD is 64 bits, the bits above the least significant byte/dword data are filled with zeros. PEXTRQ is not encodable in non-64-bit modes and requires REX.W in 64-bit mode.

Note: In VEX.128 encoded versions, VEX.vvvv is reserved and must be 1111b, VEX.L must be 0, otherwise the instruction will #UD. If the destination operand is a register, the default operand size in 64-bit mode for VPEXTRB/VPEXTRD is 64 bits, the bits above the least significant byte/word/dword data are filled with zeros. Attempt to execute VPEXTRQ in non-64-bit mode will cause #UD.

<sup>1.</sup> In 64-bit mode, VEX.W1 is ignored for VPEXTRB (similar to legacy REX.W=1 prefix in PEXTRB).

#### Operation

```
CASE of
   PEXTRB: SEL \leftarrow COUNT[3:0];
             TEMP ← (Src >> SEL*8) AND FFH;
             IF (DEST = Mem8)
                  THEN
                  Mem8 \leftarrow TEMP[7:0];
             ELSE IF (64-Bit Mode and 64-bit register selected)
                  THEN
                       R64[7:0] \leftarrow TEMP[7:0];
                       r64[63:8] \leftarrow ZERO_FILL; };
             ELSE
                       R32[7:0] \leftarrow TEMP[7:0];
                       r32[31:8] \leftarrow ZERO\_FILL; \};
             FI;
   PEXTRD:SEL ← COUNT[1:0];
             TEMP ← (Src >> SEL*32) AND FFFF_FFFFH;
             DEST ← TEMP;
   PEXTRQ: SEL \leftarrow COUNT[0];
             TEMP \leftarrow (Src >> SEL*64);
             DEST ← TEMP;
EASC:
(V)PEXTRTD/(V)PEXTRQ
IF (64-Bit Mode and 64-bit dest operand)
THEN
   Src Offset ← Imm8[0]
   r64/m64 ←(Src >> Src_Offset * 64)
ELSE
   Src\_Offset \leftarrow Imm8[1:0]
   r32/m32 ← ((Src >> Src Offset *32) AND OFFFFFFFh);
FΙ
(V)PEXTRB ( dest=m8)
SRC_Offset \leftarrow Imm8[3:0]
Mem8 ← (Src >> Src_Offset*8)
(V)PEXTRB ( dest=reg)
IF (64-Bit Mode)
THEN
   SRC_Offset \leftarrow Imm8[3:0]
   DEST[7:0] ← ((Src >> Src Offset*8) AND OFFh)
   DEST[63:8] \leftarrow ZERO_FILL;
ELSE
   SRC\_Offset \leftarrow . Imm8[3:0];
   DEST[7:0] ← ((Src >> Src_Offset*8) AND 0FFh);
   DEST[31:8] \leftarrow ZERO_FILL;
FΙ
Intel C/C++ Compiler Intrinsic Equivalent
PEXTRB:
                int _mm_extract_epi8 (__m128i src, const int ndx);
PEXTRD:
                int mm extract epi32 ( m128i src, const int ndx);
```

PEXTRQ: \_\_int64 \_mm\_extract\_epi64 (\_\_m128i src, const int ndx);

# **Flags Affected**

None.

# **SIMD Floating-Point Exceptions**

None.

# Other Exceptions

See Exceptions Type 5; additionally #UD If VEX.L = 1.

If VEX.vvvv ≠ 1111B.

If VPEXTRQ in non-64-bit mode, VEX.W=1.

#### PEXTRW—Extract Word

| Opcode/<br>Instruction                                     | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                                                           |
|------------------------------------------------------------|-----------|------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OF C5 /r ib <sup>1</sup><br>PEXTRW reg, mm, imm8           | RMI       | V/V                          | SSE                      | Extract the word specified by <i>imm8</i> from <i>mm</i> and move it to <i>reg</i> , bits 15-0. The upper bits of r32 or r64 is zeroed.                               |
| 66 OF C5 /r ib<br>PEXTRW reg, xmm, imm8                    | RMI       | V/V                          | SSE2                     | Extract the word specified by <i>imm8</i> from <i>xmm</i> and move it to <i>reg</i> , bits 15-0. The upper bits of r32 or r64 is zeroed.                              |
| 66 OF 3A 15<br>/r ib<br>PEXTRW <i>reg/m16, xmm, imm8</i>   | MRI       | V/V                          | SSE4_1                   | Extract the word specified by <i>imm8</i> from <i>xmm</i> and copy it to lowest 16 bits of <i>reg or m16</i> . Zero-extend the result in the destination, r32 or r64. |
| VEX.128.66.0F.W0 C5 /r ib<br>VPEXTRW reg, xmm1, imm8       | RMI       | V <sup>2</sup> /V            | AVX                      | Extract the word specified by <i>imm8</i> from <i>xmm1</i> and move it to reg, bits 15:0. Zero-extend the result. The upper bits of r64/r32 is filled with zeros.     |
| VEX.128.66.0F3A.W0 15 /r ib<br>VPEXTRW reg/m16, xmm2, imm8 | MRI       | V/V                          | AVX                      | Extract a word integer value from $xmm2$ at the source word offset specified by $imm8$ into $reg$ or $m16$ . The upper bits of $r64/r32$ is filled with zeros.        |

#### NOTES:

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RMI   | ModRM:reg (w) | ModRM:r/m (r) | imm8      | NA        |
| MRI   | ModRM:r/m (w) | ModRM:reg (r) | imm8      | NA        |

#### **Description**

Copies the word in the source operand (second operand) specified by the count operand (third operand) to the destination operand (first operand). The source operand can be an MMX technology register or an XMM register. The destination operand can be the low word of a general-purpose register or a 16-bit memory address. The count operand is an 8-bit immediate. When specifying a word location in an MMX technology register, the 2 least-significant bits of the count operand specify the location; for an XMM register, the 3 least-significant bits specify the location. The content of the destination register above bit 16 is cleared (set to all 0s).

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15, R8-15). If the destination operand is a general-purpose register, the default operand size is 64-bits in 64-bit mode.

Note: In VEX.128 encoded versions, VEX.vvvv is reserved and must be 1111b, VEX.L must be 0, otherwise the instruction will #UD. If the destination operand is a register, the default operand size in 64-bit mode for VPEXTRW is 64 bits, the bits above the least significant byte/word/dword data are filled with zeros.

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

<sup>2.</sup> In 64-bit mode, VEX.W1 is ignored for VPEXTRW (similar to legacy REX.W=1 prefix in PEXTRW).

## Operation

```
IF (DEST = Mem16)
THEN
   SEL \leftarrow COUNT[2:0];
   TEMP ← (Src >> SEL*16) AND FFFFH;
   Mem16 \leftarrow TEMP[15:0];
ELSE IF (64-Bit Mode and destination is a general-purpose register)
   THEN
        FOR (PEXTRW instruction with 64-bit source operand)
           { SEL \leftarrow COUNT[1:0];
             TEMP \leftarrow (SRC >> (SEL * 16)) AND FFFFH;
             r64[15:0] \leftarrow TEMP[15:0];
             r64[63:16] \leftarrow ZERO_FILL; };
        FOR (PEXTRW instruction with 128-bit source operand)
          { SEL \leftarrow COUNT[2:0];
             TEMP \leftarrow (SRC >> (SEL * 16)) AND FFFFH;
             r64[15:0] \leftarrow TEMP[15:0];
             r64[63:16] ← ZERO_FILL; }
   ELSE
        FOR (PEXTRW instruction with 64-bit source operand)
          \{ SEL \leftarrow COUNT[1:0];
             TEMP \leftarrow (SRC >> (SEL * 16)) AND FFFFH;
             r32[15:0] \leftarrow TEMP[15:0];
             r32[31:16] \leftarrow ZERO\_FILL; };
        FOR (PEXTRW instruction with 128-bit source operand)
          \{ SEL \leftarrow COUNT[2:0]; 
             TEMP \leftarrow (SRC >> (SEL * 16)) AND FFFFH;
             r32[15:0] \leftarrow TEMP[15:0];
             r32[31:16] \leftarrow ZERO\_FILL; };
   FI;
FI:
(V)PEXTRW (dest=m16)
SRC Offset ← Imm8[2:0]
Mem16 ← (Src >> Src_Offset*16)
(V)PEXTRW ( dest=reg)
IF (64-Bit Mode)
THEN
   SRC Offset ← Imm8[2:0]
   DEST[15:0] ← ((Src >> Src_Offset*16) AND 0FFFFh)
   DEST[63:16] \leftarrow ZERO_FILL;
ELSE
   SRC\_Offset \leftarrow Imm8[2:0]
   DEST[15:0] ← ((Src >> Src Offset*16) AND OFFFFh)
   DEST[31:16] \leftarrow ZERO_FILL;
FΙ
Intel C/C++ Compiler Intrinsic Equivalent
PFXTRW:
               int _mm_extract_pi16 (__m64 a, int n)
PEXTRW:
               int _mm_extract_epi16 ( __m128i a, int imm)
```

# **Flags Affected**

None.

# **Numeric Exceptions**

None.

# **Other Exceptions**

See Exceptions Type 5; additionally #UD If VEX.L = 1.

If VEX.vvvv ≠ 1111B.

#### PHADDW/PHADDD — Packed Horizontal Add

| Opcode/<br>Instruction        | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                            |
|-------------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------------|
| 0F 38 01 /r <sup>1</sup>      | RM        | V/V                          | SSSE3                    | Add 16-bit integers horizontally, pack to <i>mm1</i> . |
| PHADDW mm1, mm2/m64           |           |                              |                          |                                                        |
| 66 0F 38 01 /r                | RM        | V/V                          | SSSE3                    | Add 16-bit integers horizontally, pack to              |
| PHADDW xmm1, xmm2/m128        |           |                              |                          | xmm1.                                                  |
| 0F 38 02 /r                   | RM        | V/V                          | SSSE3                    | Add 32-bit integers horizontally, pack to <i>mm1</i> . |
| PHADDD mm1, mm2/m64           |           |                              |                          |                                                        |
| 66 OF 38 02 /r                | RM        | V/V                          | SSSE3                    | Add 32-bit integers horizontally, pack to              |
| PHADDD xmm1, xmm2/m128        |           |                              |                          | xmm1.                                                  |
| VEX.NDS.128.66.0F38.WIG 01 /r | RVM       | V/V                          | AVX                      | Add 16-bit integers horizontally, pack to              |
| VPHADDW xmm1, xmm2, xmm3/m128 |           |                              |                          | xmm1.                                                  |
| VEX.NDS.128.66.0F38.WIG 02 /r | RVM       | V/V                          | AVX                      | Add 32-bit integers horizontally, pack to              |
| VPHADDD xmm1, xmm2, xmm3/m128 |           |                              |                          | xmm1.                                                  |
| VEX.NDS.256.66.0F38.WIG 01 /r | RVM       | V/V                          | AVX2                     | Add 16-bit signed integers horizontally, pack          |
| VPHADDW ymm1, ymm2, ymm3/m256 |           |                              |                          | to ymm1.                                               |
| VEX.NDS.256.66.0F38.WIG 02 /r | RVM       | V/V                          | AVX2                     | Add 32-bit signed integers horizontally, pack          |
| VPHADDD ymm1, ymm2, ymm3/m256 |           |                              |                          | to ymm1.                                               |

#### NOTES:

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### **Description**

(V)PHADDW adds two adjacent 16-bit signed integers horizontally from the source and destination operands and packs the 16-bit signed results to the destination operand (first operand). (V)PHADDD adds two adjacent 32-bit signed integers horizontally from the source and destination operands and packs the 32-bit signed results to the destination operand (first operand). When the source operand is a 128-bit memory operand, the operand must be aligned on a 16-byte boundary or a general-protection exception (#GP) will be generated.

Note that these instructions can operate on either unsigned or signed (two's complement notation) integers; however, it does not set bits in the EFLAGS register to indicate overflow and/or a carry. To prevent undetected overflow conditions, software must control the ranges of the values operated on.

Legacy SSE instructions: Both operands can be MMX registers. The second source operand can be an MMX register or a 64-bit memory location.

128-bit Legacy SSE version: The first source and destination operands are XMM registers. The second source operand can be an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

In 64-bit mode, use the REX prefix to access additional registers.

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

VEX.128 encoded version: The first source and destination operands are XMM registers. The second source operand can be an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM register are zeroed.

VEX.256 encoded version: Horizontal addition of two adjacent data elements of the low 16-bytes of the first and second source operands are packed into the low 16-bytes of the destination operand. Horizontal addition of two adjacent data elements of the high 16-bytes of the first and second source operands are packed into the high 16-bytes of the destination operand. The first source and destination operands are YMM registers. The second source operand can be an YMM register or a 256-bit memory location.

Note: VEX.L must be 0, otherwise the instruction will #UD.



Figure 4-6. 256-bit VPHADDD Instruction Operation

#### Operation

#### PHADDW (with 64-bit operands)

```
mm1[15-0] = mm1[31-16] + mm1[15-0];

mm1[31-16] = mm1[63-48] + mm1[47-32];

mm1[47-32] = mm2/m64[31-16] + mm2/m64[15-0];

mm1[63-48] = mm2/m64[63-48] + mm2/m64[47-32];
```

### PHADDW (with 128-bit operands)

```
xmm1[15-0] = xmm1[31-16] + xmm1[15-0];

xmm1[31-16] = xmm1[63-48] + xmm1[47-32];

xmm1[47-32] = xmm1[95-80] + xmm1[79-64];

xmm1[63-48] = xmm1[127-112] + xmm1[111-96];

xmm1[79-64] = xmm2/m128[31-16] + xmm2/m128[15-0];

xmm1[95-80] = xmm2/m128[63-48] + xmm2/m128[47-32];

xmm1[11-96] = xmm2/m128[95-80] + xmm2/m128[79-64];

xmm1[127-112] = xmm2/m128[127-112] + xmm2/m128[111-96];
```

#### VPHADDW (VEX.128 encoded version)

```
\begin{aligned} & \mathsf{DEST}[15:0] \leftarrow \mathsf{SRC1}[31:16] + \mathsf{SRC1}[15:0] \\ & \mathsf{DEST}[31:16] \leftarrow \mathsf{SRC1}[63:48] + \mathsf{SRC1}[47:32] \\ & \mathsf{DEST}[47:32] \leftarrow \mathsf{SRC1}[95:80] + \mathsf{SRC1}[79:64] \\ & \mathsf{DEST}[63:48] \leftarrow \mathsf{SRC1}[127:112] + \mathsf{SRC1}[111:96] \\ & \mathsf{DEST}[79:64] \leftarrow \mathsf{SRC2}[31:16] + \mathsf{SRC2}[15:0] \\ & \mathsf{DEST}[95:80] \leftarrow \mathsf{SRC2}[63:48] + \mathsf{SRC2}[47:32] \\ & \mathsf{DEST}[111:96] \leftarrow \mathsf{SRC2}[95:80] + \mathsf{SRC2}[79:64] \\ & \mathsf{DEST}[127:112] \leftarrow \mathsf{SRC2}[127:112] + \mathsf{SRC2}[111:96] \\ & \mathsf{DEST}[\mathsf{VLMAX-1:128}] \leftarrow 0 \end{aligned}
```

### VPHADDW (VEX.256 encoded version)

 $\begin{aligned} &\text{DEST}[15:0] \leftarrow &\text{SRC1}[31:16] + &\text{SRC1}[15:0] \\ &\text{DEST}[31:16] \leftarrow &\text{SRC1}[63:48] + &\text{SRC1}[47:32] \\ &\text{DEST}[47:32] \leftarrow &\text{SRC1}[95:80] + &\text{SRC1}[79:64] \\ &\text{DEST}[63:48] \leftarrow &\text{SRC1}[127:112] + &\text{SRC1}[111:96] \\ &\text{DEST}[79:64] \leftarrow &\text{SRC2}[31:16] + &\text{SRC2}[15:0] \\ &\text{DEST}[95:80] \leftarrow &\text{SRC2}[63:48] + &\text{SRC2}[47:32] \\ &\text{DEST}[111:96] \leftarrow &\text{SRC2}[95:80] + &\text{SRC2}[79:64] \\ &\text{DEST}[127:112] \leftarrow &\text{SRC2}[127:112] + &\text{SRC2}[111:96] \\ &\text{DEST}[143:128] \leftarrow &\text{SRC1}[159:144] + &\text{SRC1}[143:128] \\ &\text{DEST}[159:144] \leftarrow &\text{SRC1}[191:176] + &\text{SRC1}[175:160] \\ &\text{DEST}[175:160] \leftarrow &\text{SRC1}[223:208] + &\text{SRC1}[239:224] \\ &\text{DEST}[207:192] \leftarrow &\text{SRC2}[127:112] + &\text{SRC2}[143:128] \\ &\text{DEST}[223:208] \leftarrow &\text{SRC2}[159:144] + &\text{SRC2}[175:160] \\ &\text{DEST}[239:224] \leftarrow &\text{SRC2}[191:176] + &\text{SRC2}[207:192] \end{aligned}$ 

DEST[255:240]  $\leftarrow$  SRC2[223:208] + SRC2[239:224]

#### PHADDD (with 64-bit operands)

mm1[31-0] = mm1[63-32] + mm1[31-0]; mm1[63-32] = mm2/m64[63-32] + mm2/m64[31-0];

#### PHADDD (with 128-bit operands)

xmm1[31-0] = xmm1[63-32] + xmm1[31-0]; xmm1[63-32] = xmm1[127-96] + xmm1[95-64]; xmm1[95-64] = xmm2/m128[63-32] + xmm2/m128[31-0]; xmm1[127-96] = xmm2/m128[127-96] + xmm2/m128[95-64];

#### VPHADDD (VEX.128 encoded version)

DEST[31-0]  $\leftarrow$  SRC1[63-32] + SRC1[31-0] DEST[63-32]  $\leftarrow$  SRC1[127-96] + SRC1[95-64] DEST[95-64]  $\leftarrow$  SRC2[63-32] + SRC2[31-0] DEST[127-96]  $\leftarrow$  SRC2[127-96] + SRC2[95-64] DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPHADDD (VEX.256 encoded version)

DEST[31-0]  $\leftarrow$  SRC1[63-32] + SRC1[31-0] DEST[63-32]  $\leftarrow$  SRC1[127-96] + SRC1[95-64] DEST[95-64]  $\leftarrow$  SRC2[63-32] + SRC2[31-0] DEST[127-96]  $\leftarrow$  SRC2[127-96] + SRC2[95-64] DEST[159-128]  $\leftarrow$  SRC1[191-160] + SRC1[159-128] DEST[191-160]  $\leftarrow$  SRC1[255-224] + SRC1[223-192] DEST[223-192]  $\leftarrow$  SRC2[191-160] + SRC2[159-128] DEST[255-224]  $\leftarrow$  SRC2[255-224] + SRC2[223-192]

### Intel C/C++ Compiler Intrinsic Equivalents

PHADDW: \_\_m64 \_mm\_hadd\_pi16 (\_\_m64 a, \_\_m64 b)
PHADDD: \_\_m64 \_mm\_hadd\_pi32 (\_\_m64 a, \_\_m64 b)
(V)PHADDW: \_\_m128i \_mm\_hadd\_epi16 (\_\_m128i a, \_\_m128i b)
(V)PHADDD: \_\_m256i \_mm256 \_hadd\_epi16 (\_\_m256i a, \_\_m256i b)
VPHADDD: \_\_m256i \_mm256 \_hadd\_epi32 (\_\_m256i a, \_\_m256i b)

# **SIMD Floating-Point Exceptions**

None.

# **Other Exceptions**

See Exceptions Type 4; additionally #UD If VEX.L = 1.

#### PHADDSW — Packed Horizontal Add and Saturate

| Opcode/<br>Instruction                                          | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                       |
|-----------------------------------------------------------------|-----------|------------------------------|--------------------------|-----------------------------------------------------------------------------------|
| 0F 38 03 /r <sup>1</sup> PHADDSW <i>mm1</i> , <i>mm2/m64</i>    | RM        | V/V                          | SSSE3                    | Add 16-bit signed integers horizontally, pack saturated integers to <i>mm1</i> .  |
| 66 OF 38 03 /r                                                  | RM        | V/V                          | SSSE3                    | Add 16-bit signed integers horizontally, pack                                     |
| PHADDSW xmm1, xmm2/m128                                         |           |                              |                          | saturated integers to xmm1.                                                       |
| VEX.NDS.128.66.0F38.WIG 03 /r<br>VPHADDSW xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Add 16-bit signed integers horizontally, pack saturated integers to <i>xmm1</i> . |
| VEX.NDS.256.66.0F38.WIG 03 /r<br>VPHADDSW ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Add 16-bit signed integers horizontally, pack saturated integers to <i>ymm1</i> . |

#### NOTES:

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### **Description**

(V)PHADDSW adds two adjacent signed 16-bit integers horizontally from the source and destination operands and saturates the signed results; packs the signed, saturated 16-bit results to the destination operand (first operand) When the source operand is a 128-bit memory operand, the operand must be aligned on a 16-byte boundary or a general-protection exception (#GP) will be generated.

Legacy SSE version: Both operands can be MMX registers. The second source operand can be an MMX register or a 64-bit memory location.

128-bit Legacy SSE version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

In 64-bit mode, use the REX prefix to access additional registers.

VEX.128 encoded version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The first source and destination operands are YMM registers. The second source operand can be an YMM register or a 256-bit memory location.

Note: VEX.L must be 0, otherwise the instruction will #UD.

### Operation

#### PHADDSW (with 64-bit operands)

mm1[15-0] = SaturateToSignedWord((mm1[31-16] + mm1[15-0]);

mm1[31-16] = SaturateToSignedWord(mm1[63-48] + mm1[47-32]);

mm1[47-32] = SaturateToSignedWord(mm2/m64[31-16] + mm2/m64[15-0]);

mm1[63-48] = SaturateToSignedWord(mm2/m64[63-48] + mm2/m64[47-32]);

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

#### PHADDSW (with 128-bit operands)

```
xmm1[15-0]= SaturateToSignedWord(xmm1[31-16] + xmm1[15-0]);
xmm1[31-16] = SaturateToSignedWord(xmm1[63-48] + xmm1[47-32]);
xmm1[47-32] = SaturateToSignedWord(xmm1[95-80] + xmm1[79-64]);
xmm1[63-48] = SaturateToSignedWord(xmm1[127-112] + xmm1[111-96]);
xmm1[79-64] = SaturateToSignedWord(xmm2/m128[31-16] + xmm2/m128[15-0]);
xmm1[95-80] = SaturateToSignedWord(xmm2/m128[63-48] + xmm2/m128[47-32]);
xmm1[11-96] = SaturateToSignedWord(xmm2/m128[95-80] + xmm2/m128[79-64]);
xmm1[127-112] = SaturateToSignedWord(xmm2/m128[127-112] + xmm2/m128[111-96]);
```

#### VPHADDSW (VEX.128 encoded version)

```
DEST[15:0]= SaturateToSignedWord(SRC1[31:16] + SRC1[15:0])
DEST[31:16] = SaturateToSignedWord(SRC1[63:48] + SRC1[47:32])
DEST[47:32] = SaturateToSignedWord(SRC1[95:80] + SRC1[79:64])
DEST[63:48] = SaturateToSignedWord(SRC1[127:112] + SRC1[111:96])
DEST[79:64] = SaturateToSignedWord(SRC2[31:16] + SRC2[15:0])
DEST[95:80] = SaturateToSignedWord(SRC2[63:48] + SRC2[47:32])
DEST[111:96] = SaturateToSignedWord(SRC2[95:80] + SRC2[79:64])
DEST[127:112] = SaturateToSignedWord(SRC2[127:112] + SRC2[111:96])
DEST[VLMAX-1:128] \leftarrow 0
```

#### VPHADDSW (VEX.256 encoded version)

```
DEST[15:0]= SaturateToSignedWord(SRC1[31:16] + SRC1[15:0])
DEST[31:16] = SaturateToSignedWord(SRC1[63:48] + SRC1[47:32])
DEST[47:32] = SaturateToSignedWord(SRC1[95:80] + SRC1[79:64])
DEST[63:48] = SaturateToSignedWord(SRC1[127:112] + SRC1[111:96])
DEST[79:64] = SaturateToSignedWord(SRC2[31:16] + SRC2[15:0])
DEST[95:80] = SaturateToSignedWord(SRC2[63:48] + SRC2[47:32])
DEST[111:96] = SaturateToSignedWord(SRC2[95:80] + SRC2[79:64])
DEST[127:112] = SaturateToSignedWord(SRC2[127:112] + SRC2[111:96])
DEST[143:128]= SaturateToSignedWord(SRC1[159:144] + SRC1[143:128])
DEST[159:144] = SaturateToSignedWord(SRC1[191:176] + SRC1[175:160])
DEST[175:160] = SaturateToSignedWord(SRC1[223:208] + SRC1[207:192])
DEST[191:176] = SaturateToSignedWord(SRC1[255:240] + SRC1[239:224])
DEST[207:192] = SaturateToSignedWord(SRC2[127:112] + SRC2[143:128])
DEST[223:208] = SaturateToSignedWord(SRC2[159:144] + SRC2[175:160])
DEST[239:224] = SaturateToSignedWord(SRC2[191-160] + SRC2[159-128])
DEST[255:240] = SaturateToSignedWord(SRC2[255:240] + SRC2[239:224])
```

#### Intel C/C++ Compiler Intrinsic Equivalent

```
PHADDSW: __m64 _mm_hadds_pi16 (__m64 a, __m64 b)
(V)PHADDSW: __m128i _mm_hadds_epi16 (__m128i a, __m128i b)
VPHADDSW: __m256i _mm256_hadds_epi16 (__m256i a, __m256i b)
```

#### SIMD Floating-Point Exceptions

None.

#### Other Exceptions

```
See Exceptions Type 4; additionally #UD If VEX.L = 1.
```

### PHMINPOSUW — Packed Horizontal Word Minimum

| Opcode/<br>Instruction                                   | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                              |
|----------------------------------------------------------|-----------|------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 38 41 /r<br>PHMINPOSUW xmm1, xmm2/m128             | RM        | V/V                          | SSE4_1                   | Find the minimum unsigned word in xmm2/m128 and place its value in the low word of xmm1 and its index in the second-lowest word of xmm1. |
| VEX.128.66.0F38.WIG 41 /r<br>VPHMINPOSUW xmm1, xmm2/m128 | RM        | V/V                          | AVX                      | Find the minimum unsigned word in xmm2/m128 and place its value in the low word of xmm1 and its index in the second-lowest word of xmm1. |

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

### **Description**

Determine the minimum unsigned word value in the source operand (second operand) and place the unsigned word in the low word (bits 0-15) of the destination operand (first operand). The word index of the minimum value is stored in bits 16-18 of the destination operand. The remaining upper bits of the destination are set to zero.

128-bit Legacy SSE version: Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (VLMAX-1:128) of the destination YMM register are zeroed. VEX.vvvv is reserved and must be 1111b, VEX.L must be 0, otherwise the instruction will #UD.

#### Operation

### PHMINPOSUW (128-bit Legacy SSE version)

INDEX  $\leftarrow$  0; MIN  $\leftarrow$  SRC[15:0]

IF (SRC[31:16] < MIN)

THEN INDEX  $\leftarrow$  1; MIN  $\leftarrow$  SRC[31:16]; FI;

IF (SRC[47:32] < MIN)

THEN INDEX  $\leftarrow$  2; MIN  $\leftarrow$  SRC[47:32]; FI;

\* Repeat operation for words 3 through 6

IF (SRC[127:112] < MIN)

THEN INDEX  $\leftarrow$  7; MIN  $\leftarrow$  SRC[127:112]; FI;

DEST[15:01 ← MIN:

DEST[18:16]  $\leftarrow$  INDEX;

### VPHMINPOSUW (VEX.128 encoded version)

### Intel C/C++ Compiler Intrinsic Equivalent

PHMINPOSUW: \_\_m128i \_mm\_minpos\_epu16( \_\_m128i packed\_words);

### **Flags Affected**

None.

#### **SIMD Floating-Point Exceptions**

None.

#### Other Exceptions

See Exceptions Type 4; additionally #UD If VEX.L = 1.

If VEX.vvvv ≠ 1111B.

#### PHSUBW/PHSUBD — Packed Horizontal Subtract

| Opcode/<br>Instruction        | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                        |  |
|-------------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------------------------|--|
| 0F 38 05 /r <sup>1</sup>      | RM        | V/V                          | SSSE3                    | Subtract 16-bit signed integers horizontally, pack to <i>mm1</i> . |  |
| PHSUBW mm1, mm2/m64           |           |                              |                          | pack to mini.                                                      |  |
| 66 0F 38 05 /r                | RM        | V/V                          | SSSE3                    | Subtract 16-bit signed integers horizontally,                      |  |
| PHSUBW xmm1, xmm2/m128        |           |                              |                          | pack to xmm1.                                                      |  |
| 0F 38 06 /r                   | RM        | V/V                          | SSSE3                    | Subtract 32-bit signed integers horizontally,                      |  |
| PHSUBD mm1, mm2/m64           |           |                              |                          | pack to <i>mm1</i> .                                               |  |
| 66 0F 38 06 /r                | RM        | V/V                          | SSSE3                    | Subtract 32-bit signed integers horizontally,                      |  |
| PHSUBD xmm1, xmm2/m128        |           |                              |                          | pack to xmm1.                                                      |  |
| VEX.NDS.128.66.0F38.WIG 05 /r | RVM       | V/V                          | AVX                      | Subtract 16-bit signed integers horizontally,                      |  |
| VPHSUBW xmm1, xmm2, xmm3/m128 |           |                              |                          | pack to xmm1.                                                      |  |
| VEX.NDS.128.66.0F38.WIG 06 /r | RVM       | V/V                          | AVX                      | Subtract 32-bit signed integers horizontally,                      |  |
| VPHSUBD xmm1, xmm2, xmm3/m128 |           |                              |                          | pack to <i>xmm1</i> .                                              |  |
| VEX.NDS.256.66.0F38.WIG 05 /r | RVM       | V/V                          | AVX2                     | Subtract 16-bit signed integers horizontally,                      |  |
| VPHSUBW ymm1, ymm2, ymm3/m256 |           |                              |                          | pack to <i>ymm1</i> .                                              |  |
| VEX.NDS.256.66.0F38.WIG 06 /r | RVM       | V/V                          | AVX2                     | Subtract 32-bit signed integers horizontally,                      |  |
| VPHSUBD ymm1, ymm2, ymm3/m256 |           |                              |                          | pack to ymm1.                                                      |  |

#### NOTES:

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (r, w) | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### **Description**

(V)PHSUBW performs horizontal subtraction on each adjacent pair of 16-bit signed integers by subtracting the most significant word from the least significant word of each pair in the source and destination operands, and packs the signed 16-bit results to the destination operand (first operand). (V)PHSUBD performs horizontal subtraction on each adjacent pair of 32-bit signed integers by subtracting the most significant doubleword from the least significant doubleword of each pair, and packs the signed 32-bit result to the destination operand. When the source operand is a 128-bit memory operand, the operand must be aligned on a 16-byte boundary or a general-protection exception (#GP) will be generated.

Legacy SSE version: Both operands can be MMX registers. The second source operand can be an MMX register or a 64-bit memory location.

128-bit Legacy SSE version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

In 64-bit mode, use the REX prefix to access additional registers.

VEX.128 encoded version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

VEX.256 encoded version: The first source and destination operands are YMM registers. The second source operand can be an YMM register or a 256-bit memory location.

Note: VEX.L must be 0, otherwise the instruction will #UD.

## Operation

## PHSUBW (with 64-bit operands)

```
mm1[15-0] = mm1[15-0] - mm1[31-16];
mm1[31-16] = mm1[47-32] - mm1[63-48];
mm1[47-32] = mm2/m64[15-0] - mm2/m64[31-16];
mm1[63-48] = mm2/m64[47-32] - mm2/m64[63-48];
```

## PHSUBW (with 128-bit operands)

```
xmm1[15-0] = xmm1[15-0] - xmm1[31-16];

xmm1[31-16] = xmm1[47-32] - xmm1[63-48];

xmm1[47-32] = xmm1[79-64] - xmm1[95-80];

xmm1[63-48] = xmm1[111-96] - xmm1[127-112];

xmm1[79-64] = xmm2/m128[15-0] - xmm2/m128[31-16];

xmm1[95-80] = xmm2/m128[47-32] - xmm2/m128[63-48];

xmm1[111-96] = xmm2/m128[79-64] - xmm2/m128[95-80];

xmm1[127-112] = xmm2/m128[111-96] - xmm2/m128[127-112];
```

## VPHSUBW (VEX.128 encoded version)

```
DEST[15:0] \leftarrow SRC1[15:0] - SRC1[31:16]

DEST[31:16] \leftarrow SRC1[47:32] - SRC1[63:48]

DEST[47:32] \leftarrow SRC1[79:64] - SRC1[95:80]

DEST[63:48] \leftarrow SRC1[111:96] - SRC1[127:112]

DEST[79:64] \leftarrow SRC2[15:0] - SRC2[31:16]

DEST[95:80] \leftarrow SRC2[47:32] - SRC2[63:48]

DEST[111:96] \leftarrow SRC2[79:64] - SRC2[95:80]

DEST[127:112] \leftarrow SRC2[111:96] - SRC2[127:112]

DEST[VLMAX-1:128] \leftarrow 0
```

#### VPHSUBW (VEX.256 encoded version)

```
DEST[15:0] \leftarrow SRC1[15:0] - SRC1[31:16]
DEST[31:16] ← SRC1[47:32] - SRC1[63:48]
DEST[47:32] \leftarrow SRC1[79:64] - SRC1[95:80]
DEST[63:48] ← SRC1[111:96] - SRC1[127:112]
DEST[79:64] \leftarrow SRC2[15:0] - SRC2[31:16]
DEST[95:80] \leftarrow SRC2[47:32] - SRC2[63:48]
DEST[111:96] \leftarrow SRC2[79:64] - SRC2[95:80]
DEST[127:112] \leftarrow SRC2[111:96] - SRC2[127:112]
DEST[143:128] \leftarrow SRC1[143:128] - SRC1[159:144]
DEST[159:144] \leftarrow SRC1[175:160] - SRC1[191:176]
DEST[175:160] \leftarrow SRC1[207:192] - SRC1[223:208]
DEST[191:176] \leftarrow SRC1[239:224] - SRC1[255:240]
DEST[207:192] ← SRC2[143:128] - SRC2[159:144]
DEST[223:208] \leftarrow SRC2[175:160] - SRC2[191:176]
DEST[239:224] ← SRC2[207:192] - SRC2[223:208]
DEST[255:240] \leftarrow SRC2[239:224] - SRC2[255:240]
```

#### PHSUBD (with 64-bit operands)

```
mm1[31-0] = mm1[31-0] - mm1[63-32];
mm1[63-32] = mm2/m64[31-0] - mm2/m64[63-32];
```

#### PHSUBD (with 128-bit operands)

```
xmm1[31-0] = xmm1[31-0] - xmm1[63-32];
xmm1[63-32] = xmm1[95-64] - xmm1[127-96];
xmm1[95-64] = xmm2/m128[31-0] - xmm2/m128[63-32];
xmm1[127-96] = xmm2/m128[95-64] - xmm2/m128[127-96];
```

#### VPHSUBD (VEX.128 encoded version)

DEST[31-0]  $\leftarrow$  SRC1[31-0] - SRC1[63-32] DEST[63-32]  $\leftarrow$  SRC1[95-64] - SRC1[127-96] DEST[95-64]  $\leftarrow$  SRC2[31-0] - SRC2[63-32] DEST[127-96]  $\leftarrow$  SRC2[95-64] - SRC2[127-96] DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPHSUBD (VEX.256 encoded version)

```
\begin{array}{l} \mathsf{DEST[31:0]} \leftarrow \mathsf{SRC1[31:0]} - \mathsf{SRC1[63:32]} \\ \mathsf{DEST[63:32]} \leftarrow \mathsf{SRC1[95:64]} - \mathsf{SRC1[127:96]} \\ \mathsf{DEST[95:64]} \leftarrow \mathsf{SRC2[31:0]} - \mathsf{SRC2[63:32]} \\ \mathsf{DEST[127:96]} \leftarrow \mathsf{SRC2[95:64]} - \mathsf{SRC2[127:96]} \\ \mathsf{DEST[159:128]} \leftarrow \mathsf{SRC1[159:128]} - \mathsf{SRC1[191:160]} \\ \mathsf{DEST[191:160]} \leftarrow \mathsf{SRC1[223:192]} - \mathsf{SRC1[255:224]} \\ \mathsf{DEST[223:192]} \leftarrow \mathsf{SRC2[159:128]} - \mathsf{SRC2[191:160]} \\ \mathsf{DEST[255:224]} \leftarrow \mathsf{SRC2[223:192]} - \mathsf{SRC2[255:224]} \\ \end{array}
```

## Intel C/C++ Compiler Intrinsic Equivalents

```
PHSUBW: __m64 _mm_hsub_pi16 (__m64 a, __m64 b)
PHSUBD: __m64 _mm_hsub_pi32 (__m64 a, __m64 b)
(V)PHSUBW: __m128i _mm_hsub_epi16 (__m128i a, __m128i b)
(V)PHSUBD: __m128i _mm_hsub_epi32 (__m128i a, __m128i b)
VPHSUBW: __m256i _mm256_hsub_epi16 (__m256i a, __m256i b)
VPHSUBD: __m256i _mm256_hsub_epi32 (__m256i a, __m256i b)
```

## SIMD Floating-Point Exceptions

None.

## **Other Exceptions**

## PHSUBSW — Packed Horizontal Subtract and Saturate

| Opcode/<br>Instruction         | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                  |
|--------------------------------|-----------|------------------------------|--------------------------|------------------------------------------------------------------------------|
| 0F 38 07 /r <sup>1</sup>       | RM        | V/V                          | SSSE3                    | Subtract 16-bit signed integer horizontally, pack saturated integers to mm1. |
| PHSUBSW mm1, mm2/m64           |           |                              |                          |                                                                              |
| 66 0F 38 07 /r                 | RM        | V/V                          | SSSE3                    | Subtract 16-bit signed integer horizontally,                                 |
| PHSUBSW xmm1, xmm2/m128        |           |                              |                          | pack saturated integers to xmm1.                                             |
| VEX.NDS.128.66.0F38.WIG 07 /r  | RVM       | V/V                          | AVX                      | Subtract 16-bit signed integer horizontally,                                 |
| VPHSUBSW xmm1, xmm2, xmm3/m128 |           |                              |                          | pack saturated integers to xmm1.                                             |
| VEX.NDS.256.66.0F38.WIG 07 /r  | RVM       | V/V                          | AVX2                     | Subtract 16-bit signed integer horizontally,                                 |
| VPHSUBSW ymm1, ymm2, ymm3/m256 | _         |                              |                          | pack saturated integers to ymm1.                                             |

#### NOTES:

## Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (r, w) | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## Description

(V)PHSUBSW performs horizontal subtraction on each adjacent pair of 16-bit signed integers by subtracting the most significant word from the least significant word of each pair in the source and destination operands. The signed, saturated 16-bit results are packed to the destination operand (first operand). When the source operand is a 128-bit memory operand, the operand must be aligned on a 16-byte boundary or a general-protection exception (#GP) will be generated.

Legacy SSE version: Both operands can be MMX registers. The second source operand can be an MMX register or a 64-bit memory location.

128-bit Legacy SSE version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

In 64-bit mode, use the REX prefix to access additional registers.

VEX.128 encoded version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The first source and destination operands are YMM registers. The second source operand can be an YMM register or a 256-bit memory location.

Note: VEX.L must be 0, otherwise the instruction will #UD.

## Operation

## PHSUBSW (with 64-bit operands)

mm1[15-0] = SaturateToSignedWord(mm1[15-0] - mm1[31-16]); mm1[31-16] = SaturateToSignedWord(mm1[47-32] - mm1[63-48]);

mm1[47-32] = SaturateToSignedWord(mm2/m64[15-0] - mm2/m64[31-16]);

mm1[63-48] = SaturateToSignedWord(mm2/m64[47-32] - mm2/m64[63-48]);

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

#### PHSUBSW (with 128-bit operands)

```
xmm1[15-0] = SaturateToSignedWord(xmm1[15-0] - xmm1[31-16]);
xmm1[31-16] = SaturateToSignedWord(xmm1[47-32] - xmm1[63-48]);
xmm1[47-32] = SaturateToSignedWord(xmm1[79-64] - xmm1[95-80]);
xmm1[63-48] = SaturateToSignedWord(xmm1[111-96] - xmm1[127-112]);
xmm1[79-64] = SaturateToSignedWord(xmm2/m128[15-0] - xmm2/m128[31-16]);
xmm1[95-80] = SaturateToSignedWord(xmm2/m128[47-32] - xmm2/m128[63-48]);
xmm1[111-96] = SaturateToSignedWord(xmm2/m128[79-64] - xmm2/m128[95-80]);
xmm1[127-112] = SaturateToSignedWord(xmm2/m128[111-96] - xmm2/m128[127-112]);
```

#### VPHSUBSW (VEX.128 encoded version)

```
\begin{split} & \mathsf{DEST}[15:0] = \mathsf{SaturateToSignedWord}(\mathsf{SRC1}[15:0] - \mathsf{SRC1}[31:16]) \\ & \mathsf{DEST}[31:16] = \mathsf{SaturateToSignedWord}(\mathsf{SRC1}[47:32] - \mathsf{SRC1}[63:48]) \\ & \mathsf{DEST}[47:32] = \mathsf{SaturateToSignedWord}(\mathsf{SRC1}[79:64] - \mathsf{SRC1}[95:80]) \\ & \mathsf{DEST}[63:48] = \mathsf{SaturateToSignedWord}(\mathsf{SRC1}[111:96] - \mathsf{SRC1}[127:112]) \\ & \mathsf{DEST}[79:64] = \mathsf{SaturateToSignedWord}(\mathsf{SRC2}[15:0] - \mathsf{SRC2}[31:16]) \\ & \mathsf{DEST}[95:80] = \mathsf{SaturateToSignedWord}(\mathsf{SRC2}[47:32] - \mathsf{SRC2}[63:48]) \\ & \mathsf{DEST}[111:96] = \mathsf{SaturateToSignedWord}(\mathsf{SRC2}[79:64] - \mathsf{SRC2}[95:80]) \\ & \mathsf{DEST}[127:112] = \mathsf{SaturateToSignedWord}(\mathsf{SRC2}[111:96] - \mathsf{SRC2}[127:112]) \\ & \mathsf{DEST}[\mathsf{VLMAX-1:128}] \leftarrow 0 \\ \end{split}
```

## VPHSUBSW (VEX.256 encoded version)

```
DEST[15:0]= SaturateToSignedWord(SRC1[15:0] - SRC1[31:16])
DEST[31:16] = SaturateToSignedWord(SRC1[47:32] - SRC1[63:48])
DEST[47:32] = SaturateToSignedWord(SRC1[79:64] - SRC1[95:80])
DEST[63:48] = SaturateToSignedWord(SRC1[111:96] - SRC1[127:112])
DEST[79:64] = SaturateToSignedWord(SRC2[15:0] - SRC2[31:16])
DEST[95:80] = SaturateToSignedWord(SRC2[47:32] - SRC2[63:48])
DEST[111:96] = SaturateToSignedWord(SRC2[79:64] - SRC2[95:80])
DEST[127:112] = SaturateToSignedWord(SRC2[111:96] - SRC2[127:112])
DEST[143:128]= SaturateToSignedWord(SRC1[143:128] - SRC1[159:144])
DEST[159:144] = SaturateToSignedWord(SRC1[175:160] - SRC1[191:176])
DEST[175:160] = SaturateToSignedWord(SRC1[207:192] - SRC1[223:208])
DEST[191:176] = SaturateToSignedWord(SRC1[239:224] - SRC1[255:240])
DEST[207:192] = SaturateToSignedWord(SRC2[143:128] - SRC2[159:144])
DEST[223:208] = SaturateToSignedWord(SRC2[175:160] - SRC2[191:176])
DEST[239:224] = SaturateToSignedWord(SRC2[207:192] - SRC2[223:208])
DEST[255:240] = SaturateToSignedWord(SRC2[239:224] - SRC2[255:240])
```

## Intel C/C++ Compiler Intrinsic Equivalent

```
PHSUBSW: __m64 _mm_hsubs_pi16 (__m64 a, __m64 b)
(V)PHSUBSW: __m128i _mm_hsubs_epi16 (__m128i a, __m128i b)

VPHSUBSW: __m256i _mm256_hsubs_epi16 (__m256i a, __m256i b)
```

## SIMD Floating-Point Exceptions

None.

## Other Exceptions

```
See Exceptions Type 4; additionally #UD If VEX.L = 1.
```

# PINSRB/PINSRD/PINSRQ — Insert Byte/Dword/Qword

| Opcode/<br>Instruction                                                     | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                  |
|----------------------------------------------------------------------------|-----------|------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A 20 /r ib<br>PINSRB xmm1, r32/m8, imm8                             | RMI       | V/V                          | SSE4_1                   | Insert a byte integer value from r32/m8 into xmm1 at the destination element in xmm1 specified by imm8.                      |
| 66 OF 3A 22 /r ib<br>PINSRD <i>xmm1</i> , <i>r/m32</i> , <i>imm8</i>       | RMI       | V/V                          | SSE4_1                   | Insert a dword integer value from r/m32 into the xmm1 at the destination element specified by imm8.                          |
| 66 REX.W 0F 3A 22 /r ib<br>PINSRQ <i>xmm1</i> , <i>r/m64</i> , <i>imm8</i> | RMI       | V/N. E.                      | SSE4_1                   | Insert a qword integer value from r/m64 into the xmm1 at the destination element specified by imm8.                          |
| VEX.NDS.128.66.0F3A.W0 20 /r ib<br>VPINSRB xmm1, xmm2, r32/m8, imm8        | RVMI      | V <sup>1</sup> /V            | AVX                      | Merge a byte integer value from <i>r32/m8</i> and rest from <i>xmm2</i> into <i>xmm1</i> at the byte offset in <i>imm8</i> . |
| VEX.NDS.128.66.0F3A.W0 22 /r ib<br>VPINSRD xmm1, xmm2, r/m32, imm8         | RVMI      | V/V                          | AVX                      | Insert a dword integer value from r32/m32 and rest from xmm2 into xmm1 at the dword offset in imm8.                          |
| VEX.NDS.128.66.0F3A.W1 22 /r ib<br>VPINSRQ xmm1, xmm2, r/m64, imm8         | RVMI      | V/I                          | AVX                      | Insert a qword integer value from r64/m64 and rest from xmm2 into xmm1 at the qword offset in imm8.                          |

#### NOTES:

## Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3     | Operand 4 |  |
|-------|---------------|---------------|---------------|-----------|--|
| RMI   | ModRM:reg (w) | ModRM:r/m (r) | imm8          | NA        |  |
| RVMI  | ModRM:reg (w) | VEX.νννν (r)  | ModRM:r/m (r) | imm8      |  |

## Description

Copies a byte/dword/qword from the source operand (second operand) and inserts it in the destination operand (first operand) at the location specified with the count operand (third operand). (The other elements in the destination register are left untouched.) The source operand can be a general-purpose register or a memory location. (When the source operand is a general-purpose register, PINSRB copies the low byte of the register.) The destination operand is an XMM register. The count operand is an 8-bit immediate. When specifying a qword[dword, byte] location in an an XMM register, the [2, 4] least-significant bit(s) of the count operand specify the location.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15, R8-15). Use of REX.W permits the use of 64 bit general purpose registers.

128-bit Legacy SSE version: Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (VLMAX-1:128) of the destination YMM register are zeroed. VEX.L must be 0, otherwise the instruction will #UD. Attempt to execute VPINSRQ in non-64-bit mode will cause #UD.

<sup>1.</sup> In 64-bit mode, VEX.W1 is ignored for VPINSRB (similar to legacy REX.W=1 prefix with PINSRB).

## Operation

```
CASE OF
   PINSRB: SEL ← COUNT[3:0];
            MASK \leftarrow (OFFH << (SEL * 8));
            TEMP \leftarrow (((SRC[7:0] << (SEL *8)) AND MASK);
   PINSRD: SEL \leftarrow COUNT[1:0];
            MASK ← (OFFFFFFFH << (SEL * 32));
            TEMP \leftarrow (((SRC << (SEL *32)) AND MASK);
   PINSRQ: SEL ← COUNT[0]
            MASK ← (OFFFFFFFFFFFFFF << (SEL * 64));
            TEMP \leftarrow (((SRC << (SEL *32)) AND MASK);
ESAC:
        DEST ← ((DEST AND NOT MASK) OR TEMP);
VPINSRB (VEX.128 encoded version)
SEL \leftarrow imm8[3:0]
DEST[127:0] ← write_b_element(SEL, SRC2, SRC1)
DEST[VLMAX-1:128] \leftarrow 0
VPINSRD (VEX.128 encoded version)
SEL ← imm8[1:0]
DEST[127:0] ← write_d_element(SEL, SRC2, SRC1)
DEST[VLMAX-1:128] \leftarrow 0
VPINSRQ (VEX.128 encoded version)
SEL ← imm8[0]
DEST[127:0] ← write_q_element(SEL, SRC2, SRC1)
DEST[VLMAX-1:128] \leftarrow 0
Intel C/C++ Compiler Intrinsic Equivalent
PINSRB:
                __m128i _mm_insert_epi8 (__m128i s1, int s2, const int ndx);
PINSRD:
                __m128i _mm_insert_epi32 (__m128i s2, int s, const int ndx);
PINSRQ:
                __m128i _mm_insert_epi64(__m128i s2, __int64 s, const int ndx);
Flags Affected
None.
SIMD Floating-Point Exceptions
None.
Other Exceptions
```

See Exceptions Type 5; additionally

If VEX.L = 1.

If VPINSRQ in non-64-bit mode with VEX.W=1.

#UD

## PINSRW—Insert Word

| Opcode/<br>Instruction                            | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                             |
|---------------------------------------------------|-----------|------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------|
| OF C4 /r ib <sup>1</sup> PINSRW mm, r32/m16, imm8 | RMI       | V/V                          | SSE                      | Insert the low word from <i>r32</i> or from <i>m16</i> into <i>mm</i> at the word position specified by |
| THOSKW MIN, 132/MTO, MINO                         |           |                              |                          | imm8.                                                                                                   |
| 66 OF C4 /r ib                                    | RMI       | V/V                          | SSE2                     | Move the low word of <i>r32</i> or from <i>m16</i> into                                                 |
| PINSRW xmm, r32/m16, imm8                         |           |                              |                          | xmm at the word position specified by imm8.                                                             |
| VEX.NDS.128.66.0F.W0 C4 /r ib                     | RVMI      | $V^2/V$                      | AVX                      | Insert a word integer value from r32/m16                                                                |
| VPINSRW xmm1, xmm2, r32/m16, imm8                 |           |                              |                          | and rest from xmm2 into xmm1 at the word offset in imm8.                                                |

#### NOTES:

## Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3     | Operand 4 |  |
|-------|---------------|---------------|---------------|-----------|--|
| RMI   | ModRM:reg (w) | ModRM:r/m (r) | imm8          | NA        |  |
| RVMI  | ModRM:reg (w) | VEX.νννν (r)  | ModRM:r/m (r) | imm8      |  |

## **Description**

Copies a word from the source operand (second operand) and inserts it in the destination operand (first operand) at the location specified with the count operand (third operand). (The other words in the destination register are left untouched.) The source operand can be a general-purpose register or a 16-bit memory location. (When the source operand is a general-purpose register, the low word of the register is copied.) The destination operand can be an MMX technology register or an XMM register. The count operand is an 8-bit immediate. When specifying a word location in an MMX technology register, the 2 least-significant bits of the count operand specify the location; for an XMM register, the 3 least-significant bits specify the location.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15, R8-15).

128-bit Legacy SSE version: Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (VLMAX-1:128) of the destination YMM register are zeroed. VEX.L must be 0, otherwise the instruction will #UD.

## Operation

#### PINSRW (with 64-bit source operand)

SEL ← COUNT AND 3H;

CASE (Determine word position) OF

 $\begin{array}{lll} \text{SEL} \leftarrow 0: & \text{MASK} \leftarrow 000000000000FFFFH; \\ \text{SEL} \leftarrow 1: & \text{MASK} \leftarrow 00000000FFFF0000H; \\ \text{SEL} \leftarrow 2: & \text{MASK} \leftarrow 0000FFF000000000H; \\ \text{SEL} \leftarrow 3: & \text{MASK} \leftarrow FFFF0000000000000H; \\ \end{array}$ 

 $\mathsf{DEST} \leftarrow (\mathsf{DEST} \; \mathsf{AND} \; \mathsf{NOT} \; \mathsf{MASK}) \; \mathsf{OR} \; (((\mathsf{SRC} << (\mathsf{SEL} * 16)) \; \mathsf{AND} \; \mathsf{MASK});$ 

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

<sup>2.</sup> In 64-bit mode, VEX.W1 is ignored for VPINSRW (similar to legacy REX.W=1 prefix in PINSRW).

#### PINSRW (with 128-bit source operand)

```
SEL \leftarrow COUNT AND 7H;
 CASE (Determine word position) OF
   SEL \leftarrow 0:
         SEL \leftarrow 1:
         SEL \leftarrow 2:
         SEL ← 3:
   SEL \leftarrow 4:
         SEL ← 5:
         SEL \leftarrow 6:
         SEL \leftarrow 7:
DEST ← (DEST AND NOT MASK) OR (((SRC << (SEL * 16)) AND MASK);
```

## VPINSRW (VEX.128 encoded version)

```
SEL \leftarrow imm8[2:0]

DEST[127:0] \leftarrow write_w_element(SEL, SRC2, SRC1)

DEST[VLMAX-1:128] \leftarrow 0
```

## Intel C/C++ Compiler Intrinsic Equivalent

```
PINSRW: __m64 _mm_insert_pi16 (__m64 a, int d, int n)

PINSRW: __m128i _mm_insert_epi16 ( __m128i a, int b, int imm)
```

## Flags Affected

None.

## **Numeric Exceptions**

None.

## Other Exceptions

```
See Exceptions Type 5; additionally #UD If VEX.L = 1.
```

If VPINSRW in non-64-bit mode with VEX.W=1.

## PMADDUBSW — Multiply and Add Packed Signed and Unsigned Bytes

| Opcode/<br>Instruction                                            | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                   |
|-------------------------------------------------------------------|-----------|------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------|
| OF 38 04 /r <sup>1</sup><br>PMADDUBSW <i>mm1</i> , <i>mm2/m64</i> | RM        | V/V                          | SSSE3                    | Multiply signed and unsigned bytes, add horizontal pair of signed words, pack saturated signed-words to mm1.  |
| 66 OF 38 04 /r<br>PMADDUBSW xmm1, xmm2/m128                       | RM        | V/V                          | SSSE3                    | Multiply signed and unsigned bytes, add horizontal pair of signed words, pack saturated signed-words to xmm1. |
| VEX.NDS.128.66.0F38.WIG 04 /r<br>VPMADDUBSW xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Multiply signed and unsigned bytes, add horizontal pair of signed words, pack saturated signed-words to xmm1. |
| VEX.NDS.256.66.0F38.WIG 04 /r<br>VPMADDUBSW ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Multiply signed and unsigned bytes, add horizontal pair of signed words, pack saturated signed-words to ymm1. |

#### NOTES:

## Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## Description

(V)PMADDUBSW multiplies vertically each unsigned byte of the destination operand (first operand) with the corresponding signed byte of the source operand (second operand), producing intermediate signed 16-bit integers. Each adjacent pair of signed words is added and the saturated result is packed to the destination operand. For example, the lowest-order bytes (bits 7-0) in the source and destination operands are multiplied and the intermediate signed word result is added with the corresponding intermediate result from the 2nd lowest-order bytes (bits 15-8) of the operands; the sign-saturated result is stored in the lowest word of the destination register (15-0). The same operation is performed on the other pairs of adjacent bytes. Both operands can be MMX register or XMM registers. When the source operand is a 128-bit memory operand, the operand must be aligned on a 16-byte boundary or a general-protection exception (#GP) will be generated.

In 64-bit mode, use the REX prefix to access additional registers.

128-bit Legacy SSE version: Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The first source and destination operands are YMM registers. The second source operand can be an YMM register or a 256-bit memory location.

Note: VEX.L must be 0, otherwise the instruction will #UD.

## Operation

## PMADDUBSW (with 64 bit operands)

DEST[15-0] = SaturateToSignedWord(SRC[15-8]\*DEST[15-8]+SRC[7-0]\*DEST[7-0]);

DEST[31-16] = SaturateToSignedWord(SRC[31-24]\*DEST[31-24]+SRC[23-16]\*DEST[23-16]);

DEST[47-32] = SaturateToSignedWord(SRC[47-40]\*DEST[47-40]+SRC[39-32]\*DEST[39-32]);

DEST[63-48] = SaturateToSignedWord(SRC[63-56]\*DEST[63-56]+SRC[55-48]\*DEST[55-48]);

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

#### PMADDUBSW (with 128 bit operands)

DEST[15-0] = SaturateToSignedWord(SRC[15-8]\* DEST[15-8]+SRC[7-0]\*DEST[7-0]);

// Repeat operation for 2nd through 7th word
SRC1/DEST[127-112] = SaturateToSignedWord(SRC[127-120]\*DEST[127-120]+ SRC[119-112]\* DEST[119-112]);

## VPMADDUBSW (VEX.128 encoded version)

 $DEST[15:0] \leftarrow SaturateToSignedWord(SRC2[15:8]*SRC1[15:8]+SRC2[7:0]*SRC1[7:0])$ // Repeat operation for 2nd through 7th word  $DEST[127:112] \leftarrow SaturateToSignedWord(SRC2[127:120]*SRC1[127:120]+SRC2[119:112]*SRC1[119:112])$   $DEST[VLMAX-1:128] \leftarrow 0$ 

#### VPMADDUBSW (VEX.256 encoded version)

 $DEST[15:0] \leftarrow SaturateToSignedWord(SRC2[15:8]*SRC1[15:8]+SRC2[7:0]*SRC1[7:0])$ // Repeat operation for 2nd through 15th word  $DEST[255:240] \leftarrow SaturateToSignedWord(SRC2[255:248]*SRC1[255:248]+SRC2[247:240]*SRC1[247:240])$ 

## Intel C/C++ Compiler Intrinsic Equivalents

PMADDUBSW: \_\_m64 \_mm\_maddubs\_pi16 (\_\_m64 a, \_\_m64 b)

(V)PMADDUBSW: \_\_m128i \_mm\_maddubs\_epi16 (\_\_m128i a, \_\_m128i b)

VPMADDUBSW: \_\_m256i \_mm256\_maddubs\_epi16 (\_\_m256i a, \_\_m256i b)

## SIMD Floating-Point Exceptions

None.

## Other Exceptions

## PMADDWD—Multiply and Add Packed Integers

| Opcode/<br>Instruction                                        | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                                                    |
|---------------------------------------------------------------|-----------|------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OF F5 /r <sup>1</sup> PMADDWD mm, mm/m64                      | RM        | V/V                          | MMX                      | Multiply the packed words in <i>mm</i> by the packed words in <i>mm/m64</i> , add adjacent doubleword results, and store in <i>mm</i> .                        |
| 66 OF F5 /r<br>PMADDWD xmm1, xmm2/m128                        | RM        | V/V                          | SSE2                     | Multiply the packed word integers in <i>xmm1</i> by the packed word integers in <i>xmm2/m128</i> , add adjacent doubleword results, and store in <i>xmm1</i> . |
| VEX.NDS.128.66.0F.WIG F5 /r<br>VPMADDWD xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Multiply the packed word integers in <i>xmm2</i> by the packed word integers in <i>xmm3/m128</i> , add adjacent doubleword results, and store in <i>xmm1</i> . |
| VEX.NDS.256.66.0F.WIG F5 /r<br>VPMADDWD ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Multiply the packed word integers in ymm2 by the packed word integers in ymm3/m256, add adjacent doubleword results, and store in ymm1.                        |

#### NOTES:

## Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## Description

Multiplies the individual signed words of the destination operand (first operand) by the corresponding signed words of the source operand (second operand), producing temporary signed, doubleword results. The adjacent doubleword results are then summed and stored in the destination operand. For example, the corresponding low-order words (15-0) and (31-16) in the source and destination operands are multiplied by one another and the doubleword results are added together and stored in the low doubleword of the destination register (31-0). The same operation is performed on the other pairs of adjacent words. (Figure 4-7 shows this operation when using 64-bit operands).

The (V)PMADDWD instruction wraps around only in one situation: when the 2 pairs of words being operated on in a group are all 8000H. In this case, the result wraps around to 80000000H.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Legacy SSE version: The first source and destination operands are MMX registers. The second source operand is an MMX register or a 64-bit memory location.

128-bit Legacy SSE version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

VEX.256 encoded version: The second source operand can be an YMM register or a 256-bit memory location. The first source and destination operands are YMM registers.

Note: VEX.L must be 0, otherwise the instruction will #UD.



Figure 4-7. PMADDWD Execution Model Using 64-bit Operands

## Operation

## PMADDWD (with 64-bit operands)

```
DEST[31:0] \leftarrow (DEST[15:0] * SRC[15:0]) + (DEST[31:16] * SRC[31:16]);
DEST[63:32] \leftarrow (DEST[47:32] * SRC[47:32]) + (DEST[63:48] * SRC[63:48]);
```

## PMADDWD (with 128-bit operands)

```
DEST[31:0] \leftarrow (DEST[15:0] * SRC[15:0]) + (DEST[31:16] * SRC[31:16]);

DEST[63:32] \leftarrow (DEST[47:32] * SRC[47:32]) + (DEST[63:48] * SRC[63:48]);

DEST[95:64] \leftarrow (DEST[79:64] * SRC[79:64]) + (DEST[95:80] * SRC[95:80]);

DEST[127:96] \leftarrow (DEST[111:96] * SRC[111:96]) + (DEST[127:112] * SRC[127:112]);
```

## VPMADDWD (VEX.128 encoded version)

```
\begin{split} \mathsf{DEST}[31:0] &\leftarrow (\mathsf{SRC1}[15:0] * \mathsf{SRC2}[15:0]) + (\mathsf{SRC1}[31:16] * \mathsf{SRC2}[31:16]) \\ \mathsf{DEST}[63:32] &\leftarrow (\mathsf{SRC1}[47:32] * \mathsf{SRC2}[47:32]) + (\mathsf{SRC1}[63:48] * \mathsf{SRC2}[63:48]) \\ \mathsf{DEST}[95:64] &\leftarrow (\mathsf{SRC1}[79:64] * \mathsf{SRC2}[79:64]) + (\mathsf{SRC1}[95:80] * \mathsf{SRC2}[95:80]) \\ \mathsf{DEST}[127:96] &\leftarrow (\mathsf{SRC1}[111:96] * \mathsf{SRC2}[111:96]) + (\mathsf{SRC1}[127:112] * \mathsf{SRC2}[127:112]) \\ \mathsf{DEST}[\mathsf{VLMAX-1:128}] &\leftarrow 0 \end{split}
```

#### VPMADDWD (VEX.256 encoded version)

```
\begin{aligned} & \mathsf{DEST}[31:0] \leftarrow (\mathsf{SRC1}[15:0] * \mathsf{SRC2}[15:0]) + (\mathsf{SRC1}[31:16] * \mathsf{SRC2}[31:16]) \\ & \mathsf{DEST}[63:32] \leftarrow (\mathsf{SRC1}[47:32] * \mathsf{SRC2}[47:32]) + (\mathsf{SRC1}[63:48] * \mathsf{SRC2}[63:48]) \\ & \mathsf{DEST}[95:64] \leftarrow (\mathsf{SRC1}[79:64] * \mathsf{SRC2}[79:64]) + (\mathsf{SRC1}[95:80] * \mathsf{SRC2}[95:80]) \\ & \mathsf{DEST}[127:96] \leftarrow (\mathsf{SRC1}[111:96] * \mathsf{SRC2}[111:96]) + (\mathsf{SRC1}[127:112] * \mathsf{SRC2}[127:112]) \\ & \mathsf{DEST}[159:128] \leftarrow (\mathsf{SRC1}[143:128] * \mathsf{SRC2}[143:128]) + (\mathsf{SRC1}[159:144] * \mathsf{SRC2}[159:144]) \\ & \mathsf{DEST}[191:160] \leftarrow (\mathsf{SRC1}[175:160] * \mathsf{SRC2}[175:160]) + (\mathsf{SRC1}[191:176] * \mathsf{SRC2}[191:176]) \\ & \mathsf{DEST}[223:192] \leftarrow (\mathsf{SRC1}[207:192] * \mathsf{SRC2}[207:192]) + (\mathsf{SRC1}[223:208] * \mathsf{SRC2}[223:208]) \\ & \mathsf{DEST}[255:224] \leftarrow (\mathsf{SRC1}[239:224] * \mathsf{SRC2}[239:224]) + (\mathsf{SRC1}[255:240] * \mathsf{SRC2}[255:240]) \end{aligned}
```

## Intel C/C++ Compiler Intrinsic Equivalent

```
PMADDWD: __m64 _mm_madd_pi16(__m64 m1, __m64 m2)

(V)PMADDWD: __m128i _mm_madd_epi16 ( __m128i a, __m128i b)

VPMADDWD: __m256i _mm256_madd_epi16 ( __m256i a, __m256i b)
```

#### Flags Affected

None.

# **Numeric Exceptions**

None.

# **Other Exceptions**

## PMAXSB — Maximum of Packed Signed Byte Integers

| Opcode/<br>Instruction                                         | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                              |
|----------------------------------------------------------------|-----------|------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------|
| 66 OF 38 3C /r<br>PMAXSB xmm1, xmm2/m128                       | RM        | V/V                          | SSE4_1                   | Compare packed signed byte integers in<br>xmm1 and xmm2/m128 and store packed<br>maximum values in xmm1. |
| VEX.NDS.128.66.0F38.WIG 3C /r<br>VPMAXSB xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Compare packed signed byte integers in<br>xmm2 and xmm3/m128 and store packed<br>maximum values in xmm1. |
| VEX.NDS.256.66.0F38.WIG 3C /r<br>VPMAXSB ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Compare packed signed byte integers in<br>ymm2 and ymm3/m128 and store packed<br>maximum values in ymm1. |

## **Instruction Operand Encoding**

|       |                  | •             |               |           |  |
|-------|------------------|---------------|---------------|-----------|--|
| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |  |
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |  |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |  |

## **Description**

Compares packed signed byte integers in the destination operand (first operand) and the source operand (second operand), and returns the maximum for each packed value in the destination operand.

128-bit Legacy SSE version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The second source operand can be an YMM register or a 256-bit memory location. The first source and destination operands are YMM registers.

Note: VEX.L must be 0, otherwise the instruction will #UD.

#### Operation

IF (DEST[7:0] > SRC[7:0]) THEN DEST[7:0]  $\leftarrow$  DEST[7:0]; ELSE DEST[7:0]  $\leftarrow$  SRC[7:0]; FI; IF (DEST[15:8] > SRC[15:8]) THEN DEST[15:8]  $\leftarrow$  DEST[15:8]; ELSE DEST[15:8]  $\leftarrow$  SRC[15:8]; FI; IF (DEST[23:16] > SRC[23:16]) THEN DEST[23:16]  $\leftarrow$  DEST[23:16]; ELSE DEST[23:16]  $\leftarrow$  SRC[23:16]; FI; IF (DEST[31:24] > SRC[31:24]) THEN DEST[31:24]  $\leftarrow$  DEST[31:24]; ELSE DEST[31:24]  $\leftarrow$  SRC[31:24]; FI; IF (DEST[39:32] > SRC[39:32]) THEN DEST[39:32]  $\leftarrow$  DEST[39:32]; ELSE DEST[39:32] ← SRC[39:32]; FI: IF (DEST[47:40] > SRC[47:40]) THEN DEST[47:40]  $\leftarrow$  DEST[47:40];

```
ELSE DEST[47:40] \leftarrow SRC[47:40]; FI;
IF (DEST[55:48] > SRC[55:48])
   THEN DEST[55:48] \leftarrow DEST[55:48];
   ELSE DEST[55:48] \leftarrow SRC[55:48]; FI;
IF (DEST[63:56] > SRC[63:56])
   THEN DEST[63:56] \leftarrow DEST[63:56];
   ELSE DEST[63:56] \leftarrow SRC[63:56]; FI;
IF (DEST[71:64] > SRC[71:64])
   THEN DEST[71:64] \leftarrow DEST[71:64];
   ELSE DEST[71:64] \leftarrow SRC[71:64]; FI;
IF (DEST[79:72] > SRC[79:72])
   THEN DEST[79:72] \leftarrow DEST[79:72];
   ELSE DEST[79:72] \leftarrow SRC[79:72]; FI;
IF (DEST[87:80] > SRC[87:80])
   THEN DEST[87:80] \leftarrow DEST[87:80];
   ELSE DEST[87:80] \leftarrow SRC[87:80]; FI;
IF (DEST[95:88] > SRC[95:88])
   THEN DEST[95:88] \leftarrow DEST[95:88];
   ELSE DEST[95:88] \leftarrow SRC[95:88]; FI;
IF (DEST[103:96] > SRC[103:96])
   THEN DEST[103:96] \leftarrow DEST[103:96];
   ELSE DEST[103:96] \leftarrow SRC[103:96]; FI;
IF (DEST[111:104] > SRC[111:104])
   THEN DEST[111:104] \leftarrow DEST[111:104];
   ELSE DEST[111:104] \leftarrow SRC[111:104]; FI;
IF (DEST[119:112] > SRC[119:112])
   THEN DEST[119:112] \leftarrow DEST[119:112];
   ELSE DEST[119:112] \leftarrow SRC[119:112]; FI;
IF (DEST[127:120] > SRC[127:120])
   THEN DEST[127:120] \leftarrow DEST[127:120];
   ELSE DEST[127:120] \leftarrow SRC[127:120]; FI;
VPMAXSB (VEX.128 encoded version)
   IF SRC1[7:0] > SRC2[7:0] THEN
        DEST[7:0] \leftarrow SRC1[7:0];
   ELSE
        DEST[7:0] \leftarrow SRC2[7:0]; FI;
   (* Repeat operation for 2nd through 15th bytes in source and destination operands *)
   IF SRC1[127:120] > SRC2[127:120] THEN
        DEST[127:120] \leftarrow SRC1[127:120];
   ELSE
        DEST[127:120] \leftarrow SRC2[127:120]; FI;
DEST[VLMAX-1:128] \leftarrow 0
VPMAXSB (VEX.256 encoded version)
   IF SRC1[7:0] > SRC2[7:0] THEN
        DEST[7:0] \leftarrow SRC1[7:0];
   ELSE
         DEST[15:0] \leftarrow SRC2[7:0]; FI;
   (* Repeat operation for 2nd through 31st bytes in source and destination operands *)
   IF SRC1[255:248] > SRC2[255:248] THEN
        DEST[255:248] \leftarrow SRC1[255:248];
   ELSE
        DEST[255:248] \leftarrow SRC2[255:248]; FI;
```

## Intel C/C++ Compiler Intrinsic Equivalent

(V)PMAXSB: \_\_m128i \_mm\_max\_epi8 ( \_\_m128i a, \_\_m128i b); VPMAXSB: \_\_m256i \_mm256\_max\_epi8 ( \_\_m256i a, \_\_m256i b);

## **Flags Affected**

None.

# **SIMD Floating-Point Exceptions**

None.

## **Other Exceptions**

# PMAXSD — Maximum of Packed Signed Dword Integers

| Opcode/<br>Instruction                                         | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                               |
|----------------------------------------------------------------|-----------|------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------|
| 66 OF 38 3D /r<br>PMAXSD xmm1, xmm2/m128                       | RM        | V/V                          | SSE4_1                   | Compare packed signed dword integers in<br>xmm1 and xmm2/m128 and store packed<br>maximum values in xmm1. |
| VEX.NDS.128.66.0F38.WIG 3D /r<br>VPMAXSD xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Compare packed signed dword integers in<br>xmm2 and xmm3/m128 and store packed<br>maximum values in xmm1. |
| VEX.NDS.256.66.0F38.WIG 3D /r<br>VPMAXSD ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Compare packed signed dword integers in ymm2 and ymm3/m128 and store packed maximum values in ymm1.       |

## Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Compares packed signed dword integers in the destination operand (first operand) and the source operand (second operand), and returns the maximum for each packed value in the destination operand.

128-bit Legacy SSE version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The second source operand can be an YMM register or a 256-bit memory location. The first source and destination operands are YMM registers.

Note: VEX.L must be 0, otherwise the instruction will #UD.

#### Operation

IF (DEST[31:0] > SRC[31:0])

THEN DEST[31:0] ← DEST[31:0];

ELSE DEST[31:0] ← SRC[31:0]; FI;

IF (DEST[63:32] > SRC[63:32])

THEN DEST[63:32] ← DEST[63:32]; FI;

ELSE DEST[63:32] ← SRC[63:32]; FI;

IF (DEST[95:64] > SRC[95:64])

THEN DEST[95:64] ← DEST[95:64];

ELSE DEST[95:64] ← SRC[95:64]; FI;

IF (DEST[127:96] > SRC[127:96])

THEN DEST[127:96] ← DEST[127:96]; FI;

ELSE DEST[127:96] ← SRC[127:96]; FI;

#### VPMAXSD (VEX.128 encoded version)

IF SRC1[31:0]  $\rightarrow$  SRC2[31:0] THEN DEST[31:0]  $\leftarrow$  SRC1[31:0]; ELSE

```
DEST[31:0] \leftarrow SRC2[31:0]; FI;
   (* Repeat operation for 2nd through 3rd dwords in source and destination operands *)
   IF SRC1[127:95] > SRC2[127:95] THEN
        DEST[127:95] \leftarrow SRC1[127:95];
   ELSE
        DEST[127:95] \leftarrow SRC2[127:95]; FI;
DEST[VLMAX-1:128] \leftarrow 0
VPMAXSD (VEX.256 encoded version)
   IF SRC1[31:0] > SRC2[31:0] THEN
        DEST[31:0] \leftarrow SRC1[31:0];
   ELSE
        DEST[31:0] \leftarrow SRC2[31:0]; FI;
   (* Repeat operation for 2nd through 7th dwords in source and destination operands *)
   IF SRC1[255:224] > SRC2[255:224] THEN
        DEST[255:224] \leftarrow SRC1[255:224];
   ELSE
        DEST[255:224] \leftarrow SRC2[255:224]; FI;
Intel C/C++ Compiler Intrinsic Equivalent
PMAXSD:
               __m128i _mm_max_epi32 ( __m128i a, __m128i b);
               __m256i _mm256_max_epi32 ( __m256i a, __m256i b);
VPMAXSD:
Flags Affected
```

None.

## SIMD Floating-Point Exceptions

None.

## Other Exceptions

## PMAXSW—Maximum of Packed Signed Word Integers

| Opcode/<br>Instruction        | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                 |
|-------------------------------|-----------|------------------------------|--------------------------|-------------------------------------------------------------|
| 0F EE /r <sup>1</sup>         | RM        | V/V                          | SSE                      | Compare signed word integers in mm2/m64                     |
| PMAXSW mm1, mm2/m64           |           |                              |                          | and <i>mm1</i> and return maximum values.                   |
| 66 OF EE /r                   | RM        | V/V                          | SSE2                     | Compare signed word integers in xmm2/m128                   |
| PMAXSW xmm1, xmm2/m128        |           |                              |                          | and xmm1 and return maximum values.                         |
| VEX.NDS.128.66.0F.WIG EE /r   | RVM       | V/V                          | AVX                      | Compare packed signed word integers in                      |
| VPMAXSW xmm1, xmm2, xmm3/m128 |           |                              |                          | xmm3/m128 and xmm2 and store packed maximum values in xmm1. |
| VEX.NDS.256.66.0F.WIG EE /r   | RVM       | V/V                          | AVX2                     | Compare packed signed word integers in                      |
| VPMAXSW ymm1, ymm2, ymm3/m256 |           |                              |                          | ymm3/m128 and ymm2 and store packed maximum values in ymm1. |

#### NOTES:

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Performs a SIMD compare of the packed signed word integers in the destination operand (first operand) and the source operand (second operand), and returns the maximum value for each pair of word integers to the destination operand.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Legacy SSE version: The source operand can be an MMX technology register or a 64-bit memory location. The destination operand can be an MMX technology register.

128-bit Legacy SSE version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The second source operand can be an YMM register or a 256-bit memory location. The first source and destination operands are YMM registers.

Note: VEX.L must be 0, otherwise the instruction will #UD.

## Operation

#### PMAXSW (64-bit operands)

IF DEST[15:0] > SRC[15:0]) THEN  $DEST[15:0] \leftarrow DEST[15:0];$  ELSE  $DEST[15:0] \leftarrow SRC[15:0]; FI;$  (\* Repeat operation for 2nd and 3rd words in source and destination operands \*)

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

```
IF DEST[63:48] > SRC[63:48]) THEN
        DEST[63:48] \leftarrow DEST[63:48];
   ELSE
        DEST[63:48] \leftarrow SRC[63:48]; FI;
PMAXSW (128-bit operands)
   IF DEST[15:0] > SRC[15:0]) THEN
        DEST[15:0] \leftarrow DEST[15:0];
   ELSE
        DEST[15:0] \leftarrow SRC[15:0]; FI;
   (* Repeat operation for 2nd through 7th words in source and destination operands *)
   IF DEST[127:112] > SRC[127:112]) THEN
        DEST[127:112] \leftarrow DEST[127:112];
   ELSE
        DEST[127:112] \leftarrow SRC[127:112]; FI;
VPMAXSW (VEX.128 encoded version)
   IF SRC1[15:0] > SRC2[15:0] THEN
        DEST[15:0] \leftarrow SRC1[15:0];
   ELSE
        DEST[15:0] \leftarrow SRC2[15:0]; FI;
   (* Repeat operation for 2nd through 7th words in source and destination operands *)
   IF SRC1[127:112] > SRC2[127:112] THEN
        DEST[127:112] \leftarrow SRC1[127:112];
   ELSE
        DEST[127:112] \leftarrow SRC2[127:112]; FI;
DEST[VLMAX-1:128] \leftarrow 0
VPMAXSW (VEX.256 encoded version)
   IF SRC1[15:0] > SRC2[15:0] THEN
        DEST[15:0] \leftarrow SRC1[15:0];
   ELSE
        DEST[15:0] \leftarrow SRC2[15:0]; FI;
   (* Repeat operation for 2nd through 15th words in source and destination operands *)
   IF SRC1[255:240] > SRC2[255:240] THEN
        DEST[255:240] \leftarrow SRC1[255:240];
   ELSE
        DEST[255:240] \leftarrow SRC2[255:240]; FI;
Intel C/C++ Compiler Intrinsic Equivalent
PMAXSW:
              __m64 _mm_max_pi16(__m64 a, __m64 b)
(V)PMAXSW: __m128i _mm_max_epi16 ( __m128i a, __m128i b)
              m256i mm256 max epi16 ( m256i a, m256i b)
VPMAXSW:
Flags Affected
None.
Numeric Exceptions
None.
Other Exceptions
See Exceptions Type 4; additionally
```

#UD If VEX.L = 1.

## PMAXUB—Maximum of Packed Unsigned Byte Integers

| Opcode/<br>Instruction                                       | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                |
|--------------------------------------------------------------|-----------|------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------|
| OF DE /r <sup>1</sup> PMAXUB mm1, mm2/m64                    | RM        | V/V                          | SSE                      | Compare unsigned byte integers in mm2/m64 and mm1 and returns maximum values.                              |
| 66 OF DE /r<br>PMAXUB xmm1, xmm2/m128                        | RM        | V/V                          | SSE2                     | Compare unsigned byte integers in xmm2/m128 and xmm1 and returns maximum values.                           |
| VEX.NDS.128.66.0F.WIG DE /r<br>VPMAXUB xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Compare packed unsigned byte integers in<br>xmm2 and xmm3/m128 and store packed<br>maximum values in xmm1. |
| VEX.NDS.256.66.0F.WIG DE /r<br>VPMAXUB ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Compare packed unsigned byte integers in<br>ymm2 and ymm3/m256 and store packed<br>maximum values in ymm1. |

#### NOTES:

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |  |
|-------|------------------|---------------|---------------|-----------|--|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |  |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |  |

## **Description**

Performs a SIMD compare of the packed unsigned byte integers in the destination operand (first operand) and the source operand (second operand), and returns the maximum value for each pair of byte integers to the destination operand.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Legacy SSE version: The source operand can be an MMX technology register or a 64-bit memory location. The destination operand can be an MMX technology register.

128-bit Legacy SSE version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The second source operand can be an YMM register or a 256-bit memory location. The first source and destination operands are YMM registers.

Note: VEX.L must be 0, otherwise the instruction will #UD.

#### Operation

## PMAXUB (64-bit operands)

 $\begin{aligned} \text{IF DEST[7:0]} &> \text{SRC[17:0]} \text{ THEN} \\ &\quad \text{DEST[7:0]} \leftarrow \text{DEST[7:0]}; \\ \text{ELSE} \\ &\quad \text{DEST[7:0]} \leftarrow \text{SRC[7:0]}; \text{FI}; \end{aligned}$ 

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

```
(* Repeat operation for 2nd through 7th bytes in source and destination operands *)
   IF DEST[63:56] > SRC[63:56]) THEN
        DEST[63:56] \leftarrow DEST[63:56];
   ELSE
        DEST[63:56] \leftarrow SRC[63:56]; FI;
PMAXUB (128-bit operands)
   IF DEST[7:0] > SRC[17:0]) THEN
        DEST[7:0] \leftarrow DEST[7:0];
   ELSE
        DEST[7:0] \leftarrow SRC[7:0]; FI;
   (* Repeat operation for 2nd through 15th bytes in source and destination operands *)
   IF DEST[127:120] > SRC[127:120]) THEN
        DEST[127:120] \leftarrow DEST[127:120];
   ELSE
        DEST[127:120] \leftarrow SRC[127:120]; FI;
VPMAXUB (VEX.128 encoded version)
   IF SRC1[7:0] > SRC2[7:0] THEN
        DEST[7:0] \leftarrow SRC1[7:0];
   ELSE
        DEST[7:0] \leftarrow SRC2[7:0]; FI;
   (* Repeat operation for 2nd through 15th bytes in source and destination operands *)
   IF SRC1[127:120] > SRC2[127:120] THEN
       DEST[127:120] \leftarrow SRC1[127:120];
   ELSE
        DEST[127:120] \leftarrow SRC2[127:120]; FI;
DEST[VLMAX-1:128] \leftarrow 0
VPMAXUB (VEX.256 encoded version)
   IF SRC1[7:0] > SRC2[7:0] THEN
        DEST[7:0] \leftarrow SRC1[7:0];
   ELSE
        DEST[15:0] ← SRC2[7:0]; FI:
   (* Repeat operation for 2nd through 31st bytes in source and destination operands *)
   IF SRC1[255:248] > SRC2[255:248] THEN
        DEST[255:248] \leftarrow SRC1[255:248];
   ELSE
        DEST[255:248] \leftarrow SRC2[255:248]; FI;
Intel C/C++ Compiler Intrinsic Equivalent
                m64 mm max pu8( m64 a, m64 b)
PMAXUB:
(V)PMAXUB:
                __m128i _mm_max_epu8 ( __m128i a, __m128i b)
                __m256i _mm256_max_epu8 ( __m256i a, __m256i b);
VPMAXUB:
Flags Affected
None.
Numeric Exceptions
```

# None.

4-132 Vol. 2B

# Other Exceptions

## PMAXUD — Maximum of Packed Unsigned Dword Integers

| Opcode/<br>Instruction                                         | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                 |
|----------------------------------------------------------------|-----------|------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------|
| 66 OF 38 3F /r<br>PMAXUD xmm1, xmm2/m128                       | RM        | V/V                          | SSE4_1                   | Compare packed unsigned dword integers in xmm1 and xmm2/m128 and store packed maximum values in xmm1.       |
| VEX.NDS.128.66.0F38.WIG 3F /r<br>VPMAXUD xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Compare packed unsigned dword integers in<br>xmm2 and xmm3/m128 and store packed<br>maximum values in xmm1. |
| VEX.NDS.256.66.0F38.WIG 3F /r<br>VPMAXUD ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Compare packed unsigned dword integers in<br>ymm2 and ymm3/m256 and store packed<br>maximum values in ymm1. |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Compares packed unsigned dword integers in the destination operand (first operand) and the source operand (second operand), and returns the maximum for each packed value in the destination operand.

128-bit Legacy SSE version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The second source operand can be an YMM register or a 256-bit memory location. The first source and destination operands are YMM registers.

Note: VEX.L must be 0, otherwise the instruction will #UD.

#### Operation

IF (DEST[31:0] > SRC[31:0])

THEN DEST[31:0] ← DEST[31:0];

ELSE DEST[31:0] ← SRC[31:0]; FI;

IF (DEST[63:32] > SRC[63:32])

THEN DEST[63:32] ← DEST[63:32];

ELSE DEST[63:32] ← SRC[63:32]; FI;

IF (DEST[95:64] > SRC[95:64])

THEN DEST[95:64] ← DEST[95:64];

ELSE DEST[95:64] ← SRC[95:64]; FI;

IF (DEST[127:96] > SRC[127:96])

THEN DEST[127:96] ← DEST[127:96]; FI;

ELSE DEST[127:96] ← SRC[127:96]; FI;

#### VPMAXUD (VEX.128 encoded version)

IF SRC1[31:0]  $\rightarrow$  SRC2[31:0] THEN DEST[31:0]  $\leftarrow$  SRC1[31:0]; ELSE

```
DEST[31:0] \leftarrow SRC2[31:0]; FI;
   (* Repeat operation for 2nd through 3rd dwords in source and destination operands *)
   IF SRC1[127:95] > SRC2[127:95] THEN
        DEST[127:95] \leftarrow SRC1[127:95];
   ELSE
        DEST[127:95] \leftarrow SRC2[127:95]; FI;
DEST[VLMAX-1:128] \leftarrow 0
VPMAXUD (VEX.256 encoded version)
   IF SRC1[31:0] > SRC2[31:0] THEN
        DEST[31:0] \leftarrow SRC1[31:0];
   ELSE
        DEST[31:0] \leftarrow SRC2[31:0]; FI;
   (* Repeat operation for 2nd through 7th dwords in source and destination operands *)
   IF SRC1[255:224] > SRC2[255:224] THEN
        DEST[255:224] \leftarrow SRC1[255:224];
   ELSE
        DEST[255:224] \leftarrow SRC2[255:224]; FI;
Intel C/C++ Compiler Intrinsic Equivalent
(V)PMAXUD: __m128i _mm_max_epu32 ( __m128i a, __m128i b);
VPMAXUD: __m256i _mm256_max_epu32 ( __m256i a, __m256i b);
Flags Affected
None.
SIMD Floating-Point Exceptions
```

# Other Exceptions

None.

## PMAXUW — Maximum of Packed Word Integers

| Opcode/<br>Instruction                                         | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                |
|----------------------------------------------------------------|-----------|------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------|
| 66 OF 38 3E /r<br>PMAXUW xmm1, xmm2/m128                       | RM        | V/V                          | SSE4_1                   | Compare packed unsigned word integers in xmm1 and xmm2/m128 and store packed maximum values in xmm1.       |
| VEX.NDS.128.66.0F38.WIG 3E/r<br>VPMAXUW xmm1, xmm2, xmm3/m128  | RVM       | V/V                          | AVX                      | Compare packed unsigned word integers in xmm3/m128 and xmm2 and store maximum packed values in xmm1.       |
| VEX.NDS.256.66.0F38.WIG 3E /r<br>VPMAXUW ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Compare packed unsigned word integers in<br>ymm3/m256 and ymm2 and store maximum<br>packed values in ymm1. |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Compares packed unsigned word integers in the destination operand (first operand) and the source operand (second operand), and returns the maximum for each packed value in the destination operand.

128-bit Legacy SSE version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The second source operand can be an YMM register or a 256-bit memory location. The first source and destination operands are YMM registers.

Note: VEX.L must be 0, otherwise the instruction will #UD.

## Operation

IF (DEST[15:0] > SRC[15:0]) THEN DEST[15:0]  $\leftarrow$  DEST[15:0]; ELSE DEST[15:0]  $\leftarrow$  SRC[15:0]; FI; IF (DEST[31:16] > SRC[31:16]) THEN DEST[31:16]  $\leftarrow$  DEST[31:16]; ELSE DEST[31:16]  $\leftarrow$  SRC[31:16]; FI; IF (DEST[47:32] > SRC[47:32]) THEN DEST[47:32]  $\leftarrow$  DEST[47:32]; ELSE DEST[47:32]  $\leftarrow$  SRC[47:32]; FI; IF (DEST[63:48] > SRC[63:48]) THEN DEST[63:48]  $\leftarrow$  DEST[63:48]; ELSE DEST[63:48]  $\leftarrow$  SRC[63:48]; FI; IF (DEST[79:64] > SRC[79:64])THEN DEST[79:64]  $\leftarrow$  DEST[79:64]; ELSE DEST[79:64]  $\leftarrow$  SRC[79:64]; FI; IF (DEST[95:80] > SRC[95:80]) THEN DEST[95:80]  $\leftarrow$  DEST[95:80];

```
ELSE DEST[95:80] \leftarrow SRC[95:80]; FI;
IF (DEST[111:96] > SRC[111:96])
   THEN DEST[111:96] \leftarrow DEST[111:96];
   ELSE DEST[111:96] \leftarrow SRC[111:96]; FI;
IF (DEST[127:112] > SRC[127:112])
   THEN DEST[127:112] \leftarrow DEST[127:112];
   ELSE DEST[127:112] \leftarrow SRC[127:112]; FI;
VPMAXUW (VEX.128 encoded version)
   IF SRC1[15:0] > SRC2[15:0] THEN
        DEST[15:0] \leftarrow SRC1[15:0];
   ELSE
        DEST[15:0] \leftarrow SRC2[15:0]; FI;
   (* Repeat operation for 2nd through 7th words in source and destination operands *)
   IF SRC1[127:112] > SRC2[127:112] THEN
        DEST[127:112] \leftarrow SRC1[127:112];
   ELSE
        DEST[127:112] \leftarrow SRC2[127:112]; FI;
DEST[VLMAX-1:128] \leftarrow 0
VPMAXUW (VEX.256 encoded version)
   IF SRC1[15:0] > SRC2[15:0] THEN
        DEST[15:0] \leftarrow SRC1[15:0];
   ELSE
        DEST[15:0] \leftarrow SRC2[15:0]; FI;
   (* Repeat operation for 2nd through 15th words in source and destination operands *)
   IF SRC1[255:240] >SRC2[255:240] THEN
        DEST[255:240] \leftarrow SRC1[255:240];
   ELSE
        DEST[255:240] \leftarrow SRC2[255:240]; FI;
Intel C/C++ Compiler Intrinsic Equivalent
(V)PMAXUW: __m128i _mm_max_epu16 ( __m128i a, __m128i b);
VPMAXUW: __m256i _mm256_max_epu16 ( __m256i a, __m256i b)
Flags Affected
None.
SIMD Floating-Point Exceptions
None.
Other Exceptions
See Exceptions Type 4; additionally
#UD
                       If VEX.L = 1.
```

# PMINSB — Minimum of Packed Signed Byte Integers

| Opcode/<br>Instruction                                         | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                              |
|----------------------------------------------------------------|-----------|------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------|
| 66 OF 38 38 /r<br>PMINSB xmm1, xmm2/m128                       | RM        | V/V                          | SSE4_1                   | Compare packed signed byte integers in xmm1 and xmm2/m128 and store packed minimum values in xmm1.       |
| VEX.NDS.128.66.0F38.WIG 38 /r<br>VPMINSB xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Compare packed signed byte integers in xmm2 and xmm3/m128 and store packed minimum values in xmm1.       |
| VEX.NDS.256.66.0F38.WIG 38 /r<br>VPMINSB ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Compare packed signed byte integers in<br>ymm2 and ymm3/m256 and store packed<br>minimum values in ymm1. |

## Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Compares packed signed byte integers in the destination operand (first operand) and the source operand (second operand), and returns the minimum for each packed value in the destination operand.

128-bit Legacy SSE version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The second source operand can be an YMM register or a 256-bit memory location. The first source and destination operands are YMM registers.

Note: VEX.L must be 0, otherwise the instruction will #UD.

#### Operation

IF (DEST[7:0] < SRC[7:0]) THEN DEST[7:0]  $\leftarrow$  DEST[7:0]; ELSE DEST[7:0]  $\leftarrow$  SRC[7:0]; FI; IF (DEST[15:8] < SRC[15:8]) THEN DEST[15:8]  $\leftarrow$  DEST[15:8]; ELSE DEST[15:8]  $\leftarrow$  SRC[15:8]; FI; IF (DEST[23:16] < SRC[23:16])THEN DEST[23:16]  $\leftarrow$  DEST[23:16]; ELSE DEST[23:16]  $\leftarrow$  SRC[23:16]; FI; IF (DEST[31:24] < SRC[31:24]) THEN DEST[31:24]  $\leftarrow$  DEST[31:24]; ELSE DEST[31:24]  $\leftarrow$  SRC[31:24]; FI; IF (DEST[39:32] < SRC[39:32]) THEN DEST[39:32]  $\leftarrow$  DEST[39:32]; ELSE DEST[39:32] ← SRC[39:32]; FI: IF (DEST[47:40] < SRC[47:40]) THEN DEST[47:40]  $\leftarrow$  DEST[47:40];

```
ELSE DEST[47:40] \leftarrow SRC[47:40]; FI;
IF (DEST[55:48] < SRC[55:48])
    THEN DEST[55:48] \leftarrow DEST[55:48];
    ELSE DEST[55:48] \leftarrow SRC[55:48]; FI;
IF (DEST[63:56] < SRC[63:56])
    THEN DEST[63:56] \leftarrow DEST[63:56];
    ELSE DEST[63:56] \leftarrow SRC[63:56]; FI;
IF (DEST[71:64] < SRC[71:64])
    THEN DEST[71:64] \leftarrow DEST[71:64];
    ELSE DEST[71:64] \leftarrow SRC[71:64]; FI;
IF (DEST[79:72] < SRC[79:72])
    THEN DEST[79:72] \leftarrow DEST[79:72];
    ELSE DEST[79:72] \leftarrow SRC[79:72]; FI;
IF (DEST[87:80] < SRC[87:80])
    THEN DEST[87:80] \leftarrow DEST[87:80];
    ELSE DEST[87:80] \leftarrow SRC[87:80]; FI;
IF (DEST[95:88] < SRC[95:88])
    THEN DEST[95:88] \leftarrow DEST[95:88];
    ELSE DEST[95:88] \leftarrow SRC[95:88]; FI;
IF (DEST[103:96] < SRC[103:96])
    THEN DEST[103:96] \leftarrow DEST[103:96];
    ELSE DEST[103:96] \leftarrow SRC[103:96]; FI;
IF (DEST[111:104] < SRC[111:104])
    THEN DEST[111:104] \leftarrow DEST[111:104];
    ELSE DEST[111:104] \leftarrow SRC[111:104]; FI;
IF (DEST[119:112] < SRC[119:112])
    THEN DEST[119:112] \leftarrow DEST[119:112];
    ELSE DEST[119:112] \leftarrow SRC[119:112]; FI;
IF (DEST[127:120] < SRC[127:120])
    THEN DEST[127:120] \leftarrow DEST[127:120];
    ELSE DEST[127:120] \leftarrow SRC[127:120]; FI;
VPMINSB (VEX.128 encoded version)
    IF SRC1[7:0] < SRC2[7:0] THEN
         DEST[7:0] \leftarrow SRC1[7:0];
    ELSE
         DEST[7:0] \leftarrow SRC2[7:0]; FI;
    (* Repeat operation for 2nd through 15th bytes in source and destination operands *)
    IF SRC1[127:120] < SRC2[127:120] THEN
         DEST[127:120] \leftarrow SRC1[127:120];
    ELSE
         DEST[127:120] \leftarrow SRC2[127:120]; FI;
DEST[VLMAX-1:128] \leftarrow 0
VPMINSB (VEX.256 encoded version)
    IF SRC1[7:0] < SRC2[7:0] THEN
         DEST[7:0] \leftarrow SRC1[7:0];
    ELSE
         DEST[15:0] \leftarrow SRC2[7:0]; FI;
    (* Repeat operation for 2nd through 31st bytes in source and destination operands *)
    IF SRC1[255:248] < SRC2[255:248] THEN
         DEST[255:248] \leftarrow SRC1[255:248];
   ELSE
         DEST[255:248] \leftarrow SRC2[255:248]; FI;
```

## Intel C/C++ Compiler Intrinsic Equivalent

(V)PMINSB: \_\_m128i \_mm\_min\_epi8 ( \_\_m128i a, \_\_m128i b); VPMINSB: \_\_m256i \_mm256\_min\_epi8 ( \_\_m256i a, \_\_m256i b);

## **Flags Affected**

None.

# **SIMD Floating-Point Exceptions**

None.

## **Other Exceptions**

## PMINSD — Minimum of Packed Dword Integers

| Opcode/<br>Instruction                                         | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                         |
|----------------------------------------------------------------|-----------|------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------|
| 66 OF 38 39 /r<br>PMINSD xmm1, xmm2/m128                       | RM        | V/V                          | SSE4_1                   | Compare packed signed dword integers in xmm1 and xmm2/m128 and store packed minimum values in xmm1. |
| VEX.NDS.128.66.0F38.WIG 39 /r<br>VPMINSD xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Compare packed signed dword integers in xmm2 and xmm3/m128 and store packed minimum values in xmm1. |
| VEX.NDS.256.66.0F38.WIG 39 /r<br>VPMINSD ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Compare packed signed dword integers in ymm2 and ymm3/m128 and store packed minimum values in ymm1. |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Compares packed signed dword integers in the destination operand (first operand) and the source operand (second operand), and returns the minimum for each packed value in the destination operand.

128-bit Legacy SSE version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The second source operand can be an YMM register or a 256-bit memory location. The first source and destination operands are YMM registers.

Note: VEX.L must be 0, otherwise the instruction will #UD.

#### Operation

IF (DEST[31:0] < SRC[31:0])

THEN DEST[31:0] ← DEST[31:0];

ELSE DEST[31:0] ← SRC[31:0]; FI;

IF (DEST[63:32] < SRC[63:32])

THEN DEST[63:32] ← DEST[63:32];

ELSE DEST[63:32] ← SRC[63:32]; FI;

IF (DEST[95:64] < SRC[95:64])

THEN DEST[95:64] ← DEST[95:64];

ELSE DEST[95:64] ← SRC[95:64]; FI;

IF (DEST[127:96] < SRC[127:96])

THEN DEST[127:96] ← DEST[127:96];

ELSE DEST[127:96] ← SRC[127:96]; FI;

#### VPMINSD (VEX.128 encoded version)

IF SRC1[31:0] < SRC2[31:0] THEN DEST[31:0]  $\leftarrow$  SRC1[31:0]; ELSE

```
DEST[31:0] \leftarrow SRC2[31:0]; FI;
   (* Repeat operation for 2nd through 3rd dwords in source and destination operands *)
   IF SRC1[127:95] < SRC2[127:95] THEN
        DEST[127:95] \leftarrow SRC1[127:95];
   ELSE
        DEST[127:95] \leftarrow SRC2[127:95]; FI;
DEST[VLMAX-1:128] \leftarrow 0
VPMINSD (VEX.256 encoded version)
   IF SRC1[31:0] < SRC2[31:0] THEN
       DEST[31:0] \leftarrow SRC1[31:0];
   ELSE
        DEST[31:0] \leftarrow SRC2[31:0]; FI;
   (* Repeat operation for 2nd through 7th dwords in source and destination operands *)
   IF SRC1[255:224] < SRC2[255:224] THEN
       DEST[255:224] \leftarrow SRC1[255:224];
   ELSE
       DEST[255:224] ← SRC2[255:224]; FI;
Intel C/C++ Compiler Intrinsic Equivalent
(V)PMINSD:
               __m128i _mm_min_epi32 ( __m128i a, __m128i b);
VPMINSD:
               __m256i _mm256_min_epi32 (__m256i a, __m256i b);
Flags Affected
None.
SIMD Floating-Point Exceptions
None.
Other Exceptions
See Exceptions Type 4; additionally
#UD
                       If VEX.L = 1.
```

## PMINSW—Minimum of Packed Signed Word Integers

| Opcode/<br>Instruction        | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                  |  |
|-------------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------------------|--|
| OF EA /r <sup>1</sup>         | RM        | V/V                          | SSE                      | Compare signed word integers in mm2/m64                      |  |
| PMINSW mm1, mm2/m64           |           |                              |                          | and <i>mm1</i> and return minimum values.                    |  |
| 66 OF EA /r                   | RM        | V/V                          | SSE2                     | Compare signed word integers in xmm2/m128                    |  |
| PMINSW xmm1, xmm2/m128        |           |                              |                          | and <i>xmm1</i> and return minimum values.                   |  |
| VEX.NDS.128.66.0F.WIG EA /r   | RVM       | V/V                          | AVX                      | Compare packed signed word integers in                       |  |
| VPMINSW xmm1, xmm2, xmm3/m128 |           |                              |                          | xmm3/m128 and xmm2 and return packed minimum values in xmm1. |  |
| VEX.NDS.256.66.0F.WIG EA /r   | RVM       | V/V                          | AVX2                     | Compare packed signed word integers in                       |  |
| VPMINSW ymm1, ymm2, ymm3/m256 |           |                              |                          | ymm3/m256 and ymm2 and return packed minimum values in ymm1. |  |

#### NOTES:

## Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Performs a SIMD compare of the packed signed word integers in the destination operand (first operand) and the source operand (second operand), and returns the minimum value for each pair of word integers to the destination operand.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Legacy SSE version: The source operand can be an MMX technology register or a 64-bit memory location. The destination operand can be an MMX technology register.

128-bit Legacy SSE version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The second source operand can be an YMM register or a 256-bit memory location. The first source and destination operands are YMM registers.

Note: VEX.L must be 0, otherwise the instruction will #UD.

## Operation

#### PMINSW (64-bit operands)

$$\begin{split} &\text{IF DEST[15:0]} < \text{SRC[15:0] THEN} \\ &\text{DEST[15:0]} \leftarrow \text{DEST[15:0]}; \\ &\text{ELSE} \\ &\text{DEST[15:0]} \leftarrow \text{SRC[15:0]}; \text{FI}; \\ &\text{(* Repeat operation for 2nd and 3rd words in source and destination operands *)} \end{split}$$

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

```
IF DEST[63:48] < SRC[63:48] THEN
        DEST[63:48] \leftarrow DEST[63:48];
   ELSE
        DEST[63:48] \leftarrow SRC[63:48]; FI;
PMINSW (128-bit operands)
   IF DEST[15:0] < SRC[15:0] THEN
        DEST[15:0] \leftarrow DEST[15:0];
   ELSE
        DEST[15:0] \leftarrow SRC[15:0]; FI;
   (* Repeat operation for 2nd through 7th words in source and destination operands *)
   IF DEST[127:112] < SRC/m64[127:112] THEN
        DEST[127:112] \leftarrow DEST[127:112];
   ELSE
        DEST[127:112] \leftarrow SRC[127:112]; FI;
VPMINSW (VEX.128 encoded version)
   IF SRC1[15:0] < SRC2[15:0] THEN
        DEST[15:0] \leftarrow SRC1[15:0];
   ELSE
        DEST[15:0] \leftarrow SRC2[15:0]; FI;
   (* Repeat operation for 2nd through 7th words in source and destination operands *)
   IF SRC1[127:112] < SRC2[127:112] THEN
        DEST[127:112] \leftarrow SRC1[127:112];
   ELSE
        DEST[127:112] \leftarrow SRC2[127:112]; FI;
DEST[VLMAX-1:128] \leftarrow 0
VPMINSW (VEX.256 encoded version)
   IF SRC1[15:0] < SRC2[15:0] THEN
        DEST[15:0] \leftarrow SRC1[15:0];
   ELSE
        DEST[15:0] \leftarrow SRC2[15:0]; FI;
   (* Repeat operation for 2nd through 15th words in source and destination operands *)
   IF SRC1[255:240] < SRC2[255:240] THEN
        DEST[255:240] \leftarrow SRC1[255:240];
   ELSE
        DEST[255:240] \leftarrow SRC2[255:240]; FI;
Intel C/C++ Compiler Intrinsic Equivalent
PMINSW:
               __m64 _mm_min_pi16 (__m64 a, __m64 b)
               __m128i _mm_min_epi16 ( __m128i a, __m128i b)
(V)PMINSW:
VPMINSW:
                m256i mm256 min epi16 ( m256i a, m256i b)
Flags Affected
None.
Numeric Exceptions
None.
Other Exceptions
See Exceptions Type 4; additionally
```

#UD If VEX.L = 1.

#MF (64-bit operations only) If there is a pending x87 FPU exception.

## PMINUB—Minimum of Packed Unsigned Byte Integers

| Opcode/<br>Instruction                                       | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                |
|--------------------------------------------------------------|-----------|------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------|
| OF DA /r <sup>1</sup> PMINUB mm1, mm2/m64                    | RM        | V/V                          | SSE                      | Compare unsigned byte integers in mm2/m64 and mm1 and returns minimum values.                              |
| 66 OF DA /r<br>PMINUB xmm1, xmm2/m128                        | RM        | V/V                          | SSE2                     | Compare unsigned byte integers in xmm2/m128 and xmm1 and returns minimum values.                           |
| VEX.NDS.128.66.0F.WIG DA /r<br>VPMINUB xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Compare packed unsigned byte integers in xmm2 and xmm3/m128 and store packed minimum values in xmm1.       |
| VEX.NDS.256.66.0F.WIG DA /r<br>VPMINUB ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Compare packed unsigned byte integers in<br>ymm2 and ymm3/m256 and store packed<br>minimum values in ymm1. |

#### NOTES:

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### **Description**

Performs a SIMD compare of the packed unsigned byte integers in the destination operand (first operand) and the source operand (second operand), and returns the minimum value for each pair of byte integers to the destination operand.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Legacy SSE version: The source operand can be an MMX technology register or a 64-bit memory location. The destination operand can be an MMX technology register.

128-bit Legacy SSE version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The second source operand can be an YMM register or a 256-bit memory location. The first source and destination operands are YMM registers.

Note: VEX.L must be 0, otherwise the instruction will #UD.

## Operation

### PMINUB (for 64-bit operands)

```
IF DEST[7:0] < SRC[17:0] THEN DEST[7:0] \leftarrow DEST[7:0]; ELSE DEST[7:0] \leftarrow SRC[7:0]; FI;
```

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

```
(* Repeat operation for 2nd through 7th bytes in source and destination operands *)
   IF DEST[63:56] < SRC[63:56] THEN
        DEST[63:56] \leftarrow DEST[63:56];
   ELSE
        DEST[63:56] \leftarrow SRC[63:56]; FI;
PMINUB (for 128-bit operands)
   IF DEST[7:0] < SRC[17:0] THEN
        DEST[7:0] \leftarrow DEST[7:0];
   ELSE
        DEST[7:0] \leftarrow SRC[7:0]; FI;
   (* Repeat operation for 2nd through 15th bytes in source and destination operands *)
   IF DEST[127:120] < SRC[127:120] THEN
        DEST[127:120] \leftarrow DEST[127:120];
   ELSE
        DEST[127:120] \leftarrow SRC[127:120]; FI;
VPMINUB (VEX.128 encoded version)
VPMINUB instruction for 128-bit operands:
   IF SRC1[7:0] < SRC2[7:0] THEN
        DEST[7:0] \leftarrow SRC1[7:0];
   ELSE
        DEST[7:01 \leftarrow SRC2[7:01; FI:
   (* Repeat operation for 2nd through 15th bytes in source and destination operands *)
   IF SRC1[127:120] < SRC2[127:120] THEN
        DEST[127:120] \leftarrow SRC1[127:120];
   ELSE
        DEST[127:120] \leftarrow SRC2[127:120]; FI;
DEST[VLMAX-1:128] \leftarrow 0
VPMINUB (VEX.256 encoded version)
VPMINUB instruction for 128-bit operands:
   IF SRC1[7:0] < SRC2[7:0] THEN
        DEST[7:0] \leftarrow SRC1[7:0];
   ELSE
        DEST[15:0] \leftarrow SRC2[7:0]; FI;
   (* Repeat operation for 2nd through 31st bytes in source and destination operands *)
   IF SRC1[255:248] < SRC2[255:248] THEN
        DEST[255:248] \leftarrow SRC1[255:248];
   FLSE
        DEST[255:248] \leftarrow SRC2[255:248]; FI;
Intel C/C++ Compiler Intrinsic Equivalent
               __m64 _m_min_pu8 (__m64 a, __m64 b)
PMINUB:
               m128i mm min epu8 ( m128i a, m128i b)
(V)PMINUB:
VPMINUB:
               __m256i _mm256_min_epu8 ( __m256i a, __m256i b)
Flags Affected
None.
Numeric Exceptions
```

PMINUB—Minimum of Packed Unsigned Byte Integers

None.

# **Other Exceptions**

## PMINUD — Minimum of Packed Dword Integers

| Opcode/<br>Instruction                                         | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                 |
|----------------------------------------------------------------|-----------|------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------|
| 66 OF 38 3B /r<br>PMINUD xmm1, xmm2/m128                       | RM        | V/V                          | SSE4_1                   | Compare packed unsigned dword integers in xmm1 and xmm2/m128 and store packed minimum values in xmm1.       |
| VEX.NDS.128.66.0F38.WIG 3B /r<br>VPMINUD xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Compare packed unsigned dword integers in xmm2 and xmm3/m128 and store packed minimum values in xmm1.       |
| VEX.NDS.256.66.0F38.WIG 3B /r<br>VPMINUD ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Compare packed unsigned dword integers in<br>ymm2 and ymm3/m256 and store packed<br>minimum values in ymm1. |

### **Instruction Operand Encoding**

|       |                  | •             |               |           |  |
|-------|------------------|---------------|---------------|-----------|--|
| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |  |
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |  |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |  |

## **Description**

Compares packed unsigned dword integers in the destination operand (first operand) and the source operand (second operand), and returns the minimum for each packed value in the destination operand.

128-bit Legacy SSE version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The second source operand can be an YMM register or a 256-bit memory location. The first source and destination operands are YMM registers.

Note: VEX.L must be 0, otherwise the instruction will #UD.

#### Operation

IF (DEST[31:0] < SRC[31:0])

THEN DEST[31:0] ← DEST[31:0];

ELSE DEST[31:0] ← SRC[31:0]; FI;

IF (DEST[63:32] < SRC[63:32])

THEN DEST[63:32] ← DEST[63:32];

ELSE DEST[63:32] ← SRC[63:32]; FI;

IF (DEST[95:64] < SRC[95:64])

THEN DEST[95:64] ← DEST[95:64];

ELSE DEST[95:64] ← SRC[95:64]; FI;

IF (DEST[127:96] < SRC[127:96])

THEN DEST[127:96] ← DEST[127:96]; FI;

ELSE DEST[127:96] ← SRC[127:96]; FI;

#### VPMINUD (VEX.128 encoded version)

VPMINUD instruction for 128-bit operands: IF SRC1[31:0] < SRC2[31:0] THEN DEST[31:0]  $\leftarrow$  SRC1[31:0];

```
ELSE
        DEST[31:0] \leftarrow SRC2[31:0]; FI;
   (* Repeat operation for 2nd through 3rd dwords in source and destination operands *)
   IF SRC1[127:95] < SRC2[127:95] THEN
        DEST[127:95] \leftarrow SRC1[127:95];
   ELSE
        DEST[127:95] \leftarrow SRC2[127:95]; FI;
DEST[VLMAX-1:128] \leftarrow 0
VPMINUD (VEX.256 encoded version)
VPMINUD instruction for 128-bit operands:
   IF SRC1[31:0] < SRC2[31:0] THEN
        DEST[31:0] \leftarrow SRC1[31:0];
   ELSE
        DEST[31:0] \leftarrow SRC2[31:0]; FI;
   (* Repeat operation for 2nd through 7th dwords in source and destination operands *)
   IF SRC1[255:224] < SRC2[255:224] THEN
        DEST[255:224] \leftarrow SRC1[255:224];
   ELSE
        DEST[255:224] \leftarrow SRC2[255:224]; FI;
Intel C/C++ Compiler Intrinsic Equivalent
                __m128i _mm_min_epu32 ( __m128i a, __m128i b);
(V)PMINUD:
VPMINUD:
                __m256i _mm256_min_epu32 ( __m256i a, __m256i b);
Flags Affected
None.
SIMD Floating-Point Exceptions
None.
Other Exceptions
See Exceptions Type 4; additionally
```

If VEX.L = 1.

#UD

## PMINUW — Minimum of Packed Word Integers

| Opcode/<br>Instruction                                         | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                           |
|----------------------------------------------------------------|-----------|------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------|
| 66 OF 38 3A /r<br>PMINUW xmm1, xmm2/m128                       | RM        | V/V                          | SSE4_1                   | Compare packed unsigned word integers in xmm1 and xmm2/m128 and store packed minimum values in xmm1.  |
| VEX.NDS.128.66.0F38.WIG 3A/r<br>VPMINUW xmm1, xmm2, xmm3/m128  | RVM       | V/V                          | AVX                      | Compare packed unsigned word integers in xmm3/m128 and xmm2 and return packed minimum values in xmm1. |
| VEX.NDS.256.66.0F38.WIG 3A /r<br>VPMINUW ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Compare packed unsigned word integers in ymm3/m256 and ymm2 and return packed minimum values in ymm1. |

### **Instruction Operand Encoding**

|       |                  | •             |               |           |  |
|-------|------------------|---------------|---------------|-----------|--|
| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |  |
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |  |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |  |

## **Description**

Compares packed unsigned word integers in the destination operand (first operand) and the source operand (second operand), and returns the minimum for each packed value in the destination operand.

128-bit Legacy SSE version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The second source operand can be an YMM register or a 256-bit memory location. The first source and destination operands are YMM registers.

Note: VEX.L must be 0, otherwise the instruction will #UD.

#### Operation

IF (DEST[15:0] < SRC[15:0]) THEN DEST[15:0]  $\leftarrow$  DEST[15:0]; ELSE DEST[15:0]  $\leftarrow$  SRC[15:0]; FI; IF (DEST[31:16] < SRC[31:16]) THEN DEST[31:16]  $\leftarrow$  DEST[31:16]; ELSE DEST[31:16]  $\leftarrow$  SRC[31:16]; FI; IF (DEST[47:32] < SRC[47:32]) THEN DEST[47:32]  $\leftarrow$  DEST[47:32]; ELSE DEST[47:32]  $\leftarrow$  SRC[47:32]; FI; IF (DEST[63:48] < SRC[63:48]) THEN DEST[63:48]  $\leftarrow$  DEST[63:48]; ELSE DEST[63:48]  $\leftarrow$  SRC[63:48]; FI; IF (DEST[79:64] < SRC[79:64]) THEN DEST[79:64]  $\leftarrow$  DEST[79:64]; ELSE DEST[79:64] ← SRC[79:64]; FI: IF (DEST[95:80] < SRC[95:80]) THEN DEST[95:80]  $\leftarrow$  DEST[95:80];

```
ELSE DEST[95:80] \leftarrow SRC[95:80]; FI;
IF (DEST[111:96] < SRC[111:96])
   THEN DEST[111:96] \leftarrow DEST[111:96];
   ELSE DEST[111:96] \leftarrow SRC[111:96]; FI;
IF (DEST[127:112] < SRC[127:112])
   THEN DEST[127:112] \leftarrow DEST[127:112];
   ELSE DEST[127:112] ← SRC[127:112]; FI;
VPMINUW (VEX.128 encoded version)
VPMINUW instruction for 128-bit operands:
   IF SRC1[15:0] < SRC2[15:0] THEN
        DEST[15:0] \leftarrow SRC1[15:0];
   ELSE
        DEST[15:0] \leftarrow SRC2[15:0]; FI;
   (* Repeat operation for 2nd through 7th words in source and destination operands *)
   IF SRC1[127:112] < SRC2[127:112] THEN
        DEST[127:112] \leftarrow SRC1[127:112];
   ELSE
        DEST[127:112] \leftarrow SRC2[127:112]; FI;
DEST[VLMAX-1:128] \leftarrow 0
VPMINUW (VEX.256 encoded version)
VPMINUW instruction for 128-bit operands:
   IF SRC1[15:0] < SRC2[15:0] THEN
        DEST[15:0] \leftarrow SRC1[15:0];
   ELSE
        DEST[15:0] \leftarrow SRC2[15:0]; FI;
   (* Repeat operation for 2nd through 15th words in source and destination operands *)
   IF SRC1[255:240] < SRC2[255:240] THEN
        DEST[255:240] \leftarrow SRC1[255:240];
   ELSE
        DEST[255:240] \leftarrow SRC2[255:240]; FI;
Intel C/C++ Compiler Intrinsic Equivalent
(V)PMINUW:
                __m128i _mm_min_epu16 ( __m128i a, __m128i b);
VPMINUW:
                __m256i _mm256_min_epu16 ( __m256i a, __m256i b);
Flags Affected
None.
SIMD Floating-Point Exceptions
None.
Other Exceptions
See Exceptions Type 4; additionally
#UD
                       If VEX.L = 1.
```

## PMOVMSKB—Move Byte Mask

| Opcode/<br>Instruction  | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                              |
|-------------------------|-----------|------------------------------|--------------------------|----------------------------------------------------------|
| 0F D7 /r <sup>1</sup>   | RM        | V/V                          | SSE                      | Move a byte mask of <i>mm</i> to <i>reg</i> . The upper  |
| PMOVMSKB reg, mm        |           |                              |                          | bits of r32 or r64 are zeroed                            |
| 66 OF D7 /r             | RM        | V/V                          | SSE2                     | Move a byte mask of <i>xmm</i> to <i>reg</i> . The upper |
| PMOVMSKB reg, xmm       |           |                              |                          | bits of r32 or r64 are zeroed                            |
| VEX.128.66.0F.WIG D7 /r | RM        | V/V                          | AVX                      | Move a byte mask of xmm1 to reg. The upper               |
| VPMOVMSKB reg, xmm1     |           |                              |                          | bits of r32 or r64 are filled with zeros.                |
| VEX.256.66.0F.WIG D7 /r | RM        | V/V                          | AVX2                     | Move a 32-bit mask of ymm1 to reg. The                   |
| VPMOVMSKB reg, ymm1     |           |                              |                          | upper bits of r64 are filled with zeros.                 |

#### NOTES:

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

## **Description**

Creates a mask made up of the most significant bit of each byte of the source operand (second operand) and stores the result in the low byte or word of the destination operand (first operand).

The byte mask is 8 bits for 64-bit source operand, 16 bits for 128-bit source operand and 32 bits for 256-bit source operand. The destination operand is a general-purpose register.

In 64-bit mode, the instruction can access additional registers (XMM8-XMM15, R8-R15) when used with a REX.R prefix. The default operand size is 64-bit in 64-bit mode.

Legacy SSE version: The source operand is an MMX technology register.

128-bit Legacy SSE version: The source operand is an XMM register.

VEX.128 encoded version: The source operand is an XMM register.

VEX.256 encoded version: The source operand is a YMM register.

Note: VEX.vvvv is reserved and must be 1111b.

### Operation

#### PMOVMSKB (with 64-bit source operand and r32)

 $r32[0] \leftarrow SRC[7];$  $r32[1] \leftarrow SRC[15];$ 

(\* Repeat operation for bytes 2 through 6 \*)

r32[7] ← SRC[63]:

 $r32[31:8] \leftarrow ZERO\_FILL;$ 

### (V)PMOVMSKB (with 128-bit source operand and r32)

 $r32[0] \leftarrow SRC[7];$ 

 $r32[1] \leftarrow SRC[15];$ 

(\* Repeat operation for bytes 2 through 14 \*)

 $r32[15] \leftarrow SRC[127];$ 

 $r32[31:16] \leftarrow ZERO_FILL;$ 

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

## VPMOVMSKB (with 256-bit source operand and r32)

```
r32[0] \leftarrow SRC[7];
r32[1] \leftarrow SRC[15];
(* Repeat operation for bytes 3rd through 31*)
r32[31] \leftarrow SRC[255];
```

### PMOVMSKB (with 64-bit source operand and r64)

```
r64[0] \leftarrow SRC[7];
r64[1] \leftarrow SRC[15];
(* Repeat operation for bytes 2 through 6 *)
r64[7] \leftarrow SRC[63];
r64[63:8] \leftarrow ZERO_FILL;
```

## (V)PMOVMSKB (with 128-bit source operand and r64)

```
r64[0] \leftarrow SRC[7];
r64[1] \leftarrow SRC[15];
(* Repeat operation for bytes 2 through 14 *)
r64[15] \leftarrow SRC[127];
r64[63:16] \leftarrow ZERO_FILL;
```

## VPMOVMSKB (with 256-bit source operand and r64)

```
r64[0] \leftarrow SRC[7];
r64[1] \leftarrow SRC[15];
(* Repeat operation for bytes 2 through 31*)
r64[31] \leftarrow SRC[255];
r64[63:32] \leftarrow ZERO_FILL;
```

### Intel C/C++ Compiler Intrinsic Equivalent

PMOVMSKB: int \_mm\_movemask\_pi8(\_\_m64 a)
(V)PMOVMSKB: int \_mm\_movemask\_epi8 ( \_\_m128i a)

VPMOVMSKB: int \_mm256\_movemask\_epi8 ( \_\_m256i a)

### Flags Affected

None.

## **Numeric Exceptions**

None.

## Other Exceptions

```
See Exceptions Type 7; additionally #UD If VEX.vvvv ≠ 1111B.
```

# PMOVSX — Packed Move with Sign Extend

| Opcode/<br>Instruction                                               | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                           |
|----------------------------------------------------------------------|-----------|------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| 66 Of 38 20 /r<br>PMOVSXBW xmm1, xmm2/m64                            | RM        | V/V                          | SSE4_1                   | Sign extend 8 packed signed 8-bit integers in the low 8 bytes of xmm2/m64 to 8 packed signed 16-bit integers in xmm1.                 |
| 66 Of 38 21 /r<br>PMOVSXBD xmm1, xmm2/m32                            | RM        | V/V                          | SSE4_1                   | Sign extend 4 packed signed 8-bit integers in the low 4 bytes of xmm2/m32 to 4 packed signed 32-bit integers in xmm1.                 |
| 66 Of 38 22 /r PMOVSXBQ xmm1, xmm2/m16                               | RM        | V/V                          | SSE4_1                   | Sign extend 2 packed signed 8-bit integers in the low 2 bytes of xmm2/m16 to 2 packed signed 64-bit integers in xmm1.                 |
| 66 Of 38 23 /r<br>PMOVSXWD xmm1, xmm2/m64                            | RM        | V/V                          | SSE4_1                   | Sign extend 4 packed signed 16-bit integers in the low 8 bytes of xmm2/m64 to 4 packed signed 32-bit integers in xmm1.                |
| 66 Of 38 24 /r<br>PMOVSXWQ xmm1, xmm2/m32                            | RM        | V/V                          | SSE4_1                   | Sign extend 2 packed signed 16-bit integers in the low 4 bytes of <i>xmm2/m32</i> to 2 packed signed 64-bit integers in <i>xmm1</i> . |
| 66 Of 38 25 /r<br>PMOVSXDQ xmm1, xmm2/m64                            | RM        | V/V                          | SSE4_1                   | Sign extend 2 packed signed 32-bit integers in the low 8 bytes of xmm2/m64 to 2 packed signed 64-bit integers in xmm1.                |
| VEX.128.66.0F38.WIG 20 /r<br>VPMOVSXBW xmm1, xmm2/m64                | RM        | V/V                          | AVX                      | Sign extend 8 packed 8-bit integers in the low 8 bytes of xmm2/m64 to 8 packed 16-bit integers in xmm1.                               |
| VEX.128.66.0F38.WIG 21 /r<br>VPMOVSXBD xmm1, xmm2/m32                | RM        | V/V                          | AVX                      | Sign extend 4 packed 8-bit integers in the low 4 bytes of xmm2/m32 to 4 packed 32-bit integers in xmm1.                               |
| VEX.128.66.0F38.WIG 22 /r<br>VPMOVSXBQ xmm1, xmm2/m16                | RM        | V/V                          | AVX                      | Sign extend 2 packed 8-bit integers in the low 2 bytes of xmm2/m16 to 2 packed 64-bit integers in xmm1.                               |
| VEX.128.66.0F38.WIG 23 /r<br>VPMOVSXWD xmm1, xmm2/m64                | RM        | V/V                          | AVX                      | Sign extend 4 packed 16-bit integers in the low 8 bytes of xmm2/m64 to 4 packed 32-bit integers in xmm1.                              |
| VEX.128.66.0F38.WIG 24 /r<br>VPMOVSXWQ xmm1, xmm2/m32                | RM        | V/V                          | AVX                      | Sign extend 2 packed 16-bit integers in the low 4 bytes of xmm2/m32 to 2 packed 64-bit integers in xmm1.                              |
| VEX.128.66.0F38.WIG 25 /r<br>VPMOVSXDQ xmm1, xmm2/m64                | RM        | V/V                          | AVX                      | Sign extend 2 packed 32-bit integers in the low 8 bytes of xmm2/m64 to 2 packed 64-bit integers in xmm1.                              |
| VEX.256.66.0F38.WIG 20 /r<br>VPMOVSXBW ymm1, xmm2/m128               | RM        | V/V                          | AVX2                     | Sign extend 16 packed 8-bit integers in xmm2/m128 to 16 packed 16-bit integers in ymm1.                                               |
| VEX.256.66.0F38.WIG 21 /r<br>VPMOVSXBD <i>ymm1</i> , <i>xmm2/m64</i> | RM        | V/V                          | AVX2                     | Sign extend 8 packed 8-bit integers in the low 8 bytes of xmm2/m64 to 8 packed 32-bit integers in ymm1.                               |
| VEX.256.66.0F38.WIG 22 /r<br>VPMOVSXBQ ymm1, xmm2/m32                | RM        | V/V                          | AVX2                     | Sign extend 4 packed 8-bit integers in the low 4 bytes of <i>xmm2/m32</i> to 4 packed 64-bit integers in <i>ymm1</i> .                |
| VEX.256.66.0F38.WIG 23 /r<br>VPMOVSXWD ymm1, xmm2/m128               | RM        | V/V                          | AVX2                     | Sign extend 8 packed 16-bit integers in the low 16 bytes of <i>xmm2/m128</i> to 8 packed 32-bit integers in <i>ymm1</i> .             |

| Opcode/<br>Instruction                                 | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                             |
|--------------------------------------------------------|-----------|------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------|
| VEX.256.66.0F38.WIG 24 /r<br>VPMOVSXWQ ymm1, xmm2/m64  | RM        | V/V                          | AVX2                     | Sign extend 4 packed 16-bit integers in the low 8 bytes of <i>xmm2/m64</i> to 4 packed 64-bit integers in <i>ymm1</i> . |
| VEX.256.66.0F38.WIG 25 /r<br>VPMOVSXDQ ymm1, xmm2/m128 | RM        | V/V                          | AVX2                     | Sign extend 4 packed 32-bit integers in the low 16 bytes of xmm2/m128 to 4 packed 64-bit integers in ymm1.              |

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

## **Description**

Sign-extend the low byte/word/dword values in each word/dword/qword element of the source operand (second operand) to word/dword/qword integers and stored as packed data in the destination operand (first operand).

128-bit Legacy SSE version: Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The destination register is YMM Register.

Note: VEX.vvvv is reserved and must be 1111b, VEX.L must be 0, otherwise the instruction will #UD.

### Operation

#### **PMOVSXBW**

DEST[15:0]  $\leftarrow$  SignExtend(SRC[7:0]);

DEST[31:16]  $\leftarrow$  SignExtend(SRC[15:8]);

DEST[47:32]  $\leftarrow$  SignExtend(SRC[23:16]);

DEST[63:48]  $\leftarrow$  SignExtend(SRC[31:24]);

DEST[79:64]  $\leftarrow$  SignExtend(SRC[39:32]);

DEST[95:80]  $\leftarrow$  SignExtend(SRC[47:40]);

DEST[111:96]  $\leftarrow$  SignExtend(SRC[55:48]);

DEST[127:112]  $\leftarrow$  SignExtend(SRC[63:56]);

#### **PMOVSXBD**

DEST[31:0]  $\leftarrow$  SignExtend(SRC[7:0]);

DEST[63:32]  $\leftarrow$  SignExtend(SRC[15:8]);

DEST[95:64]  $\leftarrow$  SignExtend(SRC[23:16]);

DEST[127:96]  $\leftarrow$  SignExtend(SRC[31:24]);

#### **PMOVSXBQ**

DEST[63:0]  $\leftarrow$  SignExtend(SRC[7:0]);

DEST[127:64]  $\leftarrow$  SignExtend(SRC[15:8]);

#### **PMOVSXWD**

DEST[31:0]  $\leftarrow$  SignExtend(SRC[15:0]);

DEST[63:32]  $\leftarrow$  SignExtend(SRC[31:16]);

DEST[95:64]  $\leftarrow$  SignExtend(SRC[47:32]);

DEST[127:96]  $\leftarrow$  SignExtend(SRC[63:48]);

#### **PMOVSXWQ**

DEST[63:0]  $\leftarrow$  SignExtend(SRC[15:0]); DEST[127:64]  $\leftarrow$  SignExtend(SRC[31:16]);

#### **PMOVSXDO**

DEST[63:0]  $\leftarrow$  SignExtend(SRC[31:0]); DEST[127:64]  $\leftarrow$  SignExtend(SRC[63:32]);

### VPMOVSXBW (VEX.128 encoded version)

Packed\_Sign\_Extend\_BYTE\_to\_WORD()
DEST[VLMAX-1:128] ← 0

#### VPMOVSXBD (VEX.128 encoded version)

Packed\_Sign\_Extend\_BYTE\_to\_DWORD()
DEST[VLMAX-1:128] ← 0

#### VPMOVSXBQ (VEX.128 encoded version)

Packed\_Sign\_Extend\_BYTE\_to\_QWORD() DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPMOVSXWD (VEX.128 encoded version)

Packed\_Sign\_Extend\_WORD\_to\_DWORD() DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPMOVSXWQ (VEX.128 encoded version)

Packed\_Sign\_Extend\_WORD\_to\_QWORD()
DEST[VLMAX-1:128] ← 0

### VPMOVSXDQ (VEX.128 encoded version)

Packed\_Sign\_Extend\_DWORD\_to\_QWORD()
DEST[VLMAX-1:128] ← 0

#### VPMOVSXBW (VEX.256 encoded version)

Packed\_Sign\_Extend\_BYTE\_to\_WORD(DEST[127:0], SRC[63:0])
Packed\_Sign\_Extend\_BYTE\_to\_WORD(DEST[255:128], SRC[127:64])

### VPMOVSXBD (VEX.256 encoded version)

Packed\_Sign\_Extend\_BYTE\_to\_DWORD(DEST[127:0], SRC[31:0]) Packed\_Sign\_Extend\_BYTE\_to\_DWORD(DEST[255:128], SRC[63:32])

#### VPMOVSXBQ (VEX.256 encoded version)

Packed\_Sign\_Extend\_BYTE\_to\_QWORD(DEST[127:0], SRC[15:0])
Packed\_Sign\_Extend\_BYTE\_to\_QWORD(DEST[255:128], SRC[31:16])

#### VPMOVSXWD (VEX.256 encoded version)

Packed\_Sign\_Extend\_WORD\_to\_DWORD(DEST[127:0], SRC[63:0]) Packed\_Sign\_Extend\_WORD\_to\_DWORD(DEST[255:128], SRC[127:64])

## VPMOVSXWQ (VEX.256 encoded version)

Packed\_Sign\_Extend\_WORD\_to\_QWORD(DEST[127:0], SRC[31:0])
Packed\_Sign\_Extend\_WORD\_to\_QWORD(DEST[255:128], SRC[63:32])

### VPMOVSXDQ (VEX.256 encoded version)

Packed\_Sign\_Extend\_DWORD\_to\_QWORD(DEST[127:0], SRC[63:0])
Packed\_Sign\_Extend\_DWORD\_to\_QWORD(DEST[255:128], SRC[127:64])

## Intel C/C++ Compiler Intrinsic Equivalent

```
(V)PMOVSXBW:
                  __m128i _mm_ cvtepi8_epi16 ( __m128i a);
VPMOVSXBW:
                  __m256i _mm256_cvtepi8_epi16 ( __m128i a);
                  __m128i _mm_ cvtepi8_epi32 ( __m128i a);
(V)PMOVSXBD:
VPMOVSXBD:
                  __m256i _mm256_cvtepi8_epi32 ( __m128i a);
                  __m128i _mm_ cvtepi8_epi64 ( __m128i a);
(V)PMOVSXBQ:
VPMOVSXBQ:
                  __m256i _mm256_cvtepi8_epi64 ( __m128i a);
(V)PMOVSXWD:
                  __m128i _mm_ cvtepi16_epi32 ( __m128i a);
VPMOVSXWD:
                  __m256i _mm256_cvtepi16_epi32 ( __m128i a);
(V)PMOVSXWQ:
                  __m128i _mm_ cvtepi16_epi64 ( __m128i a);
VPMOVSXWQ:
                  __m256i _mm256_cvtepi16_epi64 ( __m128i a);
(V)PMOVSXDQ:
                  __m128i _mm_ cvtepi32_epi64 ( __m128i a);
VPMOVSXDQ:
                  __m256i _mm256_cvtepi32_epi64 ( __m128i a);
```

## **Flags Affected**

None.

### SIMD Floating-Point Exceptions

None.

#### Other Exceptions

See Exceptions Type 5; additionally #UD If VEX.L = 1.

If VEX.vvvv  $\neq$  1111B.

# PMOVZX — Packed Move with Zero Extend

| Opcode/<br>Instruction                                 | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                |
|--------------------------------------------------------|-----------|------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------|
| 66 Of 38 30 /r<br>PMOVZXBW xmm1, xmm2/m64              | RM        | V/V                          | SSE4_1                   | Zero extend 8 packed 8-bit integers in the low 8 bytes of <i>xmm2/m64</i> to 8 packed 16-bit integers in <i>xmm1</i> .     |
| 66 Of 38 31 /r<br>PMOVZXBD xmm1, xmm2/m32              | RM        | V/V                          | SSE4_1                   | Zero extend 4 packed 8-bit integers in the low 4 bytes of <i>xmm2/m32</i> to 4 packed 32-bit integers in <i>xmm1</i> .     |
| 66 Of 38 32 /r<br>PMOVZXBQ xmm1, xmm2/m16              | RM        | V/V                          | SSE4_1                   | Zero extend 2 packed 8-bit integers in the low 2 bytes of <i>xmm2/m16</i> to 2 packed 64-bit integers in <i>xmm1</i> .     |
| 66 Of 38 33 /r<br>PMOVZXWD xmm1, xmm2/m64              | RM        | V/V                          | SSE4_1                   | Zero extend 4 packed 16-bit integers in the low 8 bytes of <i>xmm2/m64</i> to 4 packed 32-bit integers in <i>xmm1</i> .    |
| 66 Of 38 34 /r<br>PMOVZXWQ xmm1, xmm2/m32              | RM        | V/V                          | SSE4_1                   | Zero extend 2 packed 16-bit integers in the low 4 bytes of <i>xmm2/m32</i> to 2 packed 64-bit integers in <i>xmm1</i> .    |
| 66 Of 38 35 /r<br>PMOVZXDQ xmm1, xmm2/m64              | RM        | V/V                          | SSE4_1                   | Zero extend 2 packed 32-bit integers in the low 8 bytes of <i>xmm2/m64</i> to 2 packed 64-bit integers in <i>xmm1</i> .    |
| VEX.128.66.0F38.WIG 30 /r<br>VPMOVZXBW xmm1, xmm2/m64  | RM        | V/V                          | AVX                      | Zero extend 8 packed 8-bit integers in the low 8 bytes of <i>xmm2/m64</i> to 8 packed 16-bit integers in <i>xmm1</i> .     |
| VEX.128.66.0F38.WIG 31 /r<br>VPMOVZXBD xmm1, xmm2/m32  | RM        | V/V                          | AVX                      | Zero extend 4 packed 8-bit integers in the low 4 bytes of <i>xmm2/m32</i> to 4 packed 32-bit integers in <i>xmm1</i> .     |
| VEX.128.66.0F38.WIG 32 /r<br>VPMOVZXBQ xmm1, xmm2/m16  | RM        | V/V                          | AVX                      | Zero extend 2 packed 8-bit integers in the low 2 bytes of <i>xmm2/m16</i> to 2 packed 64-bit integers in <i>xmm1</i> .     |
| VEX.128.66.0F38.WIG 33 /r<br>VPMOVZXWD xmm1, xmm2/m64  | RM        | V/V                          | AVX                      | Zero extend 4 packed 16-bit integers in the low 8 bytes of <i>xmm2/m64</i> to 4 packed 32-bit integers in <i>xmm1</i> .    |
| VEX.128.66.0F38.WIG 34 /r<br>VPMOVZXWQ xmm1, xmm2/m32  | RM        | V/V                          | AVX                      | Zero extend 2 packed 16-bit integers in the low 4 bytes of <i>xmm2/m32</i> to 2 packed 64-bit integers in <i>xmm1</i> .    |
| VEX.128.66.0F38.WIG 35 /r<br>VPMOVZXDQ xmm1, xmm2/m64  | RM        | V/V                          | AVX                      | Zero extend 2 packed 32-bit integers in the low 8 bytes of xmm2/m64 to 2 packed 64-bit integers in xmm1.                   |
| VEX.256.66.0F38.WIG 30 /r<br>VPMOVZXBW ymm1, xmm2/m128 | RM        | V/V                          | AVX2                     | Zero extend 16 packed 8-bit integers in the low 16 bytes of <i>xmm2/m128</i> to 16 packed 16-bit integers in <i>ymm1</i> . |
| VEX.256.66.0F38.WIG 31 /r<br>VPMOVZXBD ymm1, xmm2/m64  | RM        | V/V                          | AVX2                     | Zero extend 8 packed 8-bit integers in the low 8 bytes of xmm2/m64 to 8 packed 32-bit integers in ymm1.                    |
| VEX.256.66.0F38.WIG 32 /r<br>VPMOVZXBQ ymm1, xmm2/m32  | RM        | V/V                          | AVX2                     | Zero extend 4 packed 8-bit integers in the low 4 bytes of <i>xmm2/m32</i> to 4 packed 64-bit integers in <i>ymm1</i> .     |
| VEX.256.66.0F38.WIG 33 /r<br>VPMOVZXWD ymm1, xmm2/m128 | RM        | V/V                          | AVX2                     | Zero extend 8 packed 16-bit integers in the low 16 bytes of $xmm2/m128$ to 8 packed 32-bit integers in $ymm1$ .            |

| Opcode/<br>Instruction                                 | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                |
|--------------------------------------------------------|-----------|------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------|
| VEX.256.66.0F38.WIG 34 /r<br>VPMOVZXWQ ymm1, xmm2/m64  | RM        | V/V                          | AVX2                     | Zero extend 4 packed 16-bit integers in the low 8 bytes of xmm2/m64 to 4 packed 64-bit integers in xmm1.   |
| VEX.256.66.0F38.WIG 35 /r<br>VPMOVZXDQ ymm1, xmm2/m128 | RM        | V/V                          | AVX2                     | Zero extend 4 packed 32-bit integers in the low 16 bytes of xmm2/m128 to 4 packed 64-bit integers in ymm1. |

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

## **Description**

Zero-extend the low byte/word/dword values in each word/dword/qword element of the source operand (second operand) to word/dword/qword integers and stored as packed data in the destination operand (first operand).

128-bit Legacy SSE version: Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The destination register is YMM Register.

Note: VEX.vvvv is reserved and must be 1111b, VEX.L must be 0, otherwise the instruction will #UD.

### Operation

#### **PMOVZXBW**

DEST[15:0]  $\leftarrow$  ZeroExtend(SRC[7:0]);

DEST[31:16]  $\leftarrow$  ZeroExtend(SRC[15:8]);

DEST[47:32]  $\leftarrow$  ZeroExtend(SRC[23:16]);

DEST[63:48]  $\leftarrow$  ZeroExtend(SRC[31:24]);

DEST[79:64]  $\leftarrow$  ZeroExtend(SRC[39:32]):

DEST[95:80]  $\leftarrow$  ZeroExtend(SRC[47:40]);

DEST[111:96]  $\leftarrow$  ZeroExtend(SRC[55:48]);

DEST[127:112]  $\leftarrow$  ZeroExtend(SRC[63:56]);

#### **PMOVZXBD**

DEST[31:0]  $\leftarrow$  ZeroExtend(SRC[7:0]);

DEST[63:32]  $\leftarrow$  ZeroExtend(SRC[15:8]);

DEST[95:64]  $\leftarrow$  ZeroExtend(SRC[23:16]);

DEST[127:96]  $\leftarrow$  ZeroExtend(SRC[31:24]);

#### **PMOVZXQB**

DEST[63:0]  $\leftarrow$  ZeroExtend(SRC[7:0]);

DEST[127:64]  $\leftarrow$  ZeroExtend(SRC[15:8]);

#### **PMOVZXWD**

DEST[31:0]  $\leftarrow$  ZeroExtend(SRC[15:0]);

DEST[63:32]  $\leftarrow$  ZeroExtend(SRC[31:16]);

DEST[95:64]  $\leftarrow$  ZeroExtend(SRC[47:32]);

DEST[127:96]  $\leftarrow$  ZeroExtend(SRC[63:48]);

#### **PMOVZXWQ**

DEST[63:0]  $\leftarrow$  ZeroExtend(SRC[15:0]); DEST[127:64]  $\leftarrow$  ZeroExtend(SRC[31:16]);

#### **PMOVZXDQ**

DEST[63:0]  $\leftarrow$  ZeroExtend(SRC[31:0]); DEST[127:64]  $\leftarrow$  ZeroExtend(SRC[63:32]);

#### VPMOVZXBW (VEX.128 encoded version)

Packed\_Zero\_Extend\_BYTE\_to\_WORD()
DEST[VLMAX-1:128] ← 0

#### VPMOVZXBD (VEX.128 encoded version)

Packed\_Zero\_Extend\_BYTE\_to\_DWORD() DEST[VLMAX-1:128]  $\leftarrow$  0

### VPMOVZXBQ (VEX.128 encoded version)

Packed\_Zero\_Extend\_BYTE\_to\_QWORD() DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPMOVZXWD (VEX.128 encoded version)

Packed\_Zero\_Extend\_WORD\_to\_DWORD()
DEST[VLMAX-1:128] ← 0

#### VPMOVZXWO (VEX.128 encoded version)

Packed\_Zero\_Extend\_WORD\_to\_QWORD()
DEST[VLMAX-1:128] ← 0

### VPMOVZXDQ (VEX.128 encoded version)

Packed\_Zero\_Extend\_DWORD\_to\_QWORD()
DEST[VLMAX-1:128] ← 0

#### VPMOVZXBW (VEX.256 encoded version)

Packed\_Zero\_Extend\_BYTE\_to\_WORD(DEST[127:0], SRC[63:0])
Packed\_Zero\_Extend\_BYTE\_to\_WORD(DEST[255:128], SRC[127:64])

### VPMOVZXBD (VEX.256 encoded version)

Packed\_Zero\_Extend\_BYTE\_to\_DWORD(DEST[127:0], SRC[31:0])
Packed\_Zero\_Extend\_BYTE\_to\_DWORD(DEST[255:128], SRC[63:32])

#### VPMOVZXBQ (VEX.256 encoded version)

Packed\_Zero\_Extend\_BYTE\_to\_QWORD(DEST[127:0], SRC[15:0])
Packed\_Zero\_Extend\_BYTE\_to\_QWORD(DEST[255:128], SRC[31:16])

#### VPMOVZXWD (VEX.256 encoded version)

Packed\_Zero\_Extend\_WORD\_to\_DWORD(DEST[127:0], SRC[63:0])
Packed\_Zero\_Extend\_WORD\_to\_DWORD(DEST[255:128], SRC[127:64])

#### VPMOVZXWQ (VEX.256 encoded version)

Packed\_Zero\_Extend\_WORD\_to\_QWORD(DEST[127:0], SRC[31:0])
Packed\_Zero\_Extend\_WORD\_to\_QWORD(DEST[255:128], SRC[63:32])

### VPMOVZXDQ (VEX.256 encoded version)

Packed\_Zero\_Extend\_DWORD\_to\_QWORD(DEST[127:0], SRC[63:0])
Packed\_Zero\_Extend\_DWORD\_to\_QWORD(DEST[255:128], SRC[127:64])

### Flags Affected

None

### Intel C/C++ Compiler Intrinsic Equivalent

```
(V)PMOVZXBW:
                  __m128i _mm_ cvtepu8_epi16 ( __m128i a);
VPMOVZXBW:
                  __m256i _mm256_cvtepu8_epi16 ( __m128i a);
(V)PMOVZXBD:
                  __m128i _mm_ cvtepu8_epi32 ( __m128i a);
VPMOVZXBD:
                  __m256i _mm256_cvtepu8_epi32 ( __m128i a);
(V)PMOVZXBQ:
                  __m128i _mm_ cvtepu8_epi64 ( __m128i a);
VPMOVZXBQ:
                  __m256i _mm256_cvtepu8_epi64 ( __m128i a);
(V)PMOVZXWD:
                  __m128i _mm_ cvtepu16_epi32 ( __m128i a);
VPMOVZXWD:
                  __m256i _mm256_cvtepu16_epi32 ( __m128i a);
                  __m128i _mm_ cvtepu16_epi64 ( __m128i a);
(V)PMOVZXWQ:
VPMOVZXWQ:
                  __m256i _mm256_cvtepu16_epi64 ( __m128i a);
                  __m128i _mm_ cvtepu32_epi64 ( __m128i a);
(V)PMOVZXDQ:
VPMOVZXDQ:
                   __m256i _mm256_cvtepu32_epi64 ( __m128i a);
```

#### Flags Affected

None.

### SIMD Floating-Point Exceptions

None.

### Other Exceptions

See Exceptions Type 5; additionally #UD If VEX.L = 1.

If VEX.vvvv ≠ 1111B.

## PMULDQ — Multiply Packed Signed Dword Integers

| Opcode/<br>Instruction                                         | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                                            |
|----------------------------------------------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 0F 38 28 /r<br>PMULDQ xmm1, xmm2/m128                       | RM        | V/V                          | SSE4_1                   | Multiply the packed signed dword integers in xmm1 and xmm2/m128 and store the quadword product in xmm1.                                                |
| VEX.NDS.128.66.0F38.WIG 28 /r<br>VPMULDQ xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Multiply packed signed doubleword integers in xmm2 by packed signed doubleword integers in xmm3/m128, and store the quadword results in xmm1.          |
| VEX.NDS.256.66.0F38.WIG 28 /r<br>VPMULDQ ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Multiply packed signed doubleword integers in<br>ymm2 by packed signed doubleword integers<br>in ymm3/m256, and store the quadword<br>results in ymm1. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### **Description**

Multiplies the first source operand by the second source operand and stores the result in the destination operand.

For PMULDQ and VPMULDQ (VEX.128 encoded version), the second source operand is two packed signed double-word integers stored in the first (low) and third doublewords of an XMM register or a 128-bit memory location. The first source operand is two packed signed doubleword integers stored in the first and third doublewords of an XMM register. The destination contains two packed signed quadword integers stored in an XMM register. For 128-bit memory operands, 128 bits are fetched from memory, but only the first and third doublewords are used in the computation.

For VPMULDQ (VEX.256 encoded version), the second source operand is four packed signed doubleword integers stored in the first (low), third, fifth and seventh doublewords of an YMM register or a 256-bit memory location. The first source operand is four packed signed doubleword integers stored in the first, third, fifth and seventh doublewords of an XMM register. The destination contains four packed signed quadword integers stored in an YMM register. For 256-bit memory operands, 256 bits are fetched from memory, but only the first, third, fifth and seventh doublewords are used in the computation.

When a quadword result is too large to be represented in 64 bits (overflow), the result is wrapped around and the low 64 bits are written to the destination element (that is, the carry is ignored).

128-bit Legacy SSE version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed. VEX.L must be 0, otherwise the instruction will #UD.

VEX.256 encoded version: The second source operand can be an YMM register or a 256-bit memory location. The first source and destination operands are YMM registers.

### Operation

PMULDQ (128-bit Legacy SSE version)

 $\begin{aligned} & \mathsf{DEST}[63:0] \leftarrow \mathsf{DEST}[31:0] * \mathsf{SRC}[31:0] \\ & \mathsf{DEST}[127:64] \leftarrow \mathsf{DEST}[95:64] * \mathsf{SRC}[95:64] \\ & \mathsf{DEST}[\mathsf{VLMAX-1:128]} \text{ (Unmodified)} \end{aligned}$ 

## VPMULDQ (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[31:0] \* SRC2[31:0] DEST[127:64]  $\leftarrow$  SRC1[95:64] \* SRC2[95:64] DEST[VLMAX-1:128]  $\leftarrow$  0

### VPMULDQ (VEX.256 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[31:0] \* SRC2[31:0] DEST[127:64]  $\leftarrow$  SRC1[95:64] \* SRC2[95:64] DEST[191:128]  $\leftarrow$  SRC1[159:128] \* SRC2[159:128] DEST[255:192]  $\leftarrow$  SRC1[223:192] \* SRC2[223:192]

### Intel C/C++ Compiler Intrinsic Equivalent

(V)PMULDQ: \_\_m128i \_mm\_mul\_epi32( \_\_m128i a, \_\_m128i b); VPMULDQ: \_\_m256i \_mm256\_mul\_epi32( \_\_m256i a, \_\_m256i b);

## **Flags Affected**

None.

## **SIMD Floating-Point Exceptions**

None.

## **Other Exceptions**

See Exceptions Type 5; additionally #UD If VEX.L = 1.

If VEX.vvvv ≠ 1111B.

## PMULHRSW — Packed Multiply High with Round and Scale

| Opcode/<br>Instruction                                           | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                          |
|------------------------------------------------------------------|-----------|------------------------------|--------------------------|------------------------------------------------------------------------------------------------------|
| OF 38 OB /r <sup>1</sup><br>PMULHRSW <i>mm1</i> , <i>mm2/m64</i> | RM        | V/V                          | SSSE3                    | Multiply 16-bit signed words, scale and round signed doublewords, pack high 16 bits to mm1.          |
| 66 OF 38 OB /r<br>PMULHRSW xmm1, xmm2/m128                       | RM        | V/V                          | SSSE3                    | Multiply 16-bit signed words, scale and round signed doublewords, pack high 16 bits to xmm1.         |
| VEX.NDS.128.66.0F38.WIG 0B /r<br>VPMULHRSW xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Multiply 16-bit signed words, scale and round signed doublewords, pack high 16 bits to xmm1.         |
| VEX.NDS.256.66.0F38.WIG 0B /r<br>VPMULHRSW ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Multiply 16-bit signed words, scale and round signed doublewords, pack high 16 bits to <i>ymm1</i> . |

#### NOTES:

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### **Description**

PMULHRSW multiplies vertically each signed 16-bit integer from the destination operand (first operand) with the corresponding signed 16-bit integer of the source operand (second operand), producing intermediate, signed 32-bit integers. Each intermediate 32-bit integer is truncated to the 18 most significant bits. Rounding is always performed by adding 1 to the least significant bit of the 18-bit intermediate result. The final result is obtained by selecting the 16 bits immediately to the right of the most significant bit of each 18-bit intermediate result and packed to the destination operand.

When the source operand is a 128-bit memory operand, the operand must be aligned on a 16-byte boundary or a general-protection exception (#GP) will be generated.

In 64-bit mode, use the REX prefix to access additional registers.

Legacy SSE version: Both operands can be MMX registers. The second source operand is an MMX register or a 64-bit memory location.

128-bit Legacy SSE version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed. VEX.L must be 0, otherwise the instruction will #UD.

VEX.256 encoded version: The second source operand can be an YMM register or a 256-bit memory location. The first source and destination operands are YMM registers.

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

#### Operation

```
PMULHRSW (with 64-bit operands)
   temp0[31:0] = INT32 ((DEST[15:0] * SRC[15:0]) >>14) + 1;
   temp1[31:0] = INT32 ((DEST[31:16] * SRC[31:16]) >> 14) + 1;
   temp2[31:0] = INT32 ((DEST[47:32] * SRC[47:32]) >> 14) + 1;
   temp3[31:0] = INT32 ((DEST[63:48] * SRc[63:48]) >> 14) + 1;
   DEST[15:0] = temp0[16:1];
   DEST[31:16] = temp1[16:1]:
   DEST[47:32] = temp2[16:1];
   DEST[63:48] = temp3[16:1];
PMULHRSW (with 128-bit operand)
   temp0[31:0] = INT32 ((DEST[15:0] * SRC[15:0]) >>14) + 1;
   temp1[31:0] = INT32 ((DEST[31:16] * SRC[31:16]) >> 14) + 1;
   temp2[31:0] = INT32 ((DEST[47:32] * SRC[47:32]) >> 14) + 1;
   temp3[31:0] = INT32 ((DEST[63:48] * SRC[63:48]) >> 14) + 1;
   temp4[31:0] = INT32 ((DEST[79:64] * SRC[79:64]) >>14) + 1;
   temp5[31:0] = INT32 ((DEST[95:80] * SRC[95:80]) >>14) + 1;
   temp6[31:0] = INT32 ((DEST[111:96] * SRC[111:96]) >>14) + 1;
   temp7[31:0] = INT32 ((DEST[127:112] * SRC[127:112) >>14) + 1;
   DEST[15:0] = temp0[16:1];
   DEST[31:16] = temp1[16:1];
   DEST[47:32] = temp2[16:1];
   DEST[63:48] = temp3[16:1]:
   DEST[79:64] = temp4[16:1];
   DEST[95:80] = temp5[16:1];
   DEST[111:96] = temp6[16:1];
   DEST[127:112] = temp7[16:1];
VPMULHRSW (VEX.128 encoded version)
temp0[31:0] \leftarrow INT32 ((SRC1[15:0] * SRC2[15:0]) >>14) + 1
temp1[31:0] \leftarrow INT32 ((SRC1[31:16] * SRC2[31:16]) >>14) + 1
temp2[31:0] \leftarrow INT32 ((SRC1[47:32] * SRC2[47:32]) >>14) + 1
temp3[31:0] ← INT32 ((SRC1[63:48] * SRC2[63:48]) >>14) + 1
temp4[31:0] \leftarrow INT32 ((SRC1[79:64] * SRC2[79:64]) >>14) + 1
temp5[31:0] \leftarrow INT32 ((SRC1[95:80] * SRC2[95:80]) >>14) + 1
temp6[31:0] \leftarrow INT32 ((SRC1[111:96] * SRC2[111:96]) >> 14) + 1
temp7[31:0] \leftarrow INT32 ((SRC1[127:112] * SRC2[127:112) >>14) + 1
DEST[15:0] \leftarrow temp0[16:1]
DEST[31:16] \leftarrow temp1[16:1]
DEST[47:32] \leftarrow temp2[16:1]
DEST[63:48] \leftarrow temp3[16:1]
DEST[79:64] \leftarrow temp4[16:1]
DEST[95:80] \leftarrow temp5[16:1]
DEST[111:96] \leftarrow temp6[16:1]
DEST[127:112] \leftarrow temp7[16:1]
DEST[VLMAX-1:128] \leftarrow 0
VPMULHRSW (VEX.256 encoded version)
temp0[31:0] \leftarrow INT32 ((SRC1[15:0] * SRC2[15:0]) >>14) + 1
temp1[31:0] \leftarrow INT32 ((SRC1[31:16] * SRC2[31:16]) >>14) + 1
temp2[31:0] \leftarrow INT32 ((SRC1[47:32] * SRC2[47:32]) >>14) + 1
temp3[31:0] ← INT32 ((SRC1[63:48] * SRC2[63:48]) >>14) + 1
temp4[31:0] \leftarrow INT32 ((SRC1[79:64] * SRC2[79:64]) >>14) + 1
```

```
\begin{split} \operatorname{temp5}[31:0] &\leftarrow \operatorname{INT32} \left( (\operatorname{SRC1}[95:80] * \operatorname{SRC2}[95:80]) >> 14 \right) + 1 \\ \operatorname{temp6}[31:0] &\leftarrow \operatorname{INT32} \left( (\operatorname{SRC1}[111:96] * \operatorname{SRC2}[111:96]) >> 14 \right) + 1 \\ \operatorname{temp7}[31:0] &\leftarrow \operatorname{INT32} \left( (\operatorname{SRC1}[127:112] * \operatorname{SRC2}[127:112) >> 14 \right) + 1 \\ \operatorname{temp8}[31:0] &\leftarrow \operatorname{INT32} \left( (\operatorname{SRC1}[143:128] * \operatorname{SRC2}[143:128]) >> 14 \right) + 1 \\ \operatorname{temp9}[31:0] &\leftarrow \operatorname{INT32} \left( (\operatorname{SRC1}[159:144] * \operatorname{SRC2}[159:144]) >> 14 \right) + 1 \\ \operatorname{temp10}[31:0] &\leftarrow \operatorname{INT32} \left( (\operatorname{SRC1}[75:160] * \operatorname{SRC2}[175:160]) >> 14 \right) + 1 \\ \operatorname{temp11}[31:0] &\leftarrow \operatorname{INT32} \left( (\operatorname{SRC1}[191:176] * \operatorname{SRC2}[191:176]) >> 14 \right) + 1 \\ \operatorname{temp12}[31:0] &\leftarrow \operatorname{INT32} \left( (\operatorname{SRC1}[207:192] * \operatorname{SRC2}[207:192]) >> 14 \right) + 1 \\ \operatorname{temp13}[31:0] &\leftarrow \operatorname{INT32} \left( (\operatorname{SRC1}[239:224] * \operatorname{SRC2}[239:224]) >> 14 \right) + 1 \\ \operatorname{temp14}[31:0] &\leftarrow \operatorname{INT32} \left( (\operatorname{SRC1}[255:240] * \operatorname{SRC2}[255:240) >> 14 \right) + 1 \\ \operatorname{temp15}[31:0] &\leftarrow \operatorname{INT32} \left( (\operatorname{SRC1}[255:240] * \operatorname{SRC2}[255:240) >> 14 \right) + 1 \\ \end{split}
```

### Intel C/C++ Compiler Intrinsic Equivalents

PMULHRSW: \_\_m64 \_mm\_mulhrs\_pi16 (\_\_m64 a, \_\_m64 b)

(V)PMULHRSW: \_\_m128i \_mm\_mulhrs\_epi16 (\_\_m128i a, \_\_m128i b)

VPMULHRSW: \_\_m256i \_mm256\_mulhrs\_epi16 (\_\_m256i a, \_\_m256i b)

### SIMD Floating-Point Exceptions

None.

## **Other Exceptions**

## PMULHUW—Multiply Packed Unsigned Integers and Store High Result

| Opcode/<br>Instruction                                        | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                                      |
|---------------------------------------------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| OF E4 /r <sup>1</sup> PMULHUW mm1, mm2/m64                    | RM        | V/V                          | SSE                      | Multiply the packed unsigned word integers in <i>mm1</i> register and <i>mm2/m64</i> , and store the high 16 bits of the results in <i>mm1</i> . |
| 66 OF E4 /r<br>PMULHUW xmm1, xmm2/m128                        | RM        | V/V                          | SSE2                     | Multiply the packed unsigned word integers in <i>xmm1</i> and <i>xmm2/m128</i> , and store the high 16 bits of the results in <i>xmm1</i> .      |
| VEX.NDS.128.66.0F.WIG E4 /r<br>VPMULHUW xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Multiply the packed unsigned word integers in <i>xmm2</i> and <i>xmm3/m128</i> , and store the high 16 bits of the results in <i>xmm1</i> .      |
| VEX.NDS.256.66.0F.WIG E4 /r<br>VPMULHUW ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Multiply the packed unsigned word integers in <i>ymm2</i> and <i>ymm3/m256</i> , and store the high 16 bits of the results in <i>ymm1</i> .      |

#### NOTES:

#### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### Description

Performs a SIMD unsigned multiply of the packed unsigned word integers in the destination operand (first operand) and the source operand (second operand), and stores the high 16 bits of each 32-bit intermediate results in the destination operand. (Figure 4-8 shows this operation when using 64-bit operands.)

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Legacy SSE version: The source operand can be an MMX technology register or a 64-bit memory location. The destination operand is an MMX technology register.

128-bit Legacy SSE version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed. VEX.L must be 0, otherwise the instruction will #UD.

VEX.256 encoded version: The second source operand can be an YMM register or a 256-bit memory location. The first source and destination operands are YMM registers.

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.



Figure 4-8. PMULHUW and PMULHW Instruction Operation Using 64-bit Operands

### Operation

# PMULHUW (with 64-bit operands)

```
DEST[15:0] * SRC[15:0]; (* Unsigned multiplication *)
TEMP0[31:0] ←
TEMP1[31:0] ←
                DEST[31:16] * SRC[31:16];
TEMP2[31:0] ←
                DEST[47:32] * SRC[47:32];
TEMP3[31:0] ←
                DEST[63:48] * SRC[63:48];
DEST[15:0] ←
                 TEMP0[31:16];
DEST[31:16] ←
                TEMP1[31:16];
DEST[47:321 ←
                 TEMP2[31:16];
DEST[63:48] ←
                TEMP3[31:16];
```

#### PMULHUW (with 128-bit operands)

```
TEMP0[31:0] ←
                 DEST[15:0] * SRC[15:0]; (* Unsigned multiplication *)
TEMP1[31:0] ←
                 DEST[31:16] * SRC[31:16];
TEMP2[31:0] ←
                 DEST[47:32] * SRC[47:32];
TEMP3[31:0] ←
                 DEST[63:48] * SRC[63:48];
TEMP4[31:0] ←
                 DEST[79:64] * SRC[79:64];
TEMP5[31:0] ←
                 DEST[95:80] * SRC[95:80];
                 DEST[111:96] * SRC[111:96];
TEMP6[31:0] ←
TEMP7[31:0] ←
                 DEST[127:112] * SRC[127:112];
DEST[15:0] ←
                 TEMP0[31:16];
DEST[31:16] ←
                 TEMP1[31:16];
DEST[47:32] ←
                 TEMP2[31:16];
DEST[63:48] ←
                 TEMP3[31:16];
DEST[79:64] ←
                 TEMP4[31:16];
DEST[95:80] ←
                 TEMP5[31:16];
DEST[111:96] \leftarrow TEMP6[31:16];
DEST[127:112] \leftarrow TEMP7[31:16];
```

### VPMULHUW (VEX.128 encoded version)

```
TEMP0[31:0] ← SRC1[15:0] * SRC2[15:0]

TEMP1[31:0] ← SRC1[31:16] * SRC2[31:16]

TEMP2[31:0] ← SRC1[47:32] * SRC2[47:32]

TEMP3[31:0] ← SRC1[63:48] * SRC2[63:48]

TEMP4[31:0] ← SRC1[79:64] * SRC2[79:64]

TEMP5[31:0] ← SRC1[95:80] * SRC2[95:80]

TEMP6[31:0] ← SRC1[111:96] * SRC2[111:96]

TEMP7[31:0] ← SRC1[127:112] * SRC2[127:112]

DEST[15:0] ← TEMP0[31:16]

DEST[47:32] ← TEMP2[31:16]
```

```
DEST[63:48] \leftarrow TEMP3[31:16]

DEST[79:64] \leftarrow TEMP4[31:16]

DEST[95:80] \leftarrow TEMP5[31:16]

DEST[111:96] \leftarrow TEMP6[31:16]

DEST[127:112] \leftarrow TEMP7[31:16]

DEST[VLMAX-1:128] \leftarrow 0
```

#### PMULHUW (VEX.256 encoded version)

```
TEMP0[31:0] \leftarrow SRC1[15:0] * SRC2[15:0]
TEMP1[31:0] \leftarrow SRC1[31:16] * SRC2[31:16]
TEMP2[31:0] \leftarrow SRC1[47:32] * SRC2[47:32]
TEMP3[31:0] \leftarrow SRC1[63:48] * SRC2[63:48]
TEMP4[31:0] \leftarrow SRC1[79:64] * SRC2[79:64]
TEMP5[31:0] \leftarrow SRC1[95:80] * SRC2[95:80]
TEMP6[31:0] \leftarrow SRC1[111:96] * SRC2[111:96]
TEMP7[31:0] \leftarrow SRC1[127:112] * SRC2[127:112]
TEMP8[31:0] \leftarrow SRC1[143:128] * SRC2[143:128]
TEMP9[31:0] \leftarrow SRC1[159:144] * SRC2[159:144]
TEMP10[31:0] \leftarrow SRC1[175:160] * SRC2[175:160]
TEMP11[31:0] \leftarrow SRC1[191:176] * SRC2[191:176]
TEMP12[31:0] \leftarrow SRC1[207:192] * SRC2[207:192]
TEMP13[31:0] \leftarrow SRC1[223:208] * SRC2[223:208]
TEMP14[31:0] \leftarrow SRC1[239:224] * SRC2[239:224]
TEMP15[31:0] \leftarrow SRC1[255:240] * SRC2[255:240]
DEST[15:0] \leftarrow TEMP0[31:16]
DEST[31:16] \leftarrow TEMP1[31:16]
DEST[47:32] \leftarrow TEMP2[31:16]
DEST[63:48] \leftarrow TEMP3[31:16]
DEST[79:64] \leftarrow TEMP4[31:16]
DEST[95:80] ← TEMP5[31:16]
DEST[111:96] \leftarrow TEMP6[31:16]
DEST[127:112] \leftarrow TEMP7[31:16]
DEST[143:128] \leftarrow TEMP8[31:16]
DEST[159:144] \leftarrow TEMP9[31:16]
DEST[175:160] \leftarrow TEMP10[31:16]
DEST[191:176] \leftarrow TEMP11[31:16]
DEST[207:192] \leftarrow TEMP12[31:16]
DEST[223:208] \leftarrow TEMP13[31:16]
DEST[239:224] \leftarrow TEMP14[31:16]
DEST[255:240] \leftarrow TEMP15[31:16]
```

### Intel C/C++ Compiler Intrinsic Equivalent

PMULHUW: \_\_m64 \_mm\_mulhi\_pu16(\_\_m64 a, \_\_m64 b)
(V)PMULHUW: \_\_m128i \_mm\_mulhi\_epu16 ( \_\_m128i a, \_\_m128i b)

VPMULHUW: \_\_m256i \_mm256\_mulhi\_epu16 ( \_\_m256i a, \_\_m256i b)

## Flags Affected

None.

## **Numeric Exceptions**

None.

# Other Exceptions

## PMULHW—Multiply Packed Signed Integers and Store High Result

| Opcode/<br>Instruction                                       | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                                    |
|--------------------------------------------------------------|-----------|------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| OF E5 /r <sup>1</sup> PMULHW mm, mm/m64                      | RM        | V/V                          | MMX                      | Multiply the packed signed word integers in <i>mm1</i> register and <i>mm2/m64</i> , and store the high 16 bits of the results in <i>mm1</i> . |
| 66 OF E5 /r<br>PMULHW xmm1, xmm2/m128                        | RM        | V/V                          | SSE2                     | Multiply the packed signed word integers in xmm1 and xmm2/m128, and store the high 16 bits of the results in xmm1.                             |
| VEX.NDS.128.66.0F.WIG E5 /r<br>VPMULHW xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Multiply the packed signed word integers in xmm2 and xmm3/m128, and store the high 16 bits of the results in xmm1.                             |
| VEX.NDS.256.66.0F.WIG E5 /r<br>VPMULHW ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Multiply the packed signed word integers in <i>ymm2</i> and <i>ymm3/m256</i> , and store the high 16 bits of the results in <i>ymm1</i> .      |

#### NOTES:

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## Description

Performs a SIMD signed multiply of the packed signed word integers in the destination operand (first operand) and the source operand (second operand), and stores the high 16 bits of each intermediate 32-bit result in the destination operand. (Figure 4-8 shows this operation when using 64-bit operands.)

n 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Legacy SSE version: The source operand can be an MMX technology register or a 64-bit memory location. The destination operand is an MMX technology register.

128-bit Legacy SSE version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed. VEX.L must be 0, otherwise the instruction will #UD.

VEX.256 encoded version: The second source operand can be an YMM register or a 256-bit memory location. The first source and destination operands are YMM registers.

#### Operation

#### PMULHW (with 64-bit operands)

 $\begin{array}{lll} \text{TEMPO[31:0]} \leftarrow & \text{DEST[15:0]} * \text{SRC[15:0]}; (* \text{ Signed multiplication *}) \\ \text{TEMP1[31:0]} \leftarrow & \text{DEST[31:16]} * \text{SRC[31:16]}; \\ \text{TEMP2[31:0]} \leftarrow & \text{DEST[47:32]} * \text{SRC[47:32]}; \\ \text{TEMP3[31:0]} \leftarrow & \text{DEST[63:48]} * \text{SRC[63:48]}; \\ \text{DEST[15:0]} \leftarrow & \text{TEMP0[31:16]}; \\ \end{array}$ 

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

```
DEST[31:16] ←
                      TEMP1[31:16];
   DEST[47:32] ←
                      TEMP2[31:16]:
   DEST[63:48] ←
                      TEMP3[31:16];
PMULHW (with 128-bit operands)
   TEMP0[31:0] ←
                     DEST[15:0] * SRC[15:0]; (* Signed multiplication *)
   TEMP1[31:0] ←
                      DEST[31:16] * SRC[31:16];
   TEMP2[31:0] ←
                      DEST[47:32] * SRC[47:32];
   TEMP3[31:0] ←
                      DEST[63:48] * SRC[63:48];
   TEMP4[31:0] ←
                      DEST[79:64] * SRC[79:64];
   TEMP5[31:0] ←
                      DEST[95:80] * SRC[95:80];
   TEMP6[31:01 ←
                      DEST[111:96] * SRC[111:96];
   TEMP7[31:0] ←
                      DEST[127:112] * SRC[127:112];
   DEST[15:0] ←
                      TEMP0[31:16];
   DEST[31:16] ←
                      TEMP1[31:16];
   DEST[47:32] ←
                      TEMP2[31:16];
   DEST[63:48] ←
                      TEMP3[31:16];
   DEST[79:64] ←
                      TEMP4[31:16];
   DEST[95:80] ←
                      TEMP5[31:16];
   DEST[111:96] \leftarrow TEMP6[31:16];
   DEST[127:112] \leftarrow TEMP7[31:16];
VPMULHW (VEX.128 encoded version)
TEMP0[31:0] \leftarrow SRC1[15:0] * SRC2[15:0] (*Signed Multiplication*)
TEMP1[31:0] \leftarrow SRC1[31:16] * SRC2[31:16]
TEMP2[31:0] \leftarrow SRC1[47:32] * SRC2[47:32]
TEMP3[31:0] \leftarrow SRC1[63:48] * SRC2[63:48]
TEMP4[31:0] \leftarrow SRC1[79:64] * SRC2[79:64]
TEMP5[31:0] \leftarrow SRC1[95:80] * SRC2[95:80]
TEMP6[31:0] \leftarrow SRC1[111:96] * SRC2[111:96]
TEMP7[31:0] \leftarrow SRC1[127:112] * SRC2[127:112]
DEST[15:0] \leftarrow TEMP0[31:16]
DEST[31:16] \leftarrow TEMP1[31:16]
DEST[47:32] ← TEMP2[31:16]
DEST[63:48] ← TEMP3[31:16]
DEST[79:64] ← TEMP4[31:16]
DEST[95:80] \leftarrow TEMP5[31:16]
DEST[111:96] \leftarrow TEMP6[31:16]
DEST[127:112] \leftarrow TEMP7[31:16]
DEST[VLMAX-1:128] \leftarrow 0
PMULHW (VEX.256 encoded version)
TEMPO[31:0] \leftarrow SRC1[15:0] * SRC2[15:0] (*Signed Multiplication*)
TEMP1[31:0] \leftarrow SRC1[31:16] * SRC2[31:16]
TEMP2[31:0] \leftarrow SRC1[47:32] * SRC2[47:32]
TEMP3[31:0] \leftarrow SRC1[63:48] * SRC2[63:48]
TEMP4[31:0] \leftarrow SRC1[79:64] * SRC2[79:64]
TEMP5[31:0] \leftarrow SRC1[95:80] * SRC2[95:80]
TEMP6[31:0] \leftarrow SRC1[111:96] * SRC2[111:96]
TEMP7[31:0] \leftarrow SRC1[127:112] * SRC2[127:112]
TEMP8[31:0] \leftarrow SRC1[143:128] * SRC2[143:128]
TEMP9[31:0] \leftarrow SRC1[159:144] * SRC2[159:144]
TEMP10[31:0] \leftarrow SRC1[175:160] * SRC2[175:160]
TEMP11[31:0] \leftarrow SRC1[191:176] * SRC2[191:176]
TEMP12[31:0] \leftarrow SRC1[207:192] * SRC2[207:192]
```

```
TEMP13[31:0] ← SRC1[223:208] * SRC2[223:208]
TEMP14[31:0] \leftarrow SRC1[239:224] * SRC2[239:224]
TEMP15[31:0] ← SRC1[255:240] * SRC2[255:240]
DEST[15:0] \leftarrow TEMP0[31:16]
DEST[31:16] \leftarrow TEMP1[31:16]
DEST[47:32] \leftarrow TEMP2[31:16]
DEST[63:48] ← TEMP3[31:16]
DEST[79:64] \leftarrow TEMP4[31:16]
DEST[95:80] ← TEMP5[31:16]
DEST[111:96] \leftarrow TEMP6[31:16]
DEST[127:112] \leftarrow TEMP7[31:16]
DEST[143:128] ← TEMP8[31:16]
DEST[159:144] \leftarrow TEMP9[31:16]
DEST[175:160] \leftarrow TEMP10[31:16]
DEST[191:176] \leftarrow TEMP11[31:16]
DEST[207:192] \leftarrow TEMP12[31:16]
DEST[223:208] \leftarrow TEMP13[31:16]
DEST[239:224] 	TEMP14[31:16]
DEST[255:240] \leftarrow TEMP15[31:16]
```

### Intel C/C++ Compiler Intrinsic Equivalent

PMULHW: \_\_m64 \_mm\_mulhi\_pi16 (\_\_m64 m1, \_\_m64 m2)
(V)PMULHW: \_\_m128i \_mm\_mulhi\_epi16 ( \_\_m128i a, \_\_m128i b)

VPMULHW: \_\_m256i \_mm256\_mulhi\_epi16 ( \_\_m256i a, \_\_m256i b)

## **Flags Affected**

None.

#### SIMD Floating-Point Exceptions

None.

### Other Exceptions

## PMULLD — Multiply Packed Signed Dword Integers and Store Low Result

| Opcode/<br>Instruction                                         | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                              |
|----------------------------------------------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------|
| 66 OF 38 40 /r<br>PMULLD xmm1, xmm2/m128                       | RM        | V/V                          | SSE4_1                   | Multiply the packed dword signed integers in xmm1 and xmm2/m128 and store the low 32 bits of each product in xmm1.       |
| VEX.NDS.128.66.0F38.WIG 40 /r<br>VPMULLD xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Multiply the packed dword signed integers in xmm2 and xmm3/m128 and store the low 32 bits of each product in xmm1.       |
| VEX.NDS.256.66.0F38.WIG 40 /r<br>VPMULLD ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Multiply the packed dword signed integers in<br>ymm2 and ymm3/m256 and store the low 32<br>bits of each product in ymm1. |

### **Instruction Operand Encoding**

|       |                  | •             |               |           |  |
|-------|------------------|---------------|---------------|-----------|--|
| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |  |
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |  |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |  |

## **Description**

Performs four signed multiplications from four pairs of signed dword integers and stores the lower 32 bits of the four 64-bit products in the destination operand (first operand). Each dword element in the destination operand is multiplied with the corresponding dword element of the source operand (second operand) to obtain a 64-bit intermediate product.

128-bit Legacy SSE version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The second source operand can be an YMM register or a 256-bit memory location. The first source and destination operands are YMM registers.

Note: VEX.L must be 0, otherwise the instruction will #UD.

## Operation

Temp0[63:0]  $\leftarrow$  DEST[31:0] \* SRC[31:0];

Temp1[63:0]  $\leftarrow$  DEST[63:32] \* SRC[63:32];

Temp2[63:0]  $\leftarrow$  DEST[95:64] \* SRC[95:64];

Temp3[63:0]  $\leftarrow$  DEST[127:96] \* SRC[127:96];

DEST[31:0]  $\leftarrow$  Temp0[31:0];

DEST[63:32]  $\leftarrow$  Temp1[31:0];

DEST[95:64]  $\leftarrow$  Temp2[31:0];

DEST[127:96]  $\leftarrow$  Temp3[31:0];

#### VPMULLD (VEX.128 encoded version)

Temp0[63:0]  $\leftarrow$  SRC1[31:0] \* SRC2[31:0]

Temp1[63:0]  $\leftarrow$  SRC1[63:32] \* SRC2[63:32]

Temp2[63:0]  $\leftarrow$  SRC1[95:64] \* SRC2[95:64]

Temp3[63:0]  $\leftarrow$  SRC1[127:96] \* SRC2[127:96]

DEST[31:0]  $\leftarrow$  Temp0[31:0]

DEST[63:32]  $\leftarrow$  Temp1[31:0] DEST[95:64]  $\leftarrow$  Temp2[31:0] DEST[127:96]  $\leftarrow$  Temp3[31:0] DEST[VLMAX-1:128]  $\leftarrow$  0

### VPMULLD (VEX.256 encoded version)

$$\begin{split} \text{Temp0[63:0]} &\leftarrow \text{SRC1[31:0]} * \text{SRC2[31:0]} \\ \text{Temp1[63:0]} &\leftarrow \text{SRC1[63:32]} * \text{SRC2[63:32]} \\ \text{Temp2[63:0]} &\leftarrow \text{SRC1[95:64]} * \text{SRC2[95:64]} \\ \text{Temp3[63:0]} &\leftarrow \text{SRC1[127:96]} * \text{SRC2[127:96]} \\ \text{Temp4[63:0]} &\leftarrow \text{SRC1[159:128]} * \text{SRC2[159:128]} \\ \text{Temp5[63:0]} &\leftarrow \text{SRC1[191:160]} * \text{SRC2[191:160]} \\ \text{Temp6[63:0]} &\leftarrow \text{SRC1[223:192]} * \text{SRC2[223:192]} \\ \text{Temp7[63:0]} &\leftarrow \text{SRC1[255:224]} * \text{SRC2[255:224]} \end{split}$$

### Intel C/C++ Compiler Intrinsic Equivalent

(V)PMULLUD: \_\_m128i \_mm\_mullo\_epi32(\_\_m128i a, \_\_m128i b); VPMULLD: \_\_m256i \_mm256\_mullo\_epi32(\_\_m256i a, \_\_m256i b);

### Flags Affected

None.

### SIMD Floating-Point Exceptions

None.

### Other Exceptions

## PMULLW—Multiply Packed Signed Integers and Store Low Result

| Opcode/<br>Instruction                                       | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                                   |
|--------------------------------------------------------------|-----------|------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| OF D5 /r <sup>1</sup> PMULLW mm, mm/m64                      | RM        | V/V                          | MMX                      | Multiply the packed signed word integers in <i>mm1</i> register and <i>mm2/m64</i> , and store the low 16 bits of the results in <i>mm1</i> . |
| 66 OF D5 /r<br>PMULLW xmm1, xmm2/m128                        | RM        | V/V                          | SSE2                     | Multiply the packed signed word integers in <i>xmm1</i> and <i>xmm2/m128</i> , and store the low 16 bits of the results in <i>xmm1</i> .      |
| VEX.NDS.128.66.0F.WIG D5 /r<br>VPMULLW xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Multiply the packed dword signed integers in <i>xmm2</i> and <i>xmm3/m128</i> and store the low 32 bits of each product in <i>xmm1</i> .      |
| VEX.NDS.256.66.0F.WIG D5 /r<br>VPMULLW ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Multiply the packed signed word integers in <i>ymm2</i> and <i>ymm3/m256</i> , and store the low 16 bits of the results in <i>ymm1</i> .      |

#### NOTES:

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

# **Description**

Performs a SIMD signed multiply of the packed signed word integers in the destination operand (first operand) and the source operand (second operand), and stores the low 16 bits of each intermediate 32-bit result in the destination operand. (Figure 4-8 shows this operation when using 64-bit operands.)

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Legacy SSE version: The source operand can be an MMX technology register or a 64-bit memory location. The destination operand is an MMX technology register.

128-bit Legacy SSE version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed. VEX.L must be 0, otherwise the instruction will #UD.

VEX.256 encoded version: The second source operand can be an YMM register or a 256-bit memory location. The first source and destination operands are YMM registers.

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.



Figure 4-9. PMULLU Instruction Operation Using 64-bit Operands

## Operation

```
PMULLW (with 64-bit operands)
   TEMP0[31:0] ←
                     DEST[15:0] * SRC[15:0]; (* Signed multiplication *)
   TEMP1[31:0] ←
                     DEST[31:16] * SRC[31:16];
   TEMP2[31:0] ←
                     DEST[47:32] * SRC[47:32];
   TEMP3[31:0] ←
                     DEST[63:48] * SRC[63:48];
   DEST[15:0] ←
                     TEMP0[15:0];
   DEST[31:16] ←
                     TEMP1[15:0];
                     TEMP2[15:0];
   DEST[47:32] ←
   DEST[63:48] ←
                     TEMP3[15:0];
PMULLW (with 128-bit operands)
   TEMPO[31:0] \leftarrow DEST[15:0] * SRC[15:0]; (* Signed multiplication *)
   TEMP1[31:0] ←
                     DEST[31:16] * SRC[31:16];
   TEMP2[31:0] ←
                     DEST[47:32] * SRC[47:32];
   TEMP3[31:0] ←
                     DEST[63:48] * SRC[63:48];
   TEMP4[31:0] ←
                     DEST[79:64] * SRC[79:64];
                     DEST[95:80] * SRC[95:80];
   TEMP5[31:0] ←
   TEMP6[31:0] ←
                     DEST[111:96] * SRC[111:96];
   TEMP7[31:01 ←
                     DEST[127:112] * SRC[127:112];
   DEST[15:0] ←
                     TEMP0[15:0];
   DEST[31:16] ←
                     TEMP1[15:0];
   DEST[47:32] \leftarrow
                     TEMP2[15:0];
   DEST[63:481 ←
                     TEMP3[15:0];
   DEST[79:64] ←
                     TEMP4[15:0];
   DEST[95:80] ←
                     TEMP5[15:0];
   DEST[111:96] \leftarrow TEMP6[15:0];
   DEST[127:112] \leftarrow TEMP7[15:0];
VPMULLW (VEX.128 encoded version)
Temp0[31:0] \leftarrow SRC1[15:0] * SRC2[15:0]
Temp1[31:0] \leftarrow SRC1[31:16] * SRC2[31:16]
Temp2[31:0] \leftarrow SRC1[47:32] * SRC2[47:32]
Temp3[31:0] \leftarrow SRC1[63:48] * SRC2[63:48]
Temp4[31:0] \leftarrow SRC1[79:64] * SRC2[79:64]
Temp5[31:0] \leftarrow SRC1[95:80] * SRC2[95:80]
Temp6[31:0] \leftarrow SRC1[111:96] * SRC2[111:96]
Temp7[31:0] \leftarrow SRC1[127:112] * SRC2[127:112]
DEST[15:0] \leftarrow Temp0[15:0]
DEST[31:16] \leftarrow Temp1[15:0]
DEST[47:32] \leftarrow Temp2[15:0]
```

DEST[63:48]  $\leftarrow$  Temp3[15:0] DEST[79:64]  $\leftarrow$  Temp4[15:0] DEST[95:80]  $\leftarrow$  Temp5[15:0] DEST[111:96]  $\leftarrow$  Temp6[15:0] DEST[127:112]  $\leftarrow$  Temp7[15:0] DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPMULLD (VEX.256 encoded version)

$$\begin{split} \text{Temp0[63:0]} &\leftarrow \text{SRC1[31:0]} * \text{SRC2[31:0]} \\ \text{Temp1[63:0]} &\leftarrow \text{SRC1[63:32]} * \text{SRC2[63:32]} \\ \text{Temp2[63:0]} &\leftarrow \text{SRC1[95:64]} * \text{SRC2[95:64]} \\ \text{Temp3[63:0]} &\leftarrow \text{SRC1[127:96]} * \text{SRC2[127:96]} \\ \text{Temp4[63:0]} &\leftarrow \text{SRC1[159:128]} * \text{SRC2[159:128]} \\ \text{Temp5[63:0]} &\leftarrow \text{SRC1[191:160]} * \text{SRC2[191:160]} \\ \text{Temp6[63:0]} &\leftarrow \text{SRC1[223:192]} * \text{SRC2[223:192]} \\ \text{Temp7[63:0]} &\leftarrow \text{SRC1[255:224]} * \text{SRC2[255:224]} \end{split}$$

 $\mathsf{DEST[31:0]} \leftarrow \mathsf{Temp0[31:0]}$ 

DEST[63:32]  $\leftarrow$  Temp1[31:0]

DEST[95:64]  $\leftarrow$  Temp2[31:0]

DEST[127:96]  $\leftarrow$  Temp3[31:0]

DEST[159:128]  $\leftarrow$  Temp4[31:0]

 $\mathsf{DEST}[191:160] \leftarrow \mathsf{Temp5}[31:0]$ 

DEST[223:192]  $\leftarrow$  Temp6[31:0]

DEST[255:224]  $\leftarrow$  Temp7[31:0]

### Intel C/C++ Compiler Intrinsic Equivalent

PMULLW: \_\_m64 \_mm\_mullo\_pi16(\_\_m64 m1, \_\_m64 m2)
(V)PMULLW: \_\_m128i \_mm\_mullo\_epi16 ( \_\_m128i a, \_\_m128i b)

VPMULLW: \_\_m256i \_mm256\_mullo\_epi16 ( \_\_m256i a, \_\_m256i b);

### Flags Affected

None.

## **SIMD Floating-Point Exceptions**

None.

### Other Exceptions

## PMULUDQ—Multiply Packed Unsigned Doubleword Integers

| Opcode/<br>Instruction                                        | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                                                              |
|---------------------------------------------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OF F4 /r <sup>1</sup> PMULUDQ mm1, mm2/m64                    | RM        | V/V                          | SSE2                     | Multiply unsigned doubleword integer in <i>mm1</i> by unsigned doubleword integer in <i>mm2/m64</i> , and store the quadword result in <i>mm1</i> .                      |
| 66 OF F4 /r<br>PMULUDQ xmm1, xmm2/m128                        | RM        | V/V                          | SSE2                     | Multiply packed unsigned doubleword integers in <i>xmm1</i> by packed unsigned doubleword integers in <i>xmm2/m128</i> , and store the quadword results in <i>xmm1</i> . |
| VEX.NDS.128.66.0F.WIG F4 /r<br>VPMULUDQ xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Multiply packed unsigned doubleword integers in <i>xmm2</i> by packed unsigned doubleword integers in <i>xmm3/m128</i> , and store the quadword results in <i>xmm1</i> . |
| VEX.NDS.256.66.0F.WIG F4 /r<br>VPMULUDQ ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Multiply packed unsigned doubleword integers in <i>ymm2</i> by packed unsigned doubleword integers in <i>ymm3/m256</i> , and store the quadword results in <i>ymm1</i> . |

#### NOTES:

#### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### **Description**

Multiplies the first operand (destination operand) by the second operand (source operand) and stores the result in the destination operand.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Legacy SSE version: The source operand can be an unsigned doubleword integer stored in the low doubleword of an MMX technology register or a 64-bit memory location. The destination operand can be an unsigned doubleword integer stored in the low doubleword an MMX technology register. The result is an unsigned quadword integer stored in the destination an MMX technology register. When a quadword result is too large to be represented in 64 bits (overflow), the result is wrapped around and the low 64 bits are written to the destination element (that is, the carry is ignored).

For 64-bit memory operands, 64 bits are fetched from memory, but only the low doubleword is used in the computation.

128-bit Legacy SSE version: The second source operand is two packed unsigned doubleword integers stored in the first (low) and third doublewords of an XMM register or a 128-bit memory location. For 128-bit memory operands, 128 bits are fetched from memory, but only the first and third doublewords are used in the computation. The first source operand is two packed unsigned doubleword integers stored in the first and third doublewords of an XMM register. The destination contains two packed unsigned quadword integers stored in an XMM register. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The second source operand is two packed unsigned doubleword integers stored in the first (low) and third doublewords of an XMM register or a 128-bit memory location. For 128-bit memory operands, 128 bits are fetched from memory, but only the first and third doublewords are used in the computation. The first

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

source operand is two packed unsigned doubleword integers stored in the first and third doublewords of an XMM register. The destination contains two packed unsigned quadword integers stored in an XMM register. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The second source operand is four packed unsigned doubleword integers stored in the first (low), third, fifth and seventh doublewords of a YMM register or a 256-bit memory location. For 256-bit memory operands, 256 bits are fetched from memory, but only the first, third, fifth and seventh doublewords are used in the computation. The first source operand is four packed unsigned doubleword integers stored in the first, third, fifth and seventh doublewords of an YMM register. The destination contains four packed unaligned quadword integers stored in an YMM register.

Note: VEX.L must be 0, otherwise the instruction will #UD.

#### Operation

### PMULUDQ (with 64-Bit operands)

DEST[63:0]  $\leftarrow$  DEST[31:0] \* SRC[31:0];

### PMULUDQ (with 128-Bit operands)

DEST[63:0]  $\leftarrow$  DEST[31:0] \* SRC[31:0]; DEST[127:64]  $\leftarrow$  DEST[95:64] \* SRC[95:64];

### VPMULUDQ (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[31:0] \* SRC2[31:0] DEST[127:64]  $\leftarrow$  SRC1[95:64] \* SRC2[95:64] DEST[VLMAX-1:128]  $\leftarrow$  0

### VPMULUDQ (VEX.256 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[31:0] \* SRC2[31:0] DEST[127:64]  $\leftarrow$  SRC1[95:64] \* SRC2[95:64 DEST[191:128]  $\leftarrow$  SRC1[159:128] \* SRC2[159:128] DEST[255:192]  $\leftarrow$  SRC1[223:192] \* SRC2[223:192]

## Intel C/C++ Compiler Intrinsic Equivalent

PMULUDQ: \_\_m64 \_mm\_mul\_su32 (\_\_m64 a, \_\_m64 b)
(V)PMULUDQ: \_\_m128i \_mm\_mul\_epu32 ( \_\_m128i a, \_\_m128i b)
VPMULUDQ: \_\_m256i \_mm256\_mul\_epu32( \_\_m256i a, \_\_m256i b);

#### Flags Affected

None.

### SIMD Floating-Point Exceptions

None.

### Other Exceptions

# POP—Pop a Value from the Stack

| Opcode | Instruction    | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                    |
|--------|----------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------|
| 8F /0  | POP r/m16      | М         | Valid          | Valid               | Pop top of stack into <i>m16</i> ; increment stack pointer.                                    |
| 8F /0  | POP r/m32      | М         | N.E.           | Valid               | Pop top of stack into <i>m32</i> ; increment stack pointer.                                    |
| 8F /0  | POP r/m64      | М         | Valid          | N.E.                | Pop top of stack into <i>m64</i> ; increment stack pointer. Cannot encode 32-bit operand size. |
| 58+ rw | POP r16        | 0         | Valid          | Valid               | Pop top of stack into $r16$ ; increment stack pointer.                                         |
| 58+ rd | POP <i>r32</i> | 0         | N.E.           | Valid               | Pop top of stack into <i>r32</i> ; increment stack pointer.                                    |
| 58+ rd | POP <i>r64</i> | 0         | Valid          | N.E.                | Pop top of stack into <i>r64</i> ; increment stack pointer. Cannot encode 32-bit operand size. |
| 1F     | POP DS         | NP        | Invalid        | Valid               | Pop top of stack into DS; increment stack pointer.                                             |
| 07     | POP ES         | NP        | Invalid        | Valid               | Pop top of stack into ES; increment stack pointer.                                             |
| 17     | POP SS         | NP        | Invalid        | Valid               | Pop top of stack into SS; increment stack pointer.                                             |
| OF A1  | POP FS         | NP        | Valid          | Valid               | Pop top of stack into FS; increment stack pointer by 16 bits.                                  |
| OF A1  | POP FS         | NP        | N.E.           | Valid               | Pop top of stack into FS; increment stack pointer by 32 bits.                                  |
| OF A1  | POP FS         | NP        | Valid          | N.E.                | Pop top of stack into FS; increment stack pointer by 64 bits.                                  |
| OF A9  | POP GS         | NP        | Valid          | Valid               | Pop top of stack into GS; increment stack pointer by 16 bits.                                  |
| OF A9  | POP GS         | NP        | N.E.           | Valid               | Pop top of stack into GS; increment stack pointer by 32 bits.                                  |
| OF A9  | POP GS         | NP        | Valid          | N.E.                | Pop top of stack into GS; increment stack pointer by 64 bits.                                  |

# **Instruction Operand Encoding**

| Op/En | Operand 1       | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------------|-----------|-----------|-----------|
| М     | ModRM:r/m (w)   | NA        | NA        | NA        |
| 0     | opcode + rd (w) | NA        | NA        | NA        |
| NP    | NA              | NA        | NA        | NA        |

# **Description**

Loads the value from the top of the stack to the location specified with the destination operand (or explicit opcode) and then increments the stack pointer. The destination operand can be a general-purpose register, memory location, or segment register.

Address and operand sizes are determined and used as follows:

• Address size. The D flag in the current code-segment descriptor determines the default address size; it may be overridden by an instruction prefix (67H).

The address size is used only when writing to a destination operand in memory.

- Operand size. The D flag in the current code-segment descriptor determines the default operand size; it may be overridden by instruction prefixes (66H or REX.W).
  - The operand size (16, 32, or 64 bits) determines the amount by which the stack pointer is incremented (2, 4 or 8).
- Stack-address size. Outside of 64-bit mode, the B flag in the current stack-segment descriptor determines the size of the stack pointer (16 or 32 bits); in 64-bit mode, the size of the stack pointer is always 64 bits.
  - The stack-address size determines the width of the stack pointer when reading from the stack in memory and when incrementing the stack pointer. (As stated above, the amount by which the stack pointer is incremented is determined by the operand size.)

If the destination operand is one of the segment registers DS, ES, FS, GS, or SS, the value loaded into the register must be a valid segment selector. In protected mode, popping a segment selector into a segment register automatically causes the descriptor information associated with that segment selector to be loaded into the hidden (shadow) part of the segment register and causes the selector and the descriptor information to be validated (see the "Operation" section below).

A NULL value (0000-0003) may be popped into the DS, ES, FS, or GS register without causing a general protection fault. However, any subsequent attempt to reference a segment whose corresponding segment register is loaded with a NULL value causes a general protection exception (#GP). In this situation, no memory reference occurs and the saved value of the segment register is NULL.

The POP instruction cannot pop a value into the CS register. To load the CS register from the stack, use the RET instruction.

If the ESP register is used as a base register for addressing a destination operand in memory, the POP instruction computes the effective address of the operand after it increments the ESP register. For the case of a 16-bit stack where ESP wraps to 0H as a result of the POP instruction, the resulting location of the memory write is processor-family-specific.

The POP ESP instruction increments the stack pointer (ESP) before data at the old top of stack is written into the destination.

A POP SS instruction inhibits all interrupts, including the NMI interrupt, until after execution of the next instruction. This action allows sequential execution of POP SS and MOV ESP, EBP instructions without the danger of having an invalid stack during an interrupt<sup>1</sup>. However, use of the LSS instruction is the preferred method of loading the SS and ESP registers.

In 64-bit mode, using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). When in 64-bit mode, POPs using 32-bit operands are not encodable and POPs to DS, ES, SS are not valid. See the summary chart at the beginning of this section for encoding data and limits.

# Operation

```
\label{eq:interpolation} \begin{split} \text{IF StackAddrSize} &= 32\\ \text{THEN} \\ \text{IF OperandSize} &= 32\\ \text{THEN} \\ \text{DEST} &\leftarrow \text{SS:ESP; (* Copy a doubleword *)}\\ \text{ESP} &\leftarrow \text{ESP} + 4;\\ \text{ELSE (* OperandSize} &= 16*)\\ \text{DEST} &\leftarrow \text{SS:ESP; (* Copy a word *)} \end{split}
```

1. If a code instruction breakpoint (for debug) is placed on an instruction located immediately after a POP SS instruction, the breakpoint may not be triggered. However, in a sequence of instructions that POP the SS register, only the first instruction in the sequence is guaranteed to delay an interrupt.

In the following sequence, interrupts may be recognized before POP ESP executes:

POP SS

POP SS

POP ESP

```
ESP \leftarrow ESP + 2;
        FI:
   ELSE IF StackAddrSize = 64
        THEN
             IF OperandSize = 64
                 THEN
                      DEST ← SS:RSP; (* Copy quadword *)
                      RSP \leftarrow RSP + 8;
                 ELSE (* OperandSize = 16*)
                      DEST \leftarrow SS:RSP; (* Copy a word *)
                      RSP \leftarrow RSP + 2;
             FI;
        FI:
   ELSE StackAddrSize = 16
        THEN
             IF OperandSize = 16
                 THEN
                      DEST \leftarrow SS:SP; (* Copy a word *)
                      SP \leftarrow SP + 2;
                 ELSE (* OperandSize = 32 *)
                      DEST ← SS:SP; (* Copy a doubleword *)
                      SP \leftarrow SP + 4;
             FI;
FI;
Loading a segment register while in protected mode results in special actions, as described in the following listing.
These checks are performed on the segment selector and the segment descriptor it points to.
64-BIT MODE
IF FS, or GS is loaded with non-NULL selector;
   THEN
        IF segment selector index is outside descriptor table limits
             OR segment is not a data or readable code segment
             OR ((segment is a data or nonconforming code segment)
                 AND (both RPL and CPL > DPL))
                      THEN #GP(selector);
             IF segment not marked present
                 THEN #NP(selector);
        ELSE
             SeamentReaister \leftarrow seament selector:
             SegmentRegister \leftarrow segment descriptor;
        FI:
FI:
IF FS, or GS is loaded with a NULL selector;
        THEN
             SegmentRegister ← segment selector;
             SegmentRegister \leftarrow segment descriptor;
FI:
PREOTECTED MODE OR COMPATIBILITY MODE;
```

IF SS is loaded:

```
THEN
        IF segment selector is NULL
             THEN #GP(0);
        FI;
        IF segment selector index is outside descriptor table limits
             or segment selector's RPL ≠ CPL
            or segment is not a writable data segment
            or DPL ≠ CPL
                 THEN #GP(selector);
        FI;
        IF segment not marked present
             THEN #SS(selector);
             ELSE
                 SS \leftarrow segment selector;
                 SS ← segment descriptor;
        FI;
FI;
IF DS, ES, FS, or GS is loaded with non-NULL selector;
   THEN
        IF segment selector index is outside descriptor table limits
            or segment is not a data or readable code segment
            or ((segment is a data or nonconforming code segment)
            and (both RPL and CPL > DPL))
                 THEN #GP(selector);
        FI;
        IF segment not marked present
             THEN #NP(selector);
            ELSE
                 SegmentRegister ← segment selector;
                 SegmentRegister ← segment descriptor;
        FI;
FI;
IF DS. ES. FS. or GS is loaded with a NULL selector
   THEN
        SegmentRegister ← segment selector;
        SegmentRegister ← segment descriptor;
FI;
```

## Flags Affected

None.

# **Protected Mode Exceptions**

#GP(0) If attempt is made to load SS register with NULL segment selector.

If the destination operand is in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit. If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#GP(selector) If segment selector index is outside descriptor table limits.

If the SS register is being loaded and the segment selector's RPL and the segment descriptor's

DPL are not equal to the CPL.

If the SS register is being loaded and the segment pointed to is a

non-writable data segment.

If the DS, ES, FS, or GS register is being loaded and the segment pointed to is not a data or

readable code segment.

If the DS, ES, FS, or GS register is being loaded and the segment pointed to is a data or nonconforming code segment, but both the RPL and the CPL are greater than the DPL.

#SS(0) If the current top of stack is not within the stack segment.

If a memory operand effective address is outside the SS segment limit.

#SS(selector) If the SS register is being loaded and the segment pointed to is marked not present.

#NP If the DS, ES, FS, or GS register is being loaded and the segment pointed to is marked not

present.

#PF(fault-code) If a page fault occurs.

#AC(0) If an unaligned memory reference is made while the current privilege level is 3 and alignment

checking is enabled.

**#UD** If the LOCK prefix is used.

### Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#UD If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If an unaligned memory reference is made while alignment checking is enabled.

**#UD** If the LOCK prefix is used.

#### Compatibility Mode Exceptions

Same as for protected mode exceptions.

### 64-Bit Mode Exceptions

#GP(0) If the memory address is in a non-canonical form.

#SS(U) If the stack address is in a non-canonical form.

#GP(selector) If the descriptor is outside the descriptor table limit.

If the FS or GS register is being loaded and the segment pointed to is not a data or readable

code segment.

If the FS or GS register is being loaded and the segment pointed to is a data or nonconforming

code segment, but both the RPL and the CPL are greater than the DPL.

#AC(0) If an unaligned memory reference is made while alignment checking is enabled.

#PF(fault-code) If a page fault occurs.

#NP If the FS or GS register is being loaded and the segment pointed to is marked not present.

# POPA/POPAD—Pop All General-Purpose Registers

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                |
|--------|-------------|-----------|----------------|---------------------|--------------------------------------------|
| 61     | POPA        | NP        | Invalid        | Valid               | Pop DI, SI, BP, BX, DX, CX, and AX.        |
| 61     | POPAD       | NP        | Invalid        | Valid               | Pop EDI, ESI, EBP, EBX, EDX, ECX, and EAX. |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |  |  |
|-------|-----------|-----------|-----------|-----------|--|--|
| NP    | NA        | NA        | NA        | NA        |  |  |

# **Description**

Pops doublewords (POPAD) or words (POPA) from the stack into the general-purpose registers. The registers are loaded in the following order: EDI, ESI, EBP, EBX, EDX, ECX, and EAX (if the operand-size attribute is 32) and DI, SI, BP, BX, DX, CX, and AX (if the operand-size attribute is 16). (These instructions reverse the operation of the PUSHA/PUSHAD instructions.) The value on the stack for the ESP or SP register is ignored. Instead, the ESP or SP register is incremented after each register is loaded.

The POPA (pop all) and POPAD (pop all double) mnemonics reference the same opcode. The POPA instruction is intended for use when the operand-size attribute is 16 and the POPAD instruction for when the operand-size attribute is 32. Some assemblers may force the operand size to 16 when POPA is used and to 32 when POPAD is used (using the operand-size override prefix [66H] if necessary). Others may treat these mnemonics as synonyms (POPA/POPAD) and use the current setting of the operand-size attribute to determine the size of values to be popped from the stack, regardless of the mnemonic used. (The D flag in the current code segment's segment descriptor determines the operand-size attribute.)

This instruction executes as described in non-64-bit modes. It is not valid in 64-bit mode.

## Operation

```
IF 64-Bit Mode
    THEN
           #UD:
ELSE
    IF OperandSize = 32 (* Instruction = POPAD *)
    THEN
           EDI \leftarrow Pop();
           ESI \leftarrow Pop();
           \mathsf{EBP} \leftarrow \mathsf{Pop()};
           Increment ESP by 4; (* Skip next 4 bytes of stack *)
           EBX \leftarrow Pop();
           EDX \leftarrow Pop();
           ECX \leftarrow Pop();
           EAX \leftarrow Pop();
    ELSE (* OperandSize = 16, instruction = POPA *)
           DI \leftarrow Pop();
           SI \leftarrow Pop();
           BP \leftarrow Pop()
           Increment ESP by 2; (* Skip next 2 bytes of stack *)
           BX \leftarrow Pop();
           DX \leftarrow Pop();
           CX \leftarrow Pop()
           AX \leftarrow Pop();
    FI;
FI;
```

# Flags Affected

None.

# **Protected Mode Exceptions**

#SS(0) If the starting or ending stack address is not within the stack segment.

#PF(fault-code) If a page fault occurs.

#AC(0) If an unaligned memory reference is made while the current privilege level is 3 and alignment

checking is enabled.

**#UD** If the LOCK prefix is used.

### **Real-Address Mode Exceptions**

#SS If the starting or ending stack address is not within the stack segment.

#UD If the LOCK prefix is used.

# Virtual-8086 Mode Exceptions

#SS(0) If the starting or ending stack address is not within the stack segment.

#PF(fault-code) If a page fault occurs.

#AC(0) If an unaligned memory reference is made while alignment checking is enabled.

#UD If the LOCK prefix is used.

# **Compatibility Mode Exceptions**

Same as for protected mode exceptions.

# **64-Bit Mode Exceptions**

#UD If in 64-bit mode.

# POPCNT — Return the Count of Number of Bits Set to 1

| Opcode            | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description     |
|-------------------|--------------------------|-----------|----------------|---------------------|-----------------|
| F3 0F B8 /r       | POPCNT <i>r16, r/m16</i> | RM        | Valid          | Valid               | POPCNT on r/m16 |
| F3 0F B8 /r       | POPCNT <i>r32, r/m32</i> | RM        | Valid          | Valid               | POPCNT on r/m32 |
| F3 REX.W 0F B8 /r | POPCNT r64, r/m64        | RM        | Valid          | N.E.                | POPCNT on r/m64 |

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

## **Description**

This instruction calculates the number of bits set to 1 in the second operand (source) and returns the count in the first operand (a destination register).

# Operation

#### Flags Affected

OF, SF, ZF, AF, CF, PF are all cleared. ZF is set if SRC = 0, otherwise ZF is cleared.

### Intel C/C++ Compiler Intrinsic Equivalent

POPCNT: int \_mm\_popcnt\_u32(unsigned int a);

POPCNT: int64\_t \_mm\_popcnt\_u64(unsigned \_\_int64 a);

### **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS or GS segments.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF (fault-code) For a page fault.

#AC(0) If an unaligned memory reference is made while the current privilege level is 3 and alignment

checking is enabled.

#UD If CPUID.01H:ECX.POPCNT [Bit 23] = 0.

If LOCK prefix is used.

# **Real-Address Mode Exceptions**

#GP(0) If any part of the operand lies outside of the effective address space from 0 to 0FFFFH.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#UD If CPUID.01H: ECX.POPCNT [Bit 23] = 0.

If LOCK prefix is used.

### Virtual 8086 Mode Exceptions

#GP(0) If any part of the operand lies outside of the effective address space from 0 to 0FFFFH.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF (fault-code) For a page fault.

#AC(0) If an unaligned memory reference is made while alignment checking is enabled.

#UD If CPUID.01H:ECX.POPCNT [Bit 23] = 0.

If LOCK prefix is used.

# **Compatibility Mode Exceptions**

Same exceptions as in Protected Mode.

# **64-Bit Mode Exceptions**

#GP(0) If the memory address is in a non-canonical form.

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#PF (fault-code) For a page fault.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If CPUID.01H:ECX.POPCNT [Bit 23] = 0.

If LOCK prefix is used.

# POPF/POPFD/POPFQ—Pop Stack into EFLAGS Register

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                    |
|--------|-------------|-----------|----------------|---------------------|------------------------------------------------|
| 9D     | POPF        | NP        | Valid          | Valid               | Pop top of stack into lower 16 bits of EFLAGS. |
| 9D     | POPFD       | NP        | N.E.           | Valid               | Pop top of stack into EFLAGS.                  |
| 9D     | POPFQ       | NP        | Valid          | N.E.                | Pop top of stack and zero-extend into RFLAGS.  |

# **Instruction Operand Encoding**

| 0-15- | 011       | 012       | 012       | 011       |  |
|-------|-----------|-----------|-----------|-----------|--|
| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |  |
| NP    | NA        | NA        | NA        | NA        |  |

# **Description**

Pops a doubleword (POPFD) from the top of the stack (if the current operand-size attribute is 32) and stores the value in the EFLAGS register, or pops a word from the top of the stack (if the operand-size attribute is 16) and stores it in the lower 16 bits of the EFLAGS register (that is, the FLAGS register). These instructions reverse the operation of the PUSHF/PUSHFD instructions.

The POPF (pop flags) and POPFD (pop flags double) mnemonics reference the same opcode. The POPF instruction is intended for use when the operand-size attribute is 16; the POPFD instruction is intended for use when the operand-size attribute is 32. Some assemblers may force the operand size to 16 for POPF and to 32 for POPFD. Others may treat the mnemonics as synonyms (POPF/POPFD) and use the setting of the operand-size attribute to determine the size of values to pop from the stack.

The effect of POPF/POPFD on the EFLAGS register changes, depending on the mode of operation. See the Table 4-12 and key below for details.

When operating in protected, compatibility, or 64-bit mode at privilege level 0 (or in real-address mode, the equivalent to privilege level 0), all non-reserved flags in the EFLAGS register except RF<sup>1</sup>, VIP, VIF, and VM may be modified. VIP, VIF and VM remain unaffected.

When operating in protected, compatibility, or 64-bit mode with a privilege level greater than 0, but less than or equal to IOPL, all flags can be modified except the IOPL field and RF<sup>1</sup>, IF, VIP, VIF, and VM; these remain unaffected. The AC and ID flags can only be modified if the operand-size attribute is 32. The interrupt flag (IF) is altered only when executing at a level at least as privileged as the IOPL. If a POPF/POPFD instruction is executed with insufficient privilege, an exception does not occur but privileged bits do not change.

When operating in virtual-8086 mode (EFLAGS.VM = 1) without the virtual-8086 mode extensions (CR4.VME = 0), the POPF/POPFD instructions can be used only if IOPL = 3; otherwise, a general-protection exception (#GP) occurs. If the virtual-8086 mode extensions are enabled (CR4.VME = 1), POPF (but not POPFD) can be executed in virtual-8086 mode with IOPL < 3.

In 64-bit mode, use REX.W to pop the top of stack to RFLAGS. The mnemonic assigned is POPFQ (note that the 32-bit operand is not encodable). POPFQ pops 64 bits from the stack, loads the lower 32 bits into RFLAGS, and zero extends the upper bits of RFLAGS.

See Chapter 3 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for more information about the EFLAGS registers.

<sup>1.</sup> RF is always zero after the execution of POPF. This is because POPF, like all instructions, clears RF as it begins to execute.

|                              |                 |     |                                                                                                                                                                                                        |         |         |          |         |         |         |         | Fla   | igs     |         |         |         |         |         |         |         |         |       |
|------------------------------|-----------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|----------|---------|---------|---------|---------|-------|---------|---------|---------|---------|---------|---------|---------|---------|---------|-------|
| Mode                         | Operand<br>Size | CPL | PL IOPL                                                                                                                                                                                                | 21      | 20      | 19       | 18      | 17      | 16      | 14      | 13:12 | 11      | 10      | 9       | 8       | 7       | 6       | 4       | 2       | 0       | Notes |
|                              | Size            |     |                                                                                                                                                                                                        | ID      | VIP     | VIF      | AC      | VM      | RF      | NT      | IOPL  | OF      | DF      | IF      | TF      | SF      | ZF      | AF      | PF      | CF      |       |
| Real-Address                 | 16              | 0   | 0-3                                                                                                                                                                                                    | N       | N       | N        | N       | N       | 0       | S       | S     | S       | S       | S       | S       | S       | S       | S       | S       | S       |       |
| Mode (CRO.PE<br>= 0)         | 32              | 0   | 0-3                                                                                                                                                                                                    | S       | N       | N        | S       | N       | 0       | S       | S     | S       | S       | S       | S       | S       | S       | S       | S       | S       |       |
| Protected,                   | 16              | 0   | 0-3                                                                                                                                                                                                    | N       | N       | N        | N       | N       | 0       | S       | S     | S       | S       | S       | S       | S       | S       | S       | S       | S       |       |
| Compatibility,<br>and 64-Bit | 16              | 1-3 | <cpl< td=""><td>N</td><td>N</td><td>N</td><td>N</td><td>N</td><td>0</td><td>S</td><td>N</td><td>S</td><td>S</td><td>N</td><td>S</td><td>S</td><td>S</td><td>S</td><td>S</td><td>S</td><td></td></cpl<> | N       | N       | N        | N       | N       | 0       | S       | N     | S       | S       | N       | S       | S       | S       | S       | S       | S       |       |
| Modes                        | 16              | 1-3 | ≥CPL                                                                                                                                                                                                   | N       | N       | N        | N       | N       | 0       | S       | N     | S       | S       | S       | S       | S       | S       | S       | S       | S       |       |
| (CR0.PE = 1,                 | 32, 64          | 0   | 0-3                                                                                                                                                                                                    | S       | N       | N        | S       | N       | 0       | S       | S     | S       | S       | S       | S       | S       | S       | S       | S       | S       |       |
| EFLAGS.VM =                  | 32, 64          | 1-3 | <cpl< td=""><td>S</td><td>N</td><td>N</td><td>S</td><td>N</td><td>0</td><td>S</td><td>N</td><td>S</td><td>S</td><td>N</td><td>S</td><td>S</td><td>S</td><td>S</td><td>S</td><td>S</td><td></td></cpl<> | S       | N       | N        | S       | N       | 0       | S       | N     | S       | S       | N       | S       | S       | S       | S       | S       | S       |       |
| 0)                           | 32, 64          | 1-3 | ≥CPL                                                                                                                                                                                                   | S       | N       | N        | S       | N       | 0       | S       | N     | S       | S       | S       | S       | S       | S       | S       | S       | S       |       |
| Virtual-8086                 | 16              | 3   | 0-2                                                                                                                                                                                                    | Χ       | Χ       | Χ        | Χ       | Χ       | Χ       | Χ       | Χ     | Χ       | Χ       | Χ       | Χ       | Χ       | Х       | Χ       | Χ       | Χ       | 1     |
| (CRO.PE = 1,<br>EFLAGS.VM =  | 16              | 3   | 3                                                                                                                                                                                                      | N       | N       | N        | N       | N       | 0       | S       | N     | S       | S       | S       | S       | S       | S       | S       | S       | S       |       |
| 1,                           | 32              | 3   | 0-2                                                                                                                                                                                                    | Χ       | Χ       | Χ        | Χ       | Χ       | Χ       | Χ       | Χ     | Χ       | Χ       | Χ       | Χ       | Χ       | Х       | Χ       | Χ       | Χ       | 1     |
| CR4.VME = 0)                 | 32              | 3   | 3                                                                                                                                                                                                      | S       | N       | N        | S       | N       | 0       | S       | N     | S       | S       | S       | S       | S       | S       | S       | S       | S       |       |
| VME<br>(CR0.PE = 1,          | 16              | 3   | 0-2                                                                                                                                                                                                    | N/<br>X | N/<br>X | SV/<br>X | N/<br>X | N/<br>X | 0/<br>X | S/<br>X | N/X   | S/<br>X | S/<br>X | N/<br>X | S/<br>X | S/<br>X | S/<br>X | S/<br>X | S/<br>X | S/<br>X | 2     |
| EFLAGS.VM =                  | 16              | 3   | 3                                                                                                                                                                                                      | N       | N       | N        | N       | N       | 0       | S       | N     | S       | S       | S       | S       | S       | S       | S       | S       | S       |       |
| CR4.VME = 1)                 | 32              | 3   | 0-2                                                                                                                                                                                                    | Χ       | Χ       | Χ        | Х       | Х       | Х       | Х       | Х     | Х       | Х       | Χ       | Х       | Х       | Х       | Х       | Χ       | Х       | 1     |
|                              | 32              | 3   | 3                                                                                                                                                                                                      | S       | N       | N        | S       | N       | 0       | S       | N     | S       | S       | S       | S       | S       | S       | S       | S       | S       |       |

Table 4-12. Effect of POPF/POPFD on the EFLAGS Register

## **NOTES:**

- 1. #GP fault no flag update
- 2. #GP fault with no flag update if VIP=1 in EFLAGS register and IF=1 in FLAGS value on stack

|                                                    | Кеу                |  |  |  |  |  |  |  |  |
|----------------------------------------------------|--------------------|--|--|--|--|--|--|--|--|
| S Updated from stack                               |                    |  |  |  |  |  |  |  |  |
| SV Updated from IF (bit 9) in FLAGS value on stack |                    |  |  |  |  |  |  |  |  |
| N                                                  | No change in value |  |  |  |  |  |  |  |  |
| Χ                                                  | No EFLAGS update   |  |  |  |  |  |  |  |  |
| 0                                                  | Value is cleared   |  |  |  |  |  |  |  |  |

## Operation

```
IF VM = 0 (* Not in Virtual-8086 Mode *)

THEN IF CPL = 0

THEN

IF OperandSize = 32;

THEN

EFLAGS ← Pop(); (* 32-bit pop *)

(* All non-reserved flags except RF, VIP, VIF, and VM can be modified; VIP, VIF, VM, and all reserved bits are unaffected. RF is cleared. *)

ELSE IF (Operandsize = 64)

RFLAGS = Pop(); (* 64-bit pop *)

(* All non-reserved flags except RF, VIP, VIF, and VM can be modified; VIP, VIF, VM, and all reserved bits are unaffected. RF is cleared. *)

ELSE (* OperandSize = 16 *)
```

```
EFLAGS[15:0] \leftarrow Pop(); (* 16-bit pop *)
                    (* All non-reserved flags can be modified. *)
         FI;
     ELSE (* CPL > 0 *)
         IF OperandSize = 32
               THEN
                    IF CPL > IOPL
                         THEN
                              EFLAGS \leftarrow Pop(); (* 32-bit pop *)
                              (* All non-reserved bits except IF, IOPL, VIP, VIF, VM and RF can be modified;
                              IF, IOPL, VIP, VIF, VM and all reserved bits are unaffected; RF is cleared. *)
                         ELSE
                              EFLAGS \leftarrow Pop(); (* 32-bit pop *)
                              (* All non-reserved bits except IOPL, VIP, VIF, VM and RF can be modified;
                              IOPL, VIP, VIF, VM and all reserved bits are unaffected; RF is cleared. *)
                    FI;
               ELSE IF (Operandsize = 64)
                    IF CPL > IOPL
                         THFN
                              RFLAGS \leftarrow Pop(); (* 64-bit pop *)
                              (* All non-reserved bits except IF, IOPL, VIP, VIF, VM and RF can be modified;
                              IF, IOPL, VIP, VIF, VM and all reserved bits are unaffected; RF is cleared. *)
                         ELSE
                              RFLAGS \leftarrow Pop(); (* 64-bit pop *)
                              (* All non-reserved bits except IOPL, VIP, VIF, VM and RF can be modified;
                              IOPL, VIP, VIF, VM and all reserved bits are unaffected; RF is cleared. *)
                    FI;
               ELSE (* OperandSize = 16 *)
                    EFLAGS[15:0] \leftarrow Pop(); (* 16-bit pop *)
                    (* All non-reserved bits except IOPL can be modified; IOPL and all
                    reserved bits are unaffected. *)
          FI:
     FI:
ELSE IF CR4.VME = 1 (* In Virtual-8086 Mode with VME Enabled *)
    IF IOPL = 3
         THEN IF OperandSize = 32
               THEN
                    EFLAGS \leftarrow Pop();
                    (* All non-reserved bits except IOPL, VIP, VIF, VM, and RF can be modified;
                    VIP, VIF, VM, IOPL and all reserved bits are unaffected. RF is cleared. *)
              ELSE
                    \mathsf{EFLAGS[15:0]} \leftarrow \mathsf{Pop()}; \mathsf{FI};
                    (* All non-reserved bits except IOPL can be modified:
                    IOPL and all reserved bits are unaffected. *)
         FI:
     ELSE (* IOPL < 3 *)
         IF (Operandsize = 32)
               THFN
                    #GP(0); (* Trap to virtual-8086 monitor. *)
               ELSE (* Operandsize = 16 *)
                    tempFLAGS \leftarrow Pop();
                    IF EFLAGS.VIP = 1 AND tempFLAGS[9] = 1
                         THEN #GP(0);
                         ELSE
```

```
EFLAGS.VIF \leftarrow tempFLAGS[9];
                                  EFLAGS[15:0] \leftarrow tempFLAGS;
                             (* All non-reserved bits except IOPL and IF can be modified;
                             IOPL, IF, and all reserved bits are unaffected. *)
                  FI;
             FI:
        FI;
   ELSE (* In Virtual-8086 Mode *)
        IF IOPL = 3
             THEN IF OperandSize = 32
                  THEN
                        EFLAGS \leftarrow Pop();
                        (* All non-reserved bits except IOPL, VIP, VIF, VM, and RF can be modified;
                        VIP, VIF, VM, IOPL and all reserved bits are unaffected. RF is cleared. *)
                  ELSE
                        EFLAGS[15:0] \leftarrow Pop(); FI;
                        (* All non-reserved bits except IOPL can be modified;
                        IOPL and all reserved bits are unaffected. *)
        ELSE (* IOPL < 3 *)
             #GP(0); (* Trap to virtual-8086 monitor. *)
        FI;
   FI;
FI;
```

## Flags Affected

All flags may be affected; see the Operation section for details.

### **Protected Mode Exceptions**

#SS(0) If the top of stack is not within the stack segment.

#PF(fault-code) If a page fault occurs.

#AC(0) If an unaligned memory reference is made while the current privilege level is 3 and alignment

checking is enabled.

#UD If the LOCK prefix is used.

# **Real-Address Mode Exceptions**

#SS If the top of stack is not within the stack segment.

**#UD** If the LOCK prefix is used.

### Virtual-8086 Mode Exceptions

#GP(0) If the I/O privilege level is less than 3.

If an attempt is made to execute the POPF/POPFD instruction with an operand-size override

prefix.

#SS(0) If the top of stack is not within the stack segment.

#PF(fault-code) If a page fault occurs.

#AC(0) If an unaligned memory reference is made while alignment checking is enabled.

**#UD** If the LOCK prefix is used.

## **Compatibility Mode Exceptions**

Same as for protected mode exceptions.

# **64-Bit Mode Exceptions**

#GP(0) If the memory address is in a non-canonical form. #SS(0) If the stack address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

If alignment checking is enabled and an unaligned memory reference is made while the current privilege level is 3. #AC(0)

# POR—Bitwise Logical OR

| Opcode/<br>Instruction      | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                       |
|-----------------------------|-----------|------------------------------|--------------------------|-----------------------------------|
| 0F EB /r <sup>1</sup>       | RM        | V/V                          | MMX                      | Bitwise OR of mm/m64 and mm.      |
| POR mm, mm/m64              |           |                              |                          |                                   |
| 66 0F EB /r                 | RM        | V/V                          | SSE2                     | Bitwise OR of xmm2/m128 and xmm1. |
| POR xmm1, xmm2/m128         |           |                              |                          |                                   |
| VEX.NDS.128.66.0F.WIG EB /r | RVM       | V/V                          | AVX                      | Bitwise OR of xmm2/m128 and xmm3. |
| VPOR xmm1, xmm2, xmm3/m128  |           |                              |                          |                                   |
| VEX.NDS.256.66.0F.WIG EB /r | RVM       | V/V                          | AVX2                     | Bitwise OR of ymm2/m256 and ymm3. |
| VPOR ymm1, ymm2, ymm3/m256  |           |                              |                          |                                   |

#### NOTES:

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Performs a bitwise logical OR operation on the source operand (second operand) and the destination operand (first operand) and stores the result in the destination operand. Each bit of the result is set to 1 if either or both of the corresponding bits of the first and second operands are 1; otherwise, it is set to 0.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Legacy SSE version: The source operand can be an MMX technology register or a 64-bit memory location. The destination operand is an MMX technology register.

128-bit Legacy SSE version: The second source operand is an XMM register or a 128-bit memory location. The first source and destination operands can be XMM registers. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The second source operand is an XMM register or a 128-bit memory location. The first source and destination operands can be XMM registers. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The second source operand is an YMM register or a 256-bit memory location. The first source and destination operands can be YMM registers.

Note: VEX.L must be 0, otherwise the instruction will #UD.

# Operation

POR (128-bit Legacy SSE version)
DEST ← DEST OR SRC
DEST[VLMAX-1:128] (Unmodified)

VPOR (VEX.128 encoded version)

DEST  $\leftarrow$  SRC1 OR SRC2 DEST[VLMAX-1:128]  $\leftarrow$  0

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

# VPOR (VEX.256 encoded version)

DEST ← SRC1 OR SRC2

# Intel C/C++ Compiler Intrinsic Equivalent

POR: \_\_m64 \_mm\_or\_si64(\_\_m64 m1, \_\_m64 m2)
(V)POR: \_\_m128i \_mm\_or\_si128(\_\_m128i m1, \_\_m128i m2)
VPOR: \_\_m256i \_mm256\_or\_si256 (\_\_m256i a, \_\_m256i b)

# Flags Affected

None.

# **SIMD Floating-Point Exceptions**

None.

# Other Exceptions

See Exceptions Type 4; additionally #UD If VEX.L = 1.

## PREFETCHh—Prefetch Data Into Caches

| Opcode   | Instruction    | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                     |
|----------|----------------|-----------|----------------|---------------------|-----------------------------------------------------------------|
| 0F 18 /1 | PREFETCHTO m8  | М         | Valid          | Valid               | Move data from <i>m8</i> closer to the processor using T0 hint. |
| 0F 18 /2 | PREFETCHT1 m8  | М         | Valid          | Valid               | Move data from <i>m8</i> closer to the processor using T1 hint. |
| 0F 18 /3 | PREFETCHT2 m8  | М         | Valid          | Valid               | Move data from <i>m8</i> closer to the processor using T2 hint. |
| 0F 18 /0 | PREFETCHNTA m8 | М         | Valid          | Valid               | Move data from $m8$ closer to the processor using NTA hint.     |

### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r) | NA        | NA        | NA        |

## **Description**

Fetches the line of data from memory that contains the byte specified with the source operand to a location in the cache hierarchy specified by a locality hint:

- T0 (temporal data)—prefetch data into all levels of the cache hierarchy.
  - Pentium III processor—1st- or 2nd-level cache.
  - Pentium 4 and Intel Xeon processors—2nd-level cache.
- T1 (temporal data with respect to first level cache)—prefetch data into level 2 cache and higher.
  - Pentium III processor—2nd-level cache.
  - Pentium 4 and Intel Xeon processors—2nd-level cache.
- T2 (temporal data with respect to second level cache)—prefetch data into level 2 cache and higher.
  - Pentium III processor—2nd-level cache.
  - Pentium 4 and Intel Xeon processors—2nd-level cache.
- NTA (non-temporal data with respect to all cache levels)—prefetch data into non-temporal cache structure and into a location close to the processor, minimizing cache pollution.
  - Pentium III processor—1st-level cache
  - Pentium 4 and Intel Xeon processors—2nd-level cache

The source operand is a byte memory location. (The locality hints are encoded into the machine level instruction using bits 3 through 5 of the ModR/M byte.)

If the line selected is already present in the cache hierarchy at a level closer to the processor, no data movement occurs. Prefetches from uncacheable or WC memory are ignored.

The PREFETCH*h* instruction is merely a hint and does not affect program behavior. If executed, this instruction moves data closer to the processor in anticipation of future use.

The implementation of prefetch locality hints is implementation-dependent, and can be overloaded or ignored by a processor implementation. The amount of data prefetched is also processor implementation-dependent. It will, however, be a minimum of 32 bytes.

It should be noted that processors are free to speculatively fetch and cache data from system memory regions that are assigned a memory-type that permits speculative reads (that is, the WB, WC, and WT memory types). A PREFETCHh instruction is considered a hint to this speculative behavior. Because this speculative fetching can occur at any time and is not tied to instruction execution, a PREFETCHh instruction is not ordered with respect to the fence instructions (MFENCE, SFENCE, and LFENCE) or locked memory references. A PREFETCHh instruction is also

unordered with respect to CLFLUSH instructions, other PREFETCH*h* instructions, or any other general instruction. It is ordered with respect to serializing instructions such as CPUID, WRMSR, OUT, and MOV CR.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

## Operation

FETCH (m8);

# Intel C/C++ Compiler Intrinsic Equivalent

void \_mm\_prefetch(char \*p, int i)

The argument "\*p" gives the address of the byte (and corresponding cache line) to be prefetched. The value "i" gives a constant (\_MM\_HINT\_T0, \_MM\_HINT\_T1, \_MM\_HINT\_T2, or \_MM\_HINT\_NTA) that specifies the type of prefetch operation to be performed.

## **Numeric Exceptions**

None.

# **Exceptions (All Operating Modes)**

# PREFETCHW—Prefetch Data into Caches in Anticipation of a Write

| Opcode/<br>Instruction   | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                           |
|--------------------------|-----------|------------------------------|--------------------------|-----------------------------------------------------------------------|
| OF OD /1<br>PREFETCHW m8 | Α         | V/V                          | PRFCHW                   | Move data from m8 closer to the processor in anticipation of a write. |

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r) | NA        | NA        | NA        |

## **Description**

Fetches the cache line of data from memory that contains the byte specified with the source operand to a location in the 1st or 2nd level cache and invalidates all other cached instances of the line.

The source operand is a byte memory location. If the line selected is already present in the lowest level cache and is already in an exclusively owned state, no data movement occurs. Prefetches from non-writeback memory are ignored.

The PREFETCHW instruction is merely a hint and does not affect program behavior. If executed, this instruction moves data closer to the processor and invalidates any other cached copy in anticipation of the line being written to in the future.

The characteristic of prefetch locality hints is implementation-dependent, and can be overloaded or ignored by a processor implementation. The amount of data prefetched is also processor implementation-dependent. It will, however, be a minimum of 32 bytes.

It should be noted that processors are free to speculatively fetch and cache data with exclusive ownership from system memory regions that permit such accesses (that is, the WB memory type). A PREFETCHW instruction is considered a hint to this speculative behavior. Because this speculative fetching can occur at any time and is not tied to instruction execution, a PREFETCHW instruction is not ordered with respect to the fence instructions (MFENCE, SFENCE, and LFENCE) or locked memory references. A PREFETCHW instruction is also unordered with respect to CLFLUSH instructions, other PREFETCHW instructions, or any other general instruction

It is ordered with respect to serializing instructions such as CPUID, WRMSR, OUT, and MOV CR.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

# Operation

FETCH WITH EXCLUSIVE OWNERSHIP (m8);

### Flags Affected

All flags are affected

### C/C++ Compiler Intrinsic Equivalent

void \_m\_prefetchw( void \* );

#### **Protected Mode Exceptions**

#UD If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

**#UD** If the LOCK prefix is used.

### Virtual-8086 Mode Exceptions

# **Compatibility Mode Exceptions**

#UD If the LOCK prefix is used.

# **64-Bit Mode Exceptions**

## PREFETCHWT1—Prefetch Vector Data Into Caches with Intent to Write and T1 Hint

| Opcode/<br>Instruction     | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID Feature<br>Flag | Description                                                                   |
|----------------------------|-----------|------------------------------|-----------------------|-------------------------------------------------------------------------------|
| OF OD /2<br>PREFETCHWT1 m8 | М         | V/V                          | PREFETCHWT1           | Move data from m8 closer to the processor using T1 hint with intent to write. |

### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r) | NA        | NA        | NA        |

## **Description**

Fetches the line of data from memory that contains the byte specified with the source operand to a location in the cache hierarchy specified by an intent to write hint (so that data is brought into 'Exclusive' state via a request for ownership) and a locality hint:

• T1 (temporal data with respect to first level cache)—prefetch data into the second level cache.

The source operand is a byte memory location. (The locality hints are encoded into the machine level instruction using bits 3 through 5 of the ModR/M byte. Use of any ModR/M value other than the specified ones will lead to unpredictable behavior.)

If the line selected is already present in the cache hierarchy at a level closer to the processor, no data movement occurs. Prefetches from uncacheable or WC memory are ignored.

The PREFETCHh instruction is merely a hint and does not affect program behavior. If executed, this instruction moves data closer to the processor in anticipation of future use.

The implementation of prefetch locality hints is implementation-dependent, and can be overloaded or ignored by a processor implementation. The amount of data prefetched is also processor implementation-dependent. It will, however, be a minimum of 32 bytes.

It should be noted that processors are free to speculatively fetch and cache data from system memory regions that are assigned a memory-type that permits speculative reads (that is, the WB, WC, and WT memory types). A PREFETCHh instruction is considered a hint to this speculative behavior. Because this speculative fetching can occur at any time and is not tied to instruction execution, a PREFETCHh instruction is not ordered with respect to the fence instructions (MFENCE, SFENCE, and LFENCE) or locked memory references. A PREFETCHh instruction is also unordered with respect to CLFLUSH instructions, other PREFETCHh instructions, or any other general instruction. It is ordered with respect to serializing instructions such as CPUID, WRMSR, OUT, and MOV CR.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

#### Operation

PREFETCH(mem, Level, State) Prefetches a byte memory location pointed by 'mem' into the cache level specified by 'Level'; a request for exclusive/ownership is done if 'State' is 1. Note that the memory location ignore cache line splits. This operation is considered a hint for the processor and may be skipped depending on implementation.

Prefetch (m8, Level = 1, EXCLUSIVE=1);

#### Flags Affected

All flags are affected

#### C/C++ Compiler Intrinsic Equivalent

void \_mm\_prefetch( char const \*, int hint= \_MM\_HINT\_ET1);

### **Protected Mode Exceptions**

**Real-Address Mode Exceptions** 

#UD If the LOCK prefix is used.

Virtual-8086 Mode Exceptions

#UD If the LOCK prefix is used.

**Compatibility Mode Exceptions** 

#UD If the LOCK prefix is used.

**64-Bit Mode Exceptions** 

# **PSADBW—Compute Sum of Absolute Differences**

| Opcode/<br>Instruction                                               | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                                                                      |
|----------------------------------------------------------------------|-----------|------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OF F6 /r <sup>1</sup><br>PSADBW <i>mm1</i> , <i>mm2</i> / <i>m64</i> | RM        | V/V                          | SSE                      | Computes the absolute differences of the packed unsigned byte integers from mm2 /m64 and mm1; differences are then summed to produce an unsigned word integer result.                                                            |
| 66 OF F6 /r<br>PSADBW xmm1, xmm2/m128                                | RM        | V/V                          | SSE2                     | Computes the absolute differences of the packed unsigned byte integers from xmm2 /m128 and xmm1; the 8 low differences and 8 high differences are then summed separately to produce two unsigned word integer results.           |
| VEX.NDS.128.66.0F.WIG F6 /r<br>VPSADBW xmm1, xmm2, xmm3/m128         | RVM       | V/V                          | AVX                      | Computes the absolute differences of the packed unsigned byte integers from xmm3 /m128 and xmm2; the 8 low differences and 8 high differences are then summed separately to produce two unsigned word integer results.           |
| VEX.NDS.256.66.0F.WIG F6 /r<br>VPSADBW ymm1, ymm2, ymm3/m256         | RVM       | V/V                          | AVX2                     | Computes the absolute differences of the packed unsigned byte integers from <i>ymm3</i> / <i>m256</i> and <i>ymm2</i> ; then each consecutive 8 differences are summed separately to produce four unsigned word integer results. |

### NOTES:

#### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |  |
|-------|------------------|---------------|---------------|-----------|--|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |  |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |  |

## **Description**

Computes the absolute value of the difference of 8 unsigned byte integers from the source operand (second operand) and from the destination operand (first operand). These 8 differences are then summed to produce an unsigned word integer result that is stored in the destination operand. Figure 4-10 shows the operation of the PSADBW instruction when using 64-bit operands.

When operating on 64-bit operands, the word integer result is stored in the low word of the destination operand, and the remaining bytes in the destination operand are cleared to all 0s.

When operating on 128-bit operands, two packed results are computed. Here, the 8 low-order bytes of the source and destination operands are operated on to produce a word result that is stored in the low word of the destination operand, and the 8 high-order bytes are operated on to produce a word result that is stored in bits 64 through 79 of the destination operand. The remaining bytes of the destination operand are cleared.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Legacy SSE version: The source operand can be an MMX technology register or a 64-bit memory location. The destination operand is an MMX technology register.

128-bit Legacy SSE version: The first source operand and destination register are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

VEX.128 encoded version: The first source operand and destination register are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The first source operand and destination register are YMM registers. The second source operand is an YMM register or a 256-bit memory location.

Note: VEX.L must be 0, otherwise the instruction will #UD.



Figure 4-10. PSADBW Instruction Operation Using 64-bit Operands

# Operation

## PSADBW (when using 64-bit operands)

TEMP0  $\leftarrow$  ABS(DEST[7:0] - SRC[7:0]); (\* Repeat operation for bytes 2 through 6 \*) TEMP7  $\leftarrow$  ABS(DEST[63:56] - SRC[63:56]); DEST[15:0]  $\leftarrow$  SUM(TEMP0:TEMP7); DEST[63:16]  $\leftarrow$  00000000000H;

#### PSADBW (when using 128-bit operands)

$$\label{eq:temporary} \begin{split} \text{TEMP0} \leftarrow & \text{ABS(DEST[7:0]} - \text{SRC[7:0])}; \\ \text{(* Repeat operation for bytes 2 through 14 *)} \\ \text{TEMP15} \leftarrow & \text{ABS(DEST[127:120]} - \text{SRC[127:120])}; \\ \text{DEST[15:0]} \leftarrow & \text{SUM(TEMP0:TEMP7)}; \\ \text{DEST[63:16]} \leftarrow & \text{0000000000000H}; \\ \text{DEST[79:64]} \leftarrow & \text{SUM(TEMP8:TEMP15)}; \\ \text{DEST[127:80]} \leftarrow & \text{000000000000H}; \\ \text{DEST[VLMAX-1:128]} \text{ (Unmodified)} \end{split}$$

#### VPSADBW (VEX.128 encoded version)

TEMP0 ← ABS(SRC1[7:0] - SRC2[7:0]) (\* Repeat operation for bytes 2 through 14 \*) TEMP15 ← ABS(SRC1[127:120] - SRC2[127:120]) DEST[15:0] ← SUM(TEMP0:TEMP7) DEST[63:16] ← 000000000000H DEST[79:64] ← SUM(TEMP8:TEMP15) DEST[127:80] ← 00000000000 DEST[VLMAX-1:128] ← 0

## VPSADBW (VEX.256 encoded version)

TEMP0  $\leftarrow$  ABS(SRC1[7:0] - SRC2[7:0]) (\* Repeat operation for bytes 2 through 30\*) TEMP31  $\leftarrow$  ABS(SRC1[255:248] - SRC2[255:248]) DEST[15:0]  $\leftarrow$  SUM(TEMP0:TEMP7)  $\begin{array}{l} \mathsf{DEST}[63:16] \leftarrow 000000000000\mathsf{OH} \\ \mathsf{DEST}[79:64] \leftarrow \mathsf{SUM}(\mathsf{TEMP8:TEMP15}) \\ \mathsf{DEST}[127:80] \leftarrow 00000000000\mathsf{OH} \\ \mathsf{DEST}[143:128] \leftarrow \mathsf{SUM}(\mathsf{TEMP16:TEMP23}) \\ \mathsf{DEST}[191:144] \leftarrow 00000000000\mathsf{OH} \\ \mathsf{DEST}[207:192] \leftarrow \mathsf{SUM}(\mathsf{TEMP24:TEMP31}) \\ \mathsf{DEST}[223:208] \leftarrow 0000000000\mathsf{OH} \\ \end{array}$ 

## Intel C/C++ Compiler Intrinsic Equivalent

PSADBW: \_\_m64 \_mm\_sad\_pu8(\_\_m64 a,\_\_m64 b)
(V)PSADBW: \_\_m128i \_mm\_sad\_epu8(\_\_m128i a, \_\_m128i b)

VPSADBW: \_\_m256i \_mm256\_sad\_epu8(\_\_m256i a, \_\_m256i b)

## Flags Affected

None.

# **SIMD Floating-Point Exceptions**

None.

# **Other Exceptions**

See Exceptions Type 4; additionally #UD If VEX.L = 1.

# PSHUFB — Packed Shuffle Bytes

| Opcode/<br>Instruction                                                                | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                              |
|---------------------------------------------------------------------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------------------------------|
| OF 38 00 /r <sup>1</sup><br>PSHUFB <i>mm1</i> , <i>mm2/m64</i>                        | RM        | V/V                          | SSSE3                    | Shuffle bytes in <i>mm1</i> according to contents of <i>mm2/m64</i> .    |
| 66 0F 38 00 /r<br>PSHUFB xmm1, xmm2/m128                                              | RM        | V/V                          | SSSE3                    | Shuffle bytes in <i>xmm1</i> according to contents of <i>xmm2/m128</i> . |
| VEX.NDS.128.66.0F38.WIG 00 /r<br>VPSHUFB xmm1, xmm2, xmm3/m128                        | RVM       | V/V                          | AVX                      | Shuffle bytes in <i>xmm2</i> according to contents of <i>xmm3/m128</i> . |
| VEX.NDS.256.66.0F38.WIG 00 /r<br>VPSHUFB <i>ymm1</i> , <i>ymm2</i> , <i>ymm3/m256</i> | RVM       | V/V                          | AVX2                     | Shuffle bytes in <i>ymm2</i> according to contents of <i>ymm3/m256</i> . |

### NOTES:

## Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

PSHUFB performs in-place shuffles of bytes in the destination operand (the first operand) according to the shuffle control mask in the source operand (the second operand). The instruction permutes the data in the destination operand, leaving the shuffle mask unaffected. If the most significant bit (bit[7]) of each byte of the shuffle control mask is set, then constant zero is written in the result byte. Each byte in the shuffle control mask forms an index to permute the corresponding byte in the destination operand. The value of each index is the least significant 4 bits (128-bit operation) or 3 bits (64-bit operation) of the shuffle control byte. When the source operand is a 128-bit memory operand, the operand must be aligned on a 16-byte boundary or a general-protection exception (#GP) will be generated.

In 64-bit mode, use the REX prefix to access additional registers.

Legacy SSE version: Both operands can be MMX registers.

128-bit Legacy SSE version: The first source operand and the destination operand are the same. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The destination operand is the first operand, the first source operand is the second operand, the second source operand is the third operand. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: Bits (255:128) of the destination YMM register stores the 16-byte shuffle result of the upper 16 bytes of the first source operand, using the upper 16-bytes of the second source operand as control mask. The value of each index is for the high 128-bit lane is the least significant 4 bits of the respective shuffle control byte. The index value selects a source data element within each 128-bit lane.

Note: VEX.L must be 0, otherwise the instruction will #UD.

### Operation

PSHUFB (with 64 bit operands)

TEMP  $\leftarrow$  DEST for i = 0 to 7 {

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

```
if (SRC[(i * 8)+7] = 1) then
         DEST[(i*8)+7...(i*8)+0] \leftarrow 0;
    else
         index[2..0] \leftarrow SRC[(i*8)+2..(i*8)+0];
         DEST[(i*8)+7...(i*8)+0] \leftarrow TEMP[(index*8+7)..(index*8+0)];
    endif;
}
PSHUFB (with 128 bit operands)
TEMP \leftarrow DEST
for i = 0 to 15 {
    if (SRC[(i * 8)+7] = 1) then
         DEST[(i*8)+7..(i*8)+0] \leftarrow 0;
         index[3..0] \leftarrow SRC[(i*8)+3..(i*8)+0];
         DEST[(i*8)+7..(i*8)+0] \leftarrow TEMP[(index*8+7)..(index*8+0)];
    endif
}
DEST[VLMAX-1:128] \leftarrow 0
VPSHUFB (VEX.128 encoded version)
for i = 0 to 15 {
    if (SRC2[(i * 8)+7] = 1) then
         DEST[(i*8)+7..(i*8)+0] \leftarrow 0;
         index[3..0] \leftarrow SRC2[(i*8)+3...(i*8)+0];
         DEST[(i*8)+7..(i*8)+0] \leftarrow SRC1[(index*8+7)..(index*8+0)];
    endif
}
DEST[VLMAX-1:128] \leftarrow 0
VPSHUFB (VEX.256 encoded version)
for i = 0 to 15 {
    if (SRC2[(i * 8)+7] == 1) then
         DEST[(i*8)+7..(i*8)+0] \leftarrow 0;
         index[3..0] \leftarrow SRC2[(i*8)+3..(i*8)+0];
         DEST[(i*8)+7..(i*8)+0] \leftarrow SRC1[(index*8+7)..(index*8+0)];
    if (SRC2[128 + (i * 8) + 7] == 1) then
         DEST[128 + (i*8)+7..(i*8)+0] \leftarrow 0;
         else
         index[3..0] \leftarrow SRC2[128 + (i*8)+3...(i*8)+0];
         DEST[128 + (i*8)+7..(i*8)+0] \leftarrow SRC1[128 + (index*8+7)..(index*8+0)];
    endif
}
```



Figure 4-11. PSHUFB with 64-Bit Operands

# Intel C/C++ Compiler Intrinsic Equivalent

PSHUFB: \_\_m64 \_mm\_shuffle\_pi8 (\_\_m64 a, \_\_m64 b)

(V)PSHUFB: \_\_m128i \_mm\_shuffle\_epi8 (\_\_m128i a, \_\_m128i b)

VPSHUFB: \_\_m256i \_mm256\_shuffle\_epi8(\_\_m256i a, \_\_m256i b)

# **SIMD Floating-Point Exceptions**

None.

# **Other Exceptions**

See Exceptions Type 4; additionally #UD If VEX.L = 1.

## PSHUFD—Shuffle Packed Doublewords

| Opcode/<br>Instruction        | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                |
|-------------------------------|-----------|------------------------------|--------------------------|----------------------------------------------------------------------------|
| 66 0F 70 /rib                 | RMI       | V/V                          | SSE2                     | Shuffle the doublewords in xmm2/m128                                       |
| PSHUFD xmm1, xmm2/m128, imm8  |           |                              |                          | based on the encoding in <i>imm8</i> and store the result in <i>xmm1</i> . |
| VEX.128.66.0F.WIG 70 /r ib    | RMI       | V/V                          | AVX                      | Shuffle the doublewords in xmm2/m128                                       |
| VPSHUFD xmm1, xmm2/m128, imm8 |           |                              |                          | based on the encoding in <i>imm8</i> and store the result in <i>xmm1</i> . |
| VEX.256.66.0F.WIG 70 /r ib    | RMI       | V/V                          | AVX2                     | Shuffle the doublewords in ymm2/m256                                       |
| VPSHUFD ymm1, ymm2/m256, imm8 |           |                              |                          | based on the encoding in <i>imm8</i> and store the result in <i>ymm1</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RMI   | ModRM:reg (w) | ModRM:r/m (r) | imm8      | NA        |

# **Description**

Copies doublewords from source operand (second operand) and inserts them in the destination operand (first operand) at the locations selected with the order operand (third operand). Figure 4-12 shows the operation of the 256-bit VPSHUFD instruction and the encoding of the order operand. Each 2-bit field in the order operand selects the contents of one doubleword location within a 128-bit lane and copy to the target element in the destination operand. For example, bits 0 and 1 of the order operand targets the first doubleword element in the low and high 128-bit lane of the destination operand for 256-bit VPSHUFD. The encoded value of bits 1:0 of the order operand (see the field encoding in Figure 4-12) determines which doubleword element (from the respective 128-bit lane) of the source operand will be copied to doubleword 0 of the destination operand.

For 128-bit operation, only the low 128-bit lane are operative. The source operand can be an XMM register or a 128-bit memory location. The destination operand is an XMM register. The order operand is an 8-bit immediate. Note that this instruction permits a doubleword in the source operand to be copied to more than one doubleword location in the destination operand.



Figure 4-12. 256-bit VPSHUFD Instruction Operation

The source operand can be an XMM register or a 128-bit memory location. The destination operand is an XMM register. The order operand is an 8-bit immediate. Note that this instruction permits a doubleword in the source operand to be copied to more than one doubleword location in the destination operand.

Legacy SSE instructions: In 64-bit mode using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: Bits (255:128) of the destination stores the shuffled results of the upper 16 bytes of the source operand using the immediate byte as the order operand.

Note: VEX.vvvv is reserved and must be 1111b, VEX.L must be 0, otherwise the instruction will #UD.

### Operation

## PSHUFD (128-bit Legacy SSE version)

DEST[31:0]  $\leftarrow$  (SRC >> (ORDER[1:0] \* 32))[31:0]; DEST[63:32]  $\leftarrow$  (SRC >> (ORDER[3:2] \* 32))[31:0]; DEST[95:64]  $\leftarrow$  (SRC >> (ORDER[5:4] \* 32))[31:0]; DEST[127:96]  $\leftarrow$  (SRC >> (ORDER[7:6] \* 32))[31:0]; DEST[VLMAX-1:128] (Unmodified)

### VPSHUFD (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  (SRC >> (ORDER[1:0] \* 32))[31:0]; DEST[63:32]  $\leftarrow$  (SRC >> (ORDER[3:2] \* 32))[31:0]; DEST[95:64]  $\leftarrow$  (SRC >> (ORDER[5:4] \* 32))[31:0]; DEST[127:96]  $\leftarrow$  (SRC >> (ORDER[7:6] \* 32))[31:0]; DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPSHUFD (VEX.256 encoded version)

$$\begin{split} \mathsf{DEST}[31:0] &\leftarrow (\mathsf{SRC}[127:0] >> (\mathsf{ORDER}[1:0] * 32))[31:0]; \\ \mathsf{DEST}[63:32] &\leftarrow (\mathsf{SRC}[127:0] >> (\mathsf{ORDER}[3:2] * 32))[31:0]; \\ \mathsf{DEST}[95:64] &\leftarrow (\mathsf{SRC}[127:0] >> (\mathsf{ORDER}[5:4] * 32))[31:0]; \\ \mathsf{DEST}[127:96] &\leftarrow (\mathsf{SRC}[127:0] >> (\mathsf{ORDER}[7:6] * 32))[31:0]; \\ \mathsf{DEST}[159:128] &\leftarrow (\mathsf{SRC}[255:128] >> (\mathsf{ORDER}[1:0] * 32))[31:0]; \\ \mathsf{DEST}[191:160] &\leftarrow (\mathsf{SRC}[255:128] >> (\mathsf{ORDER}[3:2] * 32))[31:0]; \\ \mathsf{DEST}[223:192] &\leftarrow (\mathsf{SRC}[255:128] >> (\mathsf{ORDER}[5:4] * 32))[31:0]; \\ \mathsf{DEST}[255:224] &\leftarrow (\mathsf{SRC}[255:128] >> (\mathsf{ORDER}[7:6] * 32))[31:0]; \\ \end{split}$$

# Intel C/C++ Compiler Intrinsic Equivalent

(V)PSHUFD: \_\_m128i \_mm\_shuffle\_epi32(\_\_m128i a, int n)

VPSHUFD: \_\_m256i \_mm256\_shuffle\_epi32(\_\_m256i a, const int n)

## Flags Affected

None.

### SIMD Floating-Point Exceptions

None.

### Other Exceptions

See Exceptions Type 4; additionally #UD If VEX.L = 1.

If VEX.vvvv  $\neq$  1111B.

# PSHUFHW—Shuffle Packed High Words

| Opcode/<br>Instruction                          | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                            |
|-------------------------------------------------|-----------|------------------------------|--------------------------|----------------------------------------------------------------------------------------|
| F3 0F 70 /r ib<br>PSHUFHW xmm1, xmm2/m128, imm8 | RMI       | V/V                          | SSE2                     | Shuffle the high words in xmm2/m128 based on the encoding in imm8 and store the result |
|                                                 |           |                              |                          | in xmm1.                                                                               |
| VEX.128.F3.0F.WIG 70 /r ib                      | RMI       | V/V                          | AVX                      | Shuffle the high words in xmm2/m128 based                                              |
| VPSHUFHW xmm1, xmm2/m128, imm8                  |           |                              |                          | on the encoding in <i>imm8</i> and store the result in <i>xmm1</i> .                   |
| VEX.256.F3.0F.WIG 70 /r ib                      | RMI       | V/V                          | AVX2                     | Shuffle the high words in ymm2/m256 based                                              |
| VPSHUFHW ymm1, ymm2/m256, imm8                  |           |                              |                          | on the encoding in <i>imm8</i> and store the result in <i>ymm1</i> .                   |

## **Instruction Operand Encoding**

|       |               | •             |           |           |  |
|-------|---------------|---------------|-----------|-----------|--|
| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |  |
| RMI   | ModRM:reg (w) | ModRM:r/m (r) | imm8      | NA        |  |

## **Description**

Copies words from the high quadword of a 128-bit lane of the source operand and inserts them in the high quadword of the destination operand at word locations (of the respective lane) selected with the immediate operand. This 256-bit operation is similar to the in-lane operation used by the 256-bit VPSHUFD instruction, which is illustrated in Figure 4-12. For 128-bit operation, only the low 128-bit lane is operative. Each 2-bit field in the immediate operand selects the contents of one word location in the high quadword of the destination operand. The binary encodings of the immediate operand fields select words (0, 1, 2 or 3, 4) from the high quadword of the source operand to be copied to the destination operand. The low quadword of the source operand is copied to the low quadword of the destination operand, for each 128-bit lane.

Note that this instruction permits a word in the high quadword of the source operand to be copied to more than one word location in the high quadword of the destination operand.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The destination operand is an XMM register. The source operand can be an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The destination operand is an XMM register. The source operand can be an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed. VEX.vvvv is reserved and must be 1111b, VEX.L must be 0, otherwise the instruction will #UD.

VEX.256 encoded version: The destination operand is an YMM register. The source operand can be an YMM register or a 256-bit memory location.

Note: In VEX encoded versions VEX.vvvv is reserved and must be 1111b otherwise instructions will #UD.

#### Operation

# PSHUFHW (128-bit Legacy SSE version)

DEST[63:0]  $\leftarrow$  SRC[63:0]

DEST[79:64]  $\leftarrow$  (SRC >> (imm[1:0] \*16))[79:64]

DEST[95:80]  $\leftarrow$  (SRC >> (imm[3:2] \* 16))[79:64]

DEST[111:96]  $\leftarrow$  (SRC >> (imm[5:4] \* 16))[79:64]

DEST[127:112]  $\leftarrow$  (SRC >> (imm[7:6] \* 16))[79:64]

DEST[VLMAX-1:128] (Unmodified)

## VPSHUFHW (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[63:0] DEST[79:64]  $\leftarrow$  (SRC1 >> (imm[1:0] \*16))[79:64] DEST[95:80]  $\leftarrow$  (SRC1 >> (imm[3:2] \* 16))[79:64] DEST[111:96]  $\leftarrow$  (SRC1 >> (imm[5:4] \* 16))[79:64] DEST[127:112]  $\leftarrow$  (SRC1 >> (imm[7:6] \* 16))[79:64] DEST[VLMAX-1:128]  $\leftarrow$  0

## VPSHUFHW (VEX.256 encoded version)

 $\begin{aligned} &\text{DEST}[63:0] \leftarrow \text{SRC1}[63:0] \\ &\text{DEST}[79:64] \leftarrow (\text{SRC1} >> (\text{imm}[1:0] *16))[79:64] \\ &\text{DEST}[95:80] \leftarrow (\text{SRC1} >> (\text{imm}[3:2] * 16))[79:64] \\ &\text{DEST}[111:96] \leftarrow (\text{SRC1} >> (\text{imm}[5:4] * 16))[79:64] \\ &\text{DEST}[127:112] \leftarrow (\text{SRC1} >> (\text{imm}[7:6] * 16))[79:64] \\ &\text{DEST}[191:128] \leftarrow \text{SRC1}[191:128] \\ &\text{DEST}[207192] \leftarrow (\text{SRC1} >> (\text{imm}[1:0] *16))[207:192] \\ &\text{DEST}[223:208] \leftarrow (\text{SRC1} >> (\text{imm}[3:2] * 16))[207:192] \\ &\text{DEST}[239:224] \leftarrow (\text{SRC1} >> (\text{imm}[5:4] * 16))[207:192] \\ &\text{DEST}[255:240] \leftarrow (\text{SRC1} >> (\text{imm}[7:6] * 16))[207:192] \end{aligned}$ 

## Intel C/C++ Compiler Intrinsic Equivalent

(V)PSHUFHW:  $\__m128i$   $\_mm\_shufflehi\_epi16(\__m128i$  a, int n)

VPSHUFHW: \_\_m256i \_mm256\_shufflehi\_epi16(\_\_m256i a, const int n)

## **Flags Affected**

None.

## SIMD Floating-Point Exceptions

None.

## Other Exceptions

See Exceptions Type 4; additionally #UD If VEX.L = 1.

If VEX.vvvv ≠ 1111B.

## PSHUFLW—Shuffle Packed Low Words

| Opcode/<br>Instruction                                                              | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                    |
|-------------------------------------------------------------------------------------|-----------|------------------------------|--------------------------|------------------------------------------------------------------------------------------------|
| F2 0F 70 /r ib<br>PSHUFLW xmm1, xmm2/m128, imm8                                     | RMI       | V/V                          | SSE2                     | Shuffle the low words in xmm2/m128 based on the encoding in imm8 and store the result in xmm1. |
| VEX.128.F2.0F.WIG 70 /r ib<br>VPSHUFLW <i>xmm1</i> , <i>xmm2/m128</i> , <i>imm8</i> | RMI       | V/V                          | AVX                      | Shuffle the low words in xmm2/m128 based on the encoding in imm8 and store the result in xmm1. |
| VEX.256.F2.0F.WIG 70 /r ib<br>VPSHUFLW ymm1, ymm2/m256, imm8                        | RMI       | V/V                          | AVX2                     | Shuffle the low words in ymm2/m256 based on the encoding in imm8 and store the result in ymm1. |

## **Instruction Operand Encoding**

|       |               | •             |           |           |  |
|-------|---------------|---------------|-----------|-----------|--|
| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |  |
| RMI   | ModRM:reg (w) | ModRM:r/m (r) | imm8      | NA        |  |

## **Description**

Copies words from the low quadword of a 128-bit lane of the source operand and inserts them in the low quadword of the destination operand at word locations (of the respective lane) selected with the immediate operand. The 256-bit operation is similar to the in-lane operation used by the 256-bit VPSHUFD instruction, which is illustrated in Figure 4-12. For 128-bit operation, only the low 128-bit lane is operative. Each 2-bit field in the immediate operand selects the contents of one word location in the low quadword of the destination operand. The binary encodings of the immediate operand fields select words (0, 1, 2 or 3) from the low quadword of the source operand to be copied to the destination operand. The high quadword of the source operand is copied to the high quadword of the destination operand, for each 128-bit lane.

Note that this instruction permits a word in the low quadword of the source operand to be copied to more than one word location in the low quadword of the destination operand.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The destination operand is an XMM register. The source operand can be an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The destination operand is an XMM register. The source operand can be an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The destination operand is an YMM register. The source operand can be an YMM register or a 256-bit memory location.

Note: VEX.vvvv is reserved and must be 1111b, VEX.L must be 0, otherwise instructions will #UD.

### Operation

#### PSHUFLW (128-bit Legacy SSE version)

DEST[15:0]  $\leftarrow$  (SRC >> (imm[1:0] \*16))[15:0]

DEST[31:16]  $\leftarrow$  (SRC >> (imm[3:2] \* 16))[15:0]

DEST[47:32]  $\leftarrow$  (SRC >> (imm[5:4] \* 16))[15:0]

DEST[63:48]  $\leftarrow$  (SRC >> (imm[7:6] \* 16))[15:0]

DEST[127:64] ← SRC[127:64]

DEST[VLMAX-1:128] (Unmodified)

### VPSHUFLW (VEX.128 encoded version)

DEST[15:0]  $\leftarrow$  (SRC1 >> (imm[1:0] \*16))[15:0] DEST[31:16]  $\leftarrow$  (SRC1 >> (imm[3:2] \* 16))[15:0] DEST[47:32]  $\leftarrow$  (SRC1 >> (imm[5:4] \* 16))[15:0] DEST[63:48]  $\leftarrow$  (SRC1 >> (imm[7:6] \* 16))[15:0] DEST[127:64]  $\leftarrow$  SRC[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

## VPSHUFLW (VEX.256 encoded version)

 $\begin{aligned} &\text{DEST}[15:0] \leftarrow (\text{SRC1} >> (\text{imm}[1:0]*16))[15:0] \\ &\text{DEST}[31:16] \leftarrow (\text{SRC1} >> (\text{imm}[3:2]*16))[15:0] \\ &\text{DEST}[47:32] \leftarrow (\text{SRC1} >> (\text{imm}[5:4]*16))[15:0] \\ &\text{DEST}[63:48] \leftarrow (\text{SRC1} >> (\text{imm}[7:6]*16))[15:0] \\ &\text{DEST}[127:64] \leftarrow \text{SRC1}[127:64] \\ &\text{DEST}[143:128] \leftarrow (\text{SRC1} >> (\text{imm}[1:0]*16))[143:128] \\ &\text{DEST}[159:144] \leftarrow (\text{SRC1} >> (\text{imm}[3:2]*16))[143:128] \\ &\text{DEST}[175:160] \leftarrow (\text{SRC1} >> (\text{imm}[5:4]*16))[143:128] \\ &\text{DEST}[191:176] \leftarrow (\text{SRC1} >> (\text{imm}[7:6]*16))[143:128] \\ &\text{DEST}[255:192] \leftarrow \text{SRC1}[255:192] \end{aligned}$ 

## Intel C/C++ Compiler Intrinsic Equivalent

(V)PSHUFLW: \_\_m128i \_mm\_shufflelo\_epi16(\_\_m128i a, int n)

VPSHUFLW: m256i mm256 shufflelo epi16( m256i a, const int n)

## **Flags Affected**

None.

## SIMD Floating-Point Exceptions

None.

## Other Exceptions

See Exceptions Type 4; additionally #UD If VEX.L = 1.

If VEX.vvvv  $\neq$  1111B.

## PSHUFW—Shuffle Packed Words

| Opcode/<br>Instruction    | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                  |
|---------------------------|-----------|----------------|---------------------|--------------------------------------------------------------|
| 0F 70 /r ib               | RMI       | Valid          | Valid               | Shuffle the words in mm2/m64 based on the                    |
| PSHUFW mm1, mm2/m64, imm8 |           |                |                     | encoding in <i>imm8</i> and store the result in <i>mm1</i> . |

## Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RMI   | ModRM:reg (w) | ModRM:r/m (r) | imm8      | NA        |

# Description

Copies words from the source operand (second operand) and inserts them in the destination operand (first operand) at word locations selected with the order operand (third operand). This operation is similar to the operation used by the PSHUFD instruction, which is illustrated in Figure 4-12. For the PSHUFW instruction, each 2-bit field in the order operand selects the contents of one word location in the destination operand. The encodings of the order operand fields select words from the source operand to be copied to the destination operand.

The source operand can be an MMX technology register or a 64-bit memory location. The destination operand is an MMX technology register. The order operand is an 8-bit immediate. Note that this instruction permits a word in the source operand to be copied to more than one word location in the destination operand.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

# Operation

DEST[15:0]  $\leftarrow$  (SRC >> (ORDER[1:0] \* 16))[15:0]; DEST[31:16]  $\leftarrow$  (SRC >> (ORDER[3:2] \* 16))[15:0]; DEST[47:32]  $\leftarrow$  (SRC >> (ORDER[5:4] \* 16))[15:0]; DEST[63:48]  $\leftarrow$  (SRC >> (ORDER[7:6] \* 16))[15:0];

### Intel C/C++ Compiler Intrinsic Equivalent

PSHUFW: \_\_m64 \_mm\_shuffle\_pi16(\_\_m64 a, int n)

### Flags Affected

None.

## **Numeric Exceptions**

None.

# Other Exceptions

See Table 22-7, "Exception Conditions for SIMD/MMX Instructions with Memory Reference," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

# PSIGNB/PSIGNW/PSIGND — Packed SIGN

| Opcode/<br>Instruction                                                                | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                              |
|---------------------------------------------------------------------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------|
| OF 38 08 /r <sup>1</sup><br>PSIGNB mm1, mm2/m64                                       | RM        | V/V                          | SSSE3                    | Negate/zero/preserve packed byte integers in mm1 depending on the corresponding sign in mm2/m64.                         |
| 66 OF 38 O8 /r<br>PSIGNB xmm1, xmm2/m128                                              | RM        | V/V                          | SSSE3                    | Negate/zero/preserve packed byte integers in <i>xmm1</i> depending on the corresponding sign in <i>xmm2/m128</i> .       |
| 0F 38 09 /r <sup>1</sup><br>PSIGNW <i>mm1</i> , <i>mm2/m64</i>                        | RM        | V/V                          | SSSE3                    | Negate/zero/preserve packed word integers in <i>mm1</i> depending on the corresponding sign in <i>mm2/m128</i> .         |
| 66 OF 38 O9 /r<br>PSIGNW xmm1, xmm2/m128                                              | RM        | V/V                          | SSSE3                    | Negate/zero/preserve packed word integers in <i>xmm1</i> depending on the corresponding sign in <i>xmm2/m128</i> .       |
| OF 38 0A /r <sup>1</sup> PSIGND mm1, mm2/m64                                          | RM        | V/V                          | SSSE3                    | Negate/zero/preserve packed doubleword integers in <i>mm1</i> depending on the corresponding sign in <i>mm2/m128</i> .   |
| 66 OF 38 OA /r<br>PSIGND xmm1, xmm2/m128                                              | RM        | V/V                          | SSSE3                    | Negate/zero/preserve packed doubleword integers in <i>xmm1</i> depending on the corresponding sign in <i>xmm2/m128</i> . |
| VEX.NDS.128.66.0F38.WIG 08 /r<br>VPSIGNB xmm1, xmm2, xmm3/m128                        | RVM       | V/V                          | AVX                      | Negate/zero/preserve packed byte integers in <i>xmm2</i> depending on the corresponding sign in <i>xmm3/m128</i> .       |
| VEX.NDS.128.66.0F38.WIG 09 /r<br>VPSIGNW xmm1, xmm2, xmm3/m128                        | RVM       | V/V                          | AVX                      | Negate/zero/preserve packed word integers in <i>xmm2</i> depending on the corresponding sign in <i>xmm3/m128</i> .       |
| VEX.NDS.128.66.0F38.WIG OA /r<br>VPSIGND <i>xmm1</i> , <i>xmm2</i> , <i>xmm3/m128</i> | RVM       | V/V                          | AVX                      | Negate/zero/preserve packed doubleword integers in <i>xmm2</i> depending on the corresponding sign in <i>xmm3/m128</i> . |
| VEX.NDS.256.66.0F38.WIG 08 /r<br>VPSIGNB <i>ymm1</i> , <i>ymm2</i> , <i>ymm3/m256</i> | RVM       | V/V                          | AVX2                     | Negate packed byte integers in <i>ymm2</i> if the corresponding sign in <i>ymm3/m256</i> is less than zero.              |
| VEX.NDS.256.66.0F38.WIG 09 /r<br>VPSIGNW ymm1, ymm2, ymm3/m256                        | RVM       | V/V                          | AVX2                     | Negate packed 16-bit integers in <i>ymm2</i> if the corresponding sign in <i>ymm3/m256</i> is less than zero.            |
| VEX.NDS.256.66.0F38.WIG OA /r<br>VPSIGND ymm1, ymm2, ymm3/m256                        | RVM       | V/V                          | AVX2                     | Negate packed doubleword integers in <i>ymm2</i> if the corresponding sign in <i>ymm3/m256</i> is less than zero.        |

### NOTES:

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

## Description

(V)PSIGNB/(V)PSIGNW/(V)PSIGND negates each data element of the destination operand (the first operand) if the signed integer value of the corresponding data element in the source operand (the second operand) is less than zero. If the signed integer value of a data element in the source operand is positive, the corresponding data element in the destination operand is unchanged. If a data element in the source operand is zero, the corresponding data element in the destination operand is set to zero.

(V)PSIGNB operates on signed bytes. (V)PSIGNW operates on 16-bit signed words. (V)PSIGND operates on signed 32-bit integers. When the source operand is a 128bit memory operand, the operand must be aligned on a 16-byte boundary or a general-protection exception (#GP) will be generated.

Legacy SSE instructions: Both operands can be MMX registers. In 64-bit mode, use the REX prefix to access additional registers.

128-bit Legacy SSE version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The first source and destination operands are XMM registers. The second source operand is an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the destination YMM register are zeroed. VEX.L must be 0, otherwise instructions will #UD.

VEX.256 encoded version: The first source and destination operands are YMM registers. The second source operand is an YMM register or a 256-bit memory location.

# Operation

## PSIGNB (with 64 bit operands)

```
IF (SRC[7:0] < 0 )
    DEST[7:0] ← Neg(DEST[7:0])

ELSEIF (SRC[7:0] = 0 )
    DEST[7:0] ← 0

ELSEIF (SRC[7:0] > 0 )
    DEST[7:0] ← DEST[7:0]

Repeat operation for 2nd through 7th bytes

IF (SRC[63:56] < 0 )
    DEST[63:56] ← Neg(DEST[63:56])

ELSEIF (SRC[63:56] = 0 )
    DEST[63:56] ← 0

ELSEIF (SRC[63:56] > 0 )
    DEST[63:56] ← DEST[63:56]
```

## PSIGNB (with 128 bit operands)

```
IF (SRC[7:0] < 0 )
    DEST[7:0] ← Neg(DEST[7:0])

ELSEIF (SRC[7:0] = 0 )
    DEST[7:0] ← 0

ELSEIF (SRC[7:0] > 0 )
    DEST[7:0] ← DEST[7:0]

Repeat operation for 2nd through 15th bytes

IF (SRC[127:120] < 0 )
    DEST[127:120] ← Neg(DEST[127:120])

ELSEIF (SRC[127:120] = 0 )
    DEST[127:120] ← 0

ELSEIF (SRC[127:120] > 0 )
    DEST[127:120] ← DEST[127:120]
```

## VPSIGNB (VEX.128 encoded version)

DEST[127:0]  $\leftarrow$  BYTE\_SIGN(SRC1, SRC2) DEST[VLMAX-1:128]  $\leftarrow$  0

## VPSIGNB (VEX.256 encoded version)

DEST[255:0]  $\leftarrow$ BYTE\_SIGN\_256b(SRC1, SRC2)

#### PSIGNW (with 64 bit operands)

IF (SRC[15:0] < 0 ) DEST[15:0] ←

 $DEST[15:0] \leftarrow Neg(DEST[15:0])$ 

ELSEIF (SRC[15:0] = 0)

DEST[15:0]  $\leftarrow$  0

ELSEIF (SRC[15:0] > 0)

 $DEST[15:0] \leftarrow DEST[15:0]$ 

Repeat operation for 2nd through 3rd words

IF (SRC[63:48] < 0)

DEST[63:48]  $\leftarrow$  Neg(DEST[63:48])

ELSEIF (SRC[63:48] = 0)

DEST[63:48]  $\leftarrow$  0

ELSEIF (SRC[63:48] > 0)

 $DEST[63:48] \leftarrow DEST[63:48]$ 

#### PSIGNW (with 128 bit operands)

IF (SRC[15:0] < 0)

 $DEST[15:0] \leftarrow Neg(DEST[15:0])$ 

ELSEIF (SRC[15:0] = 0)

DEST[15:0]  $\leftarrow$  0

ELSEIF (SRC[15:0] > 0)

 $\mathsf{DEST}[15:0] \leftarrow \mathsf{DEST}[15:0]$ 

Repeat operation for 2nd through 7th words

IF (SRC[127:112] < 0)

DEST[127:112]  $\leftarrow$  Neg(DEST[127:112])

ELSEIF (SRC[127:112] = 0)

DEST[127:112]  $\leftarrow$  0

ELSEIF (SRC[127:112] > 0)

 $DEST[127:112] \leftarrow DEST[127:112]$ 

#### VPSIGNW (VEX.128 encoded version)

DEST[127:0] ←WORD\_SIGN(SRC1, SRC2)

DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPSIGNW (VEX.256 encoded version)

DEST[255:0]  $\leftarrow$  WORD\_SIGN(SRC1, SRC2)

## PSIGND (with 64 bit operands)

IF (SRC[31:0] < 0)

 $DEST[31:0] \leftarrow Neg(DEST[31:0])$ 

ELSEIF (SRC[31:0] = 0)

DEST[31:0]  $\leftarrow$  0

ELSEIF (SRC[31:0] > 0)

 $DEST[31:0] \leftarrow DEST[31:0]$ 

IF (SRC[63:32] < 0)

DEST[63:32]  $\leftarrow$  Neg(DEST[63:32])

ELSEIF (SRC[63:32] = 0)

DEST[63:32]  $\leftarrow$  0

```
ELSEIF (SRC[63:32] > 0)
        DEST[63:32] \leftarrow DEST[63:32]
PSIGND (with 128 bit operands)
   IF (SRC[31:0] < 0)
        DEST[31:0] \leftarrow Neq(DEST[31:0])
   ELSEIF (SRC[31:0] = 0)
        DEST[31:0] \leftarrow 0
   ELSEIF (SRC[31:0] > 0)
        DEST[31:0] \leftarrow DEST[31:0]
   Repeat operation for 2nd through 3rd double words
   IF (SRC[127:96] < 0)
        DEST[127:96] \leftarrow Neg(DEST[127:96])
   ELSEIF (SRC[127:96] = 0)
        DEST[127:96] \leftarrow 0
   ELSEIF (SRC[127:96] > 0)
        DEST[127:96] \leftarrow DEST[127:96]
```

#### VPSIGND (VEX.128 encoded version)

DEST[127:0]  $\leftarrow$  DWORD\_SIGN(SRC1, SRC2) DEST[VLMAX-1:128]  $\leftarrow$  0

## VPSIGND (VEX.256 encoded version)

DEST[255:0] ←DWORD\_SIGN(SRC1, SRC2)

## Intel C/C++ Compiler Intrinsic Equivalent

```
PSIGNB:
             m64 mm sign pi8 ( m64 a, m64 b)
(V)PSIGNB:
             __m128i _mm_sign_epi8 (__m128i a, __m128i b)
VPSIGNB:
             __m256i _mm256_sign_epi8 (__m256i a, __m256i b)
             __m64 _mm_sign_pi16 (__m64 a, __m64 b)
PSIGNW:
(V)PSIGNW:
             __m128i _mm_sign_epi16 (__m128i a, __m128i b)
VPSIGNW:
             __m256i _mm256_sign_epi16 (__m256i a, __m256i b)
PSIGND:
             __m64 _mm_sign_pi32 (__m64 a, __m64 b)
(V)PSIGND:
             __m128i _mm_sign_epi32 (__m128i a, __m128i b)
VPSIGND:
             __m256i _mm256_sign_epi32 (__m256i a, __m256i b)
```

## SIMD Floating-Point Exceptions

None.

#### Other Exceptions

See Exceptions Type 4; additionally #UD If VEX.L = 1.

# PSLLDQ—Shift Double Quadword Left Logical

| •                              |           |                              |                          |                                              |
|--------------------------------|-----------|------------------------------|--------------------------|----------------------------------------------|
| Opcode/<br>Instruction         | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                  |
| 66 0F 73 /7 ib                 | MI        | V/V                          | SSE2                     | Shift xmm1 left by imm8 bytes while shifting |
| PSLLDQ xmm1, imm8              |           |                              |                          | in 0s.                                       |
| VEX.NDD.128.66.0F.WIG 73 /7 ib | VMI       | V/V                          | AVX                      | Shift xmm2 left by imm8 bytes while shifting |
| VPSLLDQ xmm1, xmm2, imm8       |           |                              |                          | in Os and store result in xmm1.              |
| VEX.NDD.256.66.0F.WIG 73 /7 ib | VMI       | V/V                          | AVX2                     | Shift ymm2 left by imm8 bytes while shifting |
| VPSLLDQ ymm1, ymm2, imm8       |           |                              |                          | in Os and store result in <i>ymm1</i> .      |
|                                |           |                              |                          |                                              |

#### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| MI    | ModRM:r/m (r, w) | imm8          | NA        | NA        |
| VMI   | VEX.vvvv (w)     | ModRM:r/m (r) | imm8      | NA        |

## **Description**

Shifts the destination operand (first operand) to the left by the number of bytes specified in the count operand (second operand). The empty low-order bytes are cleared (set to all 0s). If the value specified by the count operand is greater than 15, the destination operand is set to all 0s. The count operand is an 8-bit immediate.

128-bit Legacy SSE version: The source and destination operands are the same. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The source and destination operands are XMM registers. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The source operand is a YMM register. The destination operand is a YMM register. The count operand applies to both the low and high 128-bit lanes.

Note: VEX.vvvv encodes the destination register, and VEX.B + ModRM.r/m encodes the source register. VEX.L must be 0, otherwise instructions will #UD.

## Operation

#### PSLLDQ(128-bit Legacy SSE version)

TEMP ← COUNT

IF (TEMP > 15) THEN TEMP ← 16; FI

DEST ← DEST << (TEMP \* 8)

DEST[VLMAX-1:128] (Unmodified)

## VPSLLDQ (VEX.128 encoded version)

TEMP  $\leftarrow$  COUNT IF (TEMP > 15) THEN TEMP  $\leftarrow$  16; FI DEST  $\leftarrow$  SRC << (TEMP \* 8) DEST[VLMAX-1:128]  $\leftarrow$  0

# VPSLLDQ (VEX.256 encoded version)

TEMP ← COUNT IF (TEMP > 15) THEN TEMP **fl** 16; Fl DEST[127:0] ← SRC[127:0] << (TEMP \* 8) DEST[255:128] ← SRC[255:128] << (TEMP \* 8)

# Intel C/C++ Compiler Intrinsic Equivalent

(V)PSLLDQ: \_\_m128i \_mm\_slli\_si128 ( \_\_m128i a, int imm)

VPSLLDQ: \_\_m256i \_mm256\_slli\_si256 ( \_\_m256i a, const int imm)

# **Flags Affected**

None.

# **Numeric Exceptions**

None.

# Other Exceptions

See Exceptions Type 7; additionally #UD If VEX.L = 1.

# PSLLW/PSLLD/PSLLQ—Shift Packed Data Left Logical

| Opcode/<br>Instruction         | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                   |
|--------------------------------|-----------|------------------------------|--------------------------|-----------------------------------------------|
| 0F F1 /r <sup>1</sup>          | RM        | V/V                          | MMX                      | Shift words in mm left mm/m64 while shifting  |
| PSLLW mm, mm/m64               |           |                              |                          | in 0s.                                        |
| 66 0F F1 /r                    | RM        | V/V                          | SSE2                     | Shift words in xmm1 left by xmm2/m128         |
| PSLLW xmm1, xmm2/m128          |           |                              |                          | while shifting in 0s.                         |
| 0F 71 /6 ib                    | MI        | V/V                          | MMX                      | Shift words in mm left by imm8 while shifting |
| PSLLW mm1, imm8                |           |                              |                          | in Os.                                        |
| 66 0F 71 /6 ib                 | MI        | V/V                          | SSE2                     | Shift words in xmm1 left by imm8 while        |
| PSLLW xmm1, imm8               |           |                              |                          | shifting in 0s.                               |
| 0F F2 / <i>r</i> <sup>1</sup>  | RM        | V/V                          | MMX                      | Shift doublewords in mm left by mm/m64        |
| PSLLD mm, mm/m64               |           |                              |                          | while shifting in 0s.                         |
| 66 0F F2 /r                    | RM        | V/V                          | SSE2                     | Shift doublewords in xmm1 left by             |
| PSLLD xmm1, xmm2/m128          |           |                              |                          | xmm2/m128 while shifting in 0s.               |
| 0F 72 /6 ib <sup>1</sup>       | MI        | V/V                          | MMX                      | Shift doublewords in mm left by imm8 while    |
| PSLLD mm, imm8                 |           |                              |                          | shifting in 0s.                               |
| 66 0F 72 /6 ib                 | MI        | V/V                          | SSE2                     | Shift doublewords in xmm1 left by imm8 while  |
| PSLLD xmm1, imm8               |           |                              |                          | shifting in 0s.                               |
| 0F F3 / <i>r</i> <sup>1</sup>  | RM        | V/V                          | MMX                      | Shift quadword in mm left by mm/m64 while     |
| PSLLQ mm, mm/m64               |           |                              |                          | shifting in 0s.                               |
| 66 0F F3 /r                    | RM        | V/V                          | SSE2                     | Shift quadwords in xmm1 left by xmm2/m128     |
| PSLLQ xmm1, xmm2/m128          |           |                              |                          | while shifting in 0s.                         |
| 0F 73 /6 ib <sup>1</sup>       | MI        | V/V                          | MMX                      | Shift quadword in mm left by imm8 while       |
| PSLLQ mm, imm8                 |           |                              |                          | shifting in 0s.                               |
| 66 0F 73 /6 ib                 | MI        | V/V                          | SSE2                     | Shift quadwords in xmm1 left by imm8 while    |
| PSLLQ xmm1, imm8               |           |                              |                          | shifting in 0s.                               |
| VEX.NDS.128.66.0F.WIG F1 /r    | RVM       | V/V                          | AVX                      | Shift words in xmm2 left by amount specified  |
| VPSLLW xmm1, xmm2, xmm3/m128   |           |                              |                          | in xmm3/m128 while shifting in 0s.            |
| VEX.NDD.128.66.0F.WIG 71 /6 ib | VMI       | V/V                          | AVX                      | Shift words in xmm2 left by imm8 while        |
| VPSLLW xmm1, xmm2, imm8        |           |                              |                          | shifting in 0s.                               |
| VEX.NDS.128.66.0F.WIG F2 /r    | RVM       | V/V                          | AVX                      | Shift doublewords in xmm2 left by amount      |
| VPSLLD xmm1, xmm2, xmm3/m128   |           |                              |                          | specified in xmm3/m128 while shifting in 0s.  |
| VEX.NDD.128.66.0F.WIG 72 /6 ib | VMI       | V/V                          | AVX                      | Shift doublewords in xmm2 left by imm8        |
| VPSLLD xmm1, xmm2, imm8        |           |                              |                          | while shifting in 0s.                         |
| VEX.NDS.128.66.0F.WIG F3 /r    | RVM       | V/V                          | AVX                      | Shift quadwords in xmm2 left by amount        |
| VPSLLQ xmm1, xmm2, xmm3/m128   |           |                              |                          | specified in xmm3/m128 while shifting in 0s.  |
| VEX.NDD.128.66.0F.WIG 73 /6 ib | VMI       | V/V                          | AVX                      | Shift quadwords in xmm2 left by imm8 while    |
| VPSLLQ xmm1, xmm2, imm8        |           |                              |                          | shifting in 0s.                               |
| VEX.NDS.256.66.0F.WIG F1 /r    | RVM       | V/V                          | AVX2                     | Shift words in ymm2 left by amount specified  |
| VPSLLW ymm1, ymm2, xmm3/m128   |           |                              |                          | in xmm3/m128 while shifting in 0s.            |
| VEX.NDD.256.66.0F.WIG 71 /6 ib | VMI       | V/V                          | AVX2                     | Shift words in ymm2 left by imm8 while        |
| VPSLLW ymm1, ymm2, imm8        |           |                              |                          | shifting in 0s.                               |

| VEX.NDS.256.66.0F.WIG F2 /r<br>VPSLLD ymm1, ymm2, xmm3/m128                      | RVM V/V | AVX2 | Shift doublewords in <i>ymm2</i> left by amount specified in <i>xmm3/m128</i> while shifting in 0s. |
|----------------------------------------------------------------------------------|---------|------|-----------------------------------------------------------------------------------------------------|
| VEX.NDD.256.66.0F.WIG 72 /6 ib<br>VPSLLD ymm1, ymm2, imm8                        | VMI V/V | AVX2 | Shift doublewords in <i>ymm2</i> left by <i>imm8</i> while shifting in Os.                          |
| VEX.NDS.256.66.0F.WIG F3 /r<br>VPSLLQ ymm1, ymm2, xmm3/m128                      | RVM V/V | AVX2 | Shift quadwords in <i>ymm2</i> left by amount specified in <i>xmm3/m128</i> while shifting in 0s.   |
| VEX.NDD.256.66.0F.WIG 73 /6 ib<br>VPSLLQ <i>ymm1</i> , <i>ymm2</i> , <i>imm8</i> | VMI V/V | AVX2 | Shift quadwords in <i>ymm2</i> left by <i>imm8</i> while shifting in 0s.                            |

#### NOTES:

## Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| Ор/СП | Operation i      | Operand 2     | Operaria 5    | Operand 4 |
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| MI    | ModRM:r/m (r, w) | imm8          | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |
| VMI   | VEX.vvvv (w)     | ModRM:r/m (r) | imm8          | NA        |

## **Description**

Shifts the bits in the individual data elements (words, doublewords, or quadword) in the destination operand (first operand) to the left by the number of bits specified in the count operand (second operand). As the bits in the data elements are shifted left, the empty low-order bits are cleared (set to 0). If the value specified by the count operand is greater than 15 (for words), 31 (for doublewords), or 63 (for a quadword), then the destination operand is set to all 0s. Figure 4-13 gives an example of shifting words in a 64-bit operand.



Figure 4-13. PSLLW, PSLLD, and PSLLQ Instruction Operation Using 64-bit Operand

The (V)PSLLW instruction shifts each of the words in the destination operand to the left by the number of bits specified in the count operand; the (V)PSLLD instruction shifts each of the doublewords in the destination operand; and the (V)PSLLQ instruction shifts the guadword (or guadwords) in the destination operand.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Legacy SSE instructions: The destination operand is an MMX technology register; the count operand can be either an MMX technology register or an 64-bit memory location.

128-bit Legacy SSE version: The destination and first source operands are XMM registers. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged. The count operand can be either an XMM register or a 128-bit memory location or an 8-bit immediate. If the count operand is a memory address, 128 bits are loaded but the upper 64 bits are ignored.

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

VEX.128 encoded version: The destination and first source operands are XMM registers. Bits (VLMAX-1:128) of the destination YMM register are zeroed. The count operand can be either an XMM register or a 128-bit memory location or an 8-bit immediate. If the count operand is a memory address, 128 bits are loaded but the upper 64 bits are ignored.

VEX.256 encoded version: The destination and first source operands are YMM registers. The count operand can be either an XMM register or a 128-bit memory location or an 8-bit immediate.

Note: For shifts with an immediate count (VEX.128.66.0F 71-73 /6), VEX.vvvv encodes the destination register, and VEX.B + ModRM.r/m encodes the source register. VEX.L must be 0, otherwise instructions will #UD.

## Operation

```
PSLLW (with 64-bit operand)
   IF (COUNT > 15)
   THEN
       DEST[64:0] \leftarrow 00000000000000000H;
   ELSE
       DEST[15:0] \leftarrow ZeroExtend(DEST[15:0] << COUNT);
       (* Repeat shift operation for 2nd and 3rd words *)
       DEST[63:48] \leftarrow ZeroExtend(DEST[63:48] << COUNT);
   FI:
PSLLD (with 64-bit operand)
   IF (COUNT > 31)
   THEN
       DEST[64:0] \leftarrow 00000000000000000H;
   ELSE
       DEST[31:0] \leftarrow ZeroExtend(DEST[31:0] << COUNT);
       DEST[63:32] \leftarrow ZeroExtend(DEST[63:32] << COUNT);
   FI;
PSLLQ (with 64-bit operand)
   IF (COUNT > 63)
   THEN
       DEST[64:0] \leftarrow 0000000000000000H;
   ELSE
       DEST \leftarrow ZeroExtend(DEST << COUNT);
   FI:
PSLLW (with 128-bit operand)
   COUNT ← COUNT SOURCE[63:0]:
   IF (COUNT > 15)
   THEN
       ELSE
       DEST[15:0] \leftarrow ZeroExtend(DEST[15:0] << COUNT);
       (* Repeat shift operation for 2nd through 7th words *)
       DEST[127:112] \leftarrow ZeroExtend(DEST[127:112] << COUNT);
   FI:
PSLLD (with 128-bit operand)
   COUNT ← COUNT SOURCE[63:0];
   IF (COUNT > 31)
   THEN
       ELSE
       DEST[31:0] \leftarrow ZeroExtend(DEST[31:0] << COUNT);
```

```
(* Repeat shift operation for 2nd and 3rd doublewords *)
       DEST[127:96] \leftarrow ZeroExtend(DEST[127:96] << COUNT);
   FI;
PSLLQ (with 128-bit operand)
   COUNT \leftarrow COUNT_SOURCE[63:0];
   IF (COUNT > 63)
   THEN
       ELSE
       DEST[63:0] \leftarrow ZeroExtend(DEST[63:0] << COUNT);
       DEST[127:64] \leftarrow ZeroExtend(DEST[127:64] << COUNT);
   FI:
PSLLW (xmm, xmm, xmm/m128)
DEST[127:0] \leftarrow LOGICAL_LEFT_SHIFT_WORDS(DEST, SRC)
DEST[VLMAX-1:128] (Unmodified)
PSLLW (xmm, imm8)
DEST[127:0] ← LOGICAL_LEFT_SHIFT_WORDS(DEST, imm8)
DEST[VLMAX-1:128] (Unmodified)
VPSLLD (xmm, xmm, xmm/m128)
DEST[127:0] \leftarrow LOGICAL_LEFT_SHIFT_DWORDS(SRC1, SRC2)
DEST[VLMAX-1:128] \leftarrow 0
VPSLLD (xmm, imm8)
DEST[127:0] \leftarrow LOGICAL_LEFT_SHIFT_DWORDS(SRC1, imm8)
DEST[VLMAX-1:128] \leftarrow 0
PSLLD (xmm, xmm, xmm/m128)
DEST[127:0] \leftarrow LOGICAL_LEFT_SHIFT_DWORDS(DEST, SRC)
DEST[VLMAX-1:128] (Unmodified)
PSLLD (xmm, imm8)
DEST[127:0] ← LOGICAL_LEFT_SHIFT_DWORDS(DEST, imm8)
DEST[VLMAX-1:128] (Unmodified)
VPSLLQ (xmm, xmm, xmm/m128)
DEST[127:0] \leftarrow LOGICAL_LEFT_SHIFT_QWORDS(SRC1, SRC2)
DEST[VLMAX-1:128] \leftarrow 0
VPSLLQ (xmm, imm8)
DEST[127:0] ← LOGICAL_LEFT_SHIFT_QWORDS(SRC1, imm8)
DEST[VLMAX-1:128] \leftarrow 0
PSLLQ (xmm, xmm, xmm/m128)
DEST[127:0] \leftarrow LOGICAL_LEFT_SHIFT_QWORDS(DEST, SRC)
DEST[VLMAX-1:128] (Unmodified)
PSLLQ (xmm, imm8)
DEST[127:0] ← LOGICAL_LEFT_SHIFT_QWORDS(DEST, imm8)
```

DEST[VLMAX-1:128] (Unmodified)

#### VPSLLW (xmm, xmm, xmm/m128)

DEST[127:0]  $\leftarrow$  LOGICAL\_LEFT\_SHIFT\_WORDS(SRC1, SRC2) DEST[VLMAX-1:128]  $\leftarrow$  0

## VPSLLW (xmm, imm8)

DEST[127:0]  $\leftarrow$  LOGICAL\_LEFT\_SHIFT\_WORDS(SRC1, imm8) DEST[VLMAX-1:128]  $\leftarrow$  0

#### PSLLW (xmm, xmm, xmm/m128)

DEST[127:0] ← LOGICAL\_LEFT\_SHIFT\_WORDS(DEST, SRC)
DEST[VLMAX-1:128] (Unmodified)

#### PSLLW (xmm, imm8)

DEST[127:0] ← LOGICAL\_LEFT\_SHIFT\_WORDS(DEST, imm8) DEST[VLMAX-1:128] (Unmodified)

## VPSLLD (xmm, xmm, xmm/m128)

$$\label{eq:destination} \begin{split} \mathsf{DEST}[127:0] \leftarrow \mathsf{LOGICAL\_LEFT\_SHIFT\_DWORDS}(\mathsf{SRC1}, \mathsf{SRC2}) \\ \mathsf{DEST}[\mathsf{VLMAX-}1:128] \leftarrow 0 \end{split}$$

## VPSLLD (xmm, imm8)

DEST[127:0]  $\leftarrow$  LOGICAL\_LEFT\_SHIFT\_DWORDS(SRC1, imm8) DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPSLLW (ymm, ymm, xmm/m128)

DEST[255:0]  $\leftarrow$  LOGICAL\_LEFT\_SHIFT\_WORDS\_256b(SRC1, SRC2)

#### VPSLLW (ymm, imm8)

DEST[255:0] ← LOGICAL LEFT SHIFT WORD 256bS(SRC1, imm8)

#### VPSLLD (ymm, ymm, xmm/m128)

DEST[255:0] ← LOGICAL\_LEFT\_SHIFT\_DWORDS\_256b(SRC1, SRC2)

#### VPSLLD (ymm, imm8)

DEST[127:0] ← LOGICAL LEFT SHIFT DWORDS 256b(SRC1, imm8)

#### VPSLLQ (ymm, ymm, xmm/m128)

DEST[255:0] ← LOGICAL\_LEFT\_SHIFT\_QWORDS\_256b(SRC1, SRC2)

## VPSLLQ (ymm, imm8)

DEST[255:0] ← LOGICAL LEFT SHIFT QWORDS 256b(SRC1, imm8)

## Intel C/C++ Compiler Intrinsic Equivalents

PSLLW: m64 mm slli pi16 ( m64 m, int count) PSLLW: \_\_m64 \_mm\_sll\_pi16(\_\_m64 m, \_\_m64 count) (V)PSLLW: m128i mm slli pi16( m64 m, int count) (V)PSLLW: m128i mm slli pi16( m128i m, m128i count) VPSLLW: \_\_m256i \_mm256\_slli\_epi16 (\_\_m256i m, int count) VPSLLW: m256i mm256 sll epi16 ( m256i m, m128i count) PSLLD: \_\_m64 \_mm\_slli\_pi32(\_\_m64 m, int count) PSLLD: m64 mm sll pi32( m64 m, m64 count)

#### INSTRUCTION SET REFERENCE, N-Z

```
(V)PSLLD:
             __m128i _mm_slli_epi32(__m128i m, int count)
(V)PSLLD:
             __m128i _mm_sll_epi32(__m128i m, __m128i count)
VPSLLD:
             __m256i _mm256_slli_epi32 (__m256i m, int count)
VPSLLD:
             __m256i _mm256_sll_epi32 (__m256i m, __m128i count)
PSLLQ:
             __m64 _mm_slli_si64(__m64 m, int count)
PSLLQ:
             __m64 _mm_sll_si64(__m64 m, __m64 count)
             __m128i _mm_slli_epi64(__m128i m, int count)
(V)PSLLQ:
(V)PSLLQ:
             __m128i _mm_sll_epi64(__m128i m, __m128i count)
             __m256i _mm256_slli_epi64 (__m256i m, int count)
VPSLLQ:
VPSLLQ:
             __m256i _mm256_sll_epi64 (__m256i m, __m128i count)
```

# **Flags Affected**

None.

# **Numeric Exceptions**

None.

# Other Exceptions

See Exceptions Type 4 and 7 for non-VEX-encoded instructions; additionally #UD If VEX.L = 1.

# PSRAW/PSRAD—Shift Packed Data Right Arithmetic

| Opcode/<br>Instruction                    | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                        |
|-------------------------------------------|-----------|------------------------------|--------------------------|------------------------------------------------------------------------------------|
| 0F E1 /r <sup>1</sup>                     | RM        | V/V                          | MMX                      | Shift words in mm right by mm/m64 while                                            |
| PSRAW mm, mm/m64                          |           |                              |                          | shifting in sign bits.                                                             |
| 66 OF E1 /r                               | RM        | V/V                          | SSE2                     | Shift words in xmm1 right by xmm2/m128                                             |
| PSRAW xmm1, xmm2/m128                     |           |                              |                          | while shifting in sign bits.                                                       |
| 0F 71 /4 ib <sup>1</sup>                  | MI        | V/V                          | MMX                      | Shift words in mm right by imm8 while shifting                                     |
| PSRAW mm, imm8                            |           |                              |                          | in sign bits                                                                       |
| 66 0F 71 /4 ib                            | MI        | V/V                          | SSE2                     | Shift words in xmm1 right by imm8 while                                            |
| PSRAW xmm1, imm8                          |           |                              |                          | shifting in sign bits                                                              |
| OF E2 /r <sup>1</sup><br>PSRAD mm, mm/m64 | RM        | V/V                          | MMX                      | Shift doublewords in <i>mm</i> right by <i>mm/m64</i> while shifting in sign bits. |
| 66 0F E2 /r                               | RM        | V/V                          | SSE2                     | Shift doubleword in xmm1 right by xmm2                                             |
| PSRAD xmm1, xmm2/m128                     |           |                              |                          | /m128 while shifting in sign bits.                                                 |
| 0F 72 /4 ib <sup>1</sup>                  | MI        | V/V                          | MMX                      | Shift doublewords in mm right by imm8 while                                        |
| PSRAD mm, imm8                            |           |                              |                          | shifting in sign bits.                                                             |
| 66 0F 72 /4 ib                            | MI        | V/V                          | SSE2                     | Shift doublewords in xmm1 right by imm8                                            |
| PSRAD xmm1, imm8                          |           |                              |                          | while shifting in sign bits.                                                       |
| VEX.NDS.128.66.0F.WIG E1 /r               | RVM       | V/V                          | AVX                      | Shift words in xmm2 right by amount specified                                      |
| VPSRAW xmm1, xmm2, xmm3/m128              |           |                              |                          | in $xmm3/m128$ while shifting in sign bits.                                        |
| VEX.NDD.128.66.0F.WIG 71 /4 ib            | VMI       | V/V                          | AVX                      | Shift words in xmm2 right by imm8 while                                            |
| VPSRAW xmm1, xmm2, imm8                   |           |                              |                          | shifting in sign bits.                                                             |
| VEX.NDS.128.66.0F.WIG E2 /r               | RVM       | V/V                          | AVX                      | Shift doublewords in xmm2 right by amount                                          |
| VPSRAD xmm1, xmm2, xmm3/m128              |           |                              |                          | specified in <i>xmm3/m128</i> while shifting in sign bits.                         |
| VEX.NDD.128.66.0F.WIG 72 /4 ib            | VMI       | V/V                          | AVX                      | Shift doublewords in xmm2 right by imm8                                            |
| VPSRAD xmm1, xmm2, imm8                   |           |                              |                          | while shifting in sign bits.                                                       |
| VEX.NDS.256.66.0F.WIG E1 /r               | RVM       | V/V                          | AVX2                     | Shift words in ymm2 right by amount specified                                      |
| VPSRAW ymm1, ymm2, xmm3/m128              |           |                              |                          | in xmm3/m128 while shifting in sign bits.                                          |
| VEX.NDD.256.66.0F.WIG 71 /4 ib            | VMI       | V/V                          | AVX2                     | Shift words in ymm2 right by imm8 while                                            |
| VPSRAW ymm1, ymm2, imm8                   |           |                              |                          | shifting in sign bits.                                                             |
| VEX.NDS.256.66.0F.WIG E2 /r               | RVM       | V/V                          | AVX2                     | Shift doublewords in ymm2 right by amount                                          |
| VPSRAD ymm1, ymm2, xmm3/m128              |           |                              |                          | specified in <i>xmm3/m128</i> while shifting in sign bits.                         |
| VEX.NDD.256.66.0F.WIG 72 /4 ib            | VMI       | V/V                          | AVX2                     | Shift doublewords in ymm2 right by imm8                                            |
| VPSRAD ymm1, ymm2, imm8                   |           |                              |                          | while shifting in sign bits.                                                       |

#### NOTES:

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

| monocine operano |                  |               |               |           |  |  |  |
|------------------|------------------|---------------|---------------|-----------|--|--|--|
| Op/En            | Operand 1        | Operand 2     | Operand 3     | Operand 4 |  |  |  |
| RM               | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |  |  |  |
| MI               | ModRM:r/m (r, w) | imm8          | NA            | NA        |  |  |  |
| RVM              | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |  |  |  |
| VMI              | VEX.vvvv (w)     | ModRM:r/m (r) | imm8          | NA        |  |  |  |

## Instruction Operand Encoding

#### Description

Shifts the bits in the individual data elements (words or doublewords) in the destination operand (first operand) to the right by the number of bits specified in the count operand (second operand). As the bits in the data elements are shifted right, the empty high-order bits are filled with the initial value of the sign bit of the data element. If the value specified by the count operand is greater than 15 (for words) or 31 (for doublewords), each destination data element is filled with the initial value of the sign bit of the element. (Figure 4-14 gives an example of shifting words in a 64-bit operand.)



Figure 4-14. PSRAW and PSRAD Instruction Operation Using a 64-bit Operand

Note that only the first 64-bits of a 128-bit count operand are checked to compute the count. If the second source operand is a memory address, 128 bits are loaded.

The (V)PSRAW instruction shifts each of the words in the destination operand to the right by the number of bits specified in the count operand, and the (V)PSRAD instruction shifts each of the doublewords in the destination operand.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Legacy SSE instructions: The destination operand is an MMX technology register; the count operand can be either an MMX technology register or an 64-bit memory location.

128-bit Legacy SSE version: The destination and first source operands are XMM registers. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged. The count operand can be either an XMM register or a 128-bit memory location or an 8-bit immediate. If the count operand is a memory address, 128 bits are loaded but the upper 64 bits are ignored.

VEX.128 encoded version: The destination and first source operands are XMM registers. Bits (VLMAX-1:128) of the destination YMM register are zeroed. The count operand can be either an XMM register or a 128-bit memory location or an 8-bit immediate. If the count operand is a memory address, 128 bits are loaded but the upper 64 bits are ignored.

VEX.256 encoded version: The destination and first source operands are YMM registers. The count operand can be either an XMM register or a 128-bit memory location or an 8-bit immediate.

Note: For shifts with an immediate count (VEX.128.66.0F 71-73 /4), VEX.vvvv encodes the destination register, and VEX.B + ModRM.r/m encodes the source register. VEX.L must be 0, otherwise instructions will #UD.

# Operation

```
PSRAW (with 64-bit operand)
   IF (COUNT > 15)
        THEN COUNT \leftarrow 16:
   FI:
   DEST[15:0] \leftarrow SignExtend(DEST[15:0] >> COUNT);
   (* Repeat shift operation for 2nd and 3rd words *)
   DEST[63:48] \leftarrow SignExtend(DEST[63:48] >> COUNT);
PSRAD (with 64-bit operand)
   IF (COUNT > 31)
        THEN COUNT ← 32;
   FI:
   DEST[31:0] \leftarrow SignExtend(DEST[31:0] >> COUNT);
   DEST[63:32] \leftarrow SignExtend(DEST[63:32] >> COUNT);
PSRAW (with 128-bit operand)
   COUNT \leftarrow COUNT_SOURCE[63:0];
   IF (COUNT > 15)
        THEN COUNT \leftarrow 16;
   FI:
   DEST[15:0] \leftarrow SignExtend(DEST[15:0] >> COUNT);
   (* Repeat shift operation for 2nd through 7th words *)
   DEST[127:112] \leftarrow SignExtend(DEST[127:112] >> COUNT);
PSRAD (with 128-bit operand)
   COUNT \leftarrow COUNT_SOURCE[63:0];
   IF (COUNT > 31)
        THEN COUNT \leftarrow 32;
   FI:
   DEST[31:0] \leftarrow SignExtend(DEST[31:0] >> COUNT);
   (* Repeat shift operation for 2nd and 3rd doublewords *)
   DEST[127:96] \leftarrow SignExtend(DEST[127:96] >> COUNT);
PSRAW (xmm, xmm, xmm/m128)
DEST[127:0] ← ARITHMETIC_RIGHT_SHIFT_WORDS(DEST, SRC)
DEST[VLMAX-1:128] (Unmodified)
PSRAW (xmm, imm8)
DEST[127:0] ← ARITHMETIC_RIGHT_SHIFT_WORDS(DEST, imm8)
DEST[VLMAX-1:128] (Unmodified)
VPSRAW (xmm, xmm, xmm/m128)
DEST[127:0] ← ARITHMETIC RIGHT SHIFT WORDS(SRC1, SRC2)
DEST[VLMAX-1:128] \leftarrow 0
VPSRAW (xmm, imm8)
DEST[127:0] ← ARITHMETIC_RIGHT_SHIFT_WORDS(SRC1, imm8)
DEST[VLMAX-1:128] \leftarrow 0
```

#### PSRAD (xmm, xmm, xmm/m128)

DEST[127:0] ← ARITHMETIC\_RIGHT\_SHIFT\_DWORDS(DEST, SRC)
DEST[VLMAX-1:128] (Unmodified)

## PSRAD (xmm, imm8)

DEST[127:0] ← ARITHMETIC\_RIGHT\_SHIFT\_DWORDS(DEST, imm8) DEST[VLMAX-1:128] (Unmodified)

#### VPSRAD (xmm, xmm, xmm/m128)

DEST[127:0]  $\leftarrow$  ARITHMETIC\_RIGHT\_SHIFT\_DWORDS(SRC1, SRC2) DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPSRAD (xmm, imm8)

DEST[127:0]  $\leftarrow$  ARITHMETIC\_RIGHT\_SHIFT\_DWORDS(SRC1, imm8) DEST[VLMAX-1:128]  $\leftarrow$  0

## VPSRAW (ymm, ymm, xmm/m128)

DEST[255:0] ← ARITHMETIC\_RIGHT\_SHIFT\_WORDS\_256b(SRC1, SRC2)

#### VPSRAW (ymm, imm8)

DEST[255:0] ← ARITHMETIC\_RIGHT\_SHIFT\_WORDS\_256b(SRC1, imm8)

#### VPSRAD (ymm, ymm, xmm/m128)

DEST[255:0] ← ARITHMETIC RIGHT SHIFT DWORDS 256b(SRC1, SRC2)

#### VPSRAD (ymm, imm8)

DEST[255:0] ← ARITHMETIC\_RIGHT\_SHIFT\_DWORDS\_256b(SRC1, imm8)

## Intel C/C++ Compiler Intrinsic Equivalents

```
PSRAW:
            m64 mm srai pi16 ( m64 m, int count)
PSRAW:
            __m64 _mm_sra_pi16 (__m64 m, __m64 count)
(V)PSRAW:
            __m128i _mm_srai_epi16(__m128i m, int count)
(V)PSRAW:
            m128i mm sra epi16( m128i m, m128i count)
VPSRAW:
            __m256i _mm256_srai_epi16 (__m256i m, int count)
VPSRAW:
            m256i mm256 sra epi16 ( m256i m, m128i count)
PSRAD:
            __m64 _mm_srai_pi32 (__m64 m, int count)
PSRAD:
            __m64 _mm_sra_pi32 (__m64 m, __m64 count)
(V)PSRAD:
            __m128i _mm_srai_epi32 (__m128i m, int count)
(V)PSRAD:
            m128i mm sra epi32 ( m128i m, m128i count)
VPSRAD:
            __m256i _mm256_srai_epi32 (__m256i m, int count)
VPSRAD:
            __m256i _mm256_sra_epi32 (__m256i m, __m128i count)
```

## Flags Affected

None.

## **Numeric Exceptions**

None.

# Other Exceptions

See Exceptions Type 4 and 7 for non-VEX-encoded instructions; additionally # UD If VEX.L = 1.

# PSRLDQ—Shift Double Quadword Right Logical

| Opcode/<br>Instruction         | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                    |
|--------------------------------|-----------|------------------------------|--------------------------|------------------------------------------------|
| 66 0F 73 /3 ib                 | MI        | V/V                          | SSE2                     | Shift xmm1 right by imm8 while shifting in 0s. |
| PSRLDQ xmm1, imm8              |           |                              |                          |                                                |
| VEX.NDD.128.66.0F.WIG 73 /3 ib | VMI       | V/V                          | AVX                      | Shift xmm2 right by imm8 bytes while shifting  |
| VPSRLDQ xmm1, xmm2, imm8       |           |                              |                          | in 0s.                                         |
| VEX.NDD.256.66.0F.WIG 73 /3 ib | VMI       | V/V                          | AVX2                     | Shift ymm1 right by imm8 bytes while shifting  |
| VPSRLDQ ymm1, ymm2, imm8       |           |                              |                          | in Os.                                         |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| MI    | ModRM:r/m (r, w) | imm8          | NA        | NA        |
| VMI   | VEX.vvvv (w)     | ModRM:r/m (r) | imm8      | NA        |

## **Description**

Shifts the destination operand (first operand) to the right by the number of bytes specified in the count operand (second operand). The empty high-order bytes are cleared (set to all 0s). If the value specified by the count operand is greater than 15, the destination operand is set to all 0s. The count operand is an 8-bit immediate.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The source and destination operands are the same. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The source and destination operands are XMM registers. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The source operand is a YMM register. The destination operand is a YMM register. The count operand applies to both the low and high 128-bit lanes.

Note: VEX.vvvv encodes the destination register, and VEX.B + ModRM.r/m encodes the source register. VEX.L must be 0, otherwise instructions will #UD.

## Operation

#### PSRLDQ(128-bit Legacy SSE version)

TEMP ← COUNT

IF (TEMP > 15) THEN TEMP ← 16; FI

DEST ← DEST >> (TEMP \* 8)

DEST[VLMAX-1:128] (Unmodified)

#### VPSRLDQ (VEX.128 encoded version)

TEMP  $\leftarrow$  COUNT IF (TEMP > 15) THEN TEMP  $\leftarrow$  16; FI DEST  $\leftarrow$  SRC >> (TEMP \* 8) DEST[VLMAX-1:128]  $\leftarrow$  0

## VPSRLDQ (VEX.256 encoded version)

TEMP ← COUNT IF (TEMP > 15) THEN TEMP ← 16; FI DEST[127:0] ← SRC[127:0]  $\rightarrow$  (TEMP \* 8) DEST[255:128] ← SRC[255:128]  $\rightarrow$  (TEMP \* 8)

# Intel C/C++ Compiler Intrinsic Equivalents

(V)PSRLDQ: \_\_m128i \_mm\_srli\_si128 ( \_\_m128i a, int imm)

VPSRLDQ: \_\_m256i \_mm256\_srli\_si256 ( \_\_m256i a, const int imm)

# Flags Affected

None.

# **Numeric Exceptions**

None.

# **Other Exceptions**

See Exceptions Type 7; additionally #UD If VEX.L = 1.

# PSRLW/PSRLD/PSRLQ—Shift Packed Data Right Logical

| Opcode/<br>Instruction                                    | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                          |
|-----------------------------------------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------------------------------------------|
| 0F D1 /r <sup>1</sup>                                     | RM        | V/V                          | MMX                      | Shift words in <i>mm</i> right by amount specified in                                |
| PSRLW mm, mm/m64                                          |           |                              |                          | mm/m64 while shifting in 0s.                                                         |
| 66 OF D1 /r                                               | RM        | V/V                          | SSE2                     | Shift words in xmm1 right by amount                                                  |
| PSRLW xmm1, xmm2/m128                                     |           |                              |                          | specified in xmm2/m128 while shifting in 0s.                                         |
| 0F 71 /2 ib <sup>1</sup>                                  | MI        | V/V                          | MMX                      | Shift words in mm right by imm8 while shifting                                       |
| PSRLW mm, imm8                                            |           |                              |                          | in Os.                                                                               |
| 66 0F 71 /2 ib                                            | MI        | V/V                          | SSE2                     | Shift words in xmm1 right by imm8 while                                              |
| PSRLW xmm1, imm8                                          |           |                              |                          | shifting in 0s.                                                                      |
| 0F D2 /r <sup>1</sup>                                     | RM        | V/V                          | MMX                      | Shift doublewords in <i>mm</i> right by amount                                       |
| PSRLD mm, mm/m64                                          |           |                              |                          | specified in <i>mm/m64</i> while shifting in 0s.                                     |
| 66 0F D2 /r                                               | RM        | V/V                          | SSE2                     | Shift doublewords in xmm1 right by amount                                            |
| PSRLD xmm1, xmm2/m128                                     |           |                              |                          | specified in xmm2 /m128 while shifting in 0s.                                        |
| 0F 72 /2 ib <sup>1</sup>                                  | MI        | V/V                          | MMX                      | Shift doublewords in <i>mm</i> right by <i>imm8</i> while shifting in Os.            |
| PSRLD mm, imm8                                            | NAI.      | 1/0/                         | ccca                     | _                                                                                    |
| 66 OF 72 /2 ib                                            | MI        | V/V                          | SSE2                     | Shift doublewords in xmm1 right by imm8 while shifting in 0s.                        |
| PSRLD <i>xmm1</i> , imm8<br>0F D3 / <i>r</i> <sup>1</sup> | DM        | \//\/                        | MMV                      | -                                                                                    |
| PSRLQ <i>mm, mm/m64</i>                                   | RM        | V/V                          | MMX                      | Shift <i>mm</i> right by amount specified in <i>mm/m64</i> while shifting in 0s.     |
| 66 OF D3 /r                                               | RM        | V/V                          | SSE2                     | Shift quadwords in xmm1 right by amount                                              |
| PSRLQ <i>xmm1</i> , <i>xmm2/m128</i>                      |           | 0,0                          | 3322                     | specified in <i>xmm2/m128</i> while shifting in 0s.                                  |
| 0F 73 /2 ib <sup>1</sup>                                  | MI        | V/V                          | MMX                      | Shift <i>mm</i> right by <i>imm8</i> while shifting in Os.                           |
| PSRLQ mm, imm8                                            |           |                              |                          | 3 3                                                                                  |
| 66 0F 73 /2 ib                                            | MI        | V/V                          | SSE2                     | Shift quadwords in xmm1 right by imm8 while                                          |
| PSRLQ xmm1, imm8                                          |           |                              |                          | shifting in 0s.                                                                      |
| VEX.NDS.128.66.0F.WIG D1 /r                               | RVM       | V/V                          | AVX                      | Shift words in xmm2 right by amount                                                  |
| VPSRLW xmm1, xmm2, xmm3/m128                              |           |                              |                          | specified in xmm3/m128 while shifting in 0s.                                         |
| VEX.NDD.128.66.0F.WIG 71 /2 ib                            | VMI       | V/V                          | AVX                      | Shift words in xmm2 right by imm8 while                                              |
| VPSRLW xmm1, xmm2, imm8                                   |           |                              |                          | shifting in Os.                                                                      |
| VEX.NDS.128.66.0F.WIG D2 /r                               | RVM       | V/V                          | AVX                      | Shift doublewords in <i>xmm2</i> right by amount                                     |
| VPSRLD xmm1, xmm2, xmm3/m128                              |           |                              |                          | specified in xmm3/m128 while shifting in 0s.                                         |
| VEX.NDD.128.66.0F.WIG 72 /2 ib                            | VMI       | V/V                          | AVX                      | Shift doublewords in xmm2 right by imm8 while shifting in Os.                        |
| VPSRLD xmm1, xmm2, imm8                                   |           |                              |                          |                                                                                      |
| VEX.NDS.128.66.0F.WIG D3 /r                               | RVM       | V/V                          | AVX                      | Shift quadwords in xmm2 right by amount specified in xmm3/m128 while shifting in 0s. |
| VPSRLQ xmm1, xmm2, xmm3/m128                              |           |                              | A) /)/                   |                                                                                      |
| VEX.NDD.128.66.0F.WIG 73 /2 ib                            | VMI       | V/V                          | AVX                      | Shift quadwords in xmm2 right by imm8 while shifting in 0s.                          |
| VPSRLQ xmm1, xmm2, imm8                                   | D) /A /   | \//\/                        | 01/1/2                   | _                                                                                    |
| VEX.NDS.256.66.0F.WIG D1 /r                               | RVM       | V/V                          | AVX2                     | Shift words in ymm2 right by amount specified in xmm3/m128 while shifting in 0s.     |
| VPSRLW ymm1, ymm2, xmm3/m128                              | \ / N A I | \//\/                        | AV/V2                    | -                                                                                    |
| VEX.NDD.256.66.0F.WIG 71 /2 ib                            | VMI       | V/V                          | AVX2                     | Shift words in <i>ymm2</i> right by <i>imm8</i> while shifting in 0s.                |
| VPSRLW ymm1, ymm2, imm8                                   |           |                              |                          | ung m 001                                                                            |

NA

| VEX.NDS.256.66.0F.WIG D2 /r<br>VPSRLD ymm1, ymm2, xmm3/m128 | RVM V/V | AVX2 | Shift doublewords in <i>ymm2</i> right by amount specified in <i>xmm3/m128</i> while shifting in Os. |
|-------------------------------------------------------------|---------|------|------------------------------------------------------------------------------------------------------|
| VEX.NDD.256.66.0F.WIG 72 /2 ib<br>VPSRLD ymm1, ymm2, imm8   | VMI V/V | AVX2 | Shift doublewords in <i>ymm2</i> right by <i>imm8</i> while shifting in 0s.                          |
| VEX.NDS.256.66.0F.WIG D3 /r<br>VPSRLQ ymm1, ymm2, xmm3/m128 | RVM V/V | AVX2 | Shift quadwords in <i>ymm2</i> right by amount specified in <i>xmm3/m128</i> while shifting in Os.   |
| VEX.NDD.256.66.0F.WIG 73 /2 ib<br>VPSRLQ ymm1, ymm2, imm8   | VMI V/V | AVX2 | Shift quadwords in ymm2 right by imm8 while shifting in 0s.                                          |

#### NOTES:

#### Operand 2 Op/En Operand 1 Operand 3 Operand 4 RM NA NA ModRM:reg (r, w) ModRM:r/m (r) ΜI ModRM:r/m (r, w) imm8 NA NA **RVM** ModRM:rea (w) VEX.vvvv (r) ModRM:r/m (r) NA

imm8

## **Instruction Operand Encoding**

## **Description**

VMI

VEX.vvvv (w)

Shifts the bits in the individual data elements (words, doublewords, or quadword) in the destination operand (first operand) to the right by the number of bits specified in the count operand (second operand). As the bits in the data elements are shifted right, the empty high-order bits are cleared (set to 0). If the value specified by the count operand is greater than 15 (for words), 31 (for doublewords), or 63 (for a quadword), then the destination operand is set to all 0s. Figure 4-15 gives an example of shifting words in a 64-bit operand.

Note that only the first 64-bits of a 128-bit count operand are checked to compute the count.

ModRM:r/m (r)



Figure 4-15. PSRLW, PSRLD, and PSRLQ Instruction Operation Using 64-bit Operand

The (V)PSRLW instruction shifts each of the words in the destination operand to the right by the number of bits specified in the count operand; the (V)PSRLD instruction shifts each of the doublewords in the destination operand; and the PSRLQ instruction shifts the quadword (or quadwords) in the destination operand.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Legacy SSE instructions: The destination operand is an MMX technology register; the count operand can be either an MMX technology register or an 64-bit memory location.

128-bit Legacy SSE version: The destination operand is an XMM register; the count operand can be either an XMM register or a 128-bit memory location, or an 8-bit immediate. If the count operand is a memory address, 128 bits

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

are loaded but the upper 64 bits are ignored. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The destination operand is an XMM register; the count operand can be either an XMM register or a 128-bit memory location, or an 8-bit immediate. If the count operand is a memory address, 128 bits are loaded but the upper 64 bits are ignored. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The destination and first source operands are YMM registers. The count operand can be either an YMM register or a 128-bit memory location or an 8-bit immediate.

Note: For shifts with an immediate count (VEX.128.66.0F 71-73 /2), VEX.vvvv encodes the destination register, and VEX.B + ModRM.r/m encodes the source register. VEX.L must be 0, otherwise instructions will #UD.

## Operation

```
PSRLW (with 64-bit operand)
  IF (COUNT > 15)
  THEN
       DEST[64:0] \leftarrow 0000000000000000H
  FI SF
       DEST[15:0] \leftarrow ZeroExtend(DEST[15:0] >> COUNT);
       (* Repeat shift operation for 2nd and 3rd words *)
       DEST[63:48] \leftarrow ZeroExtend(DEST[63:48] >> COUNT);
  FI:
PSRLD (with 64-bit operand)
  IF (COUNT > 31)
  THEN
       DEST[64:0] \leftarrow 0000000000000000H
  FLSE
       DEST[31:0] \leftarrow ZeroExtend(DEST[31:0] >> COUNT);
       DEST[63:32] \leftarrow ZeroExtend(DEST[63:32] >> COUNT);
  FI:
PSRLQ (with 64-bit operand)
  IF (COUNT > 63)
  THEN
       DEST[64:01 \leftarrow 00000000000000000H
  ELSE
       DEST ← ZeroExtend(DEST >> COUNT);
  FI;
PSRLW (with 128-bit operand)
  COUNT \leftarrow COUNT SOURCE[63:0];
  IF (COUNT > 15)
  THEN
       ELSE
       DEST[15:0] \leftarrow ZeroExtend(DEST[15:0] >> COUNT);
       (* Repeat shift operation for 2nd through 7th words *)
       DEST[127:112] \leftarrow ZeroExtend(DEST[127:112] >> COUNT);
  FI:
PSRLD (with 128-bit operand)
  COUNT \leftarrow COUNT_SOURCE[63:0];
  IF (COUNT > 31)
  THEN
```

```
ELSE
       DEST[31:0] \leftarrow ZeroExtend(DEST[31:0] >> COUNT);
       (* Repeat shift operation for 2nd and 3rd doublewords *)
       DEST[127:96] \leftarrow ZeroExtend(DEST[127:96] >> COUNT);
   FI;
PSRLQ (with 128-bit operand)
   COUNT \leftarrow COUNT_SOURCE[63:0];
   IF (COUNT > 15)
   THEN
       FL SE
       DEST[63:0] \leftarrow ZeroExtend(DEST[63:0] >> COUNT);
       DEST[127:64] \leftarrow ZeroExtend(DEST[127:64] >> COUNT);
   FI:
PSRLW (xmm, xmm, xmm/m128)
DEST[127:0] ← LOGICAL_RIGHT_SHIFT_WORDS(DEST, SRC)
DEST[VLMAX-1:128] (Unmodified)
PSRLW (xmm, imm8)
DEST[127:0] ← LOGICAL_RIGHT_SHIFT_WORDS(DEST, imm8)
DESTIVLMAX-1:1281 (Unmodified)
VPSRLW (xmm, xmm, xmm/m128)
DEST[127:0] ← LOGICAL_RIGHT_SHIFT_WORDS(SRC1, SRC2)
DEST[VLMAX-1:128] \leftarrow 0
VPSRLW (xmm, imm8)
DEST[127:0] ← LOGICAL_RIGHT_SHIFT_WORDS(SRC1, imm8)
DEST[VLMAX-1:128] \leftarrow 0
PSRLD (xmm, xmm, xmm/m128)
DEST[127:0] ← LOGICAL RIGHT SHIFT DWORDS(DEST, SRC)
DEST[VLMAX-1:128] (Unmodified)
PSRLD (xmm, imm8)
DEST[127:0] ← LOGICAL_RIGHT_SHIFT_DWORDS(DEST, imm8)
DEST[VLMAX-1:128] (Unmodified)
VPSRLD (xmm, xmm, xmm/m128)
DEST[127:0] \leftarrow LOGICAL\_RIGHT\_SHIFT\_DWORDS(SRC1, SRC2)
DEST[VLMAX-1:128] \leftarrow 0
VPSRLD (xmm, imm8)
DEST[127:0] ← LOGICAL_RIGHT_SHIFT_DWORDS(SRC1, imm8)
DEST[VLMAX-1:128] \leftarrow 0
PSRLQ (xmm, xmm, xmm/m128)
DEST[127:0] ← LOGICAL_RIGHT_SHIFT_QWORDS(DEST, SRC)
DEST[VLMAX-1:128] (Unmodified)
PSRLQ (xmm, imm8)
DEST[127:0] ← LOGICAL_RIGHT_SHIFT_QWORDS(DEST, imm8)
```

## DEST[VLMAX-1:128] (Unmodified)

#### VPSRLQ (xmm, xmm, xmm/m128)

DEST[127:0]  $\leftarrow$  LOGICAL\_RIGHT\_SHIFT\_QWORDS(SRC1, SRC2)

DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPSRLQ (xmm, imm8)

DEST[127:0]  $\leftarrow$  LOGICAL\_RIGHT\_SHIFT\_QWORDS(SRC1, imm8) DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPSRLW (ymm, ymm, xmm/m128)

DEST[255:0] ← LOGICAL RIGHT SHIFT WORDS 256b(SRC1, SRC2)

#### VPSRLW (ymm, imm8)

DEST[255:0] ← LOGICAL RIGHT SHIFT WORDS 256b(SRC1, imm8)

## VPSRLD (ymm, ymm, xmm/m128)

DEST[255:0]  $\leftarrow$  LOGICAL\_RIGHT\_SHIFT\_DWORDS\_256b(SRC1, SRC2)

#### VPSRLD (ymm, imm8)

DEST[255:0] ← LOGICAL\_RIGHT\_SHIFT\_DWORDS\_256b(SRC1, imm8)

#### VPSRLQ (ymm, ymm, xmm/m128)

DEST[255:0]  $\leftarrow$  LOGICAL\_RIGHT\_SHIFT\_QWORDS\_256b(SRC1, SRC2)

#### VPSRLQ (ymm, imm8)

DEST[255:0] ← LOGICAL\_RIGHT\_SHIFT\_QWORDS\_256b(SRC1, imm8)

## Intel C/C++ Compiler Intrinsic Equivalents

```
PSRLW:
             m64 mm srli pi16( m64 m, int count)
PSRLW:
             __m64 _mm_srl_pi16 (__m64 m, __m64 count)
(V)PSRLW:
             __m128i _mm_srli_epi16 (__m128i m, int count)
(V)PSRLW:
             m128i mm srl epi16 ( m128i m, m128i count)
VPSRLW:
            __m256i _mm256_srli_epi16 (__m256i m, int count)
VPSRLW:
             m256i mm256 srl epi16 ( m256i m, m128i count)
             __m64 _mm_srli_pi32 (__m64 m, int count)
PSRLD:
PSRLD:
            __m64 _mm_srl_pi32 (__m64 m, __m64 count)
(V)PSRLD:
             __m128i _mm_srli_epi32 (__m128i m, int count)
(V)PSRLD:
             m128i mm srl epi32 ( m128i m, m128i count)
VPSRLD:
             __m256i _mm256_srli_epi32 (__m256i m, int count)
VPSRLD:
             __m256i _mm256_srl_epi32 (__m256i m, __m128i count)
PSRLO:
             __m64 _mm_srli_si64 (__m64 m, int count)
PSRLQ:
             __m64 _mm_srl_si64 (__m64 m, __m64 count)
(V)PSRLQ:
             __m128i _mm_srli_epi64 (__m128i m, int count)
(V)PSRLQ:
             __m128i _mm_srl_epi64 (__m128i m, __m128i count)
VPSRLQ:
             m256i mm256 srli epi64 ( m256i m, int count)
VPSRLQ:
             __m256i _mm256_srl_epi64 (__m256i m, __m128i count)
```

# Flags Affected

None.

# **Numeric Exceptions**

None.

# **Other Exceptions**

See Exceptions Type 4 and 7 for non-VEX-encoded instructions; additionally #UD If VEX.L = 1.

# PSUBB/PSUBW/PSUBD—Subtract Packed Integers

| Opcode/<br>Instruction                                      | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                          |
|-------------------------------------------------------------|-----------|------------------------------|--------------------------|----------------------------------------------------------------------|
| 0F F8 /r <sup>1</sup>                                       | RM        | V/V                          | MMX                      | Subtract packed byte integers in mm/m64                              |
| PSUBB mm, mm/m64                                            |           |                              |                          | from packed byte integers in <i>mm</i> .                             |
| 66 OF F8 /r                                                 | RM        | V/V                          | SSE2                     | Subtract packed byte integers in xmm2/m128                           |
| PSUBB xmm1, xmm2/m128                                       |           |                              |                          | from packed byte integers in <i>xmm1</i> .                           |
| 0F F9 /r <sup>1</sup>                                       | RM        | V/V                          | MMX                      | Subtract packed word integers in mm/m64                              |
| PSUBW mm, mm/m64                                            |           |                              |                          | from packed word integers in <i>mm</i> .                             |
| 66 OF F9 /r                                                 | RM        | V/V                          | SSE2                     | Subtract packed word integers in                                     |
| PSUBW xmm1, xmm2/m128                                       |           |                              |                          | xmm2/m128 from packed word integers in xmm1.                         |
| OF FA /r <sup>1</sup>                                       | RM        | V/V                          | MMX                      | Subtract packed doubleword integers in                               |
| PSUBD mm, mm/m64                                            |           |                              |                          | <i>mm/m64</i> from packed doubleword integers in <i>mm</i> .         |
| 66 OF FA /r                                                 | RM        | V/V                          | SSE2                     | Subtract packed doubleword integers in                               |
| PSUBD xmm1, xmm2/m128                                       |           |                              |                          | xmm2/mem128 from packed doubleword integers in xmm1.                 |
| VEX.NDS.128.66.0F.WIG F8 /r<br>VPSUBB xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Subtract packed byte integers in <i>xmm3/m128</i> from <i>xmm2</i> . |
| VEX.NDS.128.66.0F.WIG F9 /r                                 | RVM       | V/V                          | AVX                      | Subtract packed word integers in                                     |
| VPSUBW xmm1, xmm2, xmm3/m128                                |           |                              |                          | xmm3/m128 from xmm2.                                                 |
| VEX.NDS.128.66.0F.WIG FA /r<br>VPSUBD xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Subtract packed doubleword integers in xmm3/m128 from xmm2.          |
| VEX.NDS.256.66.0F.WIG F8 /r<br>VPSUBB ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Subtract packed byte integers in <i>ymm3/m256</i> from <i>ymm2</i> . |
| VEX.NDS.256.66.0F.WIG F9 /r<br>VPSUBW ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Subtract packed word integers in ymm3/m256 from ymm2.                |
| VEX.NDS.256.66.0F.WIG FA /r<br>VPSUBD ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Subtract packed doubleword integers in ymm3/m256 from ymm2.          |

#### NOTES:

# **Instruction Operand Encoding**

|       |                  | •             |               |           |
|-------|------------------|---------------|---------------|-----------|
| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Performs a SIMD subtract of the packed integers of the source operand (second operand) from the packed integers of the destination operand (first operand), and stores the packed integer results in the destination operand. See Figure 9-4 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for an illustration of a SIMD operation. Overflow is handled with wraparound, as described in the following paragraphs.

The (V)PSUBB instruction subtracts packed byte integers. When an individual result is too large or too small to be represented in a byte, the result is wrapped around and the low 8 bits are written to the destination element.

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

The (V)PSUBW instruction subtracts packed word integers. When an individual result is too large or too small to be represented in a word, the result is wrapped around and the low 16 bits are written to the destination element.

The (V)PSUBD instruction subtracts packed doubleword integers. When an individual result is too large or too small to be represented in a doubleword, the result is wrapped around and the low 32 bits are written to the destination element.

Note that the (V)PSUBB, (V)PSUBW, and (V)PSUBD instructions can operate on either unsigned or signed (two's complement notation) packed integers; however, it does not set bits in the EFLAGS register to indicate overflow and/or a carry. To prevent undetected overflow conditions, software must control the ranges of values upon which it operates.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Legacy SSE version: When operating on 64-bit operands, the destination operand must be an MMX technology register and the source operand can be either an MMX technology register or a 64-bit memory location.

128-bit Legacy SSE version: The second source operand is an XMM register or a 128-bit memory location. The first source operand and destination operands are XMM registers. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The second source operand is an XMM register or a 128-bit memory location. The first source operand and destination operands are XMM registers. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The second source operand is an YMM register or a 256-bit memory location. The first source operand and destination operands are YMM registers.

Note: VEX.L must be 0, otherwise instructions will #UD.

## Operation

#### PSUBB (with 64-bit operands)

DEST[7:0]  $\leftarrow$  DEST[7:0] – SRC[7:0]; (\* Repeat subtract operation for 2nd through 7th byte \*) DEST[63:56]  $\leftarrow$  DEST[63:56] – SRC[63:56];

#### PSUBB (with 128-bit operands)

DEST[7:0]  $\leftarrow$  DEST[7:0] – SRC[7:0]; (\* Repeat subtract operation for 2nd through 14th byte \*) DEST[127:120]  $\leftarrow$  DEST[111:120] – SRC[127:120];

#### VPSUBB (VEX.128 encoded version)

DEST[7:0]  $\leftarrow$  SRC1[7:0]-SRC2[7:0] DEST[15:8] ← SRC1[15:8]-SRC2[15:8] DEST[23:16]  $\leftarrow$  SRC1[23:16]-SRC2[23:16] DEST[31:24] ← SRC1[31:24]-SRC2[31:24] DEST[39:32]  $\leftarrow$  SRC1[39:32]-SRC2[39:32] DEST[47:40]  $\leftarrow$  SRC1[47:40]-SRC2[47:40] DEST[55:48] ← SRC1[55:48]-SRC2[55:48] DEST[63:56]  $\leftarrow$  SRC1[63:56]-SRC2[63:56] DEST[71:64]  $\leftarrow$  SRC1[71:64]-SRC2[71:64] DEST[79:72]  $\leftarrow$  SRC1[79:72]-SRC2[79:72] DEST[87:80]  $\leftarrow$  SRC1[87:80]-SRC2[87:80] DEST[95:88]  $\leftarrow$  SRC1[95:88]-SRC2[95:88] DEST[103:96]  $\leftarrow$  SRC1[103:96]-SRC2[103:96] DEST[111:104] ← SRC1[111:104]-SRC2[111:104] DEST[119:112] ← SRC1[119:112]-SRC2[119:112] DEST[127:120]  $\leftarrow$  SRC1[127:120]-SRC2[127:120] DEST[VLMAX-1:128] ← 00

#### VPSUBB (VEX.256 encoded version)

DEST[7:0]  $\leftarrow$  SRC1[7:0]-SRC2[7:0]

DEST[15:8]  $\leftarrow$  SRC1[15:8]-SRC2[15:8]

DEST[23:16]  $\leftarrow$  SRC1[23:16]-SRC2[23:16]

DEST[31:24]  $\leftarrow$  SRC1[31:24]-SRC2[31:24]

DEST[39:32]  $\leftarrow$  SRC1[39:32]-SRC2[39:32]

DEST[47:40]  $\leftarrow$  SRC1[47:40]-SRC2[47:40]

DEST[55:48]  $\leftarrow$  SRC1[55:48]-SRC2[55:48]

DEST[63:56]  $\leftarrow$  SRC1[63:56]-SRC2[63:56]

DEST[71:64] ← SRC1[71:64]-SRC2[71:64]

DEST[79:72]  $\leftarrow$  SRC1[79:72]-SRC2[79:72]

DEST[87:80]  $\leftarrow$  SRC1[87:80]-SRC2[87:80]

DEST[95:88]  $\leftarrow$  SRC1[95:88]-SRC2[95:88]

DEST[103:96]  $\leftarrow$  SRC1[103:96]-SRC2[103:96]

DEST[111:104]  $\leftarrow$  SRC1[111:104]-SRC2[111:104]

DEST[119:112]  $\leftarrow$  SRC1[119:112]-SRC2[119:112]

DEST[127:120]  $\leftarrow$  SRC1[127:120]-SRC2[127:120]

DEST[135:128]  $\leftarrow$  SRC1[135:128]-SRC2[135:128]

DEST[143:136]  $\leftarrow$  SRC1[143:136]-SRC2[143:136]

DEST[151:144]  $\leftarrow$  SRC1[151:144]-SRC2[151:144]

DEST[159:152] ← SRC1[159:152]-SRC2[159:152]

DEST[167:160]  $\leftarrow$  SRC1[167:160]-SRC2[167:160]

DEST[175:168]  $\leftarrow$  SRC1[175:168]-SRC2[175:168]

DEST[183:176]  $\leftarrow$  SRC1[183:176]-SRC2[183:176]

DEST[191:184]  $\leftarrow$  SRC1[191:184]-SRC2[191:184]

DEST[199:192]  $\leftarrow$  SRC1[199:192]-SRC2[199:192]

DEST[207:200]  $\leftarrow$  SRC1[207:200]-SRC2[207:200]

DEST[215:208]  $\leftarrow$  SRC1[215:208]-SRC2[215:208]

DEST[223:216]  $\leftarrow$  SRC1[223:216]-SRC2[223:216]

DEST[231:224]  $\leftarrow$  SRC1[231:224]-SRC2[231:224]

DEST[239:232]  $\leftarrow$  SRC1[239:232]-SRC2[239:232]

DEST[247:240] ← SRC1[247:240]-SRC2[247:240]

DEST[255:248]  $\leftarrow$  SRC1[255:248]-SRC2[255:248]

## PSUBW (with 64-bit operands)

 $DEST[15:0] \leftarrow DEST[15:0] - SRC[15:0];$ 

(\* Repeat subtract operation for 2nd and 3rd word \*)

 $DEST[63:48] \leftarrow DEST[63:48] - SRC[63:48];$ 

## PSUBW (with 128-bit operands)

 $DEST[15:0] \leftarrow DEST[15:0] - SRC[15:0];$ 

(\* Repeat subtract operation for 2nd through 7th word \*)

DEST[127:112]  $\leftarrow$  DEST[127:112] - SRC[127:112];

#### VPSUBW (VEX.128 encoded version)

DEST[15:0]  $\leftarrow$  SRC1[15:0]-SRC2[15:0]

DEST[31:16]  $\leftarrow$  SRC1[31:16]-SRC2[31:16]

DEST[47:32]  $\leftarrow$  SRC1[47:32]-SRC2[47:32]

DEST[63:48]  $\leftarrow$  SRC1[63:48]-SRC2[63:48]

DEST[79:64]  $\leftarrow$  SRC1[79:64]-SRC2[79:64]

DEST[95:80]  $\leftarrow$  SRC1[95:80]-SRC2[95:80] DEST[111:96]  $\leftarrow$  SRC1[111:96]-SRC2[111:96]

DEST[127:112]  $\leftarrow$  SRC1[127:112]-SRC2[127:112]

#### DEST[VLMAX-1:128] $\leftarrow$ 0

#### VPSUBW (VEX.256 encoded version)

DEST[15:0]  $\leftarrow$  SRC1[15:0]-SRC2[15:0]

DEST[31:16]  $\leftarrow$  SRC1[31:16]-SRC2[31:16]

DEST[47:32]  $\leftarrow$  SRC1[47:32]-SRC2[47:32]

DEST[63:48] ← SRC1[63:48]-SRC2[63:48]

DEST[79:64]  $\leftarrow$  SRC1[79:64]-SRC2[79:64]

DEST[95:80] ← SRC1[95:80]-SRC2[95:80]

DEST[111:96]  $\leftarrow$  SRC1[111:96]-SRC2[111:96]

DEST[127:112]  $\leftarrow$  SRC1[127:112]-SRC2[127:112]

DEST[143:128] ← SRC1[143:128]-SRC2[143:128]

DEST[159:144]  $\leftarrow$  SRC1[159:144]-SRC2[159:144]

DEST[175:160] ← SRC1[175:160]-SRC2[175:160]

DEST[191:176]  $\leftarrow$  SRC1[191:176]-SRC2[191:176]

 $\mathsf{DEST}[207:192] \leftarrow \mathsf{SRC1207:192}] \text{-} \mathsf{SRC2}[207:192]$ 

DEST[223:208]  $\leftarrow$  SRC1[223:208]-SRC2[223:208]

DEST[239:224]  $\leftarrow$  SRC1[239:224]-SRC2[239:224]

DEST[255:240]  $\leftarrow$  SRC1[255:240]-SRC2[255:240]

#### PSUBD (with 64-bit operands)

 $\mathsf{DEST}[31:0] \leftarrow \mathsf{DEST}[31:0] - \mathsf{SRC}[31:0];$ 

DEST[63:32]  $\leftarrow$  DEST[63:32] - SRC[63:32];

## PSUBD (with 128-bit operands)

DEST[31:0]  $\leftarrow$  DEST[31:0] - SRC[31:0];

(\* Repeat subtract operation for 2nd and 3rd doubleword \*)

 $DEST[127:96] \leftarrow DEST[127:96] - SRC[127:96];$ 

#### VPSUBD (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  SRC1[31:0]-SRC2[31:0]

DEST[63:32] ← SRC1[63:32]-SRC2[63:32]

DEST[95:64]  $\leftarrow$  SRC1[95:64]-SRC2[95:64]

DEST[127:96]  $\leftarrow$  SRC1[127:96]-SRC2[127:96]

DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPSUBD (VEX.256 encoded version)

DEST[31:0] ← SRC1[31:0]-SRC2[31:0]

 $\mathsf{DEST}[63:32] \leftarrow \mathsf{SRC1}[63:32] \text{-} \mathsf{SRC2}[63:32]$ 

 $\mathsf{DEST}[95:64] \leftarrow \mathsf{SRC1}[95:64] \cdot \mathsf{SRC2}[95:64]$ 

DEST[127:96]  $\leftarrow$  SRC1[127:96]-SRC2[127:96]

DEST[159:128]  $\leftarrow$  SRC1[159:128]-SRC2[159:128]

 $\mathsf{DEST}[191:160] \leftarrow \mathsf{SRC1}[191:160] \cdot \mathsf{SRC2}[191:160]$ 

DEST[223:192]  $\leftarrow$  SRC1[223:192]-SRC2[223:192]

DEST[255:224]  $\leftarrow$  SRC1[255:224]-SRC2[255:224]

## Intel C/C++ Compiler Intrinsic Equivalents

PSUBB: \_\_m64 \_mm\_sub\_pi8(\_\_m64 m1, \_\_m64 m2)

(V)PSUBB: \_\_m128i \_mm\_sub\_epi8 ( \_\_m128i a, \_\_m128i b)

VPSUBB: \_\_m256i \_mm256\_sub\_epi8 ( \_\_m256i a, \_\_m256i b)

PSUBW: \_\_m64 \_mm\_sub\_pi16(\_\_m64 m1, \_\_m64 m2)

(V)PSUBW: \_\_m128i \_mm\_sub\_epi16 ( \_\_m128i a, \_\_m128i b)

VPSUBW: \_\_m256i \_mm256\_sub\_epi16 ( \_\_m256i a, \_\_m256i b)

## INSTRUCTION SET REFERENCE, N-Z

PSUBD: \_\_m64 \_mm\_sub\_pi32(\_\_m64 m1, \_\_m64 m2)
(V)PSUBD: \_\_m128i \_mm\_sub\_epi32 ( \_\_m128i a, \_\_m128i b)
VPSUBD: \_\_m256i \_mm256\_sub\_epi32 ( \_\_m256i a, \_\_m256i b)

# **Flags Affected**

None.

## **Numeric Exceptions**

None.

# Other Exceptions

See Exceptions Type 4; additionally #UD If VEX.L = 1.

## PSUBQ—Subtract Packed Quadword Integers

| Opcode/<br>Instruction       | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                               |
|------------------------------|-----------|------------------------------|--------------------------|-------------------------------------------|
| 0F FB /r <sup>1</sup>        | RM        | V/V                          | SSE2                     | Subtract quadword integer in mm1 from mm2 |
| PSUBQ mm1, mm2/m64           |           |                              |                          | /m64.                                     |
| 66 0F FB /r                  | RM        | V/V                          | SSE2                     | Subtract packed quadword integers in xmm1 |
| PSUBQ xmm1, xmm2/m128        |           |                              |                          | from <i>xmm2 /m128</i> .                  |
| VEX.NDS.128.66.0F.WIG FB/r   | RVM       | V/V                          | AVX                      | Subtract packed quadword integers in      |
| VPSUBQ xmm1, xmm2, xmm3/m128 |           |                              |                          | xmm3/m128 from xmm2.                      |
| VEX.NDS.256.66.0F.WIG FB /r  | RVM       | V/V                          | AVX2                     | Subtract packed quadword integers in      |
| VPSUBQ ymm1, ymm2, ymm3/m256 |           |                              |                          | ymm3/m256 from ymm2.                      |

#### NOTES:

## Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |  |
|-------|------------------|---------------|---------------|-----------|--|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |  |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |  |

## **Description**

Subtracts the second operand (source operand) from the first operand (destination operand) and stores the result in the destination operand. When packed quadword operands are used, a SIMD subtract is performed. When a quadword result is too large to be represented in 64 bits (overflow), the result is wrapped around and the low 64 bits are written to the destination element (that is, the carry is ignored).

Note that the (V)PSUBQ instruction can operate on either unsigned or signed (two's complement notation) integers; however, it does not set bits in the EFLAGS register to indicate overflow and/or a carry. To prevent undetected overflow conditions, software must control the ranges of the values upon which it operates.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Legacy SSE version: The source operand can be a quadword integer stored in an MMX technology register or a 64-bit memory location.

128-bit Legacy SSE version: The second source operand is an XMM register or a 128-bit memory location. The first source operand and destination operands are XMM registers. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The second source operand is an XMM register or a 128-bit memory location. The first source operand and destination operands are XMM registers. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The second source operand is an YMM register or a 256-bit memory location. The first source operand and destination operands are YMM registers.

Note: VEX.L must be 0, otherwise instructions will #UD.

## Operation

#### PSUBQ (with 64-Bit operands)

DEST[63:0]  $\leftarrow$  DEST[63:0] - SRC[63:0];

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

## PSUBQ (with 128-Bit operands)

```
DEST[63:0] \leftarrow DEST[63:0] - SRC[63:0];
DEST[127:64] \leftarrow DEST[127:64] - SRC[127:64];
```

## VPSUBQ (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[63:0]-SRC2[63:0] DEST[127:64]  $\leftarrow$  SRC1[127:64]-SRC2[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

## VPSUBQ (VEX.256 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[63:0]-SRC2[63:0] DEST[127:64]  $\leftarrow$  SRC1[127:64]-SRC2[127:64] DEST[191:128]  $\leftarrow$  SRC1[191:128]-SRC2[191:128] DEST[255:192]  $\leftarrow$  SRC1[255:192]-SRC2[255:192]

## Intel C/C++ Compiler Intrinsic Equivalents

```
PSUBQ: __m64 _mm_sub_si64(__m64 m1, __m64 m2)
(V)PSUBQ: __m128i _mm_sub_epi64(__m128i m1, __m128i m2)
VPSUBQ: __m256i _mm256_sub_epi64(__m256i m1, __m256i m2)
```

## **Flags Affected**

None.

#### **Numeric Exceptions**

None.

## Other Exceptions

See Exceptions Type 4; additionally #UD If VEX.L = 1.

# PSUBSB/PSUBSW—Subtract Packed Signed Integers with Signed Saturation

| Opcode/<br>Instruction        | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                              |
|-------------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------------------------------|
| 0F E8 /r <sup>1</sup>         | RM        | V/V                          | MMX                      | Subtract signed packed bytes in mm/m64                                   |
| PSUBSB mm, mm/m64             |           |                              |                          | from signed packed bytes in <i>mm</i> and saturate results.              |
| 66 OF E8 /r                   | RM        | V/V                          | SSE2                     | Subtract packed signed byte integers in                                  |
| PSUBSB xmm1, xmm2/m128        |           |                              |                          | xmm2/m128 from packed signed byte integers in xmm1 and saturate results. |
| 0F E9 /r <sup>1</sup>         | RM        | V/V                          | MMX                      | Subtract signed packed words in mm/m64                                   |
| PSUBSW mm, mm/m64             |           |                              |                          | from signed packed words in <i>mm</i> and saturate results.              |
| 66 OF E9 /r                   | RM        | V/V                          | SSE2                     | Subtract packed signed word integers in                                  |
| PSUBSW xmm1, xmm2/m128        |           |                              |                          | xmm2/m128 from packed signed word integers in xmm1 and saturate results. |
| VEX.NDS.128.66.0F.WIG E8 /r   | RVM       | V/V                          | AVX                      | Subtract packed signed byte integers in                                  |
| VPSUBSB xmm1, xmm2, xmm3/m128 |           |                              |                          | xmm3/m128 from packed signed byte integers in xmm2 and saturate results. |
| VEX.NDS.128.66.0F.WIG E9 /r   | RVM       | V/V                          | AVX                      | Subtract packed signed word integers in                                  |
| VPSUBSW xmm1, xmm2, xmm3/m128 |           |                              |                          | xmm3/m128 from packed signed word integers in xmm2 and saturate results. |
| VEX.NDS.256.66.0F.WIG E8 /r   | RVM       | V/V                          | AVX2                     | Subtract packed signed byte integers in                                  |
| VPSUBSB ymm1, ymm2, ymm3/m256 |           |                              |                          | ymm3/m256 from packed signed byte integers in ymm2 and saturate results. |
| VEX.NDS.256.66.0F.WIG E9 /r   | RVM       | V/V                          | AVX2                     | Subtract packed signed word integers in                                  |
| VPSUBSW ymm1, ymm2, ymm3/m256 |           |                              |                          | ymm3/m256 from packed signed word integers in ymm2 and saturate results. |

#### NOTES:

#### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Performs a SIMD subtract of the packed signed integers of the source operand (second operand) from the packed signed integers of the destination operand (first operand), and stores the packed integer results in the destination operand. See Figure 9-4 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for an illustration of a SIMD operation. Overflow is handled with signed saturation, as described in the following paragraphs.

The (V)PSUBSB instruction subtracts packed signed byte integers. When an individual byte result is beyond the range of a signed byte integer (that is, greater than 7FH or less than 80H), the saturated value of 7FH or 80H, respectively, is written to the destination operand.

The (V)PSUBSW instruction subtracts packed signed word integers. When an individual word result is beyond the range of a signed word integer (that is, greater than 7FFFH or less than 8000H), the saturated value of 7FFFH or 8000H, respectively, is written to the destination operand.

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Legacy SSE version: When operating on 64-bit operands, the destination operand must be an MMX technology register and the source operand can be either an MMX technology register or a 64-bit memory location.

128-bit Legacy SSE version: The second source operand is an XMM register or a 128-bit memory location. The first source operand and destination operands are XMM registers. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The second source operand is an XMM register or a 128-bit memory location. The first source operand and destination operands are XMM registers. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The second source operand is an YMM register or a 256-bit memory location. The first source operand and destination operands are YMM registers.

Note: VEX.L must be 0, otherwise instructions will #UD.

#### Operation

#### PSUBSB (with 64-bit operands)

DEST[7:0] ← SaturateToSignedByte (DEST[7:0] – SRC (7:0]); (\* Repeat subtract operation for 2nd through 7th bytes \*) DEST[63:56] ← SaturateToSignedByte (DEST[63:56] – SRC[63:56]);

#### PSUBSB (with 128-bit operands)

DEST[7:0] ← SaturateToSignedByte (DEST[7:0] – SRC[7:0]); (\* Repeat subtract operation for 2nd through 14th bytes \*) DEST[127:120] ← SaturateToSignedByte (DEST[127:120] – SRC[127:120]);

## VPSUBSB (VEX.128 encoded version)

DEST[7:0]  $\leftarrow$  SaturateToSignedByte (SRC1[7:0] - SRC2[7:0]); (\* Repeat subtract operation for 2nd through 14th bytes \*) DEST[127:120]  $\leftarrow$  SaturateToSignedByte (SRC1[127:120] - SRC2[127:120]); DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPSUBSB (VEX.256 encoded version)

DEST[7:0] ← SaturateToSignedByte (SRC1[7:0] - SRC2[7:0]); (\* Repeat subtract operation for 2nd through 31th bytes \*) DEST[255:248] ← SaturateToSignedByte (SRC1[255:248] - SRC2[255:248]);

#### PSUBSW (with 64-bit operands)

DEST[15:0]  $\leftarrow$  SaturateToSignedWord (DEST[15:0] – SRC[15:0]); (\* Repeat subtract operation for 2nd and 7th words \*) DEST[63:48]  $\leftarrow$  SaturateToSignedWord (DEST[63:48] – SRC[63:48]);

#### PSUBSW (with 128-bit operands)

DEST[15:0] ← SaturateToSignedWord (DEST[15:0] – SRC[15:0]); (\* Repeat subtract operation for 2nd through 7th words \*)
DEST[127:112] ← SaturateToSignedWord (DEST[127:112] – SRC[127:112]);

#### VPSUBSW (VEX.128 encoded version)

DEST[15:0]  $\leftarrow$  SaturateToSignedWord (SRC1[15:0] - SRC2[15:0]); (\* Repeat subtract operation for 2nd through 7th words \*) DEST[127:112]  $\leftarrow$  SaturateToSignedWord (SRC1[127:112] - SRC2[127:112]); DEST[VLMAX-1:128]  $\leftarrow$  0

## VPSUBSW (VEX.256 encoded version)

DEST[15:0] ← SaturateToSignedWord (SRC1[15:0] - SRC2[15:0]); (\* Repeat subtract operation for 2nd through 15th words \*) DEST[255:240] ← SaturateToSignedWord (SRC1[255:240] - SRC2[255:240]);

# Intel C/C++ Compiler Intrinsic Equivalents

```
      PSUBSB:
      __m64 _mm_subs_pi8(__m64 m1, __m64 m2)

      (V)PSUBSB:
      __m128i _mm_subs_epi8(__m128i m1, __m128i m2)

      VPSUBSB:
      __m256i _mm256_subs_epi8(__m256i m1, __m256i m2)

      PSUBSW:
      __m64 _mm_subs_pi16(__m64 m1, __m64 m2)

      (V)PSUBSW:
      __m128i _mm_subs_epi16(__m128i m1, __m128i m2)

      VPSUBSW:
      __m256i _mm256_subs_epi16(__m256i m1, __m256i m2)
```

# **Flags Affected**

None.

# **Numeric Exceptions**

None.

## **Other Exceptions**

See Exceptions Type 4; additionally #UD If VEX.L = 1.

# PSUBUSB/PSUBUSW—Subtract Packed Unsigned Integers with Unsigned Saturation

| Opcode/<br>Instruction                                        | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                               |
|---------------------------------------------------------------|-----------|------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------|
| OF D8 /r <sup>1</sup> PSUBUSB mm, mm/m64                      | RM        | V/V                          | MMX                      | Subtract unsigned packed bytes in <i>mm/m64</i> from unsigned packed bytes in <i>mm</i> and saturate result.              |
| 66 OF D8 /r<br>PSUBUSB xmm1, xmm2/m128                        | RM        | V/V                          | SSE2                     | Subtract packed unsigned byte integers in<br>xmm2/m128 from packed unsigned byte<br>integers in xmm1 and saturate result. |
| OF D9 /r <sup>1</sup> PSUBUSW mm, mm/m64                      | RM        | V/V                          | MMX                      | Subtract unsigned packed words in <i>mm/m64</i> from unsigned packed words in <i>mm</i> and saturate result.              |
| 66 OF D9 /r<br>PSUBUSW xmm1, xmm2/m128                        | RM        | V/V                          | SSE2                     | Subtract packed unsigned word integers in<br>xmm2/m128 from packed unsigned word<br>integers in xmm1 and saturate result. |
| VEX.NDS.128.66.0F.WIG D8 /r<br>VPSUBUSB xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Subtract packed unsigned byte integers in<br>xmm3/m128 from packed unsigned byte<br>integers in xmm2 and saturate result. |
| VEX.NDS.128.66.0F.WIG D9 /r<br>VPSUBUSW xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Subtract packed unsigned word integers in<br>xmm3/m128 from packed unsigned word<br>integers in xmm2 and saturate result. |
| VEX.NDS.256.66.0F.WIG D8 /r<br>VPSUBUSB ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Subtract packed unsigned byte integers in<br>ymm3/m256 from packed unsigned byte<br>integers in ymm2 and saturate result. |
| VEX.NDS.256.66.0F.WIG D9 /r<br>VPSUBUSW ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Subtract packed unsigned word integers in<br>ymm3/m256 from packed unsigned word<br>integers in ymm2 and saturate result. |

#### NOTES:

## Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Performs a SIMD subtract of the packed unsigned integers of the source operand (second operand) from the packed unsigned integers of the destination operand (first operand), and stores the packed unsigned integer results in the destination operand. See Figure 9-4 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for an illustration of a SIMD operation. Overflow is handled with unsigned saturation, as described in the following paragraphs.

These instructions can operate on either 64-bit or 128-bit operands.

The (V)PSUBUSB instruction subtracts packed unsigned byte integers. When an individual byte result is less than zero, the saturated value of 00H is written to the destination operand.

The (V)PSUBUSW instruction subtracts packed unsigned word integers. When an individual word result is less than zero, the saturated value of 0000H is written to the destination operand.

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Legacy SSE version: When operating on 64-bit operands, the destination operand must be an MMX technology register and the source operand can be either an MMX technology register or a 64-bit memory location.

128-bit Legacy SSE version: The second source operand is an XMM register or a 128-bit memory location. The first source operand and destination operands are XMM registers. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The second source operand is an XMM register or a 128-bit memory location. The first source operand and destination operands are XMM registers. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The second source operand is an YMM register or a 256-bit memory location. The first source operand and destination operands are YMM registers.

Note: VEX.L must be 0, otherwise instructions will #UD.

#### Operation

## PSUBUSB (with 64-bit operands)

DEST[7:0]  $\leftarrow$  SaturateToUnsignedByte (DEST[7:0] – SRC (7:0]); (\* Repeat add operation for 2nd through 7th bytes \*) DEST[63:56]  $\leftarrow$  SaturateToUnsignedByte (DEST[63:56] – SRC[63:56];

#### PSUBUSB (with 128-bit operands)

DEST[7:0]  $\leftarrow$  SaturateToUnsignedByte (DEST[7:0] - SRC[7:0]); (\* Repeat add operation for 2nd through 14th bytes \*) DEST[127:120]  $\leftarrow$  SaturateToUnSignedByte (DEST[127:120] - SRC[127:120]);

## VPSUBUSB (VEX.128 encoded version)

DEST[7:0]  $\leftarrow$  SaturateToUnsignedByte (SRC1[7:0] - SRC2[7:0]); (\* Repeat subtract operation for 2nd through 14th bytes \*) DEST[127:120]  $\leftarrow$  SaturateToUnsignedByte (SRC1[127:120] - SRC2[127:120]); DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPSUBUSB (VEX.256 encoded version)

DEST[7:0] ← SaturateToUnsignedByte (SRC1[7:0] - SRC2[7:0]); (\* Repeat subtract operation for 2nd through 31st bytes \*) DEST[255:148] ← SaturateToUnsignedByte (SRC1[255:248] - SRC2[255:248]);

#### PSUBUSW (with 64-bit operands)

DEST[15:0]  $\leftarrow$  SaturateToUnsignedWord (DEST[15:0] – SRC[15:0]); (\* Repeat add operation for 2nd and 3rd words \*) DEST[63:48]  $\leftarrow$  SaturateToUnsignedWord (DEST[63:48] – SRC[63:48]);

#### PSUBUSW (with 128-bit operands)

DEST[15:0] ← SaturateToUnsignedWord (DEST[15:0] – SRC[15:0]); (\* Repeat add operation for 2nd through 7th words \*)
DEST[127:112] ← SaturateToUnSignedWord (DEST[127:112] – SRC[127:112]);

#### VPSUBUSW (VEX.128 encoded version)

 $\label{eq:def:DEST[15:0]} $\leftarrow$ SaturateToUnsignedWord (SRC1[15:0] - SRC2[15:0]); $$ (* Repeat subtract operation for 2nd through 7th words *) $$ DEST[127:112] $\leftarrow$ SaturateToUnsignedWord (SRC1[127:112] - SRC2[127:112]); $$ DEST[VLMAX-1:128] $\leftarrow$ 0$$ 

# VPSUBUSW (VEX.256 encoded version)

DEST[15:0]  $\leftarrow$  SaturateToUnsignedWord (SRC1[15:0] - SRC2[15:0]); (\* Repeat subtract operation for 2nd through 15th words \*) DEST[255:240]  $\leftarrow$  SaturateToUnsignedWord (SRC1[255:240] - SRC2[255:240]);

## Intel C/C++ Compiler Intrinsic Equivalents

```
PSUBUSB: __m64 _mm_subs_pu8(__m64 m1, __m64 m2)

(V)PSUBUSB: __m128i _mm_subs_epu8(__m128i m1, __m128i m2)

VPSUBUSB: __m256i _mm256_subs_epu8(__m256i m1, __m256i m2)

PSUBUSW: __m64 _mm_subs_pu16(__m64 m1, __m64 m2)

(V)PSUBUSW: __m128i _mm_subs_epu16(__m128i m1, __m128i m2)

VPSUBUSW: __m256i _mm256_subs_epu16(__m256i m1, __m256i m2)
```

# **Flags Affected**

None.

# **Numeric Exceptions**

None.

# Other Exceptions

See Exceptions Type 4; additionally #UD If VEX.L = 1.

# **PTEST- Logical Compare**

| Opcode/<br>Instruction                              | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                       |
|-----------------------------------------------------|-----------|------------------------------|--------------------------|---------------------------------------------------------------------------------------------------|
| 66 OF 38 17 /r<br>PTEST xmm1, xmm2/m128             | RM        | V/V                          | SSE4_1                   | Set ZF if xmm2/m128 AND xmm1 result is all 0s. Set CF if xmm2/m128 AND NOT xmm1 result is all 0s. |
| VEX.128.66.0F38.WIG 17 /r<br>VPTEST xmm1, xmm2/m128 | RM        | V/V                          | AVX                      | Set ZF and CF depending on bitwise AND and ANDN of sources.                                       |
| VEX.256.66.0F38.WIG 17 /r<br>VPTEST ymm1, ymm2/m256 | RM        | V/V                          | AVX                      | Set ZF and CF depending on bitwise AND and ANDN of sources.                                       |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (r) | ModRM:r/m (r) | NA        | NA        |

#### **Description**

PTEST and VPTEST set the ZF flag if all bits in the result are 0 of the bitwise AND of the first source operand (first operand) and the second source operand (second operand). VPTEST sets the CF flag if all bits in the result are 0 of the bitwise AND of the second source operand (second operand) and the logical NOT of the destination operand.

The first source register is specified by the ModR/M reg field.

128-bit versions: The first source register is an XMM register. The second source register can be an XMM register or a 128-bit memory location. The destination register is not modified.

VEX.256 encoded version: The first source register is a YMM register. The second source register can be a YMM register or a 256-bit memory location. The destination register is not modified.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b, otherwise instructions will #UD.

## Operation

## (V)PTEST (128-bit version)

```
IF (SRC[127:0] BITWISE AND DEST[127:0] = 0)

THEN ZF \leftarrow 1;

ELSE ZF \leftarrow 0;

IF (SRC[127:0] BITWISE AND NOT DEST[127:0] = 0)

THEN CF \leftarrow 1;

ELSE CF \leftarrow 0;

DEST (unmodified)

AF \leftarrow 0F \leftarrow PF \leftarrow SF \leftarrow 0;
```

# VPTEST (VEX.256 encoded version)

```
IF (SRC[255:0] BITWISE AND DEST[255:0] = 0) THEN ZF \leftarrow 1; ELSE ZF \leftarrow 0; IF (SRC[255:0] BITWISE AND NOT DEST[255:0] = 0) THEN CF \leftarrow 1; ELSE CF \leftarrow 0; DEST (unmodified) AF \leftarrow OF \leftarrow PF \leftarrow SF \leftarrow 0;
```

# Intel C/C++ Compiler Intrinsic Equivalent

## **PTEST**

```
int _mm_testz_si128 (__m128i s1, __m128i s2);
int _mm_testc_si128 (__m128i s1, __m128i s2);
int _mm_testnzc_si128 (__m128i s1, __m128i s2);
```

## **VPTEST**

```
int _mm256_testz_si256 (__m256i s1, __m256i s2);
int _mm256_testc_si256 (__m256i s1, __m256i s2);
int _mm256_testnzc_si256 (__m256i s1, __m256i s2);
int _mm_testz_si128 (__m128i s1, __m128i s2);
int _mm_testc_si128 (__m128i s1, __m128i s2);
int _mm_testnzc_si128 (__m128i s1, __m128i s2);
```

# **Flags Affected**

The OF, AF, PF, SF flags are cleared and the ZF, CF flags are set according to the operation.

# **SIMD Floating-Point Exceptions**

None.

# Other Exceptions

See Exceptions Type 4; additionally #UD If VEX.vvvv ≠ 1111B.

4-256 Vol. 2B PTEST- Logical Compare

# PUNPCKHBW/PUNPCKHWD/PUNPCKHDQ/PUNPCKHQDQ— Unpack High Data

| Opcode/<br>Instruction                                           | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                  |
|------------------------------------------------------------------|-----------|------------------------------|--------------------------|----------------------------------------------------------------------------------------------|
| 0F 68 /r <sup>1</sup>                                            | RM        | V/V                          | MMX                      | Unpack and interleave high-order bytes from mm and mm/m64 into mm.                           |
| PUNPCKHBW mm, mm/m64                                             |           |                              |                          |                                                                                              |
| 66 OF 68 /r                                                      | RM        | V/V                          | SSE2                     | Unpack and interleave high-order bytes from xmm1 and xmm2/m128 into xmm1.                    |
| PUNPCKHBW xmm1, xmm2/m128                                        |           |                              |                          |                                                                                              |
| 0F 69 /r <sup>1</sup>                                            | RM        | V/V                          | MMX                      | Unpack and interleave high-order words from mm and mm/m64 into mm.                           |
| PUNPCKHWD mm, mm/m64                                             |           |                              |                          |                                                                                              |
| 66 OF 69 /r                                                      | RM        | V/V                          | SSE2                     | Unpack and interleave high-order words from xmm1 and xmm2/m128 into xmm1.                    |
| PUNPCKHWD xmm1, xmm2/m128                                        |           |                              |                          |                                                                                              |
| 0F 6A /r <sup>1</sup>                                            | RM        | V/V                          | MMX                      | Unpack and interleave high-order                                                             |
| PUNPCKHDQ mm, mm/m64                                             |           |                              |                          | doublewords from mm and mm/m64 into mm.                                                      |
| 66 OF 6A /r                                                      | RM        | V/V                          | SSE2                     | Unpack and interleave high-order                                                             |
| PUNPCKHDQ xmm1, xmm2/m128                                        |           |                              |                          | doublewords from xmm1 and xmm2/m128 into xmm1.                                               |
| 66 OF 6D /r                                                      | RM        | V/V                          | SSE2                     | Unpack and interleave high-order quadwords                                                   |
| PUNPCKHQDQ xmm1, xmm2/m128                                       |           |                              |                          | from xmm1 and xmm2/m128 into xmm1.                                                           |
| VEX.NDS.128.66.0F.WIG 68/r                                       | RVM       | V/V                          | AVX                      | Interleave high-order bytes from xmm2 and                                                    |
| VPUNPCKHBW xmm1,xmm2, xmm3/m128                                  |           |                              |                          | xmm3/m128 into xmm1.                                                                         |
| VEX.NDS.128.66.0F.WIG 69/r                                       | RVM       | V/V                          | AVX                      | Interleave high-order words from xmm2 and                                                    |
| VPUNPCKHWD xmm1,xmm2, xmm3/m128                                  |           |                              |                          | xmm3/m128 into xmm1.                                                                         |
| VEX.NDS.128.66.0F.WIG 6A/r                                       | RVM       | V/V                          | AVX                      | Interleave high-order doublewords from                                                       |
| VPUNPCKHDQ xmm1, xmm2, xmm3/m128                                 |           |                              |                          | xmm2 and xmm3/m128 into xmm1.                                                                |
| VEX.NDS.128.66.0F.WIG 6D/r<br>VPUNPCKHQDQ xmm1, xmm2, xmm3/m128  | RVM       | V/V                          | AVX                      | Interleave high-order quadword from xmm2 and xmm3/m128 into xmm1 register.                   |
| VEX.NDS.256.66.0F.WIG 68 /r<br>VPUNPCKHBW ymm1, ymm2, ymm3/m256  | RVM       | V/V                          | AVX2                     | Interleave high-order bytes from <i>ymm2</i> and <i>ymm3/m256</i> into <i>ymm1</i> register. |
| VEX.NDS.256.66.0F.WIG 69 /r<br>VPUNPCKHWD ymm1, ymm2, ymm3/m256  | RVM       | V/V                          | AVX2                     | Interleave high-order words from <i>ymm2</i> and <i>ymm3/m256</i> into <i>ymm1</i> register. |
| VEX.NDS.256.66.0F.WIG 6A /r<br>VPUNPCKHDQ ymm1, ymm2, ymm3/m256  | RVM       | V/V                          | AVX2                     | Interleave high-order doublewords from ymm2 and ymm3/m256 into ymm1 register.                |
| VEX.NDS.256.66.0F.WIG 6D /r<br>VPUNPCKHQDQ ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Interleave high-order quadword from ymm2 and ymm3/m256 into ymm1 register.                   |

# NOTES:

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |  |
|-------|------------------|---------------|---------------|-----------|--|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |  |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |  |

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

## **Description**

Unpacks and interleaves the high-order data elements (bytes, words, doublewords, or quadwords) of the destination operand (first operand) and source operand (second operand) into the destination operand. Figure 4-16 shows the unpack operation for bytes in 64-bit operands. The low-order data elements are ignored.



Figure 4-16. PUNPCKHBW Instruction Operation Using 64-bit Operands



Figure 4-17. 256-bit VPUNPCKHDQ Instruction Operation

When the source data comes from a 64-bit memory operand, the full 64-bit operand is accessed from memory, but the instruction uses only the high-order 32 bits. When the source data comes from a 128-bit memory operand, an implementation may fetch only the appropriate 64 bits; however, alignment to a 16-byte boundary and normal segment checking will still be enforced.

The (V)PUNPCKHBW instruction interleaves the high-order bytes of the source and destination operands, the (V)PUNPCKHWD instruction interleaves the high-order words of the source and destination operands, the (V)PUNPCKHDQ instruction interleaves the high-order doubleword (or doublewords) of the source and destination operands, and the (V)PUNPCKHQDQ instruction interleaves the high-order quadwords of the source and destination operands.

These instructions can be used to convert bytes to words, words to doublewords, doublewords to quadwords, and quadwords to double quadwords, respectively, by placing all 0s in the source operand. Here, if the source operand contains all 0s, the result (stored in the destination operand) contains zero extensions of the high-order data elements from the original value in the destination operand. For example, with the (V)PUNPCKHBW instruction the high-order bytes are zero extended (that is, unpacked into unsigned word integers), and with the (V)PUNPCKHWD instruction, the high-order words are zero extended (unpacked into unsigned doubleword integers).

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Legacy SSE versions: The source operand can be an MMX technology register or a 64-bit memory location. The destination operand is an MMX technology register.

128-bit Legacy SSE versions: The second source operand is an XMM register or a 128-bit memory location. The first source operand and destination operands are XMM registers. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded versions: The second source operand is an XMM register or a 128-bit memory location. The first source operand and destination operands are XMM registers. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The second source operand is an YMM register or a 256-bit memory location. The first source operand and destination operands are YMM registers.

Note: VEX.L must be 0, otherwise instructions will #UD.

#### Operation

#### PUNPCKHBW instruction with 64-bit operands:

DEST[7:0]  $\leftarrow$  DEST[39:32]; DEST[15:8]  $\leftarrow$  SRC[39:32]; DEST[23:16]  $\leftarrow$  DEST[47:40]; DEST[31:24]  $\leftarrow$  SRC[47:40]; DEST[39:32]  $\leftarrow$  DEST[55:48]; DEST[47:40]  $\leftarrow$  SRC[55:48]; DEST[63:56]  $\leftarrow$  DEST[63:56];

#### PUNPCKHW instruction with 64-bit operands:

DEST[15:0]  $\leftarrow$  DEST[47:32]; DEST[31:16]  $\leftarrow$  SRC[47:32]; DEST[47:32]  $\leftarrow$  DEST[63:48]; DEST[63:48]  $\leftarrow$  SRC[63:48];

# PUNPCKHDQ instruction with 64-bit operands:

DEST[31:0]  $\leftarrow$  DEST[63:32]; DEST[63:32]  $\leftarrow$  SRC[63:32];

## PUNPCKHBW instruction with 128-bit operands:

DEST[7:0]  $\leftarrow$  DEST[71:64]; DEST[15:8]  $\leftarrow$  SRC[71:64]; DEST[23:16]  $\leftarrow$  DEST[79:72]; DEST[31:24]  $\leftarrow$  SRC[79:72]; DEST[39:32]  $\leftarrow$  DEST[87:80]; DEST[47:40]  $\leftarrow$  SRC[87:80]; DEST[55:48]  $\leftarrow$  DEST[95:88]; DEST[63:56]  $\leftarrow$  SRC[95:88]; DEST[71:64]  $\leftarrow$  DEST[103:96]; DEST[79:72]  $\leftarrow$  SRC[103:96]: DEST[87:80]  $\leftarrow$  DEST[111:104]; DEST[95:88]  $\leftarrow$  SRC[111:104]; DEST[103:96]  $\leftarrow$  DEST[119:112]; DEST[111:104]  $\leftarrow$  SRC[119:112]; DEST[119:112]  $\leftarrow$  DEST[127:120]; DEST[127:120]  $\leftarrow$  SRC[127:120];

## PUNPCKHWD instruction with 128-bit operands:

DEST[15:0]  $\leftarrow$  DEST[79:64]; DEST[31:16]  $\leftarrow$  SRC[79:64]; DEST[47:32]  $\leftarrow$  DEST[95:80]; DEST[63:48]  $\leftarrow$  SRC[95:80]; DEST[79:64]  $\leftarrow$  DEST[111:96]; DEST[95:80]  $\leftarrow$  SRC[111:96]; DEST[111:96]  $\leftarrow$  DEST[127:112];

#### DEST[127:112] $\leftarrow$ SRC[127:112];

## PUNPCKHDQ instruction with 128-bit operands:

DEST[31:0]  $\leftarrow$  DEST[95:64];

DEST[63:32]  $\leftarrow$  SRC[95:64];

DEST[95:64]  $\leftarrow$  DEST[127:96];

DEST[127:96]  $\leftarrow$  SRC[127:96];

## PUNPCKHQDQ instruction:

DEST[63:0]  $\leftarrow$  DEST[127:64];

DEST[127:64]  $\leftarrow$  SRC[127:64];

## INTERLEAVE HIGH BYTES 256b (SRC1, SRC2)

DEST[7:0]  $\leftarrow$  SRC1[71:64]

DEST[15:8]  $\leftarrow$  SRC2[71:64]

DEST[23:16]  $\leftarrow$  SRC1[79:72]

DEST[31:24]  $\leftarrow$  SRC2[79:72]

DEST[39:32]  $\leftarrow$  SRC1[87:80]

DEST[47:40]  $\leftarrow$  SRC2[87:80]

DEST[55:48]  $\leftarrow$  SRC1[95:88]

DEST[63:56]  $\leftarrow$  SRC2[95:88]

DEST[71:64]  $\leftarrow$  SRC1[103:96]

DEST[79:72]  $\leftarrow$  SRC2[103:96]

DEST[87:80]  $\leftarrow$  SRC1[111:104]

DEST[95:88]  $\leftarrow$  SRC2[111:104]

DEST[103:96]  $\leftarrow$  SRC1[119:112]

DEST[111:104]  $\leftarrow$  SRC2[119:112]

DEST[119:112]  $\leftarrow$  SRC1[127:120]

DEST[127:120]  $\leftarrow$  SRC2[127:120]

DEST[135:128]  $\leftarrow$  SRC1[199:192]

DEST[143:136]  $\leftarrow$  SRC2[199:192]

DEST[151:144]  $\leftarrow$  SRC1[207:200]

DEST[159:152]  $\leftarrow$  SRC2[207:200]

DEST[167:160]  $\leftarrow$  SRC1[215:208]

DEST[175:168]  $\leftarrow$  SRC2[215:208]

DEST[183:176]  $\leftarrow$  SRC1[223:216]

DEST[191:184]  $\leftarrow$  SRC2[223:216]

DEST[199:192]  $\leftarrow$  SRC1[231:224]

DEST[207:200]  $\leftarrow$  SRC2[231:224]

DEST[215:208]  $\leftarrow$  SRC1[239:232]

DEST[223:216]  $\leftarrow$  SRC2[239:232]

DEST[231:224]  $\leftarrow$  SRC1[247:240]

DEST[239:232]  $\leftarrow$  SRC2[247:240]

DEST[247:240]  $\leftarrow$  SRC1[255:248]

DEST[255:248]  $\leftarrow$  SRC2[255:248]

#### INTERLEAVE HIGH BYTES (SRC1, SRC2)

DEST[7:0]  $\leftarrow$  SRC1[71:64]

DEST[15:8]  $\leftarrow$  SRC2[71:64]

DEST[23:16]  $\leftarrow$  SRC1[79:72]

DEST[31:24]  $\leftarrow$  SRC2[79:72]

DEST[39:32]  $\leftarrow$  SRC1[87:80]

DEST[47:40]  $\leftarrow$  SRC2[87:80]

DEST[55:48]  $\leftarrow$  SRC1[95:88]

DEST[63:56]  $\leftarrow$  SRC2[95:88]

DEST[71:64] ← SRC1[103:96]

DEST[79:72]  $\leftarrow$  SRC2[103:96]

DEST[87:80]  $\leftarrow$  SRC1[111:104]

DEST[95:88] ← SRC2[111:104]

DEST[103:96]  $\leftarrow$  SRC1[119:112]

DEST[111:104] SRC2[119:112]

DEST[119:112] ← SRC1[127:120]

DEST[127:120]  $\leftarrow$  SRC2[127:120]

## INTERLEAVE\_HIGH\_WORDS\_256b(SRC1, SRC2)

DEST[15:0]  $\leftarrow$  SRC1[79:64]

DEST[31:16] ← SRC2[79:64]

DEST[47:32] ← SRC1[95:80]

DEST[63:48] ← SRC2[95:80]

DEST[79:64]  $\leftarrow$  SRC1[111:96]

DEST[95:80]  $\leftarrow$  SRC2[111:96]

DEST[111:96]  $\leftarrow$  SRC1[127:112]

DEST[127:112]  $\leftarrow$  SRC2[127:112]

DEST[143:128]  $\leftarrow$  SRC1[207:192]

DEST[159:144] ← SRC2[207:192]

DEST[175:160]  $\leftarrow$  SRC1[223:208]

DEST[191:176]  $\leftarrow$  SRC2[223:208]

DEST[207:192]  $\leftarrow$  SRC1[239:224]

DEST[223:208]  $\leftarrow$  SRC2[239:224]

DEST[239:224]  $\leftarrow$  SRC1[255:240]

DEST[255:240]  $\leftarrow$  SRC2[255:240]

## INTERLEAVE\_HIGH\_WORDS (SRC1, SRC2)

DEST[15:0]  $\leftarrow$  SRC1[79:64]

DEST[31:16]  $\leftarrow$  SRC2[79:64]

DEST[47:32]  $\leftarrow$  SRC1[95:80]

DEST[63:48]  $\leftarrow$  SRC2[95:80]

DEST[79:64]  $\leftarrow$  SRC1[111:96]

DEST[95:80]  $\leftarrow$  SRC2[111:96]

DEST[111:96]  $\leftarrow$  SRC1[127:112]

DEST[127:112]  $\leftarrow$  SRC2[127:112]

## INTERLEAVE\_HIGH\_DWORDS\_256b(SRC1, SRC2)

DEST[31:0]  $\leftarrow$  SRC1[95:64]

DEST[63:32]  $\leftarrow$  SRC2[95:64]

DEST[95:64]  $\leftarrow$  SRC1[127:96]

DEST[127:96]  $\leftarrow$  SRC2[127:96]

DEST[159:128]  $\leftarrow$  SRC1[223:192]

DEST[191:160] ← SRC2[223:192]

DEST[223:192] ← SRC1[255:224]

DEST[255:224]  $\leftarrow$  SRC2[255:224]

#### INTERLEAVE\_HIGH\_DWORDS(SRC1, SRC2)

DEST[31:0]  $\leftarrow$  SRC1[95:64]

DEST[63:32]  $\leftarrow$  SRC2[95:64]

DEST[95:64]  $\leftarrow$  SRC1[127:96]

DEST[127:96]  $\leftarrow$  SRC2[127:96]

## INTERLEAVE\_HIGH\_QWORDS\_256b(SRC1, SRC2)

DEST[63:0]  $\leftarrow$  SRC1[127:64] DEST[127:64]  $\leftarrow$  SRC2[127:64] DEST[191:128]  $\leftarrow$  SRC1[255:192] DEST[255:192]  $\leftarrow$  SRC2[255:192]

## INTERLEAVE\_HIGH\_QWORDS(SRC1, SRC2)

DEST[63:0]  $\leftarrow$  SRC1[127:64] DEST[127:64]  $\leftarrow$  SRC2[127:64]

## PUNPCKHBW (128-bit Legacy SSE Version)

DEST[127:0] ← INTERLEAVE\_HIGH\_BYTES(DEST, SRC)
DEST[VLMAX-1:128] (Unmodified)

#### VPUNPCKHBW (VEX.128 encoded version)

DEST[127:0]  $\leftarrow$  INTERLEAVE\_HIGH\_BYTES(SRC1, SRC2) DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPUNPCKHBW (VEX.256 encoded version)

DEST[255:0]  $\leftarrow$  INTERLEAVE\_HIGH\_BYTES\_256b(SRC1, SRC2)

## PUNPCKHWD (128-bit Legacy SSE Version)

DEST[127:0] ← INTERLEAVE\_HIGH\_WORDS(DEST, SRC) DEST[VLMAX-1:128] (Unmodified)

#### VPUNPCKHWD (VEX.128 encoded version)

DEST[127:0]  $\leftarrow$  INTERLEAVE\_HIGH\_WORDS(SRC1, SRC2) DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPUNPCKHWD (VEX.256 encoded version)

DEST[255:0]  $\leftarrow$  INTERLEAVE\_HIGH\_WORDS\_256b(SRC1, SRC2)

## PUNPCKHDQ (128-bit Legacy SSE Version)

 $\begin{aligned} & \mathsf{DEST}[127:0] \leftarrow \mathsf{INTERLEAVE\_HIGH\_DWORDS}(\mathsf{DEST}, \mathsf{SRC}) \\ & \mathsf{DEST}[\mathsf{VLMAX-}1:128] \ (\mathsf{Unmodified}) \end{aligned}$ 

#### VPUNPCKHDQ (VEX.128 encoded version)

DEST[127:0]  $\leftarrow$  INTERLEAVE\_HIGH\_DWORDS(SRC1, SRC2) DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPUNPCKHDQ (VEX.256 encoded version)

DEST[255:0] ← INTERLEAVE HIGH DWORDS 256b(SRC1, SRC2)

## PUNPCKHQDQ (128-bit Legacy SSE Version)

DEST[127:0] ← INTERLEAVE\_HIGH\_QWORDS(DEST, SRC)
DEST[255:127] (Unmodified)

#### VPUNPCKHQDQ (VEX.128 encoded version)

DEST[127:0]  $\leftarrow$  INTERLEAVE\_HIGH\_QWORDS(SRC1, SRC2) DEST[255:127]  $\leftarrow$  0

#### VPUNPCKHQDQ (VEX.256 encoded version)

DEST[255:0]  $\leftarrow$  INTERLEAVE\_HIGH\_QWORDS\_256(SRC1, SRC2)

## Intel C/C++ Compiler Intrinsic Equivalents

PUNPCKHBW: \_\_m64 \_mm\_unpackhi\_pi8(\_\_m64 m1, \_\_m64 m2) (V)PUNPCKHBW: \_\_m128i \_mm\_unpackhi\_epi8(\_\_m128i m1, \_\_m128i m2) VPUNPCKHBW: \_\_m256i \_mm256\_unpackhi\_epi8(\_\_m256i m1, \_\_m256i m2) PUNPCKHWD: \_\_m64 \_mm\_unpackhi\_pi16(\_\_m64 m1,\_\_m64 m2) \_\_m128i \_mm\_unpackhi\_epi16(\_\_m128i m1,\_\_m128i m2) (V)PUNPCKHWD: VPUNPCKHWD: \_\_m256i \_mm256\_unpackhi\_epi16(\_\_m256i m1,\_\_m256i m2) PUNPCKHDQ: \_\_m64 \_mm\_unpackhi\_pi32(\_\_m64 m1, \_\_m64 m2) \_\_m128i \_mm\_unpackhi\_epi32(\_\_m128i m1, \_\_m128i m2) (V)PUNPCKHDQ: VPUNPCKHDQ: m256i mm256 unpackhi epi32( m256i m1, m256i m2) (V)PUNPCKHQDQ: \_\_m128i \_mm\_unpackhi\_epi64 ( \_\_m128i a, \_\_m128i b) VPUNPCKHQDQ: \_\_m256i \_mm256\_unpackhi\_epi64 ( \_\_m256i a, \_\_m256i b)

# **Flags Affected**

None.

## **Numeric Exceptions**

None.

## Other Exceptions

See Exceptions Type 4; additionally #UD If VEX.L = 1.

# PUNPCKLBW/PUNPCKLWD/PUNPCKLDQ/PUNPCKLQDQ—Unpack Low Data

| Opcode/<br>Instruction            | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                     |
|-----------------------------------|-----------|------------------------------|--------------------------|-------------------------------------------------|
| 0F 60 /r <sup>1</sup>             | RM        | V/V                          | MMX                      | Interleave low-order bytes from <i>mm</i> and   |
| PUNPCKLBW mm, mm/m32              |           |                              |                          | mm/m32 into mm.                                 |
| 66 0F 60 /r                       | RM        | V/V                          | SSE2                     | Interleave low-order bytes from xmm1 and        |
| PUNPCKLBW xmm1, xmm2/m128         |           |                              |                          | xmm2/m128 into xmm1.                            |
| 0F 61 /r <sup>1</sup>             | RM        | V/V                          | MMX                      | Interleave low-order words from <i>mm</i> and   |
| PUNPCKLWD mm, mm/m32              |           |                              |                          | mm/m32 into mm.                                 |
| 66 0F 61 /r                       | RM        | V/V                          | SSE2                     | Interleave low-order words from xmm1 and        |
| PUNPCKLWD xmm1, xmm2/m128         |           |                              |                          | xmm2/m128 into $xmm1$ .                         |
| 0F 62 / <i>r</i> <sup>1</sup>     | RM        | V/V                          | MMX                      | Interleave low-order doublewords from <i>mm</i> |
| PUNPCKLDQ mm, mm/m32              |           |                              |                          | and <i>mm/m32</i> into <i>mm</i> .              |
| 66 0F 62 /r                       | RM        | V/V                          | SSE2                     | Interleave low-order doublewords from xmm1      |
| PUNPCKLDQ xmm1, xmm2/m128         |           |                              |                          | and xmm2/m128 into xmm1.                        |
| 66 OF 6C /r                       | RM        | V/V                          | SSE2                     | Interleave low-order quadword from xmm1         |
| PUNPCKLQDQ xmm1, xmm2/m128        |           |                              |                          | and xmm2/m128 into xmm1 register.               |
| VEX.NDS.128.66.0F.WIG 60/r        | RVM       | V/V                          | AVX                      | Interleave low-order bytes from xmm2 and        |
| VPUNPCKLBW xmm1,xmm2, xmm3/m128   |           |                              |                          | xmm3/m128 into xmm1.                            |
| VEX.NDS.128.66.0F.WIG 61/r        | RVM       | V/V                          | AVX                      | Interleave low-order words from xmm2 and        |
| VPUNPCKLWD xmm1,xmm2, xmm3/m128   |           |                              |                          | xmm3/m128 into xmm1.                            |
| VEX.NDS.128.66.0F.WIG 62/r        | RVM       | V/V                          | AVX                      | Interleave low-order doublewords from xmm2      |
| VPUNPCKLDQ xmm1, xmm2, xmm3/m128  |           |                              |                          | and xmm3/m128 into xmm1.                        |
| VEX.NDS.128.66.0F.WIG 6C/r        | RVM       | V/V                          | AVX                      | Interleave low-order quadword from xmm2         |
| VPUNPCKLQDQ xmm1, xmm2, xmm3/m128 |           |                              |                          | and xmm3/m128 into xmm1 register.               |
| VEX.NDS.256.66.0F.WIG 60 /r       | RVM       | V/V                          | AVX2                     | Interleave low-order bytes from ymm2 and        |
| VPUNPCKLBW ymm1, ymm2, ymm3/m256  |           |                              |                          | ymm3/m256 into ymm1 register.                   |
| VEX.NDS.256.66.0F.WIG 61 /r       | RVM       | V/V                          | AVX2                     | Interleave low-order words from ymm2 and        |
| VPUNPCKLWD ymm1, ymm2, ymm3/m256  |           |                              |                          | ymm3/m256 into ymm1 register.                   |
| VEX.NDS.256.66.0F.WIG 62 /r       | RVM       | V/V                          | AVX2                     | Interleave low-order doublewords from ymm2      |
| VPUNPCKLDQ ymm1, ymm2, ymm3/m256  |           |                              |                          | and ymm3/m256 into ymm1 register.               |
| VEX.NDS.256.66.0F.WIG 6C /r       | RVM       | V/V                          | AVX2                     | Interleave low-order quadword from ymm2         |
| VPUNPCKLQDQ ymm1, ymm2, ymm3/m256 |           |                              |                          | and ymm3/m256 into ymm1 register.               |

#### NOTES:

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

## **Description**

Unpacks and interleaves the low-order data elements (bytes, words, doublewords, and quadwords) of the destination operand (first operand) and source operand (second operand) into the destination operand. (Figure 4-18 shows the unpack operation for bytes in 64-bit operands.). The high-order data elements are ignored.



Figure 4-18. PUNPCKLBW Instruction Operation Using 64-bit Operands



Figure 4-19. 256-bit VPUNPCKLDQ Instruction Operation

When the source data comes from a 128-bit memory operand, an implementation may fetch only the appropriate 64 bits; however, alignment to a 16-byte boundary and normal segment checking will still be enforced.

The (V)PUNPCKLBW instruction interleaves the low-order bytes of the source and destination operands, the (V)PUNPCKLWD instruction interleaves the low-order words of the source and destination operands, the (V)PUNPCKLDQ instruction interleaves the low-order doubleword (or doublewords) of the source and destination operands, and the (V)PUNPCKLQDQ instruction interleaves the low-order quadwords of the source and destination operands.

These instructions can be used to convert bytes to words, words to doublewords, doublewords to quadwords, and quadwords to double quadwords, respectively, by placing all 0s in the source operand. Here, if the source operand contains all 0s, the result (stored in the destination operand) contains zero extensions of the high-order data elements from the original value in the destination operand. For example, with the (V)PUNPCKLBW instruction the high-order bytes are zero extended (that is, unpacked into unsigned word integers), and with the (V)PUNPCKLWD instruction, the high-order words are zero extended (unpacked into unsigned doubleword integers).

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Legacy SSE versions: The source operand can be an MMX technology register or a 32-bit memory location. The destination operand is an MMX technology register.

128-bit Legacy SSE versions: The second source operand is an XMM register or a 128-bit memory location. The first source operand and destination operands are XMM registers. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded versions: The second source operand is an XMM register or a 128-bit memory location. The first source operand and destination operands are XMM registers. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The second source operand is an YMM register or a 256-bit memory location. The first source operand and destination operands are YMM registers.

Note: VEX.L must be 0, otherwise instructions will #UD.

## Operation

# PUNPCKLBW instruction with 64-bit operands:

DEST[63:56]  $\leftarrow$  SRC[31:24]; DEST[55:48]  $\leftarrow$  DEST[31:24]; DEST[47:40]  $\leftarrow$  SRC[23:16]; DEST[39:32]  $\leftarrow$  DEST[23:16]; DEST[31:24]  $\leftarrow$  SRC[15:8]; DEST[23:16]  $\leftarrow$  DEST[15:8]; DEST[15:8]  $\leftarrow$  SRC[7:0]; DEST[7:0]  $\leftarrow$  DEST[7:0];

#### PUNPCKLWD instruction with 64-bit operands:

DEST[63:48]  $\leftarrow$  SRC[31:16]; DEST[47:32]  $\leftarrow$  DEST[31:16]; DEST[31:16]  $\leftarrow$  SRC[15:0]; DEST[15:0]  $\leftarrow$  DEST[15:0];

## PUNPCKLDQ instruction with 64-bit operands:

DEST[63:32]  $\leftarrow$  SRC[31:0]; DEST[31:0]  $\leftarrow$  DEST[31:0];

## PUNPCKLBW instruction with 128-bit operands:

DEST[7:0]  $\leftarrow$  DEST[7:0]; DEST[15:8]  $\leftarrow$  SRC[7:0]; DEST[23:16]  $\leftarrow$  DEST[15:8]; DEST[31:24]  $\leftarrow$  SRC[15:8]; DEST[39:32]  $\leftarrow$  DEST[23:16]; DEST[47:40]  $\leftarrow$  SRC[23:16]; DEST[55:48]  $\leftarrow$  DEST[31:24]; DEST[63:56]  $\leftarrow$  SRC[31:24]; DEST[71:64]  $\leftarrow$  DEST[39:32]; DEST[79:72]  $\leftarrow$  SRC[39:32]; DEST[87:80]  $\leftarrow$  DEST[47:40]; DEST[95:88]  $\leftarrow$  SRC[47:40]; DEST[103:96]  $\leftarrow$  DEST[55:48]; DEST[111:104]  $\leftarrow$  SRC[55:48]; DEST[119:112]  $\leftarrow$  DEST[63:56]; DEST[127:120]  $\leftarrow$  SRC[63:56];

#### PUNPCKLWD instruction with 128-bit operands:

DEST[15:0]  $\leftarrow$  DEST[15:0]; DEST[31:16]  $\leftarrow$  SRC[15:0]; DEST[47:32]  $\leftarrow$  DEST[31:16]; DEST[63:48]  $\leftarrow$  SRC[31:16]; DEST[79:64]  $\leftarrow$  DEST[47:32]; DEST[95:80]  $\leftarrow$  SRC[47:32]; DEST[111:96]  $\leftarrow$  DEST[63:48]; DEST[127:112]  $\leftarrow$  SRC[63:48];

#### PUNPCKLDQ instruction with 128-bit operands:

 $DEST[31:0] \leftarrow DEST[31:0];$ 

DEST[63:32]  $\leftarrow$  SRC[31:0];

DEST[95:64]  $\leftarrow$  DEST[63:32];

DEST[127:96]  $\leftarrow$  SRC[63:32];

#### **PUNPCKLODO**

DEST[63:0]  $\leftarrow$  DEST[63:0];

DEST[127:64]  $\leftarrow$  SRC[63:0];

#### INTERLEAVE BYTES 256b (SRC1, SRC2)

DEST[7:0]  $\leftarrow$  SRC1[7:0]

DEST[15:8]  $\leftarrow$  SRC2[7:0]

DEST[23:16]  $\leftarrow$  SRC1[15:8]

DEST[31:24] ← SRC2[15:8]

DEST[39:32]  $\leftarrow$  SRC1[23:16]

DEST[47:40] ← SRC2[23:16]

DEST[55:48]  $\leftarrow$  SRC1[31:24]

DEST[63:56]  $\leftarrow$  SRC2[31:24]

DEST[71:64]  $\leftarrow$  SRC1[39:32]

DEST[79:72]  $\leftarrow$  SRC2[39:32]

DEST[87:80]  $\leftarrow$  SRC1[47:40]

DEST[95:88]  $\leftarrow$  SRC2[47:40]

DEST[103:96] ← SRC1[55:48]

DEST[111:104]  $\leftarrow$  SRC2[55:48]

DEST[119:112] ← SRC1[63:56]

DEST[127:120]  $\leftarrow$  SRC2[63:56]

DEST[135:128]  $\leftarrow$  SRC1[135:128]

DEST[143:136]  $\leftarrow$  SRC2[135:128]

DEST[151:144]  $\leftarrow$  SRC1[143:136]

DEST[159:152]  $\leftarrow$  SRC2[143:136]

DEST[167:160]  $\leftarrow$  SRC1[151:144]

DEST[175:168]  $\leftarrow$  SRC2[151:144]

DEST[183:176]  $\leftarrow$  SRC1[159:152]

DEST[191:184] ←SRC2[159:152]

DEST[199:192]  $\leftarrow$  SRC1[167:160]

DEST[207:200]  $\leftarrow$  SRC2[167:160]

DEST[215:208]  $\leftarrow$  SRC1[175:168]

DEST[223:216]  $\leftarrow$  SRC2[175:168]

DEST[231:224]  $\leftarrow$  SRC1[183:176]

DEST[239:232]  $\leftarrow$  SRC2[183:176]

DEST[247:240]  $\leftarrow$  SRC1[191:184]

DEST[255:248]  $\leftarrow$  SRC2[191:184]

#### **INTERLEAVE BYTES (SRC1, SRC2)**

DEST[7:0]  $\leftarrow$  SRC1[7:0]

DEST[15:8]  $\leftarrow$  SRC2[7:0]

DEST[23:16]  $\leftarrow$  SRC2[15:8]

DEST[31:24]  $\leftarrow$  SRC2[15:8]

DEST[39:32]  $\leftarrow$  SRC1[23:16]

DEST[47:40]  $\leftarrow$  SRC2[23:16]

DEST[55:48]  $\leftarrow$  SRC1[31:24] DEST[63:56] ←SRC2[31:24]

DEST[71:64] ← SRC1[39:32]

DEST[79:72] ← SRC2[39:32]

DEST[87:80]  $\leftarrow$  SRC1[47:40]

DEST[95:88]  $\leftarrow$  SRC2[47:40]

DEST[103:96]  $\leftarrow$  SRC1[55:48]

DEST[111:104]  $\leftarrow$  SRC2[55:48]

DEST[119:112]  $\leftarrow$  SRC1[63:56]

DEST[127:120]  $\leftarrow$  SRC2[63:56]

## INTERLEAVE\_WORDS\_256b(SRC1, SRC2)

DEST[15:0]  $\leftarrow$  SRC1[15:0]

DEST[31:16]  $\leftarrow$  SRC2[15:0]

DEST[47:32]  $\leftarrow$  SRC1[31:16]

DEST[63:48] ← SRC2[31:16]

DEST[79:64] ← SRC1[47:32]

DEST[95:80] ← SRC2[47:32]

DEST[111:96]  $\leftarrow$  SRC1[63:48]

DEST[127:112]  $\leftarrow$  SRC2[63:48]

DEST[143:128] ← SRC1[143:128]

DEST[159:144] ← SRC2[143:128]

DEST[175:160] ← SRC1[159:144]

------

DEST[191:176]  $\leftarrow$  SRC2[159:144] DEST[207:192]  $\leftarrow$  SRC1[175:160]

DEST[223:208] ← SRC2[175:160]

DEST[239:224] ← SRC1[191:176]

DEST[255:240]  $\leftarrow$  SRC2[191:176]

#### INTERLEAVE WORDS (SRC1, SRC2)

DEST[15:0]  $\leftarrow$  SRC1[15:0]

DEST[31:16]  $\leftarrow$  SRC2[15:0]

DEST[47:32]  $\leftarrow$  SRC1[31:16]

 $DEST[63:48] \leftarrow SRC2[31:16]$ 

DEST[79:64]  $\leftarrow$  SRC1[47:32]

DEST[95:80]  $\leftarrow$  SRC2[47:32]

DEST[111:96]  $\leftarrow$  SRC1[63:48]

DEST[127:112]  $\leftarrow$  SRC2[63:48]

#### INTERLEAVE DWORDS 256b(SRC1, SRC2)

DEST[31:0]  $\leftarrow$  SRC1[31:0]

DEST[63:32]  $\leftarrow$  SRC2[31:0]

DEST[95:64]  $\leftarrow$  SRC1[63:32]

DEST[127:96]  $\leftarrow$  SRC2[63:32]

DEST[159:128]  $\leftarrow$  SRC1[159:128]

DEST[191:160]  $\leftarrow$  SRC2[159:128]

DEST[223:192]  $\leftarrow$  SRC1[191:160]

DEST[255:224]  $\leftarrow$  SRC2[191:160]

#### INTERLEAVE DWORDS(SRC1, SRC2)

DEST[31:0]  $\leftarrow$  SRC1[31:0]

DEST[63:32]  $\leftarrow$  SRC2[31:0]

DEST[95:64]  $\leftarrow$  SRC1[63:32]

DEST[127:96]  $\leftarrow$  SRC2[63:32]

#### INTERLEAVE QWORDS 256b(SRC1, SRC2)

DEST[63:0]  $\leftarrow$  SRC1[63:0]

DEST[127:64]  $\leftarrow$  SRC2[63:0]

DEST[191:128]  $\leftarrow$  SRC1[191:128] DEST[255:192]  $\leftarrow$  SRC2[191:128]

## INTERLEAVE\_QWORDS(SRC1, SRC2)

DEST[63:0]  $\leftarrow$  SRC1[63:0] DEST[127:64]  $\leftarrow$  SRC2[63:0]

## PUNPCKLBW (128-bit Legacy SSE Version)

DEST[127:0] ← INTERLEAVE\_BYTES(DEST, SRC)
DEST[255:127] (Unmodified)

#### VPUNPCKLBW (VEX.128 encoded instruction)

DEST[127:0]  $\leftarrow$  INTERLEAVE\_BYTES(SRC1, SRC2) DEST[VLMAX-1:128]  $\leftarrow$  0

## VPUNPCKLBW (VEX.256 encoded instruction)

DEST[255:0] ← INTERLEAVE\_BYTES\_128b(SRC1, SRC2)

#### PUNPCKLWD (128-bit Legacy SSE Version)

DEST[127:0] ← INTERLEAVE\_WORDS(DEST, SRC) DEST[255:127] (Unmodified)

## VPUNPCKLWD (VEX.128 encoded instruction)

DEST[127:0]  $\leftarrow$  INTERLEAVE\_WORDS(SRC1, SRC2) DEST[VLMAX-1:128]  $\leftarrow$  0

## VPUNPCKLWD (VEX.256 encoded instruction)

DEST[255:0] ← INTERLEAVE\_WORDS(SRC1, SRC2)

## PUNPCKLDQ (128-bit Legacy SSE Version)

DEST[127:0] ← INTERLEAVE\_DWORDS(DEST, SRC)
DEST[255:127] (Unmodified)

# VPUNPCKLDQ (VEX.128 encoded instruction)

DEST[127:0]  $\leftarrow$  INTERLEAVE\_DWORDS(SRC1, SRC2) DEST[VLMAX-1:128]  $\leftarrow$  0

## VPUNPCKLDQ (VEX.256 encoded instruction)

DEST[255:0] ← INTERLEAVE\_DWORDS(SRC1, SRC2)

## PUNPCKLQDQ (128-bit Legacy SSE Version)

DEST[127:0] ← INTERLEAVE\_QWORDS(DEST, SRC)
DEST[255:127] (Unmodified)

#### VPUNPCKLQDQ (VEX.128 encoded instruction)

DEST[127:0]  $\leftarrow$  INTERLEAVE\_QWORDS(SRC1, SRC2) DEST[VLMAX-1:128]  $\leftarrow$  0

# VPUNPCKLQDQ (VEX.256 encoded instruction)

DEST[255:0] ← INTERLEAVE\_QWORDS(SRC1, SRC2)

#### Intel C/C++ Compiler Intrinsic Equivalents

PUNPCKLBW: \_\_m64 \_mm\_unpacklo\_pi8 (\_\_m64 m1, \_\_m64 m2)

#### INSTRUCTION SET REFERENCE, N-Z

\_\_m128i \_mm\_unpacklo\_epi8 (\_\_m128i m1, \_\_m128i m2) (V)PUNPCKLBW: VPUNPCKLBW: \_\_m256i \_mm256\_unpacklo\_epi8 (\_\_m256i m1, \_\_m256i m2) \_\_m64 \_mm\_unpacklo\_pi16 (\_\_m64 m1, \_\_m64 m2) PUNPCKLWD: (V)PUNPCKLWD: \_\_m128i \_mm\_unpacklo\_epi16 (\_\_m128i m1, \_\_m128i m2) VPUNPCKLWD: \_\_m256i \_mm256\_unpacklo\_epi16 (\_\_m256i m1, \_\_m256i m2) \_\_m64 \_mm\_unpacklo\_pi32 (\_\_m64 m1, \_\_m64 m2) PUNPCKLDQ: \_\_m128i \_mm\_unpacklo\_epi32 (\_\_m128i m1, \_\_m128i m2) (V)PUNPCKLDQ: VPUNPCKLDQ: \_\_m256i \_mm256\_unpacklo\_epi32 (\_\_m256i m1, \_\_m256i m2) (V)PUNPCKLQDQ: \_\_m128i \_mm\_unpacklo\_epi64 (\_\_m128i m1, \_\_m128i m2) VPUNPCKLQDQ: \_\_m256i \_mm256\_unpacklo\_epi64 (\_\_m256i m1, \_\_m256i m2)

# **Flags Affected**

None.

## **Numeric Exceptions**

None.

# Other Exceptions

See Exceptions Type 4; additionally #UD If VEX.L = 1.

| Opcode*       | Instruction     | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description        |
|---------------|-----------------|-----------|----------------|---------------------|--------------------|
| FF /6         | PUSH r/m16      | М         | Valid          | Valid               | Push <i>r/m16.</i> |
| FF /6         | PUSH r/m32      | М         | N.E.           | Valid               | Push <i>r/m32.</i> |
| FF /6         | PUSH r/m64      | М         | Valid          | N.E.                | Push <i>r/m64.</i> |
| 50+ <i>rw</i> | PUSH <i>r16</i> | 0         | Valid          | Valid               | Push <i>r16.</i>   |
| 50+rd         | PUSH r32        | 0         | N.E.           | Valid               | Push <i>r32.</i>   |
| 50+rd         | PUSH r64        | 0         | Valid          | N.E.                | Push <i>r64</i> .  |
| 6A ib         | PUSH imm8       | I         | Valid          | Valid               | Push imm8.         |
| 68 iw         | PUSH imm16      | I         | Valid          | Valid               | Push imm16.        |
| 68 id         | PUSH imm32      | I         | Valid          | Valid               | Push imm32.        |
| 0E            | PUSH CS         | NP        | Invalid        | Valid               | Push CS.           |
| 16            | PUSH SS         | NP        | Invalid        | Valid               | Push SS.           |
| 1E            | PUSH DS         | NP        | Invalid        | Valid               | Push DS.           |
| 06            | PUSH ES         | NP        | Invalid        | Valid               | Push ES.           |
| OF AO         | PUSH FS         | NP        | Valid          | Valid               | Push FS.           |
| OF A8         | PUSH GS         | NP        | Valid          | Valid               | Push GS.           |

#### NOTES:

## **Instruction Operand Encoding**

|       |                 | •         |           |           |
|-------|-----------------|-----------|-----------|-----------|
| Op/En | Operand 1       | Operand 2 | Operand 3 | Operand 4 |
| М     | ModRM:r/m (r)   | NA        | NA        | NA        |
| 0     | opcode + rd (r) | NA        | NA        | NA        |
| I     | imm8/16/32      | NA        | NA        | NA        |
| NP    | NA              | NA        | NA        | NA        |

#### **Description**

Decrements the stack pointer and then stores the source operand on the top of the stack. Address and operand sizes are determined and used as follows:

- Address size. The D flag in the current code-segment descriptor determines the default address size; it may be overridden by an instruction prefix (67H).
  - The address size is used only when referencing a source operand in memory.
- Operand size. The D flag in the current code-segment descriptor determines the default operand size; it may be overridden by instruction prefixes (66H or REX.W).
  - The operand size (16, 32, or 64 bits) determines the amount by which the stack pointer is decremented (2, 4 or 8).
  - If the source operand is an immediate of size less than the operand size, a sign-extended value is pushed on the stack. If the source operand is a segment register (16 bits) and the operand size is 64-bits, a zero-extended value is pushed on the stack; if the operand size is 32-bits, either a zero-extended value is pushed on the stack or the segment selector is written on the stack using a 16-bit move. For the last case, all recent Core and Atom processors perform a 16-bit move, leaving the upper portion of the stack location unmodified.
- Stack-address size. Outside of 64-bit mode, the B flag in the current stack-segment descriptor determines the size of the stack pointer (16 or 32 bits); in 64-bit mode, the size of the stack pointer is always 64 bits.

<sup>\*</sup> See IA-32 Architecture Compatibility section below.

The stack-address size determines the width of the stack pointer when writing to the stack in memory and when decrementing the stack pointer. (As stated above, the amount by which the stack pointer is decremented is determined by the operand size.)

If the operand size is less than the stack-address size, the PUSH instruction may result in a misaligned stack pointer (a stack pointer that is not aligned on a doubleword or quadword boundary).

The PUSH ESP instruction pushes the value of the ESP register as it existed before the instruction was executed. If a PUSH instruction uses a memory operand in which the ESP register is used for computing the operand address, the address of the operand is computed before the ESP register is decremented.

If the ESP or SP register is 1 when the PUSH instruction is executed in real-address mode, a stack-fault exception (#SS) is generated (because the limit of the stack segment is violated). Its delivery encounters a second stack-fault exception (for the same reason), causing generation of a double-fault exception (#DF). Delivery of the double-fault exception encounters a third stack-fault exception, and the logical processor enters shutdown mode. See the discussion of the double-fault exception in Chapter 6 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

#### IA-32 Architecture Compatibility

For IA-32 processors from the Intel 286 on, the PUSH ESP instruction pushes the value of the ESP register as it existed before the instruction was executed. (This is also true for Intel 64 architecture, real-address and virtual-8086 modes of IA-32 architecture.) For the Intel  $^{@}$  8086 processor, the PUSH SP instruction pushes the new value of the SP register (that is the value after it has been decremented by 2).

# Operation

```
(* See Description section for possible sign-extension or zero-extension of source operand and for *)
(* a case in which the size of the memory store may be smaller than the instruction's operand size *)
IF StackAddrSize = 64
   THEN
        IF OperandSize = 64
             THEN
                   RSP \leftarrow RSP - 8;
                   Memory[SS:RSP] \leftarrow SRC;
                                                            (* push quadword *)
        ELSE IF OperandSize = 32
             THEN
                   RSP \leftarrow RSP - 4;
                                                            (* push dword *)
                   Memory[SS:RSP] \leftarrow SRC;
             ELSE (* OperandSize = 16 *)
                   RSP \leftarrow RSP - 2:
                   Memory[SS:RSP] \leftarrow SRC;
                                                            (* push word *)
        FI:
ELSE IF StackAddrSize = 32
   THEN
         IF OperandSize = 64
             THEN
                   ESP \leftarrow ESP - 8:
                   Memory[SS:ESP] \leftarrow SRC;
                                                            (* push quadword *)
        ELSE IF OperandSize = 32
             THEN
                   ESP \leftarrow ESP - 4;
                   Memory[SS:ESP] \leftarrow SRC;
                                                            (* push dword *)
             ELSE (* OperandSize = 16 *)
                   ESP \leftarrow ESP - 2:
                   Memory[SS:ESP] \leftarrow SRC;
                                                            (* push word *)
        FI:
   ELSE (* StackAddrSize = 16 *)
```

```
\label{eq:interpolation} \begin{split} \text{IF OperandSize = 32} \\ \text{THEN} \\ \text{SP} \leftarrow \text{SP - 4}; \\ \text{Memory[SS:SP]} \leftarrow \text{SRC}; \\ \text{ELSE (* OperandSize = 16 *)} \\ \text{SP} \leftarrow \text{SP - 2}; \\ \text{Memory[SS:SP]} \leftarrow \text{SRC}; \\ \text{FI;} \end{split}
```

## Flags Affected

None.

## **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

If the new value of the SP or ESP register is outside the stack segment limit.

#UD If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

#### Compatibility Mode Exceptions

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#GP(0) If the memory address is in a non-canonical form. #SS(0) If the stack address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

If the PUSH is of CS, SS, DS, or ES.

# PUSHA/PUSHAD—Push All General-Purpose Registers

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                               |
|--------|-------------|-----------|----------------|---------------------|-----------------------------------------------------------|
| 60     | PUSHA       | NP        | Invalid        | Valid               | Push AX, CX, DX, BX, original SP, BP, SI, and DI.         |
| 60     | PUSHAD      | NP        | Invalid        | Valid               | Push EAX, ECX, EDX, EBX, original ESP, EBP, ESI, and EDI. |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

## **Description**

Pushes the contents of the general-purpose registers onto the stack. The registers are stored on the stack in the following order: EAX, ECX, EDX, EBX, ESP (original value), EBP, ESI, and EDI (if the current operand-size attribute is 32) and AX, CX, DX, BX, SP (original value), BP, SI, and DI (if the operand-size attribute is 16). These instructions perform the reverse operation of the POPA/POPAD instructions. The value pushed for the ESP or SP register is its value before prior to pushing the first register (see the "Operation" section below).

The PUSHA (push all) and PUSHAD (push all double) mnemonics reference the same opcode. The PUSHA instruction is intended for use when the operand-size attribute is 16 and the PUSHAD instruction for when the operand-size attribute is 32. Some assemblers may force the operand size to 16 when PUSHA is used and to 32 when PUSHAD is used. Others may treat these mnemonics as synonyms (PUSHA/PUSHAD) and use the current setting of the operand-size attribute to determine the size of values to be pushed from the stack, regardless of the mnemonic used.

In the real-address mode, if the ESP or SP register is 1, 3, or 5 when PUSHA/PUSHAD executes: an #SS exception is generated but not delivered (the stack error reported prevents #SS delivery). Next, the processor generates a #DF exception and enters a shutdown state as described in the #DF discussion in Chapter 6 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

This instruction executes as described in compatibility mode and legacy mode. It is not valid in 64-bit mode.

## Operation

```
IF 64-bit Mode
   THEN #UD
FI:
IF OperandSize = 32 (* PUSHAD instruction *)
   THEN
        Temp \leftarrow (ESP);
        Push(EAX);
        Push(ECX):
        Push(EDX);
        Push(EBX);
        Push(Temp):
        Push(EBP);
        Push(ESI);
        Push(EDI);
   ELSE (* OperandSize = 16, PUSHA instruction *)
        Temp \leftarrow (SP);
        Push(AX):
        Push(CX);
        Push(DX);
```

Push(BX);
Push(Temp);
Push(BP);
Push(SI);
Push(DI);

FI;

# **Flags Affected**

None.

#### **Protected Mode Exceptions**

#SS(0) If the starting or ending stack address is outside the stack segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If an unaligned memory reference is made while the current privilege level is 3 and alignment

checking is enabled.

#UD If the LOCK prefix is used.

# **Real-Address Mode Exceptions**

#GP If the ESP or SP register contains 7, 9, 11, 13, or 15.

#UD If the LOCK prefix is used.

# Virtual-8086 Mode Exceptions

#GP(0) If the ESP or SP register contains 7, 9, 11, 13, or 15.

#PF(fault-code) If a page fault occurs.

#AC(0) If an unaligned memory reference is made while alignment checking is enabled.

**#UD** If the LOCK prefix is used.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#UD If in 64-bit mode.

# PUSHF/PUSHFD—Push EFLAGS Register onto the Stack

| Opcode* | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                   |
|---------|-------------|-----------|----------------|---------------------|-------------------------------|
| 9C      | PUSHF       | NP        | Valid          | Valid               | Push lower 16 bits of EFLAGS. |
| 9C      | PUSHFD      | NP        | N.E.           | Valid               | Push EFLAGS.                  |
| 9C      | PUSHFQ      | NP        | Valid          | N.E.                | Push RFLAGS.                  |

# **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

## **Description**

Decrements the stack pointer by 4 (if the current operand-size attribute is 32) and pushes the entire contents of the EFLAGS register onto the stack, or decrements the stack pointer by 2 (if the operand-size attribute is 16) and pushes the lower 16 bits of the EFLAGS register (that is, the FLAGS register) onto the stack. These instructions reverse the operation of the POPF/POPFD instructions.

When copying the entire EFLAGS register to the stack, the VM and RF flags (bits 16 and 17) are not copied; instead, the values for these flags are cleared in the EFLAGS image stored on the stack. See Chapter 3 of the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1*, for more information about the EFLAGS register.

The PUSHF (push flags) and PUSHFD (push flags double) mnemonics reference the same opcode. The PUSHF instruction is intended for use when the operand-size attribute is 16 and the PUSHFD instruction for when the operand-size attribute is 32. Some assemblers may force the operand size to 16 when PUSHF is used and to 32 when PUSHFD is used. Others may treat these mnemonics as synonyms (PUSHF/PUSHFD) and use the current setting of the operand-size attribute to determine the size of values to be pushed from the stack, regardless of the mnemonic used.

In 64-bit mode, the instruction's default operation is to decrement the stack pointer (RSP) by 8 and pushes RFLAGS on the stack. 16-bit operation is supported using the operand size override prefix 66H. 32-bit operand size cannot be encoded in this mode. When copying RFLAGS to the stack, the VM and RF flags (bits 16 and 17) are not copied; instead, values for these flags are cleared in the RFLAGS image stored on the stack.

When in virtual-8086 mode and the I/O privilege level (IOPL) is less than 3, the PUSHF/PUSHFD instruction causes a general protection exception (#GP).

In the real-address mode, if the ESP or SP register is 1 when PUSHF/PUSHFD instruction executes: an #SS exception is generated but not delivered (the stack error reported prevents #SS delivery). Next, the processor generates a #DF exception and enters a shutdown state as described in the #DF discussion in Chapter 6 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

## Operation

```
THEN

push (RFLAGS AND 00000000_00FCFFFFH);

(* VM and RF RFLAG bits are cleared in image stored on the stack; *)

ELSE

push (EFLAGS); (* Lower 16 bits only *)

FI;

ELSE (* In Virtual-8086 Mode with IOPL less than 3 *)

#GP(0); (* Trap to virtual-8086 monitor *)

FI:
```

## Flags Affected

None.

## **Protected Mode Exceptions**

#SS(0) If the new value of the ESP register is outside the stack segment boundary.

#PF(fault-code) If a page fault occurs.

#AC(0) If an unaligned memory reference is made while the current privilege level is 3 and alignment

checking is enabled.

**#UD** If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#UD If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#GP(0) If the I/O privilege level is less than 3.

#PF(fault-code) If a page fault occurs.

#AC(0) If an unaligned memory reference is made while alignment checking is enabled.

**#UD** If the LOCK prefix is used.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#GP(0) If the memory address is in a non-canonical form. #SS(0) If the stack address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If an unaligned memory reference is made while the current privilege level is 3 and alignment

checking is enabled.

#UD If the LOCK prefix is used.

# PXOR—Logical Exclusive OR

| Opcode*/<br>Instruction                                    | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                        |
|------------------------------------------------------------|-----------|------------------------------|--------------------------|------------------------------------|
| 0F EF /r <sup>1</sup>                                      | RM        | V/V                          | MMX                      | Bitwise XOR of mm/m64 and mm.      |
| PXOR mm, mm/m64                                            |           |                              |                          |                                    |
| 66 0F EF /r                                                | RM        | V/V                          | SSE2                     | Bitwise XOR of xmm2/m128 and xmm1. |
| PXOR xmm1, xmm2/m128                                       |           |                              |                          |                                    |
| VEX.NDS.128.66.0F.WIG EF /r<br>VPXOR xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Bitwise XOR of xmm3/m128 and xmm2. |
| VEX.NDS.256.66.0F.WIG EF /r<br>VPXOR ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX2                     | Bitwise XOR of ymm3/m256 and ymm2. |

#### NOTES:

#### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Performs a bitwise logical exclusive-OR (XOR) operation on the source operand (second operand) and the destination operand (first operand) and stores the result in the destination operand. Each bit of the result is 1 if the corresponding bits of the two operands are different; each bit is 0 if the corresponding bits of the operands are the same.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Legacy SSE instructions: The source operand can be an MMX technology register or a 64-bit memory location. The destination operand is an MMX technology register.

128-bit Legacy SSE version: The second source operand is an XMM register or a 128-bit memory location. The first source operand and destination operands are XMM registers. Bits (VLMAX-1:128) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: The second source operand is an XMM register or a 128-bit memory location. The first source operand and destination operands are XMM registers. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

VEX.256 encoded version: The second source operand is an YMM register or a 256-bit memory location. The first source operand and destination operands are YMM registers.

Note: VEX.L must be 0, otherwise instructions will #UD.

#### Operation

PXOR (128-bit Legacy SSE version)

DEST ← DEST XOR SRC

DEST[VLMAX-1:128] (Unmodified)

VPXOR (VEX.128 encoded version)

DEST  $\leftarrow$  SRC1 XOR SRC2 DEST[VLMAX-1:128]  $\leftarrow$  0

<sup>1.</sup> See note in Section 2.4, "Instruction Exception Specification" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A and Section 22.25.3, "Exception Conditions of Legacy SIMD Instructions Operating on MMX Registers" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

# VPXOR (VEX.256 encoded version)

DEST ← SRC1 XOR SRC2

# Intel C/C++ Compiler Intrinsic Equivalent

PXOR: \_\_m64 \_mm\_xor\_si64 (\_\_m64 m1, \_\_m64 m2)
(V)PXOR: \_\_m128i \_mm\_xor\_si128 ( \_\_m128i a, \_\_m128i b)
VPXOR: \_\_m256i \_mm256\_xor\_si256 ( \_\_m256i a, \_\_m256i b)

# **Flags Affected**

None.

# **Numeric Exceptions**

None.

# **Other Exceptions**

See Exceptions Type 4; additionally #UD If VEX.L = 1.

# RCL/RCR/ROL/ROR-—Rotate

| Opcode**         | Instruction           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                     |
|------------------|-----------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------|
| D0 /2            | RCL <i>r/m8</i> , 1   | M1        | Valid          | Valid               | Rotate 9 bits (CF, r/m8) left once.                                             |
| REX + D0 /2      | RCL r/m8*, 1          | M1        | Valid          | N.E.                | Rotate 9 bits (CF, r/m8) left once.                                             |
| D2 /2            | RCL r/m8, CL          | MC        | Valid          | Valid               | Rotate 9 bits (CF, r/m8) left CL times.                                         |
| REX + D2 /2      | RCL r/m8*, CL         | MC        | Valid          | N.E.                | Rotate 9 bits (CF, r/m8) left CL times.                                         |
| CO /2 ib         | RCL r/m8, imm8        | MI        | Valid          | Valid               | Rotate 9 bits (CF, r/m8) left imm8 times.                                       |
| REX + CO /2 ib   | RCL r/m8*, imm8       | MI        | Valid          | N.E.                | Rotate 9 bits (CF, r/m8) left imm8 times.                                       |
| D1 /2            | RCL <i>r/m16</i> , 1  | M1        | Valid          | Valid               | Rotate 17 bits (CF, r/m16) left once.                                           |
| D3 /2            | RCL <i>r/m16</i> , CL | MC        | Valid          | Valid               | Rotate 17 bits (CF, r/m16) left CL times.                                       |
| C1 /2 ib         | RCL r/m16, imm8       | MI        | Valid          | Valid               | Rotate 17 bits (CF, r/m16) left imm8 times.                                     |
| D1 /2            | RCL <i>r/m32</i> , 1  | M1        | Valid          | Valid               | Rotate 33 bits (CF, r/m32) left once.                                           |
| REX.W + D1 /2    | RCL <i>r/m64</i> , 1  | M1        | Valid          | N.E.                | Rotate 65 bits (CF, r/m64) left once. Uses a 6 bit count.                       |
| D3 /2            | RCL <i>r/m32</i> , CL | MC        | Valid          | Valid               | Rotate 33 bits (CF, r/m32) left CL times.                                       |
| REX.W + D3 /2    | RCL r/m64, CL         | MC        | Valid          | N.E.                | Rotate 65 bits (CF, $r/m64$ ) left CL times. Uses a 6 bit count.                |
| C1 /2 ib         | RCL r/m32, imm8       | MI        | Valid          | Valid               | Rotate 33 bits (CF, r/m32) left imm8 times.                                     |
| REX.W + C1 /2 ib | RCL r/m64, imm8       | MI        | Valid          | N.E.                | Rotate 65 bits (CF, r/m64) left imm8 times.<br>Uses a 6 bit count.              |
| D0 /3            | RCR r/m8, 1           | M1        | Valid          | Valid               | Rotate 9 bits (CF, r/m8) right once.                                            |
| REX + D0 /3      | RCR r/m8*, 1          | M1        | Valid          | N.E.                | Rotate 9 bits (CF, r/m8) right once.                                            |
| D2 /3            | RCR r/m8, CL          | MC        | Valid          | Valid               | Rotate 9 bits (CF, r/m8) right CL times.                                        |
| REX + D2 /3      | RCR r/m8*, CL         | MC        | Valid          | N.E.                | Rotate 9 bits (CF, r/m8) right CL times.                                        |
| CO /3 ib         | RCR r/m8, imm8        | MI        | Valid          | Valid               | Rotate 9 bits (CF, r/m8) right imm8 times.                                      |
| REX + CO /3 ib   | RCR r/m8*, imm8       | MI        | Valid          | N.E.                | Rotate 9 bits (CF, r/m8) right imm8 times.                                      |
| D1 /3            | RCR <i>r/m16</i> , 1  | M1        | Valid          | Valid               | Rotate 17 bits (CF, r/m16) right once.                                          |
| D3 /3            | RCR <i>r/m16</i> , CL | MC        | Valid          | Valid               | Rotate 17 bits (CF, r/m16) right CL times.                                      |
| C1 /3 ib         | RCR r/m16, imm8       | MI        | Valid          | Valid               | Rotate 17 bits (CF, r/m16) right imm8 times.                                    |
| D1 /3            | RCR <i>r/m32</i> , 1  | M1        | Valid          | Valid               | Rotate 33 bits (CF, r/m32) right once. Uses a 6 bit count.                      |
| REX.W + D1 /3    | RCR <i>r/m64</i> , 1  | M1        | Valid          | N.E.                | Rotate 65 bits (CF, r/m64) right once. Uses a 6 bit count.                      |
| D3 /3            | RCR <i>r/m32</i> , CL | MC        | Valid          | Valid               | Rotate 33 bits (CF, r/m32) right CL times.                                      |
| REX.W + D3 /3    | RCR <i>r/m64</i> , CL | MC        | Valid          | N.E.                | Rotate 65 bits (CF, r/m64) right CL times. Uses a 6 bit count.                  |
| C1 /3 ib         | RCR r/m32, imm8       | MI        | Valid          | Valid               | Rotate 33 bits (CF, r/m32) right imm8 times.                                    |
| REX.W + C1 /3 ib | RCR r/m64, imm8       | MI        | Valid          | N.E.                | Rotate 65 bits (CF, <i>r/m64</i> ) right <i>imm8</i> times. Uses a 6 bit count. |
| D0 /0            | ROL <i>r/m8</i> , 1   | M1        | Valid          | Valid               | Rotate 8 bits r/m8 left once.                                                   |
| REX + D0 /0      | ROL <i>r/m8*</i> , 1  | M1        | Valid          | N.E.                | Rotate 8 bits r/m8 left once                                                    |
| D2 /0            | ROL r/m8, CL          | MC        | Valid          | Valid               | Rotate 8 bits r/m8 left CL times.                                               |
| REX + D2 /0      | ROL r/m8*, CL         | MC        | Valid          | N.E.                | Rotate 8 bits r/m8 left CL times.                                               |
| CO /O ib         | ROL r/m8, imm8        | MI        | Valid          | Valid               | Rotate 8 bits r/m8 left imm8 times.                                             |

| Opcode**                | Instruction           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                             |
|-------------------------|-----------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------|
| REX + C0 /0 ib          | ROL r/m8*, imm8       | MI        | Valid          | N.E.                | Rotate 8 bits r/m8 left imm8 times.                                     |
| D1 /0                   | ROL <i>r/m16</i> , 1  | M1        | Valid          | Valid               | Rotate 16 bits r/m16 left once.                                         |
| D3 /0                   | ROL r/m16, CL         | MC        | Valid          | Valid               | Rotate 16 bits r/m16 left CL times.                                     |
| C1 /0 ib                | ROL r/m16, imm8       | MI        | Valid          | Valid               | Rotate 16 bits r/m16 left imm8 times.                                   |
| D1 /0                   | ROL <i>r/m32</i> , 1  | M1        | Valid          | Valid               | Rotate 32 bits <i>r/m32</i> left once.                                  |
| REX.W + D1 /0           | ROL <i>r/m64</i> , 1  | M1        | Valid          | N.E.                | Rotate 64 bits <i>r/m64</i> left once. Uses a 6 bit count.              |
| D3 /0                   | ROL r/m32, CL         | MC        | Valid          | Valid               | Rotate 32 bits r/m32 left CL times.                                     |
| REX.W + D3 /0           | ROL <i>r/m64</i> , CL | MC        | Valid          | N.E.                | Rotate 64 bits <i>r/m64</i> left CL times. Uses a 6 bit count.          |
| C1 /0 ib                | ROL r/m32, imm8       | MI        | Valid          | Valid               | Rotate 32 bits r/m32 left imm8 times.                                   |
| REX.W + C1 /0 ib        | ROL r/m64, imm8       | MI        | Valid          | N.E.                | Rotate 64 bits <i>r/m64</i> left <i>imm8</i> times. Uses a 6 bit count. |
| D0 /1                   | ROR <i>r/m8</i> , 1   | M1        | Valid          | Valid               | Rotate 8 bits r/m8 right once.                                          |
| REX + D0 /1             | ROR <i>r/m8*</i> , 1  | M1        | Valid          | N.E.                | Rotate 8 bits r/m8 right once.                                          |
| D2 /1                   | ROR r/m8, CL          | MC        | Valid          | Valid               | Rotate 8 bits r/m8 right CL times.                                      |
| REX + D2 /1             | ROR r/m8*, CL         | MC        | Valid          | N.E.                | Rotate 8 bits r/m8 right CL times.                                      |
| CO /1 ib                | ROR r/m8, imm8        | MI        | Valid          | Valid               | Rotate 8 bits r/m16 right imm8 times.                                   |
| REX + C0 /1 ib          | ROR r/m8*, imm8       | MI        | Valid          | N.E.                | Rotate 8 bits r/m16 right imm8 times.                                   |
| D1 /1                   | ROR <i>r/m16</i> , 1  | M1        | Valid          | Valid               | Rotate 16 bits <i>r/m16</i> right once.                                 |
| D3 /1                   | ROR r/m16, CL         | MC        | Valid          | Valid               | Rotate 16 bits r/m16 right CL times.                                    |
| C1 /1 ib                | ROR r/m16, imm8       | MI        | Valid          | Valid               | Rotate 16 bits <i>r/m16</i> right <i>imm8</i> times.                    |
| D1 /1                   | ROR <i>r/m32</i> , 1  | M1        | Valid          | Valid               | Rotate 32 bits r/m32 right once.                                        |
| REX.W + D1 /1           | ROR <i>r/m64</i> , 1  | M1        | Valid          | N.E.                | Rotate 64 bits <i>r/m64</i> right once. Uses a 6 bit count.             |
| D3 /1                   | ROR r/m32, CL         | MC        | Valid          | Valid               | Rotate 32 bits r/m32 right CL times.                                    |
| REX.W + D3 /1           | ROR r/m64, CL         | MC        | Valid          | N.E.                | Rotate 64 bits <i>r/m64</i> right CL times. Uses a 6 bit count.         |
| C1 /1 ib                | ROR r/m32, imm8       | MI        | Valid          | Valid               | Rotate 32 bits <i>r/m32</i> right <i>imm8</i> times.                    |
| REX.W + C1 /1 <i>ib</i> | ROR r/m64, imm8       | MI        | Valid          | N.E.                | Rotate 64 bits $r/m64$ right $imm8$ times. Uses a 6 bit count.          |

# NOTES:

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| M1    | ModRM:r/m (w) | 1         | NA        | NA        |
| MC    | ModRM:r/m (w) | CL        | NA        | NA        |
| MI    | ModRM:r/m (w) | imm8      | NA        | NA        |

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

<sup>\*\*</sup> See IA-32 Architecture Compatibility section below.

# **Description**

Shifts (rotates) the bits of the first operand (destination operand) the number of bit positions specified in the second operand (count operand) and stores the result in the destination operand. The destination operand can be a register or a memory location; the count operand is an unsigned integer that can be an immediate or a value in the CL register. In legacy and compatibility mode, the processor restricts the count to a number between 0 and 31 by masking all the bits in the count operand except the 5 least-significant bits.

The rotate left (ROL) and rotate through carry left (RCL) instructions shift all the bits toward more-significant bit positions, except for the most-significant bit, which is rotated to the least-significant bit location. The rotate right (ROR) and rotate through carry right (RCR) instructions shift all the bits toward less significant bit positions, except for the least-significant bit, which is rotated to the most-significant bit location.

The RCL and RCR instructions include the CF flag in the rotation. The RCL instruction shifts the CF flag into the least-significant bit and shifts the most-significant bit into the CF flag. The RCR instruction shifts the CF flag into the most-significant bit and shifts the least-significant bit into the CF flag. For the ROL and ROR instructions, the original value of the CF flag is not a part of the result, but the CF flag receives a copy of the bit that was shifted from one end to the other.

The OF flag is defined only for the 1-bit rotates; it is undefined in all other cases (except RCL and RCR instructions only: a zero-bit rotate does nothing, that is affects no flags). For left rotates, the OF flag is set to the exclusive OR of the CF bit (after the rotate) and the most-significant bit of the result. For right rotates, the OF flag is set to the exclusive OR of the two most-significant bits of the result.

In 64-bit mode, using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Use of REX.W promotes the first operand to 64 bits and causes the count operand to become a 6-bit counter.

#### IA-32 Architecture Compatibility

The 8086 does not mask the rotation count. However, all other IA-32 processors (starting with the Intel 286 processor) do mask the rotation count to 5 bits, resulting in a maximum count of 31. This masking is done in all operating modes (including the virtual-8086 mode) to reduce the maximum execution time of the instructions.

## Operation

```
(* RCL and RCR instructions *)
SIZE \leftarrow OperandSize;
CASE (determine count) OF
   SIZE \leftarrow 8:
                   tempCOUNT \leftarrow (COUNT AND 1FH) MOD 9;
   SIZE \leftarrow 16:
                   tempCOUNT ← (COUNT AND 1FH) MOD 17;
   SIZE ← 32:
                   tempCOUNT \leftarrow COUNT AND 1FH;
   SIZE \leftarrow 64:
                   tempCOUNT \leftarrow COUNT AND 3FH;
ESAC;
(* RCL instruction operation *)
WHILE (tempCOUNT \neq 0)
   DO
        tempCF \leftarrow MSB(DEST):
         DEST \leftarrow (DEST * 2) + CF;
         CF \leftarrow tempCF;
         tempCOUNT \leftarrow tempCOUNT - 1;
   OD;
ELIHW;
IF COUNT = 1
   THEN OF \leftarrow MSB(DEST) XOR CF:
   ELSE OF is undefined;
FI:
(* RCR instruction operation *)
IF COUNT = 1
```

```
THEN OF \leftarrow MSB(DEST) XOR CF;
    ELSE OF is undefined;
FI;
WHILE (tempCOUNT \neq 0)
    DO
         tempCF \leftarrow LSB(SRC);
         \mathsf{DEST} \leftarrow (\mathsf{DEST} \ / \ 2) + (\mathsf{CF} \ * \ 2^{\mathsf{SIZE}});
         CF \leftarrow tempCF;
         tempCOUNT \leftarrow tempCOUNT - 1;
    OD;
(* ROL and ROR instructions *)
IF OperandSize = 64
    THEN COUNTMASK = 3FH;
    ELSE COUNTMASK = 1FH;
FI;
(* ROL instruction operation *)
tempCOUNT \leftarrow (COUNT \& COUNTMASK) MOD SIZE
WHILE (tempCOUNT \neq 0)
    DO
         tempCF \leftarrow MSB(DEST);
         DEST \leftarrow (DEST * 2) + tempCF;
         tempCOUNT \leftarrow tempCOUNT - 1;
    OD:
ELIHW;
CF \leftarrow LSB(DEST);
IF (COUNT & COUNTMASK) = 1
    THEN OF \leftarrow MSB(DEST) XOR CF;
    ELSE OF is undefined;
FI;
(* ROR instruction operation *)
tempCOUNT \leftarrow (COUNT \& COUNTMASK) MOD SIZE
WHILE (tempCOUNT \neq 0)
    DO
         tempCF \leftarrow LSB(SRC);
         DEST \leftarrow (DEST / 2) + (tempCF * 2<sup>SIZE</sup>);
         tempCOUNT \leftarrow tempCOUNT - 1;
    OD:
ELIHW;
CF \leftarrow MSB(DEST);
IF (COUNT & COUNTMASK) = 1
    THEN OF \leftarrow MSB(DEST) XOR MSB – 1(DEST);
    ELSE OF is undefined;
FI;
```

#### Flags Affected

The CF flag contains the value of the bit shifted into it. The OF flag is affected only for single-bit rotates (see "Description" above); it is undefined for multi-bit rotates. The SF, ZF, AF, and PF flags are not affected.

## **Protected Mode Exceptions**

#GP(0) If the source operand is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

# **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

**#UD** If the LOCK prefix is used.

# Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## 64-Bit Mode Exceptions

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the source operand is located in a nonwritable segment.

If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

# RCPPS—Compute Reciprocals of Packed Single-Precision Floating-Point Values

| Opcode*/<br>Instruction                        | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                            |
|------------------------------------------------|-----------|------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| OF 53 /r<br>RCPPS xmm1, xmm2/m128              | RM        | V/V                          | SSE                      | Computes the approximate reciprocals of the packed single-precision floating-point values in xmm2/m128 and stores the results in xmm1. |
| VEX.128.0F.WIG 53 /r<br>VRCPPS xmm1, xmm2/m128 | RM        | V/V                          | AVX                      | Computes the approximate reciprocals of packed single-precision values in <i>xmm2/mem</i> and stores the results in <i>xmm1</i> .      |
| VEX.256.0F.WIG 53 /r<br>VRCPPS ymm1, ymm2/m256 | RM        | V/V                          | AVX                      | Computes the approximate reciprocals of packed single-precision values in <i>ymm2/mem</i> and stores the results in <i>ymm1</i> .      |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

# **Description**

Performs a SIMD computation of the approximate reciprocals of the four packed single-precision floating-point values in the source operand (second operand) stores the packed single-precision floating-point results in the destination operand. The source operand can be an XMM register or a 128-bit memory location. The destination operand is an XMM register. See Figure 10-5 in the *Intel® 64 and IA-32 Architectures Software Developer's Manual. Volume 1*, for an illustration of a SIMD single-precision floating-point operation.

The relative error for this approximation is:

|Relative Error|  $\leq 1.5 * 2^{-12}$ 

The RCPPS instruction is not affected by the rounding control bits in the MXCSR register. When a source value is a 0.0, an  $\infty$  of the sign of the source value is returned. A denormal source value is treated as a 0.0 (of the same sign). Tiny results (see Section 4.9.1.5, "Numeric Underflow Exception (#U)" in Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1) are always flushed to 0.0, with the sign of the operand. (Input values greater than or equal to |1.11111111111111010000000000008\* $2^{125}$ | are guaranteed to not produce tiny results; input values less than or equal to |1.00000000001100000000018\* $2^{126}$ | are guaranteed to produce tiny results, which are in turn flushed to 0.0; and input values in between this range may or may not produce tiny results, depending on the implementation.) When a source value is an SNaN or QNaN, the SNaN is converted to a QNaN or the source QNaN is returned.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b, otherwise instructions will #UD.

## Operation

#### RCPPS (128-bit Legacy SSE version)

DEST[31:0]  $\leftarrow$  APPROXIMATE(1/SRC[31:0]) DEST[63:32]  $\leftarrow$  APPROXIMATE(1/SRC[63:32]) DEST[95:64]  $\leftarrow$  APPROXIMATE(1/SRC[95:64]) DEST[127:96]  $\leftarrow$  APPROXIMATE(1/SRC[127:96]) DEST[VLMAX-1:128] (Unmodified)

#### VRCPPS (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  APPROXIMATE(1/SRC[31:0]) DEST[63:32]  $\leftarrow$  APPROXIMATE(1/SRC[63:32]) DEST[95:64]  $\leftarrow$  APPROXIMATE(1/SRC[95:64]) DEST[127:96]  $\leftarrow$  APPROXIMATE(1/SRC[127:96]) DEST[VLMAX-1:128]  $\leftarrow$  0

#### VRCPPS (VEX.256 encoded version)

DEST[31:0] ← APPROXIMATE(1/SRC[31:0])
DEST[63:32] ← APPROXIMATE(1/SRC[63:32])
DEST[95:64] ← APPROXIMATE(1/SRC[95:64])
DEST[127:96] ← APPROXIMATE(1/SRC[127:96])
DEST[159:128] ← APPROXIMATE(1/SRC[159:128])
DEST[191:160] ← APPROXIMATE(1/SRC[191:160])
DEST[223:192] ← APPROXIMATE(1/SRC[223:192])
DEST[255:224] ← APPROXIMATE(1/SRC[255:224])

# Intel C/C++ Compiler Intrinsic Equivalent

RCCPS: \_\_m128 \_mm\_rcp\_ps(\_\_m128 a) RCPPS: \_\_m256 \_mm256\_rcp\_ps (\_\_m256 a);

## SIMD Floating-Point Exceptions

None.

# Other Exceptions

See Exceptions Type 4; additionally #UD If VEX.vvvv ≠ 1111B.

# RCPSS—Compute Reciprocal of Scalar Single-Precision Floating-Point Values

| Opcode*/<br>Instruction                                    | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                                                                                |
|------------------------------------------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F3 0F 53 /r<br>RCPSS xmm1, xmm2/m32                        | RM        | V/V                          | SSE                      | Computes the approximate reciprocal of the scalar single-precision floating-point value in xmm2/m32 and stores the result in xmm1.                                                                                                         |
| VEX.NDS.LIG.F3.0F.WIG 53 /r<br>VRCPSS xmm1, xmm2, xmm3/m32 | RVM       | V/V                          | AVX                      | Computes the approximate reciprocal of the scalar single-precision floating-point value in xmm3/m32 and stores the result in xmm1. Also, upper single precision floating-point values (bits[127:32]) from xmm2 are copied to xmm1[127:32]. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3     | Operand 4 |
|-------|---------------|---------------|---------------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w) | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### **Description**

Computes of an approximate reciprocal of the low single-precision floating-point value in the source operand (second operand) and stores the single-precision floating-point result in the destination operand. The source operand can be an XMM register or a 32-bit memory location. The destination operand is an XMM register. The three high-order doublewords of the destination operand remain unchanged. See Figure 10-6 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for an illustration of a scalar single-precision floating-point operation.

The relative error for this approximation is:

|Relative Error|  $\leq 1.5 * 2^{-12}$ 

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The first source operand and the destination operand are the same. Bits (VLMAX-1:32) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (VLMAX-1:128) of the destination YMM register are zeroed.

## Operation

RCPSS (128-bit Legacy SSE version)
DEST[31:0] ← APPROXIMATE(1/SRC[31:0])
DEST[VLMAX-1:32] (Unmodified)

VRCPSS (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  APPROXIMATE(1/SRC2[31:0])

# INSTRUCTION SET REFERENCE, N-Z

DEST[127:32]  $\leftarrow$  SRC1[127:32] DEST[VLMAX-1:128]  $\leftarrow$  0

# Intel C/C++ Compiler Intrinsic Equivalent

RCPSS: \_\_m128 \_mm\_rcp\_ss(\_\_m128 a)

# **SIMD Floating-Point Exceptions**

None.

# Other Exceptions

See Exceptions Type 5.

# RDFSBASE/RDGSBASE—Read FS/GS Segment Base

| Opcode/<br>Instruction              | Op/<br>En | 64/32-<br>bit<br>Mode | CPUID Fea-<br>ture Flag | Description                                                    |
|-------------------------------------|-----------|-----------------------|-------------------------|----------------------------------------------------------------|
| F3 OF AE /0<br>RDFSBASE r32         | М         | V/I                   | FSGSBASE                | Load the 32-bit destination register with the FS base address. |
| REX.W + F3 0F AE /0<br>RDFSBASE r64 | М         | V/I                   | FSGSBASE                | Load the 64-bit destination register with the FS base address. |
| F3 OF AE /1<br>RDGSBASE <i>r32</i>  | М         | V/I                   | FSGSBASE                | Load the 32-bit destination register with the GS base address. |
| REX.W + F3 OF AE /1<br>RDGSBASE r64 | М         | V/I                   | FSGSBASE                | Load the 64-bit destination register with the GS base address. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |  |
|-------|---------------|-----------|-----------|-----------|--|
| М     | ModRM:r/m (w) | NA        | NA        | NA        |  |

#### **Description**

Loads the general-purpose register indicated by the modR/M:r/m field with the FS or GS segment base address.

The destination operand may be either a 32-bit or a 64-bit general-purpose register. The REX.W prefix indicates the operand size is 64 bits. If no REX.W prefix is used, the operand size is 32 bits; the upper 32 bits of the source base address (for FS or GS) are ignored and upper 32 bits of the destination register are cleared.

This instruction is supported only in 64-bit mode.

#### Operation

DEST ← FS/GS segment base address;

# **Flags Affected**

None

# C/C++ Compiler Intrinsic Equivalent

RDFSBASE: unsigned int \_readfsbase\_u32(void );

RDFSBASE: unsigned \_\_int64 \_readfsbase\_u64(void );

RDGSBASE: unsigned int \_readgsbase\_u32(void );

RDGSBASE: unsigned \_\_int64 \_readgsbase\_u64(void );

## **Protected Mode Exceptions**

#UD The RDFSBASE and RDGSBASE instructions are not recognized in protected mode.

# **Real-Address Mode Exceptions**

#UD The RDFSBASE and RDGSBASE instructions are not recognized in real-address mode.

## Virtual-8086 Mode Exceptions

#UD The RDFSBASE and RDGSBASE instructions are not recognized in virtual-8086 mode.

# **Compatibility Mode Exceptions**

#UD The RDFSBASE and RDGSBASE instructions are not recognized in compatibility mode.

# **64-Bit Mode Exceptions**

#UD If the LOCK prefix is used.

If CR4.FSGSBASE[bit 16] = 0.

If CPUID.07H.0H:EBX.FSGSBASE[bit 0] = 0.

# RDMSR—Read from Model Specific Register

| Opcode* | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                             |
|---------|-------------|-----------|----------------|---------------------|-----------------------------------------|
| 0F 32   | RDMSR       | NP        | Valid          | Valid               | Read MSR specified by ECX into EDX:EAX. |

#### NOTES:

### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

### **Description**

Reads the contents of a 64-bit model specific register (MSR) specified in the ECX register into registers EDX:EAX. (On processors that support the Intel 64 architecture, the high-order 32 bits of RCX are ignored.) The EDX register is loaded with the high-order 32 bits of the MSR and the EAX register is loaded with the low-order 32 bits. (On processors that support the Intel 64 architecture, the high-order 32 bits of each of RAX and RDX are cleared.) If fewer than 64 bits are implemented in the MSR being read, the values returned to EDX:EAX in unimplemented bit locations are undefined.

This instruction must be executed at privilege level 0 or in real-address mode; otherwise, a general protection exception #GP(0) will be generated. Specifying a reserved or unimplemented MSR address in ECX will also cause a general protection exception.

The MSRs control functions for testability, execution tracing, performance-monitoring, and machine check errors. Chapter 35, "Model-Specific Registers (MSRs)," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3C, lists all the MSRs that can be read with this instruction and their addresses. Note that each processor family has its own set of MSRs.

The CPUID instruction should be used to determine whether MSRs are supported (CPUID.01H:EDX[5] = 1) before using this instruction.

#### IA-32 Architecture Compatibility

The MSRs and the ability to read them with the RDMSR instruction were introduced into the IA-32 Architecture with the Pentium processor. Execution of this instruction by an IA-32 processor earlier than the Pentium processor results in an invalid opcode exception #UD.

See "Changes to Instruction Behavior in VMX Non-Root Operation" in Chapter 25 of the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3C*, for more information about the behavior of this instruction in VMX non-root operation.

### Operation

 $EDX:EAX \leftarrow MSR[ECX];$ 

#### Flags Affected

None.

#### **Protected Mode Exceptions**

#GP(0) If the current privilege level is not 0.

If the value in ECX specifies a reserved or unimplemented MSR address.

**#UD** If the LOCK prefix is used.

<sup>\*</sup> See IA-32 Architecture Compatibility section below.

# **Real-Address Mode Exceptions**

#GP If the value in ECX specifies a reserved or unimplemented MSR address.

#UD If the LOCK prefix is used.

# Virtual-8086 Mode Exceptions

#GP(0) The RDMSR instruction is not recognized in virtual-8086 mode.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

Same exceptions as in protected mode.

# RDPKRU—Read Protection Key Rights for User Pages

| Opcode*  | Instruction | Op/<br>En | 64/32bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description          |
|----------|-------------|-----------|-----------------------------|--------------------------|----------------------|
| OF 01 EE | RDPKRU      | NP        | V/V                         | OSPKE                    | Reads PKRU into EAX. |

### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

# **Description**

The RDPKRU instruction loads the value of PKRU into EAX and clears EDX. ECX must be 0 when RDPKRU is executed; otherwise, a general-protection exception (#GP) occurs.

RDPKRU can be executed only if CR4.PKE = 1; otherwise, a general-protection exception (#GP) occurs. Software can discover the value of CR4.PKE by examining CPUID.(EAX=07H,ECX=0H):ECX.OSPKE [bit 4].

In 64-bit mode, bits 63:32 of RCX are ignored, and RDPKRU clears bits 63:32 of each of RDX and RAX.

### Operation

```
\begin{aligned} \text{IF (ECX} &= 0) \\ \text{THEN} \\ & \text{EAX} \leftarrow \text{PKRU}; \\ & \text{EDX} \leftarrow 0; \\ & \text{ELSE \#GP(0);} \end{aligned}
```

### **Flags Affected**

None.

#### **Protected Mode Exceptions**

#GP(0) If  $ECX \neq 0$ 

**#UD** If the LOCK prefix is used.

If CR4.PKE = 0.

#### **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

#### Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

Same exceptions as in protected mode.

# RDPMC—Read Performance-Monitoring Counters

| Opcode* | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                        |
|---------|-------------|-----------|----------------|---------------------|--------------------------------------------------------------------|
| 0F 33   | RDPMC       | NP        | Valid          | Valid               | Read performance-monitoring counter specified by ECX into EDX:EAX. |

### Instruction Operand Encoding

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

# **Description**

The EAX register is loaded with the low-order 32 bits. The EDX register is loaded with the supported high-order bits of the counter. The number of high-order bits loaded into EDX is implementation specific on processors that do no support architectural performance monitoring. The width of fixed-function and general-purpose performance counters on processors supporting architectural performance monitoring are reported by CPUID 0AH leaf. See below for the treatment of the EDX register for "fast" reads.

The ECX register selects one of two type of performance counters, specifies the index relative to the base of each counter type, and selects "fast" read mode if supported. The two counter types are:

- General-purpose or special-purpose performance counters: The number of general-purpose counters is model specific if the processor does not support architectural performance monitoring, see Chapter 30 of Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B. Special-purpose counters are available only in selected processor members, see Section 30.13, 30.14 of Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B. This counter type is selected if ECX[30] is clear.
- Fixed-function performance counter. The number fixed-function performance counters is enumerated by CPUID 0AH leaf. See Chapter 30 of Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B. This counter type is selected if ECX[30] is set.

ECX[29:0] specifies the index. The width of general-purpose performance counters are 40-bits for processors that do not support architectural performance monitoring counters. The width of special-purpose performance counters are implementation specific. The width of fixed-function performance counters and general-purpose performance counters on processor supporting architectural performance monitoring are reported by CPUID 0AH leaf.

Table 4-13 lists valid indices of the general-purpose and special-purpose performance counters according to the derived DisplayFamily\_DisplayModel values of CPUID encoding for each processor family (see CPUID instruction in Chapter 3, "Instruction Set Reference, A-M" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A).

Table 4-13. Valid General and Special Purpose Performance Counter Index Range for RDPMC

| Processor Family                                                                                                                                               | DisplayFamily_DisplayModel/<br>Other Signatures                              | Valid PMC Index<br>Range | General-purpose<br>Counters |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------|-----------------------------|
| P6                                                                                                                                                             | 06H_01H, 06H_03H, 06H_05H,<br>06H_06H, 06H_07H, 06H_08H,<br>06H_0AH, 06H_0BH | 0, 1                     | 0, 1                        |
| Pentium <sup>®</sup> 4, Intel <sup>®</sup> Xeon processors                                                                                                     | 0FH_00H, 0FH_01H, 0FH_02H                                                    | ≥ 0 and ≤ 17             | ≥ 0 and ≤ 17                |
| Pentium 4, Intel Xeon processors                                                                                                                               | (0FH_03H, 0FH_04H, 0FH_06H)<br>and (L3 is absent)                            | ≥ 0 and ≤ 17             | ≥ 0 and ≤ 17                |
| Pentium M processors                                                                                                                                           | 06H_09H, 06H_0DH                                                             | 0, 1                     | 0, 1                        |
| 64-bit Intel Xeon processors with L3                                                                                                                           | OFH_03H, OFH_04H) and (L3 is present)                                        | ≥ 0 and ≤ 25             | ≥ 0 and ≤ 17                |
| Intel <sup>®</sup> Core <sup>™</sup> Solo and Intel <sup>®</sup> Core <sup>™</sup> Duo processors, Dual-core Intel <sup>®</sup> Xeon <sup>®</sup> processor LV | 06H_0EH                                                                      | 0, 1                     | 0, 1                        |

| Table 4-13. Valid General and Special Purpo | se Performance Counter Index | Range for RDPMC (Contd.) |
|---------------------------------------------|------------------------------|--------------------------|
|---------------------------------------------|------------------------------|--------------------------|

| Processor Family                                                                                                                     | DisplayFamily_DisplayModel/<br>Other Signatures | Valid PMC Index<br>Range | General-purpose<br>Counters |
|--------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|--------------------------|-----------------------------|
| Intel <sup>®</sup> Core <sup>™</sup> 2 Duo processor, Intel Xeon processor<br>3000, 5100, 5300, 7300 Series - general-purpose<br>PMC | O6H_OFH                                         | 0, 1                     | 0, 1                        |
| Intel Xeon processors 7100 series with L3                                                                                            | (0FH_06H) and (L3 is present)                   | ≥ 0 and ≤ 25             | ≥ 0 and ≤ 17                |
| Intel <sup>®</sup> Core <sup>™</sup> 2 Duo processor family, Intel Xeon<br>processor family - general-purpose PMC                    | 06H_17H                                         | 0, 1                     | 0, 1                        |
| Intel Xeon processors 7400 series                                                                                                    | (06H_1DH)                                       | ≥ 0 and ≤ 9              | 0, 1                        |
| Intel <sup>®</sup> Atom <sup>™</sup> processor family                                                                                | 06H_1CH                                         | 0, 1                     | 0, 1                        |
| Intel <sup>®</sup> Core <sup>™</sup> i7 processor, Intel Xeon processors<br>5500 series                                              | 06H_1AH, 06H_1EH, 06H_1FH,<br>06H_2EH           | 0-3                      | 0, 1, 2, 3                  |

The Pentium 4 and Intel Xeon processors also support "fast" (32-bit) and "slow" (40-bit) reads on the first 18 performance counters. Selected this option using ECX[31]. If bit 31 is set, RDPMC reads only the low 32 bits of the selected performance counter. If bit 31 is clear, all 40 bits are read. A 32-bit result is returned in EAX and EDX is set to 0. A 32-bit read executes faster on Pentium 4 processors and Intel Xeon processors than a full 40-bit read.

On 64-bit Intel Xeon processors with L3, performance counters with indices 18-25 are 32-bit counters. EDX is cleared after executing RDPMC for these counters. On Intel Xeon processor 7100 series with L3, performance counters with indices 18-25 are also 32-bit counters.

In Intel Core 2 processor family, Intel Xeon processor 3000, 5100, 5300 and 7400 series, the fixed-function performance counters are 40-bits wide; they can be accessed by RDMPC with ECX between from 4000\_000H and 4000\_0002H.

On Intel Xeon processor 7400 series, there are eight 32-bit special-purpose counters addressable with indices 2-9, ECX[30]=0.

When in protected or virtual 8086 mode, the performance-monitoring counters enabled (PCE) flag in register CR4 restricts the use of the RDPMC instruction as follows. When the PCE flag is set, the RDPMC instruction can be executed at any privilege level; when the flag is clear, the instruction can only be executed at privilege level 0. (When in real-address mode, the RDPMC instruction is always enabled.)

The performance-monitoring counters can also be read with the RDMSR instruction, when executing at privilege level 0.

The performance-monitoring counters are event counters that can be programmed to count events such as the number of instructions decoded, number of interrupts received, or number of cache loads. Chapter 19, "Performance Monitoring Events," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B, lists the events that can be counted for various processors in the Intel 64 and IA-32 architecture families.

The RDPMC instruction is not a serializing instruction; that is, it does not imply that all the events caused by the preceding instructions have been completed or that events caused by subsequent instructions have not begun. If an exact event count is desired, software must insert a serializing instruction (such as the CPUID instruction) before and/or after the RDPMC instruction.

In the Pentium 4 and Intel Xeon processors, performing back-to-back fast reads are not guaranteed to be monotonic. To guarantee monotonicity on back-to-back reads, a serializing instruction must be placed between the two RDPMC instructions.

The RDPMC instruction can execute in 16-bit addressing mode or virtual-8086 mode; however, the full contents of the ECX register are used to select the counter, and the event count is stored in the full EAX and EDX registers. The RDPMC instruction was introduced into the IA-32 Architecture in the Pentium Pro processor and the Pentium processor with MMX technology. The earlier Pentium processors have performance-monitoring counters, but they must be read with the RDMSR instruction.

### Operation

```
(* Intel Core i7 processor family and Intel Xeon processor 3400, 5500 series*)
Most significant counter bit (MSCB) = 47
IF ((CR4.PCE = 1) \text{ or } (CPL = 0) \text{ or } (CR0.PE = 0))
   THEN IF (ECX[30] = 1) and ECX[29:0] in valid fixed-counter range)
         EAX \leftarrow IA32 FIXED CTR(ECX)[30:0];
         EDX \leftarrow IA32\_FIXED\_CTR(ECX)[MSCB:32];
   ELSE IF (ECX[30] = 0 and ECX[29:0] in valid general-purpose counter range)
         EAX \leftarrow PMC(ECX[30:0])[31:0];
         EDX \leftarrow PMC(ECX[30:0])[MSCB:32];
   ELSE (* ECX is not valid or CR4.PCE is 0 and CPL is 1, 2, or 3 and CR0.PE is 1 *)
         #GP(0);
FI;
(* Intel Core 2 Duo processor family and Intel Xeon processor 3000, 5100, 5300, 7400 series*)
Most significant counter bit (MSCB) = 39
IF ((CR4.PCE = 1) \text{ or } (CPL = 0) \text{ or } (CR0.PE = 0))
   THEN IF (ECX[30] = 1) and ECX[29:0] in valid fixed-counter range)
         EAX \leftarrow IA32 FIXED CTR(ECX)[30:0];
         EDX \leftarrow IA32\_FIXED\_CTR(ECX)[MSCB:32];
   ELSE IF (ECX[30] = 0 and ECX[29:0] in valid general-purpose counter range)
         EAX \leftarrow PMC(ECX[30:0])[31:0];
         EDX \leftarrow PMC(ECX[30:0])[MSCB:32];
   ELSE IF (ECX[30] = 0 and ECX[29:0] in valid special-purpose counter range)
         EAX \leftarrow PMC(ECX[30:0])[31:0]; (* 32-bit read *)
   ELSE (* ECX is not valid or CR4.PCE is 0 and CPL is 1, 2, or 3 and CR0.PE is 1 *)
         #GP(0);
FI;
(* P6 family processors and Pentium processor with MMX technology *)
IF (ECX = 0 \text{ or } 1) and ((CR4.PCE = 1) \text{ or } (CPL = 0) \text{ or } (CR0.PE = 0))
   THEN
         EAX \leftarrow PMC(ECX)[31:0];
         EDX \leftarrow PMC(ECX)[39:32];
   ELSE (* ECX is not 0 or 1 or CR4.PCE is 0 and CPL is 1, 2, or 3 and CR0.PE is 1 *)
         #GP(0);
FI:
(* Processors with CPUID family 15 *)
IF ((CR4.PCE = 1) \text{ or } (CPL = 0) \text{ or } (CR0.PE = 0))
    THEN IF (ECX[30:0] = 0:17)
         THEN IF ECX[31] = 0
              THEN
                   EAX \leftarrow PMC(ECX[30:0])[31:0]; (* 40-bit read *)
                   EDX \leftarrow PMC(ECX[30:0])[39:32];
         ELSE (* ECX[31] = 1*)
              THEN
                   EAX \leftarrow PMC(ECX[30:0])[31:0]; (* 32-bit read *)
                   EDX \leftarrow 0:
        FI;
   ELSE IF (*64-bit Intel Xeon processor with L3 *)
        THEN IF (ECX[30:0] = 18:25)
```

```
 \begin{tabular}{l} EAX \leftarrow PMC(ECX[30:0])[31:0]; (* 32-bit read *) \\ EDX \leftarrow 0; \\ FI; \\ ELSE IF (*Intel Xeon processor 7100 series with L3 *) \\ THEN IF (ECX[30:0] = 18:25) \\ EAX \leftarrow PMC(ECX[30:0])[31:0]; (* 32-bit read *) \\ EDX \leftarrow 0; \\ FI; \\ ELSE (* Invalid PMC index in ECX[30:0], see Table 4-16. *) \\ GP(0); \\ FI; \\ ELSE (* CR4.PCE = 0 and (CPL = 1, 2, or 3) and CR0.PE = 1 *) \\ \#GP(0); \\ FI: \\ \end{tabular}
```

#### Flags Affected

None.

### **Protected Mode Exceptions**

#GP(0) If the current privilege level is not 0 and the PCE flag in the CR4 register is clear.

If an invalid performance counter index is specified (see Table 4-13).

(Pentium 4 and Intel Xeon processors) If the value in ECX[30:0] is not within the valid range.

#UD If the LOCK prefix is used.

#### **Real-Address Mode Exceptions**

#GP If an invalid performance counter index is specified (see Table 4-13).

(Pentium 4 and Intel Xeon processors) If the value in ECX[30:0] is not within the valid range.

**#UD** If the LOCK prefix is used.

### Virtual-8086 Mode Exceptions

#GP(0) If the PCE flag in the CR4 register is clear.

If an invalid performance counter index is specified (see Table 4-13).

(Pentium 4 and Intel Xeon processors) If the value in ECX[30:0] is not within the valid range.

**#UD** If the LOCK prefix is used.

### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#GP(0) If the current privilege level is not 0 and the PCE flag in the CR4 register is clear.

If an invalid performance counter index is specified in ECX[30:0] (see Table 4-13).

**#UD** If the LOCK prefix is used.

### RDRAND—Read Random Number

| Opcode*/<br>Instruction        | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                        |
|--------------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------------------------|
| OF C7 /6<br>RDRAND r16         | М         | V/V                          | RDRAND                   | Read a 16-bit random number and store in the destination register. |
| OF C7 /6<br>RDRAND r32         | М         | V/V                          | RDRAND                   | Read a 32-bit random number and store in the destination register. |
| REX.W + 0F C7 /6<br>RDRAND r64 | М         | V/I                          | RDRAND                   | Read a 64-bit random number and store in the destination register. |

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (w) | NA        | NA        | NA        |

### **Description**

Loads a hardware generated random value and store it in the destination register. The size of the random value is determined by the destination register size and operating mode. The Carry Flag indicates whether a random value is available at the time the instruction is executed. CF=1 indicates that the data in the destination is valid. Otherwise CF=0 and the data in the destination operand will be returned as zeros for the specified width. All other flags are forced to 0 in either situation. Software must check the state of CF=1 for determining if a valid random value has been returned, otherwise it is expected to loop and retry execution of RDRAND (see Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, Section 7.3.17, "Random Number Generator Instructions").

This instruction is available at all privilege levels.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.B permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bit operands. See the summary chart at the beginning of this section for encoding data and limits.

### Operation

```
IF HW_RND_GEN.ready = 1
   THEN
        CASE of
              osize is 64: DEST[63:0] ← HW RND GEN.data;
              osize is 32: DEST[31:0] ← HW RND GEN.data;
              osize is 16: DEST[15:0] ← HW_RND_GEN.data;
        ESAC
        CF \leftarrow 1;
   ELSE
        CASE of
              osize is 64: DEST[63:0] \leftarrow 0;
              osize is 32: DEST[31:0] \leftarrow 0;
              osize is 16: DEST[15:0] \leftarrow 0;
        ESAC
        CF \leftarrow 0;
OF, SF, ZF, AF, PF \leftarrow 0;
```

#### Flags Affected

The CF flag is set according to the result (see the "Operation" section above). The OF, SF, ZF, AF, and PF flags are set to 0.

# Intel C/C++ Compiler Intrinsic Equivalent

RDRAND: int\_rdrand16\_step( unsigned short \* );
RDRAND: int\_rdrand32\_step( unsigned int \* );
RDRAND: int\_rdrand64\_step( unsigned \_\_int64 \*);

### **Protected Mode Exceptions**

#UD If the LOCK prefix is used.

If the F2H or F3H prefix is used.

If CPUID.01H:ECX.RDRAND[bit 30] = 0.

### **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

### Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

Same exceptions as in protected mode.

### RDSEED—Read Random SEED

| Opcode/<br>Instruction         | Op/<br>En | 64/32<br>bit Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                       |
|--------------------------------|-----------|------------------------------|--------------------------|---------------------------------------------------------------------------------------------------|
| OF C7 /7<br>RDSEED r16         | М         | V/V                          | RDSEED                   | Read a 16-bit NIST SP800-90B & C compliant random value and store in the destination register.    |
| OF C7 /7<br>RDSEED r32         | М         | V/V                          | RDSEED                   | Read a 32-bit NIST SP800-90B & C compliant random value and store in the destination register.    |
| REX.W + 0F C7 /7<br>RDSEED r64 | М         | V/I                          | RDSEED                   | Read a 64-bit NIST SP800-90B $\&$ C compliant random value and store in the destination register. |

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |  |
|-------|---------------|-----------|-----------|-----------|--|
| М     | ModRM:r/m (w) | NA        | NA        | NA        |  |

### **Description**

Loads a hardware generated random value and store it in the destination register. The random value is generated from an Enhanced NRBG (Non Deterministic Random Bit Generator) that is compliant to NIST SP800-90B and NIST SP800-90C in the XOR construction mode. The size of the random value is determined by the destination register size and operating mode. The Carry Flag indicates whether a random value is available at the time the instruction is executed. CF=1 indicates that the data in the destination is valid. Otherwise CF=0 and the data in the destination operand will be returned as zeros for the specified width. All other flags are forced to 0 in either situation. Software must check the state of CF=1 for determining if a valid random seed value has been returned, otherwise it is expected to loop and retry execution of RDSEED (see Section 1.2).

The RDSEED instruction is available at all privilege levels. The RDSEED instruction executes normally either inside or outside a transaction region.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.B permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bit operands. See the summary chart at the beginning of this section for encoding data and limits.

#### Operation

```
IF HW NRND GEN.ready = 1
   THEN
         CASE of
              osize is 64: DEST[63:0] ← HW_NRND_GEN.data;
              osize is 32: DEST[31:0] \leftarrow HW_NRND_GEN.data;
              osize is 16: DEST[15:0] ← HW NRND GEN.data:
        ESAC:
         CF \leftarrow 1;
   ELSE
         CASE of
              osize is 64: DEST[63:01 \leftarrow 0:
              osize is 32: DEST[31:0] \leftarrow 0;
              osize is 16: DEST[15:0] \leftarrow 0;
        ESAC:
         CF \leftarrow 0:
FI;
OF, SF, ZF, AF, PF \leftarrow 0;
```

# **Flags Affected**

The CF flag is set according to the result (see the "Operation" section above). The OF, SF, ZF, AF, and PF flags are set to 0.

#### C/C++ Compiler Intrinsic Equivalent

RDSEED int \_rdseed16\_step( unsigned short \* );
RDSEED int \_rdseed32\_step( unsigned int \* );
RDSEED int \_rdseed64\_step( unsigned \_\_int64 \*);

### **Protected Mode Exceptions**

**#UD** If the LOCK prefix is used.

If the F2H or F3H prefix is used.

If CPUID.(EAX=07H, ECX=0H):EBX.RDSEED[bit 18] = 0.

### **Real-Address Mode Exceptions**

**#UD** If the LOCK prefix is used.

If the F2H or F3H prefix is used.

If CPUID.(EAX=07H, ECX=0H):EBX.RDSEED[bit 18] = 0.

#### Virtual-8086 Mode Exceptions

**#UD** If the LOCK prefix is used.

If the F2H or F3H prefix is used.

If CPUID.(EAX=07H, ECX=0H):EBX.RDSEED[bit 18] = 0.

### **Compatibility Mode Exceptions**

**#UD** If the LOCK prefix is used.

If the F2H or F3H prefix is used.

If CPUID.(EAX=07H, ECX=0H):EBX.RDSEED[bit 18] = 0.

### **64-Bit Mode Exceptions**

#UD If the LOCK prefix is used.

If the F2H or F3H prefix is used.

If CPUID.(EAX=07H, ECX=0H):EBX.RDSEED[bit 18] = 0.

# RDTSC—Read Time-Stamp Counter

| Opcode* | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                           |
|---------|-------------|-----------|----------------|---------------------|---------------------------------------|
| 0F 31   | RDTSC       | NP        | Valid          | Valid               | Read time-stamp counter into EDX:EAX. |

### Instruction Operand Encoding

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

### Description

Loads the current value of the processor's time-stamp counter (a 64-bit MSR) into the EDX:EAX registers. The EDX register is loaded with the high-order 32 bits of the MSR and the EAX register is loaded with the low-order 32 bits. (On processors that support the Intel 64 architecture, the high-order 32 bits of each of RAX and RDX are cleared.)

The processor monotonically increments the time-stamp counter MSR every clock cycle and resets it to 0 whenever the processor is reset. See "Time Stamp Counter" in Chapter 17 of the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B*, for specific details of the time stamp counter behavior.

The time stamp disable (TSD) flag in register CR4 restricts the use of the RDTSC instruction as follows. When the flag is clear, the RDTSC instruction can be executed at any privilege level; when the flag is set, the instruction can only be executed at privilege level 0.

The time-stamp counter can also be read with the RDMSR instruction, when executing at privilege level 0.

The RDTSC instruction is not a serializing instruction. It does not necessarily wait until all previous instructions have been executed before reading the counter. Similarly, subsequent instructions may begin execution before the read operation is performed. If software requires RDTSC to be executed only after all previous instructions have completed locally, it can either use RDTSCP (if the processor supports that instruction) or execute the sequence LFENCE; RDTSC.

This instruction was introduced by the Pentium processor.

See "Changes to Instruction Behavior in VMX Non-Root Operation" in Chapter 25 of the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3C*, for more information about the behavior of this instruction in VMX non-root operation.

### Operation

```
IF (CR4.TSD = 0) or (CPL = 0) or (CR0.PE = 0)

THEN EDX:EAX \leftarrow TimeStampCounter;

ELSE (* CR4.TSD = 1 and (CPL = 1, 2, or 3) and CR0.PE = 1 *)

#GP(0);

FI;
```

#### Flags Affected

None.

### **Protected Mode Exceptions**

#GP(0) If the TSD flag in register CR4 is set and the CPL is greater than 0.

#UD If the LOCK prefix is used.

#### **Real-Address Mode Exceptions**

**#UD** If the LOCK prefix is used.

# Virtual-8086 Mode Exceptions

#GP(0) If the TSD flag in register CR4 is set.

**#UD** If the LOCK prefix is used.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

Same exceptions as in protected mode.

# RDTSCP—Read Time-Stamp Counter and Processor ID

| Opcode*  | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                        |
|----------|-------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------|
| 0F 01 F9 | RDTSCP      | NP        | Valid          | Valid               | Read 64-bit time-stamp counter and 32-bit IA32_TSC_AUX value into EDX:EAX and ECX. |

### Instruction Operand Encoding

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

### **Description**

Loads the current value of the processor's time-stamp counter (a 64-bit MSR) into the EDX:EAX registers and also loads the IA32\_TSC\_AUX MSR (address C000\_0103H) into the ECX register. The EDX register is loaded with the high-order 32 bits of the IA32\_TSC MSR; the EAX register is loaded with the low-order 32 bits of the IA32\_TSC MSR; and the ECX register is loaded with the low-order 32-bits of IA32\_TSC\_AUX MSR. On processors that support the Intel 64 architecture, the high-order 32 bits of each of RAX, RDX, and RCX are cleared.

The processor monotonically increments the time-stamp counter MSR every clock cycle and resets it to 0 whenever the processor is reset. See "Time Stamp Counter" in Chapter 17 of the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B*, for specific details of the time stamp counter behavior.

The time stamp disable (TSD) flag in register CR4 restricts the use of the RDTSCP instruction as follows. When the flag is clear, the RDTSCP instruction can be executed at any privilege level; when the flag is set, the instruction can only be executed at privilege level 0.

The RDTSCP instruction waits until all previous instructions have been executed before reading the counter. However, subsequent instructions may begin execution before the read operation is performed.

The presence of the RDTSCP instruction is indicated by CPUID leaf 80000001H, EDX bit 27. If the bit is set to 1 then RDTSCP is present on the processor.

See "Changes to Instruction Behavior in VMX Non-Root Operation" in Chapter 25 of the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3C*, for more information about the behavior of this instruction in VMX non-root operation.

### Operation

```
IF (CR4.TSD = 0) or (CPL = 0) or (CR0.PE = 0) 
THEN 
EDX:EAX \leftarrow TimeStampCounter; 
ECX \leftarrow IA32_TSC_AUX[31:0]; 
ELSE (* CR4.TSD = 1 and (CPL = 1, 2, or 3) and CR0.PE = 1 *) 
#GP(0); 
FI;
```

### Flags Affected

None.

### **Protected Mode Exceptions**

#GP(0) If the TSD flag in register CR4 is set and the CPL is greater than 0.

**#UD** If the LOCK prefix is used.

If CPUID.80000001H:EDX.RDTSCP[bit 27] = 0.

### **Real-Address Mode Exceptions**

**#UD** If the LOCK prefix is used.

If CPUID.80000001H:EDX.RDTSCP[bit 27] = 0.

# Virtual-8086 Mode Exceptions

#GP(0) If the TSD flag in register CR4 is set.

#UD If the LOCK prefix is used.

If CPUID.80000001H:EDX.RDTSCP[bit 27] = 0.

### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

Same exceptions as in protected mode.

# REP/REPE/REPZ/REPNE/REPNZ—Repeat String Operation Prefix

| Opcode      | Instruction             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                |
|-------------|-------------------------|-----------|----------------|---------------------|------------------------------------------------------------|
| F3 6C       | REP INS m8, DX          | NP        | Valid          | Valid               | Input (E)CX bytes from port DX into ES:[(E)DI].            |
| F3 6C       | REP INS m8, DX          | NP        | Valid          | N.E.                | Input RCX bytes from port DX into [RDI].                   |
| F3 6D       | REP INS m16, DX         | NP        | Valid          | Valid               | Input (E)CX words from port DX into ES:[(E)DI.]            |
| F3 6D       | REP INS <i>m32</i> , DX | NP        | Valid          | Valid               | Input (E)CX doublewords from port DX into ES:[(E)DI].      |
| F3 6D       | REP INS r/m32, DX       | NP        | Valid          | N.E.                | Input RCX default size from port DX into [RDI].            |
| F3 A4       | REP MOVS m8, m8         | NP        | Valid          | Valid               | Move (E)CX bytes from DS:[(E)SI] to ES:[(E)DI].            |
| F3 REX.W A4 | REP MOVS m8, m8         | NP        | Valid          | N.E.                | Move RCX bytes from [RSI] to [RDI].                        |
| F3 A5       | REP MOVS m16, m16       | NP        | Valid          | Valid               | Move (E)CX words from DS:[(E)SI] to ES:[(E)DI].            |
| F3 A5       | REP MOVS m32, m32       | NP        | Valid          | Valid               | Move (E)CX doublewords from DS:[(E)SI] to ES:[(E)DI].      |
| F3 REX.W A5 | REP MOVS m64, m64       | NP        | Valid          | N.E.                | Move RCX quadwords from [RSI] to [RDI].                    |
| F3 6E       | REP OUTS DX, r/m8       | NP        | Valid          | Valid               | Output (E)CX bytes from DS:[(E)SI] to port DX.             |
| F3 REX.W 6E | REP OUTS DX, r/m8*      | NP        | Valid          | N.E.                | Output RCX bytes from [RSI] to port DX.                    |
| F3 6F       | REP OUTS DX, r/m16      | NP        | Valid          | Valid               | Output (E)CX words from DS:[(E)SI] to port DX.             |
| F3 6F       | REP OUTS DX, r/m32      | NP        | Valid          | Valid               | Output (E)CX doublewords from DS:[(E)SI] to port DX.       |
| F3 REX.W 6F | REP OUTS DX, r/m32      | NP        | Valid          | N.E.                | Output RCX default size from [RSI] to port DX.             |
| F3 AC       | REP LODS AL             | NP        | Valid          | Valid               | Load (E)CX bytes from DS:[(E)SI] to AL.                    |
| F3 REX.W AC | REP LODS AL             | NP        | Valid          | N.E.                | Load RCX bytes from [RSI] to AL.                           |
| F3 AD       | REP LODS AX             | NP        | Valid          | Valid               | Load (E)CX words from DS:[(E)SI] to AX.                    |
| F3 AD       | REP LODS EAX            | NP        | Valid          | Valid               | Load (E)CX doublewords from DS:[(E)SI] to EAX.             |
| F3 REX.W AD | REP LODS RAX            | NP        | Valid          | N.E.                | Load RCX quadwords from [RSI] to RAX.                      |
| F3 AA       | REP STOS m8             | NP        | Valid          | Valid               | Fill (E)CX bytes at ES:[(E)DI] with AL.                    |
| F3 REX.W AA | REP STOS m8             | NP        | Valid          | N.E.                | Fill RCX bytes at [RDI] with AL.                           |
| F3 AB       | REP STOS m16            | NP        | Valid          | Valid               | Fill (E)CX words at ES:[(E)DI] with AX.                    |
| F3 AB       | REP STOS m32            | NP        | Valid          | Valid               | Fill (E)CX doublewords at ES:[(E)DI] with EAX.             |
| F3 REX.W AB | REP STOS m64            | NP        | Valid          | N.E.                | Fill RCX quadwords at [RDI] with RAX.                      |
| F3 A6       | REPE CMPS m8, m8        | NP        | Valid          | Valid               | Find nonmatching bytes in ES:[(E)DI] and DS:[(E)SI].       |
| F3 REX.W A6 | REPE CMPS m8, m8        | NP        | Valid          | N.E.                | Find non-matching bytes in [RDI] and [RSI].                |
| F3 A7       | REPE CMPS m16, m16      | NP        | Valid          | Valid               | Find nonmatching words in ES:[(E)DI] and DS:[(E)SI].       |
| F3 A7       | REPE CMPS m32, m32      | NP        | Valid          | Valid               | Find nonmatching doublewords in ES:[(E)DI] and DS:[(E)SI]. |
| F3 REX.W A7 | REPE CMPS m64, m64      | NP        | Valid          | N.E.                | Find non-matching quadwords in [RDI] and [RSI].            |
| F3 AE       | REPE SCAS m8            | NP        | Valid          | Valid               | Find non-AL byte starting at ES:[(E)DI].                   |
| F3 REX.W AE | REPE SCAS m8            | NP        | Valid          | N.E.                | Find non-AL byte starting at [RDI].                        |
| F3 AF       | REPE SCAS m16           | NP        | Valid          | Valid               | Find non-AX word starting at ES:[(E)DI].                   |
| F3 AF       | REPE SCAS <i>m32</i>    | NP        | Valid          | Valid               | Find non-EAX doubleword starting at ES:[(E)DI].            |

| Opcode      | Instruction         | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                             |
|-------------|---------------------|-----------|----------------|---------------------|---------------------------------------------------------|
| F3 REX.W AF | REPE SCAS m64       | NP        | Valid          | N.E.                | Find non-RAX quadword starting at [RDI].                |
| F2 A6       | REPNE CMPS m8, m8   | NP        | Valid          | Valid               | Find matching bytes in ES:[(E)DI] and DS:[(E)SI].       |
| F2 REX.W A6 | REPNE CMPS m8, m8   | NP        | Valid          | N.E.                | Find matching bytes in [RDI] and [RSI].                 |
| F2 A7       | REPNE CMPS m16, m16 | NP        | Valid          | Valid               | Find matching words in ES:[(E)DI] and DS:[(E)SI].       |
| F2 A7       | REPNE CMPS m32, m32 | NP        | Valid          | Valid               | Find matching doublewords in ES:[(E)DI] and DS:[(E)SI]. |
| F2 REX.W A7 | REPNE CMPS m64, m64 | NP        | Valid          | N.E.                | Find matching doublewords in [RDI] and [RSI].           |
| F2 AE       | REPNE SCAS m8       | NP        | Valid          | Valid               | Find AL, starting at ES:[(E)DI].                        |
| F2 REX.W AE | REPNE SCAS m8       | NP        | Valid          | N.E.                | Find AL, starting at [RDI].                             |
| F2 AF       | REPNE SCAS m16      | NP        | Valid          | Valid               | Find AX, starting at ES:[(E)DI].                        |
| F2 AF       | REPNE SCAS m32      | NP        | Valid          | Valid               | Find EAX, starting at ES:[(E)DI].                       |
| F2 REX.W AF | REPNE SCAS m64      | NP        | Valid          | N.E.                | Find RAX, starting at [RDI].                            |

#### **NOTES:**

### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

#### **Description**

Repeats a string instruction the number of times specified in the count register or until the indicated condition of the ZF flag is no longer met. The REP (repeat), REPE (repeat while equal), REPNE (repeat while not equal), REPZ (repeat while zero), and REPNZ (repeat while not zero) mnemonics are prefixes that can be added to one of the string instructions. The REP prefix can be added to the INS, OUTS, MOVS, LODS, and STOS instructions, and the REPE, REPNE, REPZ, and REPNZ prefixes can be added to the CMPS and SCAS instructions. (The REPZ and REPNZ prefixes are synonymous forms of the REPE and REPNE prefixes, respectively.) The F3H prefix is defined for the following instructions and undefined for the rest:

- F3H as REP/REPE/REPZ for string and input/output instruction.
- F3H is a mandatory prefix for POPCNT, LZCNT, and ADOX.

The REP prefixes apply only to one string instruction at a time. To repeat a block of instructions, use the LOOP instruction or another looping construct. All of these repeat prefixes cause the associated instruction to be repeated until the count in register is decremented to 0. See Table 4-14.

Table 4-14. Repeat Prefixes

| Repeat Prefix | Termination Condition 1* | Termination Condition 2 |
|---------------|--------------------------|-------------------------|
| REP           | RCX or (E)CX = 0         | None                    |
| REPE/REPZ     | RCX or (E)CX = 0         | ZF = 0                  |
| REPNE/REPNZ   | RCX or (E)CX = 0         | ZF = 1                  |

### **NOTES:**

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

<sup>\*</sup> Count register is CX, ECX or RCX by default, depending on attributes of the operating modes.

The REPE, REPNE, REPZ, and REPNZ prefixes also check the state of the ZF flag after each iteration and terminate the repeat loop if the ZF flag is not in the specified state. When both termination conditions are tested, the cause of a repeat termination can be determined either by testing the count register with a JECXZ instruction or by testing the ZF flag (with a JZ, JNZ, or JNE instruction).

When the REPE/REPZ and REPNE/REPNZ prefixes are used, the ZF flag does not require initialization because both the CMPS and SCAS instructions affect the ZF flag according to the results of the comparisons they make.

A repeating string operation can be suspended by an exception or interrupt. When this happens, the state of the registers is preserved to allow the string operation to be resumed upon a return from the exception or interrupt handler. The source and destination registers point to the next string elements to be operated on, the EIP register points to the string instruction, and the ECX register has the value it held following the last successful iteration of the instruction. This mechanism allows long string operations to proceed without affecting the interrupt response time of the system.

When a fault occurs during the execution of a CMPS or SCAS instruction that is prefixed with REPE or REPNE, the EFLAGS value is restored to the state prior to the execution of the instruction. Since the SCAS and CMPS instructions do not use EFLAGS as an input, the processor can resume the instruction after the page fault handler.

Use the REP INS and REP OUTS instructions with caution. Not all I/O ports can handle the rate at which these instructions execute. Note that a REP STOS instruction is the fastest way to initialize a large block of memory.

In 64-bit mode, the operand size of the count register is associated with the address size attribute. Thus the default count register is RCX; REX.W has no effect on the address size and the count register. In 64-bit mode, if 67H is used to override address size attribute, the count register is ECX and any implicit source/destination operand will use the corresponding 32-bit index register. See the summary chart at the beginning of this section for encoding data and limits.

### Operation

```
IF AddressSize = 16
  THEN
    Use CX for CountReg;
    Implicit Source/Dest operand for memory use of SI/DI;
 ELSE IF AddressSize = 64
    THEN Use RCX for CountReg;
    Implicit Source/Dest operand for memory use of RSI/RDI;
    Use ECX for CountReg;
    Implicit Source/Dest operand for memory use of ESI/EDI;
FI;
WHILE CountReg \neq 0
   DO
       Service pending interrupts (if any);
        Execute associated string instruction;
        CountReg \leftarrow (CountReg - 1);
        IF CountReq = 0
             THEN exit WHILE loop; FI;
        IF (Repeat prefix is REPZ or REPE) and (ZF = 0)
        or (Repeat prefix is REPNZ or REPNE) and (ZF = 1)
             THEN exit WHILE loop; FI;
   OD;
```

#### Flags Affected

None; however, the CMPS and SCAS instructions do set the status flags in the EFLAGS register.

#### **Exceptions (All Operating Modes)**

Exceptions may be generated by an instruction associated with the prefix.

# **64-Bit Mode Exceptions**

#GP(0) If the memory address is in a non-canonical form.

### **RET—Return from Procedure**

| Opcode* | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                            |
|---------|-------------|-----------|----------------|---------------------|------------------------------------------------------------------------|
| C3      | RET         | NP        | Valid          | Valid               | Near return to calling procedure.                                      |
| СВ      | RET         | NP        | Valid          | Valid               | Far return to calling procedure.                                       |
| C2 iw   | RET imm16   | I         | Valid          | Valid               | Near return to calling procedure and pop imm16 bytes from stack.       |
| CA iw   | RET imm16   | I         | Valid          | Valid               | Far return to calling procedure and pop <i>imm16</i> bytes from stack. |

### Instruction Operand Encoding

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |
| 1     | imm16     | NA        | NA        | NA        |

### **Description**

Transfers program control to a return address located on the top of the stack. The address is usually placed on the stack by a CALL instruction, and the return is made to the instruction that follows the CALL instruction.

The optional source operand specifies the number of stack bytes to be released after the return address is popped; the default is none. This operand can be used to release parameters from the stack that were passed to the called procedure and are no longer needed. It must be used when the CALL instruction used to switch to a new procedure uses a call gate with a non-zero word count to access the new procedure. Here, the source operand for the RET instruction must specify the same number of bytes as is specified in the word count field of the call gate.

The RET instruction can be used to execute three different types of returns:

- **Near return** A return to a calling procedure within the current code segment (the segment currently pointed to by the CS register), sometimes referred to as an intrasegment return.
- Far return A return to a calling procedure located in a different segment than the current code segment, sometimes referred to as an intersegment return.
- Inter-privilege-level far return A far return to a different privilege level than that of the currently executing program or procedure.

The inter-privilege-level return type can only be executed in protected mode. See the section titled "Calling Procedures Using Call and RET" in Chapter 6 of the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1*, for detailed information on near, far, and inter-privilege-level returns.

When executing a near return, the processor pops the return instruction pointer (offset) from the top of the stack into the EIP register and begins program execution at the new instruction pointer. The CS register is unchanged.

When executing a far return, the processor pops the return instruction pointer from the top of the stack into the EIP register, then pops the segment selector from the top of the stack into the CS register. The processor then begins program execution in the new code segment at the new instruction pointer.

The mechanics of an inter-privilege-level far return are similar to an intersegment return, except that the processor examines the privilege levels and access rights of the code and stack segments being returned to determine if the control transfer is allowed to be made. The DS, ES, FS, and GS segment registers are cleared by the RET instruction during an inter-privilege-level return if they refer to segments that are not allowed to be accessed at the new privilege level. Since a stack switch also occurs on an inter-privilege level return, the ESP and SS registers are loaded from the stack.

If parameters are passed to the called procedure during an inter-privilege level call, the optional source operand must be used with the RET instruction to release the parameters on the return. Here, the parameters are released both from the called procedure's stack and the calling procedure's stack (that is, the stack being returned to).

In 64-bit mode, the default operation size of this instruction is the stack-address size, i.e. 64 bits. This applies to near returns, not far returns; the default operation size of far returns is 32 bits.

# Operation

```
(* Near return *)
IF instruction = near return
   THFN:
        IF OperandSize = 32
              THEN
                  IF top 4 bytes of stack not within stack limits
                       THEN #SS(0); FI;
                  EIP \leftarrow Pop();
             ELSE
                  IF OperandSize = 64
                       THEN
                             IF top 8 bytes of stack not within stack limits
                                  THEN #SS(0); FI;
                             RIP \leftarrow Pop():
                       ELSE (* OperandSize = 16 *)
                             IF top 2 bytes of stack not within stack limits
                                  THEN #SS(0); FI;
                             tempEIP \leftarrow Pop();
                             tempEIP ← tempEIP AND 0000FFFFH;
                             IF tempEIP not within code segment limits
                                  THEN #GP(0); FI;
                             EIP \leftarrow tempEIP;
                  FI:
         FI:
   IF instruction has immediate operand
         THEN (* Release parameters from stack *)
             IF StackAddressSize = 32
                  THEN
                       ESP \leftarrow ESP + SRC;
                   ELSE
                       IF StackAddressSize = 64
                             THEN
                                  RSP \leftarrow RSP + SRC;
                             ELSE (* StackAddressSize = 16 *)
                                  SP \leftarrow SP + SRC;
                       FI;
             FI;
   FI;
FI;
(* Real-address mode or virtual-8086 mode *)
IF ((PE = 0) \text{ or } (PE = 1 \text{ AND VM} = 1)) and instruction = far return
   THEN
         IF OperandSize = 32
             THEN
                  IF top 8 bytes of stack not within stack limits
                       THEN #SS(0); FI;
                   EIP \leftarrow Pop();
                   CS ← Pop(); (* 32-bit pop, high-order 16 bits discarded *)
             ELSE (* OperandSize = 16 *)
                  IF top 4 bytes of stack not within stack limits
                       THEN #SS(0); FI;
```

```
tempEIP \leftarrow Pop();
                 tempEIP ← tempEIP AND 0000FFFFH;
                 IF tempEIP not within code segment limits
                      THEN #GP(0); FI;
                 EIP \leftarrow tempEIP;
                 CS \leftarrow Pop(); (* 16-bit pop *)
        FI;
   IF instruction has immediate operand
        THEN (* Release parameters from stack *)
             SP \leftarrow SP + (SRC AND FFFFH);
   FI;
FI;
(* Protected mode, not virtual-8086 mode *)
IF (PE = 1 and VM = 0 and IA32 EFER.LMA = 0) and instruction = far return
   THEN
        IF OperandSize = 32
             THEN
                 IF second doubleword on stack is not within stack limits
                      THEN #SS(0); FI;
             ELSE (* OperandSize = 16 *)
                 IF second word on stack is not within stack limits
                      THEN #SS(0); FI;
        FI:
   IF return code segment selector is NULL
        THEN #GP(0); FI;
   IF return code segment selector addresses descriptor beyond descriptor table limit
        THEN #GP(selector); FI;
   Obtain descriptor to which return code segment selector points from descriptor table;
   IF return code segment descriptor is not a code segment
        THEN #GP(selector); FI;
   IF return code segment selector RPL < CPL
        THEN #GP(selector); FI;
   IF return code segment descriptor is conforming
   and return code segment DPL > return code segment selector RPL
        THEN #GP(selector); FI;
   IF return code segment descriptor is non-conforming and return code
   segment DPL ≠ return code segment selector RPL
        THEN #GP(selector); FI;
   IF return code segment descriptor is not present
        THEN #NP(selector): FI:
   IF return code segment selector RPL > CPL
        THEN GOTO RETURN-OUTER-PRIVILEGE-LEVEL:
        ELSE GOTO RETURN-TO-SAME-PRIVILEGE-LEVEL;
   FI:
FI;
RETURN-SAME-PRIVILEGE-LEVEL:
   IF the return instruction pointer is not within the return code segment limit
        THEN #GP(0); FI;
   IF OperandSize = 32
        THEN
             EIP \leftarrow Pop():
             CS \leftarrow Pop(); (* 32-bit pop, high-order 16 bits discarded *)
```

```
ELSE (* OperandSize = 16 *)
             EIP \leftarrow Pop();
             EIP ← EIP AND 0000FFFFH;
             CS \leftarrow Pop(); (* 16-bit pop *)
   FI;
   IF instruction has immediate operand
        THEN (* Release parameters from stack *)
             IF StackAddressSize = 32
                  THEN
                       ESP \leftarrow ESP + SRC;
                  ELSE (* StackAddressSize = 16 *)
                       SP \leftarrow SP + SRC;
             FI:
   FI;
RETURN-OUTER-PRIVILEGE-LEVEL:
   IF top (16 + SRC) bytes of stack are not within stack limits (OperandSize = 32)
   or top (8 + SRC) bytes of stack are not within stack limits (OperandSize = 16)
             THEN #SS(0); FI;
   Read return segment selector;
   IF stack segment selector is NULL
        THEN #GP(0); FI;
   IF return stack segment selector index is not within its descriptor table limits
        THEN #GP(selector): FI:
   Read segment descriptor pointed to by return segment selector;
   IF stack segment selector RPL ≠ RPL of the return code segment selector
   or stack segment is not a writable data segment
   or stack segment descriptor DPL ≠ RPL of the return code segment selector
             THEN #GP(selector); FI;
   IF stack segment not present
        THEN #SS(StackSegmentSelector); FI;
   IF the return instruction pointer is not within the return code segment limit
        THEN #GP(0); FI;
   CPL ← ReturnCodeSegmentSelector(RPL);
   IF OperandSize = 32
        THEN
             EIP \leftarrow Pop();
             CS ← Pop(); (* 32-bit pop, high-order 16 bits discarded; segment descriptor loaded *)
             CS(RPL) \leftarrow CPL;
             IF instruction has immediate operand
                  THEN (* Release parameters from called procedure's stack *)
                       IF StackAddressSize = 32
                            THEN
                                 ESP \leftarrow ESP + SRC;
                            ELSE (* StackAddressSize = 16 *)
                                 SP \leftarrow SP + SRC;
                       FI;
             FI;
             tempESP \leftarrow Pop();
             tempSS ← Pop(); (* 32-bit pop, high-order 16 bits discarded; seg. descriptor loaded *)
             ESP \leftarrow tempESP;
             SS \leftarrow tempSS;
        ELSE (* OperandSize = 16 *)
             EIP \leftarrow Pop();
```

```
EIP ← EIP AND 0000FFFFH;
             CS ← Pop(); (* 16-bit pop; segment descriptor loaded *)
             CS(RPL) \leftarrow CPL;
             IF instruction has immediate operand
                  THEN (* Release parameters from called procedure's stack *)
                       IF StackAddressSize = 32
                            THEN
                                 ESP \leftarrow ESP + SRC;
                            ELSE (* StackAddressSize = 16 *)
                                SP \leftarrow SP + SRC;
                       FI;
             FI;
             tempESP \leftarrow Pop();
             tempSS \leftarrow Pop(); (* 16-bit pop; segment descriptor loaded *)
             ESP \leftarrow tempESP;
             SS \leftarrow tempSS;
   FI;
   FOR each of segment register (ES, FS, GS, and DS)
        DO
             IF segment register points to data or non-conforming code segment
             and CPL > segment descriptor DPL (* DPL in hidden part of segment register *)
                  THEN SegmentSelector ← 0; (* Segment selector invalid *)
             FI:
        OD;
   IF instruction has immediate operand
        THEN (* Release parameters from calling procedure's stack *)
             IF StackAddressSize = 32
                  THFN
                       ESP \leftarrow ESP + SRC;
                  ELSE (* StackAddressSize = 16 *)
                       SP \leftarrow SP + SRC;
             FI;
   FI:
(* IA-32e Mode *)
   IF (PE = 1 and VM = 0 and IA32_EFER.LMA = 1) and instruction = far return
        THEN
             IF OperandSize = 32
                  THEN
                       IF second doubleword on stack is not within stack limits
                           THEN #SS(0); FI;
                       IF first or second doubleword on stack is not in canonical space
                            THEN #SS(0); FI;
                  ELSE
                       IF OperandSize = 16
                            THEN
                                IF second word on stack is not within stack limits
                                     THEN #SS(0); FI;
                                IF first or second word on stack is not in canonical space
                                     THEN #SS(0); FI;
                            ELSE (* OperandSize = 64 *)
                                IF first or second quadword on stack is not in canonical space
```

```
THEN #SS(0); FI;
                      FΙ
             FI;
        IF return code segment selector is NULL
             THEN GP(0); FI;
        IF return code segment selector addresses descriptor beyond descriptor table limit
             THEN GP(selector); FI;
        IF return code segment selector addresses descriptor in non-canonical space
             THEN GP(selector); FI;
        Obtain descriptor to which return code segment selector points from descriptor table;
        IF return code segment descriptor is not a code segment
             THEN #GP(selector); FI;
        IF return code segment descriptor has L-bit = 1 and D-bit = 1
             THEN #GP(selector); FI;
        IF return code segment selector RPL < CPL
             THEN #GP(selector); FI;
        IF return code segment descriptor is conforming
        and return code segment DPL > return code segment selector RPL
             THEN #GP(selector); FI;
        IF return code segment descriptor is non-conforming
        and return code segment DPL ≠ return code segment selector RPL
             THEN #GP(selector); FI;
        IF return code segment descriptor is not present
             THEN #NP(selector); FI:
        IF return code segment selector RPL > CPL
             THEN GOTO IA-32E-MODE-RETURN-OUTER-PRIVILEGE-LEVEL;
             ELSE GOTO IA-32E-MODE-RETURN-SAME-PRIVILEGE-LEVEL;
        FI;
   FI;
IA-32E-MODE-RETURN-SAME-PRIVILEGE-LEVEL:
IF the return instruction pointer is not within the return code segment limit
   THEN #GP(0); FI;
IF the return instruction pointer is not within canonical address space
   THEN #GP(0); FI;
IF OperandSize = 32
   THEN
        EIP \leftarrow Pop();
        CS ← Pop(); (* 32-bit pop, high-order 16 bits discarded *)
   ELSE
        IF OperandSize = 16
             THEN
                 EIP \leftarrow Pop();
                 EIP ← EIP AND 0000FFFFH;
                 CS \leftarrow Pop(); (* 16-bit pop *)
             ELSE (* OperandSize = 64 *)
                 RIP \leftarrow Pop();
                 CS ← Pop(); (* 64-bit pop, high-order 48 bits discarded *)
        FI;
IF instruction has immediate operand
   THEN (* Release parameters from stack *)
        IF StackAddressSize = 32
             THEN
```

FI;

```
ESP \leftarrow ESP + SRC;
             ELSE
                  IF StackAddressSize = 16
                       THEN
                           SP \leftarrow SP + SRC;
                       ELSE (* StackAddressSize = 64 *)
                           RSP \leftarrow RSP + SRC;
                  FI:
        FI;
FI;
IA-32E-MODE-RETURN-OUTER-PRIVILEGE-LEVEL:
IF top (16 + SRC) bytes of stack are not within stack limits (OperandSize = 32)
or top (8 + SRC) bytes of stack are not within stack limits (OperandSize = 16)
   THEN #SS(0); FI;
IF top (16 + SRC) bytes of stack are not in canonical address space (OperandSize = 32)
or top (8 + SRC) bytes of stack are not in canonical address space (OperandSize = 16)
or top (32 + SRC) bytes of stack are not in canonical address space (OperandSize = 64)
   THEN #SS(0); FI;
Read return stack segment selector;
IF stack segment selector is NULL
   THEN
        IF new CS descriptor L-bit = 0
             THEN #GP(selector);
        IF stack segment selector RPL = 3
             THEN #GP(selector);
FI;
IF return stack segment descriptor is not within descriptor table limits
        THEN #GP(selector); FI;
IF return stack segment descriptor is in non-canonical address space
        THEN #GP(selector); FI;
Read segment descriptor pointed to by return segment selector;
IF stack segment selector RPL ≠ RPL of the return code segment selector
or stack segment is not a writable data segment
or stack segment descriptor DPL ≠ RPL of the return code segment selector
   THEN #GP(selector); FI;
IF stack segment not present
   THEN #SS(StackSegmentSelector); FI;
IF the return instruction pointer is not within the return code segment limit
   THEN #GP(0); FI:
IF the return instruction pointer is not within canonical address space
   THEN #GP(0); FI;
CPL ← ReturnCodeSegmentSelector(RPL);
IF OperandSize = 32
   THEN
        EIP \leftarrow Pop():
        CS ← Pop(); (* 32-bit pop, high-order 16 bits discarded, segment descriptor loaded *)
        CS(RPL) \leftarrow CPL;
        IF instruction has immediate operand
             THEN (* Release parameters from called procedure's stack *)
                  IF StackAddressSize = 32
                       THEN
                           ESP \leftarrow ESP + SRC;
                       ELSE
```

```
IF StackAddressSize = 16
                                    THEN
                                          SP \leftarrow SP + SRC;
                                    ELSE (* StackAddressSize = 64 *)
                                          RSP \leftarrow RSP + SRC;
                               FI;
                    FI;
         FI:
         tempESP \leftarrow Pop();
         tempSS ← Pop(); (* 32-bit pop, high-order 16 bits discarded, segment descriptor loaded *)
         ESP \leftarrow tempESP;
         SS \leftarrow tempSS;
    ELSE
         IF OperandSize = 16
               THEN
                    EIP \leftarrow Pop();
                    EIP \leftarrow EIP \text{ AND 0000FFFFH};
                    CS \leftarrow Pop(); (* 16-bit pop; segment descriptor loaded *)
                    CS(RPL) \leftarrow CPL;
                    IF instruction has immediate operand
                         THEN (* Release parameters from called procedure's stack *)
                               IF StackAddressSize = 32
                                    THEN
                                          ESP \leftarrow ESP + SRC;
                                    ELSE
                                          IF StackAddressSize = 16
                                               THEN
                                                     SP \leftarrow SP + SRC;
                                               ELSE (* StackAddressSize = 64 *)
                                                    RSP \leftarrow RSP + SRC;
                                          FI;
                               FI;
                    FI;
                    tempESP \leftarrow Pop();
                    tempSS \leftarrow Pop(); (* 16-bit pop; segment descriptor loaded *)
                    ESP \leftarrow tempESP;
                    SS \leftarrow tempSS;
               ELSE (* OperandSize = 64 *)
                    RIP \leftarrow Pop();
                    CS \leftarrow Pop(); (* 64-bit pop; high-order 48 bits discarded; seq. descriptor loaded *)
                    CS(RPL) \leftarrow CPL;
                    IF instruction has immediate operand
                         THEN (* Release parameters from called procedure's stack *)
                               RSP \leftarrow RSP + SRC;
                    FI;
                    tempESP \leftarrow Pop();
                    tempSS ← Pop(); (* 64-bit pop; high-order 48 bits discarded; seg. desc. loaded *)
                    ESP \leftarrow tempESP;
                    SS \leftarrow tempSS;
         FI;
FOR each of segment register (ES, FS, GS, and DS)
    DO
```

FI;

```
IF segment register points to data or non-conforming code segment
        and CPL > segment descriptor DPL; (* DPL in hidden part of segment register *)
             THEN SegmentSelector ← 0; (* SegmentSelector invalid *)
        FI:
   OD;
IF instruction has immediate operand
   THEN (* Release parameters from calling procedure's stack *)
        IF StackAddressSize = 32
             THEN
                  ESP \leftarrow ESP + SRC;
             ELSE
                  IF StackAddressSize = 16
                       THEN
                            SP \leftarrow SP + SRC:
                       ELSE (* StackAddressSize = 64 *)
                            RSP \leftarrow RSP + SRC;
                  FI;
        FI:
FI;
```

### Flags Affected

None.

### **Protected Mode Exceptions**

#GP(0) If the return code or stack segment selector NULL.

If the return instruction pointer is not within the return code segment limit

#GP(selector) If the RPL of the return code segment selector is less then the CPL.

If the return code or stack segment selector index is not within its descriptor table limits.

If the return code segment descriptor does not indicate a code segment.

If the return code segment is non-conforming and the segment selector's DPL is not equal to

the RPL of the code segment's segment selector

If the return code segment is conforming and the segment selector's DPL greater than the RPL

of the code segment's segment selector

If the stack segment is not a writable data segment.

If the stack segment selector RPL is not equal to the RPL of the return code segment selector.

If the stack segment descriptor DPL is not equal to the RPL of the return code segment

selector.

#SS(0) If the top bytes of stack are not within stack limits.

If the return stack segment is not present.

#NP(selector) If the return code segment is not present.

#PF(fault-code) If a page fault occurs.

#AC(0) If an unaligned memory access occurs when the CPL is 3 and alignment checking is enabled.

#### Real-Address Mode Exceptions

#GP If the return instruction pointer is not within the return code segment limit

#SS If the top bytes of stack are not within stack limits.

#### Virtual-8086 Mode Exceptions

#GP(0) If the return instruction pointer is not within the return code segment limit

#SS(0) If the top bytes of stack are not within stack limits.

#PF(fault-code) If a page fault occurs.

#AC(0) If an unaligned memory access occurs when alignment checking is enabled.

### **Compatibility Mode Exceptions**

Same as 64-bit mode exceptions.

### **64-Bit Mode Exceptions**

#GP(0) If the return instruction pointer is non-canonical.

If the return instruction pointer is not within the return code segment limit. If the stack segment selector is NULL going back to compatibility mode. If the stack segment selector is NULL going back to CPL3 64-bit mode.

If a NULL stack segment selector RPL is not equal to CPL going back to non-CPL3 64-bit mode.

If the return code segment selector is NULL.

#GP(selector) If the proposed segment descriptor for a code segment does not indicate it is a code segment.

If the proposed new code segment descriptor has both the D-bit and L-bit set.

If the DPL for a nonconforming-code segment is not equal to the RPL of the code segment

selector.

If CPL is greater than the RPL of the code segment selector.

If the DPL of a conforming-code segment is greater than the return code segment selector

RPL.

If a segment selector index is outside its descriptor table limits. If a segment descriptor memory address is non-canonical.

If the stack segment is not a writable data segment.

If the stack segment descriptor DPL is not equal to the RPL of the return code segment

selector.

If the stack segment selector RPL is not equal to the RPL of the return code segment selector.

#SS(0) If an attempt to pop a value off the stack violates the SS limit.

If an attempt to pop a value off the stack causes a non-canonical address to be referenced.

#NP(selector) If the return code or stack segment is not present.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

# **RORX** — Rotate Right Logical Without Affecting Flags

| Opcode/                                             | Op/ | 64/32        | CPUID           | Description                                                                            |
|-----------------------------------------------------|-----|--------------|-----------------|----------------------------------------------------------------------------------------|
| Instruction                                         | En  | -bit<br>Mode | Feature<br>Flag |                                                                                        |
| VEX.LZ.F2.0F3A.W0 F0 /r ib<br>RORX r32, r/m32, imm8 | RMI | V/V          | BMI2            | Rotate 32-bit <i>r/m32</i> right <i>imm8</i> times without affecting arithmetic flags. |
| VEX.LZ.F2.0F3A.W1 F0 /r ib<br>R0RX r64, r/m64, imm8 | RMI | V/N.E.       | BMI2            | Rotate 64-bit <i>r/m64</i> right <i>imm8</i> times without affecting arithmetic flags. |

### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RMI   | ModRM:reg (w) | ModRM:r/m (r) | lmm8      | NA        |

# **Description**

Rotates the bits of second operand right by the count value specified in imm8 without affecting arithmetic flags. The RORX instruction does not read or write the arithmetic flags.

This instruction is not supported in real mode and virtual-8086 mode. The operand size is always 32 bits if not in 64-bit mode. In 64-bit mode operand size 64 requires VEX.W1. VEX.W1 is ignored in non-64-bit modes. An attempt to execute this instruction with VEX.L not equal to 0 will cause #UD.

### Operation

```
IF (OperandSize = 32)

y \leftarrow imm8 \text{ AND 1FH};

DEST \leftarrow (SRC >> y) \mid (SRC << (32-y));

ELSEIF (OperandSize = 64)

y \leftarrow imm8 \text{ AND 3FH};

DEST \leftarrow (SRC >> y) \mid (SRC << (64-y));

ENDIF
```

#### Flags Affected

None

### Intel C/C++ Compiler Intrinsic Equivalent

Auto-generated from high-level language.

### SIMD Floating-Point Exceptions

None

### Other Exceptions

See Section 2.5.1, "Exception Conditions for VEX-Encoded GPR Instructions", Table 2-29; additionally #UD If VEX.W = 1.

# ROUNDPD — Round Packed Double Precision Floating-Point Values

| Opcode*/<br>Instruction                                        | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                                                    |
|----------------------------------------------------------------|-----------|------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A 09 /r ib<br>ROUNDPD xmm1, xmm2/m128, imm8             | RMI       | V/V                          | SSE4_1                   | Round packed double precision floating-point values in $xmm2/m128$ and place the result in $xmm1$ . The rounding mode is determined by $imm8$ .                |
| VEX.128.66.0F3A.WIG 09 /r ib<br>VROUNDPD xmm1, xmm2/m128, imm8 | RMI       | V/V                          | AVX                      | Round packed double-precision floating-point values in <i>xmm2/m128</i> and place the result in <i>xmm1</i> . The rounding mode is determined by <i>imm8</i> . |
| VEX.256.66.0F3A.WIG 09 /r ib<br>VROUNDPD ymm1, ymm2/m256, imm8 | RMI       | V/V                          | AVX                      | Round packed double-precision floating-point values in <i>ymm2/m256</i> and place the result in <i>ymm1</i> . The rounding mode is determined by <i>imm8</i> . |

#### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 | Ì |
|-------|---------------|---------------|-----------|-----------|---|
| RMI   | ModRM:reg (w) | ModRM:r/m (r) | imm8      | NA        |   |

### **Description**

Round the 2 double-precision floating-point values in the source operand (second operand) using the rounding mode specified in the immediate operand (third operand) and place the results in the destination operand (first operand). The rounding process rounds each input floating-point value to an integer value and returns the integer result as a single-precision floating-point value.

The immediate operand specifies control fields for the rounding operation, three bit fields are defined and shown in Figure 4-20. Bit 3 of the immediate byte controls processor behavior for a precision exception, bit 2 selects the source of rounding mode control. Bits 1:0 specify a non-sticky rounding-mode value (Table 4-15 lists the encoded values for rounding-mode field).

The Precision Floating-Point Exception is signaled according to the immediate operand. If any source operand is an SNaN then it will be converted to a QNaN. If DAZ is set to '1 then denormals will be converted to zero before rounding.

128-bit Legacy SSE version: The second source can be an XMM register or 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the source operand second source operand or a 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The source operand is a YMM register or a 256-bit memory location. The destination operand is a YMM register.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b, otherwise instructions will #UD.



Figure 4-20. Bit Control Fields of Immediate Byte for ROUNDxx Instruction

### Table 4-15. Rounding Modes and Encoding of Rounding Control (RC) Field

| Rounding<br>Mode             | RC Field<br>Setting | Description                                                                                                                                                                                     |
|------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Round to nearest (even)      | 00B                 | Rounded result is the closest to the infinitely precise result. If two values are equally close, the result is the even value (i.e., the integer value with the least-significant bit of zero). |
| Round down<br>(toward –∞)    | 01B                 | Rounded result is closest to but no greater than the infinitely precise result.                                                                                                                 |
| Round up<br>(toward +∞)      | 10B                 | Rounded result is closest to but no less than the infinitely precise result.                                                                                                                    |
| Round toward zero (Truncate) | 11B                 | Rounded result is closest to but no greater in absolute value than the infinitely precise result.                                                                                               |

### Operation

```
IF (imm[2] = '1)

THEN  // rounding mode is determined by MXCSR.RC

DEST[63:0] ← ConvertDPFPToInteger_M(SRC[63:0]);

DEST[127:64] ← ConvertDPFPToInteger_M(SRC[127:64]);

ELSE  // rounding mode is determined by IMM8.RC

DEST[63:0] ← ConvertDPFPToInteger_Imm(SRC[63:0]);

DEST[127:64] ← ConvertDPFPToInteger_Imm(SRC[127:64]);

FI
```

# ROUNDPD (128-bit Legacy SSE version)

 $\begin{aligned} & \mathsf{DEST}[63:0] \leftarrow \mathsf{RoundToInteger}(\mathsf{SRC}[63:0]], \ \mathsf{ROUND\_CONTROL}) \\ & \mathsf{DEST}[127:64] \leftarrow \mathsf{RoundToInteger}(\mathsf{SRC}[127:64]], \ \mathsf{ROUND\_CONTROL}) \\ & \mathsf{DEST}[\mathsf{VLMAX-1:128}] \ (\mathsf{Unmodified}) \end{aligned}$ 

### VROUNDPD (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  RoundToInteger(SRC[63:0]], ROUND\_CONTROL) DEST[127:64]  $\leftarrow$  RoundToInteger(SRC[127:64]], ROUND\_CONTROL) DEST[VLMAX-1:128]  $\leftarrow$  0

### VROUNDPD (VEX.256 encoded version)

 $\begin{aligned} & \mathsf{DEST}[63:0] \leftarrow \mathsf{RoundToInteger}(\mathsf{SRC}[63:0], \mathsf{ROUND\_CONTROL}) \\ & \mathsf{DEST}[127:64] \leftarrow \mathsf{RoundToInteger}(\mathsf{SRC}[127:64]], \mathsf{ROUND\_CONTROL}) \\ & \mathsf{DEST}[191:128] \leftarrow \mathsf{RoundToInteger}(\mathsf{SRC}[191:128]], \mathsf{ROUND\_CONTROL}) \\ & \mathsf{DEST}[255:192] \leftarrow \mathsf{RoundToInteger}(\mathsf{SRC}[255:192]], \mathsf{ROUND\_CONTROL}) \end{aligned}$ 

#### Intel C/C++ Compiler Intrinsic Equivalent

\_\_m128 \_mm\_round\_pd(\_\_m128d s1, int iRoundMode);

```
__m128 _mm_floor_pd(__m128d s1);
__m128 _mm_ceil_pd(__m128d s1)
__m256 _mm256_round_pd(__m256d s1, int iRoundMode);
__m256 _mm256_floor_pd(__m256d s1);
__m256 _mm256_ceil_pd(__m256d s1)
```

### **SIMD Floating-Point Exceptions**

Invalid (signaled only if SRC = SNaN)

Precision (signaled only if imm[3] = 0; if imm[3] = 1, then the Precision Mask in the MXSCSR is ignored and precision exception is not signaled.)

Note that Denormal is not signaled by ROUNDPD.

### **Other Exceptions**

See Exceptions Type 2; additionally #UD If VEX.vvvv ≠ 1111B.

# **ROUNDPS** — Round Packed Single Precision Floating-Point Values

| Opcode*/<br>Instruction                                        | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                                                    |
|----------------------------------------------------------------|-----------|------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A 08<br>/r ib<br>ROUNDPS xmm1, xmm2/m128, imm8          | RMI       | V/V                          | SSE4_1                   | Round packed single precision floating-point values in <i>xmm2/m128</i> and place the result in <i>xmm1</i> . The rounding mode is determined by <i>imm8</i> . |
| VEX.128.66.0F3A.WIG 08 /r ib<br>VROUNDPS xmm1, xmm2/m128, imm8 | RMI       | V/V                          | AVX                      | Round packed single-precision floating-point values in <i>xmm2/m128</i> and place the result in xmm1. The rounding mode is determined by <i>imm8</i> .         |
| VEX.256.66.0F3A.WIG 08 /r ib<br>VROUNDPS ymm1, ymm2/m256, imm8 | RMI       | V/V                          | AVX                      | Round packed single-precision floating-point values in <i>ymm2/m256</i> and place the result in ymm1. The rounding mode is determined by <i>imm8</i> .         |

#### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RMI   | ModRM:reg (w) | ModRM:r/m (r) | imm8      | NA        |

### Description

Round the 4 single-precision floating-point values in the source operand (second operand) using the rounding mode specified in the immediate operand (third operand) and place the results in the destination operand (first operand). The rounding process rounds each input floating-point value to an integer value and returns the integer result as a single-precision floating-point value.

The immediate operand specifies control fields for the rounding operation, three bit fields are defined and shown in Figure 4-20. Bit 3 of the immediate byte controls processor behavior for a precision exception, bit 2 selects the source of rounding mode control. Bits 1:0 specify a non-sticky rounding-mode value (Table 4-15 lists the encoded values for rounding-mode field).

The Precision Floating-Point Exception is signaled according to the immediate operand. If any source operand is an SNaN then it will be converted to a QNaN. If DAZ is set to '1 then denormals will be converted to zero before rounding.

128-bit Legacy SSE version: The second source can be an XMM register or 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the source operand second source operand or a 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The source operand is a YMM register or a 256-bit memory location. The destination operand is a YMM register.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b otherwise instructions will #UD.

# Operation

```
IF (imm[2] = '1)

THEN  // rounding mode is determined by MXCSR.RC

DEST[31:0] ← ConvertSPFPToInteger_M(SRC[31:0]);

DEST[63:32] ← ConvertSPFPToInteger_M(SRC[63:32]);

DEST[95:64] ← ConvertSPFPToInteger_M(SRC[95:64]);

DEST[127:96] ← ConvertSPFPToInteger_M(SRC[127:96]);

ELSE  // rounding mode is determined by IMM8.RC

DEST[31:0] ← ConvertSPFPToInteger_Imm(SRC[31:0]);

DEST[63:32] ← ConvertSPFPToInteger_Imm(SRC[63:32]);

DEST[95:64] ← ConvertSPFPToInteger_Imm(SRC[95:64]);

DEST[127:96] ← ConvertSPFPToInteger_Imm(SRC[127:96]);

FI:
```

#### ROUNDPS(128-bit Legacy SSE version)

$$\begin{split} \mathsf{DEST}[31:0] &\leftarrow \mathsf{RoundToInteger}(\mathsf{SRC}[31:0], \mathsf{ROUND\_CONTROL}) \\ \mathsf{DEST}[63:32] &\leftarrow \mathsf{RoundToInteger}(\mathsf{SRC}[63:32], \mathsf{ROUND\_CONTROL}) \\ \mathsf{DEST}[95:64] &\leftarrow \mathsf{RoundToInteger}(\mathsf{SRC}[95:64]], \mathsf{ROUND\_CONTROL}) \\ \mathsf{DEST}[127:96] &\leftarrow \mathsf{RoundToInteger}(\mathsf{SRC}[127:96]], \mathsf{ROUND\_CONTROL}) \\ \mathsf{DEST}[\mathsf{VLMAX-1:128}] &\leftarrow \mathsf{Unmodified}) \end{split}$$

#### VROUNDPS (VEX.128 encoded version)

$$\begin{split} \mathsf{DEST}[31:0] &\leftarrow \mathsf{RoundToInteger}(\mathsf{SRC}[31:0], \mathsf{ROUND\_CONTROL}) \\ \mathsf{DEST}[63:32] &\leftarrow \mathsf{RoundToInteger}(\mathsf{SRC}[63:32], \mathsf{ROUND\_CONTROL}) \\ \mathsf{DEST}[95:64] &\leftarrow \mathsf{RoundToInteger}(\mathsf{SRC}[95:64]], \mathsf{ROUND\_CONTROL}) \\ \mathsf{DEST}[127:96] &\leftarrow \mathsf{RoundToInteger}(\mathsf{SRC}[127:96]], \mathsf{ROUND\_CONTROL}) \\ \mathsf{DEST}[\mathsf{VLMAX-1:128}] &\leftarrow \mathsf{O} \end{split}$$

### VROUNDPS (VEX.256 encoded version)

 $\begin{aligned} & \mathsf{DEST}[31:0] \leftarrow \mathsf{RoundToInteger}(\mathsf{SRC}[31:0], \mathsf{ROUND\_CONTROL}) \\ & \mathsf{DEST}[63:32] \leftarrow \mathsf{RoundToInteger}(\mathsf{SRC}[63:32], \mathsf{ROUND\_CONTROL}) \\ & \mathsf{DEST}[95:64] \leftarrow \mathsf{RoundToInteger}(\mathsf{SRC}[95:64]], \mathsf{ROUND\_CONTROL}) \\ & \mathsf{DEST}[127:96] \leftarrow \mathsf{RoundToInteger}(\mathsf{SRC}[127:96]], \mathsf{ROUND\_CONTROL}) \\ & \mathsf{DEST}[159:128] \leftarrow \mathsf{RoundToInteger}(\mathsf{SRC}[159:128]], \mathsf{ROUND\_CONTROL}) \\ & \mathsf{DEST}[191:160] \leftarrow \mathsf{RoundToInteger}(\mathsf{SRC}[191:160]], \mathsf{ROUND\_CONTROL}) \\ & \mathsf{DEST}[223:192] \leftarrow \mathsf{RoundToInteger}(\mathsf{SRC}[223:192]], \mathsf{ROUND\_CONTROL}) \\ & \mathsf{DEST}[255:224] \leftarrow \mathsf{RoundToInteger}(\mathsf{SRC}[255:224]], \mathsf{ROUND\_CONTROL}) \end{aligned}$ 

#### Intel C/C++ Compiler Intrinsic Equivalent

```
__m128 _mm_round_ps(__m128 s1, int iRoundMode);
__m128 _mm_floor_ps(__m128 s1);
__m128 _mm_ceil_ps(__m128 s1)
__m256 _mm256_round_ps(__m256 s1, int iRoundMode);
__m256 _mm256_floor_ps(__m256 s1);
__m256 _mm256_ceil_ps(__m256 s1)
```

# **SIMD Floating-Point Exceptions**

Invalid (signaled only if SRC = SNaN)

Precision (signaled only if imm[3] = `0; if imm[3] = `1, then the Precision Mask in the MXSCSR is ignored and precision exception is not signaled.)

Note that Denormal is not signaled by ROUNDPS.

# Other Exceptions

See Exceptions Type 2; additionally #UD If VEX.vvvv ≠ 1111B.

# ROUNDSD — Round Scalar Double Precision Floating-Point Values

| Opcode*/<br>Instruction                                                 | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                                                                                                                                |
|-------------------------------------------------------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A OB /r ib<br>ROUNDSD xmm1, xmm2/m64, imm8                       | RMI       | V/V                          | SSE4_1                   | Round the low packed double precision floating-point value in <i>xmm2/m64</i> and place the result in <i>xmm1</i> . The rounding mode is determined by <i>imm8</i> .                                                                                                                       |
| VEX.NDS.LIG.66.0F3A.WIG OB /r ib<br>VROUNDSD xmm1, xmm2, xmm3/m64, imm8 | RVMI      | V/V                          | AVX                      | Round the low packed double precision floating-point value in <i>xmm3/m64</i> and place the result in <i>xmm1</i> . The rounding mode is determined by <i>imm8</i> . Upper packed double precision floating-point value (bits[127:64]) from <i>xmm2</i> is copied to <i>xmm1</i> [127:64]. |

#### Instruction Operand Encoding

|       |               | •             |               |           |
|-------|---------------|---------------|---------------|-----------|
| Op/En | Operand 1     | Operand 2     | Operand 3     | Operand 4 |
| RMI   | ModRM:reg (w) | ModRM:r/m (r) | imm8          | NA        |
| RVMI  | ModRM:reg (w) | VEX.νννν (r)  | ModRM:r/m (r) | imm8      |

# **Description**

Round the DP FP value in the lower qword of the source operand (second operand) using the rounding mode specified in the immediate operand (third operand) and place the result in the destination operand (first operand). The rounding process rounds a double-precision floating-point input to an integer value and returns the integer result as a double precision floating-point value in the lowest position. The upper double precision floating-point value in the destination is retained.

The immediate operand specifies control fields for the rounding operation, three bit fields are defined and shown in Figure 4-20. Bit 3 of the immediate byte controls processor behavior for a precision exception, bit 2 selects the source of rounding mode control. Bits 1:0 specify a non-sticky rounding-mode value (Table 4-15 lists the encoded values for rounding-mode field).

The Precision Floating-Point Exception is signaled according to the immediate operand. If any source operand is an SNaN then it will be converted to a QNaN. If DAZ is set to '1 then denormals will be converted to zero before rounding.

128-bit Legacy SSE version: The first source operand and the destination operand are the same. Bits (VLMAX-1:64) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (VLMAX-1:128) of the destination YMM register are zeroed.

#### Operation

IF (imm[2] = '1)

THEN // rounding mode is determined by MXCSR.RC

DEST[63:0] ← ConvertDPFPToInteger\_M(SRC[63:0]);

ELSE // rounding mode is determined by IMM8.RC

DEST[63:0] ← ConvertDPFPToInteger\_Imm(SRC[63:0]);

FI;

DEST[127:63] remains unchanged;

# ROUNDSD (128-bit Legacy SSE version)

DEST[63:0] ← RoundToInteger(SRC[63:0], ROUND\_CONTROL)
DEST[VLMAX-1:64] (Unmodified)

# VROUNDSD (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  RoundToInteger(SRC2[63:0], ROUND\_CONTROL) DEST[127:64]  $\leftarrow$  SRC1[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

# Intel C/C++ Compiler Intrinsic Equivalent

```
ROUNDSD: __m128d mm_round_sd(__m128d dst, __m128d s1, int iRoundMode); 
 __m128d mm_floor_sd(__m128d dst, __m128d s1); 
 __m128d mm_ceil_sd(__m128d dst, __m128d s1);
```

# **SIMD Floating-Point Exceptions**

Invalid (signaled only if SRC = SNaN)

Precision (signaled only if imm[3] = '0; if imm[3] = '1, then the Precision Mask in the MXSCSR is ignored and precision exception is not signaled.)

Note that Denormal is not signaled by ROUNDSD.

# **Other Exceptions**

See Exceptions Type 3.

# ROUNDSS — Round Scalar Single Precision Floating-Point Values

| Opcode*/<br>Instruction                                                 | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                                                                                                                                        |
|-------------------------------------------------------------------------|-----------|------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A OA /r ib<br>ROUNDSS xmm1, xmm2/m32, imm8                       | RMI       | V/V                          | SSE4_1                   | Round the low packed single precision floating-point value in <i>xmm2/m32</i> and place the result in <i>xmm1</i> . The rounding mode is determined by <i>imm8</i> .                                                                                                                               |
| VEX.NDS.LIG.66.0F3A.WIG OA /r ib<br>VROUNDSS xmm1, xmm2, xmm3/m32, imm8 | RVMI      | V/V                          | AVX                      | Round the low packed single precision floating-point value in <i>xmm3/m32</i> and place the result in <i>xmm1</i> . The rounding mode is determined by <i>imm8</i> . Also, upper packed single precision floating-point values (bits[127:32]) from <i>xmm2</i> are copied to <i>xmm1</i> [127:32]. |

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3     | Operand 4 |  |
|-------|---------------|---------------|---------------|-----------|--|
| RMI   | ModRM:reg (w) | ModRM:r/m (r) | 8mmi          | NA        |  |
| RVMI  | ModRM:reg (w) | VEX.νννν (r)  | ModRM:r/m (r) | imm8      |  |

#### Description

Round the single-precision floating-point value in the lowest dword of the source operand (second operand) using the rounding mode specified in the immediate operand (third operand) and place the result in the destination operand (first operand). The rounding process rounds a single-precision floating-point input to an integer value and returns the result as a single-precision floating-point value in the lowest position. The upper three single-precision floating-point values in the destination are retained.

The immediate operand specifies control fields for the rounding operation, three bit fields are defined and shown in Figure 4-20. Bit 3 of the immediate byte controls processor behavior for a precision exception, bit 2 selects the source of rounding mode control. Bits 1:0 specify a non-sticky rounding-mode value (Table 4-15 lists the encoded values for rounding-mode field).

The Precision Floating-Point Exception is signaled according to the immediate operand. If any source operand is an SNaN then it will be converted to a QNaN. If DAZ is set to `1 then denormals will be converted to zero before rounding.

128-bit Legacy SSE version: The first source operand and the destination operand are the same. Bits (VLMAX-1:32) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (VLMAX-1:128) of the destination YMM register are zeroed.

# Operation

IF (imm[2] = '1)

THEN // rounding mode is determined by MXCSR.RC

DEST[31:0] ← ConvertSPFPToInteger\_M(SRC[31:0]);

ELSE // rounding mode is determined by IMM8.RC

DEST[31:0] ← ConvertSPFPToInteger\_Imm(SRC[31:0]);

FI;

DEST[127:32] remains unchanged;

#### ROUNDSS (128-bit Legacy SSE version)

DEST[31:0] ← RoundToInteger(SRC[31:0], ROUND\_CONTROL)
DEST[VLMAX-1:32] (Unmodified)

# VROUNDSS (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  RoundToInteger(SRC2[31:0], ROUND\_CONTROL) DEST[127:32]  $\leftarrow$  SRC1[127:32] DEST[VLMAX-1:128]  $\leftarrow$  0

# Intel C/C++ Compiler Intrinsic Equivalent

```
ROUNDSS: __m128 mm_round_ss(__m128 dst, __m128 s1, int iRoundMode);
   __m128 mm_floor_ss(__m128 dst, __m128 s1);
   __m128 mm_ceil_ss(__m128 dst, __m128 s1);
```

# **SIMD Floating-Point Exceptions**

Invalid (signaled only if SRC = SNaN)

Precision (signaled only if imm[3] = '0; if imm[3] = '1, then the Precision Mask in the MXSCSR is ignored and precision exception is not signaled.)

Note that Denormal is not signaled by ROUNDSS.

# Other Exceptions

See Exceptions Type 3.

# RSM—Resume from System Management Mode

| Opcode* | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                              |  |
|---------|-------------|-----------|----------------|---------------------|------------------------------------------|--|
| OF AA   | RSM         | NP        | Invalid        | Valid               | Resume operation of interrupted program. |  |

# **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

# **Description**

Returns program control from system management mode (SMM) to the application program or operating-system procedure that was interrupted when the processor received an SMM interrupt. The processor's state is restored from the dump created upon entering SMM. If the processor detects invalid state information during state restoration, it enters the shutdown state. The following invalid information can cause a shutdown:

- Any reserved bit of CR4 is set to 1.
- Any illegal combination of bits in CRO, such as (PG=1 and PE=0) or (NW=1 and CD=0).
- (Intel Pentium and Intel486™ processors only.) The value stored in the state dump base field is not a 32-KByte aligned address.

The contents of the model-specific registers are not affected by a return from SMM.

The SMM state map used by RSM supports resuming processor context for non-64-bit modes and 64-bit mode.

See Chapter 34, "System Management Mode," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3C, for more information about SMM and the behavior of the RSM instruction.

#### Operation

ReturnFromSMM:

IF (IA-32e mode supported) or (CPUID DisplayFamily\_DisplayModel = 06H\_0CH)

THEN

ProcessorState ← Restore(SMMDump(IA-32e SMM STATE MAP));

Else

ProcessorState ← Restore(SMMDump(Non-32-Bit-Mode SMM STATE MAP));

FΙ

# Flags Affected

All.

# **Protected Mode Exceptions**

**#UD** If an attempt is made to execute this instruction when the processor is not in SMM.

If the LOCK prefix is used.

# **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

# Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# INSTRUCTION SET REFERENCE, N-Z

# **64-Bit Mode Exceptions**

Same exceptions as in protected mode.

# RSQRTPS—Compute Reciprocals of Square Roots of Packed Single-Precision Floating-Point Values

| Opcode*/<br>Instruction                          | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                                                |
|--------------------------------------------------|-----------|------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OF 52 /r<br>RSQRTPS xmm1, xmm2/m128              | RM        | V/V                          | SSE                      | Computes the approximate reciprocals of the square roots of the packed single-precision floating-point values in xmm2/m128 and stores the results in xmm1. |
| VEX.128.0F.WIG 52 /r<br>VRSQRTPS xmm1, xmm2/m128 | RM        | V/V                          | AVX                      | Computes the approximate reciprocals of the square roots of packed single-precision values in <i>xmm2/mem</i> and stores the results in <i>xmm1</i> .      |
| VEX.256.0F.WIG 52 /r<br>VRSQRTPS ymm1, ymm2/m256 | RM        | V/V                          | AVX                      | Computes the approximate reciprocals of the square roots of packed single-precision values in <i>ymm2/mem</i> and stores the results in <i>ymm1</i> .      |

# **Instruction Operand Encoding**

|       |               | •             |           |           |  |
|-------|---------------|---------------|-----------|-----------|--|
| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |  |
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |  |

#### **Description**

Performs a SIMD computation of the approximate reciprocals of the square roots of the four packed single-precision floating-point values in the source operand (second operand) and stores the packed single-precision floating-point results in the destination operand. The source operand can be an XMM register or a 128-bit memory location. The destination operand is an XMM register. See Figure 10-5 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for an illustration of a SIMD single-precision floating-point operation.

The relative error for this approximation is:

|Relative Error|  $\leq 1.5 * 2^{-12}$ 

The RSQRTPS instruction is not affected by the rounding control bits in the MXCSR register. When a source value is a 0.0, an  $\infty$  of the sign of the source value is returned. A denormal source value is treated as a 0.0 (of the same sign). When a source value is a negative value (other than -0.0), a floating-point indefinite is returned. When a source value is an SNaN or QNaN, the SNaN is converted to a QNaN or the source QNaN is returned.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b, otherwise instructions will #UD.

# Operation

#### RSQRTPS (128-bit Legacy SSE version)

DEST[31:0]  $\leftarrow$  APPROXIMATE(1/SQRT(SRC[31:0])) DEST[63:32]  $\leftarrow$  APPROXIMATE(1/SQRT(SRC1[63:32])) DEST[95:64]  $\leftarrow$  APPROXIMATE(1/SQRT(SRC1[95:64])) DEST[127:96]  $\leftarrow$  APPROXIMATE(1/SQRT(SRC2[127:96])) DEST[VLMAX-1:128] (Unmodified)

#### VRSQRTPS (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  APPROXIMATE(1/SQRT(SRC[31:0])) DEST[63:32]  $\leftarrow$  APPROXIMATE(1/SQRT(SRC1[63:32])) DEST[95:64]  $\leftarrow$  APPROXIMATE(1/SQRT(SRC1[95:64])) DEST[127:96]  $\leftarrow$  APPROXIMATE(1/SQRT(SRC2[127:96])) DEST[VLMAX-1:128]  $\leftarrow$  0

#### VRSQRTPS (VEX.256 encoded version)

DEST[31:0] ← APPROXIMATE(1/SQRT(SRC[31:0]))
DEST[63:32] ← APPROXIMATE(1/SQRT(SRC1[63:32]))
DEST[95:64] ← APPROXIMATE(1/SQRT(SRC1[95:64]))
DEST[127:96] ← APPROXIMATE(1/SQRT(SRC2[127:96]))
DEST[159:128] ← APPROXIMATE(1/SQRT(SRC2[159:128]))
DEST[191:160] ← APPROXIMATE(1/SQRT(SRC2[191:160]))
DEST[223:192] ← APPROXIMATE(1/SQRT(SRC2[223:192]))
DEST[255:224] ← APPROXIMATE(1/SQRT(SRC2[255:224]))

# Intel C/C++ Compiler Intrinsic Equivalent

RSQRTPS: \_\_m128 \_mm\_rsqrt\_ps(\_\_m128 a) RSQRTPS: \_\_m256 \_mm256\_rsqrt\_ps (\_\_m256 a);

# SIMD Floating-Point Exceptions

None.

# Other Exceptions

See Exceptions Type 4; additionally #UD If VEX.vvvv ≠ 1111B.

# RSQRTSS—Compute Reciprocal of Square Root of Scalar Single-Precision Floating-Point Value

| •                                                            |           |                              | _                        | <b>-</b>                                                                                                                                                                                                                                                                                  |
|--------------------------------------------------------------|-----------|------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Opcode*/<br>Instruction                                      | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                                                                                                                               |
| F3 0F 52 /r<br>RSQRTSS xmm1, xmm2/m32                        | RM        | V/V                          | SSE                      | Computes the approximate reciprocal of the square root of the low single-precision floating-point value in <i>xmm2/m32</i> and stores the results in <i>xmm1</i> .                                                                                                                        |
| VEX.NDS.LIG.F3.0F.WIG 52 /r<br>VRSQRTSS xmm1, xmm2, xmm3/m32 | RVM       | V/V                          | AVX                      | Computes the approximate reciprocal of the square root of the low single precision floating-point value in <i>xmm3/m32</i> and stores the results in <i>xmm1</i> . Also, upper single precision floating-point values (bits[127:32]) from <i>xmm2</i> are copied to <i>xmm1</i> [127:32]. |

# Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3     | Operand 4 |
|-------|---------------|---------------|---------------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w) | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

# **Description**

Computes an approximate reciprocal of the square root of the low single-precision floating-point value in the source operand (second operand) stores the single-precision floating-point result in the destination operand. The source operand can be an XMM register or a 32-bit memory location. The destination operand is an XMM register. The three high-order doublewords of the destination operand remain unchanged. See Figure 10-6 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for an illustration of a scalar single-precision floating-point operation.

The relative error for this approximation is:

|Relative Error|  $\leq 1.5 * 2^{-12}$ 

The RSQRTSS instruction is not affected by the rounding control bits in the MXCSR register. When a source value is a 0.0, an  $\infty$  of the sign of the source value is returned. A denormal source value is treated as a 0.0 (of the same sign). When a source value is a negative value (other than -0.0), a floating-point indefinite is returned. When a source value is an SNaN or QNaN, the SNaN is converted to a QNaN or the source QNaN is returned.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The first source operand and the destination operand are the same. Bits (VLMAX-1:32) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (VLMAX-1:128) of the destination YMM register are zeroed.

#### Operation

#### RSQRTSS (128-bit Legacy SSE version)

DEST[31:0] ← APPROXIMATE(1/SQRT(SRC2[31:0]))
DEST[VLMAX-1:32] (Unmodified)

#### VRSQRTSS (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  APPROXIMATE(1/SQRT(SRC2[31:0])) DEST[127:32]  $\leftarrow$  SRC1[127:32] DEST[VLMAX-1:128]  $\leftarrow$  0

# INSTRUCTION SET REFERENCE, N-Z

# Intel C/C++ Compiler Intrinsic Equivalent

RSQRTSS: \_\_m128 \_mm\_rsqrt\_ss(\_\_m128 a)

# **SIMD Floating-Point Exceptions**

None.

# **Other Exceptions**

See Exceptions Type 5.

# SAHF—Store AH into Flags

| Opcode* | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                |
|---------|-------------|-----------|----------------|---------------------|------------------------------------------------------------|
| 9E      | SAHF        | NP        | Invalid*       | Valid               | Loads SF, ZF, AF, PF, and CF from AH into EFLAGS register. |

#### NOTES:

# **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 | 1 |
|-------|-----------|-----------|-----------|-----------|---|
| NP    | NA        | NA        | NA        | NA        |   |

#### **Description**

Loads the SF, ZF, AF, PF, and CF flags of the EFLAGS register with values from the corresponding bits in the AH register (bits 7, 6, 4, 2, and 0, respectively). Bits 1, 3, and 5 of register AH are ignored; the corresponding reserved bits (1, 3, and 5) in the EFLAGS register remain as shown in the "Operation" section below.

This instruction executes as described above in compatibility mode and legacy mode. It is valid in 64-bit mode only if CPUID.80000001H:ECX.LAHF-SAHF[bit 0] = 1.

# Operation

```
IF IA-64 Mode THEN IF CPUID.80000001H.ECX[0] = 1; THEN RFLAGS(SF:ZF:0:AF:0:PF:1:CF) \leftarrow AH; ELSE #UD; FI ELSE EFLAGS(SF:ZF:0:AF:0:PF:1:CF) \leftarrow AH; FI:
```

# Flags Affected

The SF, ZF, AF, PF, and CF flags are loaded with values from the AH register. Bits 1, 3, and 5 of the EFLAGS register are unaffected, with the values remaining 1, 0, and 0, respectively.

#### **Protected Mode Exceptions**

None.

# **Real-Address Mode Exceptions**

None.

#### Virtual-8086 Mode Exceptions

None.

#### **Compatibility Mode Exceptions**

None.

<sup>\*</sup> Valid in specific steppings. See Description section.

# **64-Bit Mode Exceptions**

#UD If CPUID.80000001H.ECX[0] = 0.

If the LOCK prefix is used.

# SAL/SAR/SHL/SHR—Shift

| Opcode***        | Instruction            | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                    |
|------------------|------------------------|-----------|----------------|---------------------|------------------------------------------------|
| D0 /4            | SAL <i>r/m8</i> , 1    | M1        | Valid          | Valid               | Multiply r/m8 by 2, once.                      |
| REX + D0 /4      | SAL <i>r/m8**</i> , 1  | M1        | Valid          | N.E.                | Multiply <i>r/m8</i> by 2, once.               |
| D2 /4            | SAL r/m8, CL           | MC        | Valid          | Valid               | Multiply r/m8 by 2, CL times.                  |
| REX + D2 /4      | SAL r/m8**, CL         | MC        | Valid          | N.E.                | Multiply r/m8 by 2, CL times.                  |
| CO /4 ib         | SAL r/m8, imm8         | MI        | Valid          | Valid               | Multiply r/m8 by 2, imm8 times.                |
| REX + CO /4 ib   | SAL r/m8**, imm8       | MI        | Valid          | N.E.                | Multiply r/m8 by 2, imm8 times.                |
| D1 /4            | SAL <i>r/m16</i> , 1   | M1        | Valid          | Valid               | Multiply <i>r/m16</i> by 2, once.              |
| D3 /4            | SAL r/m16, CL          | MC        | Valid          | Valid               | Multiply r/m16 by 2, CL times.                 |
| C1 /4 ib         | SAL r/m16, imm8        | MI        | Valid          | Valid               | Multiply r/m16 by 2, imm8 times.               |
| D1 /4            | SAL <i>r/m32</i> , 1   | M1        | Valid          | Valid               | Multiply <i>r/m32</i> by 2, once.              |
| REX.W + D1 /4    | SAL <i>r/m64</i> , 1   | M1        | Valid          | N.E.                | Multiply <i>r/m64</i> by 2, once.              |
| D3 /4            | SAL r/m32, CL          | MC        | Valid          | Valid               | Multiply <i>r/m32</i> by 2, CL times.          |
| REX.W + D3 /4    | SAL r/m64, CL          | MC        | Valid          | N.E.                | Multiply r/m64 by 2, CL times.                 |
| C1 /4 ib         | SAL r/m32, imm8        | MI        | Valid          | Valid               | Multiply <i>r/m32</i> by 2, <i>imm8</i> times. |
| REX.W + C1 /4 ib | SAL r/m64, imm8        | MI        | Valid          | N.E.                | Multiply r/m64 by 2, imm8 times.               |
| D0 /7            | SAR <i>r/m8,</i> 1     | M1        | Valid          | Valid               | Signed divide* r/m8 by 2, once.                |
| REX + D0 /7      | SAR <i>r/m8**</i> , 1  | M1        | Valid          | N.E.                | Signed divide* r/m8 by 2, once.                |
| D2 /7            | SAR r/m8, CL           | MC        | Valid          | Valid               | Signed divide* r/m8 by 2, CL times.            |
| REX + D2 /7      | SAR <i>r/m8**</i> , CL | MC        | Valid          | N.E.                | Signed divide* r/m8 by 2, CL times.            |
| CO /7 ib         | SAR r/m8, imm8         | MI        | Valid          | Valid               | Signed divide* r/m8 by 2, imm8 time.           |
| REX + CO /7 ib   | SAR r/m8**, imm8       | MI        | Valid          | N.E.                | Signed divide* r/m8 by 2, imm8 times.          |
| D1 /7            | SAR <i>r/m16</i> ,1    | M1        | Valid          | Valid               | Signed divide* r/m16 by 2, once.               |
| D3 /7            | SAR r/m16, CL          | MC        | Valid          | Valid               | Signed divide* r/m16 by 2, CL times.           |
| C1 /7 ib         | SAR r/m16, imm8        | MI        | Valid          | Valid               | Signed divide* r/m16 by 2, imm8 times.         |
| D1 /7            | SAR <i>r/m32</i> , 1   | M1        | Valid          | Valid               | Signed divide* r/m32 by 2, once.               |
| REX.W + D1 /7    | SAR <i>r/m64</i> , 1   | M1        | Valid          | N.E.                | Signed divide* r/m64 by 2, once.               |
| D3 /7            | SAR <i>r/m32</i> , CL  | MC        | Valid          | Valid               | Signed divide* r/m32 by 2, CL times.           |
| REX.W + D3 /7    | SAR r/m64, CL          | MC        | Valid          | N.E.                | Signed divide* r/m64 by 2, CL times.           |
| C1 /7 ib         | SAR r/m32, imm8        | MI        | Valid          | Valid               | Signed divide* r/m32 by 2, imm8 times.         |
| REX.W + C1 /7 ib | SAR r/m64, imm8        | MI        | Valid          | N.E.                | Signed divide* r/m64 by 2, imm8 times          |
| D0 /4            | SHL <i>r/m8</i> , 1    | M1        | Valid          | Valid               | Multiply r/m8 by 2, once.                      |
| REX + D0 /4      | SHL <i>r/m8</i> **, 1  | M1        | Valid          | N.E.                | Multiply r/m8 by 2, once.                      |
| D2 /4            | SHL r/m8, CL           | MC        | Valid          | Valid               | Multiply r/m8 by 2, CL times.                  |
| REX + D2 /4      | SHL <i>r/m8</i> **, CL | MC        | Valid          | N.E.                | Multiply r/m8 by 2, CL times.                  |
| CO /4 ib         | SHL r/m8, imm8         | MI        | Valid          | Valid               | Multiply <i>r/m8</i> by 2, <i>imm8</i> times.  |
| REX + CO /4 ib   | SHL r/m8**, imm8       | MI        | Valid          | N.E.                | Multiply <i>r/m8</i> by 2, <i>imm8</i> times.  |
| D1 /4            | SHL <i>r/m16</i> ,1    | M1        | Valid          | Valid               | Multiply <i>r/m16</i> by 2, once.              |
| D3 /4            | SHL <i>r/m16</i> , CL  | MC        | Valid          | Valid               | Multiply <i>r/m16</i> by 2, CL times.          |
| C1 /4 ib         | SHL r/m16, imm8        | MI        | Valid          | Valid               | Multiply <i>r/m16</i> by 2, <i>imm8</i> times. |
| D1 /4            | SHL <i>r/m32</i> ,1    | M1        | Valid          | Valid               | Multiply r/m32 by 2, once.                     |

| Opcode           | Instruction            | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                           |
|------------------|------------------------|-----------|----------------|---------------------|-------------------------------------------------------|
| REX.W + D1 /4    | SHL <i>r/m64</i> ,1    | M1        | Valid          | N.E.                | Multiply r/m64 by 2, once.                            |
| D3 /4            | SHL r/m32, CL          | MC        | Valid          | Valid               | Multiply r/m32 by 2, CL times.                        |
| REX.W + D3 /4    | SHL r/m64, CL          | MC        | Valid          | N.E.                | Multiply r/m64 by 2, CL times.                        |
| C1 /4 ib         | SHL r/m32, imm8        | MI        | Valid          | Valid               | Multiply r/m32 by 2, imm8 times.                      |
| REX.W + C1 /4 ib | SHL r/m64, imm8        | MI        | Valid          | N.E.                | Multiply r/m64 by 2, imm8 times.                      |
| D0 /5            | SHR <i>r/m8</i> ,1     | M1        | Valid          | Valid               | Unsigned divide r/m8 by 2, once.                      |
| REX + D0 /5      | SHR <i>r/m8**</i> , 1  | M1        | Valid          | N.E.                | Unsigned divide r/m8 by 2, once.                      |
| D2 /5            | SHR r/m8, CL           | MC        | Valid          | Valid               | Unsigned divide r/m8 by 2, CL times.                  |
| REX + D2 /5      | SHR <i>r/m8**</i> , CL | MC        | Valid          | N.E.                | Unsigned divide <i>r/m8</i> by 2, CL times.           |
| CO /5 ib         | SHR r/m8, imm8         | MI        | Valid          | Valid               | Unsigned divide <i>r/m8</i> by 2, <i>imm8</i> times.  |
| REX + CO /5 ib   | SHR r/m8**, imm8       | MI        | Valid          | N.E.                | Unsigned divide <i>r/m8</i> by 2, <i>imm8</i> times.  |
| D1 /5            | SHR <i>r/m16</i> , 1   | M1        | Valid          | Valid               | Unsigned divide r/m16 by 2, once.                     |
| D3 /5            | SHR <i>r/m16</i> , CL  | MC        | Valid          | Valid               | Unsigned divide r/m16 by 2, CL times                  |
| C1 /5 ib         | SHR r/m16, imm8        | MI        | Valid          | Valid               | Unsigned divide r/m16 by 2, imm8 times.               |
| D1 /5            | SHR <i>r/m32</i> , 1   | M1        | Valid          | Valid               | Unsigned divide r/m32 by 2, once.                     |
| REX.W + D1 /5    | SHR <i>r/m64</i> , 1   | M1        | Valid          | N.E.                | Unsigned divide r/m64 by 2, once.                     |
| D3 /5            | SHR <i>r/m32</i> , CL  | MC        | Valid          | Valid               | Unsigned divide r/m32 by 2, CL times.                 |
| REX.W + D3 /5    | SHR r/m64, CL          | MC        | Valid          | N.E.                | Unsigned divide <i>r/m64</i> by 2, CL times.          |
| C1 /5 ib         | SHR r/m32, imm8        | MI        | Valid          | Valid               | Unsigned divide <i>r/m32</i> by 2, <i>imm8</i> times. |
| REX.W + C1 /5 ib | SHR r/m64, imm8        | MI        | Valid          | N.E.                | Unsigned divide r/m64 by 2, imm8 times.               |

#### NOTES:

# Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2 | Operand 3 | Operand 4 |  |
|-------|------------------|-----------|-----------|-----------|--|
| M1    | ModRM:r/m (r, w) | 1         | NA        | NA        |  |
| MC    | ModRM:r/m (r, w) | CL        | NA        | NA        |  |
| MI    | ModRM:r/m (r, w) | imm8      | NA        | NA        |  |

#### **Description**

Shifts the bits in the first operand (destination operand) to the left or right by the number of bits specified in the second operand (count operand). Bits shifted beyond the destination operand boundary are first shifted into the CF flag, then discarded. At the end of the shift operation, the CF flag contains the last bit shifted out of the destination operand.

The destination operand can be a register or a memory location. The count operand can be an immediate value or the CL register. The count is masked to 5 bits (or 6 bits if in 64-bit mode and REX.W is used). The count range is limited to 0 to 31 (or 63 if 64-bit mode and REX.W is used). A special opcode encoding is provided for a count of 1.

The shift arithmetic left (SAL) and shift logical left (SHL) instructions perform the same operation; they shift the bits in the destination operand to the left (toward more significant bit locations). For each shift count, the most significant bit of the destination operand is shifted into the CF flag, and the least significant bit is cleared (see Figure 7-7 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1).

<sup>\*</sup> Not the same form of division as IDIV; rounding is toward negative infinity.

<sup>\*\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

<sup>\*\*\*</sup>See IA-32 Architecture Compatibility section below.

The shift arithmetic right (SAR) and shift logical right (SHR) instructions shift the bits of the destination operand to the right (toward less significant bit locations). For each shift count, the least significant bit of the destination operand is shifted into the CF flag, and the most significant bit is either set or cleared depending on the instruction type. The SHR instruction clears the most significant bit (see Figure 7-8 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1); the SAR instruction sets or clears the most significant bit to correspond to the sign (most significant bit) of the original value in the destination operand. In effect, the SAR instruction fills the empty bit position's shifted value with the sign of the unshifted value (see Figure 7-9 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1).

The SAR and SHR instructions can be used to perform signed or unsigned division, respectively, of the destination operand by powers of 2. For example, using the SAR instruction to shift a signed integer 1 bit to the right divides the value by 2.

Using the SAR instruction to perform a division operation does not produce the same result as the IDIV instruction. The quotient from the IDIV instruction is rounded toward zero, whereas the "quotient" of the SAR instruction is rounded toward negative infinity. This difference is apparent only for negative numbers. For example, when the IDIV instruction is used to divide -9 by 4, the result is -2 with a remainder of -1. If the SAR instruction is used to shift -9 right by two bits, the result is -3 and the "remainder" is +3; however, the SAR instruction stores only the most significant bit of the remainder (in the CF flag).

The OF flag is affected only on 1-bit shifts. For left shifts, the OF flag is set to 0 if the most-significant bit of the result is the same as the CF flag (that is, the top two bits of the original operand were the same); otherwise, it is set to 1. For the SAR instruction, the OF flag is cleared for all 1-bit shifts. For the SHR instruction, the OF flag is set to the most-significant bit of the original operand.

In 64-bit mode, the instruction's default operation size is 32 bits and the mask width for CL is 5 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64-bits and sets the mask width for CL to 6 bits. See the summary chart at the beginning of this section for encoding data and limits.

#### IA-32 Architecture Compatibility

The 8086 does not mask the shift count. However, all other IA-32 processors (starting with the Intel 286 processor) do mask the shift count to 5 bits, resulting in a maximum count of 31. This masking is done in all operating modes (including the virtual-8086 mode) to reduce the maximum execution time of the instructions.

#### Operation

```
IF 64-Bit Mode and using REX.W
    THEN
         countMASK \leftarrow 3FH;
    ELSE
         countMASK \leftarrow 1FH;
FΙ
tempCOUNT \leftarrow (COUNT AND countMASK);
tempDEST \leftarrow DEST:
WHILE (tempCOUNT \neq 0)
    IF instruction is SAL or SHL
         THEN
              CF \leftarrow MSB(DEST):
         ELSE (* Instruction is SAR or SHR *)
              CF \leftarrow LSB(DEST);
    FI:
    IF instruction is SAL or SHL
         THEN
              DEST \leftarrow DEST * 2:
         ELSE
              IF instruction is SAR
```

```
THEN
                       DEST ← DEST / 2; (* Signed divide, rounding toward negative infinity *)
                  ELSE (* Instruction is SHR *)
                       DEST ← DEST / 2; (* Unsigned divide *)
             FI;
   FI;
   tempCOUNT \leftarrow tempCOUNT - 1;
OD:
(* Determine overflow for the various instructions *)
IF (COUNT and countMASK) = 1
   THEN
        IF instruction is SAL or SHL
             THEN
                  OF \leftarrow MSB(DEST) XOR CF;
             ELSE
                  IF instruction is SAR
                       THEN
                            0E \leftarrow 0
                       ELSE (* Instruction is SHR *)
                            OF \leftarrow MSB(tempDEST);
                  FI;
        FI;
   ELSE IF (COUNT AND countMASK) = 0
        THEN
             All flags unchanged;
        ELSE (* COUNT not 1 or 0 *)
             OF \leftarrow undefined;
   FI;
FI:
```

# Flags Affected

The CF flag contains the value of the last bit shifted out of the destination operand; it is undefined for SHL and SHR instructions where the count is greater than or equal to the size (in bits) of the destination operand. The OF flag is affected only for 1-bit shifts (see "Description" above); otherwise, it is undefined. The SF, ZF, and PF flags are set according to the result. If the count is 0, the flags are not affected. For a non-zero count, the AF flag is undefined.

#### **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

#### Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used.

# Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If the LOCK prefix is used.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

# SARX/SHLX/SHRX — Shift Without Affecting Flags

| Opcode/<br>Instruction                                                     | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                   |
|----------------------------------------------------------------------------|-----------|-----------------------|--------------------------|-------------------------------------------------------------------------------|
| VEX.NDS <sup>1</sup> .LZ.F3.0F38.W0 F7 /r<br>SARX <i>r32a, r/m32, r32b</i> | RMV       | V/V                   | BMI2                     | Shift <i>r/m32</i> arithmetically right with count specified in <i>r32b</i> . |
| VEX.NDS <sup>1</sup> .LZ.66.0F38.W0 F7 /r<br>SHLX <i>r32a, r/m32, r32b</i> | RMV       | V/V                   | BMI2                     | Shift <i>r/m32</i> logically left with count specified in <i>r32b</i> .       |
| VEX.NDS <sup>1</sup> .LZ.F2.0F38.W0 F7 /r<br>SHRX <i>r32a, r/m32, r32b</i> | RMV       | V/V                   | BMI2                     | Shift <i>r/m32</i> logically right with count specified in <i>r32b</i> .      |
| VEX.NDS <sup>1</sup> .LZ.F3.0F38.W1 F7 /r<br>SARX <i>r64a, r/m64, r64b</i> | RMV       | V/N.E.                | BMI2                     | Shift <i>r/m64</i> arithmetically right with count specified in <i>r64b</i> . |
| VEX.NDS <sup>1</sup> .LZ.66.0F38.W1 F7 /r<br>SHLX <i>r64a, r/m64, r64b</i> | RMV       | V/N.E.                | BMI2                     | Shift <i>r/m64</i> logically left with count specified in <i>r64b</i> .       |
| VEX.NDS <sup>1</sup> .LZ.F2.0F38.W1 F7 /r<br>SHRX <i>r64a, r/m64, r64b</i> | RMV       | V/N.E.                | BMI2                     | Shift r/m64 logically right with count specified in r64b.                     |

#### **NOTES:**

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3    | Operand 4 |
|-------|---------------|---------------|--------------|-----------|
| RMV   | ModRM:reg (w) | ModRM:r/m (r) | VEX.νννν (r) | NA        |

# **Description**

Shifts the bits of the first source operand (the second operand) to the left or right by a COUNT value specified in the second source operand (the third operand). The result is written to the destination operand (the first operand).

The shift arithmetic right (SARX) and shift logical right (SHRX) instructions shift the bits of the destination operand to the right (toward less significant bit locations), SARX keeps and propagates the most significant bit (sign bit) while shifting.

The logical shift left (SHLX) shifts the bits of the destination operand to the left (toward more significant bit locations).

This instruction is not supported in real mode and virtual-8086 mode. The operand size is always 32 bits if not in 64-bit mode. In 64-bit mode operand size 64 requires VEX.W1. VEX.W1 is ignored in non-64-bit modes. An attempt to execute this instruction with VEX.L not equal to 0 will cause #UD.

If the value specified in the first source operand exceeds OperandSize -1, the COUNT value is masked. SARX,SHRX, and SHLX instructions do not update flags.

# Operation

TEMP  $\leftarrow$  SRC1; IF VEX.W1 and CS.L = 1 THEN countMASK  $\leftarrow$  3FH;

<sup>1.</sup> ModRM:r/m is used to encode the first source operand (second operand) and VEX.vvvv encodes the second source operand (third operand).

```
ELSE
   countMASK \leftarrow1FH;
FΙ
COUNT \leftarrow (SRC2 \text{ AND countMASK})
DEST[OperandSize -1] = TEMP[OperandSize -1];
DO WHILE (COUNT \neq 0)
   IF instruction is SHLX
        THEN
             DEST[] \leftarrow DEST *2;
        ELSE IF instruction is SHRX
             THEN
                  DEST[] ← DEST /2; //unsigned divide
        ELSE
                       // SARX
                  DEST[] ← DEST /2; // signed divide, round toward negative infinity
   FI;
   COUNT \leftarrow COUNT - 1;
OD
```

# **Flags Affected**

None.

# Intel C/C++ Compiler Intrinsic Equivalent

Auto-generated from high-level language.

# **SIMD Floating-Point Exceptions**

None

# Other Exceptions

See Section 2.5.1, "Exception Conditions for VEX-Encoded GPR Instructions", Table 2-29; additionally #UD If VEX.W = 1.

# SBB—Integer Subtraction with Borrow

| Opcode           | Instruction             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                    |
|------------------|-------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------|
| 1C <i>ib</i>     | SBB AL, imm8            | 1         | Valid          | Valid               | Subtract with borrow imm8 from AL.                                             |
| 1D <i>iw</i>     | SBB AX, imm16           | 1         | Valid          | Valid               | Subtract with borrow imm16 from AX.                                            |
| 1D id            | SBB EAX, imm32          | 1         | Valid          | Valid               | Subtract with borrow imm32 from EAX.                                           |
| REX.W + 1D id    | SBB RAX, imm32          | 1         | Valid          | N.E.                | Subtract with borrow sign-extended <i>imm.32</i> to 64-bits from RAX.          |
| 80 /3 ib         | SBB r/m8, imm8          | MI        | Valid          | Valid               | Subtract with borrow imm8 from r/m8.                                           |
| REX + 80 /3 ib   | SBB r/m8*, imm8         | MI        | Valid          | N.E.                | Subtract with borrow imm8 from r/m8.                                           |
| 81 /3 iw         | SBB r/m16, imm16        | MI        | Valid          | Valid               | Subtract with borrow imm16 from r/m16.                                         |
| 81 /3 id         | SBB r/m32, imm32        | MI        | Valid          | Valid               | Subtract with borrow imm32 from r/m32.                                         |
| REX.W + 81 /3 id | SBB <i>r/m64, imm32</i> | MI        | Valid          | N.E.                | Subtract with borrow sign-extended <i>imm32 to</i> 64-bits from <i>r/m64</i> . |
| 83 /3 ib         | SBB r/m16, imm8         | MI        | Valid          | Valid               | Subtract with borrow sign-extended <i>imm8</i> from <i>r/m16</i> .             |
| 83 /3 ib         | SBB r/m32, imm8         | MI        | Valid          | Valid               | Subtract with borrow sign-extended <i>imm8</i> from <i>r/m32</i> .             |
| REX.W + 83 /3 ib | SBB r/m64, imm8         | MI        | Valid          | N.E.                | Subtract with borrow sign-extended <i>imm8</i> from <i>r/m64</i> .             |
| 18 /r            | SBB r/m8, r8            | MR        | Valid          | Valid               | Subtract with borrow r8 from r/m8.                                             |
| REX + 18 /r      | SBB r/m8*, r8           | MR        | Valid          | N.E.                | Subtract with borrow r8 from r/m8.                                             |
| 19 /r            | SBB r/m16, r16          | MR        | Valid          | Valid               | Subtract with borrow r16 from r/m16.                                           |
| 19 /r            | SBB r/m32, r32          | MR        | Valid          | Valid               | Subtract with borrow <i>r32</i> from <i>r/m32</i> .                            |
| REX.W + 19 /r    | SBB r/m64, r64          | MR        | Valid          | N.E.                | Subtract with borrow r64 from r/m64.                                           |
| 1A /r            | SBB r8, r/m8            | RM        | Valid          | Valid               | Subtract with borrow r/m8 from r8.                                             |
| REX + 1A /r      | SBB r8*, r/m8*          | RM        | Valid          | N.E.                | Subtract with borrow r/m8 from r8.                                             |
| 1B /r            | SBB <i>r16, r/m16</i>   | RM        | Valid          | Valid               | Subtract with borrow r/m16 from r16.                                           |
| 1B /r            | SBB <i>r32, r/m32</i>   | RM        | Valid          | Valid               | Subtract with borrow r/m32 from r32.                                           |
| REX.W + 1B /r    | SBB <i>r64, r/m64</i>   | RM        | Valid          | N.E.                | Subtract with borrow r/m64 from r64.                                           |

# **NOTES:**

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| 1     | AL/AX/EAX/RAX | imm8/16/32    | NA        | NA        |
| MI    | ModRM:r/m (w) | imm8/16/32    | NA        | NA        |
| MR    | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

# **Description**

Adds the source operand (second operand) and the carry (CF) flag, and subtracts the result from the destination operand (first operand). The result of the subtraction is stored in the destination operand. The destination operand can be a register or a memory location; the source operand can be an immediate, a register, or a memory location. (However, two memory operands cannot be used in one instruction.) The state of the CF flag represents a borrow from a previous subtraction.

When an immediate value is used as an operand, it is sign-extended to the length of the destination operand format.

The SBB instruction does not distinguish between signed or unsigned operands. Instead, the processor evaluates the result for both data types and sets the OF and CF flags to indicate a borrow in the signed or unsigned result, respectively. The SF flag indicates the sign of the signed result.

The SBB instruction is usually executed as part of a multibyte or multiword subtraction in which a SUB instruction is followed by a SBB instruction.

This instruction can be used with a LOCK prefix to allow the instruction to be executed atomically.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

# Operation

 $DEST \leftarrow (DEST - (SRC + CF));$ 

# Intel C/C++ Compiler Intrinsic Equivalent

SBB: extern unsigned char \_subborrow\_u8(unsigned char c\_in, unsigned char src1, unsigned char src2, unsigned char \*diff\_out);

SBB: extern unsigned char \_subborrow\_u16(unsigned char c\_in, unsigned short src1, unsigned short src2, unsigned short \*diff\_out);

SBB: extern unsigned char \_subborrow\_u32(unsigned char c\_in, unsigned int src1, unsigned char int, unsigned int \*diff\_out);

SBB: extern unsigned char \_subborrow\_u64(unsigned char c\_in, unsigned \_\_int64 src1, unsigned \_\_int64 src2, unsigned

# **Flags Affected**

int64 \*diff out);

The OF, SF, ZF, AF, PF, and CF flags are set according to the result.

#### **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

#### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.
#UD If the LOCK prefix is used but the destination is not a memory operand.

# Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If the LOCK prefix is used but the destination is not a memory operand.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used but the destination is not a memory operand.

# SCAS/SCASB/SCASW/SCASD—Scan String

| Opcode     | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                            |
|------------|-------------|-----------|----------------|---------------------|------------------------------------------------------------------------|
| AE         | SCAS m8     | NP        | Valid          | Valid               | Compare AL with byte at ES:(E)DI or RDI, then set status flags.*       |
| AF         | SCAS m16    | NP        | Valid          | Valid               | Compare AX with word at ES:(E)DI or RDI, then set status flags.*       |
| AF         | SCAS m32    | NP        | Valid          | Valid               | Compare EAX with doubleword at ES(E)DI or RDI then set status flags.*  |
| REX.W + AF | SCAS m64    | NP        | Valid          | N.E.                | Compare RAX with quadword at RDI or EDI then set status flags.         |
| AE         | SCASB       | NP        | Valid          | Valid               | Compare AL with byte at ES:(E)DI or RDI then set status flags.*        |
| AF         | SCASW       | NP        | Valid          | Valid               | Compare AX with word at ES:(E)DI or RDI then set status flags.*        |
| AF         | SCASD       | NP        | Valid          | Valid               | Compare EAX with doubleword at ES:(E)DI or RDI then set status flags.* |
| REX.W + AF | SCASQ       | NP        | Valid          | N.E.                | Compare RAX with quadword at RDI or EDI then set status flags.         |

#### NOTES:

# **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |  |
|-------|-----------|-----------|-----------|-----------|--|
| NP    | NA        | NA        | NA        | NA        |  |

# **Description**

In non-64-bit modes and in default 64-bit mode: this instruction compares a byte, word, doubleword or quadword specified using a memory operand with the value in AL, AX, or EAX. It then sets status flags in EFLAGS recording the results. The memory operand address is read from ES:(E)DI register (depending on the address-size attribute of the instruction and the current operational mode). Note that ES cannot be overridden with a segment override prefix.

At the assembly-code level, two forms of this instruction are allowed. The explicit-operand form and the no-operands form. The explicit-operand form (specified using the SCAS mnemonic) allows a memory operand to be specified explicitly. The memory operand must be a symbol that indicates the size and location of the operand value. The register operand is then automatically selected to match the size of the memory operand (AL register for byte comparisons, AX for word comparisons, EAX for doubleword comparisons). The explicit-operand form is provided to allow documentation. Note that the documentation provided by this form can be misleading. That is, the memory operand symbol must specify the correct type (size) of the operand (byte, word, or doubleword) but it does not have to specify the correct location. The location is always specified by ES:(E)DI.

The no-operands form of the instruction uses a short form of SCAS. Again, ES:(E)DI is assumed to be the memory operand and AL, AX, or EAX is assumed to be the register operand. The size of operands is selected by the mnemonic: SCASB (byte comparison), SCASW (word comparison), or SCASD (doubleword comparison).

After the comparison, the (E)DI register is incremented or decremented automatically according to the setting of the DF flag in the EFLAGS register. If the DF flag is 0, the (E)DI register is incremented; if the DF flag is 1, the (E)DI register is decremented. The register is incremented or decremented by 1 for byte operations, by 2 for word operations, and by 4 for doubleword operations.

SCAS, SCASB, SCASW, SCASD, and SCASQ can be preceded by the REP prefix for block comparisons of ECX bytes, words, doublewords, or quadwords. Often, however, these instructions will be used in a LOOP construct that takes

<sup>\*</sup> In 64-bit mode, only 64-bit (RDI) and 32-bit (EDI) address sizes are supported. In non-64-bit mode, only 32-bit (EDI) and 16-bit (DI) address sizes are supported.

some action based on the setting of status flags. See "REP/REPE/REPZ /REPNE/REPNZ—Repeat String Operation Prefix" in this chapter for a description of the REP prefix.

In 64-bit mode, the instruction's default address size is 64-bits, 32-bit address size is supported using the prefix 67H. Using a REX prefix in the form of REX.W promotes operation on doubleword operand to 64 bits. The 64-bit no-operand mnemonic is SCASQ. Address of the memory operand is specified in either RDI or EDI, and AL/AX/EAX/RAX may be used as the register operand. After a comparison, the destination register is incremented or decremented by the current operand size (depending on the value of the DF flag). See the summary chart at the beginning of this section for encoding data and limits.

# Operation

```
Non-64-bit Mode:
IF (Byte comparison)
    THEN
         temp \leftarrow AL - SRC;
         SetStatusFlags(temp);
               THEN IF DF = 0
                    THEN (E)DI \leftarrow (E)DI + 1;
                    ELSE (E)DI \leftarrow (E)DI - 1; FI;
    ELSE IF (Word comparison)
         THEN
               temp \leftarrow AX - SRC;
               SetStatusFlags(temp);
               IF DF = 0
                    THEN (E)DI \leftarrow (E)DI + 2;
                    ELSE (E)DI \leftarrow (E)DI - 2; FI;
         FI;
    ELSE IF (Doubleword comparison)
         THEN
               temp \leftarrow EAX - SRC;
               SetStatusFlags(temp);
               IF DF = 0
                    THEN (E)DI \leftarrow (E)DI + 4;
                    ELSE (E)DI \leftarrow (E)DI - 4; FI;
         FI:
FI;
64-bit Mode:
IF (Byte cmparison)
    THEN
         temp \leftarrow AL - SRC;
         SetStatusFlags(temp);
               THEN IF DF = 0
                    THEN (R|E)DI \leftarrow (R|E)DI + 1;
                    ELSE (RIE)DI \leftarrow (RIE)DI - 1; FI;
    ELSE IF (Word comparison)
         THEN
               temp \leftarrow AX – SRC;
               SetStatusFlags(temp);
               IF DF = 0
                    THEN (RIE)DI \leftarrow (RIE)DI + 2;
                    ELSE (R|E)DI \leftarrow (R|E)DI - 2; FI;
         FI;
```

```
ELSE IF (Doubleword comparison)
         THEN
               temp \leftarrow EAX - SRC;
              SetStatusFlags(temp);
              IF DF = 0
                    THEN (R|E)DI \leftarrow (R|E)DI + 4;
                    ELSE (RIE)DI \leftarrow (RIE)DI - 4; FI;
         FI:
    ELSE IF (Quadword comparison using REX.W)
         THEN
               temp \leftarrow RAX - SRC;
               SetStatusFlags(temp);
              IF DF = 0
                    THEN (RIE)DI \leftarrow (RIE)DI + 8;
                    ELSE (R|E)DI \leftarrow (R|E)DI - 8;
               FI;
    FI;
F
```

# Flags Affected

The OF, SF, ZF, AF, PF, and CF flags are set according to the temporary result of the comparison.

#### **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the limit of the ES segment.

If the ES register contains a NULL segment selector.

If an illegal memory operand effective address in the ES segment is given.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

#### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

**#UD** If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

# SETcc—Set Byte on Condition

| Opcode      | Instruction  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                       |
|-------------|--------------|-----------|----------------|---------------------|---------------------------------------------------|
| 0F 97       | SETA r/m8    | М         | Valid          | Valid               | Set byte if above (CF=0 and ZF=0).                |
| REX + 0F 97 | SETA r/m8*   | М         | Valid          | N.E.                | Set byte if above (CF=0 and ZF=0).                |
| 0F 93       | SETAE r/m8   | М         | Valid          | Valid               | Set byte if above or equal (CF=0).                |
| REX + 0F 93 | SETAE r/m8*  | М         | Valid          | N.E.                | Set byte if above or equal (CF=0).                |
| 0F 92       | SETB r/m8    | М         | Valid          | Valid               | Set byte if below (CF=1).                         |
| REX + 0F 92 | SETB r/m8*   | М         | Valid          | N.E.                | Set byte if below (CF=1).                         |
| 0F 96       | SETBE r/m8   | М         | Valid          | Valid               | Set byte if below or equal (CF=1 or ZF=1).        |
| REX + 0F 96 | SETBE r/m8*  | М         | Valid          | N.E.                | Set byte if below or equal (CF=1 or ZF=1).        |
| 0F 92       | SETC r/m8    | М         | Valid          | Valid               | Set byte if carry (CF=1).                         |
| REX + 0F 92 | SETC r/m8*   | М         | Valid          | N.E.                | Set byte if carry (CF=1).                         |
| 0F 94       | SETE r/m8    | М         | Valid          | Valid               | Set byte if equal (ZF=1).                         |
| REX + 0F 94 | SETE r/m8*   | М         | Valid          | N.E.                | Set byte if equal (ZF=1).                         |
| 0F 9F       | SETG r/m8    | М         | Valid          | Valid               | Set byte if greater (ZF=0 and SF=0F).             |
| REX + OF 9F | SETG r/m8*   | М         | Valid          | N.E.                | Set byte if greater (ZF=0 and SF=0F).             |
| 0F 9D       | SETGE r/m8   | М         | Valid          | Valid               | Set byte if greater or equal (SF=OF).             |
| REX + OF 9D | SETGE r/m8*  | М         | Valid          | N.E.                | Set byte if greater or equal (SF=OF).             |
| OF 9C       | SETL r/m8    | М         | Valid          | Valid               | Set byte if less (SF≠ OF).                        |
| REX + OF 9C | SETL r/m8*   | М         | Valid          | N.E.                | Set byte if less (SF≠ OF).                        |
| 0F 9E       | SETLE r/m8   | М         | Valid          | Valid               | Set byte if less or equal (ZF=1 or SF $\neq$ OF). |
| REX + 0F 9E | SETLE r/m8*  | М         | Valid          | N.E.                | Set byte if less or equal (ZF=1 or SF $\neq$ OF). |
| 0F 96       | SETNA r/m8   | М         | Valid          | Valid               | Set byte if not above (CF=1 or ZF=1).             |
| REX + 0F 96 | SETNA r/m8*  | М         | Valid          | N.E.                | Set byte if not above (CF=1 or ZF=1).             |
| 0F 92       | SETNAE r/m8  | М         | Valid          | Valid               | Set byte if not above or equal (CF=1).            |
| REX + 0F 92 | SETNAE r/m8* | М         | Valid          | N.E.                | Set byte if not above or equal (CF=1).            |
| 0F 93       | SETNB r/m8   | М         | Valid          | Valid               | Set byte if not below (CF=0).                     |
| REX + 0F 93 | SETNB r/m8*  | М         | Valid          | N.E.                | Set byte if not below (CF=0).                     |
| 0F 97       | SETNBE r/m8  | М         | Valid          | Valid               | Set byte if not below or equal (CF=0 and ZF=0).   |
| REX + 0F 97 | SETNBE r/m8* | М         | Valid          | N.E.                | Set byte if not below or equal (CF=0 and ZF=0).   |
| OF 93       | SETNC r/m8   | М         | Valid          | Valid               | Set byte if not carry (CF=0).                     |
| REX + 0F 93 | SETNC r/m8*  | М         | Valid          | N.E.                | Set byte if not carry (CF=0).                     |
| 0F 95       | SETNE r/m8   | М         | Valid          | Valid               | Set byte if not equal (ZF=0).                     |
| REX + 0F 95 | SETNE r/m8*  | М         | Valid          | N.E.                | Set byte if not equal (ZF=0).                     |
| OF 9E       | SETNG r/m8   | М         | Valid          | Valid               | Set byte if not greater (ZF=1 or SF $\neq$ OF)    |
| REX + OF 9E | SETNG r/m8*  | М         | Valid          | N.E.                | Set byte if not greater (ZF=1 or SF $\neq$ OF).   |
| 0F 9C       | SETNGE r/m8  | М         | Valid          | Valid               | Set byte if not greater or equal (SF $\neq$ OF).  |
| REX + OF 9C | SETNGE r/m8* | М         | Valid          | N.E.                | Set byte if not greater or equal (SF $\neq$ OF).  |
| 0F 9D       | SETNL r/m8   | М         | Valid          | Valid               | Set byte if not less (SF=0F).                     |
| REX + OF 9D | SETNL r/m8*  | М         | Valid          | N.E.                | Set byte if not less (SF=0F).                     |
| 0F 9F       | SETNLE r/m8  | М         | Valid          | Valid               | Set byte if not less or equal (ZF=0 and SF=0      |

| Opcode      | Instruction  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                     |
|-------------|--------------|-----------|----------------|---------------------|-------------------------------------------------|
| REX + OF 9F | SETNLE r/m8* | М         | Valid          | N.E.                | Set byte if not less or equal (ZF=0 and SF=0F). |
| 0F 91       | SETNO r/m8   | М         | Valid          | Valid               | Set byte if not overflow (OF=0).                |
| REX + 0F 91 | SETNO r/m8*  | М         | Valid          | N.E.                | Set byte if not overflow (OF=0).                |
| 0F 9B       | SETNP r/m8   | М         | Valid          | Valid               | Set byte if not parity (PF=0).                  |
|             |              |           |                |                     |                                                 |
| REX + OF 9B | SETNP r/m8*  | М         | Valid          | N.E.                | Set byte if not parity (PF=0).                  |
| 0F 99       | SETNS r/m8   | М         | Valid          | Valid               | Set byte if not sign (SF=0).                    |
| REX + 0F 99 | SETNS r/m8*  | М         | Valid          | N.E.                | Set byte if not sign (SF=0).                    |
| 0F 95       | SETNZ r/m8   | М         | Valid          | Valid               | Set byte if not zero (ZF=0).                    |
| REX + 0F 95 | SETNZ r/m8*  | М         | Valid          | N.E.                | Set byte if not zero (ZF=0).                    |
| 0F 90       | SETO r/m8    | М         | Valid          | Valid               | Set byte if overflow (OF=1)                     |
| REX + 0F 90 | SETO r/m8*   | М         | Valid          | N.E.                | Set byte if overflow (OF=1).                    |
| 0F 9A       | SETP r/m8    | М         | Valid          | Valid               | Set byte if parity (PF=1).                      |
| REX + OF 9A | SETP r/m8*   | М         | Valid          | N.E.                | Set byte if parity (PF=1).                      |
| 0F 9A       | SETPE r/m8   | М         | Valid          | Valid               | Set byte if parity even (PF=1).                 |
| REX + OF 9A | SETPE r/m8*  | М         | Valid          | N.E.                | Set byte if parity even (PF=1).                 |
| 0F 9B       | SETPO r/m8   | М         | Valid          | Valid               | Set byte if parity odd (PF=0).                  |
| REX + OF 9B | SETPO r/m8*  | М         | Valid          | N.E.                | Set byte if parity odd (PF=0).                  |
| 0F 98       | SETS r/m8    | М         | Valid          | Valid               | Set byte if sign (SF=1).                        |
| REX + 0F 98 | SETS r/m8*   | М         | Valid          | N.E.                | Set byte if sign (SF=1).                        |
| 0F 94       | SETZ r/m8    | М         | Valid          | Valid               | Set byte if zero (ZF=1).                        |
| REX + 0F 94 | SETZ r/m8*   | М         | Valid          | N.E.                | Set byte if zero (ZF=1).                        |

# **NOTES:**

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r) | NA        | NA        | NA        |

# **Description**

Sets the destination operand to 0 or 1 depending on the settings of the status flags (CF, SF, OF, ZF, and PF) in the EFLAGS register. The destination operand points to a byte register or a byte in memory. The condition code suffix (cc) indicates the condition being tested for.

The terms "above" and "below" are associated with the CF flag and refer to the relationship between two unsigned integer values. The terms "greater" and "less" are associated with the SF and OF flags and refer to the relationship between two signed integer values.

Many of the SETcc instruction opcodes have alternate mnemonics. For example, SETG (set byte if greater) and SETNLE (set if not less or equal) have the same opcode and test for the same condition: ZF equals 0 and SF equals OF. These alternate mnemonics are provided to make code more intelligible. Appendix B, "EFLAGS Condition Codes," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, shows the alternate mnemonics for various test conditions.

Some languages represent a logical one as an integer with all bits set. This representation can be obtained by choosing the logically opposite condition for the SET*cc* instruction, then decrementing the result. For example, to test for overflow, use the SETNO instruction, then decrement the result.

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

In IA-64 mode, the operand size is fixed at 8 bits. Use of REX prefix enable uniform addressing to additional byte registers. Otherwise, this instruction's operation is the same as in legacy mode and compatibility mode.

#### Operation

```
 \begin{tabular}{ll} \mbox{FC condition} \\ \mbox{THEN DEST} \leftarrow 1; \\ \mbox{ELSE DEST} \leftarrow 0; \\ \mbox{FI}; \\ \end{tabular}
```

# Flags Affected

None.

# **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#UD If the LOCK prefix is used.

#### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used.

# Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#UD If the LOCK prefix is used.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#UD If the LOCK prefix is used.

# SFENCE—Store Fence

| Opcode*  | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                  |
|----------|-------------|-----------|----------------|---------------------|------------------------------|
| OF AE F8 | SFENCE      | NP        | Valid          | Valid               | Serializes store operations. |

# **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

# Description

Performs a serializing operation on all store-to-memory instructions that were issued prior the SFENCE instruction. This serializing operation guarantees that every store instruction that precedes the SFENCE instruction in program order becomes globally visible before any store instruction that follows the SFENCE instruction. The SFENCE instruction is ordered with respect to store instructions, other SFENCE instructions, any LFENCE and MFENCE instructions, and any serializing instructions (such as the CPUID instruction). It is not ordered with respect to load instructions.

Weakly ordered memory types can be used to achieve higher processor performance through such techniques as out-of-order issue, write-combining, and write-collapsing. The degree to which a consumer of data recognizes or knows that the data is weakly ordered varies among applications and may be unknown to the producer of this data. The SFENCE instruction provides a performance-efficient way of ensuring store ordering between routines that produce weakly-ordered results and routines that consume this data.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

Specification of the instruction's opcode above indicates a ModR/M byte of F8. For this instruction, the processor ignores the r/m field of the ModR/M byte. Thus, SFENCE is encoded by any opcode of the form 0F AE Fx, where x is in the range 8-F.

#### Operation

Wait On Following Stores Until(preceding stores globally visible);

#### Intel C/C++ Compiler Intrinsic Equivalent

void \_mm\_sfence(void)

#### **Exceptions (All Operating Modes)**

#UD If CPUID.01H:EDX.SSE[bit 25] = 0.

If the LOCK prefix is used.

# SGDT—Store Global Descriptor Table Register

| Opcode*  | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description      |
|----------|-------------|-----------|----------------|---------------------|------------------|
| 0F 01 /0 | SGDT m      | М         | Valid          | Valid               | Store GDTR to m. |

#### **NOTES:**

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (w) | NA        | NA        | NA        |

# **Description**

Stores the content of the global descriptor table register (GDTR) in the destination operand. The destination operand specifies a memory location.

In legacy or compatibility mode, the destination operand is a 6-byte memory location. If the operand-size attribute is 16 bits, the limit is stored in the low 2 bytes and the 24-bit base address is stored in bytes 3-5, and byte 6 is zero-filled. If the operand-size attribute is 32 bits, the 16-bit limit field of the register is stored in the low 2 bytes of the memory location and the 32-bit base address is stored in the high 4 bytes.

In IA-32e mode, the operand size is fixed at 8+2 bytes. The instruction stores an 8-byte base and a 2-byte limit.

SGDT is useful only by operating-system software. However, it can be used in application programs without causing an exception to be generated. See "LGDT/LIDT—Load Global/Interrupt Descriptor Table Register" in Chapter 3, Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A, for information on loading the GDTR and IDTR.

#### IA-32 Architecture Compatibility

The 16-bit form of the SGDT is compatible with the Intel 286 processor if the upper 8 bits are not referenced. The Intel 286 processor fills these bits with 1s; the Pentium 4, Intel Xeon, P6 processor family, Pentium, Intel 486, and Intel  $386^{\text{TM}}$  processors fill these bits with 0s.

#### Operation

```
IF instruction is SGDT

IF OperandSize = 16

THEN

DEST[0:15] \leftarrow GDTR(Limit);
DEST[16:39] \leftarrow GDTR(Base); (* 24 bits of base address stored *)
DEST[40:47] \leftarrow 0;
ELSE \ IF (32-bit Operand Size)
DEST[0:15] \leftarrow GDTR(Limit);
DEST[16:47] \leftarrow GDTR(Base); (* Full 32-bit base address stored *)
FI;
ELSE \ (* 64-bit Operand Size *)
DEST[0:15] \leftarrow GDTR(Limit);
DEST[0:15] \leftarrow GDTR(Limit);
DEST[16:79] \leftarrow GDTR(Base); (* Full 64-bit base address stored *)
FI;
FI;
```

# Flags Affected

None.

<sup>\*</sup> See IA-32 Architecture Compatibility section below.

# **Protected Mode Exceptions**

**#UD** If the destination operand is a register.

If the LOCK prefix is used.

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit. If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

# **Real-Address Mode Exceptions**

**#UD** If the destination operand is a register.

If the LOCK prefix is used.

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

# Virtual-8086 Mode Exceptions

**#UD** If the destination operand is a register.

If the LOCK prefix is used.

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#### Compatibility Mode Exceptions

Same exceptions as in protected mode.

#### 64-Bit Mode Exceptions

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

**#UD** If the destination operand is a register.

If the LOCK prefix is used.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

# SHLD—Double Precision Shift Left

| Opcode*             | Instruction                 | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                          |
|---------------------|-----------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------------|
| OF A4 /r ib         | SHLD r/m16, r16, imm8       | MRI       | Valid          | Valid               | Shift <i>r/m16</i> to left <i>imm8</i> places while shifting bits from <i>r16</i> in from the right. |
| 0F A5 /r            | SHLD <i>r/m16, r16</i> , CL | MRC       | Valid          | Valid               | Shift $r/m16$ to left CL places while shifting bits from $r16$ in from the right.                    |
| OF A4 /r ib         | SHLD r/m32, r32, imm8       | MRI       | Valid          | Valid               | Shift <i>r/m32</i> to left <i>imm8</i> places while shifting bits from <i>r32</i> in from the right. |
| REX.W + OF A4 /r ib | SHLD r/m64, r64, imm8       | MRI       | Valid          | N.E.                | Shift <i>r/m64</i> to left <i>imm8</i> places while shifting bits from <i>r64</i> in from the right. |
| 0F A5 /r            | SHLD <i>r/m32, r32</i> , CL | MRC       | Valid          | Valid               | Shift $r/m32$ to left CL places while shifting bits from $r32$ in from the right.                    |
| REX.W + OF A5 /r    | SHLD <i>r/m64, r64</i> , CL | MRC       | Valid          | N.E.                | Shift <i>r/m64</i> to left CL places while shifting bits from <i>r64</i> in from the right.          |

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| MRI   | ModRM:r/m (w) | ModRM:reg (r) | imm8      | NA        |
| MRC   | ModRM:r/m (w) | ModRM:reg (r) | CL        | NA        |

# **Description**

The SHLD instruction is used for multi-precision shifts of 64 bits or more.

The instruction shifts the first operand (destination operand) to the left the number of bits specified by the third operand (count operand). The second operand (source operand) provides bits to shift in from the right (starting with bit 0 of the destination operand).

The destination operand can be a register or a memory location; the source operand is a register. The count operand is an unsigned integer that can be stored in an immediate byte or in the CL register. If the count operand is CL, the shift count is the logical AND of CL and a count mask. In non-64-bit modes and default 64-bit mode; only bits 0 through 4 of the count are used. This masks the count to a value between 0 and 31. If a count is greater than the operand size, the result is undefined.

If the count is 1 or greater, the CF flag is filled with the last bit shifted out of the destination operand. For a 1-bit shift, the OF flag is set if a sign change occurred; otherwise, it is cleared. If the count operand is 0, flags are not affected.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits (upgrading the count mask to 6 bits). See the summary chart at the beginning of this section for encoding data and limits.

# Operation

```
IF (In 64-Bit Mode and REX.W = 1)

THEN COUNT ← COUNT MOD 64;

ELSE COUNT ← COUNT MOD 32;

FI

SIZE ← OperandSize;

IF COUNT = 0

THEN

No operation;

ELSE
```

```
IF COUNT > SIZE
             THEN (* Bad parameters *)
                  DEST is undefined;
                  CF, OF, SF, ZF, AF, PF are undefined;
             ELSE (* Perform the shift *)
                  CF \leftarrow BIT[DEST, SIZE - COUNT];
                  (* Last bit shifted out on exit *)
                  FOR i ← SIZE - 1 DOWN TO COUNT
                        DO
                             Bit(DEST, i) \leftarrow Bit(DEST, i - COUNT);
                        OD:
                  FOR i ← COUNT - 1 DOWN TO 0
                        DO
                             BIT[DEST, i] \leftarrow BIT[SRC, i - COUNT + SIZE];
                        OD:
        FI;
FI;
```

#### Flags Affected

If the count is 1 or greater, the CF flag is filled with the last bit shifted out of the destination operand and the SF, ZF, and PF flags are set according to the value of the result. For a 1-bit shift, the OF flag is set if a sign change occurred; otherwise, it is cleared. For shifts greater than 1 bit, the OF flag is undefined. If a shift occurs, the AF flag is undefined. If the count operand is 0, the flags are not affected. If the count is greater than the operand size, the flags are undefined.

# **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

# **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

#### Compatibility Mode Exceptions

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

If alignment checking is enabled and an unaligned memory reference is made while the current privilege level is 3. #AC(0)

#UD If the LOCK prefix is used.

# SHRD—Double Precision Shift Right

| Opcode*             | Instruction                  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                          |
|---------------------|------------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------------|
| OF AC /r ib         | SHRD <i>r/m16, r16, imm8</i> | MRI       | Valid          | Valid               | Shift <i>r/m16</i> to right <i>imm8</i> places while shifting bits from <i>r16</i> in from the left. |
| OF AD /r            | SHRD <i>r/m16, r16,</i> CL   | MRC       | Valid          | Valid               | Shift $r/m16$ to right CL places while shifting bits from $r16$ in from the left.                    |
| OF AC /r ib         | SHRD <i>r/m32, r32, imm8</i> | MRI       | Valid          | Valid               | Shift <i>r/m32</i> to right <i>imm8</i> places while shifting bits from <i>r32</i> in from the left. |
| REX.W + OF AC /r ib | SHRD r/m64, r64, imm8        | MRI       | Valid          | N.E.                | Shift <i>r/m64</i> to right <i>imm8</i> places while shifting bits from <i>r64</i> in from the left. |
| OF AD /r            | SHRD <i>r/m32, r32</i> , CL  | MRC       | Valid          | Valid               | Shift <i>r/m32</i> to right CL places while shifting bits from <i>r32</i> in from the left.          |
| REX.W + OF AD /r    | SHRD <i>r/m64, r64</i> , CL  | MRC       | Valid          | N.E.                | Shift <i>r/m64</i> to right CL places while shifting bits from <i>r64</i> in from the left.          |

## Instruction Operand Encoding

|       |               | <del>-</del>  |           |           |
|-------|---------------|---------------|-----------|-----------|
| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
| MRI   | ModRM:r/m (w) | ModRM:reg (r) | imm8      | NA        |
| MRC   | ModRM:r/m (w) | ModRM:reg (r) | CL        | NA        |

# **Description**

The SHRD instruction is useful for multi-precision shifts of 64 bits or more.

The instruction shifts the first operand (destination operand) to the right the number of bits specified by the third operand (count operand). The second operand (source operand) provides bits to shift in from the left (starting with the most significant bit of the destination operand).

The destination operand can be a register or a memory location; the source operand is a register. The count operand is an unsigned integer that can be stored in an immediate byte or the CL register. If the count operand is CL, the shift count is the logical AND of CL and a count mask. In non-64-bit modes and default 64-bit mode, the width of the count mask is 5 bits. Only bits 0 through 4 of the count register are used (masking the count to a value between 0 and 31). If the count is greater than the operand size, the result is undefined.

If the count is 1 or greater, the CF flag is filled with the last bit shifted out of the destination operand. For a 1-bit shift, the OF flag is set if a sign change occurred; otherwise, it is cleared. If the count operand is 0, flags are not affected.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits (upgrading the count mask to 6 bits). See the summary chart at the beginning of this section for encoding data and limits.

## Operation

```
IF (In 64-Bit Mode and REX.W = 1)

THEN COUNT ← COUNT MOD 64;

ELSE COUNT ← COUNT MOD 32;

FI

SIZE ← OperandSize;

IF COUNT = 0

THEN

No operation;

ELSE
```

```
IF COUNT > SIZE
              THEN (* Bad parameters *)
                   DEST is undefined;
                   CF, OF, SF, ZF, AF, PF are undefined;
              ELSE (* Perform the shift *)
                   CF ← BIT[DEST, COUNT - 1]; (* Last bit shifted out on exit *)
                   FOR i \leftarrow 0 TO SIZE – 1 – COUNT
                        DO
                             BIT[DEST, i] \leftarrow BIT[DEST, i + COUNT];
                        OD:
                   FOR i ← SIZE - COUNT TO SIZE - 1
                        DO
                             BIT[DEST,i] \leftarrow BIT[SRC, i + COUNT - SIZE];
                        OD;
         FI:
FI;
```

## **Flags Affected**

If the count is 1 or greater, the CF flag is filled with the last bit shifted out of the destination operand and the SF, ZF, and PF flags are set according to the value of the result. For a 1-bit shift, the OF flag is set if a sign change occurred; otherwise, it is cleared. For shifts greater than 1 bit, the OF flag is undefined. If a shift occurs, the AF flag is undefined. If the count operand is 0, the flags are not affected. If the count is greater than the operand size, the flags are undefined.

### **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

#### Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

#### Compatibility Mode Exceptions

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

If alignment checking is enabled and an unaligned memory reference is made while the current privilege level is 3. #AC(0)

#UD If the LOCK prefix is used.

# SHUFPD—Shuffle Packed Double-Precision Floating-Point Values

| Opcode*/<br>Instruction                                               | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                          |
|-----------------------------------------------------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF C6 /r ib<br>SHUFPD xmm1, xmm2/m128, imm8                        | RMI       | V/V                          | SSE2                     | Shuffle packed double-precision floating-point values selected by <i>imm8</i> from <i>xmm1</i> and <i>xmm2/m128</i> to <i>xmm1</i> . |
| VEX.NDS.128.66.0F.WIG C6 /r ib<br>VSHUFPD xmm1, xmm2, xmm3/m128, imm8 | RVMI      | V/V                          | AVX                      | Shuffle Packed double-precision floating-point values selected by <i>imm8</i> from <i>xmm2</i> and <i>xmm3/mem</i> .                 |
| VEX.NDS.256.66.0F.WIG C6 /r ib<br>VSHUFPD ymm1, ymm2, ymm3/m256, imm8 | RVMI      | V/V                          | AVX                      | Shuffle Packed double-precision floating-point values selected by <i>imm8</i> from <i>ymm2</i> and <i>ymm3/mem</i> .                 |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RMI   | ModRM:reg (r, w) | ModRM:r/m (r) | imm8          | NA        |
| RVMI  | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | imm8      |

## **Description**

Moves either of the two packed double-precision floating-point values from destination operand (first operand) into the low quadword of the destination operand; moves either of the two packed double-precision floating-point values from the source operand into to the high quadword of the destination operand (see Figure 4-21). The select operand (third operand) determines which values are moved to the destination operand.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.



Figure 4-21. SHUFPD Shuffle Operation

The source operand can be an XMM register or a 128-bit memory location. The destination operand is an XMM register. The select operand is an 8-bit immediate: bit 0 selects which value is moved from the destination operand to the result (where 0 selects the low quadword and 1 selects the high quadword) and bit 1 selects which value is moved from the source operand to the result. Bits 2 through 7 of the select operand are reserved and must be set to 0.

### Operation

```
IF SELECT[0] = 0 

THEN DEST[63:0] \leftarrow DEST[63:0]; 

ELSE DEST[63:0] \leftarrow DEST[127:64]; FI; 

IF SELECT[1] = 0 

THEN DEST[127:64] \leftarrow SRC[63:0]; 

ELSE DEST[127:64] \leftarrow SRC[127:64]; FI;
```

### SHUFPD (128-bit Legacy SSE version)

```
IF IMM0[0] = 0

THEN DEST[63:0] ← SRC1[63:0]

ELSE DEST[63:0] ← SRC1[127:64] FI;

IF IMM0[1] = 0

THEN DEST[127:64] ← SRC2[63:0]

ELSE DEST[127:64] ← SRC2[127:64] FI;

DEST[VLMAX-1:128] (Unmodified)
```

# VSHUFPD (VEX.128 encoded version)

```
IF IMM0[0] = 0

THEN DEST[63:0] \leftarrow SRC1[63:0]

ELSE DEST[63:0] \leftarrow SRC1[127:64] FI;

IF IMM0[1] = 0

THEN DEST[127:64] \leftarrow SRC2[63:0]

ELSE DEST[127:64] \leftarrow SRC2[127:64] FI;

DEST[VLMAX-1:128] \leftarrow 0
```

### VSHUFPD (VEX.256 encoded version)

```
IF IMM0[0] = 0

THEN DEST[63:0] ← SRC1[63:0]

ELSE DEST[63:0] ← SRC1[127:64] FI;

IF IMM0[1] = 0

THEN DEST[127:64] ← SRC2[63:0]

ELSE DEST[127:64] ← SRC2[127:64] FI;

IF IMM0[2] = 0

THEN DEST[191:128] ← SRC1[191:128]

ELSE DEST[191:128] ← SRC1[255:192] FI;

IF IMM0[3] = 0

THEN DEST[255:192] ← SRC2[191:128]

ELSE DEST[255:192] ← SRC2[255:192] FI;
```

## Intel C/C++ Compiler Intrinsic Equivalent

```
SHUFPD: __m128d _mm_shuffle_pd(__m128d a, __m128d b, unsigned int imm8)

VSHUFPD: __m256d _mm256_shuffle_pd (__m256d a, __m256d b, const int select);
```

#### SIMD Floating-Point Exceptions

None.

# Other Exceptions

See Exceptions Type 4.

# SHUFPS—Shuffle Packed Single-Precision Floating-Point Values

| Opcode*/<br>Instruction                                            | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                          |
|--------------------------------------------------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| OF C6 /r ib<br>SHUFPS xmm1, xmm2/m128, imm8                        | RMI       | V/V                          | SSE                      | Shuffle packed single-precision floating-point values selected by <i>imm8</i> from <i>xmm1</i> and <i>xmm1/m128</i> to <i>xmm1</i> . |
| VEX.NDS.128.0F.WIG C6 /r ib<br>VSHUFPS xmm1, xmm2, xmm3/m128, imm8 | RVMI      | V/V                          | AVX                      | Shuffle Packed single-precision floating-point values selected by <i>imm8</i> from <i>xmm2</i> and <i>xmm3/mem</i> .                 |
| VEX.NDS.256.0F.WIG C6 /r ib<br>VSHUFPS ymm1, ymm2, ymm3/m256, imm8 | RVMI      | V/V                          | AVX                      | Shuffle Packed single-precision floating-point values selected by <i>imm8</i> from <i>ymm2</i> and <i>ymm3/mem</i> .                 |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RMI   | ModRM:reg (r, w) | ModRM:r/m (r) | imm8          | NA        |
| RVMI  | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | imm8      |

# Description

Moves two of the four packed single-precision floating-point values from the destination operand (first operand) into the low quadword of the destination operand; moves two of the four packed single-precision floating-point values from the source operand (second operand) into to the high quadword of the destination operand (see Figure 4-22). The select operand (third operand) determines which values are moved to the destination operand.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

determines which values are moved to the destination operand.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.



Figure 4-22. SHUFPS Shuffle Operation

The source operand can be an XMM register or a 128-bit memory location. The destination operand is an XMM register. The select operand is an 8-bit immediate: bits 0 and 1 select the value to be moved from the destination operand to the low doubleword of the result, bits 2 and 3 select the value to be moved from the destination operand to the second doubleword of the result, bits 4 and 5 select the value to be moved from the source operand to the third doubleword of the result, and bits 6 and 7 select the value to be moved from the source operand to the high doubleword of the result.

## Operation

#### CASE (SELECT[1:0]) OF 0: DEST[31:0] $\leftarrow$ DEST[31:0]; DEST[31:0] $\leftarrow$ DEST[63:32]; 1: 2: DEST[31:0] $\leftarrow$ DEST[95:64]; 3: DEST[31:0] $\leftarrow$ DEST[127:96]; ESAC; CASE (SELECT[3:2]) OF 0: DEST[63:32] $\leftarrow$ DEST[31:0]; 1: DEST[63:32] $\leftarrow$ DEST[63:32]; DEST[63:32] $\leftarrow$ DEST[95:64]; 2: 3: DEST[63:32] $\leftarrow$ DEST[127:96]; ESAC; CASE (SELECT[5:4]) OF 0: DEST[95:64] $\leftarrow$ SRC[31:0]; DEST[95:64] $\leftarrow$ SRC[63:32]: 2: DEST[95:64] $\leftarrow$ SRC[95:64]; 3: DEST[95:64] $\leftarrow$ SRC[127:96]; ESAC; CASE (SELECT[7:6]) OF 0: DEST[127:96] $\leftarrow$ SRC[31:0]; DEST[127:96] $\leftarrow$ SRC[63:32]; 1: 2: DEST[127:96] $\leftarrow$ SRC[95:64]; 3: DEST[127:96] $\leftarrow$ SRC[127:96]; ESAC:

# SHUFPS (128-bit Legacy SSE version)

$$\begin{split} & \mathsf{DEST}[31:0] \leftarrow \mathsf{Select4}(\mathsf{SRC1}[127:0], \mathsf{imm8}[1:0]); \\ & \mathsf{DEST}[63:32] \leftarrow \mathsf{Select4}(\mathsf{SRC1}[127:0], \mathsf{imm8}[3:2]); \\ & \mathsf{DEST}[95:64] \leftarrow \mathsf{Select4}(\mathsf{SRC2}[127:0], \mathsf{imm8}[5:4]); \\ & \mathsf{DEST}[127:96] \leftarrow \mathsf{Select4}(\mathsf{SRC2}[127:0], \mathsf{imm8}[7:6]); \\ & \mathsf{DEST}[\mathsf{VLMAX-1:128}] \ (\mathsf{Unmodified}) \end{split}$$

# VSHUFPS (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  Select4(SRC1[127:0], imm8[1:0]); DEST[63:32]  $\leftarrow$  Select4(SRC1[127:0], imm8[3:2]); DEST[95:64]  $\leftarrow$  Select4(SRC2[127:0], imm8[5:4]); DEST[127:96]  $\leftarrow$  Select4(SRC2[127:0], imm8[7:6]); DEST[VLMAX-1:128]  $\leftarrow$  0

# VSHUFPS (VEX.256 encoded version)

```
\begin{split} \mathsf{DEST}[31:0] &\leftarrow \mathsf{Select4}(\mathsf{SRC1}[127:0], \mathsf{imm8}[1:0]); \\ \mathsf{DEST}[63:32] &\leftarrow \mathsf{Select4}(\mathsf{SRC1}[127:0], \mathsf{imm8}[3:2]); \\ \mathsf{DEST}[95:64] &\leftarrow \mathsf{Select4}(\mathsf{SRC2}[127:0], \mathsf{imm8}[5:4]); \\ \mathsf{DEST}[127:96] &\leftarrow \mathsf{Select4}(\mathsf{SRC2}[127:0], \mathsf{imm8}[7:6]); \\ \mathsf{DEST}[159:128] &\leftarrow \mathsf{Select4}(\mathsf{SRC1}[255:128], \mathsf{imm8}[1:0]); \\ \mathsf{DEST}[191:160] &\leftarrow \mathsf{Select4}(\mathsf{SRC1}[255:128], \mathsf{imm8}[3:2]); \\ \mathsf{DEST}[223:192] &\leftarrow \mathsf{Select4}(\mathsf{SRC2}[255:128], \mathsf{imm8}[5:4]); \\ \mathsf{DEST}[255:224] &\leftarrow \mathsf{Select4}(\mathsf{SRC2}[255:128], \mathsf{imm8}[7:6]); \\ \end{split}
```

# Intel C/C++ Compiler Intrinsic Equivalent

SHUFPS: \_\_m128 \_mm\_shuffle\_ps(\_\_m128 a, \_\_m128 b, unsigned int imm8)

VSHUFPS: \_\_m256 \_mm256 \_shuffle\_ps (\_\_m256 a, \_\_m256 b, const int select);

# **SIMD Floating-Point Exceptions**

None.

## Other Exceptions

See Exceptions Type 4.

# SIDT—Store Interrupt Descriptor Table Register

| Opcode*  | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description      |
|----------|-------------|-----------|----------------|---------------------|------------------|
| 0F 01 /1 | SIDT m      | М         | Valid          | Valid               | Store IDTR to m. |

## Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (w) | NA        | NA        | NA        |

## **Description**

Stores the content the interrupt descriptor table register (IDTR) in the destination operand. The destination operand specifies a 6-byte memory location.

In non-64-bit modes, if the operand-size attribute is 32 bits, the 16-bit limit field of the register is stored in the low 2 bytes of the memory location and the 32-bit base address is stored in the high 4 bytes. If the operand-size attribute is 16 bits, the limit is stored in the low 2 bytes and the 24-bit base address is stored in the third, fourth, and fifth byte, with the sixth byte filled with 0s.

In 64-bit mode, the operand size fixed at 8+2 bytes. The instruction stores 8-byte base and 2-byte limit values.

SIDT is only useful in operating-system software; however, it can be used in application programs without causing an exception to be generated. See "LGDT/LIDT—Load Global/Interrupt Descriptor Table Register" in Chapter 3, Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A, for information on loading the GDTR and IDTR.

# **IA-32 Architecture Compatibility**

The 16-bit form of SIDT is compatible with the Intel 286 processor if the upper 8 bits are not referenced. The Intel 286 processor fills these bits with 1s; the Pentium 4, Intel Xeon, P6 processor family, Pentium, Intel486, and Intel386 processors fill these bits with 0s.

## Operation

```
IF instruction is SIDT THEN

IF OperandSize = 16

THEN

DEST[0:15] \leftarrow IDTR(Limit);

DEST[16:39] \leftarrow IDTR(Base); (* 24 bits of base address stored; *)

DEST[40:47] \leftarrow 0;

ELSE IF (32-bit Operand Size)

DEST[0:15] \leftarrow IDTR(Limit);

DEST[16:47] \leftarrow IDTR(Base); FI; (* Full 32-bit base address stored *)

ELSE (* 64-bit Operand Size *)

DEST[0:15] \leftarrow IDTR(Limit);

DEST[0:15] \leftarrow IDTR(Limit);

DEST[0:15] \leftarrow IDTR(Base); (* Full 64-bit base address stored *)

FI;
```

#### Flags Affected

None.

## **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit. If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

**#UD** If the LOCK prefix is used.

# Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

**#UD** If the destination operand is a register.

If the LOCK prefix is used.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

# SLDT—Store Local Descriptor Table Register

| Opcode*          | Instruction  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                         |
|------------------|--------------|-----------|----------------|---------------------|-----------------------------------------------------|
| 0F 00 /0         | SLDT r/m16   | М         | Valid          | Valid               | Stores segment selector from LDTR in <i>r/m16</i> . |
| REX.W + 0F 00 /0 | SLDT r64/m16 | М         | Valid          | Valid               | Stores segment selector from LDTR in $r64/m16$ .    |

### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (w) | NA        | NA        | NA        |

### **Description**

Stores the segment selector from the local descriptor table register (LDTR) in the destination operand. The destination operand can be a general-purpose register or a memory location. The segment selector stored with this instruction points to the segment descriptor (located in the GDT) for the current LDT. This instruction can only be executed in protected mode.

Outside IA-32e mode, when the destination operand is a 32-bit register, the 16-bit segment selector is copied into the low-order 16 bits of the register. The high-order 16 bits of the register are cleared for the Pentium 4, Intel Xeon, and P6 family processors. They are undefined for Pentium, Intel486, and Intel386 processors. When the destination operand is a memory location, the segment selector is written to memory as a 16-bit quantity, regardless of the operand size.

In compatibility mode, when the destination operand is a 32-bit register, the 16-bit segment selector is copied into the low-order 16 bits of the register. The high-order 16 bits of the register are cleared. When the destination operand is a memory location, the segment selector is written to memory as a 16-bit quantity, regardless of the operand size.

In 64-bit mode, using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). The behavior of SLDT with a 64-bit register is to zero-extend the 16-bit selector and store it in the register. If the destination is memory and operand size is 64, SLDT will write the 16-bit selector to memory as a 16-bit quantity, regardless of the operand size

#### Operation

 $\mathsf{DEST} \leftarrow \mathsf{LDTR}(\mathsf{SegmentSelector});$ 

### Flags Affected

None.

### **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit. If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#UD The SLDT instruction is not recognized in real-address mode.

If the LOCK prefix is used.

# Virtual-8086 Mode Exceptions

#UD The SLDT instruction is not recognized in virtual-8086 mode.

If the LOCK prefix is used.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

## SMSW—Store Machine Status Word

| Opcode*          | Instruction  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                        |
|------------------|--------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------------------------|
| 0F 01 /4         | SMSW r/m16   | М         | Valid          | Valid               | Store machine status word to r/m16.                                                                                |
| 0F 01 /4         | SMSW r32/m16 | М         | Valid          | Valid               | Store machine status word in low-order 16 bits of <i>r32/m16</i> ; high-order 16 bits of <i>r32</i> are undefined. |
| REX.W + 0F 01 /4 | SMSW r64/m16 | М         | Valid          | Valid               | Store machine status word in low-order 16 bits of <i>r64/m16</i> ; high-order 16 bits of <i>r32</i> are undefined. |

## Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (w) | NA        | NA        | NA        |

# **Description**

Stores the machine status word (bits 0 through 15 of control register CR0) into the destination operand. The destination operand can be a general-purpose register or a memory location.

In non-64-bit modes, when the destination operand is a 32-bit register, the low-order 16 bits of register CR0 are copied into the low-order 16 bits of the register and the high-order 16 bits are undefined. When the destination operand is a memory location, the low-order 16 bits of register CR0 are written to memory as a 16-bit quantity, regardless of the operand size.

In 64-bit mode, the behavior of the SMSW instruction is defined by the following examples:

- SMSW r16 operand size 16, store CR0[15:0] in r16
- SMSW r32 operand size 32, zero-extend CR0[31:0], and store in r32
- SMSW r64 operand size 64, zero-extend CR0[63:0], and store in r64
- SMSW m16 operand size 16, store CR0[15:0] in m16
- SMSW m16 operand size 32, store CR0[15:0] in m16 (not m32)
- SMSW m16 operands size 64, store CR0[15:0] in m16 (not m64)

SMSW is only useful in operating-system software. However, it is not a privileged instruction and can be used in application programs. The is provided for compatibility with the Intel 286 processor. Programs and procedures intended to run on the Pentium 4, Intel Xeon, P6 family, Pentium, Intel486, and Intel386 processors should use the MOV (control registers) instruction to load the machine status word.

See "Changes to Instruction Behavior in VMX Non-Root Operation" in Chapter 25 of the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3C*, for more information about the behavior of this instruction in VMX non-root operation.

## Operation

DEST  $\leftarrow$  CR0[15:0]; (\* Machine status word \*)

## **Flags Affected**

None.

## **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit. If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

**#UD** If the LOCK prefix is used.

# Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

# SQRTPD—Compute Square Roots of Packed Double-Precision Floating-Point Values

| Opcode*/<br>Instruction                            | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                            |
|----------------------------------------------------|-----------|------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| 66 0F 51 /r<br>SQRTPD xmm1, xmm2/m128              | RM        | V/V                          | SSE2                     | Computes square roots of the packed double-precision floating-point values in <i>xmm2/m128</i> and stores the results in <i>xmm1</i> . |
| VEX.128.66.0F.WIG 51 /r<br>VSQRTPD xmm1, xmm2/m128 | RM        | V/V                          | AVX                      | Computes Square Roots of the packed double-precision floating-point values in <i>xmm2/m128</i> and stores the result in <i>xmm1</i> .  |
| VEX.256.66.0F.WIG 51/r<br>VSQRTPD ymm1, ymm2/m256  | RM        | V/V                          | AVX                      | Computes Square Roots of the packed double-precision floating-point values in <i>ymm2/m256</i> and stores the result in <i>ymm1</i> .  |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |  |
|-------|---------------|---------------|-----------|-----------|--|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |  |

# **Description**

Performs a SIMD computation of the square roots of the two packed double-precision floating-point values in the source operand (second operand) stores the packed double-precision floating-point results in the destination operand. The source operand can be an XMM register or a 128-bit memory location. The destination operand is an XMM register. See Figure 11-3 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for an illustration of a SIMD double-precision floating-point operation.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The second source can be an XMM register or 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the source operand second source operand or a 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The source operand is a YMM register or a 256-bit memory location. The destination operand is a YMM register.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b otherwise instructions will #UD.

## Operation

## SQRTPD (128-bit Legacy SSE version)

DEST[63:0]  $\leftarrow$  SQRT(SRC[63:0]) DEST[127:64]  $\leftarrow$  SQRT(SRC[127:64]) DEST[VLMAX-1:128] (Unmodified)

#### VSQRTPD (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  SQRT(SRC[63:0]) DEST[127:64]  $\leftarrow$  SQRT(SRC[127:64]) DEST[VLMAX-1:128]  $\leftarrow$  0

# VSQRTPD (VEX.256 encoded version)

DEST[63:0]  $\leftarrow$  SQRT(SRC[63:0]) DEST[127:64]  $\leftarrow$  SQRT(SRC[127:64]) DEST[191:128]  $\leftarrow$  SQRT(SRC[191:128]) DEST[255:192]  $\leftarrow$  SQRT(SRC[255:192])

# Intel C/C++ Compiler Intrinsic Equivalent

SQRTPD: \_\_m128d \_mm\_sqrt\_pd (m128d a)
SQRTPD: \_\_m256d \_mm256\_sqrt\_pd (\_\_m256d a);

# **SIMD Floating-Point Exceptions**

Invalid, Precision, Denormal.

# **Other Exceptions**

See Exceptions Type 2; additionally #UD If VEX.vvvv ≠ 1111B.

4-378 Vol. 2B

# SQRTPS—Compute Square Roots of Packed Single-Precision Floating-Point Values

| Opcode*/<br>Instruction | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                |
|-------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------------------------------------------------|
| 0F 51 /r                | RM        | V/V                          | SSE                      | Computes square roots of the packed single-                                                |
| SQRTPS xmm1, xmm2/m128  |           |                              |                          | precision floating-point values in xmm2/m128 and stores the results in xmm1.               |
| VEX.128.0F.WIG 51 /r    | RM        | V/V                          | AVX                      | Computes Square Roots of the packed single-                                                |
| VSQRTPS xmm1, xmm2/m128 |           |                              |                          | precision floating-point values in <i>xmm2/m128</i> and stores the result in <i>xmm1</i> . |
| VEX.256.0F.WIG 51/r     | RM        | V/V                          | AVX                      | Computes Square Roots of the packed single-                                                |
| VSQRTPS ymm1, ymm2/m256 |           |                              |                          | precision floating-point values in ymm2/m256 and stores the result in ymm1.                |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

# **Description**

Performs a SIMD computation of the square roots of the four packed single-precision floating-point values in the source operand (second operand) stores the packed single-precision floating-point results in the destination operand. The source operand can be an XMM register or a 128-bit memory location. The destination operand is an XMM register. See Figure 10-5 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for an illustration of a SIMD single-precision floating-point operation.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The second source can be an XMM register or 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the source operand second source operand or a 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The source operand is a YMM register or a 256-bit memory location. The destination operand is a YMM register.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b otherwise instructions will #UD.

## Operation

### SQRTPS (128-bit Legacy SSE version)

 $\mathsf{DEST}[31:0] \leftarrow \mathsf{SQRT}(\mathsf{SRC}[31:0])$ 

DEST[63:32]  $\leftarrow$  SQRT(SRC[63:32])

DEST[95:64]  $\leftarrow$  SQRT(SRC[95:64])

DEST[127:96] ← SQRT(SRC[127:96])

DEST[VLMAX-1:128] (Unmodified)

## VSQRTPS (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  SQRT(SRC[31:0])

DEST[63:32]  $\leftarrow$  SQRT(SRC[63:32])

DEST[95:64]  $\leftarrow$  SQRT(SRC[95:64])

DEST[127:96]  $\leftarrow$  SQRT(SRC[127:96])

DEST[VLMAX-1:128]  $\leftarrow$  0

# VSQRTPS (VEX.256 encoded version)

 $\begin{aligned} & \mathsf{DEST}[31:0] \leftarrow \mathsf{SQRT}(\mathsf{SRC}[31:0]) \\ & \mathsf{DEST}[63:32] \leftarrow \mathsf{SQRT}(\mathsf{SRC}[63:32]) \\ & \mathsf{DEST}[95:64] \leftarrow \mathsf{SQRT}(\mathsf{SRC}[95:64]) \\ & \mathsf{DEST}[127:96] \leftarrow \mathsf{SQRT}(\mathsf{SRC}[127:96]) \\ & \mathsf{DEST}[159:128] \leftarrow \mathsf{SQRT}(\mathsf{SRC}[159:128]) \\ & \mathsf{DEST}[191:160] \leftarrow \mathsf{SQRT}(\mathsf{SRC}[191:160]) \\ & \mathsf{DEST}[223:192] \leftarrow \mathsf{SQRT}(\mathsf{SRC}[223:192]) \\ & \mathsf{DEST}[255:224] \leftarrow \mathsf{SQRT}(\mathsf{SRC}[255:224]) \end{aligned}$ 

# Intel C/C++ Compiler Intrinsic Equivalent

SQRTPS: \_\_m128 \_mm\_sqrt\_ps(\_\_m128 a)
SQRTPS: \_\_m256 \_mm256\_sqrt\_ps (\_\_m256 a);

# **SIMD Floating-Point Exceptions**

Invalid, Precision, Denormal.

# **Other Exceptions**

See Exceptions Type 2; additionally

#UD If VEX.vvvv  $\neq$  1111B.

# SQRTSD—Compute Square Root of Scalar Double-Precision Floating-Point Value

| Opcode*/<br>Instruction                                   | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                                                              |
|-----------------------------------------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F2 0F 51 /r<br>SQRTSD xmm1, xmm2/m64                      | RM        | V/V                          | SSE2                     | Computes square root of the low double-precision floating-point value in xmm2/m64 and stores the results in xmm1.                                                                                                        |
| VEX.NDS.LIG.F2.0F.WIG 51/r<br>VSQRTSD xmm1,xmm2, xmm3/m64 | RVM       | V/V                          | AVX                      | Computes square root of the low double-precision floating point value in xmm3/m64 and stores the results in xmm2. Also, upper double precision floating-point value (bits[127:64]) from xmm2 are copied to xmm1[127:64]. |

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3     | Operand 4 |
|-------|---------------|---------------|---------------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w) | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### Description

Computes the square root of the low double-precision floating-point value in the source operand (second operand) and stores the double-precision floating-point result in the destination operand. The source operand can be an XMM register or a 64-bit memory location. The destination operand is an XMM register. The high quadword of the destination operand remains unchanged. See Figure 11-4 in the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1*, for an illustration of a scalar double-precision floating-point operation.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The first source operand and the destination operand are the same. Bits (VLMAX-1:64) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (VLMAX-1:128) of the destination YMM register are zeroed.

### Operation

### SQRTSD (128-bit Legacy SSE version)

DEST[63:0] ← SQRT(SRC[63:0]) DEST[VLMAX-1:64] (Unmodified)

#### VSQRTSD (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  SQRT(SRC2[63:0]) DEST[127:64]  $\leftarrow$  SRC1[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

#### Intel C/C++ Compiler Intrinsic Equivalent

SQRTSD: \_\_m128d \_mm\_sqrt\_sd (m128d a, m128d b)

### SIMD Floating-Point Exceptions

Invalid, Precision, Denormal.

#### Other Exceptions

See Exceptions Type 3.

# SQRTSS—Compute Square Root of Scalar Single-Precision Floating-Point Value

| Opcode*/<br>Instruction                                    | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                                                               |
|------------------------------------------------------------|-----------|------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F3 0F 51 /r<br>SQRTSS xmm1, xmm2/m32                       | RM        | V/V                          | SSE                      | Computes square root of the low single-precision floating-point value in xmm2/m32 and stores the results in xmm1.                                                                                                         |
| VEX.NDS.LIG.F3.0F.WIG 51/r<br>VSQRTSS xmm1, xmm2, xmm3/m32 | RVM       | V/V                          | AVX                      | Computes square root of the low single-precision floating-point value in xmm3/m32 and stores the results in xmm1. Also, upper single precision floating-point values (bits[127:32]) from xmm2 are copied to xmm1[127:32]. |

## Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3     | Operand 4 |
|-------|---------------|---------------|---------------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w) | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

# Description

Computes the square root of the low single-precision floating-point value in the source operand (second operand) and stores the single-precision floating-point result in the destination operand. The source operand can be an XMM register or a 32-bit memory location. The destination operand is an XMM register. The three high-order doublewords of the destination operand remain unchanged. See Figure 10-6 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for an illustration of a scalar single-precision floating-point operation.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The first source operand and the destination operand are the same. Bits (VLMAX-1:32) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (VLMAX-1:128) of the destination YMM register are zeroed.

### Operation

### SQRTSS (128-bit Legacy SSE version)

DEST[31:0]  $\leftarrow$  SQRT(SRC2[31:0]) DEST[VLMAX-1:32] (Unmodified)

#### VSQRTSS (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  SQRT(SRC2[31:0]) DEST[127:32]  $\leftarrow$  SRC1[127:32] DEST[VLMAX-1:128]  $\leftarrow$  0

#### Intel C/C++ Compiler Intrinsic Equivalent

SQRTSS: \_\_m128 \_mm\_sqrt\_ss(\_\_m128 a)

# SIMD Floating-Point Exceptions

Invalid, Precision, Denormal.

#### Other Exceptions

See Exceptions Type 3.

# STAC—Set AC Flag in EFLAGS Register

| Opcode   | Instruction | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                             |
|----------|-------------|-----------|----------------|---------------------|-----------------------------------------|
| 0F 01 CB | STAC        | NP        | Valid          | Valid               | Set the AC flag in the EFLAGS register. |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

## **Description**

Sets the AC flag bit in EFLAGS register. This may enable alignment checking of user-mode data accesses. This allows explicit supervisor-mode data accesses to user-mode pages even if the SMAP bit is set in the CR4 register.

This instruction's operation is the same in non-64-bit modes and 64-bit mode. Attempts to execute STAC when CPL > 0 cause #UD.

### Operation

EFLAGS.AC  $\leftarrow$  1;

### Flags Affected

AC set. Other flags are unaffected.

## **Protected Mode Exceptions**

#UD If the LOCK prefix is used.

If the CPL > 0.

If CPUID.(EAX=07H, ECX=0H):EBX.SMAP[bit 20] = 0.

## **Real-Address Mode Exceptions**

**#UD** If the LOCK prefix is used.

If CPUID.(EAX=07H, ECX=0H):EBX.SMAP[bit 20] = 0.

## Virtual-8086 Mode Exceptions

#UD The STAC instruction is not recognized in virtual-8086 mode.

## **Compatibility Mode Exceptions**

#UD If the LOCK prefix is used.

If the CPL > 0.

If CPUID.(EAX=07H, ECX=0H):EBX.SMAP[bit 20] = 0.

## **64-Bit Mode Exceptions**

#UD If the LOCK prefix is used.

If the CPL > 0.

If CPUID.(EAX=07H, ECX=0H):EBX.SMAP[bit 20] = 0.

# STC—Set Carry Flag

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description  |
|--------|-------------|-----------|----------------|---------------------|--------------|
| F9     | STC         | NP        | Valid          | Valid               | Set CF flag. |

# **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

# **Description**

Sets the CF flag in the EFLAGS register. Operation is the same in all modes.

# Operation

 $\text{CF} \leftarrow 1;$ 

# Flags Affected

The CF flag is set. The OF, ZF, SF, AF, and PF flags are unaffected.

# **Exceptions (All Operating Modes)**

#UD If the LOCK prefix is used.

# STD—Set Direction Flag

| Opcode | Instruction | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description  |
|--------|-------------|-----------|----------------|---------------------|--------------|
| FD     | STD         | NP        | Valid          | Valid               | Set DF flag. |

# **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

# **Description**

Sets the DF flag in the EFLAGS register. When the DF flag is set to 1, string operations decrement the index registers (ESI and/or EDI). Operation is the same in all modes.

# Operation

 $\mathsf{DF} \leftarrow \mathsf{1};$ 

# **Flags Affected**

The DF flag is set. The CF, OF, ZF, SF, AF, and PF flags are unaffected.

# **Exceptions (All Operating Modes)**

**#UD** If the LOCK prefix is used.

# STI—Set Interrupt Flag

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                   |
|--------|-------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------|
| FB     | STI         | NP        | Valid          | Valid               | Set interrupt flag; external, maskable interrupts enabled at the end of the next instruction. |

# **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

# **Description**

If protected-mode virtual interrupts are not enabled, STI sets the interrupt flag (IF) in the EFLAGS register. After the IF flag is set, the processor begins responding to external, maskable interrupts after the next instruction is executed. The delayed effect of this instruction is provided to allow interrupts to be enabled just before returning from a procedure (or subroutine). For instance, if an STI instruction is followed by an RET instruction, the RET instruction is allowed to execute before external interrupts are recognized <sup>1</sup>. If the STI instruction is followed by a CLI instruction (which clears the IF flag), the effect of the STI instruction is negated.

The IF flag and the STI and CLI instructions do not prohibit the generation of exceptions and NMI interrupts. NMI interrupts (and SMIs) may be blocked for one macroinstruction following an STI.

When protected-mode virtual interrupts are enabled, CPL is 3, and IOPL is less than 3; STI sets the VIF flag in the EFLAGS register, leaving IF unaffected.

Table 4-16 indicates the action of the STI instruction depending on the processor's mode of operation and the CPL/IOPL settings of the running program or procedure.

Operation is the same in all modes.

Table 4-16. Decision Table for STI Results

| CR0.PE | EFLAGS.VM | EFLAGS.IOPL | CS.CPL | CR4.PVI | EFLAGS.VIP | CR4.VME | STI Result |
|--------|-----------|-------------|--------|---------|------------|---------|------------|
| 0      | Χ         | Х           | Χ      | Х       | Х          | Χ       | IF = 1     |
| 1      | 0         | ≥ CPL       | Χ      | Х       | Х          | Χ       | IF = 1     |
| 1      | 0         | < CPL       | 3      | 1       | Х          | Χ       | VIF = 1    |
| 1      | 0         | < CPL       | < 3    | Х       | Х          | Χ       | GP Fault   |
| 1      | 0         | < CPL       | Х      | 0       | Х          | Χ       | GP Fault   |
| 1      | 0         | < CPL       | Х      | Χ       | 1          | Χ       | GP Fault   |
| 1      | 1         | 3           | Χ      | Х       | Х          | Χ       | IF = 1     |
| 1      | 1         | < 3         | Χ      | Х       | 0          | 1       | VIF = 1    |
| 1      | 1         | < 3         | Х      | Х       | 1          | Χ       | GP Fault   |
| 1      | 1         | < 3         | Х      | Х       | Х          | 0       | GP Fault   |

# NOTES:

X = This setting has no impact.

In the following instruction sequence, interrupts may be recognized before RET executes:

STI

STI

RET

<sup>1.</sup> The STI instruction delays recognition of interrupts only if it is executed with EFLAGS.IF = 0. In a sequence of STI instructions, only the first instruction in the sequence is guaranteed to delay interrupts.

## Operation

```
IF PE = 0 (* Executing in real-address mode *)
   THEN
        IF \leftarrow 1; (* Set Interrupt Flag *)
   ELSE (* Executing in protected mode or virtual-8086 mode *)
         IF VM = 0 (* Executing in protected mode*)
             THEN
                  IF IOPL ≥ CPL
                       THEN
                            IF ← 1; (* Set Interrupt Flag *)
                  ELSE
                       IF (IOPL < CPL) and (CPL = 3) and (PVI = 1)
                            THEN
                                  VIF \leftarrow 1; (* Set Virtual Interrupt Flag *)
                            ELSE
                                  #GP(0);
                       FI:
                  FI;
             ELSE (* Executing in Virtual-8086 mode *)
                  IF IOPL = 3
                       THFN
                            IF \leftarrow 1; (* Set Interrupt Flag *)
                  ELSE
                       IF ((IOPL < 3) and (VIP = 0) and (VME = 1))
                            THEN
                                  VIF \leftarrow 1; (* Set Virtual Interrupt Flag *)
                       ELSE
                            #GP(0); (* Trap to virtual-8086 monitor *)
                       FI;)
                  FI:
         FI:
FI:
```

## Flags Affected

The IF flag is set to 1; or the VIF flag is set to 1. Other flags are unaffected.

## **Protected Mode Exceptions**

#GP(0) If the CPL is greater (has less privilege) than the IOPL of the current program or procedure.

**#UD** If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

**#UD** If the LOCK prefix is used.

# Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

Same exceptions as in protected mode.

# STMXCSR—Store MXCSR Register State

| Opcode*/<br>Instruction          | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                      |
|----------------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------|
| OF AE /3<br>STMXCSR <i>m32</i>   | М         | V/V                          | SSE                      | Store contents of MXCSR register to <i>m32</i> . |
| VEX.LZ.OF.WIG AE /3 VSTMXCSR m32 | М         | V/V                          | AVX                      | Store contents of MXCSR register to <i>m32</i> . |

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (w) | NA        | NA        | NA        |

# Description

Stores the contents of the MXCSR control and status register to the destination operand. The destination operand is a 32-bit memory location. The reserved bits in the MXCSR register are stored as 0s.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

VEX.L must be 0, otherwise instructions will #UD.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b, otherwise instructions will #UD.

## Operation

 $m32 \leftarrow MXCSR;$ 

# Intel C/C++ Compiler Intrinsic Equivalent

\_mm\_getcsr(void)

# **SIMD Floating-Point Exceptions**

None.

# **Other Exceptions**

See Exceptions Type 5; additionally #UD If VEX.L= 1,

If VEX.vvvv  $\neq$  1111B.

# STOS/STOSB/STOSW/STOSD/STOSQ—Store String

| Opcode     | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                          |
|------------|-------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------------|
| AA         | STOS m8     | NA        | Valid          | Valid               | For legacy mode, store AL at address ES:(E)DI;<br>For 64-bit mode store AL at address RDI or<br>EDI. |
| АВ         | STOS m16    | NA        | Valid          | Valid               | For legacy mode, store AX at address ES:(E)DI;<br>For 64-bit mode store AX at address RDI or<br>EDI. |
| AB         | STOS m32    | NA        | Valid          | Valid               | For legacy mode, store EAX at address ES:(E)DI; For 64-bit mode store EAX at address RDI or EDI.     |
| REX.W + AB | STOS m64    | NA        | Valid          | N.E.                | Store RAX at address RDI or EDI.                                                                     |
| AA         | STOSB       | NA        | Valid          | Valid               | For legacy mode, store AL at address ES:(E)DI;<br>For 64-bit mode store AL at address RDI or<br>EDI. |
| AB         | STOSW       | NA        | Valid          | Valid               | For legacy mode, store AX at address ES:(E)DI;<br>For 64-bit mode store AX at address RDI or<br>EDI. |
| AB         | STOSD       | NA        | Valid          | Valid               | For legacy mode, store EAX at address ES:(E)DI; For 64-bit mode store EAX at address RDI or EDI.     |
| REX.W + AB | STOSQ       | NA        | Valid          | N.E.                | Store RAX at address RDI or EDI.                                                                     |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |  |
|-------|-----------|-----------|-----------|-----------|--|
| NA    | NA        | NA        | NA        | NA        |  |

## **Description**

In non-64-bit and default 64-bit mode; stores a byte, word, or doubleword from the AL, AX, or EAX register (respectively) into the destination operand. The destination operand is a memory location, the address of which is read from either the ES:EDI or ES:DI register (depending on the address-size attribute of the instruction and the mode of operation). The ES segment cannot be overridden with a segment override prefix.

At the assembly-code level, two forms of the instruction are allowed: the "explicit-operands" form and the "no-operands" form. The explicit-operands form (specified with the STOS mnemonic) allows the destination operand to be specified explicitly. Here, the destination operand should be a symbol that indicates the size and location of the destination value. The source operand is then automatically selected to match the size of the destination operand (the AL register for byte operands, AX for word operands, EAX for doubleword operands). The explicit-operands form is provided to allow documentation; however, note that the documentation provided by this form can be misleading. That is, the destination operand symbol must specify the correct **type** (size) of the operand (byte, word, or doubleword), but it does not have to specify the correct **location**. The location is always specified by the ES:(E)DI register. These must be loaded correctly before the store string instruction is executed.

The no-operands form provides "short forms" of the byte, word, doubleword, and quadword versions of the STOS instructions. Here also ES:(E)DI is assumed to be the destination operand and AL, AX, or EAX is assumed to be the source operand. The size of the destination and source operands is selected by the mnemonic: STOSB (byte read from register AL), STOSW (word from AX), STOSD (doubleword from EAX).

After the byte, word, or doubleword is transferred from the register to the memory location, the (E)DI register is incremented or decremented according to the setting of the DF flag in the EFLAGS register. If the DF flag is 0, the register is incremented; if the DF flag is 1, the register is decremented (the register is incremented or decremented by 1 for byte operations, by 2 for word operations, by 4 for doubleword operations).

#### **NOTE**

To improve performance, more recent processors support modifications to the processor's operation during the string store operations initiated with STOS and STOSB. See Section 7.3.9.3 in the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1* for additional information on fast-string operation.

In 64-bit mode, the default address size is 64 bits, 32-bit address size is supported using the prefix 67H. Using a REX prefix in the form of REX.W promotes operation on doubleword operand to 64 bits. The promoted no-operand mnemonic is STOSQ. STOSQ (and its explicit operands variant) store a quadword from the RAX register into the destination addressed by RDI or EDI. See the summary chart at the beginning of this section for encoding data and limits.

The STOS, STOSB, STOSW, STOSD, STOSQ instructions can be preceded by the REP prefix for block loads of ECX bytes, words, or doublewords. More often, however, these instructions are used within a LOOP construct because data needs to be moved into the AL, AX, or EAX register before it can be stored. See "REP/REPE/REPZ /REPNE/REPNZ—Repeat String Operation Prefix" in this chapter for a description of the REP prefix.

### Operation

```
Non-64-bit Mode:
IF (Byte store)
    THEN
          DEST \leftarrow AL:
               THEN IF DF = 0
                     THEN (E)DI \leftarrow (E)DI + 1:
                     ELSE (E)DI \leftarrow (E)DI - 1;
               FI:
    ELSE IF (Word store)
          THEN
               DEST \leftarrow AX:
                     THEN IF DF = 0
                           THEN (E)DI \leftarrow (E)DI + 2;
                           ELSE (E)DI \leftarrow (E)DI - 2;
                     FI:
         FI:
    ELSE IF (Doubleword store)
          THEN
               DEST \leftarrow EAX;
                     THEN IF DF = 0
                           THEN (E)DI \leftarrow (E)DI + 4;
                           ELSE (E)DI \leftarrow (E)DI - 4;
                     FI:
         FI;
FI:
64-bit Mode:
IF (Byte store)
    THEN
          DEST \leftarrow AL:
               THEN IF DF = 0
                     THEN (R|E)DI \leftarrow (R|E)DI + 1;
                     ELSE (R|E)DI \leftarrow (R|E)DI - 1;
               FI:
    ELSE IF (Word store)
```

```
THEN
               DEST \leftarrow AX:
                     THEN IF DF = 0
                           THEN (R|E)DI \leftarrow (R|E)DI + 2;
                           ELSE (R|E)DI \leftarrow (R|E)DI - 2;
                     FI;
          FI;
    ELSE IF (Doubleword store)
          THEN
               DEST \leftarrow EAX;
                     THEN IF DF = 0
                           THEN (RIE)DI \leftarrow (RIE)DI + 4;
                           ELSE (RIE)DI \leftarrow (RIE)DI - 4;
                     FI:
          FI:
    ELSE IF (Quadword store using REX.W)
          THEN
               DEST \leftarrow RAX;
                     THEN IF DF = 0
                           THEN (RIE)DI \leftarrow (RIE)DI + 8;
                           ELSE (R|E)DI \leftarrow (R|E)DI - 8;
                     FI;
          FI;
FI:
```

## **Flags Affected**

None.

#### **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the limit of the ES segment.

If the ES register contains a NULL segment selector.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the ES segment limit.

#UD If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the ES segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

#### Compatibility Mode Exceptions

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

# STR—Store Task Register

| Opcode   | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                       |
|----------|-------------|-----------|----------------|---------------------|---------------------------------------------------|
| 0F 00 /1 | STR r/m16   | М         | Valid          | Valid               | Stores segment selector from TR in <i>r/m16</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (w) | NA        | NA        | NA        |

## **Description**

Stores the segment selector from the task register (TR) in the destination operand. The destination operand can be a general-purpose register or a memory location. The segment selector stored with this instruction points to the task state segment (TSS) for the currently running task.

When the destination operand is a 32-bit register, the 16-bit segment selector is copied into the lower 16 bits of the register and the upper 16 bits of the register are cleared. When the destination operand is a memory location, the segment selector is written to memory as a 16-bit quantity, regardless of operand size.

In 64-bit mode, operation is the same. The size of the memory operand is fixed at 16 bits. In register stores, the 2-byte TR is zero extended if stored to a 64-bit register.

The STR instruction is useful only in operating-system software. It can only be executed in protected mode.

## Operation

 $DEST \leftarrow TR(SegmentSelector);$ 

#### Flags Affected

None.

## **Protected Mode Exceptions**

#GP(0) If the destination is a memory operand that is located in a non-writable segment or if the

effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#UD The STR instruction is not recognized in real-address mode.

## Virtual-8086 Mode Exceptions

#UD The STR instruction is not recognized in virtual-8086 mode.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

#GP(0) If the memory address is in a non-canonical form. #SS(U) If the stack address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

If alignment checking is enabled and an unaligned memory reference is made while the current privilege level is 3. #AC(0)

#UD If the LOCK prefix is used.

## **SUB—Subtract**

| Opcode           | Instruction           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                        |
|------------------|-----------------------|-----------|----------------|---------------------|--------------------------------------------------------------------|
| 2C ib            | SUB AL, imm8          | 1         | Valid          | Valid               | Subtract imm8 from AL.                                             |
| 2D iw            | SUB AX, imm16         | 1         | Valid          | Valid               | Subtract imm16 from AX.                                            |
| 2D id            | SUB EAX, imm32        | 1         | Valid          | Valid               | Subtract imm32 from EAX.                                           |
| REX.W + 2D id    | SUB RAX, imm32        | I         | Valid          | N.E.                | Subtract <i>imm32</i> sign-extended to 64-bits from RAX.           |
| 80 /5 ib         | SUB r/m8, imm8        | MI        | Valid          | Valid               | Subtract imm8 from r/m8.                                           |
| REX + 80 /5 ib   | SUB r/m8*, imm8       | MI        | Valid          | N.E.                | Subtract imm8 from r/m8.                                           |
| 81 /5 iw         | SUB r/m16, imm16      | MI        | Valid          | Valid               | Subtract imm16 from r/m16.                                         |
| 81 /5 id         | SUB r/m32, imm32      | MI        | Valid          | Valid               | Subtract imm32 from r/m32.                                         |
| REX.W + 81 /5 id | SUB r/m64, imm32      | MI        | Valid          | N.E.                | Subtract <i>imm32</i> sign-extended to 64-bits from <i>r/m64</i> . |
| 83 /5 ib         | SUB r/m16, imm8       | MI        | Valid          | Valid               | Subtract sign-extended imm8 from r/m16.                            |
| 83 /5 ib         | SUB r/m32, imm8       | MI        | Valid          | Valid               | Subtract sign-extended imm8 from r/m32.                            |
| REX.W + 83 /5 ib | SUB r/m64, imm8       | MI        | Valid          | N.E.                | Subtract sign-extended imm8 from r/m64.                            |
| 28 /r            | SUB r/m8, r8          | MR        | Valid          | Valid               | Subtract <i>r8</i> from <i>r/m8.</i>                               |
| REX + 28 /r      | SUB r/m8*, r8*        | MR        | Valid          | N.E.                | Subtract <i>r8</i> from <i>r/m8.</i>                               |
| 29 /r            | SUB r/m16, r16        | MR        | Valid          | Valid               | Subtract r16 from r/m16.                                           |
| 29 /r            | SUB r/m32, r32        | MR        | Valid          | Valid               | Subtract r32 from r/m32.                                           |
| REX.W + 29 /r    | SUB r/m64, r64        | MR        | Valid          | N.E.                | Subtract r64 from r/m64.                                           |
| 2A /r            | SUB r8, r/m8          | RM        | Valid          | Valid               | Subtract r/m8 from r8.                                             |
| REX + 2A /r      | SUB r8*, r/m8*        | RM        | Valid          | N.E.                | Subtract r/m8 from r8.                                             |
| 2B /r            | SUB r16, r/m16        | RM        | Valid          | Valid               | Subtract r/m16 from r16.                                           |
| 2B /r            | SUB <i>r32, r/m32</i> | RM        | Valid          | Valid               | Subtract r/m32 from r32.                                           |
| REX.W + 2B /r    | SUB r64, r/m64        | RM        | Valid          | N.E.                | Subtract r/m64 from r64.                                           |

## NOTES:

# **Instruction Operand Encoding**

|       |                  | -             |           |           |
|-------|------------------|---------------|-----------|-----------|
| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
| I     | AL/AX/EAX/RAX    | imm8/26/32    | NA        | NA        |
| MI    | ModRM:r/m (r, w) | imm8/26/32    | NA        | NA        |
| MR    | ModRM:r/m (r, w) | ModRM:reg (г) | NA        | NA        |
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

# **Description**

Subtracts the second operand (source operand) from the first operand (destination operand) and stores the result in the destination operand. The destination operand can be a register or a memory location; the source operand can be an immediate, register, or memory location. (However, two memory operands cannot be used in one instruction.) When an immediate value is used as an operand, it is sign-extended to the length of the destination operand format.

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

The SUB instruction performs integer subtraction. It evaluates the result for both signed and unsigned integer operands and sets the OF and CF flags to indicate an overflow in the signed or unsigned result, respectively. The SF flag indicates the sign of the signed result.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

This instruction can be used with a LOCK prefix to allow the instruction to be executed atomically.

### Operation

 $DEST \leftarrow (DEST - SRC);$ 

## Flags Affected

The OF, SF, ZF, AF, PF, and CF flags are set according to the result.

## **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used but the destination is not a memory operand.

#### Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit. #UD If the LOCK prefix is used but the destination is not a memory operand.

### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

### Compatibility Mode Exceptions

Same exceptions as in protected mode.

#### 64-Bit Mode Exceptions

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used but the destination is not a memory operand.

# SUBPD—Subtract Packed Double-Precision Floating-Point Values

| Opcode/<br>Instruction                                      | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                   |
|-------------------------------------------------------------|-----------|------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 5C /r<br>SUBPD xmm1, xmm2/m128                        | RM        | V/V                          | SSE2                     | Subtract packed double-precision floating-point values in <i>xmm2/m128</i> from <i>xmm1</i> .                                 |
| VEX.NDS.128.66.0F.WIG 5C /r<br>VSUBPD xmm1,xmm2, xmm3/m128  | RVM       | V/V                          | AVX                      | Subtract packed double-precision floating-point values in <i>xmm3/mem</i> from <i>xmm2</i> and stores result in <i>xmm1</i> . |
| VEX.NDS.256.66.0F.WIG 5C /r<br>VSUBPD ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX                      | Subtract packed double-precision floating-point values in <i>ymm3/mem</i> from <i>ymm2</i> and stores result in <i>ymm1</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Performs a SIMD subtract of the two packed double-precision floating-point values in the source operand (second operand) from the two packed double-precision floating-point values in the destination operand (first operand), and stores the packed double-precision floating-point results in the destination operand. The source operand can be an XMM register or a 128-bit memory location. The destination operand is an XMM register. See Figure 11-3 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for an illustration of a SIMD double-precision floating-point operation.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: T second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

## Operation

## SUBPD (128-bit Legacy SSE version)

DEST[63:0] ← DEST[63:0] - SRC[63:0] DEST[127:64] ← DEST[127:64] - SRC[127:64] DEST[VLMAX-1:128] (Unmodified)

#### VSUBPD (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[63:0] - SRC2[63:0] DEST[127:64]  $\leftarrow$  SRC1[127:64] - SRC2[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

## VSUBPD (VEX.256 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[63:0] - SRC2[63:0] DEST[127:64]  $\leftarrow$  SRC1[127:64] - SRC2[127:64] DEST[191:128]  $\leftarrow$  SRC1[191:128] - SRC2[191:128] DEST[255:192]  $\leftarrow$  SRC1[255:192] - SRC2[255:192]

## Intel C/C++ Compiler Intrinsic Equivalent

SUBPD: \_\_m128d \_mm\_sub\_pd (m128d a, m128d b)

VSUBPD: \_\_m256d \_mm256\_sub\_pd (\_\_m256d a, \_\_m256d b);

### **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal.

## **Other Exceptions**

See Exceptions Type 2.

## SUBPS—Subtract Packed Single-Precision Floating-Point Values

| Opcode/<br>Instruction                                   | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                   |
|----------------------------------------------------------|-----------|------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| 0F 5C /r<br>SUBPS xmm1 xmm2/m128                         | RM        | V/V                          | SSE                      | Subtract packed single-precision floating-point values in xmm2/mem from xmm1.                                                 |
| VEX.NDS.128.0F.WIG 5C /r<br>VSUBPS xmm1,xmm2, xmm3/m128  | RVM       | V/V                          | AVX                      | Subtract packed single-precision floating-point values in xmm3/mem from xmm2 and stores result in xmm1.                       |
| VEX.NDS.256.0F.WIG 5C /r<br>VSUBPS ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX                      | Subtract packed single-precision floating-point values in <i>ymm3/mem</i> from <i>ymm2</i> and stores result in <i>ymm1</i> . |

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### **Description**

Performs a SIMD subtract of the four packed single-precision floating-point values in the source operand (second operand) from the four packed single-precision floating-point values in the destination operand (first operand), and stores the packed single-precision floating-point results in the destination operand. The source operand can be an XMM register or a 128-bit memory location. The destination operand is an XMM register. See Figure 10-5 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for an illustration of a SIMD double-precision floating-point operation.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

### Operation

### SUBPS (128-bit Legacy SSE version)

DEST[31:0]  $\leftarrow$  SRC1[31:0] - SRC2[31:0]

DEST[63:32] ← SRC1[63:32] - SRC2[63:32]

DEST[95:64] ← SRC1[95:64] - SRC2[95:64]

DEST[127:96]  $\leftarrow$  SRC1[127:96] - SRC2[127:96]

DEST[VLMAX-1:128] (Unmodified)

# VSUBPS (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  SRC1[31:0] - SRC2[31:0]

DEST[63:32] ← SRC1[63:32] - SRC2[63:32]

DEST[95:64] ← SRC1[95:64] - SRC2[95:64]

DEST[127:96]  $\leftarrow$  SRC1[127:96] - SRC2[127:96]

DEST[VLMAX-1:128]  $\leftarrow$  0

## VSUBPS (VEX.256 encoded version)

 $\begin{aligned} & \mathsf{DEST}[31:0] \leftarrow \mathsf{SRC1}[31:0] - \mathsf{SRC2}[31:0] \\ & \mathsf{DEST}[63:32] \leftarrow \mathsf{SRC1}[63:32] - \mathsf{SRC2}[63:32] \\ & \mathsf{DEST}[95:64] \leftarrow \mathsf{SRC1}[95:64] - \mathsf{SRC2}[95:64] \\ & \mathsf{DEST}[127:96] \leftarrow \mathsf{SRC1}[127:96] - \mathsf{SRC2}[127:96] \\ & \mathsf{DEST}[159:128] \leftarrow \mathsf{SRC1}[159:128] - \mathsf{SRC2}[159:128] \\ & \mathsf{DEST}[191:160] \leftarrow \mathsf{SRC1}[191:160] - \mathsf{SRC2}[191:160] \\ & \mathsf{DEST}[223:192] \leftarrow \mathsf{SRC1}[223:192] - \mathsf{SRC2}[223:192] \\ & \mathsf{DEST}[255:224] \leftarrow \mathsf{SRC1}[255:224] - \mathsf{SRC2}[255:224]. \end{aligned}$ 

## Intel C/C++ Compiler Intrinsic Equivalent

SUBPS: \_\_m128 \_mm\_sub\_ps(\_\_m128 a, \_\_m128 b)
VSUBPS: \_\_m256 \_mm256\_sub\_ps (\_\_m256 a, \_\_m256 b);

## **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal.

### Other Exceptions

See Exceptions Type 2.

# SUBSD—Subtract Scalar Double-Precision Floating-Point Values

| Opcode/<br>Instruction                                    | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                      |
|-----------------------------------------------------------|-----------|------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| F2 0F 5C /r<br>SUBSD xmm1, xmm2/m64                       | RM        | V/V                          | SSE2                     | Subtracts the low double-precision floating-point values in xmm2/mem64 from xmm1.                                                |
| VEX.NDS.LIG.F2.0F.WIG 5C /r<br>VSUBSD xmm1,xmm2, xmm3/m64 | RVM       | V/V                          | AVX                      | Subtract the low double-precision floating-point value in <i>xmm3/mem</i> from <i>xmm2</i> and store the result in <i>xmm1</i> . |

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |  |
|-------|------------------|---------------|---------------|-----------|--|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |  |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |  |

### **Description**

Subtracts the low double-precision floating-point value in the source operand (second operand) from the low double-precision floating-point value in the destination operand (first operand), and stores the double-precision floating-point result in the destination operand. The source operand can be an XMM register or a 64-bit memory location. The destination operand is an XMM register. The high quadword of the destination operand remains unchanged. See Figure 11-4 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for an illustration of a scalar double-precision floating-point operation.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The destination and first source operand are the same. Bits (VLMAX-1:64) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (127:64) of the XMM register destination are copied from corresponding bits in the first source operand. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

### Operation

### SUBSD (128-bit Legacy SSE version)

 $\begin{aligned} & \mathsf{DEST[63:0]} \leftarrow \mathsf{DEST[63:0]} \cdot \mathsf{SRC[63:0]} \\ & \mathsf{DEST[VLMAX-1:64]} \text{ (Unmodified)} \end{aligned}$ 

### VSUBSD (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[63:0] - SRC2[63:0] DEST[127:64]  $\leftarrow$  SRC1[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

### Intel C/C++ Compiler Intrinsic Equivalent

SUBSD: \_\_m128d \_mm\_sub\_sd (m128d a, m128d b)

#### SIMD Floating-Point Exceptions

Overflow, Underflow, Invalid, Precision, Denormal.

### Other Exceptions

See Exceptions Type 3.

# SUBSS—Subtract Scalar Single-Precision Floating-Point Values

| Opcode/<br>Instruction                                    | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                       |
|-----------------------------------------------------------|-----------|------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------|
| F3 0F 5C /r<br>SUBSS xmm1, xmm2/m32                       | RM        | V/V                          | SSE                      | Subtract the lower single-precision floating-point values in xmm2/m32 from xmm1.                                  |
| VEX.NDS.LIG.F3.0F.WIG 5C /r<br>VSUBSS xmm1,xmm2, xmm3/m32 | RVM       | V/V                          | AVX                      | Subtract the low single-precision floating-<br>point value in xmm3/mem from xmm2 and<br>store the result in xmm1. |

### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### **Description**

Subtracts the low single-precision floating-point value in the source operand (second operand) from the low single-precision floating-point value in the destination operand (first operand), and stores the single-precision floating-point result in the destination operand. The source operand can be an XMM register or a 32-bit memory location. The destination operand is an XMM register. The three high-order doublewords of the destination operand remain unchanged. See Figure 10-6 in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for an illustration of a scalar single-precision floating-point operation.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The destination and first source operand are the same. Bits (VLMAX-1:32) of the corresponding YMM destination register remain unchanged.

VEX.128 encoded version: Bits (127:32) of the XMM register destination are copied from corresponding bits in the first source operand. Bits (VLMAX-1:128) of the destination YMM register are zeroed.

### Operation

# SUBSS (128-bit Legacy SSE version)

DEST[31:0] ← DEST[31:0] - SRC[31:0] DEST[VLMAX-1:32] (Unmodified)

### VSUBSS (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  SRC1[31:0] - SRC2[31:0] DEST[127:32]  $\leftarrow$  SRC1[127:32] DEST[VLMAX-1:128]  $\leftarrow$  0

### Intel C/C++ Compiler Intrinsic Equivalent

SUBSS: \_\_m128 \_mm\_sub\_ss(\_\_m128 a, \_\_m128 b)

### SIMD Floating-Point Exceptions

Overflow, Underflow, Invalid, Precision, Denormal.

### Other Exceptions

See Exceptions Type 3.

## SWAPGS—Swap GS Base Register

| Opcode   | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                     |
|----------|-------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------|
| 0F 01 F8 | SWAPGS      | NP        | Valid          | Invalid             | Exchanges the current GS base register value with the value contained in MSR address C0000102H. |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

### **Description**

SWAPGS exchanges the current GS base register value with the value contained in MSR address C0000102H (IA32\_KERNEL\_GS\_BASE). The SWAPGS instruction is a privileged instruction intended for use by system software

When using SYSCALL to implement system calls, there is no kernel stack at the OS entry point. Neither is there a straightforward method to obtain a pointer to kernel structures from which the kernel stack pointer could be read. Thus, the kernel cannot save general purpose registers or reference memory.

By design, SWAPGS does not require any general purpose registers or memory operands. No registers need to be saved before using the instruction. SWAPGS exchanges the CPL 0 data pointer from the IA32\_KERNEL\_GS\_BASE MSR with the GS base register. The kernel can then use the GS prefix on normal memory references to access kernel data structures. Similarly, when the OS kernel is entered using an interrupt or exception (where the kernel stack is already set up), SWAPGS can be used to quickly get a pointer to the kernel data structures.

The IA32\_KERNEL\_GS\_BASE MSR itself is only accessible using RDMSR/WRMSR instructions. Those instructions are only accessible at privilege level 0. The WRMSR instruction ensures that the IA32\_KERNEL\_GS\_BASE MSR contains a canonical address.

### Operation

```
IF CS.L \neq 1 (* Not in 64-Bit Mode *)

THEN #UD; FI;

IF CPL \neq 0

THEN #GP(0); FI;

tmp \leftarrow GS.base;

GS.base \leftarrow IA32_KERNEL_GS_BASE;

IA32_KERNEL_GS_BASE \leftarrow tmp;
```

### Flags Affected

None

### **Protected Mode Exceptions**

#UD If Mode  $\neq$  64-Bit.

### **Real-Address Mode Exceptions**

#UD If Mode  $\neq$  64-Bit.

### Virtual-8086 Mode Exceptions

#UD If Mode  $\neq$  64-Bit.

# **Compatibility Mode Exceptions**

#UD If Mode  $\neq$  64-Bit.

# **64-Bit Mode Exceptions**

#GP(0) If  $CPL \neq 0$ .

If the LOCK prefix is used.

## SYSCALL—Fast System Call

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                       |
|--------|-------------|-----------|----------------|---------------------|---------------------------------------------------|
| 0F 05  | SYSCALL     | NP        | Valid          | Invalid             | Fast call to privilege level 0 system procedures. |

### Instruction Operand Encoding

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |  |
|-------|-----------|-----------|-----------|-----------|--|
| NP    | NA        | NA        | NA        | NA        |  |

### **Description**

SYSCALL invokes an OS system-call handler at privilege level 0. It does so by loading RIP from the IA32\_LSTAR MSR (after saving the address of the instruction following SYSCALL into RCX). (The WRMSR instruction ensures that the IA32\_LSTAR MSR always contain a canonical address.)

SYSCALL also saves RFLAGS into R11 and then masks RFLAGS using the IA32\_FMASK MSR (MSR address C0000084H); specifically, the processor clears in RFLAGS every bit corresponding to a bit that is set in the IA32\_FMASK MSR.

SYSCALL loads the CS and SS selectors with values derived from bits 47:32 of the IA32\_STAR MSR. However, the CS and SS descriptor caches are **not** loaded from the descriptors (in GDT or LDT) referenced by those selectors. Instead, the descriptor caches are loaded with fixed values. See the Operation section for details. It is the responsibility of OS software to ensure that the descriptors (in GDT or LDT) referenced by those selector values correspond to the fixed values loaded into the descriptor caches; the SYSCALL instruction does not ensure this correspondence.

The SYSCALL instruction does not save the stack pointer (RSP). If the OS system-call handler will change the stack pointer, it is the responsibility of software to save the previous value of the stack pointer. This might be done prior to executing SYSCALL, with software restoring the stack pointer with the instruction following SYSCALL (which will be executed after SYSRET). Alternatively, the OS system-call handler may save the stack pointer and restore it before executing SYSRET.

### Operation

```
IF (CS.L \neq 1) or (IA32 EFER.LMA \neq 1) or (IA32 EFER.SCE \neq 1)
(* Not in 64-Bit Mode or SYSCALL/SYSRET not enabled in IA32 EFER *)
    THEN #UD:
FI:
RCX \leftarrow RIP:
                                             (* Will contain address of next instruction *)
RIP ← IA32 LSTAR:
R11 ← RFLAGS:
RFLAGS ← RFLAGS AND NOT(IA32_FMASK);
CS.Selector ← IA32 STAR[47:32] AND FFFCH (* Operating system provides CS; RPL forced to 0 *)
(* Set rest of CS to a fixed value *)
CS.Base \leftarrow 0;
                                                   (* Flat segment *)
CS.Limit \leftarrow FFFFFH;
                                                   (* With 4-KByte granularity, implies a 4-GByte limit *)
CS.Type \leftarrow 11;
                                                   (* Execute/read code, accessed *)
CS.S \leftarrow 1;
CS.DPL \leftarrow 0:
CS.P \leftarrow 1;
CS.L ← 1:
                                                   (* Entry is to 64-bit mode *)
CS.D \leftarrow 0;
                                                   (* Required if CS.L = 1 *)
CS.G \leftarrow 1:
                                                   (* 4-KByte granularity *)
CPL \leftarrow 0:
```

 $SS.Selector \leftarrow IA32\_STAR[47:32] + 8; \qquad \quad (* SS just above CS *)$ 

(\* Set rest of SS to a fixed value \*)

SS.Base  $\leftarrow$  0; (\* Flat segment \*)

SS.Limit  $\leftarrow$  FFFFFH; (\* With 4-KByte granularity, implies a 4-GByte limit \*)

SS.Type  $\leftarrow$  3; (\* Read/write data, accessed \*)

 $SS.S \leftarrow 1;$   $SS.DPL \leftarrow 0;$  $SS.P \leftarrow 1;$ 

 $SS.B \leftarrow 1; \qquad (* 32-bit stack segment *) \\ SS.G \leftarrow 1; \qquad (* 4-KByte granularity *)$ 

### Flags Affected

All.

### **Protected Mode Exceptions**

#UD The SYSCALL instruction is not recognized in protected mode.

### **Real-Address Mode Exceptions**

#UD The SYSCALL instruction is not recognized in real-address mode.

### Virtual-8086 Mode Exceptions

#UD The SYSCALL instruction is not recognized in virtual-8086 mode.

## **Compatibility Mode Exceptions**

#UD The SYSCALL instruction is not recognized in compatibility mode.

### **64-Bit Mode Exceptions**

#UD If  $IA32\_EFER.SCE = 0$ .

If the LOCK prefix is used.

## SYSENTER—Fast System Call

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                       |
|--------|-------------|-----------|----------------|---------------------|---------------------------------------------------|
| 0F 34  | SYSENTER    | NP        | Valid          | Valid               | Fast call to privilege level 0 system procedures. |

### Instruction Operand Encoding

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

### **Description**

Executes a fast call to a level 0 system procedure or routine. SYSENTER is a companion instruction to SYSEXIT. The instruction is optimized to provide the maximum performance for system calls from user code running at privilege level 3 to operating system or executive procedures running at privilege level 0.

When executed in IA-32e mode, the SYSENTER instruction transitions the logical processor to 64-bit mode; otherwise, the logical processor remains in protected mode.

Prior to executing the SYSENTER instruction, software must specify the privilege level 0 code segment and code entry point, and the privilege level 0 stack segment and stack pointer by writing values to the following MSRs:

- IA32\_SYSENTER\_CS (MSR address 174H) The lower 16 bits of this MSR are the segment selector for the privilege level 0 code segment. This value is also used to determine the segment selector of the privilege level 0 stack segment (see the Operation section). This value cannot indicate a null selector.
- IA32\_SYSENTER\_EIP (MSR address 176H) The value of this MSR is loaded into RIP (thus, this value references the first instruction of the selected operating procedure or routine). In protected mode, only bits 31:0 are loaded.
- IA32\_SYSENTER\_ESP (MSR address 175H) The value of this MSR is loaded into RSP (thus, this value contains the stack pointer for the privilege level 0 stack). This value cannot represent a non-canonical address. In protected mode, only bits 31:0 are loaded.

These MSRs can be read from and written to using RDMSR/WRMSR. The WRMSR instruction ensures that the IA32\_SYSENTER\_EIP and IA32\_SYSENTER\_ESP MSRs always contain canonical addresses.

While SYSENTER loads the CS and SS selectors with values derived from the IA32\_SYSENTER\_CS MSR, the CS and SS descriptor caches are **not** loaded from the descriptors (in GDT or LDT) referenced by those selectors. Instead, the descriptor caches are loaded with fixed values. See the Operation section for details. It is the responsibility of OS software to ensure that the descriptors (in GDT or LDT) referenced by those selector values correspond to the fixed values loaded into the descriptor caches; the SYSENTER instruction does not ensure this correspondence.

The SYSENTER instruction can be invoked from all operating modes except real-address mode.

The SYSENTER and SYSEXIT instructions are companion instructions, but they do not constitute a call/return pair. When executing a SYSENTER instruction, the processor does not save state information for the user code (e.g., the instruction pointer), and neither the SYSENTER nor the SYSEXIT instruction supports passing parameters on the stack.

To use the SYSENTER and SYSEXIT instructions as companion instructions for transitions between privilege level 3 code and privilege level 0 operating system procedures, the following conventions must be followed:

- The segment descriptors for the privilege level 0 code and stack segments and for the privilege level 3 code and stack segments must be contiguous in a descriptor table. This convention allows the processor to compute the segment selectors from the value entered in the SYSENTER\_CS\_MSR MSR.
- The fast system call "stub" routines executed by user code (typically in shared libraries or DLLs) must save the
  required return IP and processor state information if a return to the calling procedure is required. Likewise, the
  operating system or executive procedures called with SYSENTER instructions must have access to and use this
  saved return and state information when returning to the user code.

The SYSENTER and SYSEXIT instructions were introduced into the IA-32 architecture in the Pentium II processor. The availability of these instructions on a processor is indicated with the SYSENTER/SYSEXIT present (SEP) feature flag returned to the EDX register by the CPUID instruction. An operating system that qualifies the SEP flag must also qualify the processor family and model to ensure that the SYSENTER/SYSEXIT instructions are actually present. For example:

```
IF CPUID SEP bit is set
   THEN IF (Family = 6) and (Model < 3) and (Stepping < 3)
    THEN
        SYSENTER/SYSEXIT_Not_Supported; FI;
   ELSE
        SYSENTER/SYSEXIT_Supported; FI;
FI:</pre>
```

When the CPUID instruction is executed on the Pentium Pro processor (model 1), the processor returns a the SEP flag as set, but does not support the SYSENTER/SYSEXIT instructions.

### Operation

```
IF CRO.PE = 0 OR IA32 SYSENTER CS[15:2] = 0 THEN \#GP(0); FI;
RFLAGS.VM \leftarrow 0;
                                                     (* Ensures protected mode execution *)
RFLAGS.IF \leftarrow 0;
                                                     (* Mask interrupts *)
IF in IA-32e mode
    THEN
         RSP \leftarrow IA32 SYSENTER ESP;
         RIP \leftarrow IA32\_SYSENTER\_EIP;
ELSE
         ESP \leftarrow IA32 SYSENTER ESP[31:0];
         EIP \leftarrow IA32 SYSENTER EIP[31:0];
FI;
CS.Selector ← IA32 SYSENTER CS[15:0] AND FFFCH:
                                                     (* Operating system provides CS; RPL forced to 0 *)
(* Set rest of CS to a fixed value *)
CS.Base \leftarrow 0:
                                                     (* Flat segment *)
CS.Limit \leftarrow FFFFFH:
                                                     (* With 4-KByte granularity, implies a 4-GByte limit *)
                                                     (* Execute/read code, accessed *)
CS.Type \leftarrow 11:
CS.S \leftarrow 1:
CS.DPL \leftarrow 0:
CS.P ← 1:
IF in IA-32e mode
    THEN
                                                     (* Entry is to 64-bit mode *)
         CS.L \leftarrow 1:
         CS.D \leftarrow 0:
                                                     (* Required if CS.L = 1 *)
    FLSE
         CS.L \leftarrow 0;
         CS.D \leftarrow 1;
                                                     (* 32-bit code segment*)
FI:
CS.G \leftarrow 1:
                                                     (* 4-KByte granularity *)
CPL \leftarrow 0:
SS.Selector \leftarrow CS.Selector + 8;
                                                     (* SS just above CS *)
(* Set rest of SS to a fixed value *)
SS.Base \leftarrow 0;
                                                     (* Flat segment *)
SS.Limit \leftarrow FFFFFH;
                                                     (* With 4-KByte granularity, implies a 4-GByte limit *)
                                                     (* Read/write data, accessed *)
SS.Type \leftarrow 3;
```

 $SS.S \leftarrow 1;$   $SS.DPL \leftarrow 0;$   $SS.P \leftarrow 1;$  $SS.P \leftarrow 1;$ 

### **Flags Affected**

VM, IF (see Operation above)

# **Protected Mode Exceptions**

#GP(0) If IA32\_SYSENTER\_CS[15:2] = 0.

#UD If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#GP The SYSENTER instruction is not recognized in real-address mode.

#UD If the LOCK prefix is used.

### Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

Same exceptions as in protected mode.

## SYSEXIT—Fast Return from Fast System Call

| Opcode        | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                             |
|---------------|-------------|-----------|----------------|---------------------|---------------------------------------------------------|
| 0F 35         | SYSEXIT     | NP        | Valid          | Valid               | Fast return to privilege level 3 user code.             |
| REX.W + 0F 35 | SYSEXIT     | NP        | Valid          | Valid               | Fast return to 64-bit mode privilege level 3 user code. |

### Instruction Operand Encoding

|       |           | •         |           |           |  |
|-------|-----------|-----------|-----------|-----------|--|
| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |  |
| NP    | NA        | NA        | NA        | NA        |  |

### **Description**

Executes a fast return to privilege level 3 user code. SYSEXIT is a companion instruction to the SYSENTER instruction. The instruction is optimized to provide the maximum performance for returns from system procedures executing at protections levels 0 to user procedures executing at protection level 3. It must be executed from code executing at privilege level 0.

With a 64-bit operand size, SYSEXIT remains in 64-bit mode; otherwise, it either enters compatibility mode (if the logical processor is in IA-32e mode) or remains in protected mode (if it is not).

Prior to executing SYSEXIT, software must specify the privilege level 3 code segment and code entry point, and the privilege level 3 stack segment and stack pointer by writing values into the following MSR and general-purpose registers:

- IA32\_SYSENTER\_CS (MSR address 174H) Contains a 32-bit value that is used to determine the segment selectors for the privilege level 3 code and stack segments (see the Operation section)
- **RDX** The canonical address in this register is loaded into RIP (thus, this value references the first instruction to be executed in the user code). If the return is not to 64-bit mode, only bits 31:0 are loaded.
- **ECX** The canonical address in this register is loaded into RSP (thus, this value contains the stack pointer for the privilege level 3 stack). If the return is not to 64-bit mode, only bits 31:0 are loaded.

The IA32 SYSENTER CS MSR can be read from and written to using RDMSR and WRMSR.

While SYSEXIT loads the CS and SS selectors with values derived from the IA32\_SYSENTER\_CS MSR, the CS and SS descriptor caches are **not** loaded from the descriptors (in GDT or LDT) referenced by those selectors. Instead, the descriptor caches are loaded with fixed values. See the Operation section for details. It is the responsibility of OS software to ensure that the descriptors (in GDT or LDT) referenced by those selector values correspond to the fixed values loaded into the descriptor caches; the SYSEXIT instruction does not ensure this correspondence.

The SYSEXIT instruction can be invoked from all operating modes except real-address mode and virtual-8086 mode.

The SYSENTER and SYSEXIT instructions were introduced into the IA-32 architecture in the Pentium II processor. The availability of these instructions on a processor is indicated with the SYSENTER/SYSEXIT present (SEP) feature flag returned to the EDX register by the CPUID instruction. An operating system that qualifies the SEP flag must also qualify the processor family and model to ensure that the SYSENTER/SYSEXIT instructions are actually present. For example:

```
IF CPUID SEP bit is set
   THEN IF (Family = 6) and (Model < 3) and (Stepping < 3)
   THEN
        SYSENTER/SYSEXIT_Not_Supported; FI;
   ELSE
        SYSENTER/SYSEXIT_Supported; FI;
FI:</pre>
```

When the CPUID instruction is executed on the Pentium Pro processor (model 1), the processor returns a the SEP flag as set, but does not support the SYSENTER/SYSEXIT instructions.

## Operation

```
IF IA32 SYSENTER CS[15:2] = 0 OR CR0.PE = 0 OR CPL \neq 0 THEN #GP(0); FI;
IF operand size is 64-bit
              (* Return to 64-bit mode *)
    THEN
         \mathsf{RSP} \leftarrow \mathsf{RCX};
          RIP \leftarrow RDX:
              (* Return to protected mode or compatibility mode *)
    ELSE
         RSP \leftarrow ECX;
          RIP \leftarrow EDX;
FI;
IF operand size is 64-bit
                                                      (* Operating system provides CS; RPL forced to 3 *)
    THEN CS.Selector \leftarrow IA32_SYSENTER_CS[15:0] + 32;
    ELSE CS.Selector \leftarrow IA32 SYSENTER CS[15:0] + 16;
FI;
CS.Selector \leftarrow CS.Selector OR 3:
                                                      (* RPL forced to 3 *)
(* Set rest of CS to a fixed value *)
CS.Base \leftarrow 0;
                                                      (* Flat segment *)
CS.Limit \leftarrow FFFFFH;
                                                      (* With 4-KByte granularity, implies a 4-GByte limit *)
                                                      (* Execute/read code, accessed *)
CS.Type \leftarrow 11;
CS.S \leftarrow 1;
\text{CS.DPL} \leftarrow 3;
CS.P \leftarrow 1;
IF operand size is 64-bit
    THEN
              (* return to 64-bit mode *)
                                                      (* 64-bit code segment *)
          CS.L \leftarrow 1;
          CS.D \leftarrow 0:
                                                      (* Required if CS.L = 1 *)
    ELSE
               (* return to protected mode or compatibility mode *)
          CS.L \leftarrow 0;
          CS.D \leftarrow 1;
                                                      (* 32-bit code segment*)
FI;
CS.G \leftarrow 1;
                                                      (* 4-KByte granularity *)
CPL \leftarrow 3;
SS.Selector \leftarrow CS.Selector + 8:
                                                      (* SS just above CS *)
(* Set rest of SS to a fixed value *)
SS.Base \leftarrow 0:
                                                      (* Flat segment *)
SS.Limit \leftarrow FFFFFH;
                                                      (* With 4-KByte granularity, implies a 4-GByte limit *)
SS.Type \leftarrow 3;
                                                      (* Read/write data, accessed *)
SS.S \leftarrow 1;
SS.DPL \leftarrow 3:
SS.P \leftarrow 1:
SS.B \leftarrow 1:
                                                      (* 32-bit stack segment*)
SS.G \leftarrow 1;
                                                      (* 4-KByte granularity *)
Flags Affected
None.
Protected Mode Exceptions
#GP(0)
                            If IA32\_SYSENTER\_CS[15:2] = 0.
```

If CPL  $\neq$  0.

#UD If the LOCK prefix is used.

# **Real-Address Mode Exceptions**

#GP The SYSEXIT instruction is not recognized in real-address mode.

#UD If the LOCK prefix is used.

# Virtual-8086 Mode Exceptions

#GP(0) The SYSEXIT instruction is not recognized in virtual-8086 mode.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#GP(0) If IA32\_SYSENTER\_CS = 0.

If CPL  $\neq$  0.

If RCX or RDX contains a non-canonical address.

#UD If the LOCK prefix is used.

## SYSRET—Return From Fast System Call

| Opcode        | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                        |
|---------------|-------------|-----------|----------------|---------------------|----------------------------------------------------|
| 0F 07         | SYSRET      | NP        | Valid          | Invalid             | Return to compatibility mode from fast system call |
| REX.W + 0F 07 | SYSRET      | NP        | Valid          | Invalid             | Return to 64-bit mode from fast system call        |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |  |
|-------|-----------|-----------|-----------|-----------|--|
| NP    | NA        | NA        | NA        | NA        |  |

### **Description**

SYSRET is a companion instruction to the SYSCALL instruction. It returns from an OS system-call handler to user code at privilege level 3. It does so by loading RIP from RCX and loading RFLAGS from R11. With a 64-bit operand size, SYSRET remains in 64-bit mode; otherwise, it enters compatibility mode and only the low 32 bits of the registers are loaded.

SYSRET loads the CS and SS selectors with values derived from bits 63:48 of the IA32\_STAR MSR. However, the CS and SS descriptor caches are **not** loaded from the descriptors (in GDT or LDT) referenced by those selectors. Instead, the descriptor caches are loaded with fixed values. See the Operation section for details. It is the responsibility of OS software to ensure that the descriptors (in GDT or LDT) referenced by those selector values correspond to the fixed values loaded into the descriptor caches; the SYSRET instruction does not ensure this correspondence.

The SYSRET instruction does not modify the stack pointer (ESP or RSP). For that reason, it is necessary for software to switch to the user stack. The OS may load the user stack pointer (if it was saved after SYSCALL) before executing SYSRET; alternatively, user code may load the stack pointer (if it was saved before SYSCALL) after receiving control from SYSRET.

If the OS loads the stack pointer before executing SYSRET, it must ensure that the handler of any interrupt or exception delivered between restoring the stack pointer and successful execution of SYSRET is not invoked with the user stack. It can do so using approaches such as the following:

- External interrupts. The OS can prevent an external interrupt from being delivered by clearing EFLAGS.IF before loading the user stack pointer.
- Nonmaskable interrupts (NMIs). The OS can ensure that the NMI handler is invoked with the correct stack by using the interrupt stack table (IST) mechanism for gate 2 (NMI) in the IDT (see Section 6.14.5, "Interrupt Stack Table," in Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A).
- General-protection exceptions (#GP). The SYSRET instruction generates #GP(0) if the value of RCX is not canonical. The OS can address this possibility using one or more of the following approaches:
  - Confirming that the value of RCX is canonical before executing SYSRET.
  - Using paging to ensure that the SYSCALL instruction will never save a non-canonical value into RCX.
  - Using the IST mechanism for gate 13 (#GP) in the IDT.

### Operation

IF (CS.L ≠ 1 ) or (IA32\_EFER.LMA ≠ 1) or (IA32\_EFER.SCE ≠ 1)
(\* Not in 64-Bit Mode or SYSCALL/SYSRET not enabled in IA32\_EFER \*)
 THEN #UD; FI;
IF (CPL ≠ 0) OR (RCX is not canonical) THEN #GP(0); FI;

<sup>1.</sup> Regardless of the value of R11, the RF and VM flags are always 0 in RFLAGS after execution of SYSRET. In addition, all reserved bits in RFLAGS retain the fixed values.

```
IF (operand size is 64-bit)
    THEN (* Return to 64-Bit Mode *)
         RIP \leftarrow RCX;
    ELSE (* Return to Compatibility Mode *)
          RIP \leftarrow ECX;
FI;
RFLAGS \leftarrow (R11 & 3C7FD7H) | 2;
                                                      (* Clear RF, VM, reserved bits; set bit 2 *)
IF (operand size is 64-bit)
    THEN CS.Selector \leftarrow IA32_STAR[63:48]+16;
    ELSE CS.Selector \leftarrow IA32_STAR[63:48];
FI:
CS.Selector ← CS.Selector OR 3;
                                                      (* RPL forced to 3 *)
(* Set rest of CS to a fixed value *)
CS.Base \leftarrow 0;
                                                      (* Flat segment *)
CS.Limit \leftarrow FFFFFH;
                                                      (* With 4-KByte granularity, implies a 4-GByte limit *)
CS.Type \leftarrow 11;
                                                      (* Execute/read code, accessed *)
CS.S \leftarrow 1:
CS.DPL \leftarrow 3;
CS.P \leftarrow 1:
IF (operand size is 64-bit)
    THEN (* Return to 64-Bit Mode *)
         CS.L \leftarrow 1:
                                                      (* 64-bit code seament *)
         CS.D \leftarrow 0:
                                                      (* Required if CS.L = 1 *)
    ELSE (* Return to Compatibility Mode *)
         CS.L \leftarrow 0;
                                                      (* Compatibility mode *)
         CS.D \leftarrow 1:
                                                      (* 32-bit code segment *)
FI:
CS.G \leftarrow 1:
                                                      (* 4-KByte granularity *)
CPL \leftarrow 0:
SS.Selector \leftarrow (IA32 STAR[63:48]+8) OR 3; (* RPL forced to 3 *)
(* Set rest of SS to a fixed value *)
SS.Base \leftarrow 0;
                                                      (* Flat segment *)
SS.Limit \leftarrow FFFFFH;
                                                      (* With 4-KByte granularity, implies a 4-GByte limit *)
SS.Type \leftarrow 3;
                                                      (* Read/write data, accessed *)
SS.S \leftarrow 1;
SS.DPL \leftarrow 3;
SS.P \leftarrow 1;
SS.B \leftarrow 1;
                                                      (* 32-bit stack segment*)
SS.G \leftarrow 1;
                                                      (* 4-KByte granularity *)
Flags Affected
```

AII.

### **Protected Mode Exceptions**

#UD The SYSRET instruction is not recognized in protected mode.

### **Real-Address Mode Exceptions**

#UD The SYSRET instruction is not recognized in real-address mode.

### Virtual-8086 Mode Exceptions

#UD The SYSRET instruction is not recognized in virtual-8086 mode.

# **Compatibility Mode Exceptions**

#UD The SYSRET instruction is not recognized in compatibility mode.

# **64-Bit Mode Exceptions**

#UD If IA32\_EFER.SCE = 0.

If the LOCK prefix is used.

#GP(0) If  $CPL \neq 0$ .

If RCX contains a non-canonical address.

# **TEST—Logical Compare**

| Opcode           | Instruction       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                       |
|------------------|-------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------|
| A8 <i>ib</i>     | TEST AL, imm8     | I         | Valid          | Valid               | AND <i>imm8</i> with AL; set SF, ZF, PF according to result.                                      |
| A9 iw            | TEST AX, imm16    | I         | Valid          | Valid               | AND <i>imm16</i> with AX; set SF, ZF, PF according to result.                                     |
| A9 id            | TEST EAX, imm32   | I         | Valid          | Valid               | AND <i>imm32</i> with EAX; set SF, ZF, PF according to result.                                    |
| REX.W + A9 id    | TEST RAX, imm32   | I         | Valid          | N.E.                | AND <i>imm32</i> sign-extended to 64-bits with RAX; set SF, ZF, PF according to result.           |
| F6 /0 ib         | TEST r/m8, imm8   | MI        | Valid          | Valid               | AND <i>imm8</i> with <i>r/m8</i> ; set SF, ZF, PF according to result.                            |
| REX + F6 /0 ib   | TEST r/m8*, imm8  | MI        | Valid          | N.E.                | AND <i>imm8</i> with <i>r/m8</i> ; set SF, ZF, PF according to result.                            |
| F7 /0 iw         | TEST r/m16, imm16 | MI        | Valid          | Valid               | AND <i>imm16</i> with <i>r/m16</i> ; set SF, ZF, PF according to result.                          |
| F7 /0 id         | TEST r/m32, imm32 | MI        | Valid          | Valid               | AND <i>imm32</i> with <i>r/m32</i> ; set SF, ZF, PF according to result.                          |
| REX.W + F7 /0 id | TEST r/m64, imm32 | MI        | Valid          | N.E.                | AND <i>imm32</i> sign-extended to 64-bits with <i>r/m64</i> ; set SF, ZF, PF according to result. |
| 84 /r            | TEST r/m8, r8     | MR        | Valid          | Valid               | AND <i>r8</i> with <i>r/m8</i> ; set SF, ZF, PF according to result.                              |
| REX + 84 /r      | TEST r/m8*, r8*   | MR        | Valid          | N.E.                | AND r8 with r/m8; set SF, ZF, PF according to result.                                             |
| 85 /r            | TEST r/m16, r16   | MR        | Valid          | Valid               | AND <i>r16</i> with <i>r/m16</i> ; set SF, ZF, PF according to result.                            |
| 85 /r            | TEST r/m32, r32   | MR        | Valid          | Valid               | AND <i>r32</i> with <i>r/m32</i> ; set SF, ZF, PF according to result.                            |
| REX.W + 85 /r    | TEST r/m64, r64   | MR        | Valid          | N.E.                | AND <i>r64</i> with <i>r/m64</i> ; set SF, ZF, PF according to result.                            |

#### NOTES:

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| 1     | AL/AX/EAX/RAX | imm8/16/32    | NA        | NA        |
| MI    | ModRM:r/m (r) | imm8/16/32    | NA        | NA        |
| MR    | ModRM:r/m (r) | ModRM:reg (r) | NA        | NA        |

## **Description**

Computes the bit-wise logical AND of first operand (source 1 operand) and the second operand (source 2 operand) and sets the SF, ZF, and PF status flags according to the result. The result is then discarded.

In 64-bit mode, using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

### Operation

```
TEMP \leftarrow SRC1 AND SRC2;

SF \leftarrow MSB(TEMP);

IF TEMP = 0

THEN ZF \leftarrow 1;

ELSE ZF \leftarrow 0;

FI:

PF \leftarrow BitwiseXNOR(TEMP[0:7]);

CF \leftarrow 0;

OF \leftarrow 0;

(* AF is undefined *)
```

### **Flags Affected**

The OF and CF flags are set to 0. The SF, ZF, and PF flags are set according to the result (see the "Operation" section above). The state of the AF flag is undefined.

## **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

**#UD** If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If the LOCK prefix is used.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

# TZCNT — Count the Number of Trailing Zero Bits

| Opcode/<br>Instruction                  | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                            |
|-----------------------------------------|-----------|-----------------------|--------------------------|----------------------------------------------------------------------------------------|
| F3 OF BC /r<br>TZCNT <i>r16, r/m16</i>  | RM        | V/V                   | BMI1                     | Count the number of trailing zero bits in $r/m16$ , return result in $r16$ .           |
| F3 OF BC /r<br>TZCNT <i>r32, r/m32</i>  | RM        | V/V                   | BMI1                     | Count the number of trailing zero bits in $r/m32$ , return result in $r32$ .           |
| REX.W + F3 OF BC /r<br>TZCNT r64, r/m64 | RM        | V/N.E.                | BMI1                     | Count the number of trailing zero bits in <i>r/m64</i> , return result in <i>r64</i> . |

### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

## Description

TZCNT counts the number of trailing least significant zero bits in source operand (second operand) and returns the result in destination operand (first operand). TZCNT is an extension of the BSF instruction. The key difference between TZCNT and BSF instruction is that TZCNT provides operand size as output when source operand is zero while in the case of BSF instruction, if source operand is zero, the content of destination operand are undefined. On processors that do not support TZCNT, the instruction byte encoding is executed as BSF.

### Operation

```
temp \leftarrow 0
DEST \leftarrow 0
DO WHILE ( (temp < OperandSize) and (SRC[ temp] = 0) )
    temp \leftarrow temp + 1
    DEST ← DEST+ 1
OD
IF DEST = OperandSize
    CF \leftarrow 1
FI SF
    CF \leftarrow 0
FΙ
IF DEST = 0
    ZF \leftarrow 1
ELSE
    ZF \leftarrow 0
FΙ
```

## **Flags Affected**

ZF is set to 1 in case of zero output (least significant bit of the source is set), and to 0 otherwise, CF is set to 1 if the input was zero and cleared otherwise. OF, SF, PF and AF flags are undefined.

### Intel C/C++ Compiler Intrinsic Equivalent

TZCNT: unsigned \_\_int32 \_tzcnt\_u32(unsigned \_\_int32 src);
TZCNT: unsigned \_\_int64 \_tzcnt\_u64(unsigned \_\_int64 src);

### **Protected Mode Exceptions**

#GP(0) For an illegal memory operand effective address in the CS, DS, ES, FS or GS segments.

If the DS, ES, FS, or GS register is used to access memory and it contains a null segment

selector.

#SS(0) For an illegal address in the SS segment.

#PF (fault-code) For a page fault.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

### **Real-Address Mode Exceptions**

#GP(0) If any part of the operand lies outside of the effective address space from 0 to 0FFFFH.

#SS(0) For an illegal address in the SS segment.

### Virtual 8086 Mode Exceptions

#GP(0) If any part of the operand lies outside of the effective address space from 0 to 0FFFFH.

#SS(0) For an illegal address in the SS segment.

#PF (fault-code) For a page fault.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

### **Compatibility Mode Exceptions**

Same exceptions as in Protected Mode.

### **64-Bit Mode Exceptions**

#GP(0) If the memory address is in a non-canonical form.

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#PF (fault-code) For a page fault.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

# UCOMISD—Unordered Compare Scalar Double-Precision Floating-Point Values and Set EFLAGS

| Opcode/<br>Instruction                             | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                                |
|----------------------------------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 2E /r<br>UCOMISD xmm1, xmm2/m64              | RM        | V/V                          | SSE2                     | Compares (unordered) the low double-<br>precision floating-point values in <i>xmm1</i> and <i>xmm2/m64</i> and set the EFLAGS accordingly. |
| VEX.LIG.66.0F.WIG 2E /r<br>VUCOMISD xmm1, xmm2/m64 | RM        | V/V                          | AVX                      | Compare low double precision floating-point values in <i>xmm1</i> and <i>xmm2/mem64</i> and set the EFLAGS flags accordingly.              |

### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (r) | ModRM:r/m (r) | NA        | NA        |

### **Description**

Performs an unordered compare of the double-precision floating-point values in the low quadwords of source operand 1 (first operand) and source operand 2 (second operand), and sets the ZF, PF, and CF flags in the EFLAGS register according to the result (unordered, greater than, less than, or equal). The OF, SF and AF flags in the EFLAGS register are set to 0. The unordered result is returned if either source operand is a NaN (QNaN or SNaN). The sign of zero is ignored for comparisons, so that -0.0 is equal to +0.0.

Source operand 1 is an XMM register; source operand 2 can be an XMM register or a 64 bit memory location.

The UCOMISD instruction differs from the COMISD instruction in that it signals a SIMD floating-point invalid operation exception (#I) only when a source operand is an SNaN. The COMISD instruction signals an invalid operation exception if a source operand is either a QNaN or an SNaN.

The EFLAGS register is not updated if an unmasked SIMD floating-point exception is generated.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b, otherwise instructions will #UD.

### Operation

```
\label{eq:result} \begin{split} & \text{RESULT} \leftarrow \text{UnorderedCompare}(\text{SRC1[63:0]} <> \text{SRC2[63:0]}) \, \{\\ & (* \, \text{Set EFLAGS } \, *) \\ & \text{CASE (RESULT) OF} \\ & \text{UNORDERED:} & \text{ZF, PF, CF} \leftarrow 111; \\ & \text{GREATER\_THAN:} & \text{ZF, PF, CF} \leftarrow 000; \\ & \text{LESS\_THAN:} & \text{ZF, PF, CF} \leftarrow 001; \\ & \text{EQUAL:} & \text{ZF, PF, CF} \leftarrow 100; \\ & \text{ESAC;} \\ & \text{OF, AF, SF} \leftarrow 0; \end{split}
```

## Intel C/C++ Compiler Intrinsic Equivalent

```
int _mm_ucomieq_sd(__m128d a, __m128d b)
int _mm_ucomilt_sd(__m128d a, __m128d b)
int _mm_ucomile_sd(__m128d a, __m128d b)
int _mm_ucomigt_sd(__m128d a, __m128d b)
int _mm_ucomige_sd(__m128d a, __m128d b)
int _mm_ucomineq_sd(__m128d a, __m128d b)
```

# **SIMD Floating-Point Exceptions**

Invalid (if SNaN operands), Denormal.

# Other Exceptions

See Exceptions Type 3; additionally #UD If VEX.vvvv ≠ 1111B.

# UCOMISS—Unordered Compare Scalar Single-Precision Floating-Point Values and Set EFLAGS

| Opcode/<br>Instruction                          | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                                                             |
|-------------------------------------------------|-----------|------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OF 2E /r<br>UCOMISS xmm1, xmm2/m32              | RM        | V/V                          | SSE                      | Compare lower single-precision floating-point value in xmm1 register with lower single-precision floating-point value in xmm2/mem and set the status flags accordingly. |
| VEX.LIG.0F.WIG 2E /r<br>VUCOMISS xmm1, xmm2/m32 | RM        | V/V                          | AVX                      | Compare low single precision floating-point values in <i>xmm1</i> and <i>xmm2/mem32</i> and set the EFLAGS flags accordingly.                                           |

### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |  |
|-------|---------------|---------------|-----------|-----------|--|
| RM    | ModRM:reg (r) | ModRM:r/m (r) | NA        | NA        |  |

### **Description**

Performs an unordered compare of the single-precision floating-point values in the low doublewords of the source operand 1 (first operand) and the source operand 2 (second operand), and sets the ZF, PF, and CF flags in the EFLAGS register according to the result (unordered, greater than, less than, or equal). The OF, SF and AF flags in the EFLAGS register are set to 0. The unordered result is returned if either source operand is a NaN (QNaN or SNaN). The sign of zero is ignored for comparisons, so that -0.0 is equal to +0.0.

Source operand 1 is an XMM register; source operand 2 can be an XMM register or a 32 bit memory location.

The UCOMISS instruction differs from the COMISS instruction in that it signals a SIMD floating-point invalid operation exception (#I) only when a source operand is an SNaN. The COMISS instruction signals an invalid operation exception if a source operand is either a ONaN or an SNaN.

The EFLAGS register is not updated if an unmasked SIMD floating-point exception is generated.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b, otherwise instructions will #UD.

### Operation

```
\label{eq:result} \begin{split} & \text{RESULT} \leftarrow \text{UnorderedCompare}(\text{SRC1[31:0]} <> \text{SRC2[31:0]}) \, \{\\ & \text{(* Set EFLAGS *)} \\ & \text{CASE (RESULT) OF} \\ & \text{UNORDERED:} & \text{ZF,PF,CF} \leftarrow 111; \\ & \text{GREATER\_THAN:} & \text{ZF,PF,CF} \leftarrow 000; \\ & \text{LESS\_THAN:} & \text{ZF,PF,CF} \leftarrow 001; \\ & \text{EQUAL:} & \text{ZF,PF,CF} \leftarrow 100; \\ & \text{ESAC;} \\ & \text{OF,AF,SF} \leftarrow 0; \end{split}
```

### Intel C/C++ Compiler Intrinsic Equivalent

```
int _mm_ucomieq_ss(__m128 a, __m128 b)
int _mm_ucomilt_ss(__m128 a, __m128 b)
int _mm_ucomile_ss(__m128 a, __m128 b)
int _mm_ucomigt_ss(__m128 a, __m128 b)
int _mm_ucomige_ss(__m128 a, __m128 b)
```

int \_mm\_ucomineq\_ss(\_\_m128 a, \_\_m128 b)

# **SIMD Floating-Point Exceptions**

Invalid (if SNaN operands), Denormal.

# **Other Exceptions**

See Exceptions Type 3; additionally #UD If VEX.vvvv ≠ 1111B.

## **UD2—Undefined Instruction**

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                     |
|--------|-------------|-----------|----------------|---------------------|---------------------------------|
| 0F 0B  | UD2         | NP        | Valid          | Valid               | Raise invalid opcode exception. |

### Instruction Operand Encoding

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

## Description

Generates an invalid opcode exception. This instruction is provided for software testing to explicitly generate an invalid opcode exception. The opcode for this instruction is reserved for this purpose.

Other than raising the invalid opcode exception, this instruction has no effect on processor state or memory.

Even though it is the execution of the UD2 instruction that causes the invalid opcode exception, the instruction pointer saved by delivery of the exception references the UD2 instruction (and not the following instruction).

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

## Operation

**#UD** (\* Generates invalid opcode exception \*);

## **Flags Affected**

None.

## **Exceptions (All Operating Modes)**

#UD Raises an invalid opcode exception in all operating modes.

# UNPCKHPD—Unpack and Interleave High Packed Double-Precision Floating-Point Values

| Opcode/<br>Instruction                                        | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                              |
|---------------------------------------------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------|
| 66 OF 15 /r<br>UNPCKHPD xmm1, xmm2/m128                       | RM        | V/V                          | SSE2                     | Unpacks and Interleaves double-precision floating-point values from high quadwords of <i>xmm1</i> and <i>xmm2/m128</i> . |
| VEX.NDS.128.66.0F.WIG 15 /r<br>VUNPCKHPD xmm1,xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Unpacks and Interleaves double precision floating-point values from high quadwords of xmm2 and xmm3/m128.                |
| VEX.NDS.256.66.0F.WIG 15 /r<br>VUNPCKHPD ymm1,ymm2, ymm3/m256 | RVM       | V/V                          | AVX                      | Unpacks and Interleaves double precision floating-point values from high quadwords of <i>ymm2</i> and <i>ymm3/m256</i> . |

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### **Description**

Performs an interleaved unpack of the high double-precision floating-point values from the source operand (second operand) and the destination operand (first operand). See Figure 4-23.



Figure 4-23. UNPCKHPD Instruction High Unpack and Interleave Operation

When unpacking from a memory operand, an implementation may fetch only the appropriate 64 bits; however, alignment to 16-byte boundary and normal segment checking will still be enforced.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

### Operation

### UNPCKHPD (128-bit Legacy SSE version)

DEST[63:0] ← SRC1[127:64] DEST[127:64] ← SRC2[127:64] DEST[VLMAX-1:128] (Unmodified)

### VUNPCKHPD (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[127:64] DEST[127:64]  $\leftarrow$  SRC2[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

## VUNPCKHPD (VEX.256 encoded version)

DEST[63:0] ← SRC1[127:64] DEST[127:64] ← SRC2[127:64] DEST[191:128]←SRC1[255:192] DEST[255:192]←SRC2[255:192]

## Intel C/C++ Compiler Intrinsic Equivalent

UNPCKHPD: \_\_m128d \_mm\_unpackhi\_pd(\_\_m128d a, \_\_m128d b)
UNPCKHPD: \_\_m256d \_mm256\_unpackhi\_pd(\_\_m256d a, \_\_m256d b)

# **SIMD Floating-Point Exceptions**

None.

## Other Exceptions

See Exceptions Type 4.

# UNPCKHPS—Unpack and Interleave High Packed Single-Precision Floating-Point Values

| Opcode/<br>Instruction                                     | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                              |
|------------------------------------------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------|
| OF 15 /r UNPCKHPS xmm1, xmm2/m128                          | RM        | V/V                          | SSE                      | Unpacks and Interleaves single-precision floating-point values from high quadwords of xmm1 and xmm2/mem into xmm1.       |
| VEX.NDS.128.0F.WIG 15 /r<br>VUNPCKHPS xmm1,xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Unpacks and Interleaves single-precision floating-point values from high quadwords of <i>xmm2</i> and <i>xmm3/m128</i> . |
| VEX.NDS.256.0F.WIG 15 /r<br>VUNPCKHPS ymm1,ymm2,ymm3/m256  | RVM       | V/V                          | AVX                      | Unpacks and Interleaves single-precision floating-point values from high quadwords of <i>ymm2</i> and <i>ymm3/m256</i> . |

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

### **Description**

Performs an interleaved unpack of the high-order single-precision floating-point values from the source operand (second operand) and the destination operand (first operand). See Figure 4-24. The source operand can be an XMM register or a 128-bit memory location; the destination operand is an XMM register.



Figure 4-24. UNPCKHPS Instruction High Unpack and Interleave Operation

When unpacking from a memory operand, an implementation may fetch only the appropriate 64 bits; however, alignment to 16-byte boundary and normal segment checking will still be enforced.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: T second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

## Operation

### UNPCKHPS (128-bit Legacy SSE version)

DEST[31:0] ← SRC1[95:64]

DEST[63:32] ← SRC2[95:64]

DEST[95:64] ← SRC1[127:96]

DEST[127:96] ← SRC2[127:96]

DEST[VLMAX-1:128] (Unmodified)

### VUNPCKHPS (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  SRC1[95:64] DEST[63:32]  $\leftarrow$  SRC2[95:64] DEST[95:64]  $\leftarrow$  SRC1[127:96] DEST[127:96]  $\leftarrow$  SRC2[127:96] DEST[VLMAX-1:128]  $\leftarrow$  0

### VUNPCKHPS (VEX.256 encoded version)

DEST[31:0]  $\leftarrow$  SRC1[95:64] DEST[63:32]  $\leftarrow$  SRC2[95:64] DEST[95:64]  $\leftarrow$  SRC1[127:96] DEST[127:96]  $\leftarrow$  SRC2[127:96] DEST[159:128]  $\leftarrow$  SRC1[223:192] DEST[191:160]  $\leftarrow$  SRC2[223:192] DEST[223:192]  $\leftarrow$  SRC1[255:224] DEST[255:224]  $\leftarrow$  SRC2[255:224]

# Intel C/C++ Compiler Intrinsic Equivalent

UNPCKHPS: \_\_m128 \_mm\_unpackhi\_ps(\_\_m128 a, \_\_m128 b)
UNPCKHPS: \_\_m256 \_mm256 \_unpackhi\_ps (\_\_m256 a, \_\_m256 b);

### **SIMD Floating-Point Exceptions**

None.

## Other Exceptions

See Exceptions Type 4.

# UNPCKLPD—Unpack and Interleave Low Packed Double-Precision Floating-Point Values

| Opcode/<br>Instruction                                        | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                             |
|---------------------------------------------------------------|-----------|------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------|
| 66 OF 14 /r<br>UNPCKLPD xmm1, xmm2/m128                       | RM        | V/V                          | SSE2                     | Unpacks and Interleaves double-precision floating-point values from low quadwords of xmm1 and xmm2/m128.                |
| VEX.NDS.128.66.0F.WIG 14 /r<br>VUNPCKLPD xmm1,xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Unpacks and Interleaves double precision floating-point values low high quadwords of xmm2 and xmm3/m128.                |
| VEX.NDS.256.66.0F.WIG 14 /r<br>VUNPCKLPD ymm1,ymm2, ymm3/m256 | RVM       | V/V                          | AVX                      | Unpacks and Interleaves double precision floating-point values low high quadwords of <i>ymm2</i> and <i>ymm3/m256</i> . |

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Performs an interleaved unpack of the low double-precision floating-point values from the source operand (second operand) and the destination operand (first operand). See Figure 4-25. The source operand can be an XMM register or a 128-bit memory location; the destination operand is an XMM register.



Figure 4-25. UNPCKLPD Instruction Low Unpack and Interleave Operation

When unpacking from a memory operand, an implementation may fetch only the appropriate 64 bits; however, alignment to 16-byte boundary and normal segment checking will still be enforced.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: T second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

### Operation

### UNPCKLPD (128-bit Legacy SSE version)

DEST[63:0]  $\leftarrow$  SRC1[63:0] DEST[127:64]  $\leftarrow$  SRC2[63:0] DEST[VLMAX-1:128] (Unmodified)

### VUNPCKLPD (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[63:0] DEST[127:64]  $\leftarrow$  SRC2[63:0] DEST[VLMAX-1:128]  $\leftarrow$  0

## VUNPCKLPD (VEX.256 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[63:0] DEST[127:64]  $\leftarrow$  SRC2[63:0] DEST[191:128]  $\leftarrow$  SRC1[191:128] DEST[255:192]  $\leftarrow$  SRC2[191:128]

## Intel C/C++ Compiler Intrinsic Equivalent

UNPCKHPD: \_\_m128d \_mm\_unpacklo\_pd(\_\_m128d a, \_\_m128d b)
UNPCKLPD: \_\_m256d \_mm256\_unpacklo\_pd(\_\_m256d a, \_\_m256d b)

# **SIMD Floating-Point Exceptions**

None.

## Other Exceptions

See Exceptions Type 4.

# UNPCKLPS—Unpack and Interleave Low Packed Single-Precision Floating-Point Values

| Opcode/<br>Instruction                                     | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                             |
|------------------------------------------------------------|-----------|------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| OF 14 /r UNPCKLPS xmm1, xmm2/m128                          | RM        | V/V                          | SSE                      | Unpacks and Interleaves single-precision floating-point values from low quadwords of <i>xmm1</i> and <i>xmm2/mem</i> into <i>xmm1</i> . |
| VEX.NDS.128.0F.WIG 14 /r<br>VUNPCKLPS xmm1,xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Unpacks and Interleaves single-precision floating-point values from low quadwords of <i>xmm2</i> and <i>xmm3/m128</i> .                 |
| VEX.NDS.256.0F.WIG 14 /r<br>VUNPCKLPS ymm1,ymm2,ymm3/m256  | RVM       | V/V                          | AVX                      | Unpacks and Interleaves single-precision floating-point values from low quadwords of <i>ymm2</i> and <i>ymm3/m256</i> .                 |

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |  |
|-------|------------------|---------------|---------------|-----------|--|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |  |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |  |

### **Description**

Performs an interleaved unpack of the low-order single-precision floating-point values from the source operand (second operand) and the destination operand (first operand). See Figure 4-26. The source operand can be an XMM register or a 128-bit memory location; the destination operand is an XMM register.



Figure 4-26. UNPCKLPS Instruction Low Unpack and Interleave Operation

When unpacking from a memory operand, an implementation may fetch only the appropriate 64 bits; however, alignment to 16-byte boundary and normal segment checking will still be enforced.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: The first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

### Operation

### UNPCKLPS (128-bit Legacy SSE version)

DEST[31:0] ← SRC1[31:0]
DEST[63:32] ← SRC2[31:0]
DEST[95:64] ← SRC1[63:32]
DEST[127:96] ← SRC2[63:32]
DEST[VLMAX-1:128] (Unmodified)

### VUNPCKLPS (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  SRC1[31:0] DEST[63:32]  $\leftarrow$  SRC2[31:0] DEST[95:64]  $\leftarrow$  SRC1[63:32] DEST[127:96]  $\leftarrow$  SRC2[63:32] DEST[VLMAX-1:128]  $\leftarrow$  0

### VUNPCKLPS (VEX.256 encoded version)

DEST[31:0]  $\leftarrow$  SRC1[31:0] DEST[63:32]  $\leftarrow$  SRC2[31:0] DEST[95:64]  $\leftarrow$  SRC1[63:32] DEST[127:96]  $\leftarrow$  SRC2[63:32] DEST[159:128]  $\leftarrow$  SRC1[159:128] DEST[191:160]  $\leftarrow$  SRC2[159:128] DEST[223:192]  $\leftarrow$  SRC1[191:160] DEST[255:224]  $\leftarrow$  SRC2[191:160]

## Intel C/C++ Compiler Intrinsic Equivalent

UNPCKLPS: \_\_m128 \_mm\_unpacklo\_ps(\_\_m128 a, \_\_m128 b)
UNPCKLPS: \_\_m256 \_mm256 \_unpacklo\_ps (\_\_m256 a, \_\_m256 b);

### **SIMD Floating-Point Exceptions**

None.

## Other Exceptions

See Exceptions Type 4.

# **VBROADCAST—Broadcast Floating-Point Data**

| Opcode/<br>Instruction    | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                       |
|---------------------------|-----------|-------------------|--------------------------|-------------------------------------------------------------------|
| VEX.128.66.0F38.W0 18 /r  | RM        | V/V               | AVX                      | Broadcast single-precision floating-point                         |
| VBROADCASTSS xmm1, m32    |           |                   |                          | element in mem to four locations in xmm1.                         |
| VEX.256.66.0F38.W0 18 /r  | RM        | V/V               | AVX                      | Broadcast single-precision floating-point                         |
| VBROADCASTSS ymm1, m32    |           |                   |                          | element in mem to eight locations in <i>ymm1</i> .                |
| VEX.256.66.0F38.W0 19 /r  | RM        | V/V               | AVX                      | Broadcast double-precision floating-point                         |
| VBROADCASTSD ymm1, m64    |           |                   |                          | element in mem to four locations in <i>ymm1</i> .                 |
| VEX.256.66.0F38.W0 1A /r  | RM        | V/V               | AVX                      | Broadcast 128 bits of floating-point data in                      |
| VBROADCASTF128 ymm1, m128 |           |                   |                          | mem to low and high 128-bits in <i>ymm1</i> .                     |
| VEX.128.66.0F38.W0 18/r   | RM        | V/V               | AVX2                     | Broadcast the low single-precision floating-                      |
| VBROADCASTSS xmm1, xmm2   |           |                   |                          | point element in the source operand to four locations in xmm1.    |
| VEX.256.66.0F38.W0 18 /r  | RM        | V/V               | AVX2                     | Broadcast low single-precision floating-point                     |
| VBROADCASTSS ymm1, xmm2   |           |                   |                          | element in the source operand to eight locations in <i>ymm1</i> . |
| VEX.256.66.0F38.W0 19 /r  | RM        | V/V               | AVX2                     | Broadcast low double-precision floating-point                     |
| VBROADCASTSD ymm1, xmm2   |           |                   |                          | element in the source operand to four locations in <i>ymm1</i> .  |

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |  |
|-------|---------------|---------------|-----------|-----------|--|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |  |

### **Description**

Load floating point values from the source operand (second operand) and broadcast to all elements of the destination operand (first operand).

VBROADCASTSD and VBROADCASTF128 are only supported as 256-bit wide versions. VBROADCASTSS is supported in both 128-bit and 256-bit wide versions.

Memory and register source operand syntax support of 256-bit instructions depend on the processor's enumeration of the following conditions with respect to CPUID.1:ECX.AVX[bit 28] and CPUID.(EAX=07H, ECX=0H):EBX.AVX2[bit 5]:

- If CPUID.1:ECX.AVX = 1 and CPUID.(EAX=07H, ECX=0H):EBX.AVX2 = 0: the destination operand is a YMM register. The source operand support can be either a 32-bit, 64-bit, or 128-bit memory location. Register source encodings are reserved and will #UD.
- If CPUID.1:ECX.AVX = 1 and CPUID.(EAX=07H, ECX=0H):EBX.AVX2 = 1: the destination operand is a YMM register. The source operand support can be a register or memory location.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b otherwise instructions will #UD. An attempt to execute VBROADCASTSD or VBROADCASTF128 encoded with VEX.L= 0 will cause an #UD exception. Attempts to execute any VBROADCAST\* instruction with VEX.W = 1 will cause #UD.



Figure 4-27. VBROADCASTSS Operation (VEX.256 encoded version)



Figure 4-28. VBROADCASTSS Operation (128-bit version)



Figure 4-29. VBROADCASTSD Operation



Figure 4-30. VBROADCASTF128 Operation

## Operation

## VBROADCASTSS (128 bit version)

temp  $\leftarrow$  SRC[31:0]

DEST[31:0] ← temp

DEST[63:32]  $\leftarrow$  temp

DEST[95:64]  $\leftarrow$  temp

DEST[127:96] ← temp

DEST[VLMAX-1:128]  $\leftarrow$  0

#### VBROADCASTSS (VEX.256 encoded version)

temp  $\leftarrow$  SRC[31:0]

DEST[31:0] ← temp

DEST[63:32]  $\leftarrow$  temp

DEST[95:64]  $\leftarrow$  temp

DEST[127:96]  $\leftarrow$  temp

DEST[159:128] ← temp

DEST[191:160]  $\leftarrow$  temp

DEST[223:192]  $\leftarrow$  temp

DEST[255:224]  $\leftarrow$  temp

#### VBROADCASTSD (VEX.256 encoded version)

temp  $\leftarrow$  SRC[63:0]

DEST[63:0] ← temp

DEST[127:64]  $\leftarrow$  temp

DEST[191:128] ← temp

DEST[255:192]  $\leftarrow$  temp

#### VBROADCASTF128

temp ← SRC[127:0]

DEST[127:0]  $\leftarrow$  temp

DEST[VLMAX-1:128] ← temp

### Intel C/C++ Compiler Intrinsic Equivalent

**VBROADCASTSS:** \_\_m128 \_mm\_broadcast\_ss(float \*a); \_\_m256 \_mm256\_broadcast\_ss(float \*a); **VBROADCASTSS:** 

VBROADCASTSD: \_\_m256d \_mm256\_broadcast\_sd(double \*a);

#### INSTRUCTION SET REFERENCE, N-Z

VBROADCASTF128: \_\_m256 \_mm256\_broadcast\_ps(\_\_m128 \* a); VBROADCASTF128: \_\_m256d \_mm256\_broadcast\_pd(\_\_m128d \* a);

## **Flags Affected**

None.

## **Other Exceptions**

See Exceptions Type 6; additionally

#UD If VEX.L = 0 for VBROADCASTSD,

If VEX.L = 0 for VBROADCASTF128,

If VEX.W = 1.

## VCVTPH2PS—Convert 16-bit FP Values to Single-Precision FP Values

| Opcode/<br>Instruction                                | Op/<br>En | 64/32-<br>bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                             |
|-------------------------------------------------------|-----------|-----------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.256.66.0F38.W0 13 /r<br>VCVTPH2PS ymm1, xmm2/m128 | RM        | V/V                   | F16C                     | Convert eight packed half precision (16-bit) floating-point values in <i>xmm2/m128</i> to packed single-precision floating-point value in <i>ymm1</i> . |
| VEX.128.66.0F38.W0 13 /r<br>VCVTPH2PS xmm1, xmm2/m64  | RM        | V/V                   | F16C                     | Convert four packed half precision (16-bit) floating-point values in <i>xmm2/m64</i> to packed single-precision floating-point value in <i>xmm1</i> .   |

#### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

#### **Description**

Converts four/eight packed half precision (16-bits) floating-point values in the low-order 64/128 bits of an XMM/YMM register or 64/128-bit memory location to four/eight packed single-precision floating-point values and writes the converted values into the destination XMM/YMM register.

If case of a denormal operand, the correct normal result is returned. MXCSR.DAZ is ignored and is treated as if it 0. No denormal exception is reported on MXCSR.

128-bit version: The source operand is a XMM register or 64-bit memory location. The destination operand is a XMM register. The upper bits (VLMAX-1:128) of the corresponding destination YMM register are zeroed.

256-bit version: The source operand is a XMM register or 128-bit memory location. The destination operand is a YMM register.

The diagram below illustrates how data is converted from four packed half precision (in 64 bits) to four single precision (in 128 bits) FP values.

Note: VEX.vvvv is reserved (must be 1111b).



Figure 4-31. VCVTPH2PS (128-bit Version)

#### Operation

```
vCvt_h2s(SRC1[15:0])
{

RETURN Cvt_Half_Precision_To_Single_Precision(SRC1[15:0]);
}
```

#### VCVTPH2PS (VEX.256 encoded version)

DEST[31:0]  $\leftarrow$ vCvt\_h2s(SRC1[15:0]); DEST[63:32]  $\leftarrow$ vCvt\_h2s(SRC1[31:16]); DEST[95:64]  $\leftarrow$ vCvt\_h2s(SRC1[47:32]); DEST[127:96]  $\leftarrow$ vCvt\_h2s(SRC1[63:48]); DEST[159:128]  $\leftarrow$ vCvt\_h2s(SRC1[79:64]); DEST[191:160]  $\leftarrow$ vCvt\_h2s(SRC1[95:80]); DEST[223:192]  $\leftarrow$ vCvt\_h2s(SRC1[111:96]); DEST[255:224]  $\leftarrow$ vCvt\_h2s(SRC1[127:112]);

#### VCVTPH2PS (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$ vCvt\_h2s(SRC1[15:0]); DEST[63:32]  $\leftarrow$ vCvt\_h2s(SRC1[31:16]); DEST[95:64]  $\leftarrow$ vCvt\_h2s(SRC1[47:32]); DEST[127:96]  $\leftarrow$ vCvt\_h2s(SRC1[63:48]); DEST[VLMAX-1:128]  $\leftarrow$ 0

#### **Flags Affected**

None

#### Intel C/C++ Compiler Intrinsic Equivalent

```
__m128 _mm_cvtph_ps ( __m128i m1);
__m256 _mm256_cvtph_ps ( __m128i m1)
```

#### **SIMD Floating-Point Exceptions**

Invalid

## Other Exceptions

Exceptions Type 11 (do not report #AC); additionally #UD If VEX.W=1.

## VCVTPS2PH—Convert Single-Precision FP value to 16-bit FP value

| Opcode/<br>Instruction                                                                | Op/<br>En | 64/32-<br>bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                           |
|---------------------------------------------------------------------------------------|-----------|-----------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.256.66.0F3A.W0 1D /r ib<br>VCVTPS2PH <i>xmm1/m128</i> , <i>ymm2</i> , <i>imm8</i> | MR        | V/V                   | F16C                     | Convert eight packed single-precision floating-point value in <i>ymm2</i> to packed half-precision (16-bit) floating-point value in <i>xmm1/mem. lmm8</i> provides rounding controls. |
| VEX.128.66.0F3A.W0.1D /r ib<br>VCVTPS2PH <i>xmm1/m64</i> , <i>xmm2</i> , <i>imm8</i>  | MR        | V/V                   | F16C                     | Convert four packed single-precision floating-point value in <i>xmm2</i> to packed half-precision (16-bit) floating-point value in <i>xmm1/mem. lmm8</i> provides rounding controls.  |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| MR    | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |

#### **Description**

Convert four or eight packed single-precision floating values in first source operand to four or eight packed half-precision (16-bit) floating-point values. The rounding mode is specified using the immediate field (imm8).

Non-zero tiny results are converted to zero, denormals, or the smallest normalized half-precision floating-point value. MXCSR.FTZ is ignored. If a source element is denormal relative to input format with MXCSR.DAZ not set, DM masked and at least one of PM or UM unmasked; a SIMD exception will be raised with DE, UE and PE set.

128-bit version: The source operand is a XMM register. The destination operand is a XMM register or 64-bit memory location. The upper-bits vector register zeroing behavior of VEX prefix encoding still applies if the destination operand is a xmm register. So the upper bits (255:64) of corresponding YMM register are zeroed.

256-bit version: The source operand is a YMM register. The destination operand is a XMM register or 128-bit memory location. The upper-bits vector register zeroing behavior of VEX prefix encoding still applies if the destination operand is a xmm register. So the upper bits (255:128) of the corresponding YMM register are zeroed.

Note: VEX.vvvv is reserved (must be 1111b).

The diagram below illustrates how data is converted from four packed single precision (in 128 bits) to four half precision (in 64 bits) FP values.



Figure 4-32. VCVTPS2PH (128-bit Version)

The immediate byte defines several bit fields that controls rounding operation. The effect and encoding of RC field are listed in Table 4-17.

Table 4-17. Immediate Byte Encoding for 16-bit Floating-Point Conversion Instructions

| Bits     | Field Name/value | Description               | Comment         |
|----------|------------------|---------------------------|-----------------|
| Imm[1:0] | RC=00B           | Round to nearest even     | If Imm[2] = 0   |
|          | RC=01B           | Round down                |                 |
|          | RC=10B           | Round up                  |                 |
|          | RC=11B           | Truncate                  |                 |
| lmm[2]   | MS1=0            | Use imm[1:0] for rounding | Ignore MXCSR.RC |
|          | MS1=1            | Use MXCSR.RC for rounding |                 |
| Imm[7:3] | Ignored          | Ignored by processor      |                 |

#### Operation

#### VCVTPS2PH (VEX.256 encoded version)

DEST[15:0]  $\leftarrow$  vCvt\_s2h(SRC1[31:0]); DEST[31:16]  $\leftarrow$  vCvt\_s2h(SRC1[63:32]); DEST[47:32]  $\leftarrow$  vCvt\_s2h(SRC1[95:64]); DEST[63:48]  $\leftarrow$  vCvt\_s2h(SRC1[127:96]); DEST[79:64]  $\leftarrow$  vCvt\_s2h(SRC1[159:128]); DEST[95:80]  $\leftarrow$  vCvt\_s2h(SRC1[191:160]); DEST[111:96]  $\leftarrow$  vCvt\_s2h(SRC1[223:192]); DEST[127:112]  $\leftarrow$  vCvt\_s2h(SRC1[255:224]); DEST[255:128]  $\leftarrow$  0; // if DEST is a register

#### VCVTPS2PH (VEX.128 encoded version)

DEST[15:0]  $\leftarrow$  vCvt\_s2h(SRC1[31:0]); DEST[31:16]  $\leftarrow$  vCvt\_s2h(SRC1[63:32]); DEST[47:32]  $\leftarrow$  vCvt\_s2h(SRC1[95:64]); DEST[63:48]  $\leftarrow$  vCvt\_s2h(SRC1[127:96]); DEST[VLMAX-1:64]  $\leftarrow$ 0; // if DEST is a register

## Flags Affected

None

## Intel C/C++ Compiler Intrinsic Equivalent

```
__m128i _mm_cvtps_ph ( __m128 m1, const int imm);
__m128i _mm256_cvtps_ph(__m256 m1, const int imm);
```

## **SIMD Floating-Point Exceptions**

Invalid, Underflow, Overflow, Precision, Denormal (if MXCSR.DAZ=0);

## **Other Exceptions**

Exceptions Type 11 (do not report #AC); additionally #UD If VEX.W=1.

## VERR/VERW—Verify a Segment for Reading or Writing

| Opcode   | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                     |
|----------|-------------|-----------|----------------|---------------------|-----------------------------------------------------------------|
| 0F 00 /4 | VERR r/m16  | М         | Valid          | Valid               | Set ZF=1 if segment specified with r/m16 can be read.           |
| 0F 00 /5 | VERW r/m16  | М         | Valid          | Valid               | Set ZF=1 if segment specified with <i>r/m16</i> can be written. |

#### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r) | NA        | NA        | NA        |

#### **Description**

Verifies whether the code or data segment specified with the source operand is readable (VERR) or writable (VERW) from the current privilege level (CPL). The source operand is a 16-bit register or a memory location that contains the segment selector for the segment to be verified. If the segment is accessible and readable (VERR) or writable (VERW), the ZF flag is set; otherwise, the ZF flag is cleared. Code segments are never verified as writable. This check cannot be performed on system segments.

To set the ZF flag, the following conditions must be met:

- The segment selector is not NULL.
- The selector must denote a descriptor within the bounds of the descriptor table (GDT or LDT).
- The selector must denote the descriptor of a code or data segment (not that of a system segment or gate).
- For the VERR instruction, the segment must be readable.
- For the VERW instruction, the segment must be a writable data segment.
- If the segment is not a conforming code segment, the segment's DPL must be greater than or equal to (have less or the same privilege as) both the CPL and the segment selector's RPL.

The validation performed is the same as is performed when a segment selector is loaded into the DS, ES, FS, or GS register, and the indicated access (read or write) is performed. The segment selector's value cannot result in a protection exception, enabling the software to anticipate possible segment access problems.

This instruction's operation is the same in non-64-bit modes and 64-bit mode. The operand size is fixed at 16 bits.

#### Operation

```
\begin{split} & \text{IF SRC(Offset)} > (\text{GDTR(Limit)} \text{ or (LDTR(Limit))} \\ & \text{THEN ZF} \leftarrow 0; \text{ FI;} \\ & \text{Read segment descriptor;} \\ & \text{IF SegmentDescriptor(DescriptorType)} = 0 \text{ (* System segment *)} \\ & \text{or (SegmentDescriptor(Type)} \neq \text{conforming code segment)} \\ & \text{and (CPL} > \text{DPL)} \text{ or (RPL} > \text{DPL)} \\ & \text{THEN} \\ & \text{ZF} \leftarrow 0; \\ & \text{ELSE} \\ & \text{IF ((Instruction} = \text{VERR)} \text{ and (Segment readable))} \\ & \text{or ((Instruction} = \text{VERW)}) \text{ and (Segment writable))} \\ & \text{THEN} \\ & \text{ZF} \leftarrow 1; \\ & \text{FI;} \\ & \text{FI;} \\ \end{split}
```

#### **Flags Affected**

The ZF flag is set to 1 if the segment is accessible and readable (VERR) or writable (VERW); otherwise, it is set to 0.

## **Protected Mode Exceptions**

The only exceptions generated for these instructions are those related to illegal addressing of the source operand.

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

#### **Real-Address Mode Exceptions**

#UD The VERR and VERW instructions are not recognized in real-address mode.

If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#UD The VERR and VERW instructions are not recognized in virtual-8086 mode.

If the LOCK prefix is used.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

## VEXTRACTF128 — Extract Packed Floating-Point Values

| Opcode/<br>Instruction                                            | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                              |
|-------------------------------------------------------------------|-----------|-------------------|--------------------------|----------------------------------------------------------------------------------------------------------|
| VEX.256.66.0F3A.W0 19 /r ib<br>VEXTRACTF128 xmm1/m128, ymm2, imm8 | MR        | V/V               | AVX                      | Extract 128 bits of packed floating-point values from <i>ymm2</i> and store results in <i>xmm1/mem</i> . |

#### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| MR    | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |

## Description

Extracts 128-bits of packed floating-point values from the source operand (second operand) at an 128-bit offset from imm8[0] into the destination operand (first operand). The destination may be either an XMM register or an 128-bit memory location.

VEX.vvvv is reserved and must be 1111b otherwise instructions will #UD.

The high 7 bits of the immediate are ignored.

If VEXTRACTF128 is encoded with VEX.L= 0, an attempt to execute the instruction encoded with VEX.L= 0 will cause an #UD exception.

#### Operation

## VEXTRACTF128 (memory destination form)

CASE (imm8[0]) OF

0: DEST[127:0]  $\leftarrow$  SRC1[127:0]

 $1: DEST[127:0] \leftarrow SRC1[255:128]$ 

ESAC.

#### VEXTRACTF128 (register destination form)

CASE (imm8[0]) OF

 $0: DEST[127:0] \leftarrow SRC1[127:0]$ 

1: DEST[127:0] ← SRC1[255:128]

ESAC.

DEST[VLMAX-1:128]  $\leftarrow$  0

## Intel C/C++ Compiler Intrinsic Equivalent

VEXTRACTF128: \_\_m128 \_mm256\_extractf128\_ps (\_\_m256 a, int offset);

VEXTRACTF128: \_\_m128d \_mm256\_extractf128\_pd (\_\_m256d a, int offset);

VEXTRACTF128: \_\_m128i \_mm256 \_extractf128 \_si256( \_\_m256i a, int offset);

## SIMD Floating-Point Exceptions

None

#### Other Exceptions

See Exceptions Type 6; additionally #UD If VEX.L= 0
If VEX.W=1.

## VEXTRACTI128 — Extract packed Integer Values

| Opcode/<br>Instruction                                               | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                               |
|----------------------------------------------------------------------|-----------|-------------------|--------------------------|---------------------------------------------------------------------------|
| VEX.256.66.0F3A.W0 39 /r ib<br>VEXTRACTI128 xmm1/m128, ymm2,<br>imm8 | RMI       | V/V               | AVX2                     | Extract 128 bits of integer data from ymm2 and store results in xmm1/mem. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RMI   | ModRM:r/m (w) | ModRM:reg (r) | lmm8      | NA        |

#### **Description**

Extracts 128-bits of packed integer values from the source operand (second operand) at a 128-bit offset from imm8[0] into the destination operand (first operand). The destination may be either an XMM register or a 128-bit memory location.

VEX.vvvv is reserved and must be 1111b otherwise instructions will #UD.

The high 7 bits of the immediate are ignored.

An attempt to execute VEXTRACTI128 encoded with VEX.L= 0 will cause an #UD exception.

## Operation

#### VEXTRACTI128 (memory destination form)

CASE (imm8[0]) OF 0: DEST[127:0] ← SRC1[127:0] 1: DEST[127:0] ← SRC1[255:128]

ESAC.

#### VEXTRACTI128 (register destination form)

CASE (imm8[0]) OF 0: DEST[127:0]  $\leftarrow$  SRC1[127:0] 1: DEST[127:0]  $\leftarrow$  SRC1[255:128] ESAC. DEST[VLMAX-1:128]  $\leftarrow$  0

#### Intel C/C++ Compiler Intrinsic Equivalent

VEXTRACTI128: \_\_m128i \_mm256\_extracti128\_si256(\_\_m256i a, int offset);

## **SIMD Floating-Point Exceptions**

None

## **Other Exceptions**

See Exceptions Type 6; additionally #UD IF VEX.L = 0, If VEX.W = 1.

## VFMADD132PD/VFMADD213PD/VFMADD231PD — Fused Multiply-Add of Packed Double-Precision Floating-Point Values

| Opcode/<br>Instruction                                                                   | Op/<br>En | 64/32-<br>bit Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                      |
|------------------------------------------------------------------------------------------|-----------|--------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.DDS.128.66.0F38.W1 98 /r<br>VFMADD132PD <i>xmm0</i> , <i>xmm1</i> , <i>xmm2/m128</i> | Α         | V/V                | FMA                      | Multiply packed double-precision floating-point values from <i>xmm0</i> and <i>xmm2/mem</i> , add to <i>xmm1</i> and put result in <i>xmm0</i> . |
| VEX.DDS.128.66.0F38.W1 A8 /r<br>VFMADD213PD <i>xmm0</i> , <i>xmm1</i> , <i>xmm2/m128</i> | Α         | V/V                | FMA                      | Multiply packed double-precision floating-point values from <i>xmm0</i> and <i>xmm1</i> , add to <i>xmm2/mem</i> and put result in <i>xmm0</i> . |
| VEX.DDS.128.66.0F38.W1 B8 /r<br>VFMADD231PD <i>xmm0</i> , <i>xmm1</i> , <i>xmm2/m128</i> | Α         | V/V                | FMA                      | Multiply packed double-precision floating-point values from <i>xmm1</i> and <i>xmm2/mem</i> , add to <i>xmm0</i> and put result in <i>xmm0</i> . |
| VEX.DDS.256.66.0F38.W1 98 /r<br>VFMADD132PD ymm0, ymm1, ymm2/m256                        | Α         | V/V                | FMA                      | Multiply packed double-precision floating-point values from <i>ymm0</i> and <i>ymm2/mem</i> , add to <i>ymm1</i> and put result in <i>ymm0</i> . |
| VEX.DDS.256.66.0F38.W1 A8 /r<br>VFMADD213PD ymm0, ymm1, ymm2/m256                        | Α         | V/V                | FMA                      | Multiply packed double-precision floating-point values from <i>ymm0</i> and <i>ymm1</i> , add to <i>ymm2/mem</i> and put result in <i>ymm0</i> . |
| VEX.DDS.256.66.0F38.W1 B8 /r<br>VFMADD231PD ymm0, ymm1, ymm2/m256                        | Α         | V/V                | FMA                      | Multiply packed double-precision floating-point values from <i>ymm1</i> and <i>ymm2/mem</i> , add to <i>ymm0</i> and put result in <i>ymm0</i> . |

#### Instruction Operand Encoding

|       |                  | •            |               |           | _ |
|-------|------------------|--------------|---------------|-----------|---|
| Op/En | Operand 1        | Operand 2    | Operand 3     | Operand 4 |   |
| Α     | ModRM:reg (r, w) | VEX.νννν (r) | ModRM:r/m (r) | NA        |   |

#### Description

Performs a set of SIMD multiply-add computation on packed double-precision floating-point values using three source operands and writes the multiply-add results in the destination operand. The destination operand is also the first source operand. The second operand must be a SIMD register. The third source operand can be a SIMD register or a memory location.

VFMADD132PD: Multiplies the two or four packed double-precision floating-point values from the first source operand to the two or four packed double-precision floating-point values in the third source operand, adds the infinite precision intermediate result to the two or four packed double-precision floating-point values in the second source operand, performs rounding and stores the resulting two or four packed double-precision floating-point values to the destination operand (first source operand).

VFMADD213PD: Multiplies the two or four packed double-precision floating-point values from the second source operand to the two or four packed double-precision floating-point values in the first source operand, adds the infinite precision intermediate result to the two or four packed double-precision floating-point values in the third source operand, performs rounding and stores the resulting two or four packed double-precision floating-point values to the destination operand (first source operand).

VFMADD231PD: Multiplies the two or four packed double-precision floating-point values from the second source to the two or four packed double-precision floating-point values in the third source operand, adds the infinite precision intermediate result to the two or four packed double-precision floating-point values in the first source operand, performs rounding and stores the resulting two or four packed double-precision floating-point values to the destination operand (first source operand).

VEX.128 encoded version: The destination operand (also first source operand) is a XMM register and encoded in reg\_field. The second source operand is a XMM register and encoded in VEX.vvvv. The third source operand is a XMM register or a 128-bit memory location and encoded in rm\_field. The upper 128 bits of the YMM destination register are zeroed.

VEX.256 encoded version: The destination operand (also first source operand) is a YMM register and encoded in reg\_field. The second source operand is a YMM register and encoded in VEX.vvvv. The third source operand is a YMM register or a 256-bit memory location and encoded in rm\_field.

Compiler tools may optionally support a complementary mnemonic for each instruction mnemonic listed in the opcode/instruction column of the summary table. The behavior of the complementary mnemonic in situations involving NANs are governed by the definition of the instruction mnemonic defined in the opcode/instruction column. See also Section 14.5.1, "FMA Instruction Operand Order and Arithmetic Behavior" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

#### Operation

```
VFMADD132PD DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =2
ELSEIF (VEX.256)
   MAXVL = 4
FΙ
For i = 0 to MAXVL-1 {
   n = 64*i;
   DEST[n+63:n] ← RoundFPControl MXCSR(DEST[n+63:n]*SRC3[n+63:n] + SRC2[n+63:n])
IF (VEX.128) THEN
DEST[VLMAX-1:128] \leftarrow 0
VFMADD213PD DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =2
ELSEIF (VEX.256)
   MAXVL = 4
FI
For i = 0 to MAXVL-1 {
   n = 64*i;
   DEST[n+63:n] \leftarrow RoundFPControl_MXCSR(SRC2[n+63:n]*DEST[n+63:n] + SRC3[n+63:n])
IF (VEX.128) THEN
DEST[VLMAX-1:128] \leftarrow 0
VFMADD231PD DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =2
ELSEIF (VEX.256)
   MAXVL = 4
FΙ
For i = 0 to MAXVL-1 {
   n = 64*i;
   DEST[n+63:n] \leftarrow RoundFPControl_MXCSR(SRC2[n+63:n]*SRC3[n+63:n] + DEST[n+63:n])
IF (VEX.128) THEN
DEST[VLMAX-1:128] \leftarrow 0
```

FΙ

### Intel C/C++ Compiler Intrinsic Equivalent

```
VFMADD132PD: __m128d _mm_fmadd_pd (__m128d a, __m128d b, __m128d c);
VFMADD213PD: __m128d _mm_fmadd_pd (__m128d a, __m128d b, __m128d c);
VFMADD231PD: __m128d _mm_fmadd_pd (__m128d a, __m128d b, __m128d c);
VFMADD132PD: __m256d _mm256_fmadd_pd (__m256d a, __m256d b, __m256d c);
VFMADD213PD: __m256d _mm256_fmadd_pd (__m256d a, __m256d b, __m256d c);
VFMADD231PD: __m256d _mm256_fmadd_pd (__m256d a, __m256d b, __m256d c);
```

## **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal

## **Other Exceptions**

# VFMADD132PS/VFMADD213PS/VFMADD231PS — Fused Multiply-Add of Packed Single-Precision Floating-Point Values

| Opcode/<br>Instruction                                            | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                      |
|-------------------------------------------------------------------|-----------|-----------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.DDS.128.66.0F38.W0 98 /r<br>VFMADD132PS xmm0, xmm1, xmm2/m128 | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from xmm0 and xmm2/mem, add to xmm1 and put result in xmm0.                               |
| VEX.DDS.128.66.0F38.W0 A8 /r<br>VFMADD213PS xmm0, xmm1, xmm2/m128 | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>xmm0</i> and <i>xmm1</i> , add to <i>xmm2/mem</i> and put result in <i>xmm0</i> . |
| VEX.DDS.128.66.0F38.W0 B8 /r<br>VFMADD231PS xmm0, xmm1, xmm2/m128 | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>xmm1</i> and <i>xmm2/mem</i> , add to <i>xmm0</i> and put result in <i>xmm0</i> . |
| VEX.DDS.256.66.0F38.W0 98 /r<br>VFMADD132PS ymm0, ymm1, ymm2/m256 | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>ymm0</i> and <i>ymm2/mem</i> , add to <i>ymm1</i> and put result in <i>ymm0</i> . |
| VEX.DDS.256.66.0F38.W0 A8 /r<br>VFMADD213PS ymm0, ymm1, ymm2/m256 | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>ymm0</i> and <i>ymm1</i> , add to <i>ymm2/mem</i> and put result in <i>ymm0</i> . |
| VEX.DDS.256.66.0F38.W0 B8 /r<br>VFMADD231PS ymm0, ymm1, ymm2/m256 | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>ymm1</i> and <i>ymm2/mem</i> , add to <i>ymm0</i> and put result in <i>ymm0</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2    | Operand 3     | Operand 4 |
|-------|------------------|--------------|---------------|-----------|
| Α     | ModRM:reg (r, w) | VEX.νννν (r) | ModRM:r/m (r) | NA        |

#### **Description**

Performs a set of SIMD multiply-add computation on packed single-precision floating-point values using three source operands and writes the multiply-add results in the destination operand. The destination operand is also the first source operand. The second operand must be a SIMD register. The third source operand can be a SIMD register or a memory location.

VFMADD132PS: Multiplies the four or eight packed single-precision floating-point values from the first source operand to the four or eight packed single-precision floating-point values in the third source operand, adds the infinite precision intermediate result to the four or eight packed single-precision floating-point values in the second source operand, performs rounding and stores the resulting four or eight packed single-precision floating-point values to the destination operand (first source operand).

VFMADD213PS: Multiplies the four or eight packed single-precision floating-point values from the second source operand to the four or eight packed single-precision floating-point values in the first source operand, adds the infinite precision intermediate result to the four or eight packed single-precision floating-point values in the third source operand, performs rounding and stores the resulting the four or eight packed single-precision floating-point values to the destination operand (first source operand).

VFMADD231PS: Multiplies the four or eight packed single-precision floating-point values from the second source operand to the four or eight packed single-precision floating-point values in the third source operand, adds the infinite precision intermediate result to the four or eight packed single-precision floating-point values in the first source operand, performs rounding and stores the resulting four or eight packed single-precision floating-point values to the destination operand (first source operand).

VEX.128 encoded version: The destination operand (also first source operand) is a XMM register and encoded in reg\_field. The second source operand is a XMM register and encoded in VEX.vvvv. The third source operand is a XMM register or a 128-bit memory location and encoded in rm\_field. The upper 128 bits of the YMM destination register are zeroed.

VEX.256 encoded version: The destination operand (also first source operand) is a YMM register and encoded in reg\_field. The second source operand is a YMM register and encoded in VEX.vvvv. The third source operand is a YMM register or a 256-bit memory location and encoded in rm\_field.

Compiler tools may optionally support a complementary mnemonic for each instruction mnemonic listed in the opcode/instruction column of the summary table. The behavior of the complementary mnemonic in situations involving NANs are governed by the definition of the instruction mnemonic defined in the opcode/instruction column. See also Section 14.5.1, "FMA Instruction Operand Order and Arithmetic Behavior" in the "Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1".

#### Operation

```
VFMADD132PS DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =4
ELSEIF (VEX.256)
   MAXVL = 8
FΙ
For i = 0 to MAXVL-1 {
   n = 32*i:
   DEST[n+31:n] \leftarrow RoundFPControl MXCSR(DEST[n+31:n]*SRC3[n+31:n] + SRC2[n+31:n])
IF (VEX.128) THEN
   DEST[VLMAX-1:128] \leftarrow 0
VFMADD213PS DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =4
ELSEIF (VEX.256)
   MAXVL = 8
FΙ
For i = 0 to MAXVL-1 {
   n = 32*i:
   DEST[n+31:n] \leftarrow RoundFPControl\_MXCSR(SRC2[n+31:n]*DEST[n+31:n] + SRC3[n+31:n])
IF (VEX.128) THEN
   DEST[VLMAX-1:128] \leftarrow 0
FΙ
VFMADD231PS DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =4
ELSEIF (VEX.256)
   MAXVL = 8
FΙ
For i = 0 to MAXVL-1 {
   n = 32*i:
   DEST[n+31:n] ← RoundFPControl_MXCSR(SRC2[n+31:n]*SRC3[n+31:n] + DEST[n+31:n])
IF (VEX.128) THEN
   DEST[VLMAX-1:128] \leftarrow 0
FΙ
```

#### Intel C/C++ Compiler Intrinsic Equivalent

```
VFMADD132PS: __m128 _mm_fmadd_ps (__m128 a, __m128 b, __m128 c);
VFMADD213PS: __m128 _mm_fmadd_ps (__m128 a, __m128 b, __m128 c);
VFMADD231PS: __m128 _mm_fmadd_ps (__m128 a, __m128 b, __m128 c);
VFMADD132PS: __m256 _mm256_fmadd_ps (__m256 a, __m256 b, __m256 c);
VFMADD213PS: __m256 _mm256_fmadd_ps (__m256 a, __m256 b, __m256 c);
VFMADD231PS: __m256 _mm256_fmadd_ps (__m256 a, __m256 b, __m256 c);
```

## **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal

## **Other Exceptions**

# VFMADD132SD/VFMADD213SD/VFMADD231SD — Fused Multiply-Add of Scalar Double-Precision Floating-Point Values

| Opcode/<br>Instruction                                               | Op/<br>En | 64/32-<br>bit Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                     |
|----------------------------------------------------------------------|-----------|--------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.DDS.LIG.128.66.0F38.W1 99 /r<br>VFMADD132SD xmm0, xmm1, xmm2/m64 | Α         | V/V                | FMA                      | Multiply scalar double-precision floating-point value from <i>xmm0</i> and <i>xmm2/mem</i> , add to <i>xmm1</i> and put result in <i>xmm0</i> . |
| VEX.DDS.LIG.128.66.0F38.W1 A9 /r<br>VFMADD213SD xmm0, xmm1, xmm2/m64 | Α         | V/V                | FMA                      | Multiply scalar double-precision floating-point value from <i>xmm0</i> and <i>xmm1</i> , add to <i>xmm2/mem</i> and put result in <i>xmm0</i> . |
| VEX.DDS.LIG.128.66.0F38.W1 B9 /r<br>VFMADD231SD xmm0, xmm1, xmm2/m64 | Α         | V/V                | FMA                      | Multiply scalar double-precision floating-point value from <i>xmm1</i> and <i>xmm2/mem</i> , add to <i>xmm0</i> and put result in <i>xmm0</i> . |

#### Instruction Operand Encoding

|       |                  |              |               |           | _ |
|-------|------------------|--------------|---------------|-----------|---|
| Op/En | Operand 1        | Operand 2    | Operand 3     | Operand 4 |   |
| Α     | ModRM:reg (r, w) | VEX.νννν (r) | ModRM:r/m (r) | NA        |   |

### **Description**

Performs a SIMD multiply-add computation on the low packed double-precision floating-point values using three source operands and writes the multiply-add result in the destination operand. The destination operand is also the first source operand. The second operand must be a SIMD register. The third source operand can be a SIMD register or a memory location.

VFMADD132SD: Multiplies the low packed double-precision floating-point value from the first source operand to the low packed double-precision floating-point value in the third source operand, adds the infinite precision intermediate result to the low packed double-precision floating-point values in the second source operand, performs rounding and stores the resulting packed double-precision floating-point value to the destination operand (first source operand).

VFMADD213SD: Multiplies the low packed double-precision floating-point value from the second source operand to the low packed double-precision floating-point value in the first source operand, adds the infinite precision intermediate result to the low packed double-precision floating-point value in the third source operand, performs rounding and stores the resulting packed double-precision floating-point value to the destination operand (first source operand).

VFMADD231SD: Multiplies the low packed double-precision floating-point value from the second source to the low packed double-precision floating-point value in the third source operand, adds the infinite precision intermediate result to the low packed double-precision floating-point value in the first source operand, performs rounding and stores the resulting packed double-precision floating-point value to the destination operand (first source operand).

VEX.128 encoded version: The destination operand (also first source operand) is a XMM register and encoded in reg\_field. The second source operand is a XMM register and encoded in VEX.vvvv. The third source operand is a XMM register or a 64-bit memory location and encoded in rm\_field. The upper bits ([VLMAX-1:128]) of the YMM destination register are zeroed.

Compiler tools may optionally support a complementary mnemonic for each instruction mnemonic listed in the opcode/instruction column of the summary table. The behavior of the complementary mnemonic in situations involving NANs are governed by the definition of the instruction mnemonic defined in the opcode/instruction column. See also Section 14.5.1, "FMA Instruction Operand Order and Arithmetic Behavior" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

#### Operation

#### VFMADD132SD DEST, SRC2, SRC3

DEST[63:0]  $\leftarrow$  RoundFPControl\_MXCSR(DEST[63:0]\*SRC3[63:0] + SRC2[63:0]) DEST[127:64]  $\leftarrow$  DEST[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

#### VFMADD213SD DEST, SRC2, SRC3

$$\label{eq:description} \begin{split} \mathsf{DEST}[63:0] &\leftarrow \mathsf{RoundFPControl\_MXCSR}(\mathsf{SRC2}[63:0] * \mathsf{DEST}[63:0] + \mathsf{SRC3}[63:0]) \\ \mathsf{DEST}[127:64] &\leftarrow \mathsf{DEST}[127:64] \\ \mathsf{DEST}[\mathsf{VLMAX-1:128}] &\leftarrow \mathsf{0} \end{split}$$

#### VFMADD231SD DEST, SRC2, SRC3

DEST[63:0]  $\leftarrow$  RoundFPControl\_MXCSR(SRC2[63:0]\*SRC3[63:0] + DEST[63:0]) DEST[127:64]  $\leftarrow$  DEST[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

#### Intel C/C++ Compiler Intrinsic Equivalent

VFMADD132SD: \_\_m128d \_mm\_fmadd\_sd (\_\_m128d a, \_\_m128d b, \_\_m128d c);
VFMADD213SD: \_\_m128d \_mm\_fmadd\_sd (\_\_m128d a, \_\_m128d b, \_\_m128d c);
VFMADD231SD: \_\_m128d \_mm\_fmadd\_sd (\_\_m128d a, \_\_m128d b, \_\_m128d c);

#### **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal

#### Other Exceptions

## VFMADD132SS/VFMADD213SS/VFMADD231SS — Fused Multiply-Add of Scalar Single-Precision Floating-Point Values

| Opcode/<br>Instruction           | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                 |
|----------------------------------|-----------|-----------------------|--------------------------|-------------------------------------------------------------|
| VEX.DDS.LIG.128.66.0F38.W0 99 /r | Α         | V/V                   | FMA                      | Multiply scalar single-precision floating-point value       |
| VFMADD132SS xmm0, xmm1, xmm2/m32 |           |                       |                          | from xmm0 and xmm2/mem, add to xmm1 and put result in xmm0. |
| VEX.DDS.LIG.128.66.0F38.W0 A9 /r | Α         | V/V                   | FMA                      | Multiply scalar single-precision floating-point value       |
| VFMADD213SS xmm0, xmm1, xmm2/m32 |           |                       |                          | from xmm0 and xmm1, add to xmm2/mem and put result in xmm0. |
| VEX.DDS.LIG.128.66.0F38.W0 B9 /r | Α         | V/V                   | FMA                      | Multiply scalar single-precision floating-point value       |
| VFMADD231SS xmm0, xmm1, xmm2/m32 |           |                       |                          | from xmm1 and xmm2/mem, add to xmm0 and put result in xmm0. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2    | Operand 3     | Operand 4 |  |
|-------|------------------|--------------|---------------|-----------|--|
| Α     | ModRM:reg (r, w) | VEX.νννν (r) | ModRM:r/m (r) | NA        |  |

#### **Description**

Performs a SIMD multiply-add computation on packed single-precision floating-point values using three source operands and writes the multiply-add results in the destination operand. The destination operand is also the first source operand. The second operand must be a SIMD register. The third source operand can be a SIMD register or a memory location.

VFMADD132SS: Multiplies the low packed single-precision floating-point value from the first source operand to the low packed single-precision floating-point value in the third source operand, adds the infinite precision intermediate result to the low packed single-precision floating-point value in the second source operand, performs rounding and stores the resulting packed single-precision floating-point value to the destination operand (first source operand).

VFMADD213SS: Multiplies the low packed single-precision floating-point value from the second source operand to the low packed single-precision floating-point value in the first source operand, adds the infinite precision intermediate result to the low packed single-precision floating-point value in the third source operand, performs rounding and stores the resulting packed single-precision floating-point value to the destination operand (first source operand).

VFMADD231SS: Multiplies the low packed single-precision floating-point value from the second source operand to the low packed single-precision floating-point value in the third source operand, adds the infinite precision intermediate result to the low packed single-precision floating-point value in the first source operand, performs rounding and stores the resulting packed single-precision floating-point value to the destination operand (first source operand).

VEX.128 encoded version: The destination operand (also first source operand) is a XMM register and encoded in reg\_field. The second source operand is a XMM register and encoded in VEX.vvvv. The third source operand is a XMM register or a 32-bit memory location and encoded in rm\_field. The upper bits ([VLMAX-1:128]) of the YMM destination register are zeroed.

Compiler tools may optionally support a complementary mnemonic for each instruction mnemonic listed in the opcode/instruction column of the summary table. The behavior of the complementary mnemonic in situations involving NANs are governed by the definition of the instruction mnemonic defined in the opcode/instruction column. See also Section 14.5.1, "FMA Instruction Operand Order and Arithmetic Behavior" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

#### Operation

#### VFMADD132SS DEST, SRC2, SRC3

 $\begin{aligned} & \mathsf{DEST}[31:0] \leftarrow \mathsf{RoundFPControl\_MXCSR}(\mathsf{DEST}[31:0] * \mathsf{SRC3}[31:0] + \mathsf{SRC2}[31:0]) \\ & \mathsf{DEST}[127:32] \leftarrow \mathsf{DEST}[127:32] \\ & \mathsf{DEST}[\mathsf{VLMAX-1:128}] \leftarrow 0 \end{aligned}$ 

#### VFMADD213SS DEST, SRC2, SRC3

$$\label{eq:destination} \begin{split} \mathsf{DEST}[31:0] &\leftarrow \mathsf{RoundFPControl\_MXCSR}(\mathsf{SRC2}[31:0] * \mathsf{DEST}[31:0] + \mathsf{SRC3}[31:0]) \\ \mathsf{DEST}[127:32] &\leftarrow \mathsf{DEST}[127:32] \\ \mathsf{DEST}[\mathsf{VLMAX-1:128}] &\leftarrow \mathsf{0} \end{split}$$

#### VFMADD231SS DEST, SRC2, SRC3

 $\begin{aligned} & \mathsf{DEST[31:0]} \leftarrow \mathsf{RoundFPControl\_MXCSR}(\mathsf{SRC2[31:0]*SRC3[63:0]} + \mathsf{DEST[31:0]}) \\ & \mathsf{DEST[127:32]} \leftarrow \mathsf{DEST[127:32]} \\ & \mathsf{DEST[VLMAX-1:128]} \leftarrow 0 \end{aligned}$ 

#### Intel C/C++ Compiler Intrinsic Equivalent

VFMADD132SS: \_\_m128 \_mm\_fmadd\_ss (\_\_m128 a, \_\_m128 b, \_\_m128 c); VFMADD213SS: \_\_m128 \_mm\_fmadd\_ss (\_\_m128 a, \_\_m128 b, \_\_m128 c); VFMADD231SS: \_\_m128 \_mm\_fmadd\_ss (\_\_m128 a, \_\_m128 b, \_\_m128 c);

## **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal

#### Other Exceptions

## VFMADDSUB132PD/VFMADDSUB213PD/VFMADDSUB231PD — Fused Multiply-Alternating Add/Subtract of Packed Double-Precision Floating-Point Values

| Opcode/<br>Instruction                                               | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                                        |
|----------------------------------------------------------------------|-----------|-----------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.DDS.128.66.0F38.W1 96 /r<br>VFMADDSUB132PD xmm0, xmm1, xmm2/m128 | Α         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from xmm0 and xmm2/mem, add/subtract elements in xmm1 and put result in xmm0.                               |
| VEX.DDS.128.66.0F38.W1 A6 /r<br>VFMADDSUB213PD xmm0, xmm1, xmm2/m128 | Α         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from xmm0 and xmm1, add/subtract elements in xmm2/mem and put result in xmm0.                               |
| VEX.DDS.128.66.0F38.W1 B6 /r<br>VFMADDSUB231PD xmm0, xmm1, xmm2/m128 | Α         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from xmm1 and xmm2/mem, add/subtract elements in xmm0 and put result in xmm0.                               |
| VEX.DDS.256.66.0F38.W1 96 /r<br>VFMADDSUB132PD ymm0, ymm1, ymm2/m256 | Α         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from <i>ymm0</i> and <i>ymm2/mem</i> , add/subtract elements in <i>ymm1</i> and put result in <i>ymm0</i> . |
| VEX.DDS.256.66.0F38.W1 A6 /r<br>VFMADDSUB213PD ymm0, ymm1, ymm2/m256 | Α         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from <i>ymm0</i> and <i>ymm1</i> , add/subtract elements in <i>ymm2/mem</i> and put result in <i>ymm0</i> . |
| VEX.DDS.256.66.0F38.W1 B6 /r<br>VFMADDSUB231PD ymm0, ymm1, ymm2/m256 | Α         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from <i>ymm1</i> and <i>ymm2/mem</i> , add/subtract elements in <i>ymm0</i> and put result in <i>ymm0</i> . |

#### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2    | Operand 3     | Operand 4 |
|-------|------------------|--------------|---------------|-----------|
| А     | ModRM:reg (r, w) | VEX.νννν (r) | ModRM:r/m (r) | NA        |

#### **Description**

VFMADDSUB132PD: Multiplies the two or four packed double-precision floating-point values from the first source operand to the two or four packed double-precision floating-point values in the third source operand. From the infinite precision intermediate result, adds the odd double-precision floating-point elements and subtracts the even double-precision floating-point values in the second source operand, performs rounding and stores the resulting two or four packed double-precision floating-point values to the destination operand (first source operand).

VFMADDSUB213PD: Multiplies the two or four packed double-precision floating-point values from the second source operand to the two or four packed double-precision floating-point values in the first source operand. From the infinite precision intermediate result, adds the odd double-precision floating-point elements and subtracts the even double-precision floating-point values in the third source operand, performs rounding and stores the resulting two or four packed double-precision floating-point values to the destination operand (first source operand).

VFMADDSUB231PD: Multiplies the two or four packed double-precision floating-point values from the second source operand to the two or four packed double-precision floating-point values in the third source operand. From the infinite precision intermediate result, adds the odd double-precision floating-point elements and subtracts the even double-precision floating-point values in the first source operand, performs rounding and stores the resulting two or four packed double-precision floating-point values to the destination operand (first source operand).

VEX.128 encoded version: The destination operand (also first source operand) is a XMM register and encoded in reg\_field. The second source operand is a XMM register and encoded in VEX.vvvv. The third source operand is a XMM register or a 128-bit memory location and encoded in rm\_field. The upper 128 bits of the YMM destination register are zeroed.

VEX.256 encoded version: The destination operand (also first source operand) is a YMM register and encoded in reg\_field. The second source operand is a YMM register and encoded in VEX.vvvv. The third source operand is a YMM register or a 256-bit memory location and encoded in rm field.

Compiler tools may optionally support a complementary mnemonic for each instruction mnemonic listed in the opcode/instruction column of the summary table. The behavior of the complementary mnemonic in situations involving NANs are governed by the definition of the instruction mnemonic defined in the opcode/instruction column. See also Section 14.5.1, "FMA Instruction Operand Order and Arithmetic Behavior" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

#### Operation

```
VFMADDSUB132PD DEST, SRC2, SRC3
IF (VEX.128) THEN
   DEST[63:0] \leftarrow RoundFPControl_MXCSR(DEST[63:0]*SRC3[63:0] - SRC2[63:0])
   DEST[127:64] ← RoundFPControl_MXCSR(DEST[127:64]*SRC3[127:64] + SRC2[127:64])
   DEST[VLMAX-1:128] \leftarrow 0
ELSEIF (VEX.256)
   DEST[63:01 ← RoundFPControl MXCSR(DEST[63:01*SRC3[63:01 - SRC2[63:01)
   DEST[127:64] \leftarrow RoundFPControl_MXCSR(DEST[127:64]*SRC3[127:64] + SRC2[127:64])
   DEST[191:128] ← RoundFPControl_MXCSR(DEST[191:128]*SRC3[191:128] - SRC2[191:128])
   DEST[255:192] ← RoundFPControl_MXCSR(DEST[255:192]*SRC3[255:192] + SRC2[255:192]
FΙ
VFMADDSUB213PD DEST, SRC2, SRC3
IF (VEX.128) THEN
   DEST[63:0] \leftarrow RoundFPControl_MXCSR(SRC2[63:0]*DEST[63:0] - SRC3[63:0])
   DEST[127:64] \leftarrow RoundFPControl_MXCSR(SRC2[127:64]*DEST[127:64] + SRC3[127:64])
   DESTIVLMAX-1:1281 ← 0
ELSEIF (VEX.256)
   DEST[63:0] \leftarrow RoundFPControl_MXCSR(SRC2[63:0]*DEST[63:0] - SRC3[63:0])
   DEST[127:64] \leftarrow RoundFPControl_MXCSR(SRC2[127:64]*DEST[127:64] + SRC3[127:64])
   DEST[191:128] ← RoundFPControl_MXCSR(SRC2[191:128]*DEST[191:128] - SRC3[191:128])
   DEST[255:192] ← RoundFPControl_MXCSR(SRC2[255:192]*DEST[255:192] + SRC3[255:192]
FΙ
VFMADDSUB231PD DEST, SRC2, SRC3
IF (VEX.128) THEN
   DEST[63:0] \leftarrow RoundFPControl_MXCSR(SRC2[63:0]*SRC3[63:0] - DEST[63:0])
   DEST[127:64] ← RoundFPControl MXCSR(SRC2[127:64]*SRC3[127:64] + DEST[127:64])
   DEST[VLMAX-1:1281 ← 0
ELSEIF (VEX.256)
   DEST[63:0] \leftarrow RoundFPControl_MXCSR(SRC2[63:0]*SRC3[63:0] - DEST[63:0])
   DEST[127:64] \leftarrow RoundFPControl_MXCSR(SRC2[127:64]*SRC3[127:64] + DEST[127:64])
   DEST[191:128] ← RoundFPControl_MXCSR(SRC2[191:128]*SRC3[191:128] - DEST[191:128])
   DEST[255:192] ← RoundFPControl_MXCSR(SRC2[255:192]*SRC3[255:192] + DEST[255:192]
FΙ
Intel C/C++ Compiler Intrinsic Equivalent
VFMADDSUB132PD: m128d mm fmaddsub pd ( m128d a, m128d b, m128d c);
VFMADDSUB213PD: m128d mm fmaddsub pd ( m128d a, m128d b, m128d c):
VFMADDSUB231PD: m128d mm fmaddsub pd ( m128d a, m128d b, m128d c);
VFMADDSUB132PD: m256d mm256 fmaddsub pd ( m256d a, m256d b, m256d c);
VFMADDSUB213PD: __m256d _mm256_fmaddsub_pd (__m256d a, __m256d b, __m256d c);
```

## INSTRUCTION SET REFERENCE, N-Z

VFMADDSUB231PD: \_\_m256d \_mm256\_fmaddsub\_pd (\_\_m256d a, \_\_m256d b, \_\_m256d c);

## **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal

## **Other Exceptions**

# VFMADDSUB132PS/VFMADDSUB213PS/VFMADDSUB231PS — Fused Multiply-Alternating Add/Subtract of Packed Single-Precision Floating-Point Values

| Opcode/<br>Instruction                                               | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                                        |
|----------------------------------------------------------------------|-----------|-----------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.DDS.128.66.0F38.W0 96 /r<br>VFMADDSUB132PS xmm0, xmm1, xmm2/m128 | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from xmm0 and xmm2/mem, add/subtract elements in xmm1 and put result in xmm0.                               |
| VEX.DDS.128.66.0F38.W0 A6 /r<br>VFMADDSUB213PS xmm0, xmm1, xmm2/m128 | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>xmm0</i> and <i>xmm1</i> , add/subtract elements in <i>xmm2/mem</i> and put result in <i>xmm0</i> . |
| VEX.DDS.128.66.0F38.W0 B6 /r<br>VFMADDSUB231PS xmm0, xmm1, xmm2/m128 | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>xmm1</i> and <i>xmm2/mem</i> , add/subtract elements in <i>xmm0</i> and put result in <i>xmm0</i> . |
| VEX.DDS.256.66.0F38.W0 96 /r<br>VFMADDSUB132PS ymm0, ymm1, ymm2/m256 | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>ymm0</i> and <i>ymm2/mem</i> , add/subtract elements in <i>ymm1</i> and put result in <i>ymm0</i> . |
| VEX.DDS.256.66.0F38.W0 A6 /r<br>VFMADDSUB213PS ymm0, ymm1, ymm2/m256 | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>ymm0</i> and <i>ymm1</i> , add/subtract elements in <i>ymm2/mem</i> and put result in <i>ymm0</i> . |
| VEX.DDS.256.66.0F38.W0 B6 /r<br>VFMADDSUB231PS ymm0, ymm1, ymm2/m256 | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>ymm1</i> and <i>ymm2/mem</i> , add/subtract elements in <i>ymm0</i> and put result in <i>ymm0</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2    | Operand 3     | Operand 4 |
|-------|------------------|--------------|---------------|-----------|
| А     | ModRM:reg (r, w) | VEX.νννν (r) | ModRM:r/m (r) | NA        |

#### **Description**

VFMADDSUB132PS: Multiplies the four or eight packed single-precision floating-point values from the first source operand to the four or eight packed single-precision floating-point values in the third source operand. From the infinite precision intermediate result, adds the odd single-precision floating-point elements and subtracts the even single-precision floating-point values in the second source operand, performs rounding and stores the resulting four or eight packed single-precision floating-point values to the destination operand (first source operand).

VFMADDSUB213PS: Multiplies the four or eight packed single-precision floating-point values from the second source operand to the four or eight packed single-precision floating-point values in the first source operand. From the infinite precision intermediate result, adds the odd single-precision floating-point elements and subtracts the even single-precision floating-point values in the third source operand, performs rounding and stores the resulting four or eight packed single-precision floating-point values to the destination operand (first source operand).

VFMADDSUB231PS: Multiplies the four or eight packed single-precision floating-point values from the second source operand to the four or eight packed single-precision floating-point values in the third source operand. From the infinite precision intermediate result, adds the odd single-precision floating-point elements and subtracts the even single-precision floating-point values in the first source operand, performs rounding and stores the resulting four or eight packed single-precision floating-point values to the destination operand (first source operand).

VEX.128 encoded version: The destination operand (also first source operand) is a XMM register and encoded in reg\_field. The second source operand is a XMM register and encoded in VEX.vvvv. The third source operand is a XMM register or a 128-bit memory location and encoded in rm\_field. The upper 128 bits of the YMM destination register are zeroed.

VEX.256 encoded version: The destination operand (also first source operand) is a YMM register and encoded in reg\_field. The second source operand is a YMM register and encoded in VEX.vvvv. The third source operand is a YMM register or a 256-bit memory location and encoded in rm field.

Compiler tools may optionally support a complementary mnemonic for each instruction mnemonic listed in the opcode/instruction column of the summary table. The behavior of the complementary mnemonic in situations involving NANs are governed by the definition of the instruction mnemonic defined in the opcode/instruction column. See also Section 14.5.1, "FMA Instruction Operand Order and Arithmetic Behavior" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

## Operation

```
VFMADDSUB132PS DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =2
ELSEIF (VEX.256)
   MAXVL = 4
FΙ
For i = 0 to MAXVL -1{
   n = 64*i;
   DEST[n+31:n] ← RoundFPControl_MXCSR(DEST[n+31:n]*SRC3[n+31:n] - SRC2[n+31:n])
   DEST[n+63:n+32] \leftarrow RoundFPControl_MXCSR(DEST[n+63:n+32]*SRC3[n+63:n+32] + SRC2[n+63:n+32])
}
IF (VEX.128) THEN
   DEST[VLMAX-1:128] \leftarrow 0
FΙ
VFMADDSUB213PS DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =2
ELSEIF (VEX.256)
   MAXVL = 4
FΙ
For i = 0 to MAXVL -1{
   n = 64*i;
   DEST[n+31:n] ← RoundFPControl_MXCSR(SRC2[n+31:n]*DEST[n+31:n] - SRC3[n+31:n])
   DEST[n+63:n+32] ← RoundFPControl_MXCSR(SRC2[n+63:n+32]*DEST[n+63:n+32] + SRC3[n+63:n+32])
IF (VEX.128) THEN
   DEST[VLMAX-1:128] \leftarrow 0
FΙ
VFMADDSUB231PS DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =2
ELSEIF (VEX.256)
   MAXVL = 4
FΙ
For i = 0 to MAXVL -1{
   n = 64*i:
   DEST[n+31:n] ← RoundFPControl_MXCSR(SRC2[n+31:n]*SRC3[n+31:n] - DEST[n+31:n])
   DEST[n+63:n+32] ← RoundFPControl MXCSR(SRC2[n+63:n+32]*SRC3[n+63:n+32] + DEST[n+63:n+32])
IF (VEX.128) THEN
   DEST[VLMAX-1:128] \leftarrow 0
FΙ
```

#### Intel C/C++ Compiler Intrinsic Equivalent

```
VFMADDSUB132PS: __m128 _mm_fmaddsub_ps (__m128 a, __m128 b, __m128 c);
VFMADDSUB213PS: __m128 _mm_fmaddsub_ps (__m128 a, __m128 b, __m128 c);
VFMADDSUB231PS: __m128 _mm_fmaddsub_ps (__m128 a, __m128 b, __m128 c);
VFMADDSUB132PS: __m256 _mm256_fmaddsub_ps (__m256 a, __m256 b, __m256 c);
VFMADDSUB213PS: __m256 _mm256_fmaddsub_ps (__m256 a, __m256 b, __m256 c);
VFMADDSUB231PS: __m256 _mm256_fmaddsub_ps (__m256 a, __m256 b, __m256 c);
```

## **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal

## **Other Exceptions**

## VFMSUBADD132PD/VFMSUBADD213PD/VFMSUBADD231PD — Fused Multiply-Alternating Subtract/Add of Packed Double-Precision Floating-Point Values

| Opcode/<br>Instruction                                                                      | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                                        |
|---------------------------------------------------------------------------------------------|-----------|-----------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.DDS.128.66.0F38.W1 97 /r<br>VFMSUBADD132PD <i>xmm0</i> , <i>xmm1</i> , <i>xmm2/m128</i> | Α         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from <i>xmm0</i> and <i>xmm2/mem</i> , subtract/add elements in <i>xmm1</i> and put result in <i>xmm0</i> . |
| VEX.DDS.128.66.0F38.W1 A7 /r<br>VFMSUBADD213PD <i>xmm0</i> , <i>xmm1</i> , <i>xmm2/m128</i> | Α         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from xmm0 and xmm1, subtract/add elements in xmm2/mem and put result in xmm0.                               |
| VEX.DDS.128.66.0F38.W1 B7 /r<br>VFMSUBADD231PD <i>xmm0</i> , <i>xmm1</i> , <i>xmm2/m128</i> | Α         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from <i>xmm1</i> and <i>xmm2/mem</i> , subtract/add elements in <i>xmm0</i> and put result in <i>xmm0</i> . |
| VEX.DDS.256.66.0F38.W1 97 /r<br>VFMSUBADD132PD ymm0, ymm1, ymm2/m256                        | Α         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from <i>ymm0</i> and <i>ymm2/mem</i> , subtract/add elements in <i>ymm1</i> and put result in <i>ymm0</i> . |
| VEX.DDS.256.66.0F38.W1 A7 /r<br>VFMSUBADD213PD ymm0, ymm1, ymm2/m256                        | Α         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from <i>ymm0</i> and <i>ymm1</i> , subtract/add elements in <i>ymm2/mem</i> and put result in <i>ymm0</i> . |
| VEX.DDS.256.66.0F38.W1 B7 /r<br>VFMSUBADD231PD ymm0, ymm1, ymm2/m256                        | Α         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from <i>ymm1</i> and <i>ymm2/mem</i> , subtract/add elements in <i>ymm0</i> and put result in <i>ymm0</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2    | Operand 3     | Operand 4 |
|-------|------------------|--------------|---------------|-----------|
| Α     | ModRM:reg (r, w) | VEX.νννν (r) | ModRM:r/m (r) | NA        |

#### **Description**

VFMSUBADD132PD: Multiplies the two or four packed double-precision floating-point values from the first source operand to the two or four packed double-precision floating-point values in the third source operand. From the infinite precision intermediate result, subtracts the odd double-precision floating-point elements and adds the even double-precision floating-point values in the second source operand, performs rounding and stores the resulting two or four packed double-precision floating-point values to the destination operand (first source operand).

VFMSUBADD213PD: Multiplies the two or four packed double-precision floating-point values from the second source operand to the two or four packed double-precision floating-point values in the first source operand. From the infinite precision intermediate result, subtracts the odd double-precision floating-point elements and adds the even double-precision floating-point values in the third source operand, performs rounding and stores the resulting two or four packed double-precision floating-point values to the destination operand (first source operand).

VFMSUBADD231PD: Multiplies the two or four packed double-precision floating-point values from the second source operand to the two or four packed double-precision floating-point values in the third source operand. From the infinite precision intermediate result, subtracts the odd double-precision floating-point elements and adds the even double-precision floating-point values in the first source operand, performs rounding and stores the resulting two or four packed double-precision floating-point values to the destination operand (first source operand).

VEX.128 encoded version: The destination operand (also first source operand) is a XMM register and encoded in reg\_field. The second source operand is a XMM register and encoded in VEX.vvvv. The third source operand is a XMM register or a 128-bit memory location and encoded in rm\_field. The upper 128 bits of the YMM destination register are zeroed.

VEX.256 encoded version: The destination operand (also first source operand) is a YMM register and encoded in reg\_field. The second source operand is a YMM register and encoded in VEX.vvvv. The third source operand is a YMM register or a 256-bit memory location and encoded in rm field.

Compiler tools may optionally support a complementary mnemonic for each instruction mnemonic listed in the opcode/instruction column of the summary table. The behavior of the complementary mnemonic in situations involving NANs are governed by the definition of the instruction mnemonic defined in the opcode/instruction column. See also Section 14.5.1, "FMA Instruction Operand Order and Arithmetic Behavior" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

#### Operation

```
VFMSUBADD132PD DEST, SRC2, SRC3
IF (VEX.128) THEN
   DEST[63:0] \leftarrow RoundFPControl_MXCSR(DEST[63:0]*SRC3[63:0] + SRC2[63:0])
   DEST[127:64] ← RoundFPControl_MXCSR(DEST[127:64]*SRC3[127:64] - SRC2[127:64])
   DEST[VLMAX-1:128] \leftarrow 0
ELSEIF (VEX.256)
   DEST[63:01 ← RoundFPControl MXCSR(DEST[63:01*SRC3[63:01 + SRC2[63:01)
   DEST[127:64] ← RoundFPControl_MXCSR(DEST[127:64]*SRC3[127:64] - SRC2[127:64])
   DEST[191:128] ← RoundFPControl_MXCSR(DEST[191:128]*SRC3[191:128] + SRC2[191:128])
   DEST[255:192] \leftarrow RoundFPControl_MXCSR(DEST[255:192]*SRC3[255:192] - SRC2[255:192]
FΙ
VFMSUBADD213PD DEST, SRC2, SRC3
IF (VEX.128) THEN
   DEST[63:0] \leftarrow RoundFPControl_MXCSR(SRC2[63:0]*DEST[63:0] + SRC3[63:0])
   DEST[127:64] ← RoundFPControl_MXCSR(SRC2[127:64]*DEST[127:64] - SRC3[127:64])
   DESTIVLMAX-1:1281 ← 0
ELSEIF (VEX.256)
   DEST[63:0] \leftarrow RoundFPControl_MXCSR(SRC2[63:0]*DEST[63:0] + SRC3[63:0])
   DEST[127:64] ← RoundFPControl_MXCSR(SRC2[127:64]*DEST[127:64] - SRC3[127:64])
   DEST[191:128] ← RoundFPControl_MXCSR(SRC2[191:128]*DEST[191:128] + SRC3[191:128])
   DEST[255:192] ← RoundFPControl_MXCSR(SRC2[255:192]*DEST[255:192] - SRC3[255:192]
FΙ
VFMSUBADD231PD DEST, SRC2, SRC3
IF (VEX.128) THEN
   DEST[63:0] \leftarrow RoundFPControl_MXCSR(SRC2[63:0]*SRC3[63:0] + DEST[63:0])
   DEST[127:64] ← RoundFPControl MXCSR(SRC2[127:64]*SRC3[127:64] - DEST[127:64])
   DESTIVLMAX-1:1281 ← 0
ELSEIF (VEX.256)
   DEST[63:0] \leftarrow RoundFPControl_MXCSR(SRC2[63:0]*SRC3[63:0] + DEST[63:0])
   DEST[127:64] ← RoundFPControl_MXCSR(SRC2[127:64]*SRC3[127:64] - DEST[127:64])
   DEST[191:128] ← RoundFPControl_MXCSR(SRC2[191:128]*SRC3[191:128] + DEST[191:128])
   DEST[255:192] ← RoundFPControl_MXCSR(SRC2[255:192]*SRC3[255:192] - DEST[255:192]
FΙ
Intel C/C++ Compiler Intrinsic Equivalent
VFMSUBADD132PD: m128d mm fmsubadd pd ( m128d a, m128d b, m128d c);
VFMSUBADD213PD: m128d mm fmsubadd pd ( m128d a, m128d b, m128d c):
VFMSUBADD231PD: m128d mm fmsubadd pd ( m128d a, m128d b, m128d c);
VFMSUBADD132PD: m256d mm256 fmsubadd pd ( m256d a, m256d b, m256d c);
VFMSUBADD213PD: __m256d _mm256_fmsubadd_pd (__m256d a, __m256d b, __m256d c);
```

## INSTRUCTION SET REFERENCE, N-Z

VFMSUBADD231PD: \_\_m256d \_mm256\_fmsubadd\_pd (\_\_m256d a, \_\_m256d b, \_\_m256d c);

## **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal

## **Other Exceptions**

# VFMSUBADD132PS/VFMSUBADD213PS/VFMSUBADD231PS — Fused Multiply-Alternating Subtract/Add of Packed Single-Precision Floating-Point Values

| Opcode/<br>Instruction                                                      | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                                        |
|-----------------------------------------------------------------------------|-----------|-----------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.DDS.128.66.0F38.W0 97 /r<br>VFMSUBADD132PS <i>xmm0, xmm1, xmm2/m128</i> | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>xmm0</i> and <i>xmm2/mem</i> , subtract/add elements in <i>xmm1</i> and put result in <i>xmm0</i> . |
| VEX.DDS.128.66.0F38.W0 A7 /r<br>VFMSUBADD213PS <i>xmm0, xmm1, xmm2/m128</i> | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>xmm0</i> and <i>xmm1</i> , subtract/add elements in <i>xmm2/mem</i> and put result in <i>xmm0</i> . |
| VEX.DDS.128.66.0F38.W0 B7 /r<br>VFMSUBADD231PS <i>xmm0, xmm1, xmm2/m128</i> | А         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from xmm1 and xmm2/mem, subtract/add elements in xmm0 and put result in xmm0.                               |
| VEX.DDS.256.66.0F38.W0 97 /r<br>VFMSUBADD132PS <i>ymm0, ymm1, ymm2/m256</i> | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>ymm0</i> and <i>ymm2/mem</i> , subtract/add elements in <i>ymm1</i> and put result in <i>ymm0</i> . |
| VEX.DDS.256.66.0F38.W0 A7 /r<br>VFMSUBADD213PS ymm0, ymm1, ymm2/m256        | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>ymm0</i> and <i>ymm1</i> , subtract/add elements in <i>ymm2/mem</i> and put result in <i>ymm0</i> . |
| VEX.DDS.256.66.0F38.W0 B7 /r<br>VFMSUBADD231PS ymm0, ymm1, ymm2/m256        | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>ymm1</i> and <i>ymm2/mem</i> , subtract/add elements in <i>ymm0</i> and put result in <i>ymm0</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2    | Operand 3     | Operand 4 |
|-------|------------------|--------------|---------------|-----------|
| Α     | ModRM:reg (r, w) | VEX.νννν (r) | ModRM:r/m (r) | NA        |

#### Description

VFMSUBADD132PS: Multiplies the four or eight packed single-precision floating-point values from the first source operand to the four or eight packed single-precision floating-point values in the third source operand. From the infinite precision intermediate result, subtracts the odd single-precision floating-point elements and adds the even single-precision floating-point values in the second source operand, performs rounding and stores the resulting four or eight packed single-precision floating-point values to the destination operand (first source operand).

VFMSUBADD213PS: Multiplies the four or eight packed single-precision floating-point values from the second source operand to the four or eight packed single-precision floating-point values in the first source operand. From the infinite precision intermediate result, subtracts the odd single-precision floating-point elements and adds the even single-precision floating-point values in the third source operand, performs rounding and stores the resulting four or eight packed single-precision floating-point values to the destination operand (first source operand).

VFMSUBADD231PS: Multiplies the four or eight packed single-precision floating-point values from the second source operand to the four or eight packed single-precision floating-point values in the third source operand. From the infinite precision intermediate result, subtracts the odd single-precision floating-point elements and adds the even single-precision floating-point values in the first source operand, performs rounding and stores the resulting four or eight packed single-precision floating-point values to the destination operand (first source operand).

VEX.128 encoded version: The destination operand (also first source operand) is a XMM register and encoded in reg\_field. The second source operand is a XMM register and encoded in VEX.vvvv. The third source operand is a XMM register or a 128-bit memory location and encoded in rm\_field. The upper 128 bits of the YMM destination register are zeroed.

VEX.256 encoded version: The destination operand (also first source operand) is a YMM register and encoded in reg\_field. The second source operand is a YMM register and encoded in VEX.vvvv. The third source operand is a YMM register or a 256-bit memory location and encoded in rm field.

Compiler tools may optionally support a complementary mnemonic for each instruction mnemonic listed in the opcode/instruction column of the summary table. The behavior of the complementary mnemonic in situations involving NANs are governed by the definition of the instruction mnemonic defined in the opcode/instruction column. See also Section 14.5.1, "FMA Instruction Operand Order and Arithmetic Behavior" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

## Operation

```
VFMSUBADD132PS DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =2
ELSEIF (VEX.256)
   MAXVL = 4
FΙ
For i = 0 to MAXVL -1{
   n = 64*i;
   DEST[n+31:n] ← RoundFPControl_MXCSR(DEST[n+31:n]*SRC3[n+31:n] + SRC2[n+31:n])
   DEST[n+63:n+32] ← RoundFPControl_MXCSR(DEST[n+63:n+32]*SRC3[n+63:n+32] -SRC2[n+63:n+32])
}
IF (VEX.128) THEN
   DEST[VLMAX-1:128] \leftarrow 0
FΙ
VFMSUBADD213PS DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =2
ELSEIF (VEX.256)
   MAXVL = 4
FΙ
For i = 0 to MAXVL -1{
   n = 64*i;
   DEST[n+31:n] ← RoundFPControl_MXCSR(SRC2[n+31:n]*DEST[n+31:n] +SRC3[n+31:n])
   DEST[n+63:n+32] ← RoundFPControl_MXCSR(SRC2[n+63:n+32]*DEST[n+63:n+32] -SRC3[n+63:n+32])
IF (VEX.128) THEN
   DEST[VLMAX-1:128] \leftarrow 0
FΙ
VFMSUBADD231PS DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =2
ELSEIF (VEX.256)
   MAXVL = 4
FΙ
For i = 0 to MAXVL -1{
   n = 64*i;
   DEST[n+31:n] ← RoundFPControl_MXCSR(SRC2[n+31:n]*SRC3[n+31:n] + DEST[n+31:n])
   DEST[n+63:n+32] ← RoundFPControl MXCSR(SRC2[n+63:n+32]*SRC3[n+63:n+32] - DEST[n+63:n+32]
IF (VEX.128) THEN
   DEST[VLMAX-1:128] \leftarrow 0
FΙ
```

#### Intel C/C++ Compiler Intrinsic Equivalent

```
VFMSUBADD132PS: __m128 _mm_fmsubadd_ps (__m128 a, __m128 b, __m128 c);
VFMSUBADD213PS: __m128 _mm_fmsubadd_ps (__m128 a, __m128 b, __m128 c);
VFMSUBADD231PS: __m128 _mm_fmsubadd_ps (__m128 a, __m128 b, __m128 c);
VFMSUBADD132PS: __m256 _mm256_fmsubadd_ps (__m256 a, __m256 b, __m256 c);
VFMSUBADD213PS: __m256 _mm256_fmsubadd_ps (__m256 a, __m256 b, __m256 c);
VFMSUBADD231PS: __m256 _mm256_fmsubadd_ps (__m256 a, __m256 b, __m256 c);
```

## **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal

## **Other Exceptions**

# VFMSUB132PD/VFMSUB213PD/VFMSUB231PD — Fused Multiply-Subtract of Packed Double-Precision Floating-Point Values

| Opcode/<br>Instruction                                                   | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                        |
|--------------------------------------------------------------------------|-----------|-----------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.DDS.128.66.0F38.W1 9A /r<br>VFMSUB132PD <i>xmm0, xmm1, xmm2/m128</i> | Α         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from xmm0 and xmm2/mem, subtract xmm1 and put result in xmm0.                               |
| VEX.DDS.128.66.0F38.W1 AA /r<br>VFMSUB213PD <i>xmm0, xmm1, xmm2/m128</i> | Α         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from <i>xmm0</i> and <i>xmm1</i> , subtract <i>xmm2/mem</i> and put result in <i>xmm0</i> . |
| VEX.DDS.128.66.0F38.W1 BA /r<br>VFMSUB231PD xmm0, xmm1, xmm2/m128        | Α         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from <i>xmm1</i> and <i>xmm2/mem</i> , subtract <i>xmm0</i> and put result in <i>xmm0</i> . |
| VEX.DDS.256.66.0F38.W1 9A /r<br>VFMSUB132PD ymm0, ymm1, ymm2/m256        | Α         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from ymm0 and ymm2/mem, subtract ymm1 and put result in ymm0.                               |
| VEX.DDS.256.66.0F38.W1 AA /r<br>VFMSUB213PD <i>ymm0, ymm1, ymm2/m256</i> | Α         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from ymm0 and ymm1, subtract ymm2/mem and put result in ymm0.                               |
| VEX.DDS.256.66.0F38.W1 BA /r<br>VFMSUB231PD ymm0, ymm1, ymm2/m256        | Α         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from <i>ymm1</i> and <i>ymm2/mem</i> , subtract <i>ymm0</i> and put result in <i>ymm0</i> . |

#### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2    | Operand 3     | Operand 4 |
|-------|------------------|--------------|---------------|-----------|
| Α     | ModRM:reg (r, w) | VEX.νννν (r) | ModRM:r/m (r) | NA        |

#### **Description**

Performs a set of SIMD multiply-subtract computation on packed double-precision floating-point values using three source operands and writes the multiply-subtract results in the destination operand. The destination operand is also the first source operand. The second operand must be a SIMD register. The third source operand can be a SIMD register or a memory location.

VFMSUB132PD: Multiplies the two or four packed double-precision floating-point values from the first source operand to the two or four packed double-precision floating-point values in the third source operand. From the infinite precision intermediate result, subtracts the two or four packed double-precision floating-point values in the second source operand, performs rounding and stores the resulting two or four packed double-precision floating-point values to the destination operand (first source operand).

VFMSUB213PD: Multiplies the two or four packed double-precision floating-point values from the second source operand to the two or four packed double-precision floating-point values in the first source operand. From the infinite precision intermediate result, subtracts the two or four packed double-precision floating-point values in the third source operand, performs rounding and stores the resulting two or four packed double-precision floating-point values to the destination operand (first source operand).

VFMSUB231PD: Multiplies the two or four packed double-precision floating-point values from the second source to the two or four packed double-precision floating-point values in the third source operand. From the infinite precision intermediate result, subtracts the two or four packed double-precision floating-point values in the first source operand, performs rounding and stores the resulting two or four packed double-precision floating-point values to the destination operand (first source operand).

VEX.128 encoded version: The destination operand (also first source operand) is a XMM register and encoded in reg\_field. The second source operand is a XMM register and encoded in VEX.vvvv. The third source operand is a XMM register or a 128-bit memory location and encoded in rm\_field. The upper 128 bits of the YMM destination register are zeroed.

VEX.256 encoded version: The destination operand (also first source operand) is a YMM register and encoded in reg\_field. The second source operand is a YMM register and encoded in VEX.vvvv. The third source operand is a YMM register or a 256-bit memory location and encoded in rm\_field.

Compiler tools may optionally support a complementary mnemonic for each instruction mnemonic listed in the opcode/instruction column of the summary table. The behavior of the complementary mnemonic in situations involving NANs are governed by the definition of the instruction mnemonic defined in the opcode/instruction column. See also Section 14.5.1, "FMA Instruction Operand Order and Arithmetic Behavior" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

#### Operation

```
VFMSUB132PD DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =2
ELSEIF (VEX.256)
   MAXVL = 4
FΙ
For i = 0 to MAXVL-1 {
   n = 64*i:
   DEST[n+63:n] \leftarrow RoundFPControl MXCSR(DEST[n+63:n]*SRC3[n+63:n] - SRC2[n+63:n])
IF (VEX.128) THEN
DEST[VLMAX-1:128] \leftarrow 0
VFMSUB213PD DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =2
ELSEIF (VEX.256)
   MAXVL = 4
For i = 0 to MAXVL-1 {
   n = 64*i:
   DEST[n+63:n] ← RoundFPControl_MXCSR(SRC2[n+63:n]*DEST[n+63:n] - SRC3[n+63:n])
IF (VEX.128) THEN
DEST[VLMAX-1:128] \leftarrow 0
VFMSUB231PD DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =2
ELSEIF (VEX.256)
   MAXVL = 4
FΙ
For i = 0 to MAXVL-1 {
   n = 64*i:
   DEST[n+63:n] \leftarrow RoundFPControl_MXCSR(SRC2[n+63:n]*SRC3[n+63:n] - DEST[n+63:n])
IF (VEX.128) THEN
DEST[VLMAX-1:128] \leftarrow 0
```

### Intel C/C++ Compiler Intrinsic Equivalent

```
VFMSUB132PD: __m128d _mm_fmsub_pd (__m128d a, __m128d b, __m128d c);
VFMSUB213PD: __m128d _mm_fmsub_pd (__m128d a, __m128d b, __m128d c);
VFMSUB231PD: __m128d _mm_fmsub_pd (__m128d a, __m128d b, __m128d c);
VFMSUB132PD: __m256d _mm256_fmsub_pd (__m256d a, __m256d b, __m256d c);
VFMSUB213PD: __m256d _mm256_fmsub_pd (__m256d a, __m256d b, __m256d c);
VFMSUB231PD: __m256d _mm256_fmsub_pd (__m256d a, __m256d b, __m256d c);
```

## **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal

## **Other Exceptions**

## VFMSUB132PS/VFMSUB213PS/VFMSUB231PS — Fused Multiply-Subtract of Packed Single-Precision Floating-Point Values

| Opcode/<br>Instruction                                                                   | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                        |
|------------------------------------------------------------------------------------------|-----------|-----------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.DDS.128.66.0F38.W0 9A /r<br>VFMSUB132PS <i>xmm0, xmm1, xmm2/m128</i>                 | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>xmm0</i> and <i>xmm2/mem</i> , subtract <i>xmm1</i> and put result in <i>xmm0</i> . |
| VEX.DDS.128.66.0F38.W0 AA /r<br>VFMSUB213PS <i>xmm0</i> , <i>xmm1</i> , <i>xmm2/m128</i> | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>xmm0</i> and <i>xmm1</i> , subtract <i>xmm2/mem</i> and put result in <i>xmm0</i> . |
| VEX.DDS.128.66.0F38.W0 BA /r<br>VFMSUB231PS <i>xmm0</i> , <i>xmm1</i> , <i>xmm2/m128</i> | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>xmm1</i> and <i>xmm2/mem</i> , subtract <i>xmm0</i> and put result in <i>xmm0</i> . |
| VEX.DDS.256.66.0F38.W0 9A /r<br>VFMSUB132PS ymm0, ymm1, ymm2/m256                        | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>ymm0</i> and <i>ymm2/mem</i> , subtract <i>ymm1</i> and put result in <i>ymm0</i> . |
| VEX.DDS.256.66.0F38.W0 AA /r<br>VFMSUB213PS <i>ymm0</i> , <i>ymm1</i> , <i>ymm2/m256</i> | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>ymm0</i> and <i>ymm1</i> , subtract <i>ymm2/mem</i> and put result in <i>ymm0</i> . |
| VEX.DDS.256.66.0F38.0 BA /r<br>VFMSUB231PS ymm0, ymm1, ymm2/m256                         | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>ymm1</i> and <i>ymm2/mem</i> , subtract <i>ymm0</i> and put result in <i>ymm0</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2    | Operand 3     | Operand 4 |
|-------|------------------|--------------|---------------|-----------|
| Α     | ModRM:reg (r, w) | VEX.νννν (r) | ModRM:r/m (r) | NA        |

## **Description**

Performs a set of SIMD multiply-subtract computation on packed single-precision floating-point values using three source operands and writes the multiply-subtract results in the destination operand. The destination operand is also the first source operand. The second operand must be a SIMD register. The third source operand can be a SIMD register or a memory location.

VFMSUB132PS: Multiplies the four or eight packed single-precision floating-point values from the first source operand to the four or eight packed single-precision floating-point values in the third source operand. From the infinite precision intermediate result, subtracts the four or eight packed single-precision floating-point values in the second source operand, performs rounding and stores the resulting four or eight packed single-precision floating-point values to the destination operand (first source operand).

VFMSUB213PS: Multiplies the four or eight packed single-precision floating-point values from the second source operand to the four or eight packed single-precision floating-point values in the first source operand. From the infinite precision intermediate result, subtracts the four or eight packed single-precision floating-point values in the third source operand, performs rounding and stores the resulting four or eight packed single-precision floating-point values to the destination operand (first source operand).

VFMSUB231PS: Multiplies the four or eight packed single-precision floating-point values from the second source to the four or eight packed single-precision floating-point values in the third source operand. From the infinite precision intermediate result, subtracts the four or eight packed single-precision floating-point values in the first source operand, performs rounding and stores the resulting four or eight packed single-precision floating-point values to the destination operand (first source operand).

VEX.128 encoded version: The destination operand (also first source operand) is a XMM register and encoded in reg\_field. The second source operand is a XMM register and encoded in VEX.vvvv. The third source operand is a XMM register or a 128-bit memory location and encoded in rm\_field. The upper 128 bits of the YMM destination register are zeroed.

VEX.256 encoded version: The destination operand (also first source operand) is a YMM register and encoded in reg\_field. The second source operand is a YMM register and encoded in VEX.vvvv. The third source operand is a YMM register or a 256-bit memory location and encoded in rm\_field.

Compiler tools may optionally support a complementary mnemonic for each instruction mnemonic listed in the opcode/instruction column of the summary table. The behavior of the complementary mnemonic in situations involving NANs are governed by the definition of the instruction mnemonic defined in the opcode/instruction column. See also Section 14.5.1, "FMA Instruction Operand Order and Arithmetic Behavior" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

### Operation

```
VFMSUB132PS DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =4
ELSEIF (VEX.256)
   MAXVL = 8
FΙ
For i = 0 to MAXVL-1 {
   n = 32*i:
   DEST[n+31:n] \leftarrow RoundFPControl MXCSR(DEST[n+31:n]*SRC3[n+31:n] - SRC2[n+31:n])
IF (VEX.128) THEN
   DEST[VLMAX-1:128] \leftarrow 0
VFMSUB213PS DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =4
ELSEIF (VEX.256)
   MAXVL = 8
FΙ
For i = 0 to MAXVL-1 {
   n = 32*i:
   DEST[n+31:n] ← RoundFPControl_MXCSR(SRC2[n+31:n]*DEST[n+31:n] - SRC3[n+31:n])
IF (VEX.128) THEN
   DEST[VLMAX-1:128] \leftarrow 0
FΙ
VFMSUB231PS DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =4
ELSEIF (VEX.256)
   MAXVL = 8
FΙ
For i = 0 to MAXVL-1 {
   n = 32*i:
   DEST[n+31:n] \leftarrow RoundFPControl\_MXCSR(SRC2[n+31:n]*SRC3[n+31:n] - DEST[n+31:n])
IF (VEX.128) THEN
   DEST[VLMAX-1:128] \leftarrow 0
FΙ
```

### Intel C/C++ Compiler Intrinsic Equivalent

```
VFMSUB132PS: __m128 _mm_fmsub_ps (__m128 a, __m128 b, __m128 c);
VFMSUB213PS: __m128 _mm_fmsub_ps (__m128 a, __m128 b, __m128 c);
VFMSUB231PS: __m128 _mm_fmsub_ps (__m128 a, __m128 b, __m128 c);
VFMSUB132PS: __m256 _mm256_fmsub_ps (__m256 a, __m256 b, __m256 c);
VFMSUB213PS: __m256 _mm256_fmsub_ps (__m256 a, __m256 b, __m256 c);
VFMSUB231PS: __m256 _mm256_fmsub_ps (__m256 a, __m256 b, __m256 c);
```

## **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal

## Other Exceptions

## VFMSUB132SD/VFMSUB213SD/VFMSUB231SD — Fused Multiply-Subtract of Scalar Double-Precision Floating-Point Values

| Opcode/<br>Instruction                                                                      | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                       |
|---------------------------------------------------------------------------------------------|-----------|-----------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.DDS.LIG.128.66.0F38.W1 9B /r<br>VFMSUB132SD <i>xmm0</i> , <i>xmm1</i> , <i>xmm2/m64</i> | Α         | V/V                   | FMA                      | Multiply scalar double-precision floating-point value from <i>xmm0</i> and <i>xmm2/mem</i> , subtract <i>xmm1</i> and put result in <i>xmm0</i> . |
| VEX.DDS.LIG.128.66.0F38.W1 AB /r<br>VFMSUB213SD <i>xmm0</i> , <i>xmm1</i> , <i>xmm2/m64</i> | Α         | V/V                   | FMA                      | Multiply scalar double-precision floating-point value from <i>xmm0</i> and <i>xmm1</i> , subtract <i>xmm2/mem</i> and put result in <i>xmm0</i> . |
| VEX.DDS.LIG.128.66.0F38.W1 BB /r<br>VFMSUB231SD <i>xmm0</i> , <i>xmm1</i> , <i>xmm2/m64</i> | Α         | V/V                   | FMA                      | Multiply scalar double-precision floating-point value from <i>xmm1</i> and <i>xmm2/mem</i> , subtract <i>xmm0</i> and put result in <i>xmm0</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2    | Operand 3     | Operand 4 |
|-------|------------------|--------------|---------------|-----------|
| Α     | ModRM:reg (r, w) | VEX.νννν (r) | ModRM:r/m (r) | NA        |

### **Description**

Performs a SIMD multiply-subtract computation on the low packed double-precision floating-point values using three source operands and writes the multiply-add result in the destination operand. The destination operand is also the first source operand. The second operand must be a SIMD register. The third source operand can be a SIMD register or a memory location.

VFMSUB132SD: Multiplies the low packed double-precision floating-point value from the first source operand to the low packed double-precision floating-point value in the third source operand. From the infinite precision intermediate result, subtracts the low packed double-precision floating-point values in the second source operand, performs rounding and stores the resulting packed double-precision floating-point value to the destination operand (first source operand).

VFMSUB213SD: Multiplies the low packed double-precision floating-point value from the second source operand to the low packed double-precision floating-point value in the first source operand. From the infinite precision intermediate result, subtracts the low packed double-precision floating-point value in the third source operand, performs rounding and stores the resulting packed double-precision floating-point value to the destination operand (first source operand).

VFMSUB231SD: Multiplies the low packed double-precision floating-point value from the second source to the low packed double-precision floating-point value in the third source operand. From the infinite precision intermediate result, subtracts the low packed double-precision floating-point value in the first source operand, performs rounding and stores the resulting packed double-precision floating-point value to the destination operand (first source operand).

VEX.128 encoded version: The destination operand (also first source operand) is a XMM register and encoded in reg\_field. The second source operand is a XMM register and encoded in VEX.vvvv. The third source operand is a XMM register or a 64-bit memory location and encoded in rm\_field. The upper bits ([VLMAX-1:128]) of the YMM destination register are zeroed.

Compiler tools may optionally support a complementary mnemonic for each instruction mnemonic listed in the opcode/instruction column of the summary table. The behavior of the complementary mnemonic in situations involving NANs are governed by the definition of the instruction mnemonic defined in the opcode/instruction column. See also Section 14.5.1, "FMA Instruction Operand Order and Arithmetic Behavior" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

#### Operation

### VFMSUB132SD DEST, SRC2, SRC3

DEST[63:0]  $\leftarrow$  RoundFPControl\_MXCSR(DEST[63:0]\*SRC3[63:0] - SRC2[63:0]) DEST[127:64]  $\leftarrow$  DEST[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

### VFMSUB213SD DEST, SRC2, SRC3

$$\label{eq:destermination} \begin{split} \mathsf{DEST}[63:0] &\leftarrow \mathsf{RoundFPControl\_MXCSR}(\mathsf{SRC2}[63:0]^*\mathsf{DEST}[63:0] - \mathsf{SRC3}[63:0]) \\ \mathsf{DEST}[127:64] &\leftarrow \mathsf{DEST}[127:64] \\ \mathsf{DEST}[\mathsf{VLMAX-1:128}] &\leftarrow 0 \end{split}$$

#### VFMSUB231SD DEST, SRC2, SRC3

DEST[63:0]  $\leftarrow$  RoundFPControl\_MXCSR(SRC2[63:0]\*SRC3[63:0] - DEST[63:0]) DEST[127:64]  $\leftarrow$  DEST[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

#### Intel C/C++ Compiler Intrinsic Equivalent

VFMSUB132SD: \_\_m128d \_mm\_fmsub\_sd (\_\_m128d a, \_\_m128d b, \_\_m128d c);
VFMSUB213SD: \_\_m128d \_mm\_fmsub\_sd (\_\_m128d a, \_\_m128d b, \_\_m128d c);
VFMSUB231SD: \_\_m128d \_mm\_fmsub\_sd (\_\_m128d a, \_\_m128d b, \_\_m128d c);

## **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal

## Other Exceptions

## VFMSUB132SS/VFMSUB213SS/VFMSUB231SS — Fused Multiply-Subtract of Scalar Single-Precision Floating-Point Values

| Opcode/<br>Instruction                                                                      | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                       |
|---------------------------------------------------------------------------------------------|-----------|-----------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.DDS.LIG.128.66.0F38.W0 9B /r<br>VFMSUB132SS <i>xmm0</i> , <i>xmm1</i> , <i>xmm2/m32</i> | Α         | V/V                   | FMA                      | Multiply scalar single-precision floating-point value from <i>xmm0</i> and <i>xmm2/mem</i> , subtract <i>xmm1</i> and put result in <i>xmm0</i> . |
| VEX.DDS.LIG.128.66.0F38.W0 AB /r<br>VFMSUB213SS <i>xmm0</i> , <i>xmm1</i> , <i>xmm2/m32</i> | Α         | V/V                   | FMA                      | Multiply scalar single-precision floating-point value from <i>xmm0</i> and <i>xmm1</i> , subtract <i>xmm2/mem</i> and put result in <i>xmm0</i> . |
| VEX.DDS.LIG.128.66.0F38.W0 BB /r<br>VFMSUB231SS <i>xmm0</i> , <i>xmm1</i> , <i>xmm2/m32</i> | Α         | V/V                   | FMA                      | Multiply scalar single-precision floating-point value from <i>xmm1</i> and <i>xmm2/mem</i> , subtract <i>xmm0</i> and put result in <i>xmm0</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2    | Operand 3     | Operand 4 |  |
|-------|------------------|--------------|---------------|-----------|--|
| Α     | ModRM:reg (r, w) | VEX.νννν (r) | ModRM:r/m (r) | NA        |  |

#### **Description**

Performs a SIMD multiply-subtract computation on the low packed single-precision floating-point values using three source operands and writes the multiply-add result in the destination operand. The destination operand is also the first source operand. The second operand must be a SIMD register. The third source operand can be a SIMD register or a memory location.

VFMSUB132SS: Multiplies the low packed single-precision floating-point value from the first source operand to the low packed single-precision floating-point value in the third source operand. From the infinite precision intermediate result, subtracts the low packed single-precision floating-point values in the second source operand, performs rounding and stores the resulting packed single-precision floating-point value to the destination operand (first source operand).

VFMSUB213SS: Multiplies the low packed single-precision floating-point value from the second source operand to the low packed single-precision floating-point value in the first source operand. From the infinite precision intermediate result, subtracts the low packed single-precision floating-point value in the third source operand, performs rounding and stores the resulting packed single-precision floating-point value to the destination operand (first source operand).

VFMSUB231SS: Multiplies the low packed single-precision floating-point value from the second source to the low packed single-precision floating-point value in the third source operand. From the infinite precision intermediate result, subtracts the low packed single-precision floating-point value in the first source operand, performs rounding and stores the resulting packed single-precision floating-point value to the destination operand (first source operand).

VEX.128 encoded version: The destination operand (also first source operand) is a XMM register and encoded in reg\_field. The second source operand is a XMM register and encoded in VEX.vvvv. The third source operand is a XMM register or a 32-bit memory location and encoded in rm\_field. The upper bits ([VLMAX-1:128]) of the YMM destination register are zeroed.

Compiler tools may optionally support a complementary mnemonic for each instruction mnemonic listed in the opcode/instruction column of the summary table. The behavior of the complementary mnemonic in situations involving NANs are governed by the definition of the instruction mnemonic defined in the opcode/instruction column. See also Section 14.5.1, "FMA Instruction Operand Order and Arithmetic Behavior" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

#### Operation

### VFMSUB132SS DEST, SRC2, SRC3

$$\label{eq:destination} \begin{split} \mathsf{DEST}[31:0] &\leftarrow \mathsf{RoundFPControl\_MXCSR}(\mathsf{DEST}[31:0]^*\mathsf{SRC3}[31:0] - \mathsf{SRC2}[31:0]) \\ \mathsf{DEST}[127:32] &\leftarrow \mathsf{DEST}[127:32] \\ \mathsf{DEST}[\mathsf{VLMAX-1:128}] &\leftarrow \mathsf{O} \end{split}$$

### VFMSUB213SS DEST, SRC2, SRC3

$$\label{eq:destermination} \begin{split} \mathsf{DEST}[31:0] &\leftarrow \mathsf{RoundFPControl\_MXCSR}(\mathsf{SRC2}[31:0]^*\mathsf{DEST}[31:0] - \mathsf{SRC3}[31:0]) \\ \mathsf{DEST}[127:32] &\leftarrow \mathsf{DEST}[127:32] \\ \mathsf{DEST}[\mathsf{VLMAX-1:128}] &\leftarrow 0 \end{split}$$

#### VFMSUB231SS DEST, SRC2, SRC3

$$\label{eq:description} \begin{split} \mathsf{DEST[31:0]} &\leftarrow \mathsf{RoundFPControl\_MXCSR(SRC2[31:0]*SRC3[63:0]} - \mathsf{DEST[31:0]}) \\ \mathsf{DEST[127:32]} &\leftarrow \mathsf{DEST[127:32]} \\ \mathsf{DEST[VLMAX-1:128]} &\leftarrow 0 \end{split}$$

#### Intel C/C++ Compiler Intrinsic Equivalent

VFMSUB132SS: \_\_m128 \_mm\_fmsub\_ss (\_\_m128 a, \_\_m128 b, \_\_m128 c); VFMSUB213SS: \_\_m128 \_mm\_fmsub\_ss (\_\_m128 a, \_\_m128 b, \_\_m128 c); VFMSUB231SS: \_\_m128 \_mm\_fmsub\_ss (\_\_m128 a, \_\_m128 b, \_\_m128 c);

## **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal

#### Other Exceptions

## VFNMADD132PD/VFNMADD213PD/VFNMADD231PD — Fused Negative Multiply-Add of Packed Double-Precision Floating-Point Values

| Opcode/<br>Instruction                                             | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                           |
|--------------------------------------------------------------------|-----------|-----------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.DDS.128.66.0F38.W1 9C /r<br>VFNMADD132PD xmm0, xmm1, xmm2/m128 | А         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from xmm0 and xmm2/mem, negate the multiplication result and add to xmm1 and put result in xmm0.                               |
| VEX.DDS.128.66.0F38.W1 AC /r<br>VFNMADD213PD xmm0, xmm1, xmm2/m128 | А         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from <i>xmm0</i> and <i>xmm1</i> , negate the multiplication result and add to <i>xmm2/mem</i> and put result in <i>xmm0</i> . |
| VEX.DDS.128.66.0F38.W1 BC /r<br>VFNMADD231PD xmm0, xmm1, xmm2/m128 | А         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from xmm1 and xmm2/mem, negate the multiplication result and add to xmm0 and put result in xmm0.                               |
| VEX.DDS.256.66.0F38.W1 9C /r<br>VFNMADD132PD ymm0, ymm1, ymm2/m256 | А         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from <i>ymm0</i> and <i>ymm2/mem</i> , negate the multiplication result and add to <i>ymm1</i> and put result in <i>ymm0</i> . |
| VEX.DDS.256.66.0F38.W1 AC /r<br>VFNMADD213PD ymm0, ymm1, ymm2/m256 | Α         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from <i>ymm0</i> and <i>ymm1</i> , negate the multiplication result and add to <i>ymm2/mem</i> and put result in <i>ymm0</i> . |
| VEX.DDS.256.66.0F38.W1 BC /r<br>VFNMADD231PD ymm0, ymm1, ymm2/m256 | А         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from <i>ymm1</i> and <i>ymm2/mem</i> , negate the multiplication result and add to <i>ymm0</i> and put result in <i>ymm0</i> . |

## Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2    | Operand 3     | Operand 4 | 1 |
|-------|------------------|--------------|---------------|-----------|---|
| Α     | ModRM:reg (r, w) | VEX.νννν (r) | ModRM:r/m (r) | NA        |   |

## **Description**

VFNMADD132PD: Multiplies the two or four packed double-precision floating-point values from the first source operand to the two or four packed double-precision floating-point values in the third source operand, adds the negated infinite precision intermediate result to the two or four packed double-precision floating-point values in the second source operand, performs rounding and stores the resulting two or four packed double-precision floating-point values to the destination operand (first source operand).

VFNMADD213PD: Multiplies the two or four packed double-precision floating-point values from the second source operand to the two or four packed double-precision floating-point values in the first source operand, adds the negated infinite precision intermediate result to the two or four packed double-precision floating-point values in the third source operand, performs rounding and stores the resulting two or four packed double-precision floating-point values to the destination operand (first source operand).

VFNMADD231PD: Multiplies the two or four packed double-precision floating-point values from the second source to the two or four packed double-precision floating-point values in the third source operand, adds the negated infinite precision intermediate result to the two or four packed double-precision floating-point values in the first source operand, performs rounding and stores the resulting two or four packed double-precision floating-point values to the destination operand (first source operand).

VEX.128 encoded version: The destination operand (also first source operand) is a XMM register and encoded in reg\_field. The second source operand is a XMM register and encoded in VEX.vvvv. The third source operand is a

XMM register or a 128-bit memory location and encoded in rm\_field. The upper 128 bits of the YMM destination register are zeroed.

VEX.256 encoded version: The destination operand (also first source operand) is a YMM register and encoded in reg\_field. The second source operand is a YMM register and encoded in VEX.vvvv. The third source operand is a YMM register or a 256-bit memory location and encoded in rm\_field.

Compiler tools may optionally support a complementary mnemonic for each instruction mnemonic listed in the opcode/instruction column of the summary table. The behavior of the complementary mnemonic in situations involving NANs are governed by the definition of the instruction mnemonic defined in the opcode/instruction column. See also Section 14.5.1, "FMA Instruction Operand Order and Arithmetic Behavior" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

#### Operation

```
VFNMADD132PD DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =2
ELSEIF (VEX.256)
   MAXVL = 4
FΙ
For i = 0 to MAXVL-1 {
   n = 64*i;
   DEST[n+63:n] \leftarrow RoundFPControl MXCSR(-(DEST[n+63:n]*SRC3[n+63:n]) + SRC2[n+63:n]
IF (VEX.128) THEN
DEST[VLMAX-1:128] \leftarrow 0
FΙ
VFNMADD213PD DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =2
ELSEIF (VEX.256)
   MAXVL = 4
FΙ
For i = 0 to MAXVL-1 {
   n = 64*i;
   DEST[n+63:n] \leftarrow RoundFPControl MXCSR(-(SRC2[n+63:n]*DEST[n+63:n]) + SRC3[n+63:n])
IF (VEX.128) THEN
DEST[VLMAX-1:128] \leftarrow 0
VFNMADD231PD DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =2
ELSEIF (VEX.256)
   MAXVL = 4
For i = 0 to MAXVL-1 {
   n = 64*i:
   DEST[n+63:n] \leftarrow RoundFPControl MXCSR(-(SRC2[n+63:n]*SRC3[n+63:n]) + DEST[n+63:n]
}
```

IF (VEX.128) THEN DEST[VLMAX-1:128]  $\leftarrow$  0

## Intel C/C++ Compiler Intrinsic Equivalent

```
VFNMADD132PD: __m128d _mm_fnmadd_pd (__m128d a, __m128d b, __m128d c);
VFNMADD213PD: __m128d _mm_fnmadd_pd (__m128d a, __m128d b, __m128d c);
VFNMADD231PD: __m128d _mm_fnmadd_pd (__m128d a, __m128d b, __m128d c);
VFNMADD132PD: __m256d _mm256_fnmadd_pd (__m256d a, __m256d b, __m256d c);
VFNMADD213PD: __m256d _mm256_fnmadd_pd (__m256d a, __m256d b, __m256d c);
VFNMADD231PD: __m256d _mm256_fnmadd_pd (__m256d a, __m256d b, __m256d c);
```

## **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal

## **Other Exceptions**

## VFNMADD132PS/VFNMADD213PS/VFNMADD231PS — Fused Negative Multiply-Add of Packed Single-Precision Floating-Point Values

| Opcode/<br>Instruction                                                                    | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                           |
|-------------------------------------------------------------------------------------------|-----------|-----------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.DDS.128.66.0F38.W0 9C /r<br>VFNMADD132PS <i>xmm0</i> , <i>xmm1</i> , <i>xmm2/m128</i> | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>xmm0</i> and <i>xmm2/mem</i> , negate the multiplication result and add to <i>xmm1</i> and put result in <i>xmm0</i> . |
| VEX.DDS.128.66.0F38.W0 AC /r<br>VFNMADD213PS <i>xmm0</i> , <i>xmm1</i> , <i>xmm2/m128</i> | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>xmm0</i> and <i>xmm1</i> , negate the multiplication result and add to <i>xmm2/mem</i> and put result in <i>xmm0</i> . |
| VEX.DDS.128.66.0F38.W0 BC /r<br>VFNMADD231PS <i>xmm0</i> , <i>xmm1</i> , <i>xmm2/m128</i> | А         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>xmm1</i> and <i>xmm2/mem</i> , negate the multiplication result and add to <i>xmm0</i> and put result in <i>xmm0</i> . |
| VEX.DDS.256.66.0F38.W0 9C /r<br>VFNMADD132PS ymm0, ymm1, ymm2/m256                        | А         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>ymm0</i> and <i>ymm2/mem</i> , negate the multiplication result and add to <i>ymm1</i> and put result in <i>ymm0</i> . |
| VEX.DDS.256.66.0F38.W0 AC /r<br>VFNMADD213PS <i>ymm0</i> , <i>ymm1</i> , <i>ymm2/m256</i> | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>ymm0</i> and <i>ymm1</i> , negate the multiplication result and add to <i>ymm2/mem</i> and put result in <i>ymm0</i> . |
| VEX.DDS.256.66.0F38.0 BC /r<br>VFNMADD231PS ymm0, ymm1, ymm2/m256                         | А         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>ymm1</i> and <i>ymm2/mem</i> , negate the multiplication result and add to <i>ymm0</i> and put result in <i>ymm0</i> . |

## Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2    | Operand 3     | Operand 4 |
|-------|------------------|--------------|---------------|-----------|
| Α     | ModRM:reg (r, w) | VEX.νννν (r) | ModRM:r/m (r) | NA        |

## **Description**

VFNMADD132PS: Multiplies the four or eight packed single-precision floating-point values from the first source operand to the four or eight packed single-precision floating-point values in the third source operand, adds the negated infinite precision intermediate result to the four or eight packed single-precision floating-point values in the second source operand, performs rounding and stores the resulting four or eight packed single-precision floating-point values to the destination operand (first source operand).

VFNMADD213PS: Multiplies the four or eight packed single-precision floating-point values from the second source operand to the four or eight packed single-precision floating-point values in the first source operand, adds the negated infinite precision intermediate result to the four or eight packed single-precision floating-point values in the third source operand, performs rounding and stores the resulting the four or eight packed single-precision floating-point values to the destination operand (first source operand).

VFNMADD231PS: Multiplies the four or eight packed single-precision floating-point values from the second source operand to the four or eight packed single-precision floating-point values in the third source operand, adds the negated infinite precision intermediate result to the four or eight packed single-precision floating-point values in the first source operand, performs rounding and stores the resulting four or eight packed single-precision floating-point values to the destination operand (first source operand).

VEX.256 encoded version: The destination operand (also first source operand) is a YMM register and encoded in reg\_field. The second source operand is a YMM register and encoded in VEX.vvvv. The third source operand is a YMM register or a 256-bit memory location and encoded in rm\_field.

VEX.128 encoded version: The destination operand (also first source operand) is a XMM register and encoded in reg\_field. The second source operand is a XMM register and encoded in VEX.vvvv. The third source operand is a XMM register or a 128-bit memory location and encoded in rm\_field. The upper 128 bits of the YMM destination register are zeroed.

Compiler tools may optionally support a complementary mnemonic for each instruction mnemonic listed in the opcode/instruction column of the summary table. The behavior of the complementary mnemonic in situations involving NANs are governed by the definition of the instruction mnemonic defined in the opcode/instruction column. See also Section 14.5.1, "FMA Instruction Operand Order and Arithmetic Behavior" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

#### Operation

```
VFNMADD132PS DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =4
ELSEIF (VEX.256)
   MAXVL = 8
FΙ
For i = 0 to MAXVL-1 {
   n = 32*i;
   DEST[n+31:n] \leftarrow RoundFPControl_MXCSR(- (DEST[n+31:n]*SRC3[n+31:n]) + SRC2[n+31:n])
IF (VEX.128) THEN
   DEST[VLMAX-1:128] \leftarrow 0
FΙ
VFNMADD213PS DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =4
ELSEIF (VEX.256)
   MAXVL = 8
FΙ
For i = 0 to MAXVL-1 {
   n = 32*i;
   DEST[n+31:n] \leftarrow RoundFPControl_MXCSR(- (SRC2[n+31:n]*DEST[n+31:n]) + SRC3[n+31:n])
IF (VEX.128) THEN
   DEST[VLMAX-1:128] \leftarrow 0
FΙ
VFNMADD231PS DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =4
ELSEIF (VEX.256)
   MAXVL = 8
FΙ
For i = 0 to MAXVL-1 {
   n = 32*i;
   DEST[n+31:n] \leftarrow RoundFPControl_MXCSR(- (SRC2[n+31:n]*SRC3[n+31:n]) + DEST[n+31:n])
IF (VEX.128) THEN
   DEST[VLMAX-1:128] \leftarrow 0
```

FΙ

### Intel C/C++ Compiler Intrinsic Equivalent

```
VFNMADD132PS: __m128 _mm_fnmadd_ps (__m128 a, __m128 b, __m128 c);
VFNMADD213PS: __m128 _mm_fnmadd_ps (__m128 a, __m128 b, __m128 c);
VFNMADD231PS: __m128 _mm_fnmadd_ps (__m128 a, __m128 b, __m128 c);
VFNMADD132PS: __m256 _mm256_fnmadd_ps (__m256 a, __m256 b, __m256 c);
VFNMADD213PS: __m256 _mm256_fnmadd_ps (__m256 a, __m256 b, __m256 c);
VFNMADD231PS: __m256 _mm256_fnmadd_ps (__m256 a, __m256 b, __m256 c);
```

## **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal

## **Other Exceptions**

# VFNMADD132SD/VFNMADD213SD/VFNMADD231SD — Fused Negative Multiply-Add of Scalar Double-Precision Floating-Point Values

| Opcode/<br>Instruction                                                                       | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                          |
|----------------------------------------------------------------------------------------------|-----------|-----------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.DDS.LIG.128.66.0F38.W1 9D /r<br>VFNMADD132SD <i>xmm0, xmm1, xmm2/m64</i>                 | Α         | V/V                   | FMA                      | Multiply scalar double-precision floating-point value from <i>xmm0</i> and <i>xmm2/mem</i> , negate the multiplication result and add to <i>xmm1</i> and put result in <i>xmm0</i> . |
| VEX.DDS.LIG.128.66.0F38.W1 AD /r<br>VFNMADD213SD xmm0, xmm1, xmm2/m64                        | А         | V/V                   | FMA                      | Multiply scalar double-precision floating-point value from xmm0 and xmm1, negate the multiplication result and add to xmm2/mem and put result in xmm0.                               |
| VEX.DDS.LIG.128.66.0F38.W1 BD /r<br>VFNMADD231SD <i>xmm0</i> , <i>xmm1</i> , <i>xmm2/m64</i> | Α         | V/V                   | FMA                      | Multiply scalar double-precision floating-point value from <i>xmm1</i> and <i>xmm2/mem</i> , negate the multiplication result and add to <i>xmm0</i> and put result in <i>xmm0</i> . |

#### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2    | Operand 3     | Operand 4 |
|-------|------------------|--------------|---------------|-----------|
| Α     | ModRM:reg (r, w) | VEX.νννν (r) | ModRM:r/m (r) | NA        |

## **Description**

VFNMADD132SD: Multiplies the low packed double-precision floating-point value from the first source operand to the low packed double-precision floating-point value in the third source operand, adds the negated infinite precision intermediate result to the low packed double-precision floating-point values in the second source operand, performs rounding and stores the resulting packed double-precision floating-point value to the destination operand (first source operand).

VFNMADD213SD: Multiplies the low packed double-precision floating-point value from the second source operand to the low packed double-precision floating-point value in the first source operand, adds the negated infinite precision intermediate result to the low packed double-precision floating-point value in the third source operand, performs rounding and stores the resulting packed double-precision floating-point value to the destination operand (first source operand).

VFNMADD231SD: Multiplies the low packed double-precision floating-point value from the second source to the low packed double-precision floating-point value in the third source operand, adds the negated infinite precision intermediate result to the low packed double-precision floating-point value in the first source operand, performs rounding and stores the resulting packed double-precision floating-point value to the destination operand (first source operand).

VEX.128 encoded version: The destination operand (also first source operand) is a XMM register and encoded in reg\_field. The second source operand is a XMM register and encoded in VEX.vvvv. The third source operand is a XMM register or a 64-bit memory location and encoded in rm\_field. The upper bits ([VLMAX-1:128]) of the YMM destination register are zeroed.

Compiler tools may optionally support a complementary mnemonic for each instruction mnemonic listed in the opcode/instruction column of the summary table. The behavior of the complementary mnemonic in situations involving NANs are governed by the definition of the instruction mnemonic defined in the opcode/instruction column. See also Section 14.5.1, "FMA Instruction Operand Order and Arithmetic Behavior" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

#### Operation

#### VFNMADD132SD DEST, SRC2, SRC3

DEST[63:0]  $\leftarrow$  RoundFPControl\_MXCSR(- (DEST[63:0]\*SRC3[63:0]) + SRC2[63:0]) DEST[127:64]  $\leftarrow$  DEST[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

### VFNMADD213SD DEST, SRC2, SRC3

DEST[63:0]  $\leftarrow$  RoundFPControl\_MXCSR(- (SRC2[63:0]\*DEST[63:0]) + SRC3[63:0]) DEST[127:64]  $\leftarrow$  DEST[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

#### VFNMADD231SD DEST, SRC2, SRC3

DEST[63:0]  $\leftarrow$  RoundFPControl\_MXCSR(- (SRC2[63:0]\*SRC3[63:0]) + DEST[63:0]) DEST[127:64]  $\leftarrow$  DEST[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

#### Intel C/C++ Compiler Intrinsic Equivalent

VFNMADD132SD: \_\_m128d \_mm\_fnmadd\_sd (\_\_m128d a, \_\_m128d b, \_\_m128d c); VFNMADD213SD: \_\_m128d \_mm\_fnmadd\_sd (\_\_m128d a, \_\_m128d b, \_\_m128d c); VFNMADD231SD: \_\_m128d \_mm\_fnmadd\_sd (\_\_m128d a, \_\_m128d b, \_\_m128d c);

## **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal

## Other Exceptions

## VFNMADD132SS/VFNMADD213SS/VFNMADD231SS — Fused Negative Multiply-Add of Scalar Single-Precision Floating-Point Values

| Opcode/<br>Instruction                                                                       | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                          |
|----------------------------------------------------------------------------------------------|-----------|-----------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.DDS.LIG.128.66.0F38.W0 9D /r<br>VFNMADD132SS <i>xmm0</i> , <i>xmm1</i> , <i>xmm2/m32</i> | Α         | V/V                   | FMA                      | Multiply scalar single-precision floating-point value from <i>xmm0</i> and <i>xmm2/mem</i> , negate the multiplication result and add to <i>xmm1</i> and put result in <i>xmm0</i> . |
| VEX.DDS.LIG.128.66.0F38.W0 AD /r<br>VFNMADD213SS xmm0, xmm1, xmm2/m32                        | Α         | V/V                   | FMA                      | Multiply scalar single-precision floating-point value from <i>xmm0</i> and <i>xmm1</i> , negate the multiplication result and add to <i>xmm2/mem</i> and put result in <i>xmm0</i> . |
| VEX.DDS.LIG.128.66.0F38.W0 BD /r<br>VFNMADD231SS <i>xmm0</i> , <i>xmm1</i> , <i>xmm2/m32</i> | Α         | V/V                   | FMA                      | Multiply scalar single-precision floating-point value from <i>xmm1</i> and <i>xmm2/mem</i> , negate the multiplication result and add to <i>xmm0</i> and put result in <i>xmm0</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2    | Operand 3     | Operand 4 |  |
|-------|------------------|--------------|---------------|-----------|--|
| Α     | ModRM:reg (r, w) | VEX.νννν (r) | ModRM:r/m (r) | NA        |  |

#### **Description**

VFNMADD132SS: Multiplies the low packed single-precision floating-point value from the first source operand to the low packed single-precision floating-point value in the third source operand, adds the negated infinite precision intermediate result to the low packed single-precision floating-point value in the second source operand, performs rounding and stores the resulting packed single-precision floating-point value to the destination operand (first source operand).

VFNMADD213SS: Multiplies the low packed single-precision floating-point value from the second source operand to the low packed single-precision floating-point value in the first source operand, adds the negated infinite precision intermediate result to the low packed single-precision floating-point value in the third source operand, performs rounding and stores the resulting packed single-precision floating-point value to the destination operand (first source operand).

VFNMADD231SS: Multiplies the low packed single-precision floating-point value from the second source operand to the low packed single-precision floating-point value in the third source operand, adds the negated infinite precision intermediate result to the low packed single-precision floating-point value in the first source operand, performs rounding and stores the resulting packed single-precision floating-point value to the destination operand (first source operand).

VEX.128 encoded version: The destination operand (also first source operand) is a XMM register and encoded in reg\_field. The second source operand is a XMM register and encoded in VEX.vvvv. The third source operand is a XMM register or a 32-bit memory location and encoded in rm\_field. The upper bits ([VLMAX-1:128]) of the YMM destination register are zeroed.

Compiler tools may optionally support a complementary mnemonic for each instruction mnemonic listed in the opcode/instruction column of the summary table. The behavior of the complementary mnemonic in situations involving NANs are governed by the definition of the instruction mnemonic defined in the opcode/instruction column. See also Section 14.5.1, "FMA Instruction Operand Order and Arithmetic Behavior" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

#### Operation

#### VFNMADD132SS DEST, SRC2, SRC3

DEST[31:0]  $\leftarrow$  RoundFPControl\_MXCSR(- (DEST[31:0]\*SRC3[31:0]) + SRC2[31:0]) DEST[127:32]  $\leftarrow$  DEST[127:32] DEST[VLMAX-1:128]  $\leftarrow$  0

### VFNMADD213SS DEST, SRC2, SRC3

DEST[31:0]  $\leftarrow$  RoundFPControl\_MXCSR(- (SRC2[31:0]\*DEST[31:0]) + SRC3[31:0]) DEST[127:32]  $\leftarrow$  DEST[127:32] DEST[VLMAX-1:128]  $\leftarrow$  0

#### VFNMADD231SS DEST, SRC2, SRC3

 $\begin{aligned} & \mathsf{DEST}[31:0] \leftarrow \mathsf{RoundFPControl\_MXCSR}(\text{-} (\mathsf{SRC2}[31:0]*\mathsf{SRC3}[63:0]) + \mathsf{DEST}[31:0]) \\ & \mathsf{DEST}[127:32] \leftarrow \mathsf{DEST}[127:32] \\ & \mathsf{DEST}[\mathsf{VLMAX-1:128}] \leftarrow 0 \end{aligned}$ 

#### Intel C/C++ Compiler Intrinsic Equivalent

VFNMADD132SS: \_\_m128 \_mm\_fnmadd\_ss (\_\_m128 a, \_\_m128 b, \_\_m128 c); VFNMADD213SS: \_\_m128 \_mm\_fnmadd\_ss (\_\_m128 a, \_\_m128 b, \_\_m128 c); VFNMADD231SS: \_\_m128 \_mm\_fnmadd\_ss (\_\_m128 a, \_\_m128 b, \_\_m128 c);

## **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal

## Other Exceptions

## VFNMSUB132PD/VFNMSUB213PD/VFNMSUB231PD — Fused Negative Multiply-Subtract of Packed Double-Precision Floating-Point Values

| Opcode/<br>Instruction                                             | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                             |
|--------------------------------------------------------------------|-----------|-----------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.DDS.128.66.0F38.W1 9E /r<br>VFNMSUB132PD xmm0, xmm1, xmm2/m128 | Α         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from <i>xmm0</i> and <i>xmm2/mem</i> , negate the multiplication result and subtract <i>xmm1</i> and put result in <i>xmm0</i> . |
| VEX.DDS.128.66.0F38.W1 AE /r<br>VFNMSUB213PD xmm0, xmm1, xmm2/m128 | А         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from <i>xmm0</i> and <i>xmm1</i> , negate the multiplication result and subtract <i>xmm2/mem</i> and put result in <i>xmm0</i> . |
| VEX.DDS.128.66.0F38.W1 BE /r<br>VFNMSUB231PD xmm0, xmm1, xmm2/m128 | А         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from <i>xmm1</i> and <i>xmm2/mem</i> , negate the multiplication result and subtract <i>xmm0</i> and put result in <i>xmm0</i> . |
| VEX.DDS.256.66.0F38.W1 9E /r<br>VFNMSUB132PD ymm0, ymm1, ymm2/m256 | А         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from <i>ymm0</i> and <i>ymm2/mem</i> , negate the multiplication result and subtract <i>ymm1</i> and put result in <i>ymm0</i> . |
| VEX.DDS.256.66.0F38.W1 AE /r<br>VFNMSUB213PD ymm0, ymm1, ymm2/m256 | Α         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from <i>ymm0</i> and <i>ymm1</i> , negate the multiplication result and subtract <i>ymm2/mem</i> and put result in <i>ymm0</i> . |
| VEX.DDS.256.66.0F38.W1 BE /r<br>VFNMSUB231PD ymm0, ymm1, ymm2/m256 | А         | V/V                   | FMA                      | Multiply packed double-precision floating-point values from <i>ymm1</i> and <i>ymm2/mem</i> , negate the multiplication result and subtract <i>ymm0</i> and put result in <i>ymm0</i> . |

## Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2    | Operand 3     | Operand 4 |
|-------|------------------|--------------|---------------|-----------|
| Α     | ModRM:reg (r, w) | VEX.νννν (r) | ModRM:r/m (r) | NA        |

## Description

VFNMSUB132PD: Multiplies the two or four packed double-precision floating-point values from the first source operand to the two or four packed double-precision floating-point values in the third source operand. From negated infinite precision intermediate results, subtracts the two or four packed double-precision floating-point values in the second source operand, performs rounding and stores the resulting two or four packed double-precision floating-point values to the destination operand (first source operand).

VFMSUB213PD: Multiplies the two or four packed double-precision floating-point values from the second source operand to the two or four packed double-precision floating-point values in the first source operand. From negated infinite precision intermediate results, subtracts the two or four packed double-precision floating-point values in the third source operand, performs rounding and stores the resulting two or four packed double-precision floating-point values to the destination operand (first source operand).

VFMSUB231PD: Multiplies the two or four packed double-precision floating-point values from the second source to the two or four packed double-precision floating-point values in the third source operand. From negated infinite precision intermediate results, subtracts the two or four packed double-precision floating-point values in the first source operand, performs rounding and stores the resulting two or four packed double-precision floating-point values to the destination operand (first source operand).

VEX.128 encoded version: The destination operand (also first source operand) is a XMM register and encoded in reg\_field. The second source operand is a XMM register and encoded in VEX.vvvv. The third source operand is a

XMM register or a 128-bit memory location and encoded in rm\_field. The upper 128 bits of the YMM destination register are zeroed.

VEX.256 encoded version: The destination operand (also first source operand) is a YMM register and encoded in reg\_field. The second source operand is a YMM register and encoded in VEX.vvvv. The third source operand is a YMM register or a 256-bit memory location and encoded in rm\_field.

Compiler tools may optionally support a complementary mnemonic for each instruction mnemonic listed in the opcode/instruction column of the summary table. The behavior of the complementary mnemonic in situations involving NANs are governed by the definition of the instruction mnemonic defined in the opcode/instruction column. See also Section 14.5.1, "FMA Instruction Operand Order and Arithmetic Behavior" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

#### Operation

```
VFNMSUB132PD DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =2
ELSEIF (VEX.256)
   MAXVL = 4
FΙ
For i = 0 to MAXVL-1 {
   n = 64*i;
   DEST[n+63:n] \leftarrow RoundFPControl_MXCSR( - (DEST[n+63:n]*SRC3[n+63:n]) - SRC2[n+63:n])
IF (VEX.128) THEN
DEST[VLMAX-1:128] \leftarrow 0
VFNMSUB213PD DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =2
ELSEIF (VEX.256)
   MAXVL = 4
FΙ
For i = 0 to MAXVL-1 {
   n = 64*i:
   DEST[n+63:n] \leftarrow RoundFPControl MXCSR(-(SRC2[n+63:n]*DEST[n+63:n]) - SRC3[n+63:n])
IF (VEX.128) THEN
DEST[VLMAX-1:128] \leftarrow 0
FΙ
VFNMSUB231PD DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =2
ELSEIF (VEX.256)
   MAXVL = 4
For i = 0 to MAXVL-1 {
   n = 64*i;
   DEST[n+63:n] \leftarrow RoundFPControl_MXCSR( - (SRC2[n+63:n]*SRC3[n+63:n]) - DEST[n+63:n])
}
```

IF (VEX.128) THEN DEST[VLMAX-1:128]  $\leftarrow$  0

## Intel C/C++ Compiler Intrinsic Equivalent

```
VFNMSUB132PD: __m128d _mm_fnmsub_pd (__m128d a, __m128d b, __m128d c);
VFNMSUB213PD: __m128d _mm_fnmsub_pd (__m128d a, __m128d b, __m128d c);
VFNMSUB231PD: __m128d _mm_fnmsub_pd (__m128d a, __m128d b, __m128d c);
VFNMSUB132PD: __m256d _mm256_fnmsub_pd (__m256d a, __m256d b, __m256d c);
VFNMSUB213PD: __m256d _mm256_fnmsub_pd (__m256d a, __m256d b, __m256d c);
VFNMSUB231PD: __m256d _mm256_fnmsub_pd (__m256d a, __m256d b, __m256d c);
```

## **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal

## **Other Exceptions**

# VFNMSUB132PS/VFNMSUB213PS/VFNMSUB231PS — Fused Negative Multiply-Subtract of Packed Single-Precision Floating-Point Values

| Opcode/<br>Instruction                                             | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                             |
|--------------------------------------------------------------------|-----------|-----------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.DDS.128.66.0F38.W0 9E /r<br>VFNMSUB132PS xmm0, xmm1, xmm2/m128 | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>xmm0</i> and <i>xmm2/mem</i> , negate the multiplication result and subtract <i>xmm1</i> and put result in <i>xmm0</i> . |
| VEX.DDS.128.66.0F38.W0 AE /r<br>VFNMSUB213PS xmm0, xmm1, xmm2/m128 | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from xmm0 and xmm1, negate the multiplication result and subtract xmm2/mem and put result in xmm0.                               |
| VEX.DDS.128.66.0F38.W0 BE /r<br>VFNMSUB231PS xmm0, xmm1, xmm2/m128 | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from xmm1 and xmm2/mem, negate the multiplication result and subtract xmm0 and put result in xmm0.                               |
| VEX.DDS.256.66.0F38.W0 9E /r<br>VFNMSUB132PS ymm0, ymm1, ymm2/m256 | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>ymm0</i> and <i>ymm2/mem</i> , negate the multiplication result and subtract <i>ymm1</i> and put result in <i>ymm0</i> . |
| VEX.DDS.256.66.0F38.W0 AE /r<br>VFNMSUB213PS ymm0, ymm1, ymm2/m256 | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from ymm0 and ymm1, negate the multiplication result and subtract ymm2/mem and put result in ymm0.                               |
| VEX.DDS.256.66.0F38.0 BE /r<br>VFNMSUB231PS ymm0, ymm1, ymm2/m256  | Α         | V/V                   | FMA                      | Multiply packed single-precision floating-point values from <i>ymm1</i> and <i>ymm2/mem</i> , negate the multiplication result and subtract <i>ymm0</i> and put result in <i>ymm0</i> . |

## Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2    | Operand 3     | Operand 4 |
|-------|------------------|--------------|---------------|-----------|
| Α     | ModRM:reg (r, w) | VEX.νννν (r) | ModRM:r/m (r) | NA        |

## **Description**

VFNMSUB132PS: Multiplies the four or eight packed single-precision floating-point values from the first source operand to the four or eight packed single-precision floating-point values in the third source operand. From negated infinite precision intermediate results, subtracts the four or eight packed single-precision floating-point values in the second source operand, performs rounding and stores the resulting four or eight packed single-precision floating-point values to the destination operand (first source operand).

VFNMSUB213PS: Multiplies the four or eight packed single-precision floating-point values from the second source operand to the four or eight packed single-precision floating-point values in the first source operand. From negated infinite precision intermediate results, subtracts the four or eight packed single-precision floating-point values in the third source operand, performs rounding and stores the resulting four or eight packed single-precision floating-point values to the destination operand (first source operand).

VFNMSUB231PS: Multiplies the four or eight packed single-precision floating-point values from the second source to the four or eight packed single-precision floating-point values in the third source operand. From negated infinite precision intermediate results, subtracts the four or eight packed single-precision floating-point values in the first source operand, performs rounding and stores the resulting four or eight packed single-precision floating-point values to the destination operand (first source operand).

VEX.128 encoded version: The destination operand (also first source operand) is a XMM register and encoded in reg\_field. The second source operand is a XMM register and encoded in VEX.vvvv. The third source operand is a

XMM register or a 128-bit memory location and encoded in rm\_field. The upper 128 bits of the YMM destination register are zeroed.

VEX.256 encoded version: The destination operand (also first source operand) is a YMM register and encoded in reg\_field. The second source operand is a YMM register and encoded in VEX.vvvv. The third source operand is a YMM register or a 256-bit memory location and encoded in rm\_field.

Compiler tools may optionally support a complementary mnemonic for each instruction mnemonic listed in the opcode/instruction column of the summary table. The behavior of the complementary mnemonic in situations involving NANs are governed by the definition of the instruction mnemonic defined in the opcode/instruction column. See also Section 14.5.1, "FMA Instruction Operand Order and Arithmetic Behavior" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

#### Operation

```
VFNMSUB132PS DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =4
ELSEIF (VEX.256)
   MAXVL = 8
FΙ
For i = 0 to MAXVL-1 {
   n = 32*i;
   DEST[n+31:n] ← RoundFPControl_MXCSR( - (DEST[n+31:n]*SRC3[n+31:n]) - SRC2[n+31:n])
IF (VEX.128) THEN
   DEST[VLMAX-1:128] \leftarrow 0
FΙ
VFNMSUB213PS DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =4
ELSEIF (VEX.256)
   MAXVL = 8
FΙ
For i = 0 to MAXVL-1 {
   n = 32*i:
   DEST[n+31:n] \leftarrow RoundFPControl MXCSR(-(SRC2[n+31:n]*DEST[n+31:n]) - SRC3[n+31:n])
IF (VEX.128) THEN
   DEST[VLMAX-1:128] \leftarrow 0
FΙ
VFNMSUB231PS DEST, SRC2, SRC3
IF (VEX.128) THEN
   MAXVL =4
ELSEIF (VEX.256)
   MAXVL = 8
FΙ
For i = 0 to MAXVL-1 {
   n = 32*i:
   DEST[n+31:n] \leftarrow RoundFPControl_MXCSR( - (SRC2[n+31:n]*SRC3[n+31:n]) - DEST[n+31:n])
```

```
IF (VEX.128) THEN
DEST[VLMAX-1:128] \leftarrow 0
FI
```

## Intel C/C++ Compiler Intrinsic Equivalent

```
VFNMSUB132PS: __m128 _mm_fnmsub_ps (__m128 a, __m128 b, __m128 c);
VFNMSUB213PS: __m128 _mm_fnmsub_ps (__m128 a, __m128 b, __m128 c);
VFNMSUB231PS: __m128 _mm_fnmsub_ps (__m128 a, __m128 b, __m128 c);
VFNMSUB132PS: __m256 _mm256_fnmsub_ps (__m256 a, __m256 b, __m256 c);
VFNMSUB213PS: __m256 _mm256_fnmsub_ps (__m256 a, __m256 b, __m256 c);
VFNMSUB231PS: __m256 _mm256_fnmsub_ps (__m256 a, __m256 b, __m256 c);
```

## **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal

## **Other Exceptions**

## VFNMSUB132SD/VFNMSUB213SD/VFNMSUB231SD — Fused Negative Multiply-Subtract of Scalar Double-Precision Floating-Point Values

| Opcode/<br>Instruction                                                | Op/<br>En | 64/32-<br>bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                            |
|-----------------------------------------------------------------------|-----------|-----------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.DDS.LIG.128.66.0F38.W1 9F /r<br>VFNMSUB132SD xmm0, xmm1, xmm2/m64 | Α         | V/V                   | FMA                      | Multiply scalar double-precision floating-point value from <i>xmm0</i> and <i>xmm2/mem</i> , negate the multiplication result and subtract <i>xmm1</i> and put result in <i>xmm0</i> . |
| VEX.DDS.LIG.128.66.0F38.W1 AF /r<br>VFNMSUB213SD xmm0, xmm1, xmm2/m64 | Α         | V/V                   | FMA                      | Multiply scalar double-precision floating-point value from xmm0 and xmm1, negate the multiplication result and subtract xmm2/mem and put result in xmm0.                               |
| VEX.DDS.LIG.128.66.0F38.W1 BF /r<br>VFNMSUB231SD xmm0, xmm1, xmm2/m64 | Α         | V/V                   | FMA                      | Multiply scalar double-precision floating-point value from xmm1 and xmm2/mem, negate the multiplication result and subtract xmm0 and put result in xmm0.                               |

#### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2    | Operand 3     | Operand 4 |
|-------|------------------|--------------|---------------|-----------|
| А     | ModRM:reg (r, w) | VEX.νννν (r) | ModRM:r/m (r) | NA        |

### Description

VFNMSUB132SD: Multiplies the low packed double-precision floating-point value from the first source operand to the low packed double-precision floating-point value in the third source operand. From negated infinite precision intermediate result, subtracts the low double-precision floating-point value in the second source operand, performs rounding and stores the resulting packed double-precision floating-point value to the destination operand (first source operand).

VFNMSUB213SD: Multiplies the low packed double-precision floating-point value from the second source operand to the low packed double-precision floating-point value in the first source operand. From negated infinite precision intermediate result, subtracts the low double-precision floating-point value in the third source operand, performs rounding and stores the resulting packed double-precision floating-point value to the destination operand (first source operand).

VFNMSUB231SD: Multiplies the low packed double-precision floating-point value from the second source to the low packed double-precision floating-point value in the third source operand. From negated infinite precision intermediate result, subtracts the low double-precision floating-point value in the first source operand, performs rounding and stores the resulting packed double-precision floating-point value to the destination operand (first source operand).

VEX.128 encoded version: The destination operand (also first source operand) is a XMM register and encoded in reg\_field. The second source operand is a XMM register and encoded in VEX.vvvv. The third source operand is a XMM register or a 64-bit memory location and encoded in rm\_field. The upper bits ([VLMAX-1:128]) of the YMM destination register are zeroed.

Compiler tools may optionally support a complementary mnemonic for each instruction mnemonic listed in the opcode/instruction column of the summary table. The behavior of the complementary mnemonic in situations involving NANs are governed by the definition of the instruction mnemonic defined in the opcode/instruction column. See also Section 14.5.1, "FMA Instruction Operand Order and Arithmetic Behavior" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

### Operation

#### VFNMSUB132SD DEST, SRC2, SRC3

DEST[63:0]  $\leftarrow$  RoundFPControl\_MXCSR(- (DEST[63:0]\*SRC3[63:0]) - SRC2[63:0]) DEST[127:64]  $\leftarrow$  DEST[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

### VFNMSUB213SD DEST, SRC2, SRC3

DEST[63:0]  $\leftarrow$  RoundFPControl\_MXCSR(- (SRC2[63:0]\*DEST[63:0]) - SRC3[63:0]) DEST[127:64]  $\leftarrow$  DEST[127:64]  $\leftarrow$  DEST[VLMAX-1:128]  $\leftarrow$  0

#### VFNMSUB231SD DEST, SRC2, SRC3

$$\label{eq:description} \begin{split} \mathsf{DEST}[63:0] &\leftarrow \mathsf{RoundFPControl\_MXCSR}(\text{-} (\mathsf{SRC2}[63:0]*\mathsf{SRC3}[63:0]) \text{-} \mathsf{DEST}[63:0]) \\ \mathsf{DEST}[127:64] &\leftarrow \mathsf{DEST}[127:64] \\ \mathsf{DEST}[\mathsf{VLMAX-1:128}] &\leftarrow \mathsf{O} \end{split}$$

#### Intel C/C++ Compiler Intrinsic Equivalent

VFNMSUB132SD: \_\_m128d \_mm\_fnmsub\_sd (\_\_m128d a, \_\_m128d b, \_\_m128d c); VFNMSUB213SD: \_\_m128d \_mm\_fnmsub\_sd (\_\_m128d a, \_\_m128d b, \_\_m128d c); VFNMSUB231SD: \_\_m128d \_mm\_fnmsub\_sd (\_\_m128d a, \_\_m128d b, \_\_m128d c);

## **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal

## Other Exceptions

# VFNMSUB132SS/VFNMSUB213SS/VFNMSUB231SS — Fused Negative Multiply-Subtract of Scalar Single-Precision Floating-Point Values

| Opcode/<br>Instruction                                                                       | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                              |
|----------------------------------------------------------------------------------------------|-----------|-----------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.DDS.LIG.128.66.0F38.W0 9F /r<br>VFNMSUB132SS <i>xmm0</i> , <i>xmm1</i> , <i>xmm2/m32</i> | Α         | V/V                   | FMA                      | Multiply scalar single-precision floating-point value from xmm0 and xmm2/mem, negate the multiplication result and subtract xmm1 and put result in xmm0. |
| VEX.DDS.LIG.128.66.0F38.W0 AF /r<br>VFNMSUB213SS <i>xmm0</i> , <i>xmm1</i> , <i>xmm2/m32</i> | Α         | V/V                   | FMA                      | Multiply scalar single-precision floating-point value from xmm0 and xmm1, negate the multiplication result and subtract xmm2/mem and put result in xmm0. |
| VEX.DDS.LIG.128.66.0F38.W0 BF /r<br>VFNMSUB231SS <i>xmm0</i> , <i>xmm1</i> , <i>xmm2/m32</i> | Α         | V/V                   | FMA                      | Multiply scalar single-precision floating-point value from xmm1 and xmm2/mem, negate the multiplication result and subtract xmm0 and put result in xmm0. |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2    | Operand 3     | Operand 4 |
|-------|------------------|--------------|---------------|-----------|
| Α     | ModRM:reg (r, w) | VEX.νννν (r) | ModRM:r/m (r) | NA        |

#### Description

VFNMSUB132SS: Multiplies the low packed single-precision floating-point value from the first source operand to the low packed single-precision floating-point value in the third source operand. From negated infinite precision intermediate result, the low single-precision floating-point value in the second source operand, performs rounding and stores the resulting packed single-precision floating-point value to the destination operand (first source operand).

VFNMSUB213SS: Multiplies the low packed single-precision floating-point value from the second source operand to the low packed single-precision floating-point value in the first source operand. From negated infinite precision intermediate result, the low single-precision floating-point value in the third source operand, performs rounding and stores the resulting packed single-precision floating-point value to the destination operand (first source operand).

VFNMSUB231SS: Multiplies the low packed single-precision floating-point value from the second source to the low packed single-precision floating-point value in the third source operand. From negated infinite precision intermediate result, the low single-precision floating-point value in the first source operand, performs rounding and stores the resulting packed single-precision floating-point value to the destination operand (first source operand).

VEX.128 encoded version: The destination operand (also first source operand) is a XMM register and encoded in reg\_field. The second source operand is a XMM register and encoded in VEX.vvvv. The third source operand is a XMM register or a 32-bit memory location and encoded in rm\_field. The upper bits ([VLMAX-1:128]) of the YMM destination register are zeroed.

Compiler tools may optionally support a complementary mnemonic for each instruction mnemonic listed in the opcode/instruction column of the summary table. The behavior of the complementary mnemonic in situations involving NANs are governed by the definition of the instruction mnemonic defined in the opcode/instruction column. See also Section 14.5.1, "FMA Instruction Operand Order and Arithmetic Behavior" in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

#### Operation

In the operations below, "+", "-", and "\*" symbols represent addition, subtraction, and multiplication operations with infinite precision inputs and outputs (no rounding).

#### VFNMSUB132SS DEST, SRC2, SRC3

DEST[31:0]  $\leftarrow$  RoundFPControl\_MXCSR(- (DEST[31:0]\*SRC3[31:0]) - SRC2[31:0]) DEST[127:32]  $\leftarrow$  DEST[127:32]

DEST[VLMAX-1:128]  $\leftarrow$  0 **VFNMSUB213SS DEST, SRC2, SRC3** DEST[31:0]  $\leftarrow$  RoundFPControl\_MXCSR(- (SRC2[31:0]\*DEST[31:0]) - SRC3[31:0]) DEST[127:32]  $\leftarrow$  DEST[127:32]  $\leftarrow$  DEST[127:32]  $\leftarrow$  0

#### VFNMSUB231SS DEST, SRC2, SRC3

 $\begin{aligned} & \mathsf{DEST[31:0]} \leftarrow \mathsf{RoundFPControl\_MXCSR(-(SRC2[31:0]*SRC3[63:0]) - DEST[31:0])} \\ & \mathsf{DEST[127:32]} \leftarrow \mathsf{DEST[127:32]} \\ & \mathsf{DEST[VLMAX-1:128]} \leftarrow 0 \end{aligned}$ 

## Intel C/C++ Compiler Intrinsic Equivalent

VFNMSUB132SS: \_\_m128 \_mm\_fnmsub\_ss (\_\_m128 a, \_\_m128 b, \_\_m128 c); VFNMSUB213SS: \_\_m128 \_mm\_fnmsub\_ss (\_\_m128 a, \_\_m128 b, \_\_m128 c); VFNMSUB231SS: \_\_m128 \_mm\_fnmsub\_ss (\_\_m128 a, \_\_m128 b, \_\_m128 c);

## **SIMD Floating-Point Exceptions**

Overflow, Underflow, Invalid, Precision, Denormal

## **Other Exceptions**

## VGATHERDPD/VGATHERQPD — Gather Packed DP FP Values Using Signed Dword/Qword Indices

| Opcode/<br>Instruction                                              | Op/<br>En | 64/3<br>2-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                                                |
|---------------------------------------------------------------------|-----------|-----------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.DDS.128.66.0F38.W1 92 /r<br>VGATHERDPD xmm1, vm32x, xmm2        | RMV       | V/V                   | AVX2                     | Using dword indices specified in <i>vm32x</i> , gather double-precision FP values from memory conditioned on mask specified by <i>xmm2</i> . Conditionally gathered elements are merged into <i>xmm1</i> . |
| VEX.DDS.128.66.0F38.W1 93 /r<br>VGATHERQPD xmm1, vm64x, xmm2        | RMV       | V/V                   | AVX2                     | Using qword indices specified in <i>vm64x</i> , gather double-precision FP values from memory conditioned on mask specified by <i>xmm2</i> . Conditionally gathered elements are merged into <i>xmm1</i> . |
| VEX.DDS.256.66.0F38.W1 92 /r<br>VGATHERDPD ymm1, vm32x, ymm2        | RMV       | V/V                   | AVX2                     | Using dword indices specified in <i>vm32x</i> , gather double-precision FP values from memory conditioned on mask specified by <i>ymm2</i> . Conditionally gathered elements are merged into <i>ymm1</i> . |
| VEX.DDS.256.66.0F38.W1 93 /r<br>VGATHERQPD <i>ymm1, vm64y, ymm2</i> | RMV       | V/V                   | AVX2                     | Using qword indices specified in <i>vm64y</i> , gather double-precision FP values from memory conditioned on mask specified by <i>ymm2</i> . Conditionally gathered elements are merged into <i>ymm1</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1       | Operand 2                                           | Operand 3       | Operand 4 |  |
|-------|-----------------|-----------------------------------------------------|-----------------|-----------|--|
| RMV   | ModRM:reg (r,w) | BaseReg (R): VSIB:base,<br>VectorReg(R): VSIB:index | VEX.vvvv (r, w) | NA        |  |

## **Description**

The instruction conditionally loads up to 2 or 4 double-precision floating-point values from memory addresses specified by the memory operand (the second operand) and using qword indices. The memory operand uses the VSIB form of the SIB byte to specify a general purpose register operand as the common base, a vector register for an array of indices relative to the base and a constant scale factor.

The mask operand (the third operand) specifies the conditional load operation from each memory address and the corresponding update of each data element of the destination operand (the first operand). Conditionality is specified by the most significant bit of each data element of the mask register. If an element's mask bit is not set, the corresponding element of the destination register is left unchanged. The width of data element in the destination register and mask register are identical. The entire mask register will be set to zero by this instruction unless the instruction causes an exception.

Using dword indices in the lower half of the mask register, the instruction conditionally loads up to 2 or 4 double-precision floating-point values from the VSIB addressing memory operand, and updates the destination register.

This instruction can be suspended by an exception if at least one element is already gathered (i.e., if the exception is triggered by an element other than the rightmost one with its mask bit set). When this happens, the destination register and the mask operand are partially updated; those elements that have been gathered are placed into the destination register and have their mask bits set to zero. If any traps or interrupts are pending from already gathered elements, they will be delivered in lieu of the exception; in this case, EFLAG.RF is set to one so an instruction breakpoint is not re-triggered when the instruction is continued.

If the data size and index size are different, part of the destination register and part of the mask register do not correspond to any elements being gathered. This instruction sets those parts to zero. It may do this to one or both of those registers even if the instruction triggers an exception, and even if the instruction triggers the exception before gathering any elements.

VEX.128 version: The instruction will gather two double-precision floating-point values. For dword indices, only the lower two indices in the vector index register are used.

VEX.256 version: The instruction will gather four double-precision floating-point values. For dword indices, only the lower four indices in the vector index register are used.

#### Note that:

- If any pair of the index, mask, or destination registers are the same, this instruction results a #UD fault.
- The values may be read from memory in any order. Memory ordering with other instructions follows the Intel-64 memory-ordering model.
- Faults are delivered in a right-to-left manner. That is, if a fault is triggered by an element and delivered, all elements closer to the LSB of the destination will be completed (and non-faulting). Individual elements closer to the MSB may or may not be completed. If a given element triggers multiple faults, they are delivered in the conventional order.
- Elements may be gathered in any order, but faults must be delivered in a right-to-left order; thus, elements to the left of a faulting one may be gathered before the fault is delivered. A given implementation of this instruction is repeatable given the same input values and architectural state, the same set of elements to the left of the faulting one will be gathered.
- This instruction does not perform AC checks, and so will never deliver an AC fault.
- This instruction will cause a #UD if the address size attribute is 16-bit.
- This instruction will cause a #UD if the memory operand is encoded without the SIB byte.
- This instruction should not be used to access memory mapped I/O as the ordering of the individual loads it does
  is implementation specific, and some implementations may use loads larger than the data element size or load
  elements an indeterminate number of times.
- The scaled index may require more bits to represent than the address bits used by the processor (e.g., in 32-bit mode, if the scale is greater than one). In this case, the most significant bits beyond the number of address bits are ignored.

#### Operation

DEST ← SRC1;

```
BASE ADDR: base register encoded in VSIB addressing;
VINDEX: the vector index register encoded by VSIB addressing;
SCALE: scale factor encoded by SIB:[7:6];
DISP: optional 1, 4 byte displacement;
MASK ← SRC3;
VGATHERDPD (VEX.128 version)
FOR i← 0 to 1
   i \leftarrow i * 64;
   IF MASK[63+i] THEN
        MASK[i +63:i] ← FFFFFFFF FFFFFFFH; // extend from most significant bit
   ELSE
        MASK[i +63:i] \leftarrow 0;
   FI:
ENDFOR
FOR j \leftarrow 0 to 1
   k \leftarrow i * 32;
   i ← j * 64;
   DATA ADDR ← BASE ADDR + (SignExtend(VINDEX[k+31:k])*SCALE + DISP;
   IF MASK[63+i] THEN
        DEST[i +63:i] ← FETCH 64BITS(DATA ADDR); // a fault exits the instruction
   FI:
   MASK[i +63: i] \leftarrow 0;
ENDFOR
```

```
MASK[VLMAX-1:128] \leftarrow 0;
DEST[VLMAX-1:128] \leftarrow 0;
(non-masked elements of the mask register have the content of respective element cleared)
VGATHERQPD (VEX.128 version)
FOR j← 0 to 1
   i \leftarrow i * 64;
   IF MASK[63+i] THEN
        MASK[i +63:i] ← FFFFFFFF FFFFFFH; // extend from most significant bit
   ELSE
        MASK[i +63:i] \leftarrow 0;
   FI;
ENDFOR
FOR j \leftarrow 0 to 1
   i \leftarrow i * 64;
   DATA_ADDR ← BASE_ADDR + (SignExtend(VINDEX1[i+63:i])*SCALE + DISP;
   IF MASK[63+i] THEN
        DEST[i +63:i] ← FETCH 64BITS(DATA ADDR); // a fault exits this instruction
   FI:
   MASK[i +63: i] \leftarrow 0;
ENDFOR
MASK[VLMAX-1:128] \leftarrow 0;
DEST[VLMAX-1:128] \leftarrow 0;
(non-masked elements of the mask register have the content of respective element cleared)
VGATHERQPD (VEX.256 version)
FOR j \leftarrow 0 to 3
   i \leftarrow j * 64;
   IF MASK[63+i] THEN
        MASK[i +63:i] ← FFFFFFFFFFFFFFH; // extend from most significant bit
   ELSE
        MASK[i +63:i] \leftarrow 0;
   FI;
ENDFOR
FOR i← 0 to 3
   i ← j * 64;
   DATA_ADDR ← BASE_ADDR + (SignExtend(VINDEX1[i+63:i])*SCALE + DISP;
   IF MASK[63+i] THEN
        DEST[i +63:i] ← FETCH_64BITS(DATA_ADDR); // a fault exits the instruction
   FI;
   \mathsf{MASK}[\mathsf{i} + \mathsf{63}; \mathsf{i}] \leftarrow \mathsf{0};
ENDFOR
(non-masked elements of the mask register have the content of respective element cleared)
VGATHERDPD (VEX.256 version)
FOR i← 0 to 3
   i \leftarrow j * 64;
   IF MASK[63+i] THEN
        MASK[i +63:i] ← FFFFFFFF_FFFFFFH; // extend from most significant bit
   ELSE
         MASK[i +63:i] \leftarrow 0;
   FI:
ENDFOR
FOR j \leftarrow 0 to 3
```

```
k \leftarrow j * 32;

i \leftarrow j * 64;

DATA_ADDR \leftarrow BASE_ADDR + (SignExtend(VINDEX1[k+31:k])*SCALE + DISP;

IF MASK[63+i] THEN

DEST[i +63:i] \leftarrow FETCH_64BITS(DATA_ADDR); // a fault exits the instruction

FI;

MASK[i +63:i] \leftarrow 0;

ENDFOR
```

(non-masked elements of the mask register have the content of respective element cleared)

### Intel C/C++ Compiler Intrinsic Equivalent

VGATHERDPD: m128d mm i32gather pd (double const \* base, m128i index, const int scale);

VGATHERDPD: \_\_m128d \_mm\_mask\_i32gather\_pd (\_\_m128d src, double const \* base, \_\_m128i index, \_\_m128d mask, const int scale);

VGATHERDPD: \_\_m256d \_mm256\_i32qather\_pd (double const \* base, \_\_m128i index, const int scale);

VGATHERDPD: \_\_m256d \_mm256\_mask\_i32gather\_pd (\_\_m256d src, double const \* base, \_\_m128i index, \_\_m256d mask, const int scale);

VGATHERQPD: m128d mm i64gather pd (double const \* base, m128i index, const int scale);

VGATHERQPD: \_\_m128d \_mm\_mask\_i64gather\_pd (\_\_m128d src, double const \* base, \_\_m128i index, \_\_m128d mask, const int scale);

VGATHERQPD: m256d mm256 i64gather pd (double const \* base, m256i index, const int scale);

VGATHERQPD: \_\_m256d \_mm256\_mask\_i64gather\_pd (\_\_m256d src, double const \* base, \_\_m256i index, \_\_m256d mask, const int scale);

## **SIMD Floating-Point Exceptions**

None

## Other Exceptions

## VGATHERDPS/VGATHERQPS — Gather Packed SP FP values Using Signed Dword/Qword Indices

| Opcode/<br>Instruction                                       | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                                                |
|--------------------------------------------------------------|-----------|-----------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.DDS.128.66.0F38.W0 92 /r<br>VGATHERDPS xmm1, vm32x, xmm2 | RMV       | V/V                   | AVX2                     | Using dword indices specified in <i>vm32x</i> , gather single-precision FP values from memory conditioned on mask specified by <i>xmm2</i> . Conditionally gathered elements are merged into <i>xmm1</i> . |
| VEX.DDS.128.66.0F38.W0 93 /r<br>VGATHERQPS xmm1, vm64x, xmm2 | RMV       | V/V                   | AVX2                     | Using qword indices specified in <i>vm64x</i> , gather single-precision FP values from memory conditioned on mask specified by <i>xmm2</i> . Conditionally gathered elements are merged into <i>xmm1</i> . |
| VEX.DDS.256.66.0F38.W0 92 /r<br>VGATHERDPS ymm1, vm32y, ymm2 | RMV       | V/V                   | AVX2                     | Using dword indices specified in <i>vm32y</i> , gather single-precision FP values from memory conditioned on mask specified by <i>ymm2</i> . Conditionally gathered elements are merged into <i>ymm1</i> . |
| VEX.DDS.256.66.0F38.W0 93 /r<br>VGATHERQPS xmm1, vm64y, xmm2 | RMV       | V/V                   | AVX2                     | Using qword indices specified in <i>vm64y</i> , gather single-precision FP values from memory conditioned on mask specified by <i>xmm2</i> . Conditionally gathered elements are merged into <i>xmm1</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1       | Operand 2                                           | Operand 3       | Operand 4 |
|-------|-----------------|-----------------------------------------------------|-----------------|-----------|
| A     | ModRM:reg (r,w) | BaseReg (R): VSIB:base,<br>VectorReg(R): VSIB:index | VEX.vvvv (r, w) | NA        |

#### Description

The instruction conditionally loads up to 4 or 8 single-precision floating-point values from memory addresses specified by the memory operand (the second operand) and using dword indices. The memory operand uses the VSIB form of the SIB byte to specify a general purpose register operand as the common base, a vector register for an array of indices relative to the base and a constant scale factor.

The mask operand (the third operand) specifies the conditional load operation from each memory address and the corresponding update of each data element of the destination operand (the first operand). Conditionality is specified by the most significant bit of each data element of the mask register. If an element's mask bit is not set, the corresponding element of the destination register is left unchanged. The width of data element in the destination register and mask register are identical. The entire mask register will be set to zero by this instruction unless the instruction causes an exception.

Using qword indices, the instruction conditionally loads up to 2 or 4 single-precision floating-point values from the VSIB addressing memory operand, and updates the lower half of the destination register. The upper 128 or 256 bits of the destination register are zero'ed with gword indices.

This instruction can be suspended by an exception if at least one element is already gathered (i.e., if the exception is triggered by an element other than the rightmost one with its mask bit set). When this happens, the destination register and the mask operand are partially updated; those elements that have been gathered are placed into the destination register and have their mask bits set to zero. If any traps or interrupts are pending from already gathered elements, they will be delivered in lieu of the exception; in this case, EFLAG.RF is set to one so an instruction breakpoint is not re-triggered when the instruction is continued.

If the data size and index size are different, part of the destination register and part of the mask register do not correspond to any elements being gathered. This instruction sets those parts to zero. It may do this to one or both of those registers even if the instruction triggers an exception, and even if the instruction triggers the exception before gathering any elements.

VEX.128 version: For dword indices, the instruction will gather four single-precision floating-point values. For gword indices, the instruction will gather two values and zeroes the upper 64 bits of the destination.

VEX.256 version: For dword indices, the instruction will gather eight single-precision floating-point values. For gword indices, the instruction will gather four values and zeroes the upper 128 bits of the destination.

#### Note that:

- If any pair of the index, mask, or destination registers are the same, this instruction results a UD fault.
- The values may be read from memory in any order. Memory ordering with other instructions follows the Intel-64 memory-ordering model.
- Faults are delivered in a right-to-left manner. That is, if a fault is triggered by an element and delivered, all elements closer to the LSB of the destination will be completed (and non-faulting). Individual elements closer to the MSB may or may not be completed. If a given element triggers multiple faults, they are delivered in the conventional order.
- Elements may be gathered in any order, but faults must be delivered in a right-to-left order; thus, elements to the left of a faulting one may be gathered before the fault is delivered. A given implementation of this instruction is repeatable given the same input values and architectural state, the same set of elements to the left of the faulting one will be gathered.
- This instruction does not perform AC checks, and so will never deliver an AC fault.
- This instruction will cause a #UD if the address size attribute is 16-bit.
- This instruction will cause a #UD if the memory operand is encoded without the SIB byte.
- This instruction should not be used to access memory mapped I/O as the ordering of the individual loads it does is implementation specific, and some implementations may use loads larger than the data element size or load elements an indeterminate number of times.
- The scaled index may require more bits to represent than the address bits used by the processor (e.g., in 32-bit mode, if the scale is greater than one). In this case, the most significant bits beyond the number of address bits are ignored.

## Operation DEST ← SRC1;

```
BASE ADDR: base register encoded in VSIB addressing;
VINDEX: the vector index register encoded by VSIB addressing;
SCALE: scale factor encoded by SIB:[7:6];
DISP: optional 1, 4 byte displacement;
MASK ← SRC3;
VGATHERDPS (VEX.128 version)
FOR i \leftarrow 0 to 3
   i \leftarrow i * 32;
   IF MASK[31+i] THEN
        MASK[i +31:i] ← FFFFFFFH; // extend from most significant bit
   ELSE
        MASK[i +31:i] \leftarrow 0;
   FI:
ENDFOR
MASK[VLMAX-1:128] \leftarrow 0;
FOR i← 0 to 3
   i ← j * 32;
   DATA ADDR ← BASE ADDR + (SignExtend(VINDEX[i+31:i])*SCALE + DISP;
   IF MASK[31+i] THEN
        DEST[i +31:i] ← FETCH 32BITS(DATA ADDR); // a fault exits the instruction
   FI:
   MASK[i +31:i] \leftarrow 0;
ENDFOR
```

```
DEST[VLMAX-1:128] \leftarrow 0;
(non-masked elements of the mask register have the content of respective element cleared)
VGATHERQPS (VEX.128 version)
FOR j \leftarrow 0 to 3
   i \leftarrow j * 32;
   IF MASK[31+i] THEN
        MASK[i +31:i] ← FFFFFFFH; // extend from most significant bit
   ELSE
        MASK[i +31:i] \leftarrow 0;
   FI;
ENDFOR
MASK[VLMAX-1:128] \leftarrow 0;
FOR j \leftarrow 0 to 1
   k \leftarrow j * 64;
   i \leftarrow j * 32;
   DATA_ADDR ← BASE_ADDR + (SignExtend(VINDEX1[k+63:k])*SCALE + DISP;
   IF MASK[31+i] THEN
        DEST[i +31:i] ← FETCH_32BITS(DATA_ADDR); // a fault exits the instruction
   FI;
   MASK[i +31:i] \leftarrow 0;
ENDFOR
MASK[127:64] \leftarrow 0;
DEST[VLMAX-1:64] \leftarrow 0;
(non-masked elements of the mask register have the content of respective element cleared)
VGATHERDPS (VEX.256 version)
FOR j \leftarrow 0 to 7
   i \leftarrow i * 32;
   IF MASK[31+i] THEN
        MASK[i +31:i] ← FFFFFFFH; // extend from most significant bit
   ELSE
        MASK[i +31:i] \leftarrow 0;
   FI;
ENDFOR
FOR j \leftarrow 0 to 7
   i \leftarrow i * 32;
   DATA_ADDR ← BASE_ADDR + (SignExtend(VINDEX1[i+31:i])*SCALE + DISP;
   IF MASK[31+i] THEN
        DEST[i +31:i] ← FETCH 32BITS(DATA ADDR); // a fault exits the instruction
   FI:
   MASK[i +31:i] \leftarrow 0;
ENDFOR
(non-masked elements of the mask register have the content of respective element cleared)
VGATHERQPS (VEX.256 version)
FOR j \leftarrow 0 to 7
   i \leftarrow j * 32;
   IF MASK[31+i] THEN
        MASK[i +31:i] \leftarrow FFFFFFFFH; // extend from most significant bit
   ELSE
        MASK[i +31:i] \leftarrow 0;
   FI;
ENDFOR
```

```
FOR j \in 0 to 3 k \in j * 64; i \in j * 32; DATA\_ADDR \in BASE\_ADDR + (SignExtend(VINDEX1[k+63:k])*SCALE + DISP; IF MASK[31+i] THEN DEST[i+31:i] \in FETCH\_32BITS(DATA\_ADDR); // a fault exits the instruction FI; <math display="block">MASK[i+31:i] \in 0; ENDFOR MASK[VLMAX-1:128] \in 0; DEST[VLMAX-1:128] \in 0; (non-masked elements of the mask register have the content of respective element cleared)
```

## Intel C/C++ Compiler Intrinsic Equivalent

```
VGATHERDPS:
                __m128 _mm_i32gather_ps (float const * base, __m128i index, const int scale);
                __m128 _mm_mask_i32qather_ps (__m128 src, float const * base, __m128i index, __m128 mask, const int scale);
VGATHERDPS:
VGATHERDPS:
                __m256 _mm256_i32gather_ps (float const * base, __m256i index, const int scale);
VGATHERDPS:
                __m256 _mm256_mask_i32gather_ps (__m256 src, float const * base, __m256i index, __m256 mask, const int
scale);
VGATHERQPS:
                __m128 _mm_i64gather_ps (float const * base, __m128i index, const int scale);
VGATHERQPS:
                m128 mm mask i64gather ps ( m128 src, float const * base, m128 index, m128 mask, const int scale);
VGATHEROPS:
                __m128 _mm256_i64gather_ps (float const * base, __m256i index, const int scale);
                __m128 _mm256_mask_i64gather_ps (__m128 src, float const * base, __m256i index, __m128 mask, const int
VGATHERQPS:
scale);
```

### SIMD Floating-Point Exceptions

None

#### Other Exceptions

# VPGATHERDD/VPGATHERQD — Gather Packed Dword Values Using Signed Dword/Qword Indices

| Opcode/<br>Instruction                                                              | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                                  |
|-------------------------------------------------------------------------------------|-----------|-----------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.DDS.128.66.0F38.W0 90 /r<br>VPGATHERDD <i>xmm1</i> , <i>vm32x</i> , <i>xmm2</i> | RMV       | V/V                   | AVX2                     | Using dword indices specified in <i>vm32x</i> , gather dword values from memory conditioned on mask specified by <i>xmm2</i> . Conditionally gathered elements are merged into <i>xmm1</i> . |
| VEX.DDS.128.66.0F38.W0 91 /r<br>VPGATHERQD <i>xmm1</i> , <i>vm64x</i> , <i>xmm2</i> | RMV       | V/V                   | AVX2                     | Using qword indices specified in <i>vm64x</i> , gather dword values from memory conditioned on mask specified by <i>xmm2</i> . Conditionally gathered elements are merged into <i>xmm1</i> . |
| VEX.DDS.256.66.0F38.W0 90 /r<br>VPGATHERDD <i>ymm1, vm32y, ymm2</i>                 | RMV       | V/V                   | AVX2                     | Using dword indices specified in <i>vm32y</i> , gather dword from memory conditioned on mask specified by <i>ymm2</i> . Conditionally gathered elements are merged into <i>ymm1</i> .        |
| VEX.DDS.256.66.0F38.W0 91 /r<br>VPGATHERQD <i>xmm1, vm64y, xmm2</i>                 | RMV       | V/V                   | AVX2                     | Using qword indices specified in <i>vm64y</i> , gather dword values from memory conditioned on mask specified by <i>xmm2</i> . Conditionally gathered elements are merged into <i>xmm1</i> . |

#### Instruction Operand Encoding

| Op/En | Operand 1       | Operand 2                                           | Operand 3       | Operand 4 |
|-------|-----------------|-----------------------------------------------------|-----------------|-----------|
| RMV   | ModRM:reg (r,w) | BaseReg (R): VSIB:base,<br>VectorReg(R): VSIB:index | VEX.vvvv (r, w) | NA        |

## **Description**

The instruction conditionally loads up to 4 or 8 dword values from memory addresses specified by the memory operand (the second operand) and using dword indices. The memory operand uses the VSIB form of the SIB byte to specify a general purpose register operand as the common base, a vector register for an array of indices relative to the base and a constant scale factor.

The mask operand (the third operand) specifies the conditional load operation from each memory address and the corresponding update of each data element of the destination operand (the first operand). Conditionality is specified by the most significant bit of each data element of the mask register. If an element's mask bit is not set, the corresponding element of the destination register is left unchanged. The width of data element in the destination register and mask register are identical. The entire mask register will be set to zero by this instruction unless the instruction causes an exception.

Using qword indices, the instruction conditionally loads up to 2 or 4 qword values from the VSIB addressing memory operand, and updates the lower half of the destination register. The upper 128 or 256 bits of the destination register are zero'ed with qword indices.

This instruction can be suspended by an exception if at least one element is already gathered (i.e., if the exception is triggered by an element other than the rightmost one with its mask bit set). When this happens, the destination register and the mask operand are partially updated; those elements that have been gathered are placed into the destination register and have their mask bits set to zero. If any traps or interrupts are pending from already gathered elements, they will be delivered in lieu of the exception; in this case, EFLAG.RF is set to one so an instruction breakpoint is not re-triggered when the instruction is continued.

If the data size and index size are different, part of the destination register and part of the mask register do not correspond to any elements being gathered. This instruction sets those parts to zero. It may do this to one or both of those registers even if the instruction triggers an exception, and even if the instruction triggers the exception before gathering any elements.

VEX.128 version: For dword indices, the instruction will gather four dword values. For qword indices, the instruction will gather two values and zeroes the upper 64 bits of the destination.

VEX.256 version: For dword indices, the instruction will gather eight dword values. For qword indices, the instruction will gather four values and zeroes the upper 128 bits of the destination.

#### Note that:

- If any pair of the index, mask, or destination registers are the same, this instruction results a UD fault.
- The values may be read from memory in any order. Memory ordering with other instructions follows the Intel-64 memory-ordering model.
- Faults are delivered in a right-to-left manner. That is, if a fault is triggered by an element and delivered, all elements closer to the LSB of the destination will be completed (and non-faulting). Individual elements closer to the MSB may or may not be completed. If a given element triggers multiple faults, they are delivered in the conventional order.
- Elements may be gathered in any order, but faults must be delivered in a right-to-left order; thus, elements to the left of a faulting one may be gathered before the fault is delivered. A given implementation of this instruction is repeatable given the same input values and architectural state, the same set of elements to the left of the faulting one will be gathered.
- This instruction does not perform AC checks, and so will never deliver an AC fault.
- This instruction will cause a #UD if the address size attribute is 16-bit.
- This instruction will cause a #UD if the memory operand is encoded without the SIB byte.
- This instruction should not be used to access memory mapped I/O as the ordering of the individual loads it does
  is implementation specific, and some implementations may use loads larger than the data element size or load
  elements an indeterminate number of times.
- The scaled index may require more bits to represent than the address bits used by the processor (e.g., in 32-bit mode, if the scale is greater than one). In this case, the most significant bits beyond the number of address bits are ignored.

## Operation

```
DEST ← SRC1:
BASE_ADDR: base register encoded in VSIB addressing;
VINDEX: the vector index register encoded by VSIB addressing:
SCALE: scale factor encoded by SIB:[7:6];
DISP: optional 1, 4 byte displacement:
MASK ← SRC3;
VPGATHERDD (VEX.128 version)
FOR i← 0 to 3
   i \leftarrow i * 32;
   IF MASK[31+i] THEN
        MASK[i +31:i] ← FFFFFFFFH; // extend from most significant bit
        MASK[i +31:i1 ← 0:
   FI:
ENDFOR
MASK[VLMAX-1:128] \leftarrow 0;
FOR i← 0 to 3
   i \leftarrow j * 32;
   DATA ADDR ← BASE ADDR + (SignExtend(VINDEX[i+31:i])*SCALE + DISP:
   IF MASK[31+i] THEN
        DEST[i +31:i] ← FETCH_32BITS(DATA_ADDR); // a fault exits the instruction
   FI:
   MASK[i +31:i] \leftarrow 0;
ENDFOR
DESTIVLMAX-1:1281 \leftarrow 0:
(non-masked elements of the mask register have the content of respective element cleared)
```

```
VPGATHERQD (VEX.128 version)
FOR j \leftarrow 0 to 3
   i \leftarrow j * 32;
   IF MASK[31+i] THEN
        MASK[i +31:i] ← FFFFFFFH; // extend from most significant bit
   ELSE
        MASK[i +31:i] \leftarrow 0;
   FI:
ENDFOR
MASK[VLMAX-1:128] \leftarrow 0;
FOR j \leftarrow 0 to 1
   k \leftarrow j * 64;
   i \leftarrow j * 32;
   DATA_ADDR ← BASE_ADDR + (SignExtend(VINDEX1[k+63:k])*SCALE + DISP;
   IF MASK[31+i] THEN
        DEST[i +31:i] ← FETCH_32BITS(DATA_ADDR); // a fault exits the instruction
   FI;
   MASK[i +31:i] \leftarrow 0;
ENDFOR
MASK[127:64] \leftarrow 0;
DEST[VLMAX-1:64] \leftarrow 0;
(non-masked elements of the mask register have the content of respective element cleared)
VPGATHERDD (VEX.256 version)
FOR j \leftarrow 0 to 7
   i \leftarrow j * 32;
   IF MASK[31+i] THEN
        MASK[i +31:i] ← FFFFFFFH; // extend from most significant bit
   ELSE
        MASK[i +31:i] \leftarrow 0;
   FI;
ENDFOR
FOR j \leftarrow 0 to 7
   i \leftarrow j * 32;
   DATA ADDR ← BASE ADDR + (SignExtend(VINDEX1[i+31:i])*SCALE + DISP;
   IF MASK[31+i] THEN
        DEST[i +31:i] ← FETCH_32BITS(DATA_ADDR); // a fault exits the instruction
   FI;
   MASK[i +31:i] \leftarrow 0;
ENDFOR
(non-masked elements of the mask register have the content of respective element cleared)
VPGATHERQD (VEX.256 version)
FOR j \leftarrow 0 to 7
   i ← j * 32;
   IF MASK[31+i] THEN
        MASK[i +31:i] ← FFFFFFFH; // extend from most significant bit
   ELSE
        MASK[i +31:i] \leftarrow 0;
   FI;
ENDFOR
FOR j \leftarrow 0 to 3
   k \leftarrow j * 64;
   i \leftarrow j * 32;
```

## Intel C/C++ Compiler Intrinsic Equivalent

```
VPGATHERDD: __m128i _mm_i32gather_epi32 (int const * base, __m128i index, const int scale);
```

VPGATHERDD: \_\_m128i \_mm\_mask\_i32gather\_epi32 (\_\_m128i src, int const \* base, \_\_m128i index, \_\_m128i mask, const int scale);

VPGATHERDD: \_\_m256i \_mm256\_i32gather\_epi32 (int const \* base, \_\_m256i index, const int scale);

VPGATHERDD: \_\_m256i \_mm256\_mask\_i32gather\_epi32 (\_\_m256i src, int const \* base, \_\_m256i index, \_\_m256i mask, const int scale);

VPGATHERQD: \_\_m128i \_mm\_i64gather\_epi32 (int const \* base, \_\_m128i index, const int scale);

VPGATHERQD: \_\_m128i \_mm\_mask\_i64gather\_epi32 (\_\_m128i src, int const \* base, \_\_m128i index, \_\_m128i mask, const int scale);

VPGATHERQD: \_\_m128i \_mm256\_i64qather\_epi32 (int const \* base, \_\_m256i index, const int scale);

VPGATHERQD: \_\_m128i \_mm256\_mask\_i64gather\_epi32 (\_\_m128i src, int const \* base, \_\_m256i index, \_\_m128i mask, const int scale);

## **SIMD Floating-Point Exceptions**

None

# Other Exceptions

See Exceptions Type 12

# VPGATHERDQ/VPGATHERQQ — Gather Packed Qword Values Using Signed Dword/Qword Indices

| Opcode/<br>Instruction                                       | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                                  |
|--------------------------------------------------------------|-----------|-----------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.DDS.128.66.0F38.W1 90 /r<br>VPGATHERDQ xmm1, vm32x, xmm2 | RMV       | V/V                   | AVX2                     | Using dword indices specified in <i>vm32x</i> , gather qword values from memory conditioned on mask specified by <i>xmm2</i> . Conditionally gathered elements are merged into <i>xmm1</i> . |
| VEX.DDS.128.66.0F38.W1 91 /r<br>VPGATHERQQ xmm1, vm64x, xmm2 | RMV       | V/V                   | AVX2                     | Using qword indices specified in <i>vm64x</i> , gather qword values from memory conditioned on mask specified by <i>xmm2</i> . Conditionally gathered elements are merged into <i>xmm1</i> . |
| VEX.DDS.256.66.0F38.W1 90 /r<br>VPGATHERDQ ymm1, vm32x, ymm2 | RMV       | V/V                   | AVX2                     | Using dword indices specified in <i>vm32x</i> , gather qword values from memory conditioned on mask specified by <i>ymm2</i> . Conditionally gathered elements are merged into <i>ymm1</i> . |
| VEX.DDS.256.66.0F38.W1 91 /r<br>VPGATHERQQ ymm1, vm64y, ymm2 | RMV       | V/V                   | AVX2                     | Using qword indices specified in <i>vm64y</i> , gather qword values from memory conditioned on mask specified by <i>ymm2</i> . Conditionally gathered elements are merged into <i>ymm1</i> . |

# **Instruction Operand Encoding**

| Op/En | Operand 1       | Operand 2                                           | Operand 3       | Operand 4 |
|-------|-----------------|-----------------------------------------------------|-----------------|-----------|
| А     | ModRM:reg (r,w) | BaseReg (R): VSIB:base,<br>VectorReg(R): VSIB:index | VEX.vvvv (r, w) | NA        |

## **Description**

The instruction conditionally loads up to 2 or 4 qword values from memory addresses specified by the memory operand (the second operand) and using qword indices. The memory operand uses the VSIB form of the SIB byte to specify a general purpose register operand as the common base, a vector register for an array of indices relative to the base and a constant scale factor.

The mask operand (the third operand) specifies the conditional load operation from each memory address and the corresponding update of each data element of the destination operand (the first operand). Conditionality is specified by the most significant bit of each data element of the mask register. If an element's mask bit is not set, the corresponding element of the destination register is left unchanged. The width of data element in the destination register and mask register are identical. The entire mask register will be set to zero by this instruction unless the instruction causes an exception.

Using dword indices in the lower half of the mask register, the instruction conditionally loads up to 2 or 4 qword values from the VSIB addressing memory operand, and updates the destination register.

This instruction can be suspended by an exception if at least one element is already gathered (i.e., if the exception is triggered by an element other than the rightmost one with its mask bit set). When this happens, the destination register and the mask operand are partially updated; those elements that have been gathered are placed into the destination register and have their mask bits set to zero. If any traps or interrupts are pending from already gathered elements, they will be delivered in lieu of the exception; in this case, EFLAG.RF is set to one so an instruction breakpoint is not re-triggered when the instruction is continued.

If the data size and index size are different, part of the destination register and part of the mask register do not correspond to any elements being gathered. This instruction sets those parts to zero. It may do this to one or both of those registers even if the instruction triggers an exception, and even if the instruction triggers the exception before gathering any elements.

VEX.128 version: The instruction will gather two qword values. For dword indices, only the lower two indices in the vector index register are used.

VEX.256 version: The instruction will gather four qword values. For dword indices, only the lower four indices in the vector index register are used.

#### Note that:

- If any pair of the index, mask, or destination registers are the same, this instruction results a UD fault.
- The values may be read from memory in any order. Memory ordering with other instructions follows the Intel-64 memory-ordering model.
- Faults are delivered in a right-to-left manner. That is, if a fault is triggered by an element and delivered, all elements closer to the LSB of the destination will be completed (and non-faulting). Individual elements closer to the MSB may or may not be completed. If a given element triggers multiple faults, they are delivered in the conventional order.
- Elements may be gathered in any order, but faults must be delivered in a right-to-left order; thus, elements to the left of a faulting one may be gathered before the fault is delivered. A given implementation of this instruction is repeatable given the same input values and architectural state, the same set of elements to the left of the faulting one will be gathered.
- This instruction does not perform AC checks, and so will never deliver an AC fault.
- This instruction will cause a #UD if the address size attribute is 16-bit.
- This instruction will cause a #UD if the memory operand is encoded without the SIB byte.
- This instruction should not be used to access memory mapped I/O as the ordering of the individual loads it does
  is implementation specific, and some implementations may use loads larger than the data element size or load
  elements an indeterminate number of times.
- The scaled index may require more bits to represent than the address bits used by the processor (e.g., in 32-bit mode, if the scale is greater than one). In this case, the most significant bits beyond the number of address bits are ignored.

## Operation

```
DEST ← SRC1:
BASE_ADDR: base register encoded in VSIB addressing;
VINDEX: the vector index register encoded by VSIB addressing:
SCALE: scale factor encoded by SIB:[7:6];
DISP: optional 1, 4 byte displacement:
MASK ← SRC3;
VPGATHERDQ (VEX.128 version)
FOR i← 0 to 1
   i \leftarrow j * 64;
   IF MASK[63+i] THEN
        MASK[i +63:i] ← FFFFFFFF_FFFFFFH; // extend from most significant bit
        MASK[i +63:i1 ← 0:
   FI:
ENDFOR
FOR j \leftarrow 0 to 1
   k \leftarrow i * 32;
   i \leftarrow j * 64;
   DATA ADDR ← BASE ADDR + (SignExtend(VINDEX[k+31:k1)*SCALE + DISP:
   IF MASK[63+i] THEN
        DEST[i +63:i] ← FETCH_64BITS(DATA_ADDR); // a fault exits the instruction
   FI:
   MASK[i +63:i] \leftarrow 0;
ENDFOR
MASK[VLMAX-1:128] \leftarrow 0;
DEST[VLMAX-1:1281 \leftarrow 0:
```

(non-masked elements of the mask register have the content of respective element cleared)

```
VPGATHERQQ (VEX.128 version)
FOR j \leftarrow 0 to 1
   i \leftarrow j * 64;
   IF MASK[63+i] THEN
        MASK[i +63:i] ← FFFFFFFF FFFFFFH; // extend from most significant bit
   ELSE
        MASK[i +63:i] \leftarrow 0;
   FI;
ENDFOR
FOR j \leftarrow 0 to 1
   i ←j * 64;
   DATA_ADDR ← BASE_ADDR + (SignExtend(VINDEX1[i+63:i])*SCALE + DISP;
   IF MASK[63+i] THEN
        DEST[i +63:i] ← FETCH_64BITS(DATA_ADDR); // a fault exits the instruction
   FI;
   MASK[i +63:i] \leftarrow 0;
ENDFOR
MASK[VLMAX-1:128] \leftarrow 0;
DEST[VLMAX-1:128] \leftarrow 0;
(non-masked elements of the mask register have the content of respective element cleared)
VPGATHERQQ (VEX.256 version)
FOR j \leftarrow 0 to 3
   i \leftarrow j * 64;
   IF MASK[63+i] THEN
        MASK[i +63:i] ← FFFFFFFF_FFFFFFH; // extend from most significant bit
   ELSE
        MASK[i +63:i] \leftarrow 0;
   FI;
ENDFOR
FOR j \leftarrow 0 to 3
   i \leftarrow i * 64;
   DATA ADDR ← BASE ADDR + (SignExtend(VINDEX1[i+63:i])*SCALE + DISP;
   IF MASK[63+i] THEN
        DEST[i +63:i] ← FETCH_64BITS(DATA_ADDR); // a fault exits the instruction
   FI;
   MASK[i +63:i] \leftarrow 0;
ENDFOR
(non-masked elements of the mask register have the content of respective element cleared)
VPGATHERDQ (VEX.256 version)
FOR j \leftarrow 0 to 3
   i \leftarrow i * 64;
   IF MASK[63+i] THEN
        MASK[i +63:i] ← FFFFFFFFFFFFFFH; // extend from most significant bit
   ELSE
        MASK[i +63:i] \leftarrow 0;
   FI;
ENDFOR
FOR j \leftarrow 0 to 3
   k \leftarrow j * 32;
   i \leftarrow j * 64;
```

#### Intel C/C++ Compiler Intrinsic Equivalent

VPGATHERDQ: \_\_m128i \_mm\_i32gather\_epi64 (int64 const \* base, \_\_m128i index, const int scale);

VPGATHERDQ: \_\_m128i \_mm\_mask\_i32gather\_epi64 (\_\_m128i src, int64 const \* base, \_\_m128i index, \_\_m128i mask, const int scale);

VPGATHERDQ: \_\_m256i \_mm256\_i32gather\_epi64 ( int64 const \* base, \_\_m128i index, const int scale);

VPGATHERDQ: \_\_m256i \_mm256\_mask\_i32gather\_epi64 (\_\_m256i src, int64 const \* base, \_\_m128i index, \_\_m256i mask, const int scale);

VPGATHERQQ: \_\_m128i \_mm\_i64qather\_epi64 (int64 const \* base, \_\_m128i index, const int scale);

VPGATHERQQ: \_\_m128i \_mm\_mask\_i64gather\_epi64 (\_\_m128i src, int64 const \* base, \_\_m128i index, \_\_m128i mask, const int scale);

VPGATHERQQ: \_\_m256i \_mm256\_i64gather\_epi64 (int64 const \* base, \_\_m256i index, const int scale);

VPGATHERQQ: \_\_m256i \_mm256\_mask\_i64gather\_epi64 (\_\_m256i src, int64 const \* base, \_\_m256i index, \_\_m256i mask, const int scale);

## **SIMD Floating-Point Exceptions**

None

## Other Exceptions

See Exceptions Type 12

# VINSERTF128 — Insert Packed Floating-Point Values

| Opcode/<br>Instruction                                                     | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                                                                                         |
|----------------------------------------------------------------------------|-----------|-------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.NDS.256.66.0F3A.W0 18 /r ib<br>VINSERTF128 ymm1, ymm2, xmm3/m128, imm8 | RVM       | V/V               | AVX                      | Insert a single precision floating-point value selected by <i>imm8</i> from <i>xmm3/m128</i> into ymm2 at the specified destination element specified by <i>imm8</i> and zero out destination elements in <i>ymm1</i> as indicated in <i>imm8</i> . |

## Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2    | Operand 3     | Operand 4 |
|-------|---------------|--------------|---------------|-----------|
| RVM   | ModRM:reg (w) | VEX.νννν (r) | ModRM:r/m (r) | NA        |

## **Description**

Performs an insertion of 128-bits of packed floating-point values from the second source operand (third operand) into an the destination operand (first operand) at an 128-bit offset from imm8[0]. The remaining portions of the destination are written by the corresponding fields of the first source operand (second operand). The second source operand can be either an XMM register or a 128-bit memory location.

The high 7 bits of the immediate are ignored.

## Operation

TEMP[255:0]  $\leftarrow$  SRC1[255:0] CASE (imm8[0]) OF 0: TEMP[127:0]  $\leftarrow$  SRC2[127:0] 1: TEMP[255:128]  $\leftarrow$  SRC2[127:0] ESAC DEST  $\leftarrow$ TEMP

## Intel C/C++ Compiler Intrinsic Equivalent

VINSERTF128: \_\_m256 \_mm256\_insertf128\_ps (\_\_m256 a, \_\_m128 b, int offset);

VINSERTF128: \_\_m256d \_mm256\_insertf128\_pd (\_\_m256d a, \_\_m128d b, int offset);

VINSERTF128: \_\_m256i \_mm256\_insertf128\_si256 (\_\_m256i a, \_\_m128i b, int offset);

## SIMD Floating-Point Exceptions

None

## Other Exceptions

See Exceptions Type 6; additionally #UD If VEX.W = 1.

# VINSERTI128 — Insert Packed Integer Values

| Opcode/                                                                    | Op/  | 64/32        | CPUID           | Description                                                                                 |
|----------------------------------------------------------------------------|------|--------------|-----------------|---------------------------------------------------------------------------------------------|
| Instruction                                                                | En   | -bit<br>Mode | Feature<br>Flag |                                                                                             |
| VEX.NDS.256.66.0F3A.W0 38 /r ib<br>VINSERTI128 ymm1, ymm2, xmm3/m128, imm8 | RVMI | V/V          | AVX2            | Insert 128-bits of integer data from xmm3/mem and the remaining values from ymm2 into ymm1. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3     | Operand 4 |  |
|-------|---------------|-----------|---------------|-----------|--|
| RVMI  | ModRM:reg (w) | VEX.vvvv  | ModRM:r/m (r) | 8mml      |  |

# **Description**

Performs an insertion of 128-bits of packed integer data from the second source operand (third operand) into an the destination operand (first operand) at a 128-bit offset from imm8[0]. The remaining portions of the destination are written by the corresponding fields of the first source operand (second operand). The second source operand can be either an XMM register or a 128-bit memory location.

The high 7 bits of the immediate are ignored.

VEX.L must be 1; an attempt to execute this instruction with VEX.L=0 will cause #UD.

## Operation

## VINSERTI128

TEMP[255:0] ← SRC1[255:0]

CASE (imm8[0]) OF

0: TEMP[127:0] ← SRC2[127:0]

1: TEMP[255:128] ← SRC2[127:0]

ESAC

DEST ←TEMP

## Intel C/C++ Compiler Intrinsic Equivalent

VINSERTI128: \_\_m256i \_mm256\_inserti128\_si256 (\_\_m256i a, \_\_m128i b, int offset);

## SIMD Floating-Point Exceptions

None

#### Other Exceptions

See Exceptions Type 6; additionally #UD If VEX.L = 0, If VEX.W = 1.

## VMASKMOV—Conditional SIMD Packed Loads and Stores

| Opcode/<br>Instruction       | Op/<br>En | 64/32-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                      |
|------------------------------|-----------|-------------------|--------------------------|------------------------------------------------------------------|
| VEX.NDS.128.66.0F38.W0 2C /r | RVM       | V/V               | AVX                      | Conditionally load packed single-precision values from           |
| VMASKMOVPS xmm1, xmm2, m128  |           |                   |                          | m128 using mask in $xmm2$ and store in $xmm1$ .                  |
| VEX.NDS.256.66.0F38.W0 2C /r | RVM       | V/V               | AVX                      | Conditionally load packed single-precision values from           |
| VMASKMOVPS ymm1, ymm2, m256  |           |                   |                          | <i>m256</i> using mask in <i>ymm2</i> and store in <i>ymm1</i> . |
| VEX.NDS.128.66.0F38.W0 2D /r | RVM       | V/V               | AVX                      | Conditionally load packed double-precision values from           |
| VMASKMOVPD xmm1, xmm2, m128  |           |                   |                          | m128 using mask in $xmm2$ and store in $xmm1$ .                  |
| VEX.NDS.256.66.0F38.W0 2D /r | RVM       | V/V               | AVX                      | Conditionally load packed double-precision values from           |
| VMASKMOVPD ymm1, ymm2, m256  |           |                   |                          | m256 using mask in ymm2 and store in ymm1.                       |
| VEX.NDS.128.66.0F38.W0 2E /r | MVR       | V/V               | AVX                      | Conditionally store packed single-precision values from          |
| VMASKMOVPS m128, xmm1, xmm2  |           |                   |                          | xmm2 using mask in xmm1.                                         |
| VEX.NDS.256.66.0F38.W0 2E /r | MVR       | V/V               | AVX                      | Conditionally store packed single-precision values from          |
| VMASKMOVPS m256, ymm1, ymm2  |           |                   |                          | ymm2 using mask in ymm1.                                         |
| VEX.NDS.128.66.0F38.W0 2F /r | MVR       | V/V               | AVX                      | Conditionally store packed double-precision values from          |
| VMASKMOVPD m128, xmm1, xmm2  |           |                   |                          | xmm2 using mask in xmm1.                                         |
| VEX.NDS.256.66.0F38.W0 2F /r | MVR       | V/V               | AVX                      | Conditionally store packed double-precision values from          |
| VMASKMOVPD m256, ymm1, ymm2  |           |                   |                          | ymm2 using mask in ymm1.                                         |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2    | Operand 3     | Operand 4 |
|-------|---------------|--------------|---------------|-----------|
| RVM   | ModRM:reg (w) | VEX.νννν (r) | ModRM:r/m (r) | NA        |
| MVR   | ModRM:r/m (w) | VEX.νννν (r) | ModRM:reg (r) | NA        |

## **Description**

Conditionally moves packed data elements from the second source operand into the corresponding data element of the destination operand, depending on the mask bits associated with each data element. The mask bits are specified in the first source operand.

The mask bit for each data element is the most significant bit of that element in the first source operand. If a mask is 1, the corresponding data element is copied from the second source operand to the destination operand. If the mask is 0, the corresponding data element is set to zero in the load form of these instructions, and unmodified in the store form.

The second source operand is a memory address for the load form of these instruction. The destination operand is a memory address for the store form of these instructions. The other operands are both XMM registers (for VEX.128 version) or YMM registers (for VEX.256 version).

Faults occur only due to mask-bit required memory accesses that caused the faults. Faults will not occur due to referencing any memory location if the corresponding mask bit for that memory location is 0. For example, no faults will be detected if the mask bits are all zero.

Unlike previous MASKMOV instructions (MASKMOVQ and MASKMOVDQU), a nontemporal hint is not applied to these instructions.

Instruction behavior on alignment check reporting with mask bits of less than all 1s are the same as with mask bits of all 1s.

VMASKMOV should not be used to access memory mapped I/O and un-cached memory as the access and the ordering of the individual loads or stores it does is implementation specific.

In cases where mask bits indicate data should not be loaded or stored paging A and D bits will be set in an implementation dependent way. However, A and D bits are always set for pages where data is actually loaded/stored.

Note: for load forms, the first source (the mask) is encoded in VEX.vvvv; the second source is encoded in rm\_field, and the destination register is encoded in reg\_field.

Note: for store forms, the first source (the mask) is encoded in VEX.vvvv; the second source register is encoded in reg\_field, and the destination memory location is encoded in rm\_field.

#### Operation

#### VMASKMOVPS -128-bit load

 $\begin{aligned} & \mathsf{DEST[31:0]} \leftarrow \mathsf{IF} \ (\mathsf{SRC1[31]}) \ \mathsf{Load\_32(mem)} \ \mathsf{ELSE} \ \mathsf{0} \\ & \mathsf{DEST[63:32]} \leftarrow \mathsf{IF} \ (\mathsf{SRC1[63]}) \ \mathsf{Load\_32(mem + 4)} \ \mathsf{ELSE} \ \mathsf{0} \\ & \mathsf{DEST[95:64]} \leftarrow \mathsf{IF} \ (\mathsf{SRC1[95]}) \ \mathsf{Load\_32(mem + 8)} \ \mathsf{ELSE} \ \mathsf{0} \\ & \mathsf{DEST[127:97]} \leftarrow \mathsf{IF} \ (\mathsf{SRC1[127]}) \ \mathsf{Load\_32(mem + 12)} \ \mathsf{ELSE} \ \mathsf{0} \\ & \mathsf{DEST[VLMAX-1:128]} \leftarrow \mathsf{0} \end{aligned}$ 

#### VMASKMOVPS - 256-bit load

 $\begin{aligned} \mathsf{DEST}[31:0] &\leftarrow \mathsf{IF} \left(\mathsf{SRC1}[31]\right) \mathsf{Load}\_32(\mathsf{mem}) \; \mathsf{ELSE} \; \mathsf{O} \\ \mathsf{DEST}[63:32] &\leftarrow \mathsf{IF} \left(\mathsf{SRC1}[63]\right) \mathsf{Load}\_32(\mathsf{mem} + 4) \; \mathsf{ELSE} \; \mathsf{O} \\ \mathsf{DEST}[95:64] &\leftarrow \mathsf{IF} \left(\mathsf{SRC1}[95]\right) \mathsf{Load}\_32(\mathsf{mem} + 8) \; \mathsf{ELSE} \; \mathsf{O} \\ \mathsf{DEST}[127:96] &\leftarrow \mathsf{IF} \left(\mathsf{SRC1}[127]\right) \mathsf{Load}\_32(\mathsf{mem} + 12) \; \mathsf{ELSE} \; \mathsf{O} \\ \mathsf{DEST}[159:128] &\leftarrow \mathsf{IF} \left(\mathsf{SRC1}[159]\right) \mathsf{Load}\_32(\mathsf{mem} + 16) \; \mathsf{ELSE} \; \mathsf{O} \\ \mathsf{DEST}[191:160] &\leftarrow \mathsf{IF} \left(\mathsf{SRC1}[191]\right) \mathsf{Load}\_32(\mathsf{mem} + 20) \; \mathsf{ELSE} \; \mathsf{O} \\ \mathsf{DEST}[223:192] &\leftarrow \mathsf{IF} \left(\mathsf{SRC1}[223]\right) \mathsf{Load}\_32(\mathsf{mem} + 24) \; \mathsf{ELSE} \; \mathsf{O} \\ \mathsf{DEST}[255:224] &\leftarrow \mathsf{IF} \left(\mathsf{SRC1}[255]\right) \mathsf{Load}\_32(\mathsf{mem} + 28) \; \mathsf{ELSE} \; \mathsf{O} \end{aligned}$ 

#### VMASKMOVPD - 128-bit load

DEST[63:0]  $\leftarrow$  IF (SRC1[63]) Load\_64(mem) ELSE 0 DEST[127:64]  $\leftarrow$  IF (SRC1[127]) Load\_64(mem + 16) ELSE 0 DEST[VLMAX-1:128]  $\leftarrow$  0

## VMASKMOVPD - 256-bit load

DEST[63:0]  $\leftarrow$  IF (SRC1[63]) Load\_64(mem) ELSE 0 DEST[127:64]  $\leftarrow$  IF (SRC1[127]) Load\_64(mem + 8) ELSE 0 DEST[195:128]  $\leftarrow$  IF (SRC1[191]) Load\_64(mem + 16) ELSE 0 DEST[255:196]  $\leftarrow$  IF (SRC1[255]) Load\_64(mem + 24) ELSE 0

#### VMASKMOVPS - 128-bit store

IF (SRC1[31]) DEST[31:0] ← SRC2[31:0]
IF (SRC1[63]) DEST[63:32] ← SRC2[63:32]
IF (SRC1[95]) DEST[95:64] ← SRC2[95:64]
IF (SRC1[127]) DEST[127:96] ← SRC2[127:96]

#### VMASKMOVPS - 256-bit store

IF (SRC1[31]) DEST[31:0] ← SRC2[31:0]
IF (SRC1[63]) DEST[63:32] ← SRC2[63:32]
IF (SRC1[95]) DEST[95:64] ← SRC2[95:64]
IF (SRC1[127]) DEST[127:96] ← SRC2[127:96]
IF (SRC1[159]) DEST[159:128] ← SRC2[159:128]
IF (SRC1[191]) DEST[191:160] ← SRC2[191:160]
IF (SRC1[223]) DEST[223:192] ← SRC2[223:192]
IF (SRC1[255]) DEST[255:224] ← SRC2[255:224]

# VMASKMOVPD - 128-bit store

IF (SRC1[63]) DEST[63:0]  $\leftarrow$  SRC2[63:0] IF (SRC1[127]) DEST[127:64]  $\leftarrow$  SRC2[127:64]

## VMASKMOVPD - 256-bit store

IF (SRC1[63]) DEST[63:0] ← SRC2[63:0]

IF (SRC1[127]) DEST[127:64] ← SRC2[127:64]

IF (SRC1[191]) DEST[191:128] ← SRC2[191:128]

IF (SRC1[255]) DEST[255:192] ← SRC2[255:192]

## Intel C/C++ Compiler Intrinsic Equivalent

```
__m256 _mm256_maskload_ps(float const *a, __m256i mask)

void _mm256_maskstore_ps(float *a, __m256i mask, __m256 b)

__m256d _mm256_maskload_pd(double *a, __m256i mask);

void _mm256_maskstore_pd(double *a, __m256i mask, __m256d b);

__m128 _mm128_maskload_ps(float const *a, __m128i mask)

void _mm128_maskstore_ps(float *a, __m128i mask, __m128 b)

__m128d _mm128_maskstore_pd(double *a, __m128i mask);

void _mm128_maskstore_pd(double *a, __m128i mask, __m128d b);
```

## **SIMD Floating-Point Exceptions**

None

## Other Exceptions

See Exceptions Type 6 (No AC# reported for any mask bit combinations); additionally #UD If VEX.W = 1.

## VPBLENDD — Blend Packed Dwords

| Opcode/<br>Instruction                                                  | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                       |
|-------------------------------------------------------------------------|-----------|-----------------------|--------------------------|---------------------------------------------------------------------------------------------------|
| VEX.NDS.128.66.0F3A.W0 02 /r ib<br>VPBLENDD xmm1, xmm2, xmm3/m128, imm8 | RVMI      | V/V                   | AVX2                     | Select dwords from xmm2 and xmm3/m128 from mask specified in imm8 and store the values into xmm1. |
| VEX.NDS.256.66.0F3A.W0 02 /r ib<br>VPBLENDD ymm1, ymm2, ymm3/m256, imm8 | RVMI      | V/V                   | AVX2                     | Select dwords from ymm2 and ymm3/m256 from mask specified in imm8 and store the values into ymm1. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3     | Operand 4 |
|-------|---------------|-----------|---------------|-----------|
| RVMI  | ModRM:reg (w) | VEX.vvvv  | ModRM:r/m (r) | Imm8      |

## **Description**

Dword elements from the source operand (second operand) are conditionally written to the destination operand (first operand) depending on bits in the immediate operand (third operand). The immediate bits (bits 7:0) form a mask that determines whether the corresponding word in the destination is copied from the source. If a bit in the mask, corresponding to a word, is "1", then the word is copied, else the word is unchanged.

VEX.128 encoded version: The second source operand can be an XMM register or a 128-bit memory location. The first source and destination operands are XMM registers. Bits (VLMAX-1:128) of the corresponding YMM register are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand is a YMM register or a 256-bit memory location. The destination operand is a YMM register.

## Operation

#### VPBLENDD (VEX.256 encoded version)

IF (imm8[0] == 1) THEN DEST[31:0]  $\leftarrow$  SRC2[31:0]

ELSE DEST[31:0]  $\leftarrow$  SRC1[31:0]

IF (imm8[1] == 1) THEN DEST[63:32] ← SRC2[63:32]

ELSE DEST[63:32]  $\leftarrow$  SRC1[63:32]

IF (imm8[2] == 1) THEN DEST[95:64]  $\leftarrow$  SRC2[95:64]

ELSE DEST[95:64]  $\leftarrow$  SRC1[95:64]

IF (imm8[3] == 1) THEN DEST[127:96]  $\leftarrow$  SRC2[127:96]

ELSE DEST[127:96] ← SRC1[127:96]

IF (imm8[4] == 1) THEN DEST[159:128]  $\leftarrow$  SRC2[159:128]

ELSE DEST[159:128] ← SRC1[159:128]

IF (imm8[5] == 1) THEN DEST[191:160] ← SRC2[191:160]

ELSE DEST[191:160] ← SRC1[191:160]

IF (imm8[6] == 1) THEN DEST[223:192]  $\leftarrow$  SRC2[223:192]

ELSE DEST[223:192]  $\leftarrow$  SRC1[223:192]

IF (imm8[7] == 1) THEN DEST[255:224] ← SRC2[255:224]

ELSE DEST[255:224] ← SRC1[255:224]

## VPBLENDD (VEX.128 encoded version)

IF (imm8[0] == 1) THEN DEST[31:0] ← SRC2[31:0] ELSE DEST[31:0] ← SRC1[31:0] IF (imm8[1] == 1) THEN DEST[63:32] ← SRC2[63:32] ELSE DEST[63:32] ← SRC1[63:32] IF (imm8[2] == 1) THEN DEST[95:64] ← SRC2[95:64] ELSE DEST[95:64] ← SRC1[95:64] IF (imm8[3] == 1) THEN DEST[127:96] ← SRC2[127:96] ELSE DEST[127:96] ← SRC1[127:96] DEST[VLMAX-1:128] ← 0

## Intel C/C++ Compiler Intrinsic Equivalent

 VPBLENDD:
 \_\_m128i \_mm\_blend\_epi32 (\_\_m128i v1, \_\_m128i v2, const int mask)

 VPBLENDD:
 \_\_m256i \_mm256\_blend\_epi32 (\_\_m256i v1, \_\_m256i v2, const int mask)

## **SIMD Floating-Point Exceptions**

None

# **Other Exceptions**

See Exceptions Type 4; additionally #UD If VEX.W = 1.

# VPBROADCAST—Broadcast Integer Data

| Opcode/<br>Instruction                                  | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                             |
|---------------------------------------------------------|-----------|-----------------------|--------------------------|-----------------------------------------------------------------------------------------|
| VEX.128.66.0F38.W0 78 /r<br>VPBROADCASTB xmm1, xmm2/m8  | RM        | V/V                   | AVX2                     | Broadcast a byte integer in the source operand to sixteen locations in <i>xmm1</i> .    |
| VEX.256.66.0F38.W0 78 /r<br>VPBROADCASTB ymm1, xmm2/m8  | RM        | V/V                   | AVX2                     | Broadcast a byte integer in the source operand to thirty-two locations in <i>ymm1</i> . |
| VEX.128.66.0F38.W0 79 /r<br>VPBROADCASTW xmm1, xmm2/m16 | RM        | V/V                   | AVX2                     | Broadcast a word integer in the source operand to eight locations in <i>xmm1</i> .      |
| VEX.256.66.0F38.W0 79 /r<br>VPBROADCASTW ymm1, xmm2/m16 | RM        | V/V                   | AVX2                     | Broadcast a word integer in the source operand to sixteen locations in <i>ymm1</i> .    |
| VEX.128.66.0F38.W0 58 /r<br>VPBROADCASTD xmm1, xmm2/m32 | RM        | V/V                   | AVX2                     | Broadcast a dword integer in the source operand to four locations in <i>xmm1</i> .      |
| VEX.256.66.0F38.W0 58 /r<br>VPBROADCASTD ymm1, xmm2/m32 | RM        | V/V                   | AVX2                     | Broadcast a dword integer in the source operand to eight locations in <i>ymm1</i> .     |
| VEX.128.66.0F38.W0 59 /r<br>VPBROADCASTQ xmm1, xmm2/m64 | RM        | V/V                   | AVX2                     | Broadcast a qword element in mem to two locations in xmm1.                              |
| VEX.256.66.0F38.W0 59 /r<br>VPBROADCASTQ ymm1, xmm2/m64 | RM        | V/V                   | AVX2                     | Broadcast a qword element in mem to four locations in ymm1.                             |
| VEX.256.66.0F38.W0 5A /r<br>VBROADCASTI128 ymm1, m128   | RM        | V/V                   | AVX2                     | Broadcast 128 bits of integer data in mem to low and high 128-bits in <i>ymm1</i> .     |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |  |
|-------|---------------|---------------|-----------|-----------|--|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |  |

#### **Description**

Load integer data from the source operand (second operand) and broadcast to all elements of the destination operand (first operand).

The destination operand is a YMM register. The source operand is 8-bit, 16-bit 32-bit, 64-bit memory location or the low 8-bit, 16-bit 32-bit, 64-bit data in an XMM register. VPBROADCASTB/D/W/Q also support XMM register as the source operand.

VBROADCASTI128: The destination operand is a YMM register. The source operand is 128-bit memory location. Register source encodings for VBROADCASTI128 are reserved and will #UD.

VPBROADCASTB/W/D/Q is supported in both 128-bit and 256-bit wide versions.

VBROADCASTI128 is only supported as a 256-bit wide version.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b otherwise instructions will #UD. Attempts to execute any VPBROADCAST\* instruction with VEX.W = 1 will cause #UD. If VBROADCASTI128 is encoded with VEX.L= 0, an attempt to execute the instruction encoded with VEX.L= 0 will cause an #UD exception.



Figure 4-33. VPBROADCASTD Operation (VEX.256 encoded version)



Figure 4-34. VPBROADCASTD Operation (128-bit version)



Figure 4-35. VPBROADCASTQ Operation



Figure 4-36. VBROADCASTI128 Operation

## Operation

## VPBROADCASTB (VEX.128 encoded version)

temp  $\leftarrow$  SRC[7:0] FOR j  $\leftarrow$  0 TO 15 DEST[7+j\*8: j\*8]  $\leftarrow$  temp ENDFOR DEST[VLMAX-1:128]  $\leftarrow$  0

## VPBROADCASTB (VEX.256 encoded version)

temp  $\leftarrow$  SRC[7:0] FOR j  $\leftarrow$  0 TO 31 DEST[7+j\*8: j\*8]  $\leftarrow$  temp ENDFOR

## VPBROADCASTW (VEX.128 encoded version)

temp  $\leftarrow$  SRC[15:0] FOR j  $\leftarrow$  0 TO 7 DEST[15+j\*16: j\*16]  $\leftarrow$  temp ENDFOR DEST[VLMAX-1:128]  $\leftarrow$  0

## VPBROADCASTW (VEX.256 encoded version)

temp  $\leftarrow$  SRC[15:0] FOR j  $\leftarrow$  0 TO 15 DEST[15+j\*16: j\*16]  $\leftarrow$  temp ENDFOR

# VPBROADCASTD (128 bit version)

temp  $\leftarrow$  SRC[31:0] FOR j  $\leftarrow$  0 TO 3 DEST[31+j\*32: j\*32]  $\leftarrow$  temp ENDFOR DEST[VLMAX-1:128]  $\leftarrow$  0

## VPBROADCASTD (VEX.256 encoded version)

temp  $\leftarrow$  SRC[31:0] FOR j  $\leftarrow$  0 TO 7 DEST[31+j\*32: j\*32]  $\leftarrow$  temp ENDFOR

#### VPBROADCASTQ (VEX.128 encoded version)

temp  $\leftarrow$  SRC[63:0] DEST[63:0]  $\leftarrow$  temp DEST[127:64]  $\leftarrow$  temp DEST[VLMAX-1:128]  $\leftarrow$  0

## VPBROADCASTQ (VEX.256 encoded version)

temp  $\leftarrow$  SRC[63:0] DEST[63:0]  $\leftarrow$  temp DEST[127:64]  $\leftarrow$  temp DEST[191:128]  $\leftarrow$  temp DEST[255:192]  $\leftarrow$  temp

#### VBROADCASTI128

temp  $\leftarrow$  SRC[127:0] DEST[127:0]  $\leftarrow$  temp DEST[VLMAX-1:128]  $\leftarrow$  temp

## Intel C/C++ Compiler Intrinsic Equivalent

```
VPBROADCASTB:
                  __m256i _mm256_broadcastb_epi8(__m128i );
VPBROADCASTW:
                  __m256i _mm256_broadcastw_epi16(__m128i );
VPBROADCASTD:
                  m256i mm256 broadcastd epi32( m128i);
VPBROADCASTO:
                  __m256i _mm256_broadcastq_epi64(__m128i );
VPBROADCASTB:
                  __m128i _mm_broadcastb_epi8(__m128i );
                  __m128i _mm_broadcastw_epi16(__m128i );
VPBROADCASTW:
VPBROADCASTD:
                  __m128i _mm_broadcastd_epi32(__m128i );
VPBROADCASTQ:
                  m128i mm broadcastg epi64( m128i);
VBROADCASTI128:
                  __m256i _mm256_broadcastsi128_si256(__m128i );
```

## SIMD Floating-Point Exceptions

None

## Other Exceptions

See Exceptions Type 6; additionally #UD If VEX.W = 1,

If VEX.L = 0 for VBROADCASTI128.

#### VPERMD — Full Doublewords Element Permutation

| Opcode/<br>Instruction       | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                       |
|------------------------------|-----------|-----------------------|--------------------------|---------------------------------------------------|
| VEX.NDS.256.66.0F38.W0 36 /r | RVM       | V/V                   | AVX2                     | Permute doublewords in ymm3/m256 using indexes in |
| VPERMD ymm1, ymm2, ymm3/m256 |           |                       |                          | ymm2 and store the result in ymm1.                |

## Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2 | Operand 3     | Operand 4 |
|-------|---------------|-----------|---------------|-----------|
| RVM   | ModRM:reg (w) | VEX.vvvv  | ModRM:r/m (r) | NA        |

## **Description**

Use the index values in each dword element of the first source operand (the second operand) to select a dword element in the second source operand (the third operand), the resultant dword value from the second source operand is copied to the destination operand (the first operand) in the corresponding position of the index element. Note that this instruction permits a doubleword in the source operand to be copied to more than one doubleword location in the destination operand.

An attempt to execute VPERMD encoded with VEX.L= 0 will cause an #UD exception.

## Operation

## VPERMD (VEX.256 encoded version)

$$\begin{split} \mathsf{DEST}[31:0] &\leftarrow (\mathsf{SRC2}[255:0] >> (\mathsf{SRC1}[2:0] * 32))[31:0]; \\ \mathsf{DEST}[63:32] &\leftarrow (\mathsf{SRC2}[255:0] >> (\mathsf{SRC1}[34:32] * 32))[31:0]; \\ \mathsf{DEST}[95:64] &\leftarrow (\mathsf{SRC2}[255:0] >> (\mathsf{SRC1}[66:64] * 32))[31:0]; \\ \mathsf{DEST}[127:96] &\leftarrow (\mathsf{SRC2}[255:0] >> (\mathsf{SRC1}[98:96] * 32))[31:0]; \\ \mathsf{DEST}[159:128] &\leftarrow (\mathsf{SRC2}[255:0] >> (\mathsf{SRC1}[130:128] * 32))[31:0]; \\ \mathsf{DEST}[191:160] &\leftarrow (\mathsf{SRC2}[255:0] >> (\mathsf{SRC1}[162:160] * 32))[31:0]; \\ \mathsf{DEST}[223:192] &\leftarrow (\mathsf{SRC2}[255:0] >> (\mathsf{SRC1}[194:192] * 32))[31:0]; \\ \mathsf{DEST}[255:224] &\leftarrow (\mathsf{SRC2}[255:0] >> (\mathsf{SRC1}[226:224] * 32))[31:0]; \end{split}$$

#### Intel C/C++ Compiler Intrinsic Equivalent

VPERMD: \_\_m256i \_mm256\_permutevar8x32\_epi32(\_\_m256i a, \_\_m256i offsets);

#### SIMD Floating-Point Exceptions

None

#### Other Exceptions

See Exceptions Type 4; additionally

#UD If VEX.L = 0 for VPERMD,

If VEX.W = 1.

# **VPERMPD** — Permute Double-Precision Floating-Point Elements

| Opcode/<br>Instruction                                       | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                             |
|--------------------------------------------------------------|-----------|-----------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------|
| VEX.256.66.0F3A.W1 01 /r ib<br>VPERMPD ymm1, ymm2/m256, imm8 | RMI       | V/V                   | AVX2                     | Permute double-precision floating-point elements in<br>ymm2/m256 using indexes in imm8 and store the<br>result in ymm1. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RMI   | ModRM:reg (w) | ModRM:r/m (r) | Imm8      | NA        |

# **Description**

Use two-bit index values in the immediate byte to select a double-precision floating-point element in the source operand; the resultant data from the source operand is copied to the corresponding element of the destination operand in the order of the index field. Note that this instruction permits a qword in the source operand to be copied to multiple location in the destination operand.

An attempt to execute VPERMPD encoded with VEX.L= 0 will cause an #UD exception.

# Operation

#### VPERMPD (VEX.256 encoded version)

DEST[63:0]  $\leftarrow$  (SRC[255:0]  $\rightarrow$  (IMM8[1:0] \* 64))[63:0]; DEST[127:64]  $\leftarrow$  (SRC[255:0]  $\rightarrow$  (IMM8[3:2] \* 64))[63:0]; DEST[191:128]  $\leftarrow$  (SRC[255:0]  $\rightarrow$  (IMM8[5:4] \* 64))[63:0]; DEST[255:192]  $\leftarrow$  (SRC[255:0]  $\rightarrow$  (IMM8[7:6] \* 64))[63:0];

## Intel C/C++ Compiler Intrinsic Equivalent

VPERMPD: \_\_m256d \_mm256\_permute4x64\_pd(\_\_m256d a, int control);

## **SIMD Floating-Point Exceptions**

None

#### Other Exceptions

See Exceptions Type 4; additionally #UD If VEX.L = 0.

# **VPERMPS** — Permute Single-Precision Floating-Point Elements

| Opcode/<br>Instruction                                        | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                          |
|---------------------------------------------------------------|-----------|-----------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------|
| VEX.NDS.256.66.0F38.W0 16 /r<br>VPERMPS ymm1, ymm2, ymm3/m256 | RVM       | V/V                   | AVX2                     | Permute single-precision floating-point elements in<br>ymm3/m256 using indexes in ymm2 and store the result in ymm1. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3     | Operand 4 |  |
|-------|---------------|-----------|---------------|-----------|--|
| RVM   | ModRM:reg (w) | VEX.vvvv  | ModRM:r/m (r) | NA        |  |

## **Description**

Use the index values in each dword element of the first source operand (the second operand) to select a single-precision floating-point element in the second source operand (the third operand), the resultant data from the second source operand is copied to the destination operand (the first operand) in the corresponding position of the index element. Note that this instruction permits a doubleword in the source operand to be copied to more than one doubleword location in the destination operand.

An attempt to execute VPERMPS encoded with VEX.L= 0 will cause an #UD exception.

## Operation

#### VPERMPS (VEX.256 encoded version)

$$\begin{split} \mathsf{DEST}[31:0] &\leftarrow (\mathsf{SRC2}[255:0] >> (\mathsf{SRC1}[2:0] * 32))[31:0]; \\ \mathsf{DEST}[63:32] &\leftarrow (\mathsf{SRC2}[255:0] >> (\mathsf{SRC1}[34:32] * 32))[31:0]; \\ \mathsf{DEST}[95:64] &\leftarrow (\mathsf{SRC2}[255:0] >> (\mathsf{SRC1}[66:64] * 32))[31:0]; \\ \mathsf{DEST}[127:96] &\leftarrow (\mathsf{SRC2}[255:0] >> (\mathsf{SRC1}[98:96] * 32))[31:0]; \\ \mathsf{DEST}[159:128] &\leftarrow (\mathsf{SRC2}[255:0] >> (\mathsf{SRC1}[130:128] * 32))[31:0]; \\ \mathsf{DEST}[191:160] &\leftarrow (\mathsf{SRC2}[255:0] >> (\mathsf{SRC1}[162:160] * 32))[31:0]; \\ \mathsf{DEST}[223:192] &\leftarrow (\mathsf{SRC2}[255:0] >> (\mathsf{SRC1}[194:192] * 32))[31:0]; \\ \mathsf{DEST}[255:224] &\leftarrow (\mathsf{SRC2}[255:0] >> (\mathsf{SRC1}[226:224] * 32))[31:0]; \end{split}$$

## Intel C/C++ Compiler Intrinsic Equivalent

VPERMPS: \_\_m256i \_mm256\_permutevar8x32\_ps(\_\_m256 a, \_\_m256i offsets)

#### SIMD Floating-Point Exceptions

None

## Other Exceptions

See Exceptions Type 4; additionally #UD If VEX.L = 0, If VEX.W = 1.

# VPERMQ — Qwords Element Permutation

| Opcode/<br>Instruction                                      | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                     |
|-------------------------------------------------------------|-----------|-----------------------|--------------------------|---------------------------------------------------------------------------------|
| VEX.256.66.0F3A.W1 00 /r ib<br>VPERMQ ymm1, ymm2/m256, imm8 | RMI       | V/V                   | AVX2                     | Permute qwords in ymm2/m256 using indexes in imm8 and store the result in ymm1. |

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RMI   | ModRM:reg (w) | ModRM:r/m (r) | lmm8      | NA        |

## **Description**

Use two-bit index values in the immediate byte to select a qword element in the source operand, the resultant qword value from the source operand is copied to the corresponding element of the destination operand in the order of the index field. Note that this instruction permits a qword in the source operand to be copied to multiple locations in the destination operand.

An attempt to execute VPERMQ encoded with VEX.L= 0 will cause an #UD exception.

## Operation

## VPERMQ (VEX.256 encoded version)

DEST[63:0]  $\leftarrow$  (SRC[255:0] >> (IMM8[1:0] \* 64))[63:0]; DEST[127:64]  $\leftarrow$  (SRC[255:0] >> (IMM8[3:2] \* 64))[63:0]; DEST[191:128]  $\leftarrow$  (SRC[255:0] >> (IMM8[5:4] \* 64))[63:0]; DEST[255:192]  $\leftarrow$  (SRC[255:0] >> (IMM8[7:6] \* 64))[63:0];

## Intel C/C++ Compiler Intrinsic Equivalent

VPERMQ: \_\_m256i \_mm256\_permute4x64\_epi64(\_\_m256i a, int control)

## **SIMD Floating-Point Exceptions**

None

## Other Exceptions

See Exceptions Type 4; additionally #UD If VEX.L = 0.

# VPERM2I128 — Permute Integer Values

| Opcode/<br>Instruction                                                    | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                          |
|---------------------------------------------------------------------------|-----------|-----------------------|--------------------------|------------------------------------------------------------------------------------------------------|
| VEX.NDS.256.66.0F3A.W0 46 /r ib<br>VPERM2I128 ymm1, ymm2, ymm3/m256, imm8 | RVMI      | V/V                   | AVX2                     | Permute 128-bit integer data in ymm2 and ymm3/mem using controls from imm8 and store result in ymm1. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3     | Operand 4 |  |
|-------|---------------|-----------|---------------|-----------|--|
| RVMI  | ModRM:reg (w) | VEX.vvvv  | ModRM:r/m (r) | lmm8      |  |

# **Description**

Permute 128 bit integer data from the first source operand (second operand) and second source operand (third operand) using bits in the 8-bit immediate and store results in the destination operand (first operand). The first source operand is a YMM register, the second source operand is a YMM register or a 256-bit memory location, and the destination operand is a YMM register.



Figure 4-37. VPERM2I128 Operation

Imm8[1:0] select the source for the first destination 128-bit field, imm8[5:4] select the source for the second destination field. If imm8[3] is set, the low 128-bit field is zeroed. If imm8[7] is set, the high 128-bit field is zeroed.

VEX.L must be 1, otherwise the instruction will #UD.

# Operation

```
VPERM2I128

CASE IMM8[1:0] of

0: DEST[127:0] ← SRC1[127:0]

1: DEST[127:0] ← SRC2[1255:128]

2: DEST[127:0] ← SRC2[127:0]

3: DEST[127:0] ← SRC2[255:128]

ESAC

CASE IMM8[5:4] of

0: DEST[255:128] ← SRC1[127:0]

1: DEST[255:128] ← SRC1[255:128]

2: DEST[255:128] ← SRC2[127:0]

3: DEST[255:128] ← SRC2[127:0]

3: DEST[255:128] ← SRC2[255:128]

ESAC
```

IF (imm8[3])  $DEST[127:0] \leftarrow 0$ FI

IF (imm8[7])
DEST[255:128] ← 0

# Intel C/C++ Compiler Intrinsic Equivalent

VPERM2I128: \_\_m256i \_mm256\_permute2x128\_si256 (\_\_m256i a, \_\_m256i b, int control)

## **SIMD Floating-Point Exceptions**

None

# Other Exceptions

See Exceptions Type 6; additionally #UD If VEX.L = 0, If VEX.W = 1.

# VPERMILPD — Permute Double-Precision Floating-Point Values

| Opcode/<br>Instruction                                          | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                         |
|-----------------------------------------------------------------|-----------|------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| VEX.NDS.128.66.0F38.W0 0D /r<br>VPERMILPD xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Permute double-precision floating-point values in <i>xmm2</i> using controls from <i>xmm3/mem</i> and store result in <i>xmm1</i> . |
| VEX.NDS.256.66.0F38.W0 0D /r<br>VPERMILPD ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX                      | Permute double-precision floating-point values in <i>ymm2</i> using controls from <i>ymm3/mem</i> and store result in <i>ymm1</i> . |
| VEX.128.66.0F3A.W0 05 /r ib<br>VPERMILPD xmm1, xmm2/m128, imm8  | RMI       | V/V                          | AVX                      | Permute double-precision floating-point values in <i>xmm2/mem</i> using controls from <i>imm8</i> .                                 |
| VEX.256.66.0F3A.W0 05 /r ib<br>VPERMILPD ymm1, ymm2/m256, imm8  | RMI       | V/V                          | AVX                      | Permute double-precision floating-point values in <i>ymm2/mem</i> using controls from <i>imm8</i> .                                 |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3     | Operand 4 |
|-------|---------------|---------------|---------------|-----------|
| RVM   | ModRM:reg (w) | VEX.νννν (r)  | ModRM:r/m (r) | NA        |
| RMI   | ModRM:reg (w) | ModRM:r/m (r) | imm8          | NA        |

## **Description**

Permute double-precision floating-point values in the first source operand (second operand) using 8-bit control fields in the low bytes of the second source operand (third operand) and store results in the destination operand (first operand). The first source operand is a YMM register, the second source operand is a YMM register or a 256-bit memory location, and the destination operand is a YMM register.



Figure 4-38. VPERMILPD operation

There is one control byte per destination double-precision element. Each control byte is aligned with the low 8 bits of the corresponding double-precision destination element. Each control byte contains a 1-bit select field (see Figure 4-39) that determines which of the source elements are selected. Source elements are restricted to lie in the same source 128-bit region as the destination.



Figure 4-39. VPERMILPD Shuffle Control

#### (immediate control version)

Permute double-precision floating-point values in the first source operand (second operand) using two, 1-bit control fields in the low 2 bits of the 8-bit immediate and store results in the destination operand (first operand). The source operand is a YMM register or 256-bit memory location and the destination operand is a YMM register.

Note: For the VEX.128.66.0F3A 05 instruction version, VEX.vvvv is reserved and must be 1111b otherwise instruction will #UD.

Note: For the VEX.256.66.0F3A 05 instruction version, VEX.vvvv is reserved and must be 1111b otherwise instruction will #UD.

## Operation

## VPERMILPD (256-bit immediate version)

IF (imm8[0] = 0) THEN DEST[63:0]←SRC1[63:0]

IF (imm8[0] = 1) THEN DEST[63:0]  $\leftarrow$  SRC1[127:64]

IF (imm8[1] = 0) THEN DEST[127:64]  $\leftarrow$  SRC1[63:0]

IF (imm8[1] = 1) THEN DEST[127:64] ← SRC1[127:64]

IF (imm8[2] = 0) THEN DEST[191:128]  $\leftarrow$  SRC1[191:128]

IF (imm8[2] = 1) THEN DEST[191:128]  $\leftarrow$  SRC1[255:192]

IF (imm8[3] = 0) THEN DEST[255:192]  $\leftarrow$  SRC1[191:128]

IF (imm8[3] = 1) THEN DEST[255:192]←SRC1[255:192]

#### VPERMILPD (128-bit immediate version)

IF (imm8[0] = 0) THEN DEST[63:0]  $\leftarrow$  SRC1[63:0]

IF (imm8[0] = 1) THEN DEST[63:0]  $\leftarrow$  SRC1[127:64]

IF (imm8[1] = 0) THEN DEST[127:64]  $\leftarrow$  SRC1[63:0]

IF (imm8[1] = 1) THEN DEST[127:64]  $\leftarrow$  SRC1[127:64]

DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPERMILPD (256-bit variable version)

IF (SRC2[1] = 0) THEN DEST[63:0]  $\leftarrow$  SRC1[63:0]

IF (SRC2[1] = 1) THEN DEST[63:0]  $\leftarrow$  SRC1[127:64]

IF (SRC2[65] = 0) THEN DEST[127:64]  $\leftarrow$  SRC1[63:0]

IF (SRC2[65] = 1) THEN DEST[127:64]  $\leftarrow$  SRC1[127:64]

IF (SRC2[129] = 0) THEN DEST[191:128]  $\leftarrow SRC1[191:128]$ 

IF (SRC2[129] = 1) THEN DEST[191:128]←SRC1[255:192]

IF (SRC2[193] = 0) THEN DEST[255:192]  $\leftarrow$  SRC1[191:128]

IF (SRC2[193] = 1) THEN DEST[255:192]  $\leftarrow$  SRC1[255:192]

## VPERMILPD (128-bit variable version)

IF (SRC2[1] = 0) THEN DEST[63:0]  $\leftarrow$  SRC1[63:0] IF (SRC2[1] = 1) THEN DEST[63:0]  $\leftarrow$  SRC1[127:64] IF (SRC2[65] = 0) THEN DEST[127:64]  $\leftarrow$  SRC1[127:64]  $\leftarrow$  SRC1[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

## Intel C/C++ Compiler Intrinsic Equivalent

```
        VPERMILPD:
        __m128d _mm_permute_pd (__m128d a, int control)

        VPERMILPD:
        __m256d _mm256_permute_pd (__m256d a, int control)

        VPERMILPD:
        __m128d _mm_permutevar_pd (__m128d a, __m128i control);

        VPERMILPD:
        __m256d _mm256_permutevar_pd (__m256d a, __m256i control);
```

## **SIMD Floating-Point Exceptions**

None.

## **Other Exceptions**

See Exceptions Type 6; additionally #UD If VEX.W = 1

# **VPERMILPS** — Permute Single-Precision Floating-Point Values

| Opcode/<br>Instruction                                          | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                         |
|-----------------------------------------------------------------|-----------|------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| VEX.NDS.128.66.0F38.W0 OC /r<br>VPERMILPS xmm1, xmm2, xmm3/m128 | RVM       | V/V                          | AVX                      | Permute single-precision floating-point values in <i>xmm2</i> using controls from <i>xmm3/mem</i> and store result in <i>xmm1</i> . |
| VEX.128.66.0F3A.W0 04 /r ib<br>VPERMILPS xmm1, xmm2/m128, imm8  | RMI       | V/V                          | AVX                      | Permute single-precision floating-point values in <i>xmm2/mem</i> using controls from <i>imm8</i> and store result in <i>xmm1</i> . |
| VEX.NDS.256.66.0F38.W0 OC /r<br>VPERMILPS ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX                      | Permute single-precision floating-point values in <i>ymm2</i> using controls from <i>ymm3/mem</i> and store result in <i>ymm1</i> . |
| VEX.256.66.0F3A.W0 04 /r ib<br>VPERMILPS ymm1, ymm2/m256, imm8  | RMI       | V/V                          | AVX                      | Permute single-precision floating-point values in <i>ymm2/mem</i> using controls from <i>imm8</i> and store result in <i>ymm1</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3     | Operand 4 |  |
|-------|---------------|---------------|---------------|-----------|--|
| RVM   | ModRM:reg (w) | VEX.νννν (r)  | ModRM:r/m (r) | NA        |  |
| RMI   | ModRM:reg (w) | ModRM:r/m (r) | imm8          | NA        |  |

# **Description**

(variable control version)

Permute single-precision floating-point values in the first source operand (second operand) using 8-bit control fields in the low bytes of corresponding elements the shuffle control (third operand) and store results in the destination operand (first operand). The first source operand is a YMM register, the second source operand is a YMM register or a 256-bit memory location, and the destination operand is a YMM register.



Figure 4-40. VPERMILPS Operation

There is one control byte per destination single-precision element. Each control byte is aligned with the low 8 bits of the corresponding single-precision destination element. Each control byte contains a 2-bit select field (see Figure 4-41) that determines which of the source elements are selected. Source elements are restricted to lie in the same source 128-bit region as the destination.



Figure 4-41. VPERMILPS Shuffle Control

#### (immediate control version)

Permute single-precision floating-point values in the first source operand (second operand) using four 2-bit control fields in the 8-bit immediate and store results in the destination operand (first operand). The source operand is a YMM register or 256-bit memory location and the destination operand is a YMM register. This is similar to a wider version of PSHUFD, just operating on single-precision floating-point values.

Note: For the VEX.128.66.0F3A 04 instruction version, VEX.vvvv is reserved and must be 1111b otherwise instruction will #UD.

Note: For the VEX.256.66.0F3A 04 instruction version, VEX.vvvv is reserved and must be 1111b otherwise instruction will #UD.

## Operation

## VPERMILPS (256-bit immediate version)

```
\begin{split} \mathsf{DEST}[31:0] &\leftarrow \mathsf{Select4}(\mathsf{SRC1}[127:0], \mathsf{imm8}[1:0]); \\ \mathsf{DEST}[63:32] &\leftarrow \mathsf{Select4}(\mathsf{SRC1}[127:0], \mathsf{imm8}[3:2]); \\ \mathsf{DEST}[95:64] &\leftarrow \mathsf{Select4}(\mathsf{SRC1}[127:0], \mathsf{imm8}[5:4]); \\ \mathsf{DEST}[127:96] &\leftarrow \mathsf{Select4}(\mathsf{SRC1}[127:0], \mathsf{imm8}[7:6]); \\ \mathsf{DEST}[159:128] &\leftarrow \mathsf{Select4}(\mathsf{SRC1}[255:128], \mathsf{imm8}[1:0]); \\ \mathsf{DEST}[191:160] &\leftarrow \mathsf{Select4}(\mathsf{SRC1}[255:128], \mathsf{imm8}[3:2]); \\ \mathsf{DEST}[223:192] &\leftarrow \mathsf{Select4}(\mathsf{SRC1}[255:128], \mathsf{imm8}[5:4]); \\ \mathsf{DEST}[255:224] &\leftarrow \mathsf{Select4}(\mathsf{SRC1}[255:128], \mathsf{imm8}[7:6]); \\ \end{split}
```

#### VPERMILPS (128-bit immediate version)

```
DEST[31:0] ← Select4(SRC1[127:0], imm8[1:0]);

DEST[63:32] ← Select4(SRC1[127:0], imm8[3:2]);

DEST[95:64] ← Select4(SRC1[127:0], imm8[5:4]);

DEST[127:96] ← Select4(SRC1[127:0], imm8[7:6]);

DEST[VLMAX-1:128] ← 0
```

#### VPERMILPS (256-bit variable version)

$$\begin{split} \mathsf{DEST}[31:0] &\leftarrow \mathsf{Select4}(\mathsf{SRC1}[127:0], \mathsf{SRC2}[1:0]); \\ \mathsf{DEST}[63:32] &\leftarrow \mathsf{Select4}(\mathsf{SRC1}[127:0], \mathsf{SRC2}[33:32]); \\ \mathsf{DEST}[95:64] &\leftarrow \mathsf{Select4}(\mathsf{SRC1}[127:0], \mathsf{SRC2}[65:64]); \\ \mathsf{DEST}[127:96] &\leftarrow \mathsf{Select4}(\mathsf{SRC1}[127:0], \mathsf{SRC2}[97:96]); \\ \mathsf{DEST}[159:128] &\leftarrow \mathsf{Select4}(\mathsf{SRC1}[255:128], \mathsf{SRC2}[129:128]); \\ \mathsf{DEST}[191:160] &\leftarrow \mathsf{Select4}(\mathsf{SRC1}[255:128], \mathsf{SRC2}[161:160]); \\ \mathsf{DEST}[223:192] &\leftarrow \mathsf{Select4}(\mathsf{SRC1}[255:128], \mathsf{SRC2}[193:192]); \\ \mathsf{DEST}[255:224] &\leftarrow \mathsf{Select4}(\mathsf{SRC1}[255:128], \mathsf{SRC2}[225:224]); \\ \end{split}$$

#### VPERMILPS (128-bit variable version)

DEST[31:0] ← Select4(SRC1[127:0], SRC2[1:0]); DEST[63:32] ← Select4(SRC1[127:0], SRC2[33:32]); DEST[95:64] ← Select4(SRC1[127:0], SRC2[65:64]); DEST[127:96] ← Select4(SRC1[127:0], SRC2[97:96]); DEST[VLMAX-1:128] ← 0

## Intel C/C++ Compiler Intrinsic Equivalent

```
      VPERMILPS:
      __m128 _mm_permute_ps (__m128 a, int control);

      VPERMILPS:
      __m256 _mm256_permute_ps (__m256 a, int control);

      VPERMILPS:
      __m128 _mm_permutevar_ps (__m128 a, __m128i control);

      VPERMILPS:
      __m256 _mm256_permutevar_ps (__m256 a, __m256i control);
```

#### SIMD Floating-Point Exceptions

None.

## Other Exceptions

See Exceptions Type 6; additionally #UD If VEX.W = 1.

# VPERM2F128 — Permute Floating-Point Values

| Opcode/<br>Instruction                                                    | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                                |
|---------------------------------------------------------------------------|-----------|------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.NDS.256.66.0F3A.W0 06 /r ib<br>VPERM2F128 ymm1, ymm2, ymm3/m256, imm8 | RVMI      | V/V                          | AVX                      | Permute 128-bit floating-point fields in <i>ymm2</i> and <i>ymm3/mem</i> using controls from <i>imm8</i> and store result in <i>ymm1</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2    | Operand 3     | Operand 4 |  |
|-------|---------------|--------------|---------------|-----------|--|
| RVMI  | ModRM:reg (w) | VEX.vvvv (г) | ModRM:r/m (r) | imm8      |  |

## **Description**

Permute 128 bit floating-point-containing fields from the first source operand (second operand) and second source operand (third operand) using bits in the 8-bit immediate and store results in the destination operand (first operand). The first source operand is a YMM register, the second source operand is a YMM register or a 256-bit memory location, and the destination operand is a YMM register.



Figure 4-42. VPERM2F128 Operation

Imm8[1:0] select the source for the first destination 128-bit field, imm8[5:4] select the source for the second destination field. If imm8[3] is set, the low 128-bit field is zeroed. If imm8[7] is set, the high 128-bit field is zeroed.

VEX.L must be 1, otherwise the instruction will #UD.

## Operation

#### VPERM2F128

CASE IMM8[1:0] of 0: DEST[127:0]  $\leftarrow$  SRC1[127:0] 1: DEST[127:0]  $\leftarrow$  SRC1[255:128] 2: DEST[127:0]  $\leftarrow$  SRC2[127:0] 3: DEST[127:0]  $\leftarrow$  SRC2[255:128] ESAC

CASE IMM8[5:4] of

0: DEST[255:128] ← SRC1[127:0] 1: DEST[255:128] ← SRC1[255:128] 2: DEST[255:128] ← SRC2[127:0] 3: DEST[255:128] ← SRC2[255:128] ESAC

IF (imm8[3])  $DEST[127:0] \leftarrow 0$ FI

IF (imm8[7])

DEST[VLMAX-1:128] ← 0

FI

# Intel C/C++ Compiler Intrinsic Equivalent

 VPERM2F128:
 \_m256 \_mm256\_permute2f128\_ps (\_\_m256 a, \_\_m256 b, int control)

 VPERM2F128:
 \_m256d \_mm256\_permute2f128\_pd (\_\_m256d a, \_\_m256d b, int control)

 VPERM2F128:
 \_m256i \_mm256\_permute2f128\_si256 (\_\_m256i a, \_\_m256i b, int control)

# **SIMD Floating-Point Exceptions**

None.

# **Other Exceptions**

See Exceptions Type 6; additionally #UD If VEX.L = 0 If VEX.W = 1.

# VPMASKMOV — Conditional SIMD Integer Packed Loads and Stores

| Opcode/<br>Instruction                                                             | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                           |
|------------------------------------------------------------------------------------|-----------|-----------------------|--------------------------|-------------------------------------------------------------------------------------------------------|
| VEX.NDS.128.66.0F38.W0 8C /r<br>VPMASKMOVD xmm1, xmm2, m128                        | RVM       | V/V                   | AVX2                     | Conditionally load dword values from <i>m128</i> using mask in <i>xmm2</i> and store in <i>xmm1</i> . |
| VEX.NDS.256.66.0F38.W0 8C /r<br>VPMASKMOVD ymm1, ymm2, m256                        | RVM       | V/V                   | AVX2                     | Conditionally load dword values from <i>m256</i> using mask in <i>ymm2</i> and store in <i>ymm1</i> . |
| VEX.NDS.128.66.0F38.W1 8C /r<br>VPMASKMOVQ xmm1, xmm2, m128                        | RVM       | V/V                   | AVX2                     | Conditionally load qword values from <i>m128</i> using mask in <i>xmm2</i> and store in <i>xmm1</i> . |
| VEX.NDS.256.66.0F38.W1 8C /r<br>VPMASKMOVQ ymm1, ymm2, m256                        | RVM       | V/V                   | AVX2                     | Conditionally load qword values from <i>m256</i> using mask in <i>ymm2</i> and store in <i>ymm1</i> . |
| VEX.NDS.128.66.0F38.W0 8E /r<br>VPMASKMOVD <i>m128, xmm1, xmm2</i>                 | MVR       | V/V                   | AVX2                     | Conditionally store dword values from <i>xmm2</i> using mask in <i>xmm1</i> .                         |
| VEX.NDS.256.66.0F38.W0 8E /r<br>VPMASKMOVD <i>m256</i> , <i>ymm1</i> , <i>ymm2</i> | MVR       | V/V                   | AVX2                     | Conditionally store dword values from <i>ymm2</i> using mask in <i>ymm1</i> .                         |
| VEX.NDS.128.66.0F38.W1 8E /r<br>VPMASKMOVQ m128, xmm1, xmm2                        | MVR       | V/V                   | AVX2                     | Conditionally store qword values from <i>xmm2</i> using mask in <i>xmm1</i> .                         |
| VEX.NDS.256.66.0F38.W1 8E /r<br>VPMASKMOVQ <i>m256, ymm1, ymm2</i>                 | MVR       | V/V                   | AVX2                     | Conditionally store qword values from <i>ymm2</i> using mask in <i>ymm1</i> .                         |

#### Instruction Operand Encoding

| 0 | p/En   | Operand 1    | Operand 2 | Operand 3     | Operand 4 |
|---|--------|--------------|-----------|---------------|-----------|
| F | RVM Mo | odRM:reg (w) | VEX.vvvv  | ModRM:r/m (r) | NA        |
| 1 | 1VR Mo | odRM:r/m (w) | VEX.vvvv  | ModRM:reg (r) | NA        |

#### **Description**

Conditionally moves packed data elements from the second source operand into the corresponding data element of the destination operand, depending on the mask bits associated with each data element. The mask bits are specified in the first source operand.

The mask bit for each data element is the most significant bit of that element in the first source operand. If a mask is 1, the corresponding data element is copied from the second source operand to the destination operand. If the mask is 0, the corresponding data element is set to zero in the load form of these instructions, and unmodified in the store form.

The second source operand is a memory address for the load form of these instructions. The destination operand is a memory address for the store form of these instructions. The other operands are either XMM registers (for VEX.128 version) or YMM registers (for VEX.256 version).

Faults occur only due to mask-bit required memory accesses that caused the faults. Faults will not occur due to referencing any memory location if the corresponding mask bit for that memory location is 0. For example, no faults will be detected if the mask bits are all zero.

Unlike previous MASKMOV instructions (MASKMOVQ and MASKMOVDQU), a nontemporal hint is not applied to these instructions.

Instruction behavior on alignment check reporting with mask bits of less than all 1s are the same as with mask bits of all 1s.

VMASKMOV should not be used to access memory mapped I/O as the ordering of the individual loads or stores it does is implementation specific.

In cases where mask bits indicate data should not be loaded or stored paging A and D bits will be set in an implementation dependent way. However, A and D bits are always set for pages where data is actually loaded/stored.

Note: for load forms, the first source (the mask) is encoded in VEX.vvvv; the second source is encoded in rm\_field, and the destination register is encoded in reg\_field.

Note: for store forms, the first source (the mask) is encoded in VEX.vvvv; the second source register is encoded in reg\_field, and the destination memory location is encoded in rm\_field.

## Operation

## VPMASKMOVD - 256-bit load

 $\begin{aligned} \mathsf{DEST}[31:0] &\leftarrow \mathsf{IF} \left(\mathsf{SRC1}[31]\right) \mathsf{Load}\_32(\mathsf{mem}) \; \mathsf{ELSE} \; \mathsf{O} \\ \mathsf{DEST}[63:32] &\leftarrow \mathsf{IF} \left(\mathsf{SRC1}[63]\right) \mathsf{Load}\_32(\mathsf{mem} + 4) \; \mathsf{ELSE} \; \mathsf{O} \\ \mathsf{DEST}[95:64] &\leftarrow \mathsf{IF} \left(\mathsf{SRC1}[95]\right) \mathsf{Load}\_32(\mathsf{mem} + 8) \; \mathsf{ELSE} \; \mathsf{O} \\ \mathsf{DEST}[127:96] &\leftarrow \mathsf{IF} \left(\mathsf{SRC1}[127]\right) \mathsf{Load}\_32(\mathsf{mem} + 12) \; \mathsf{ELSE} \; \mathsf{O} \\ \mathsf{DEST}[159:128] &\leftarrow \mathsf{IF} \left(\mathsf{SRC1}[159]\right) \mathsf{Load}\_32(\mathsf{mem} + 16) \; \mathsf{ELSE} \; \mathsf{O} \\ \mathsf{DEST}[191:160] &\leftarrow \mathsf{IF} \left(\mathsf{SRC1}[191]\right) \mathsf{Load}\_32(\mathsf{mem} + 20) \; \mathsf{ELSE} \; \mathsf{O} \\ \mathsf{DEST}[223:192] &\leftarrow \mathsf{IF} \left(\mathsf{SRC1}[223]\right) \mathsf{Load}\_32(\mathsf{mem} + 24) \; \mathsf{ELSE} \; \mathsf{O} \\ \mathsf{DEST}[255:224] &\leftarrow \mathsf{IF} \left(\mathsf{SRC1}[255]\right) \mathsf{Load}\_32(\mathsf{mem} + 28) \; \mathsf{ELSE} \; \mathsf{O} \end{aligned}$ 

#### VPMASKMOVD -128-bit load

DEST[31:0] ← IF (SRC1[31]) Load\_32(mem) ELSE 0 DEST[63:32] ← IF (SRC1[63]) Load\_32(mem + 4) ELSE 0 DEST[95:64] ← IF (SRC1[95]) Load\_32(mem + 8) ELSE 0 DEST[127:97] ← IF (SRC1[127]) Load\_32(mem + 12) ELSE 0 DEST[VLMAX-1:128] ← 0

#### VPMASKMOVQ - 256-bit load

DEST[63:0] ← IF (SRC1[63]) Load\_64(mem) ELSE 0 DEST[127:64] ← IF (SRC1[127]) Load\_64(mem + 8) ELSE 0 DEST[195:128] ← IF (SRC1[191]) Load\_64(mem + 16) ELSE 0 DEST[255:196] ← IF (SRC1[255]) Load\_64(mem + 24) ELSE 0

#### VPMASKMOVQ - 128-bit load

DEST[63:0]  $\leftarrow$  IF (SRC1[63]) Load\_64(mem) ELSE 0 DEST[127:64]  $\leftarrow$  IF (SRC1[127]) Load\_64(mem + 16) ELSE 0 DEST[VLMAX-1:128]  $\leftarrow$  0

#### VPMASKMOVD - 256-bit store

IF (SRC1[31]) DEST[31:0] ← SRC2[31:0]

IF (SRC1[63]) DEST[63:32] ← SRC2[63:32]

IF (SRC1[95]) DEST[95:64] ← SRC2[95:64]

IF (SRC1[127]) DEST[127:96] ← SRC2[127:96]

IF (SRC1[159]) DEST[159:128] ← SRC2[159:128]

IF (SRC1[191]) DEST[191:160] ← SRC2[191:160]

IF (SRC1[223]) DEST[223:192] ← SRC2[223:192]

IF (SRC1[255]) DEST[255:224] ← SRC2[255:224]

## VPMASKMOVD - 128-bit store

IF (SRC1[31]) DEST[31:0] ← SRC2[31:0] IF (SRC1[63]) DEST[63:32] ← SRC2[63:32] IF (SRC1[95]) DEST[95:64] ← SRC2[95:64] IF (SRC1[127]) DEST[127:96] ← SRC2[127:96]

#### VPMASKMOVQ - 256-bit store

IF (SRC1[63]) DEST[63:0] ← SRC2[63:0] IF (SRC1[127]) DEST[127:64] ← SRC2[127:64] IF (SRC1[191]) DEST[191:128] ← SRC2[191:128] IF (SRC1[255]) DEST[255:192] ← SRC2[255:192]

#### VPMASKMOVQ - 128-bit store

IF (SRC1[63]) DEST[63:0]  $\leftarrow$  SRC2[63:0] IF (SRC1[127]) DEST[127:64]  $\leftarrow$  SRC2[127:64]

## Intel C/C++ Compiler Intrinsic Equivalent

```
VPMASKMOVD: __m256i _mm256_maskload_epi32(int const *a, __m256i mask)

VPMASKMOVD: void __mm256_maskstore_epi32(int *a, __m256i mask, __m256i b)

VPMASKMOVQ: __m256i _mm256_maskload_epi64(__int64 const *a, __m256i mask);

VPMASKMOVQ: void __mm256_maskstore_epi64(__int64 *a, __m256i mask, __m256d b);

VPMASKMOVD: __m128i _mm_maskload_epi32(int const *a, __m128i mask)

VPMASKMOVD: void __mm_maskstore_epi32(int *a, __m128i mask, __m128 b)

VPMASKMOVQ: __m128i _mm_maskload_epi64(__int cont *a, __m128i mask);

VPMASKMOVQ: void __mm_maskstore_epi64(__int64 *a, __m128i mask, __m128i b);
```

## SIMD Floating-Point Exceptions

None

## Other Exceptions

See Exceptions Type 6 (No AC# reported for any mask bit combinations).

## VPSLLVD/VPSLLVQ — Variable Bit Shift Left Logical

| Opcode/<br>Instruction                                        | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                              |
|---------------------------------------------------------------|-----------|-----------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.NDS.128.66.0F38.W0 47 /r<br>VPSLLVD xmm1, xmm2, xmm3/m128 | RVM       | V/V                   | AVX2                     | Shift bits in doublewords in $xmm2$ left by amount specified in the corresponding element of $xmm3/m128$ while shifting in Os.           |
| VEX.NDS.128.66.0F38.W1 47 /r<br>VPSLLVQ xmm1, xmm2, xmm3/m128 | RVM       | V/V                   | AVX2                     | Shift bits in quadwords in $xmm2$ left by amount specified in the corresponding element of $xmm3/m128$ while shifting in Os.             |
| VEX.NDS.256.66.0F38.W0 47 /r<br>VPSLLVD ymm1, ymm2, ymm3/m256 | RVM       | V/V                   | AVX2                     | Shift bits in doublewords in <i>ymm2</i> left by amount specified in the corresponding element of <i>ymm3/m256</i> while shifting in Os. |
| VEX.NDS.256.66.0F38.W1 47 /r<br>VPSLLVQ ymm1, ymm2, ymm3/m256 | RVM       | V/V                   | AVX2                     | Shift bits in quadwords in <i>ymm2</i> left by amount specified in the corresponding element of <i>ymm3/m256</i> while shifting in Os.   |

### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2 | Operand 3     | Operand 4 |  |
|-------|---------------|-----------|---------------|-----------|--|
| RVM   | ModRM:reg (w) | VEX.vvvv  | ModRM:r/m (r) | NA        |  |

## Description

Shifts the bits in the individual data elements (doublewords, or quadword) in the first source operand to the left by the count value of respective data elements in the second source operand. As the bits in the data elements are shifted left, the empty low-order bits are cleared (set to 0).

The count values are specified individually in each data element of the second source operand. If the unsigned integer value specified in the respective data element of the second source operand is greater than 31 (for doublewords), or 63 (for a quadword), then the destination data element are written with 0.

VEX.128 encoded version: The destination and first source operands are XMM registers. The count operand can be either an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM register are zeroed.

VEX.256 encoded version: The destination and first source operands are YMM registers. The count operand can be either an YMM register or a 256-bit memory location.

### Operation

### VPSLLVD (VEX.128 version)

COUNT\_0  $\leftarrow$  SRC2[31:0]

(\* Repeat Each COUNT i for the 2nd through 4th dwords of SRC2\*)

COUNT\_3  $\leftarrow$  SRC2[127:96];

IF COUNT 0 < 32 THEN

DEST[31:0]  $\leftarrow$  ZeroExtend(SRC1[31:0] << COUNT\_0);

**ELSE** 

DEST[31:0]  $\leftarrow$  0;

(\* Repeat shift operation for 2nd through 4th dwords \*)

IF COUNT 3 < 32 THEN

DEST[127:96]  $\leftarrow$  ZeroExtend(SRC1[127:96] << COUNT\_3);

**ELSE** 

DEST[127:96]  $\leftarrow$  0;

DEST[VLMAX-1:128]  $\leftarrow$  0;

```
VPSLLVD (VEX.256 version)
COUNT 0 \leftarrow SRC2[31:0];
   (* Repeat Each COUNT_i for the 2nd through 7th dwords of SRC2*)
COUNT 7 \leftarrow SRC2[255:224];
IF COUNT_0 < 32 THEN
DEST[31:0] \leftarrow ZeroExtend(SRC1[31:0] << COUNT_0);
ELSE
DEST[31:0] \leftarrow 0;
   (* Repeat shift operation for 2nd through 7th dwords *)
IF COUNT 7 < 32 THEN
DEST[255:224] \leftarrow ZeroExtend(SRC1[255:224] << COUNT_7);
ELSE
DEST[255:224] \leftarrow 0;
VPSLLVQ (VEX.128 version)
COUNT_0 \leftarrow SRC2[63:0];
COUNT_1 \leftarrow SRC2[127:64];
IF COUNT 0 < 64THEN
DEST[63:0] \leftarrow ZeroExtend(SRC1[63:0] << COUNT_0);
ELSE
DEST[63:0] \leftarrow 0;
IF COUNT 1 < 64 THEN
DEST[127:64] \leftarrow ZeroExtend(SRC1[127:64] << COUNT 1);
ELSE
DEST[127:96] \leftarrow 0;
DEST[VLMAX-1:128] \leftarrow 0;
VPSLLVQ (VEX.256 version)
COUNT 0 \leftarrow SRC2[5:0];
   (* Repeat Each COUNT_i for the 2nd through 4th dwords of SRC2*)
COUNT_3 \leftarrow SRC2[197:192];
IF COUNT_0 < 64THEN
DEST[63:0] \leftarrow ZeroExtend(SRC1[63:0] << COUNT_0);
ELSE
DEST[63:0] \leftarrow 0;
   (* Repeat shift operation for 2nd through 4th dwords *)
IF COUNT 3 < 64 THEN
DEST[255:192] \leftarrow ZeroExtend(SRC1[255:192] << COUNT_3);
ELSE
DEST[255:192] \leftarrow 0;
Intel C/C++ Compiler Intrinsic Equivalent
VPSLLVD: __m256i _mm256_sllv_epi32 (__m256i m, __m256i count)
VPSLLVD: __m128i _mm_sllv_epi32 (__m128i m, __m128i count)
VPSLLVQ: __m256i _mm256_sllv_epi64 (__m256i m, __m256i count)
VPSLLVQ: m128i mm sllv epi64 ( m128i m, m128i count)
SIMD Floating-Point Exceptions
None
```

## Other Exceptions

See Exceptions Type 4

## VPSRAVD — Variable Bit Shift Right Arithmetic

| Opcode/<br>Instruction                                        | Op/<br>En | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                                          |
|---------------------------------------------------------------|-----------|-----------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.NDS.128.66.0F38.W0 46 /r<br>VPSRAVD xmm1, xmm2, xmm3/m128 | RVM       | V/V                   | AVX2                     | Shift bits in doublewords in <i>xmm2</i> right by amount specified in the corresponding element of <i>xmm3/m128</i> while shifting in the sign bits. |
| VEX.NDS.256.66.0F38.W0 46 /r<br>VPSRAVD ymm1, ymm2, ymm3/m256 | RVM       | V/V                   | AVX2                     | Shift bits in doublewords in <i>ymm2</i> right by amount specified in the corresponding element of <i>ymm3/m256</i> while shifting in the sign bits. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3     | Operand 4 |  |
|-------|---------------|-----------|---------------|-----------|--|
| RVM   | ModRM:reg (w) | VEX.vvvv  | ModRM:r/m (r) | NA        |  |

## **Description**

Shifts the bits in the individual doubleword data elements in the first source operand to the right by the count value of respective data elements in the second source operand. As the bits in each data element are shifted right, the empty high-order bits are filled with the sign bit of the source element.

The count values are specified individually in each data element of the second source operand. If the unsigned integer value specified in the respective data element of the second source operand is greater than 31, then the destination data element are filled with the corresponding sign bit of the source element.

VEX.128 encoded version: The destination and first source operands are XMM registers. The count operand can be either an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM register are zeroed.

VEX.256 encoded version: The destination and first source operands are YMM registers. The count operand can be either an YMM register or a 256-bit memory location.

#### Operation

## VPSRAVD (VEX.128 version)

```
COUNT_0 \leftarrow SRC2[31: 0]

(* Repeat Each COUNT_i for the 2nd through 4th dwords of SRC2*)

COUNT_3 \leftarrow SRC2[127:112];

IF COUNT_0 < 32 THEN

DEST[31:0] \leftarrow SignExtend(SRC1[31:0] >> COUNT_0);

ELSE

For (i = 0 to 31) DEST[i + 0] \leftarrow (SRC1[31]);

FI;

(* Repeat shift operation for 2nd through 4th dwords *)

IF COUNT_3 < 32 THEN

DEST[127:96] \leftarrow SignExtend(SRC1[127:96] >> COUNT_3);

ELSE

For (i = 0 to 31) DEST[i + 96] \leftarrow (SRC1[127]);

FI;

DEST[VLMAX-1:128] \leftarrow 0;
```

## VPSRAVD (VEX.256 version)

```
COUNT_0 \leftarrow SRC2[31:0]; 

(* Repeat Each COUNT_i for the 2nd through 7th dwords of SRC2*) 

COUNT_7 \leftarrow SRC2[255:224]; 

IF COUNT_0 < 32 THEN 

DEST[31:0] \leftarrow SignExtend(SRC1[31:0] >> COUNT_0); 

ELSE 

For (i = 0 to 31) DEST[i + 0] \leftarrow (SRC1[31]); 

FI; 

(* Repeat shift operation for 2nd through 7th dwords *) 

IF COUNT_7 < 32 THEN 

DEST[255:224] \leftarrow SignExtend(SRC1[255:224] >> COUNT_7); 

ELSE 

For (i = 0 to 31) DEST[i + 224] \leftarrow (SRC1[255]); 

FI;
```

## Intel C/C++ Compiler Intrinsic Equivalent

```
VPSRAVD: __m256i _mm256_srav_epi32 (__m256i m, __m256i count)

VPSRAVD: __m128i _mm_srav_epi32 (__m128i m, __m128i count)
```

## **SIMD Floating-Point Exceptions**

None

### Other Exceptions

See Exceptions Type 4; additionally #UD If VEX.W = 1.

## VPSRLVD/VPSRLVQ — Variable Bit Shift Right Logical

| Opcode/<br>Instruction                                                                         | Op/<br>EN | 64/32<br>-bit<br>Mode | CPUID<br>Feature<br>Flag | Description                                                                                                                               |
|------------------------------------------------------------------------------------------------|-----------|-----------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| VEX.NDS.128.66.0F38.W0 45 /r<br>VPSRLVD <i>xmm1</i> , <i>xmm2</i> , <i>xmm3</i> / <i>m</i> 128 | RVM       | V/V                   | AVX2                     | Shift bits in doublewords in <i>xmm2</i> right by amount specified in the corresponding element of <i>xmm3/m128</i> while shifting in Os. |
| VEX.NDS.128.66.0F38.W1 45 /r<br>VPSRLVQ xmm1, xmm2, xmm3/m128                                  | RVM       | V/V                   | AVX2                     | Shift bits in quadwords in $xmm2$ right by amount specified in the corresponding element of $xmm3/m128$ while shifting in Os.             |
| VEX.NDS.256.66.0F38.W0 45 /r<br>VPSRLVD ymm1, ymm2, ymm3/m256                                  | RVM       | V/V                   | AVX2                     | Shift bits in doublewords in <i>ymm2</i> right by amount specified in the corresponding element of <i>ymm3/m256</i> while shifting in Os. |
| VEX.NDS.256.66.0F38.W1 45 /r<br>VPSRLVQ ymm1, ymm2, ymm3/m256                                  | RVM       | V/V                   | AVX2                     | Shift bits in quadwords in <i>ymm2</i> right by amount specified in the corresponding element of <i>ymm3/m256</i> while shifting in Os.   |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3     | Operand 4 | Ī |
|-------|---------------|-----------|---------------|-----------|---|
| RVM   | ModRM:reg (w) | VEX.vvvv  | ModRM:r/m (r) | NA        |   |

## Description

Shifts the bits in the individual data elements (doublewords, or quadword) in the first source operand to the right by the count value of respective data elements in the second source operand. As the bits in the data elements are shifted right, the empty high-order bits are cleared (set to 0).

The count values are specified individually in each data element of the second source operand. If the unsigned integer value specified in the respective data element of the second source operand is greater than 31 (for doublewords), or 63 (for a quadword), then the destination data element are written with 0.

VEX.128 encoded version: The destination and first source operands are XMM registers. The count operand can be either an XMM register or a 128-bit memory location. Bits (VLMAX-1:128) of the corresponding YMM register are zeroed.

VEX.256 encoded version: The destination and first source operands are YMM registers. The count operand can be either an YMM register or a 256-bit memory location.

### Operation

### VPSRLVD (VEX.128 version)

 $COUNT_0 \leftarrow SRC2[31:0]$ 

(\* Repeat Each COUNT i for the 2nd through 4th dwords of SRC2\*)

COUNT\_3  $\leftarrow$  SRC2[127:96];

IF COUNT 0 < 32 THEN

DEST[31:0]  $\leftarrow$  ZeroExtend(SRC1[31:0] >> COUNT\_0);

**ELSE** 

DEST[31:0]  $\leftarrow$  0;

(\* Repeat shift operation for 2nd through 4th dwords \*)

IF COUNT 3 < 32 THEN

DEST[127:96]  $\leftarrow$  ZeroExtend(SRC1[127:96] >> COUNT\_3);

**ELSE** 

DEST[127:96]  $\leftarrow$  0;

DEST[VLMAX-1:128]  $\leftarrow$  0;

```
VPSRLVD (VEX.256 version)
COUNT 0 \leftarrow SRC2[31:0];
   (* Repeat Each COUNT_i for the 2nd through 7th dwords of SRC2*)
COUNT 7 \leftarrow SRC2[255:224];
IF COUNT_0 < 32 THEN
DEST[31:0] \leftarrow ZeroExtend(SRC1[31:0] >> COUNT_0);
ELSE
DEST[31:0] \leftarrow 0;
   (* Repeat shift operation for 2nd through 7th dwords *)
IF COUNT 7 < 32 THEN
DEST[255:224] \leftarrow ZeroExtend(SRC1[255:224] >> COUNT_7);
ELSE
DEST[255:224] \leftarrow 0;
VPSRLVQ (VEX.128 version)
COUNT_0 \leftarrow SRC2[63:0];
COUNT_1 \leftarrow SRC2[127:64];
IF COUNT 0 < 64 THEN
DEST[63:0] \leftarrow ZeroExtend(SRC1[63:0] >> COUNT_0);
ELSE
DEST[63:0] \leftarrow 0;
IF COUNT 1 < 64THEN
DEST[127:64] \leftarrow ZeroExtend(SRC1[127:64] >> COUNT 1);
ELSE
DEST[127:64] \leftarrow 0;
DEST[VLMAX-1:128] \leftarrow 0;
VPSRLVQ (VEX.256 version)
COUNT 0 \leftarrow SRC2[63:0];
   (* Repeat Each COUNT_i for the 2nd through 4th dwords of SRC2*)
COUNT_3 \leftarrow SRC2[255: 192];
IF COUNT_0 < 64 THEN
DEST[63:0] \leftarrow ZeroExtend(SRC1[63:0] >> COUNT_0);
ELSE
DEST[63:0] \leftarrow 0;
   (* Repeat shift operation for 2nd through 4th dwords *)
IF COUNT 3 < 64THEN
DEST[255:192] \leftarrow ZeroExtend(SRC1[255:192] >> COUNT_3);
ELSE
DEST[255:192] \leftarrow 0;
Intel C/C++ Compiler Intrinsic Equivalent
VPSRLVD: __m256i _mm256_srlv_epi32 (__m256i m, __m256i count);
VPSRLVD: __m128i _mm_srlv_epi32 (__m128i m, __m128i count);
VPSRLVQ: __m256i _mm256_srlv_epi64 (__m256i m, __m256i count);
VPSRLVQ: m128i mm srlv epi64 ( m128i m, m128i count);
SIMD Floating-Point Exceptions
None
```

### Other Exceptions

See Exceptions Type 4

### VTESTPD/VTESTPS—Packed Bit Test

| Opcode/<br>Instruction                              | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                         |
|-----------------------------------------------------|-----------|------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------|
| VEX.128.66.0F38.W0 0E /r<br>VTESTPS xmm1, xmm2/m128 | RM        | V/V                          | AVX                      | Set ZF and CF depending on sign bit AND and ANDN of packed single-precision floating-point sources. |
| VEX.256.66.0F38.W0 0E /r<br>VTESTPS ymm1, ymm2/m256 | RM        | V/V                          | AVX                      | Set ZF and CF depending on sign bit AND and ANDN of packed single-precision floating-point sources. |
| VEX.128.66.0F38.W0 0F /r<br>VTESTPD xmm1, xmm2/m128 | RM        | V/V                          | AVX                      | Set ZF and CF depending on sign bit AND and ANDN of packed double-precision floating-point sources. |
| VEX.256.66.0F38.W0 0F /r<br>VTESTPD ymm1, ymm2/m256 | RM        | V/V                          | AVX                      | Set ZF and CF depending on sign bit AND and ANDN of packed double-precision floating-point sources. |

### Instruction Operand Encoding

|       |               | -             |           |           |  |
|-------|---------------|---------------|-----------|-----------|--|
| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |  |
| RM    | ModRM:reg (r) | ModRM:r/m (r) | NA        | NA        |  |

### **Description**

VTESTPS performs a bitwise comparison of all the sign bits of the packed single-precision elements in the first source operation and corresponding sign bits in the second source operand. If the AND of the source sign bits with the dest sign bits produces all zeros, the ZF is set else the ZF is clear. If the AND of the source sign bits with the inverted dest sign bits produces all zeros the CF is set else the CF is clear. An attempt to execute VTESTPS with VEX.W=1 will cause #UD.

VTESTPD performs a bitwise comparison of all the sign bits of the double-precision elements in the first source operation and corresponding sign bits in the second source operand. If the AND of the source sign bits with the dest sign bits produces all zeros, the ZF is set else the ZF is clear. If the AND the source sign bits with the inverted dest sign bits produces all zeros the CF is set else the CF is clear. An attempt to execute VTESTPS with VEX.W=1 will cause #UD.

The first source register is specified by the ModR/M reg field.

128-bit version: The first source register is an XMM register. The second source register can be an XMM register or a 128-bit memory location. The destination register is not modified.

VEX.256 encoded version: The first source register is a YMM register. The second source register can be a YMM register or a 256-bit memory location. The destination register is not modified.

Note: In VEX-encoded versions, VEX.vvvv is reserved and must be 1111b, otherwise instructions will #UD.

## Operation

```
VTESTPS (128-bit version)
TEMP[127:0] \leftarrow SRC[127:0] AND DEST[127:0]
IF (TEMP[31] = TEMP[63] = TEMP[95] = TEMP[127] = 0)
    THEN ZF \leftarrow 1;
    ELSE ZF \leftarrow 0:
TEMP[127:0] \leftarrow SRC[127:0] AND NOT DEST[127:0]
IF (TEMP[31] = TEMP[63] = TEMP[95] = TEMP[127] = 0)
    THEN CF \leftarrow 1:
    ELSE CF \leftarrow 0:
DEST (unmodified)
AF \leftarrow OF \leftarrow PF \leftarrow SF \leftarrow O:
VTESTPS (VEX.256 encoded version)
TEMP[255:0] \leftarrow SRC[255:0] AND DEST[255:0]
IF(TEMP[31] = TEMP[63] = TEMP[95] = TEMP[127] = TEMP[160] = TEMP[191] = TEMP[224] = TEMP[255] = 0
    THEN ZF \leftarrow 1;
    ELSE ZF \leftarrow 0:
TEMP[255:0] ← SRC[255:0] AND NOT DEST[255:0]
IF(TEMP[31] = TEMP[63] = TEMP[95] = TEMP[127] = TEMP[160] = TEMP[191] = TEMP[224] = TEMP[255] = 0
    THEN CF \leftarrow 1;
    ELSE CF \leftarrow 0:
DEST (unmodified)
AF \leftarrow OF \leftarrow PF \leftarrow SF \leftarrow O:
VTESTPD (128-bit version)
\mathsf{TEMP} \texttt{[127:0]} \leftarrow \mathsf{SRC} \texttt{[127:0]} \; \mathsf{AND} \; \mathsf{DEST} \texttt{[127:0]}
IF (TEMP[63] = TEMP[127] = 0)
    THEN ZF \leftarrow 1:
    ELSE ZF \leftarrow 0:
TEMP[127:0] \leftarrow SRC[127:0] AND NOT DEST[127:0]
IF (TEMP[63] = TEMP[127] = 0)
    THEN CF \leftarrow 1;
    ELSE CF \leftarrow 0:
DEST (unmodified)
AF \leftarrow OF \leftarrow PF \leftarrow SF \leftarrow O;
VTESTPD (VEX.256 encoded version)
TEMP[255:0] ← SRC[255:0] AND DEST[255:0]
IF (TEMP[63] = TEMP[127] = TEMP[191] = TEMP[255] = 0)
    THEN ZF \leftarrow 1;
    ELSE ZF \leftarrow 0;
TEMP[255:0] \leftarrow SRC[255:0] AND NOT DEST[255:0]
IF (TEMP[63] = TEMP[127] = TEMP[191] = TEMP[255] = 0)
    THEN CF \leftarrow 1;
    ELSE CF \leftarrow 0:
DEST (unmodified)
AF \leftarrow OF \leftarrow PF \leftarrow SF \leftarrow O:
```

## Intel C/C++ Compiler Intrinsic Equivalent

#### **VTESTPS**

```
int _mm256_testz_ps (__m256 s1, __m256 s2);
int _mm256_testc_ps (__m256 s1, __m256 s2);
int _mm256_testnzc_ps (__m256 s1, __m128 s2);
int _mm_testz_ps (__m128 s1, __m128 s2);
int _mm_testc_ps (__m128 s1, __m128 s2);
int _mm_testnzc_ps (__m128 s1, __m128 s2);
```

#### **VTESTPD**

```
int _mm256_testz_pd (__m256d s1, __m256d s2);
int _mm256_testc_pd (__m256d s1, __m256d s2);
int _mm256_testnzc_pd (__m256d s1, __m256d s2);
int _mm_testz_pd (__m128d s1, __m128d s2);
int _mm_testc_pd (__m128d s1, __m128d s2);
int _mm_testnzc_pd (__m128d s1, __m128d s2);
```

## **Flags Affected**

The OF, AF, PF, SF flags are cleared and the ZF, CF flags are set according to the operation.

### **SIMD Floating-Point Exceptions**

None.

## **Other Exceptions**

```
See Exceptions Type 4; additionally \#UD If VEX.vvvv \neq 1111B.
```

If VEX.W = 1 for VTESTPS or VTESTPD.

## VZEROALL—Zero All YMM Registers

| Opcode/<br>Instruction | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description             |
|------------------------|-----------|------------------------------|--------------------------|-------------------------|
| VEX.256.0F.WIG 77      | NP        | V/V                          | AVX                      | Zero all YMM registers. |
| VZEROALL               |           |                              |                          |                         |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

## **Description**

The instruction zeros contents of all XMM or YMM registers.

Note: VEX.vvvv is reserved and must be 1111b, otherwise instructions will #UD. In Compatibility and legacy 32-bit mode only the lower 8 registers are modified.

### Operation

## VZEROALL (VEX.256 encoded version)

```
IF (64-bit mode)
    YMM0[VLMAX-1:0] \leftarrow 0
    YMM1[VLMAX-1:0] \leftarrow 0
    YMM2[VLMAX-1:0] \leftarrow 0
    YMM3[VLMAX-1:0] \leftarrow 0
    YMM4[VLMAX-1:0] \leftarrow 0
    YMM5[VLMAX-1:0] \leftarrow 0
    YMM6[VLMAX-1:0] \leftarrow 0
    YMM7[VLMAX-1:0] \leftarrow 0
    YMM8[VLMAX-1:0] \leftarrow 0
    YMM9[VLMAX-1:0] \leftarrow 0
    YMM10[VLMAX-1:0] \leftarrow 0
    YMM11[VLMAX-1:0] \leftarrow 0
    YMM12[VLMAX-1:0] \leftarrow 0
    YMM13[VLMAX-1:0] \leftarrow 0
    YMM14[VLMAX-1:0] \leftarrow 0
    YMM15[VLMAX-1:0] \leftarrow 0
ELSE
    YMM0[VLMAX-1:0] \leftarrow 0
    YMM1[VLMAX-1:0] \leftarrow 0
    YMM2[VLMAX-1:0] \leftarrow 0
    YMM3[VLMAX-1:0] \leftarrow 0
    YMM4[VLMAX-1:0] \leftarrow 0
    YMM5[VLMAX-1:0] \leftarrow 0
    YMM6[VLMAX-1:0] \leftarrow 0
    YMM7[VLMAX-1:0] \leftarrow 0
    YMM8-15: Unmodified
FΙ
```

# Intel C/C++ Compiler Intrinsic Equivalent

VZEROALL: \_mm256\_zeroall()

# **SIMD Floating-Point Exceptions**

None.

# **Other Exceptions**

See Exceptions Type 8.

## **VZEROUPPER—Zero Upper Bits of YMM Registers**

| Opcode/<br>Instruction          | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                               |
|---------------------------------|-----------|------------------------------|--------------------------|-------------------------------------------|
| VEX.128.0F.WIG 77<br>VZEROUPPER | NP        | V/V                          | AVX                      | Zero upper 128 bits of all YMM registers. |

### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

## **Description**

The instruction zeros the bits in position 128 and higher of all YMM registers. The lower 128-bits of the registers (the corresponding XMM registers) are unmodified.

This instruction is recommended when transitioning between AVX and legacy SSE code - it will eliminate performance penalties caused by false dependencies.

Note: VEX.vvvv is reserved and must be 1111b otherwise instructions will #UD. In Compatibility and legacy 32-bit mode only the lower 8 registers are modified.

### Operation

#### **VZEROUPPER**

```
IF (64-bit mode)
   YMM0[VLMAX-1:128] \leftarrow 0
   YMM1[VLMAX-1:128] \leftarrow 0
   YMM2[VLMAX-1:128] \leftarrow 0
   YMM3[VLMAX-1:128] \leftarrow 0
   YMM4[VLMAX-1:128] ← 0
   YMM5[VLMAX-1:128] \leftarrow 0
   YMM6[VLMAX-1:128] \leftarrow 0
   YMM7[VLMAX-1:128] \leftarrow 0
   YMM8[VLMAX-1:128] \leftarrow 0
   YMM9[VLMAX-1:128] ← 0
   YMM10[VLMAX-1:128] \leftarrow 0
   YMM11[VLMAX-1:128] ← 0
   YMM12[VLMAX-1:128] \leftarrow 0
   YMM13[VLMAX-1:128] \leftarrow 0
   YMM14[VLMAX-1:128] \leftarrow 0
   YMM15[VLMAX-1:128] ← 0
ELSE
   YMM0[VLMAX-1:128] \leftarrow 0
   YMM1[VLMAX-1:128] \leftarrow 0
   YMM2[VLMAX-1:128] \leftarrow 0
   YMM3[VLMAX-1:128] ← 0
   YMM4[VLMAX-1:128] \leftarrow 0
   YMM5[VLMAX-1:128] ← 0
   YMM6[VLMAX-1:128] \leftarrow 0
   YMM7[VLMAX-1:128] \leftarrow 0
   YMM8-15: unmodified
FΙ
```

## INSTRUCTION SET REFERENCE, N-Z

# Intel C/C++ Compiler Intrinsic Equivalent

VZEROUPPER: \_mm256\_zeroupper()

# **SIMD Floating-Point Exceptions**

None.

# Other Exceptions

See Exceptions Type 8.

### WAIT/FWAIT-Wait

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                       |
|--------|-------------|-----------|----------------|---------------------|---------------------------------------------------|
| 9B     | WAIT        | NP        | Valid          | Valid               | Check pending unmasked floating-point exceptions. |
| 9B     | FWAIT       | NP        | Valid          | Valid               | Check pending unmasked floating-point exceptions. |

### Instruction Operand Encoding

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

### **Description**

Causes the processor to check for and handle pending, unmasked, floating-point exceptions before proceeding. (FWAIT is an alternate mnemonic for WAIT.)

This instruction is useful for synchronizing exceptions in critical sections of code. Coding a WAIT instruction after a floating-point instruction ensures that any unmasked floating-point exceptions the instruction may raise are handled before the processor can modify the instruction's results. See the section titled "Floating-Point Exception Synchronization" in Chapter 8 of the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1*, for more information on using the WAIT/FWAIT instruction.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

### Operation

CheckForPendingUnmaskedFloatingPointExceptions;

### **FPU Flags Affected**

The C0, C1, C2, and C3 flags are undefined.

## Floating-Point Exceptions

None.

#### **Protected Mode Exceptions**

#NM If CR0.MP[bit 1] = 1 and CR0.TS[bit 3] = 1.

**#UD** If the LOCK prefix is used.

### **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

## Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

Same exceptions as in protected mode.

### WBINVD—Write Back and Invalidate Cache

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                  |
|--------|-------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------|
| 0F 09  | WBINVD      | NP        | Valid          | Valid               | Write back and flush Internal caches; initiate writing-back and flushing of external caches. |

### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

### **Description**

Writes back all modified cache lines in the processor's internal cache to main memory and invalidates (flushes) the internal caches. The instruction then issues a special-function bus cycle that directs external caches to also write back modified data and another bus cycle to indicate that the external caches should be invalidated.

After executing this instruction, the processor does not wait for the external caches to complete their write-back and flushing operations before proceeding with instruction execution. It is the responsibility of hardware to respond to the cache write-back and flush signals. The amount of time or cycles for WBINVD to complete will vary due to size and other factors of different cache hierarchies. As a consequence, the use of the WBINVD instruction can have an impact on logical processor interrupt/event response time. Additional information of WBINVD behavior in a cache hierarchy with hierarchical sharing topology can be found in Chapter 2 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

The WBINVD instruction is a privileged instruction. When the processor is running in protected mode, the CPL of a program or procedure must be 0 to execute this instruction. This instruction is also a serializing instruction (see "Serializing Instructions" in Chapter 8 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A).

In situations where cache coherency with main memory is not a concern, software can use the INVD instruction. This instruction's operation is the same in non-64-bit modes and 64-bit mode.

## IA-32 Architecture Compatibility

The WBINVD instruction is implementation dependent, and its function may be implemented differently on future Intel 64 and IA-32 processors. The instruction is not supported on IA-32 processors earlier than the Intel486 processor.

### Operation

WriteBack(InternalCaches); Flush(InternalCaches); SignalWriteBack(ExternalCaches); SignalFlush(ExternalCaches); Continue; (\* Continue execution \*)

#### Flags Affected

None.

### **Protected Mode Exceptions**

#GP(0) If the current privilege level is not 0.

**#UD** If the LOCK prefix is used.

#### Real-Address Mode Exceptions

**#UD** If the LOCK prefix is used.

## Virtual-8086 Mode Exceptions

#GP(0) WBINVD cannot be executed at the virtual-8086 mode.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

Same exceptions as in protected mode.

## WRFSBASE/WRGSBASE—Write FS/GS Segment Base

| Opcode/<br>Instruction                     | Op/<br>En | 64/32-<br>bit<br>Mode | CPUID Fea-<br>ture Flag | Description                                                            |
|--------------------------------------------|-----------|-----------------------|-------------------------|------------------------------------------------------------------------|
| F3 OF AE /2<br>WRFSBASE <i>r32</i>         | М         | V/I                   | FSGSBASE                | Load the FS base address with the 32-bit value in the source register. |
| REX.W + F3 OF AE /2<br>WRFSBASE <i>r64</i> | М         | V/I                   | FSGSBASE                | Load the FS base address with the 64-bit value in the source register. |
| F3 OF AE /3<br>WRGSBASE <i>r32</i>         | М         | V/I                   | FSGSBASE                | Load the GS base address with the 32-bit value in the source register. |
| REX.W + F3 0F AE /3<br>WRGSBASE <i>r64</i> | М         | V/I                   | FSGSBASE                | Load the GS base address with the 64-bit value in the source register. |

### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |  |
|-------|---------------|-----------|-----------|-----------|--|
| М     | ModRM:r/m (r) | NA        | NA        | NA        |  |

### **Description**

Loads the FS or GS segment base address with the general-purpose register indicated by the modR/M:r/m field.

The source operand may be either a 32-bit or a 64-bit general-purpose register. The REX.W prefix indicates the operand size is 64 bits. If no REX.W prefix is used, the operand size is 32 bits; the upper 32 bits of the source register are ignored and upper 32 bits of the base address (for FS or GS) are cleared.

This instruction is supported only in 64-bit mode.

### Operation

FS/GS segment base address  $\leftarrow$  SRC;

#### Flags Affected

None

## C/C++ Compiler Intrinsic Equivalent

WRFSBASE: void \_writefsbase\_u32( unsigned int );
WRFSBASE: \_writefsbase\_u64( unsigned \_\_int64 );
WRGSBASE: void \_writegsbase\_u32( unsigned int );
WRGSBASE: \_writegsbase\_u64( unsigned \_\_int64 );

#### **Protected Mode Exceptions**

**#UD** The WRFSBASE and WRGSBASE instructions are not recognized in protected mode.

### **Real-Address Mode Exceptions**

**#UD** The WRFSBASE and WRGSBASE instructions are not recognized in real-address mode.

### Virtual-8086 Mode Exceptions

#UD The WRFSBASE and WRGSBASE instructions are not recognized in virtual-8086 mode.

#### Compatibility Mode Exceptions

**#UD** The WRFSBASE and WRGSBASE instructions are not recognized in compatibility mode.

# **64-Bit Mode Exceptions**

#UD If the LOCK prefix is used.

If CR4.FSGSBASE[bit 16] = 0.

If CPUID.07H.0H:EBX.FSGSBASE[bit 0] = 0

#GP(0) If the source register contains a non-canonical address.

## WRMSR—Write to Model Specific Register

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                         |
|--------|-------------|-----------|----------------|---------------------|-----------------------------------------------------|
| 0F 30  | WRMSR       | NP        | Valid          | Valid               | Write the value in EDX:EAX to MSR specified by ECX. |

### Instruction Operand Encoding

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 | 1 |
|-------|-----------|-----------|-----------|-----------|---|
| NP    | NA        | NA        | NA        | NA        |   |

### **Description**

Writes the contents of registers EDX:EAX into the 64-bit model specific register (MSR) specified in the ECX register. (On processors that support the Intel 64 architecture, the high-order 32 bits of RCX are ignored.) The contents of the EDX register are copied to high-order 32 bits of the selected MSR and the contents of the EAX register are copied to low-order 32 bits of the MSR. (On processors that support the Intel 64 architecture, the high-order 32 bits of each of RAX and RDX are ignored.) Undefined or reserved bits in an MSR should be set to values previously read.

This instruction must be executed at privilege level 0 or in real-address mode; otherwise, a general protection exception #GP(0) is generated. Specifying a reserved or unimplemented MSR address in ECX will also cause a general protection exception. The processor will also generate a general protection exception if software attempts to write to bits in a reserved MSR.

When the WRMSR instruction is used to write to an MTRR, the TLBs are invalidated. This includes global entries (see "Translation Lookaside Buffers (TLBs)" in Chapter 3 of the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A*).

MSRs control functions for testability, execution tracing, performance-monitoring and machine check errors. Chapter 35, "Model-Specific Registers (MSRs)", in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3C, lists all MSRs that can be written with this instruction and their addresses. Note that each processor family has its own set of MSRs.

The WRMSR instruction is a serializing instruction (see "Serializing Instructions" in Chapter 8 of the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A*). Note that WRMSR to the IA32\_TSC\_DEADLINE MSR (MSR index 6E0H) and the X2APIC MSRs (MSR indices 802H to 83FH) are not serializing.

The CPUID instruction should be used to determine whether MSRs are supported (CPUID.01H:EDX[5] = 1) before using this instruction.

#### IA-32 Architecture Compatibility

The MSRs and the ability to read them with the WRMSR instruction were introduced into the IA-32 architecture with the Pentium processor. Execution of this instruction by an IA-32 processor earlier than the Pentium processor results in an invalid opcode exception #UD.

#### Operation

 $MSR[ECX] \leftarrow EDX:EAX;$ 

### Flags Affected

None.

### **Protected Mode Exceptions**

#GP(0) If the current privilege level is not 0.

If the value in ECX specifies a reserved or unimplemented MSR address.

If the value in EDX: EAX sets bits that are reserved in the MSR specified by ECX.

If the source register contains a non-canonical address and ECX specifies one of the following

MSRs: IA32 DS AREA, IA32 FS BASE, IA32 GS BASE, IA32 KERNEL GS BASE,

IA32\_LSTAR, IA32\_SYSENTER\_EIP, IA32\_SYSENTER\_ESP.

#UD If the LOCK prefix is used.

### **Real-Address Mode Exceptions**

#GP If the value in ECX specifies a reserved or unimplemented MSR address.

If the value in EDX:EAX sets bits that are reserved in the MSR specified by ECX.

If the source register contains a non-canonical address and ECX specifies one of the following

MSRs: IA32\_DS\_AREA, IA32\_FS\_BASE, IA32\_GS\_BASE, IA32\_KERNEL\_GS\_BASE,

IA32 LSTAR, IA32 SYSENTER EIP, IA32 SYSENTER ESP.

**#UD** If the LOCK prefix is used.

### Virtual-8086 Mode Exceptions

#GP(0) The WRMSR instruction is not recognized in virtual-8086 mode.

### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

Same exceptions as in protected mode.

## WRPKRU—Write Data to User Page Key Register

| Opcode*  | Instruction | Op/<br>En | 64/32bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description           |  |
|----------|-------------|-----------|-----------------------------|--------------------------|-----------------------|--|
| 0F 01 EF | WRPKRU      | NP        | V/V                         | OSPKE                    | Writes EAX into PKRU. |  |

### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

### **Description**

The WRPKRU instruction loads the value of EAX into PKRU. ECX and EDX must be 0 when WRPKRU is executed; otherwise, a general-protection exception (#GP) occurs.

WRPKRU can be executed only if CR4.PKE = 1; otherwise, a general-protection exception (#GP) occurs. Software can discover the value of CR4.PKE by examining CPUID.(EAX=07H,ECX=0H):ECX.OSPKE [bit 4].

In 64-bit mode, WRPKRU ignores bits 63:32 of each of RAX, RCX, and RDX.

### Operation

```
IF (ECX = 0 AND EDX = 0)
THEN PKRU \leftarrow EAX;
ELSE #GP(0);
FI;
```

#### Flags Affected

None.

### **Protected Mode Exceptions**

#GP(0) If ECX  $\neq$  0.

If EDX  $\neq$  0.

**#UD** If the LOCK prefix is used.

If CR4.PKE = 0.

### **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

### Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

### Compatibility Mode Exceptions

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

Same exceptions as in protected mode.

## XACQUIRE/XRELEASE — Hardware Lock Elision Prefix Hints

| Opcode/Instruction | 64/32bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                         |
|--------------------|-----------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------|
| F2<br>XACQUIRE     | V/V                         | HLE <sup>1</sup>         | A hint used with an "XACQUIRE-enabled" instruction to start lock elision on the instruction memory operand address. |
| F3<br>XRELEASE     | V/V                         | HLE                      | A hint used with an "XRELEASE-enabled" instruction to end lock elision on the instruction memory operand address.   |

#### NOTES:

1. Software is not required to check the HLE feature flag to use XACQUIRE or XRELEASE, as they are treated as regular prefix if HLE feature flag reports 0.

### **Description**

The XACQUIRE prefix is a hint to start lock elision on the memory address specified by the instruction and the XRELEASE prefix is a hint to end lock elision on the memory address specified by the instruction.

The XACQUIRE prefix hint can only be used with the following instructions (these instructions are also referred to as XACQUIRE-enabled when used with the XACQUIRE prefix):

- Instructions with an explicit LOCK prefix (F0H) prepended to forms of the instruction where the destination operand is a memory operand: ADD, ADC, AND, BTC, BTR, BTS, CMPXCHG, CMPXCHG8B, DEC, INC, NEG, NOT, OR, SBB, SUB, XOR, XADD, and XCHG.
- The XCHG instruction either with or without the presence of the LOCK prefix.

The XRELEASE prefix hint can only be used with the following instructions (also referred to as XRELEASE-enabled when used with the XRELEASE prefix):

- Instructions with an explicit LOCK prefix (F0H) prepended to forms of the instruction where the destination operand is a memory operand: ADD, ADC, AND, BTC, BTR, BTS, CMPXCHG, CMPXCHG8B, DEC, INC, NEG, NOT, OR, SBB, SUB, XOR, XADD, and XCHG.
- The XCHG instruction either with or without the presence of the LOCK prefix.
- The "MOV mem, reg" (Opcode 88H/89H) and "MOV mem, imm" (Opcode C6H/C7H) instructions. In these cases, the XRELEASE is recognized without the presence of the LOCK prefix.

The lock variables must satisfy the guidelines described in *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1*, Section 15.3.3, for elision to be successful, otherwise an HLE abort may be signaled.

If an encoded byte sequence that meets XACQUIRE/XRELEASE requirements includes both prefixes, then the HLE semantic is determined by the prefix byte that is placed closest to the instruction opcode. For example, an F3F2C6 will not be treated as a XRELEASE-enabled instruction since the F2H (XACQUIRE) is closest to the instruction opcode C6. Similarly, an F2F3F0 prefixed instruction will be treated as a XRELEASE-enabled instruction since F3H (XRELEASE) is closest to the instruction opcode.

## Intel 64 and IA-32 Compatibility

The effect of the XACQUIRE/XRELEASE prefix hint is the same in non-64-bit modes and in 64-bit mode.

For instructions that do not support the XACQUIRE hint, the presence of the F2H prefix behaves the same way as prior hardware, according to

- REPNE/REPNZ semantics for string instructions,
- Serve as SIMD prefix for legacy SIMD instructions operating on XMM register
- Cause #UD if prepending the VEX prefix.
- Undefined for non-string instructions or other situations.

For instructions that do not support the XRELEASE hint, the presence of the F3H prefix behaves the same way as in prior hardware, according to

REP/REPE/REPZ semantics for string instructions,

- Serve as SIMD prefix for legacy SIMD instructions operating on XMM register
- Cause #UD if prepending the VEX prefix.
- Undefined for non-string instructions or other situations.

### Operation

```
XACQUIRE
IF XACQUIRE-enabled instruction
   THEN
       IF (HLE_NEST_COUNT < MAX_HLE_NEST_COUNT) THEN
            HLE_NEST_COUNT++
            IF (HLE_NEST_COUNT = 1) THEN
                HLE\_ACTIVE \leftarrow 1
                IF 64-bit mode
                     THEN
                         restartRIP ← instruction pointer of the XACQUIRE-enabled instruction
                     ELSE
                         restartEIP ← instruction pointer of the XACQUIRE-enabled instruction
                FI:
                Enter HLE Execution (* record register state, start tracking memory state *)
            FI; (* HLE_NEST_COUNT = 1*)
            IF ElisionBufferAvailable
                THEN
                     Allocate elision buffer
                     Record address and data for forwarding and commit checking
                     Perform elision
                ELSE
                     Perform lock acquire operation transactionally but without elision
       ELSE (* HLE_NEST_COUNT = MAX_HLE_NEST_COUNT *)
                GOTO HLE_ABORT_PROCESSING
       FI:
   FLSE
        Treat instruction as non-XACQUIRE F2H prefixed legacy instruction
FI:
XRELEASE
IF XRELEASE-enabled instruction
   THFN
        IF (HLE_NEST_COUNT > 0)
            THEN
                HLE_NEST_COUNT--
                IF lock address matches in elision buffer THEN
                     IF lock satisfies address and value requirements THEN
                         Deallocate elision buffer
                     ELSE
                         GOTO HLE_ABORT_PROCESSING
                     FI:
                FI:
                IF (HLE_NEST_COUNT = 0)
                     THEN
                         IF NoAllocatedElisionBuffer
                              THEN
```

```
Try to commit transactional execution
                                     IF fail to commit transactional execution
                                          THEN
                                              GOTO HLE_ABORT_PROCESSING;
                                          ELSE (* commit success *)
                                              HLE\_ACTIVE \leftarrow 0
                                     FI;
                                ELSE
                                     GOTO HLE_ABORT_PROCESSING
                           FI;
                 FI;
        FI; (* HLE_NEST_COUNT > 0 *)
   ELSE
        Treat instruction as non-XRELEASE F3H prefixed legacy instruction
FI;
(* For any HLE abort condition encountered during HLE execution *)
HLE ABORT PROCESSING:
   HLE\_ACTIVE \leftarrow 0
   HLE\_NEST\_COUNT \leftarrow 0
   Restore architectural register state
   Discard memory updates performed in transaction
   Free any allocated lock elision buffers
   IF 64-bit mode
        THEN
             RIP \leftarrow restartRIP
        ELSE
             EIP \leftarrow restartEIP
   FI;
   Execute and retire instruction at RIP (or EIP) and ignore any HLE hint
```

## **SIMD Floating-Point Exceptions**

None

### Other Exceptions

#GP(0)

If the use of prefix causes instruction length to exceed 15 bytes.

## **XABORT** — Transactional Abort

| Opcode/Instruction | Op/<br>En | 64/32bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                             |
|--------------------|-----------|-----------------------------|--------------------------|-----------------------------------------|
| C6 F8 ib           | Α         | V/V                         | RTM                      | Causes an RTM abort if in RTM execution |
| XABORT imm8        |           |                             |                          |                                         |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand2 | Operand3 | Operand4 |
|-------|-----------|----------|----------|----------|
| А     | imm8      | NA       | NA       | NA       |

## **Description**

XABORT forces an RTM abort. Following an RTM abort, the logical processor resumes execution at the fallback address computed through the outermost XBEGIN instruction. The EAX register is updated to reflect an XABORT instruction caused the abort, and the imm8 argument will be provided in bits 31:24 of EAX.

### Operation

```
XABORT
IF RTM_ACTIVE = 0
   THEN
        Treat as NOP;
   ELSE
        GOTO RTM_ABORT_PROCESSING;
FI:
(* For any RTM abort condition encountered during RTM execution *)
RTM_ABORT_PROCESSING:
   Restore architectural register state;
   Discard memory updates performed in transaction;
   Update EAX with status and XABORT argument;
   RTM_NEST_COUNT \leftarrow 0;
   RTM_ACTIVE \leftarrow 0;
   IF 64-bit Mode
        THEN
            RIP \leftarrow fallbackRIP:
        ELSE
            EIP \leftarrow fallbackEIP;
   FI;
END
```

### Flags Affected

None

### Intel C/C++ Compiler Intrinsic Equivalent

XABORT: void \_xabort( unsigned int);

### **SIMD Floating-Point Exceptions**

None

# Other Exceptions

#UD

CPUID.(EAX=7, ECX=0):EBX.RTM[bit 11] = 0. If LOCK prefix is used.

## XADD—Exchange and Add

| Opcode           | Instruction     | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                         |
|------------------|-----------------|-----------|----------------|---------------------|---------------------------------------------------------------------|
| 0F C0 /r         | XADD r/m8, r8   | MR        | Valid          | Valid               | Exchange <i>r8</i> and <i>r/m8</i> ; load sum into <i>r/m8</i> .    |
| REX + 0F CO /r   | XADD r/m8*, r8* | MR        | Valid          | N.E.                | Exchange <i>r8</i> and <i>r/m8</i> ; load sum into <i>r/m8</i> .    |
| 0F C1 /r         | XADD r/m16, r16 | MR        | Valid          | Valid               | Exchange r16 and r/m16; load sum into r/m16.                        |
| 0F C1 /r         | XADD r/m32, r32 | MR        | Valid          | Valid               | Exchange $r32$ and $r/m32$ ; load sum into $r/m32$ .                |
| REX.W + 0F C1 /r | XADD r/m64, r64 | MR        | Valid          | N.E.                | Exchange <i>r64</i> and <i>r/m64</i> ; load sum into <i>r/m64</i> . |

### NOTES:

### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| MR    | ModRM:r/m (r, w) | ModRM:reg (W) | NA        | NA        |

### Description

Exchanges the first operand (destination operand) with the second operand (source operand), then loads the sum of the two values into the destination operand. The destination operand can be a register or a memory location; the source operand is a register.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

This instruction can be used with a LOCK prefix to allow the instruction to be executed atomically.

### IA-32 Architecture Compatibility

IA-32 processors earlier than the Intel486 processor do not recognize this instruction. If this instruction is used, you should provide an equivalent code sequence that runs on earlier processors.

### Operation

TEMP  $\leftarrow$  SRC + DEST; SRC  $\leftarrow$  DEST; DEST  $\leftarrow$  TEMP;

#### Flags Affected

The CF, PF, AF, SF, ZF, and OF flags are set according to the result of the addition, which is stored in the destination operand.

#### **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used but the destination is not a memory operand.

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used but the destination is not a memory operand.

### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If the LOCK prefix is used but the destination is not a memory operand.

### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used but the destination is not a memory operand.

## **XBEGIN** — Transactional Begin

| Opcode/Instruction    | Op/<br>En | 64/32bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                                                                                           |
|-----------------------|-----------|-----------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| C7 F8<br>XBEGIN rel16 | А         | V/V                         | RTM                      | Specifies the start of an RTM region. Provides a 16-bit relative offset to compute the address of the fallback instruction address at which execution resumes following an RTM abort. |
| C7 F8<br>XBEGIN rel32 | А         | V/V                         | RTM                      | Specifies the start of an RTM region. Provides a 32-bit relative offset to compute the address of the fallback instruction address at which execution resumes following an RTM abort. |

### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand2 | Operand3 | Operand4 |
|-------|-----------|----------|----------|----------|
| Α     | Offset    | NA       | NA       | NA       |

### **Description**

The XBEGIN instruction specifies the start of an RTM code region. If the logical processor was not already in transactional execution, then the XBEGIN instruction causes the logical processor to transition into transactional execution. The XBEGIN instruction that transitions the logical processor into transactional execution is referred to as the outermost XBEGIN instruction. The instruction also specifies a relative offset to compute the address of the fallback code path following a transactional abort.

On an RTM abort, the logical processor discards all architectural register and memory updates performed during the RTM execution and restores architectural state to that corresponding to the outermost XBEGIN instruction. The fallback address following an abort is computed from the outermost XBEGIN instruction.

#### Operation

#### **XBEGIN**

```
IF RTM_NEST_COUNT < MAX_RTM_NEST_COUNT
   THEN
       RTM_NEST_COUNT++
       IF RTM NEST COUNT = 1 THEN
            IF 64-bit Mode
                THEN
                         fallbackRIP ← RIP + SignExtend64(IMM)
                                       (* RIP is instruction following XBEGIN instruction *)
                     ELSE
                         fallbackEIP ← EIP + SignExtend32(IMM)
                                       (* EIP is instruction following XBEGIN instruction *)
            FI;
            IF (64-bit mode)
                THEN IF (fallbackRIP is not canonical)
                     THEN #GP(0)
                ELSE IF (fallbackEIP outside code segment limit)
                     THEN #GP(0)
                FI;
            FI:
            RTM ACTIVE ← 1
            Enter RTM Execution (* record register state, start tracking memory state*)
```

```
FI; (* RTM NEST COUNT = 1 *)
   ELSE (* RTM NEST COUNT = MAX RTM NEST COUNT *)
        GOTO RTM_ABORT_PROCESSING
FI;
(* For any RTM abort condition encountered during RTM execution *)
RTM ABORT PROCESSING:
   Restore architectural register state
   Discard memory updates performed in transaction
   Update EAX with status
   RTM NEST COUNT \leftarrow 0
   RTM ACTIVE \leftarrow 0
   IF 64-bit mode
        THEN
             RIP \leftarrow fallbackRIP
        ELSE
             EIP \leftarrow fallbackEIP
   FI;
END
```

### Flags Affected

None

### Intel C/C++ Compiler Intrinsic Equivalent

XBEGIN: unsigned int \_xbegin( void );

## SIMD Floating-Point Exceptions

None

### **Protected Mode Exceptions**

#UD CPUID.(EAX=7, ECX=0):EBX.RTM[bit 11]=0.

If LOCK prefix is used.

#GP(0) If the fallback address is outside the CS segment.

#### **Real-Address Mode Exceptions**

#GP(0) If the fallback address is outside the address space 0000H and FFFFH.

#UD CPUID.(EAX=7, ECX=0):EBX.RTM[bit 11]=0.

If LOCK prefix is used.

### Virtual-8086 Mode Exceptions

#GP(0) If the fallback address is outside the address space 0000H and FFFFH.

#UD CPUID.(EAX=7, ECX=0):EBX.RTM[bit 11]=0.

If LOCK prefix is used.

### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-bit Mode Exceptions**

#UD CPUID.(EAX=7, ECX=0):EBX.RTM[bit 11] = 0.

If LOCK prefix is used.

#GP(0) If the fallback address is non-canonical.

## XCHG—Exchange Register/Memory with Register

| Opcode        | Instruction            | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                     |
|---------------|------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------|
| 90+ <i>rw</i> | XCHG AX, <i>r16</i>    | 0         | Valid          | Valid               | Exchange <i>r16</i> with AX.                                    |
| 90+ <i>rw</i> | XCHG <i>r16</i> , AX   | 0         | Valid          | Valid               | Exchange AX with <i>r16.</i>                                    |
| 90+rd         | XCHG EAX, r32          | 0         | Valid          | Valid               | Exchange <i>r32</i> with EAX.                                   |
| REX.W + 90+rd | XCHG RAX, r64          | 0         | Valid          | N.E.                | Exchange <i>r64</i> with RAX.                                   |
| 90+rd         | XCHG <i>r32</i> , EAX  | 0         | Valid          | Valid               | Exchange EAX with <i>r32.</i>                                   |
| REX.W + 90+rd | XCHG <i>r64</i> , RAX  | 0         | Valid          | N.E.                | Exchange RAX with r64.                                          |
| 86 /r         | XCHG r/m8, r8          | MR        | Valid          | Valid               | Exchange <i>r8</i> (byte register) with byte from <i>r/m8</i> . |
| REX + 86 /r   | XCHG r/m8*, r8*        | MR        | Valid          | N.E.                | Exchange <i>r8</i> (byte register) with byte from <i>r/m8</i> . |
| 86 /r         | XCHG r8, r/m8          | RM        | Valid          | Valid               | Exchange byte from <i>r/m8</i> with <i>r8</i> (byte register).  |
| REX + 86 /r   | XCHG r8*, r/m8*        | RM        | Valid          | N.E.                | Exchange byte from <i>r/m8</i> with <i>r8</i> (byte register).  |
| 87 /r         | XCHG <i>r/m16, r16</i> | MR        | Valid          | Valid               | Exchange $r16$ with word from $r/m16$ .                         |
| 87 /r         | XCHG <i>r16, r/m16</i> | RM        | Valid          | Valid               | Exchange word from $r/m16$ with $r16$ .                         |
| 87 /r         | XCHG <i>r/m32, r32</i> | MR        | Valid          | Valid               | Exchange $r32$ with doubleword from $r/m32$ .                   |
| REX.W + 87 /r | XCHG <i>r/m64, r64</i> | MR        | Valid          | N.E.                | Exchange <i>r64</i> with quadword from <i>r/m64</i> .           |
| 87 /r         | XCHG <i>r32, r/m32</i> | RM        | Valid          | Valid               | Exchange doubleword from $r/m32$ with $r32$ .                   |
| REX.W + 87 /r | XCHG <i>r64, r/m64</i> | RM        | Valid          | N.E.                | Exchange quadword from r/m64 with r64.                          |

#### NOTES:

## **Instruction Operand Encoding**

| Op/En | Operand 1          | Operand 2          | Operand 3 | Operand 4 |
|-------|--------------------|--------------------|-----------|-----------|
| 0     | AX/EAX/RAX (r, w)  | opcode + rd (r, w) | NA        | NA        |
| 0     | opcode + rd (r, w) | AX/EAX/RAX (r, w)  | NA        | NA        |
| MR    | ModRM:r/m (r, w)   | ModRM:reg (r)      | NA        | NA        |
| RM    | ModRM:reg (w)      | ModRM:r/m (r)      | NA        | NA        |

## **Description**

Exchanges the contents of the destination (first) and source (second) operands. The operands can be two general-purpose registers or a register and a memory location. If a memory operand is referenced, the processor's locking protocol is automatically implemented for the duration of the exchange operation, regardless of the presence or absence of the LOCK prefix or of the value of the IOPL. (See the LOCK prefix description in this chapter for more information on the locking protocol.)

This instruction is useful for implementing semaphores or similar data structures for process synchronization. (See "Bus Locking" in Chapter 8 of the *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A*, for more information on bus locking.)

The XCHG instruction can also be used instead of the BSWAP instruction for 16-bit operands.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

### Operation

$$\begin{split} \mathsf{TEMP} &\leftarrow \mathsf{DEST}; \\ \mathsf{DEST} &\leftarrow \mathsf{SRC}; \\ \mathsf{SRC} &\leftarrow \mathsf{TEMP}; \end{split}$$

### Flags Affected

None.

## **Protected Mode Exceptions**

#GP(0) If either operand is in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

### Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used but the destination is not a memory operand.

### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

#### Compatibility Mode Exceptions

Same exceptions as in protected mode.

#### 64-Bit Mode Exceptions

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

## XEND — Transactional End

| Opcode/Instruction | Op/<br>En | 64/32bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                              |
|--------------------|-----------|-----------------------------|--------------------------|------------------------------------------|
| 0F 01 D5           | Α         | V/V                         | RTM                      | Specifies the end of an RTM code region. |
| XEND               |           |                             |                          |                                          |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand2 | Operand3 | Operand4 |
|-------|-----------|----------|----------|----------|
| Α     | NA        | NA       | NA       | NA       |

## **Description**

The instruction marks the end of an RTM code region. If this corresponds to the outermost scope (that is, including this XEND instruction, the number of XBEGIN instructions is the same as number of XEND instructions), the logical processor will attempt to commit the logical processor state atomically. If the commit fails, the logical processor will rollback all architectural register and memory updates performed during the RTM execution. The logical processor will resume execution at the fallback address computed from the outermost XBEGIN instruction. The EAX register is updated to reflect RTM abort information.

XEND executed outside a transactional region will cause a #GP (General Protection Fault).

### Operation

```
XEND
IF (RTM_ACTIVE = 0) THEN
   SIGNAL #GP
FLSE
   RTM_NEST_COUNT--
   IF (RTM_NEST_COUNT = 0) THEN
        Try to commit transaction
        IF fail to commit transactional execution
             THEN
                 GOTO RTM_ABORT_PROCESSING;
             ELSE (* commit success *)
                 RTM ACTIVE \leftarrow 0
        FI;
   FI:
FI:
(* For any RTM abort condition encountered during RTM execution *)
RTM ABORT PROCESSING:
   Restore architectural register state
   Discard memory updates performed in transaction
   Update EAX with status
   RTM_NEST_COUNT \leftarrow 0
   RTM ACTIVE \leftarrow 0
   IF 64-bit Mode
        THEN
             RIP \leftarrow fallbackRIP
        ELSE
            EIP \leftarrow fallbackEIP
   FI:
END
```

## **Flags Affected**

None

## Intel C/C++ Compiler Intrinsic Equivalent

XEND: void \_xend( void );

## **SIMD Floating-Point Exceptions**

None

## **Other Exceptions**

#UD CPUID.(EAX=7, ECX=0):EBX.RTM[bit 11] = 0.

If LOCK or 66H or F2H or F3H prefix is used.

#GP(0) If RTM\_ACTIVE = 0.

## XGETBV—Get Value of Extended Control Register

| Opcode   | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                 |
|----------|-------------|-----------|----------------|---------------------|---------------------------------------------|
| 0F 01 D0 | XGETBV      | NP        | Valid          | Valid               | Reads an XCR specified by ECX into EDX:EAX. |

### Instruction Operand Encoding

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

### **Description**

Reads the contents of the extended control register (XCR) specified in the ECX register into registers EDX:EAX. (On processors that support the Intel 64 architecture, the high-order 32 bits of RCX are ignored.) The EDX register is loaded with the high-order 32 bits of the XCR and the EAX register is loaded with the low-order 32 bits. (On processors that support the Intel 64 architecture, the high-order 32 bits of each of RAX and RDX are cleared.) If fewer than 64 bits are implemented in the XCR being read, the values returned to EDX:EAX in unimplemented bit locations are undefined.

XCRO is supported on any processor that supports the XGETBV instruction. If

CPUID.(EAX=0DH,ECX=1):EAX.XG1[bit 2] = 1, executing XGETBV with ECX = 1 returns in EDX:EAX the logical-AND of XCR0 and the current value of the XINUSE state-component bitmap. This allows software to discover the state of the init optimization used by XSAVEOPT and XSAVES. See Chapter 13, "Managing State Using the XSAVE Feature Set," in Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

Use of any other value for ECX results in a general-protection (#GP) exception.

#### Operation

 $EDX:EAX \leftarrow XCR[ECX];$ 

#### Flags Affected

None.

### Intel C/C++ Compiler Intrinsic Equivalent

XGETBV: unsigned \_\_int64 \_xgetbv( unsigned int);

### **Protected Mode Exceptions**

#GP(0) If an invalid XCR is specified in ECX (includes ECX = 1 if

CPUID.(EAX=0DH,ECX=1):EAX.XG1[bit 2] = 0).

#UD If CPUID.01H: ECX.XSAVE[bit 26] = 0.

If CR4.OSXSAVE[bit 18] = 0.

If the LOCK prefix is used.

If 66H, F3H or F2H prefix is used.

## **Real-Address Mode Exceptions**

#GP(0) If an invalid XCR is specified in ECX (includes ECX = 1 if

CPUID.(EAX=0DH,ECX=1):EAX.XG1[bit 2] = 0).

#UD If CPUID.01H:ECX.XSAVE[bit 26] = 0.

If CR4.OSXSAVE[bit 18] = 0.

If the LOCK prefix is used.

If 66H, F3H or F2H prefix is used.

## INSTRUCTION SET REFERENCE, N-Z

# Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

Same exceptions as in protected mode.

# XLAT/XLATB—Table Look-up Translation

| Opcode     | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                     |
|------------|-------------|-----------|----------------|---------------------|-------------------------------------------------|
| D7         | XLAT m8     | NP        | Valid          | Valid               | Set AL to memory byte DS:[(E)BX + unsigned AL]. |
| D7         | XLATB       | NP        | Valid          | Valid               | Set AL to memory byte DS:[(E)BX + unsigned AL]. |
| REX.W + D7 | XLATB       | NP        | Valid          | N.E.                | Set AL to memory byte [RBX + unsigned AL].      |

## Instruction Operand Encoding

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

# **Description**

Locates a byte entry in a table in memory, using the contents of the AL register as a table index, then copies the contents of the table entry back into the AL register. The index in the AL register is treated as an unsigned integer. The XLAT and XLATB instructions get the base address of the table in memory from either the DS:EBX or the DS:BX registers (depending on the address-size attribute of the instruction, 32 or 16, respectively). (The DS segment may be overridden with a segment override prefix.)

At the assembly-code level, two forms of this instruction are allowed: the "explicit-operand" form and the "no-operand" form. The explicit-operand form (specified with the XLAT mnemonic) allows the base address of the table to be specified explicitly with a symbol. This explicit-operands form is provided to allow documentation; however, note that the documentation provided by this form can be misleading. That is, the symbol does not have to specify the correct base address. The base address is always specified by the DS:(E)BX registers, which must be loaded correctly before the XLAT instruction is executed.

The no-operands form (XLATB) provides a "short form" of the XLAT instructions. Here also the processor assumes that the DS:(E)BX registers contain the base address of the table.

In 64-bit mode, operation is similar to that in legacy or compatibility mode. AL is used to specify the table index (the operand size is fixed at 8 bits). RBX, however, is used to specify the table's base address. See the summary chart at the beginning of this section for encoding data and limits.

#### Operation

```
\begin{split} \text{IF AddressSize} &= 16 \\ \text{THEN} \\ &\quad \text{AL} \leftarrow (\text{DS:BX} + \text{ZeroExtend(AL)}); \\ \text{ELSE IF (AddressSize} &= 32) \\ &\quad \text{AL} \leftarrow (\text{DS:EBX} + \text{ZeroExtend(AL)}); \text{FI}; \\ \text{ELSE (AddressSize} &= 64) \\ &\quad \text{AL} \leftarrow (\text{RBX} + \text{ZeroExtend(AL)}); \\ \text{FI}; \end{split}
```

#### Flags Affected

None.

#### **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#UD If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#UD If the LOCK prefix is used.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#UD If the LOCK prefix is used.

# **XOR—Logical Exclusive OR**

| Opcode           | Instruction           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                      |
|------------------|-----------------------|-----------|----------------|---------------------|----------------------------------|
| 34 <i>ib</i>     | XOR AL, imm8          | 1         | Valid          | Valid               | AL XOR imm8.                     |
| 35 iw            | XOR AX, imm16         | 1         | Valid          | Valid               | AX XOR imm16.                    |
| 35 id            | XOR EAX, imm32        | 1         | Valid          | Valid               | EAX XOR imm32.                   |
| REX.W + 35 id    | XOR RAX, imm32        | 1         | Valid          | N.E.                | RAX XOR imm32 (sign-extended).   |
| 80 /6 ib         | XOR r/m8, imm8        | MI        | Valid          | Valid               | r/m8 XOR imm8.                   |
| REX + 80 /6 ib   | XOR r/m8*, imm8       | MI        | Valid          | N.E.                | r/m8 XOR imm8.                   |
| 81 /6 iw         | XOR r/m16, imm16      | MI        | Valid          | Valid               | r/m16 XOR imm16.                 |
| 81 /6 id         | XOR r/m32, imm32      | MI        | Valid          | Valid               | r/m32 XOR imm32.                 |
| REX.W + 81 /6 id | XOR r/m64, imm32      | MI        | Valid          | N.E.                | r/m64 XOR imm32 (sign-extended). |
| 83 /6 ib         | XOR r/m16, imm8       | MI        | Valid          | Valid               | r/m16 XOR imm8 (sign-extended).  |
| 83 /6 ib         | XOR r/m32, imm8       | MI        | Valid          | Valid               | r/m32 XOR imm8 (sign-extended).  |
| REX.W + 83 /6 ib | XOR r/m64, imm8       | MI        | Valid          | N.E.                | r/m64 XOR imm8 (sign-extended).  |
| 30 /r            | XOR r/m8, r8          | MR        | Valid          | Valid               | r/m8 XOR r8.                     |
| REX + 30 /r      | XOR r/m8*, r8*        | MR        | Valid          | N.E.                | r/m8 XOR r8.                     |
| 31 /r            | XOR r/m16, r16        | MR        | Valid          | Valid               | r/m16 XOR r16.                   |
| 31 /r            | XOR r/m32, r32        | MR        | Valid          | Valid               | r/m32 XOR r32.                   |
| REX.W + 31 /r    | XOR r/m64, r64        | MR        | Valid          | N.E.                | r/m64 XOR r64.                   |
| 32 /r            | XOR <i>r8, r/m8</i>   | RM        | Valid          | Valid               | r8 XOR r/m8.                     |
| REX + 32 /r      | XOR r8*, r/m8*        | RM        | Valid          | N.E.                | r8 XOR r/m8.                     |
| 33 /r            | XOR r16, r/m16        | RM        | Valid          | Valid               | r16 XOR r/m16.                   |
| 33 /r            | XOR r32, r/m32        | RM        | Valid          | Valid               | r32 XOR r/m32.                   |
| REX.W + 33 /r    | XOR <i>r64, r/m64</i> | RM        | Valid          | N.E.                | r64 XOR r/m64.                   |

#### NOTES:

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |  |
|-------|------------------|---------------|-----------|-----------|--|
| I     | AL/AX/EAX/RAX    | imm8/16/32    | NA        | NA        |  |
| MI    | ModRM:r/m (r, w) | imm8/16/32    | NA        | NA        |  |
| MR    | ModRM:r/m (r, w) | ModRM:reg (r) | NA        | NA        |  |
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |  |

# **Description**

Performs a bitwise exclusive OR (XOR) operation on the destination (first) and source (second) operands and stores the result in the destination operand location. The source operand can be an immediate, a register, or a memory location; the destination operand can be a register or a memory location. (However, two memory operands cannot be used in one instruction.) Each bit of the result is 1 if the corresponding bits of the operands are different; each bit is 0 if the corresponding bits are the same.

This instruction can be used with a LOCK prefix to allow the instruction to be executed atomically.

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

In 64-bit mode, using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

## Operation

DEST  $\leftarrow$  DEST XOR SRC;

#### Flags Affected

The OF and CF flags are cleared; the SF, ZF, and PF flags are set according to the result. The state of the AF flag is undefined.

## **Protected Mode Exceptions**

#GP(0) If the destination operand points to a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used but the destination is not a memory operand.

#### Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit. #UD If the LOCK prefix is used but the destination is not a memory operand.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

#### Compatibility Mode Exceptions

Same exceptions as in protected mode.

#### 64-Bit Mode Exceptions

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used but the destination is not a memory operand.

# XORPD—Bitwise Logical XOR for Double-Precision Floating-Point Values

| Opcode/<br>Instruction                                      | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                          |
|-------------------------------------------------------------|-----------|------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------|
| 66 0F 57 /r<br>XORPD xmm1, xmm2/m128                        | RM        | V/V                          | SSE2                     | Bitwise exclusive-OR of xmm2/m128 and xmm1.                                                                          |
| VEX.NDS.128.66.0F.WIG 57 /r<br>VXORPD xmm1,xmm2, xmm3/m128  | RVM       | V/V                          | AVX                      | Return the bitwise logical XOR of packed double-precision floating-point values in <i>xmm2</i> and <i>xmm3/mem</i> . |
| VEX.NDS.256.66.0F.WIG 57 /r<br>VXORPD ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX                      | Return the bitwise logical XOR of packed double-precision floating-point values in <i>ymm2</i> and <i>ymm3/mem</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

## **Description**

Performs a bitwise logical exclusive-OR of the two packed double-precision floating-point values from the source operand (second operand) and the destination operand (first operand), and stores the result in the destination operand. The source operand can be an XMM register or a 128-bit memory location. The destination operand is an XMM register.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

## Operation

#### XORPD (128-bit Legacy SSE version)

 $\begin{aligned} & \mathsf{DEST}[63:0] \leftarrow \mathsf{DEST}[63:0] \ \mathsf{BITWISE} \ \mathsf{XOR} \ \mathsf{SRC}[63:0] \\ & \mathsf{DEST}[127:64] \leftarrow \mathsf{DEST}[127:64] \ \mathsf{BITWISE} \ \mathsf{XOR} \ \mathsf{SRC}[127:64] \\ & \mathsf{DEST}[\mathsf{VLMAX-1:128}] \ (\mathsf{Unmodified}) \end{aligned}$ 

#### VXORPD (VEX.128 encoded version)

DEST[63:0]  $\leftarrow$  SRC1[63:0] BITWISE XOR SRC2[63:0] DEST[127:64]  $\leftarrow$  SRC1[127:64] BITWISE XOR SRC2[127:64] DEST[VLMAX-1:128]  $\leftarrow$  0

## VXORPD (VEX.256 encoded version)

 $\begin{aligned} & \mathsf{DEST}[63:0] \leftarrow \mathsf{SRC1}[63:0] \ \mathsf{BITWISE} \ \mathsf{XOR} \ \mathsf{SRC2}[63:0] \\ & \mathsf{DEST}[127:64] \leftarrow \mathsf{SRC1}[127:64] \ \mathsf{BITWISE} \ \mathsf{XOR} \ \mathsf{SRC2}[127:64] \\ & \mathsf{DEST}[191:128] \leftarrow \mathsf{SRC1}[191:128] \ \mathsf{BITWISE} \ \mathsf{XOR} \ \mathsf{SRC2}[191:128] \\ & \mathsf{DEST}[255:192] \leftarrow \mathsf{SRC1}[255:192] \ \mathsf{BITWISE} \ \mathsf{XOR} \ \mathsf{SRC2}[255:192] \end{aligned}$ 

# Intel C/C++ Compiler Intrinsic Equivalent

XORPD: \_\_m128d \_mm\_xor\_pd(\_\_m128d a, \_\_m128d b)

VXORPD: \_\_m256d \_mm256\_xor\_pd (\_\_m256d a, \_\_m256d b);

# **SIMD Floating-Point Exceptions**

None.

# **Other Exceptions**

See Exceptions Type 4.

# XORPS—Bitwise Logical XOR for Single-Precision Floating-Point Values

| Opcode/<br>Instruction                                   | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                                                          |
|----------------------------------------------------------|-----------|------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------|
| OF 57 /r<br>XORPS xmm1, xmm2/m128                        | RM        | V/V                          | SSE                      | Bitwise exclusive-OR of xmm2/m128 and xmm1.                                                                          |
| VEX.NDS.128.0F.WIG 57 /r<br>VXORPS xmm1,xmm2, xmm3/m128  | RVM       | V/V                          | AVX                      | Return the bitwise logical XOR of packed single-precision floating-point values in <i>xmm2</i> and <i>xmm3/mem</i> . |
| VEX.NDS.256.0F.WIG 57 /r<br>VXORPS ymm1, ymm2, ymm3/m256 | RVM       | V/V                          | AVX                      | Return the bitwise logical XOR of packed single-precision floating-point values in <i>ymm2</i> and <i>ymm3/mem</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | NA            | NA        |
| RVM   | ModRM:reg (w)    | VEX.νννν (r)  | ModRM:r/m (r) | NA        |

# **Description**

Performs a bitwise logical exclusive-OR of the four packed single-precision floating-point values from the source operand (second operand) and the destination operand (first operand), and stores the result in the destination operand. The source operand can be an XMM register or a 128-bit memory location. The destination operand is an XMM register.

In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15).

128-bit Legacy SSE version: The second source can be an XMM register or an 128-bit memory location. The destination is not distinct from the first source XMM register and the upper bits (VLMAX-1:128) of the corresponding YMM register destination are unmodified.

VEX.128 encoded version: the first source operand is an XMM register or 128-bit memory location. The destination operand is an XMM register. The upper bits (VLMAX-1:128) of the corresponding YMM register destination are zeroed.

VEX.256 encoded version: The first source operand is a YMM register. The second source operand can be a YMM register or a 256-bit memory location. The destination operand is a YMM register.

## Operation

#### XORPS (128-bit Legacy SSE version)

DEST[31:0]  $\leftarrow$  SRC1[31:0] BITWISE XOR SRC2[31:0]

DEST[63:32]  $\leftarrow$  SRC1[63:32] BITWISE XOR SRC2[63:32]

DEST[95:64] ← SRC1[95:64] BITWISE XOR SRC2[95:64]

DEST[127:96] ← SRC1[127:96] BITWISE XOR SRC2[127:96]

DEST[VLMAX-1:128] (Unmodified)

#### VXORPS (VEX.128 encoded version)

DEST[31:0]  $\leftarrow$  SRC1[31:0] BITWISE XOR SRC2[31:0]

DEST[63:32] ← SRC1[63:32] BITWISE XOR SRC2[63:32]

DEST[95:64] ← SRC1[95:64] BITWISE XOR SRC2[95:64]

DEST[127:96] ← SRC1[127:96] BITWISE XOR SRC2[127:96]

DEST[VLMAX-1:128] ← 0

## VXORPS (VEX.256 encoded version)

 $\begin{aligned} & \mathsf{DEST}[31:0] \leftarrow \mathsf{SRC1}[31:0] \, \mathsf{BITWISE} \, \mathsf{XOR} \, \mathsf{SRC2}[31:0] \\ & \mathsf{DEST}[63:32] \leftarrow \mathsf{SRC1}[63:32] \, \mathsf{BITWISE} \, \mathsf{XOR} \, \mathsf{SRC2}[63:32] \\ & \mathsf{DEST}[95:64] \leftarrow \mathsf{SRC1}[95:64] \, \mathsf{BITWISE} \, \mathsf{XOR} \, \mathsf{SRC2}[95:64] \\ & \mathsf{DEST}[127:96] \leftarrow \mathsf{SRC1}[127:96] \, \mathsf{BITWISE} \, \mathsf{XOR} \, \mathsf{SRC2}[127:96] \\ & \mathsf{DEST}[159:128] \leftarrow \mathsf{SRC1}[159:128] \, \mathsf{BITWISE} \, \mathsf{XOR} \, \mathsf{SRC2}[159:128] \\ & \mathsf{DEST}[191:160] \leftarrow \mathsf{SRC1}[191:160] \, \mathsf{BITWISE} \, \mathsf{XOR} \, \mathsf{SRC2}[191:160] \\ & \mathsf{DEST}[223:192] \leftarrow \mathsf{SRC1}[223:192] \, \mathsf{BITWISE} \, \mathsf{XOR} \, \mathsf{SRC2}[223:192] \\ & \mathsf{DEST}[255:224] \leftarrow \mathsf{SRC1}[255:224] \, \mathsf{BITWISE} \, \mathsf{XOR} \, \mathsf{SRC2}[255:224]. \end{aligned}$ 

# Intel C/C++ Compiler Intrinsic Equivalent

XORPS: \_\_m128 \_mm\_xor\_ps(\_\_m128 a, \_\_m128 b)

VXORPS: \_\_m256 \_mm256\_xor\_ps (\_\_m256 a, \_\_m256 b);

# **SIMD Floating-Point Exceptions**

None.

## Other Exceptions

See Exceptions Type 4.

## XRSTOR—Restore Processor Extended States

| Opcode          | Instruction  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                     |
|-----------------|--------------|-----------|----------------|---------------------|-----------------------------------------------------------------|
| OF AE /5        | XRSTOR mem   | М         | Valid          | Valid               | Restore state components specified by EDX:EAX from <i>mem</i> . |
| REX.W+ OF AE /5 | XRSTOR64 mem | М         | Valid          | N.E.                | Restore state components specified by EDX:EAX from <i>mem</i> . |

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r) | NA        | NA        | NA        |

#### **Description**

Performs a full or partial restore of processor state components from the XSAVE area located at the memory address specified by the source operand. The implicit EDX:EAX register pair specifies a 64-bit instruction mask. The specific state components restored correspond to the bits set in the requested-feature bitmap (RFBM), which is the logical-AND of EDX:EAX and XCRO.

The format of the XSAVE area is detailed in Section 13.4, "XSAVE Area," of Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

Section 13.8, "Operation of XRSTOR," of *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1* provides a detailed description of the operation of the XRSTOR instruction. The following items provide a high-level outline:

- Execution of XRSTOR may take one of two forms: standard and compacted. Bit 63 of the XCOMP\_BV field in the XSAVE header determines which form is used: value 0 specifies the standard form, while value 1 specifies the compacted form.
- If RFBM[i] = 0, XRSTOR does not update state component i.<sup>1</sup>
- If RFBM[i] = 1 and bit i is clear in the XSTATE\_BV field in the XSAVE header, XRSTOR initializes state component i.
- If RFBM[/] = 1 and XSTATE BV[/] = 1, XRSTOR loads state component / from the XSAVE area.
- The standard form of XRSTOR treats MXCSR (which is part of state component 1 SSE) differently from the XMM registers. If either form attempts to load MXCSR with an illegal value, a general-protection exception (#GP) occurs.
- XRSTOR loads the internal value XRSTOR\_INFO, which may be used to optimize a subsequent execution of XSAVEOPT or XSAVES.
- Immediately following an execution of XRSTOR, the processor tracks as in-use (not in initial configuration) any state component *i* for which RFBM[*i*] = 1 and XSTATE\_BV[*i*] = 1; it tracks as modified any state component *i* for which RFBM[*i*] = 0.

Use of a source operand not aligned to 64-byte boundary (for 64-bit and 32-bit modes) results in a general-protection (#GP) exception. In 64-bit mode, the upper 32 bits of RDX and RAX are ignored.

#### Operation

RFBM ← XCRO AND EDX:EAX; /\* bitwise logical AND \*/
COMPMASK ← XCOMP\_BV field from XSAVE header;
RSTORMASK ← XSTATE\_BV field from XSAVE header;
IF in VMX non-root operation
THEN VMXNR ← 1;

<sup>1.</sup> There is an exception if RFBM[1] = 0 and RFBM[2] = 1. In this case, the standard form of XRSTOR will load MXCSR from memory, even though MXCSR is part of state component 1 — SSE. The compacted form of XRSTOR does not make this exception.

```
ELSE VMXNR \leftarrow 0;
FI:
LAXA ← linear address of XSAVE area;
IF COMPMASK[63] = 0
   THEN
        /* Standard form of XRSTOR */
       If RFBM[0] = 1
            THEN
                 IF RSTORMASK[0] = 1
                      THEN load x87 state from legacy region of XSAVE area;
                      ELSE initialize x87 state;
                 FI;
       FI;
       If RFBM[1] = 1
            THEN
                 IF RSTORMASK[1] = 1
                     THEN load XMM registers from legacy region of XSAVE area;
                      ELSE set all XMM registers to 0;
                 FI;
       FI;
       If RFBM[2] = 1
            THEN
                 IF RSTORMASK[2] = 1
                     THEN load AVX state from extended region (standard format) of XSAVE area;
                      ELSE initialize AVX state;
                 FI;
       FI;
       If RFBM[1] = 1 or RFBM[2] = 1
            THEN load MXCSR from legacy region of XSAVE area;
        FI;
FI;
   ELSE
        /* Compacted form of XRSTOR */
       IF CPUID.(EAX=0DH,ECX=1):EAX.XSAVEC[bit 1] = 0
                     /* compacted form not supported */
                 #GP(0);
       FI;
       If RFBM[0] = 1
            THEN
                 IF RSTORMASK[0] = 1
                      THEN load x87 state from legacy region of XSAVE area;
                      ELSE initialize x87 state;
                 FI;
       FI;
       If RFBM[1] = 1
            THEN
                 IF RSTORMASK[1] = 1
                      THEN load SSE state from legacy region of XSAVE area;
                      ELSE initialize SSE state;
                 FI;
       FI;
       If RFBM[2] = 1
            THEN
```

```
\label{eq:likelihood} \begin{split} & \text{IF RSTORMASK[2] = 1} \\ & \quad & \text{THEN load AVX state from extended region (compacted format) of XSAVE area;} \\ & \quad & \text{ELSE initialize AVX state;} \\ & \quad & \text{FI;} \\ & \quad & \text{FI;} \\ & \quad & \text{FI;} \\ & \quad & \text{XRSTOR\_INFO} \leftarrow \langle \text{CPL,VMXNR,LAXA,COMPMASK} \rangle; \end{split}
```

## **Flags Affected**

None.

## Intel C/C++ Compiler Intrinsic Equivalent

XRSTOR: void \_xrstor( void \* , unsigned \_\_int64);
XRSTOR: void \_xrstor64( void \* , unsigned \_\_int64);

#### **Protected Mode Exceptions**

#GP(0)

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If a memory operand is not aligned on a 64-byte boundary, regardless of segment.

If bit 63 of the XCOMP\_BV field of the XSAVE header is 1 and

CPUID.(EAX=0DH,ECX=1):EAX.XSAVEC[bit 1] = 0.

If the standard form is executed and a bit in XCR0 is 0 and the corresponding bit in the XSTATE BV field of the XSAVE header is 1.

If the standard form is executed and bytes 23:8 of the XSAVE header are not all zero.

If the compacted form is executed and a bit in XCR0 is 0 and the corresponding bit in the

XCOMP BV field of the XSAVE header is 1.

If the compacted form is executed and a bit in the XCOMP\_BV field in the XSAVE header is  $\boldsymbol{0}$ 

and the corresponding bit in the XSTATE\_BV field is 1.

If the compacted form is executed and bytes 63:16 of the XSAVE header are not all zero.

If attempting to write any reserved bits of the MXCSR register with 1.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs. #NM If CR0.TS[bit 3] = 1.

#UD If CPUID.01H:ECX.XSAVE[bit 26] = 0.

If CR4.OSXSAVE[bit 18] = 0.

If any of the LOCK, 66H, F3H or F2H prefixes is used.

#AC

If this exception is disabled a general protection exception (#GP) is signaled if the memory operand is not aligned on a 16-byte boundary, as described above. If the alignment check exception (#AC) is enabled (and the CPL is 3), signaling of #AC is not guaranteed and may vary with implementation, as follows. In all implementations where #AC is not signaled, a general protection exception is signaled in its place. In addition, the width of the alignment check may also vary with implementation. For instance, for a given implementation, an alignment check exception might be signaled for a 2-byte misalignment, whereas a general protec-

tion exception might be signaled for all other misalignments (4-, 8-, or 16-byte

misalignments).

#### **Real-Address Mode Exceptions**

#GP

If a memory operand is not aligned on a 64-byte boundary, regardless of segment.

If any part of the operand lies outside the effective address space from 0 to FFFFH.

If bit 63 of the XCOMP\_BV field of the XSAVE header is 1 and

CPUID.(EAX=0DH,ECX=1):EAX.XSAVEC[bit 1] = 0.

If the standard form is executed and a bit in XCR0 is 0 and the corresponding bit in the XSTATE BV field of the XSAVE header is 1.

If the standard form is executed and bytes 23:8 of the XSAVE header are not all zero.

If the compacted form is executed and a bit in XCR0 is 0 and the corresponding bit in the

XCOMP\_BV field of the XSAVE header is 1.

If the compacted form is executed and a bit in the XCOMP\_BV field in the XSAVE header is 0 and the corresponding bit in the XSTATE BV field is 1.

If the compacted form is executed and bytes 63:16 of the XSAVE header are not all zero.

If attempting to write any reserved bits of the MXCSR register with 1.

#NM If CR0.TS[bit 3] = 1.

#UD If CPUID.01H: ECX.XSAVE[bit 26] = 0.

If CR4.OSXSAVE[bit 18] = 0.

If any of the LOCK, 66H, F3H or F2H prefixes is used.

#### Virtual-8086 Mode Exceptions

Same exceptions as in protected mode

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#GP(0) If a memory address is in a non-canonical form.

If a memory operand is not aligned on a 64-byte boundary, regardless of segment.

If bit 63 of the XCOMP\_BV field of the XSAVE header is 1 and

CPUID.(EAX=0DH,ECX=1):EAX.XSAVEC[bit 1] = 0.

If the standard form is executed and a bit in XCR0 is 0 and the corresponding bit in the

XSTATE BV field of the XSAVE header is 1.

If the standard form is executed and bytes 23:8 of the XSAVE header are not all zero.

If the compacted form is executed and a bit in XCR0 is 0 and the corresponding bit in the

XCOMP\_BV field of the XSAVE header is 1.

If the compacted form is executed and a bit in the XCOMP\_BV field in the XSAVE header is 0

and the corresponding bit in the XSTATE BV field is 1.

If the compacted form is executed and bytes 63:16 of the XSAVE header are not all zero.

If attempting to write any reserved bits of the MXCSR register with 1.

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#PF(fault-code) If a page fault occurs. #NM If CR0.TS[bit 3] = 1.

#UD If CPUID.01H: ECX.XSAVE[bit 26] = 0.

If CR4.OSXSAVE[bit 18] = 0.

If any of the LOCK, 66H, F3H or F2H prefixes is used.

#AC If this exception is disabled a general protection exception (#GP) is signaled if the memory

operand is not aligned on a 16-byte boundary, as described above. If the alignment check exception (#AC) is enabled (and the CPL is 3), signaling of #AC is not guaranteed and may vary with implementation, as follows. In all implementations where #AC is not signaled, a general protection exception is signaled in its place. In addition, the width of the alignment check may also vary with implementation. For instance, for a given implementation, an alignment check exception might be signaled for a 2-byte misalignment, whereas a general protec-

tion exception might be signaled for all other misalignments (4-, 8-, or 16-byte

misalignments).

# XRSTORS—Restore Processor Extended States Supervisor

| Opcode          | Instruction   | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                     |
|-----------------|---------------|-----------|----------------|---------------------|-----------------------------------------------------------------|
| 0F C7 /3        | XRSTORS mem   | М         | Valid          | Valid               | Restore state components specified by EDX:EAX from <i>mem</i> . |
| REX.W+ 0F C7 /3 | XRSTORS64 mem | М         | Valid          | N.E.                | Restore state components specified by EDX:EAX from <i>mem</i> . |

#### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r) | NA        | NA        | NA        |

#### **Description**

Performs a full or partial restore of processor state components from the XSAVE area located at the memory address specified by the source operand. The implicit EDX:EAX register pair specifies a 64-bit instruction mask. The specific state components restored correspond to the bits set in the requested-feature bitmap (RFBM), which is the logical-AND of EDX:EAX and the logical-OR of XCR0 with the IA32\_XSS MSR. XRSTORS may be executed only if CPL = 0.

The format of the XSAVE area is detailed in Section 13.4, "XSAVE Area," of Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

Section 13.12, "Operation of XRSTORS," of *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1* provides a detailed description of the operation of the XRSTOR instruction. The following items provide a high-level outline:

- Execution of XRSTORS is similar to that of the compacted form of XRSTOR; XRSTORS cannot restore from an XSAVE area in which the extended region is in the standard format (see Section 13.4.3, "Extended Region of an XSAVE Area").
- XRSTORS differs from XRSTOR in that it can restore state components corresponding to bits set in the IA32\_XSS MSR.
- If RFBM[/] = 0, XRSTORS does not update state component i.
- If RFBM[i] = 1 and bit i is clear in the XSTATE\_BV field in the XSAVE header, XRSTORS initializes state component i.
- If RFBM[i] = 1 and XSTATE\_BV[i] = 1, XRSTORS loads state component i from the XSAVE area.
- If XRSTORS attempts to load MXCSR with an illegal value, a general-protection exception (#GP) occurs.
- XRSTORS loads the internal value XRSTOR\_INFO, which may be used to optimize a subsequent execution of XSAVEOPT or XSAVES.
- Immediately following an execution of XRSTORS, the processor tracks as in-use (not in initial configuration) any state component i for which RFBM[i] = 1 and XSTATE\_BV[i] = 1; it tracks as modified any state component i for which RFBM[i] = 0.

Use of a source operand not aligned to 64-byte boundary (for 64-bit and 32-bit modes) results in a general-protection (#GP) exception. In 64-bit mode, the upper 32 bits of RDX and RAX are ignored.

## Operation

```
RFBM ← (XCR0 OR IA32_XSS) AND EDX:EAX; /* bitwise logical OR and AND */
COMPMASK ← XCOMP_BV field from XSAVE header;
RSTORMASK ← XSTATE_BV field from XSAVE header;
IF in VMX non-root operation
THEN VMXNR ← 1;
ELSE VMXNR ← 0;
FI;
```

```
LAXA \leftarrow linear address of XSAVE area;
If RFBM[0] = 1
   THEN
       IF RSTORMASK[0] = 1
           THEN load x87 state from legacy region of XSAVE area;
           ELSE initialize x87 state;
       FI:
FI;
If RFBM[1] = 1
   THEN
       IF RSTORMASK[1] = 1
           THEN load SSE state from legacy region of XSAVE area;
           ELSE initialize SSE state;
       FI:
FI;
If RFBM[2] = 1
   THEN
       IF RSTORMASK[2] = 1
           THEN load AVX state from extended region (compacted format) of XSAVE area;
           ELSE initialize AVX state;
       FI:
FI;
XRSTOR INFO \leftarrow \langle CPL,VMXNR,LAXA,COMPMASK\rangle;
Flags Affected
None.
Intel C/C++ Compiler Intrinsic Equivalent
            void _xrstors( void * , unsigned __int64);
XRSTORS:
XRSTORS64: void _xrstors64( void * , unsigned __int64);
Protected Mode Exceptions
#GP(0)
                     If CPL > 0.
                     If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.
                     If a memory operand is not aligned on a 64-byte boundary, regardless of segment.
                     If bit 63 of the XCOMP_BV field of the XSAVE header is 0.
                     If a bit in XCR0 is 0 and the corresponding bit in the XCOMP BV field of the XSAVE header is 1.
                     If a bit in the XCOMP_BV field in the XSAVE header is 0 and the corresponding bit in the
                     XSTATE BV field is 1.
                     If bytes 63:16 of the XSAVE header are not all zero.
                     If attempting to write any reserved bits of the MXCSR register with 1.
                     If a memory operand effective address is outside the SS segment limit.
#SS(0)
#PF(fault-code)
                     If a page fault occurs.
#NM
                     If CR0.TS[bit 3] = 1.
#UD
                     If CPUID.01H:ECX.XSAVE[bit 26] = 0 or CPUID.(EAX=0DH,ECX=1):EAX.XSS[bit 3] = 0.
                     If CR4.OSXSAVE[bit 18] = 0.
                     If any of the LOCK, 66H, F3H or F2H prefixes is used.
```

If this exception is disabled a general protection exception (#GP) is signaled if the memory operand is not aligned on a 16-byte boundary, as described above. If the alignment check

#AC

exception (#AC) is enabled (and the CPL is 3), signaling of #AC is not guaranteed and may vary with implementation, as follows. In all implementations where #AC is not signaled, a #GP is signaled in its place. In addition, the width of the alignment check may also vary with implementation. For instance, for a given implementation, an alignment check exception might be signaled for a 2-byte misalignment, whereas a #GP might be signaled for all other misalignments (4-, 8-, or 16-byte misalignments).

#### **Real-Address Mode Exceptions**

#GP If a memory operand is not aligned on a 64-byte boundary, regardless of segment.

If any part of the operand lies outside the effective address space from 0 to FFFFH.

If bit 63 of the XCOMP BV field of the XSAVE header is 0.

If a bit in XCR0 is 0 and the corresponding bit in the XCOMP\_BV field of the XSAVE header is 1.

If a bit in the XCOMP BV field in the XSAVE header is 0 and the corresponding bit in the

XSTATE\_BV field is 1.

If bytes 63:16 of the XSAVE header are not all zero.

If attempting to write any reserved bits of the MXCSR register with 1.

#NM If CR0.TS[bit 3] = 1.

#UD If CPUID.01H:ECX.XSAVE[bit 26] = 0 or CPUID.(EAX=0DH,ECX=1):EAX.XSS[bit 3] = 0.

If CR4.OSXSAVE[bit 18] = 0.

If any of the LOCK, 66H, F3H or F2H prefixes is used.

#### Virtual-8086 Mode Exceptions

Same exceptions as in protected mode

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#GP(0) If CPL > 0.

If a memory address is in a non-canonical form.

If a memory operand is not aligned on a 64-byte boundary, regardless of segment.

If bit 63 of the XCOMP\_BV field of the XSAVE header is 0.

If a bit in XCR0 is 0 and the corresponding bit in the XCOMP\_BV field of the XSAVE header is 1.

If a bit in the XCOMP BV field in the XSAVE header is 0 and the corresponding bit in the

XSTATE\_BV field is 1.

If bytes 63:16 of the XSAVE header are not all zero.

If attempting to write any reserved bits of the MXCSR register with 1.

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#PF(fault-code) If a page fault occurs. #NM If CR0.TS[bit 3] = 1.

#UD If CPUID.01H:ECX.XSAVE[bit 26] = 0 or CPUID.(EAX=0DH,ECX=1):EAX.XSS[bit 3] = 0.

If CR4.OSXSAVE[bit 18] = 0.

If any of the LOCK, 66H, F3H or F2H prefixes is used.

#AC If this exception is disabled a general protection exception (#GP) is signaled if the memory

operand is not aligned on a 16-byte boundary, as described above. If the alignment check exception (#AC) is enabled (and the CPL is 3), signaling of #AC is not guaranteed and may vary with implementation, as follows. In all implementations where #AC is not signaled, a general protection exception is signaled in its place. In addition, the width of the alignment check may also vary with implementation. For instance, for a given implementation, an alignment check exception might be signaled for a 2-byte misalignment, whereas a general protec-

tion exception might be signaled for all other misalignments (4-, 8-, or 16-byte misalignments).

## XSAVE—Save Processor Extended States

| Opcode          | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                |
|-----------------|-------------|-----------|----------------|---------------------|------------------------------------------------------------|
| OF AE /4        | XSAVE mem   | М         | Valid          | Valid               | Save state components specified by EDX:EAX to <i>mem</i> . |
| REX.W+ OF AE /4 | XSAVE64 mem | М         | Valid          | N.E.                | Save state components specified by EDX:EAX to <i>mem.</i>  |

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |  |
|-------|---------------|-----------|-----------|-----------|--|
| М     | ModRM:r/m (w) | NA        | NA        | NA        |  |

#### **Description**

Performs a full or partial save of processor state components to the XSAVE area located at the memory address specified by the destination operand. The implicit EDX:EAX register pair specifies a 64-bit instruction mask. The specific state components saved correspond to the bits set in the requested-feature bitmap (RFBM), which is the logical-AND of EDX:EAX and XCRO.

The format of the XSAVE area is detailed in Section 13.4, "XSAVE Area," of Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

Section 13.7, "Operation of XSAVE," of Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1 provides a detailed description of the operation of the XSAVE instruction. The following items provide a high-level outline:

- XSAVE saves state component *i* if and only if RFBM[i] = 1.<sup>1</sup>
- XSAVE does not modify bytes 511:464 of the legacy region of the XSAVE area (see Section 13.4.1, "Legacy Region of an XSAVE Area").
- XSAVE reads the XSTATE\_BV field of the XSAVE header (see Section 13.4.2, "XSAVE Header") and writes a modified value back to memory as follows. If RFBM[i] = 1, XSAVE writes XSTATE\_BV[i] with the value of XINUSE[i]. (XINUSE is a bitmap by which the processor tracks the status of various state components. See Section 13.6, "Processor Tracking of XSAVE-Managed State.") If RFBM[i] = 0, XSAVE writes XSTATE\_BV[i] with the value that it read from memory (it does not modify the bit). XSAVE does not write to any part of the XSAVE header other than the XSTATE\_BV field.
- XSAVE always uses the standard format of the extended region of the XSAVE area (see Section 13.4.3, "Extended Region of an XSAVE Area").

Use of a destination operand not aligned to 64-byte boundary (in either 64-bit or 32-bit modes) results in a general-protection (#GP) exception. In 64-bit mode, the upper 32 bits of RDX and RAX are ignored.

# Operation

RFBM  $\leftarrow$  XCRO AND EDX:EAX; /\* bitwise logical AND \*/ OLD\_BV  $\leftarrow$  XSTATE\_BV field from XSAVE header;

IF RFBM[0] = 1

THEN store x87 state into legacy region of XSAVE area;

FI:

IF RFBM[1] = 1

THEN store XMM registers into legacy region of XSAVE area;

FI;

<sup>1.</sup> An exception is made for MXCSR and MXCSR\_MASK, which belong to state component 1 — SSE. XSAVE saves these values to memory if either RFBM[1] or RFBM[2] is 1.

IF RFBM[2] = 1

THEN store AVX state into extended region of XSAVE area;

FI:

IF RFBM[1] = 1 or RFBM[2] = 1

THEN store MXCSR and MXCSR\_MASK into legacy region of XSAVE area;

FI;

XSTATE BV field in XSAVE header ← (OLD BV AND ~RFBM) OR (XINUSE AND RFBM);

#### Flags Affected

None.

#### Intel C/C++ Compiler Intrinsic Equivalent

XSAVE: void \_xsave( void \* , unsigned \_\_int64); XSAVE: void \_xsave64( void \* , unsigned \_\_int64);

## **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If a memory operand is not aligned on a 64-byte boundary, regardless of segment.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs. #NM If CR0.TS[bit 3] = 1.

#UD If CPUID.01H: ECX.XSAVE[bit 26] = 0.

If CR4.OSXSAVE[bit 18] = 0.

If any of the LOCK, 66H, F3H or F2H prefixes is used.

#AC If this exception is disabled a general protection exception (#GP) is signaled if the memory

operand is not aligned on a 16-byte boundary, as described above. If the alignment check exception (#AC) is enabled (and the CPL is 3), signaling of #AC is not guaranteed and may vary with implementation, as follows. In all implementations where #AC is not signaled, a general protection exception is signaled in its place. In addition, the width of the alignment check may also vary with implementation. For instance, for a given implementation, an alignment check exception might be signaled for a 2-byte misalignment, whereas a general protec-

tion exception might be signaled for all other misalignments (4-, 8-, or 16-byte

misalignments).

#### Real-Address Mode Exceptions

#GP If a memory operand is not aligned on a 64-byte boundary, regardless of segment.

If any part of the operand lies outside the effective address space from 0 to FFFFH.

#NM If CR0.TS[bit 3] = 1.

#UD If CPUID.01H:ECX.XSAVE[bit 26] = 0.

If CR4.OSXSAVE[bit 18] = 0.

If any of the LOCK, 66H, F3H or F2H prefixes is used.

## Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#GP(0) If the memory address is in a non-canonical form.

If a memory operand is not aligned on a 64-byte boundary, regardless of segment.

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#PF(fault-code) If a page fault occurs. #NM If CR0.TS[bit 3] = 1.

#UD If CPUID.01H:ECX.XSAVE[bit 26] = 0.

If CR4.OSXSAVE[bit 18] = 0.

If any of the LOCK, 66H, F3H or F2H prefixes is used.

#AC If this exception is disabled a general protection exception (#GP) is signaled if the memory

operand is not aligned on a 16-byte boundary, as described above. If the alignment check exception (#AC) is enabled (and the CPL is 3), signaling of #AC is not guaranteed and may vary with implementation, as follows. In all implementations where #AC is not signaled, a general protection exception is signaled in its place. In addition, the width of the alignment check may also vary with implementation. For instance, for a given implementation, an alignment check exception might be signaled for a 2-byte misalignment, whereas a general protec-

tion exception might be signaled for all other misalignments (4-, 8-, or 16-byte

misalignments).

# XSAVEC—Save Processor Extended States with Compaction

| Opcode          | Instruction  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                               |
|-----------------|--------------|-----------|----------------|---------------------|---------------------------------------------------------------------------|
| 0F C7 /4        | XSAVEC mem   | М         | Valid          | Valid               | Save state components specified by EDX:EAX to <i>mem</i> with compaction. |
| REX.W+ 0F C7 /4 | XSAVEC64 mem | М         | Valid          | N.E.                | Save state components specified by EDX:EAX to <i>mem</i> with compaction. |

#### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (w) | NA        | NA        | NA        |

#### **Description**

Performs a full or partial save of processor state components to the XSAVE area located at the memory address specified by the destination operand. The implicit EDX:EAX register pair specifies a 64-bit instruction mask. The specific state components saved correspond to the bits set in the requested-feature bitmap (RFBM), which is the logical-AND of EDX:EAX and XCRO.

The format of the XSAVE area is detailed in Section 13.4, "XSAVE Area," of Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

Section 13.10, "Operation of XSAVEC," of *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1* provides a detailed description of the operation of the XSAVEC instruction. The following items provide a high-level outline:

- Execution of XSAVEC is similar to that of XSAVE. XSAVEC differs from XSAVE in that it uses compaction and that it may use the init optimization.
- XSAVEC saves state component / if and only if RFBM[/] = 1 and XINUSE[/] = 1.<sup>1</sup> (XINUSE is a bitmap by which
  the processor tracks the status of various state components. See Section 13.6, "Processor Tracking of XSAVEManaged State.")
- XSAVEC does not modify bytes 511:464 of the legacy region of the XSAVE area (see Section 13.4.1, "Legacy Region of an XSAVE Area").
- XSAVEC writes the logical AND of RFBM and XINUSE to the XSTATE\_BV field of the XSAVE header.<sup>2,3</sup> (See Section 13.4.2, "XSAVE Header.") XSAVEC sets bit 63 of the XCOMP\_BV field and sets bits 62:0 of that field to RFBM[62:0]. XSAVEC does not write to any parts of the XSAVE header other than the XSTATE\_BV and XCOMP\_BV fields.
- XSAVEC always uses the compacted format of the extended region of the XSAVE area (see Section 13.4.3, "Extended Region of an XSAVE Area").

Use of a destination operand not aligned to 64-byte boundary (in either 64-bit or 32-bit modes) results in a general-protection (#GP) exception. In 64-bit mode, the upper 32 bits of RDX and RAX are ignored.

#### Operation

RFBM  $\leftarrow$  XCRO AND EDX:EAX; /\* bitwise logical AND \*/ COMPMASK  $\leftarrow$  RFBM OR 80000000\_00000000H;

IF RFBM[0] = 1 and XINUSE[0] = 1

<sup>1.</sup> There is an exception for state component 1 (SSE). MXCSR is part of SSE state, but XINUSE[1] may be 0 even if MXCSR does not have its initial value of 1F80H. In this case, XSAVEC saves SSE state as long as RFBM[1] = 1.

<sup>2.</sup> Unlike XSAVE and XSAVEOPT, XSAVEC clears bits in the XSTATE\_BV field that correspond to bits that are clear in RFBM.

<sup>3.</sup> There is an exception for state component 1 (SSE). MXCSR is part of SSE state, but XINUSE[1] may be 0 even if MXCSR does not have its initial value of 1F80H. In this case, XSAVEC sets XSTATE\_BV[1] to 1 as long as RFBM[1] = 1.

THEN store x87 state into legacy region of XSAVE area;
FI;
IF RFBM[1] = 1 and (XINUSE[1] = 1 or MXCSR ≠ 1F80H)
THEN store SSE state into legacy region of XSAVE area;
FI;
IF RFBM[2] = 1 AND XINUSE[2] = 1
THEN store AVX state into extended region of XSAVE area;
FI;

XSTATE\_BV field in XSAVE header ← XINUSE AND RFBM;
XCOMP BV field in XSAVE header ← COMPMASK;

# Flags Affected

None.

## Intel C/C++ Compiler Intrinsic Equivalent

XSAVEC: void \_xsavec( void \* , unsigned \_\_int64); XSAVEC64: void \_xsavec64( void \* , unsigned \_\_int64);

#### **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If a memory operand is not aligned on a 64-byte boundary, regardless of segment.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs. #NM If CR0.TS[bit 3] = 1.

#UD If CPUID.01H:ECX.XSAVE[bit 26] = 0 or CPUID.(EAX=0DH,ECX=1):EAX.XSAVEC[bit 1] = 0.

If CR4.OSXSAVE[bit 18] = 0.

If any of the LOCK, 66H, F3H or F2H prefixes is used.

#AC If this exception is disabled a general protection exception (#GP) is signaled if the memory

operand is not aligned on a 16-byte boundary, as described above. If the alignment check exception (#AC) is enabled (and the CPL is 3), signaling of #AC is not guaranteed and may vary with implementation, as follows. In all implementations where #AC is not signaled, a general protection exception is signaled in its place. In addition, the width of the alignment check may also vary with implementation. For instance, for a given implementation, an alignment check exception might be signaled for a 2-byte misalignment, whereas a general protec-

tion exception might be signaled for all other misalignments (4-, 8-, or 16-byte

misalignments).

# **Real-Address Mode Exceptions**

#GP If a memory operand is not aligned on a 64-byte boundary, regardless of segment.

If any part of the operand lies outside the effective address space from 0 to FFFFH.

#NM If CR0.TS[bit 3] = 1.

#UD If CPUID.01H:ECX.XSAVE[bit 26] = 0 or CPUID.(EAX=0DH,ECX=1):EAX.XSAVEC[bit 1] = 0.

If CR4.OSXSAVE[bit 18] = 0.

If any of the LOCK, 66H, F3H or F2H prefixes is used.

<sup>1.</sup> If MXCSR does not have its initial value of 1F80H, XSAVEC sets XSTATE\_BV[1] to 1 as long as RFBM[1] = 1, regardless of the value of XINUSE[1].

## Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#GP(0) If the memory address is in a non-canonical form.

If a memory operand is not aligned on a 64-byte boundary, regardless of segment.

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#PF(fault-code) If a page fault occurs. #NM If CR0.TS[bit 3] = 1.

#UD If CPUID.01H:ECX.XSAVE[bit 26] = 0 or CPUID.(EAX=0DH,ECX=1):EAX.XSAVEC[bit 1] = 0.

If CR4.OSXSAVE[bit 18] = 0.

If any of the LOCK, 66H, F3H or F2H prefixes is used.

#AC If this exception is disabled a general protection exception (#GP) is signaled if the memory

operand is not aligned on a 16-byte boundary, as described above. If the alignment check exception (#AC) is enabled (and the CPL is 3), signaling of #AC is not guaranteed and may vary with implementation, as follows. In all implementations where #AC is not signaled, a general protection exception is signaled in its place. In addition, the width of the alignment check may also vary with implementation. For instance, for a given implementation, an alignment check exception might be signaled for a 2-byte misalignment, whereas a general protec-

tion exception might be signaled for all other misalignments (4-, 8-, or 16-byte

misalignments).

# XSAVEOPT—Save Processor Extended States Optimized

| Opcode/<br>Instruction             | Op/<br>En | 64/32 bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                                                        |
|------------------------------------|-----------|------------------------------|--------------------------|------------------------------------------------------------------------------------|
| OF AE /6<br>XSAVEOPT mem           | М         | V/V                          | XSAVEOPT                 | Save state components specified by EDX:EAX to <i>mem,</i> optimizing if possible.  |
| REX.W + 0F AE /6<br>XSAVEOPT64 mem | М         | V/V                          | XSAVEOPT                 | Save state components specified by EDX:EAX to <i>mem</i> , optimizing if possible. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (w) | NA        | NA        | NA        |

## **Description**

Performs a full or partial save of processor state components to the XSAVE area located at the memory address specified by the destination operand. The implicit EDX:EAX register pair specifies a 64-bit instruction mask. The specific state components saved correspond to the bits set in the requested-feature bitmap (RFBM), which is the logical-AND of EDX:EAX and XCRO.

The format of the XSAVE area is detailed in Section 13.4, "XSAVE Area," of Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

Section 13.9, "Operation of XSAVEOPT," of *Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1* provides a detailed description of the operation of the XSAVEOPT instruction. The following items provide a high-level outline:

- Execution of XSAVEOPT is similar to that of XSAVE. XSAVEOPT differs from XSAVE in that it uses compaction and that it may use the init and modified optimizations. The performance of XSAVEOPT will be equal to or better than that of XSAVE.
- XSAVEOPT saves state component *i* only if RFBM[*i*] = 1 and XINUSE[*i*] = 1.<sup>1</sup> (XINUSE is a bitmap by which the processor tracks the status of various state components. See Section 13.6, "Processor Tracking of XSAVE-Managed State.") Even if both bits are 1, XSAVEOPT may optimize and not save state component *i* if (1) state component *i* has not been modified since the last execution of XRTOR or XRSTORS; and (2) this execution of XSAVES corresponds to that last execution of XRTOR or XRSTORS as determined by the internal value XRSTOR INFO (see the Operation section below).
- XSAVEOPT does not modify bytes 511:464 of the legacy region of the XSAVE area (see Section 13.4.1, "Legacy Region of an XSAVE Area").
- XSAVEOPT reads the XSTATE\_BV field of the XSAVE header (see Section 13.4.2, "XSAVE Header") and writes a
  modified value back to memory as follows. If RFBM[i] = 1, XSAVEOPT writes XSTATE\_BV[i] with the value of
  XINUSE[i]. If RFBM[i] = 0, XSAVEOPT writes XSTATE\_BV[i] with the value that it read from memory (it does
  not modify the bit). XSAVEOPT does not write to any part of the XSAVE header other than the XSTATE\_BV field.
- XSAVEOPT always uses the standard format of the extended region of the XSAVE area (see Section 13.4.3, "Extended Region of an XSAVE Area").

Use of a destination operand not aligned to 64-byte boundary (in either 64-bit or 32-bit modes) will result in a general-protection (#GP) exception. In 64-bit mode, the upper 32 bits of RDX and RAX are ignored.

## Operation

RFBM  $\leftarrow$  XCRO AND EDX:EAX; /\* bitwise logical AND \*/ OLD\_BV  $\leftarrow$  XSTATE\_BV field from XSAVE header;

<sup>1.</sup> There is an exception made for MXCSR and MXCSR\_MASK, which belong to state component 1 — SSE. XSAVEOPT always saves these to memory if RFBM[1] = 1 or RFBM[2] = 1, regardless of the value of XINUSE.

```
IF in VMX non-root operation
   THEN VMXNR \leftarrow 1:
   ELSE VMXNR \leftarrow 0;
FI:
LAXA ← linear address of XSAVE area;
COMPMASK \leftarrow 00000000 00000000H;
IF XRSTOR INFO = (CPL, VMXNR, LAXA, COMPMASK)
   THEN MODOPT \leftarrow 1;
   ELSE MODOPT \leftarrow 0;
FI;
IF RFBM[0] = 1 and XINUSE[0] = 1
   THEN store x87 state into legacy region of XSAVE area;
   /* might avoid saving if x87 state is not modified and MODOPT = 1 */
FI:
IF RFBM[1] = 1 and XINUSE[1]
   THEN store XMM registers into legacy region of XSAVE area;
   /* might avoid saving if XMM registers are not modified and MODOPT = 1 */
FI:
IF RFBM[2] = 1 AND XINUSE[2] = 1
   THEN store AVX state into extended region of XSAVE area;
   /* might avoid saving if AVX state is not modified and MODOPT = 1 */
FI;
IF RFBM[1] = 1 or RFBM[2] = 1
   THEN store MXCSR and MXCSR_MASK into legacy region of XSAVE area;
FI:
XSTATE_BV field in XSAVE header ← (OLD_BV AND ~RFBM) OR (XINUSE AND RFBM);
```

# Flags Affected

None.

#### Intel C/C++ Compiler Intrinsic Equivalent

XSAVEOPT: void \_xsaveopt( void \* , unsigned \_\_int64); XSAVEOPT: void \_xsaveopt64( void \* , unsigned \_\_int64);

# **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If a memory operand is not aligned on a 64-byte boundary, regardless of segment.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.
#NM If CR0.TS[bit 3] = 1.

#UD If CPUID.01H:ECX.XSAVE[bit 26] = 0 or CPUID.(EAX=0DH,ECX=1):EAX.XSAVEOPT[bit 0] =

0.

If CR4.OSXSAVE[bit 18] = 0. If the LOCK prefix is used.

If 66H, F3H or F2H prefix is used.

## **Real-Address Mode Exceptions**

#GP If a memory operand is not aligned on a 64-byte boundary, regardless of segment.

If any part of the operand lies outside the effective address space from 0 to FFFFH.

#NM If CR0.TS[bit 3] = 1.

#UD If CPUID.01H:ECX.XSAVE[bit 26] = 0 or CPUID.(EAX=0DH,ECX=1):EAX.XSAVEOPT[bit 0] =

0.

If  $CR4.OSXSAVE[bit\ 18] = 0$ . If the LOCK prefix is used.

If 66H, F3H or F2H prefix is used.

# Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

If a memory operand is not aligned on a 64-byte boundary, regardless of segment.

#PF(fault-code) If a page fault occurs. #NM If CR0.TS[bit 3] = 1.

#UD If CPUID.01H:ECX.XSAVE[bit 26] = 0 or CPUID.(EAX=0DH,ECX=1):EAX.XSAVEOPT[bit 0] =

0.

If  $CR4.OSXSAVE[bit\ 18] = 0$ . If the LOCK prefix is used.

If 66H, F3H or F2H prefix is used.

# XSAVES—Save Processor Extended States Supervisor

| Opcode          | Instruction  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                       |
|-----------------|--------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------|
| 0F C7 /5        | XSAVES mem   | М         | Valid          | Valid               | Save state components specified by EDX:EAX to <i>mem</i> with compaction, optimizing if possible. |
| REX.W+ 0F C7 /5 | XSAVES64 mem | М         | Valid          | N.E.                | Save state components specified by EDX:EAX to <i>mem</i> with compaction, optimizing if possible. |

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (w) | NA        | NA        | NA        |

# **Description**

Performs a full or partial save of processor state components to the XSAVE area located at the memory address specified by the destination operand. The implicit EDX:EAX register pair specifies a 64-bit instruction mask. The specific state components saved correspond to the bits set in the requested-feature bitmap (RFBM), the logical-AND of EDX:EAX and the logical-OR of XCRO with the IA32\_XSS MSR. XSAVES may be executed only if CPL = 0.

The format of the XSAVE area is detailed in Section 13.4, "XSAVE Area," of Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

Section 13.11, "Operation of XSAVES," of Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1 provides a detailed description of the operation of the XSAVES instruction. The following items provide a high-level outline:

- Execution of XSAVES is similar to that of XSAVEC. XSAVES differs from XSAVEC in that it can save state components corresponding to bits set in the IA32 XSS MSR and that it may use the modified optimization.
- XSAVES saves state component *i* only if RFBM[*i*] = 1 and XINUSE[*i*] = 1.<sup>1</sup> (XINUSE is a bitmap by which the processor tracks the status of various state components. See Section 13.6, "Processor Tracking of XSAVE-Managed State.") Even if both bits are 1, XSAVES may optimize and not save state component *i* if (1) state component *i* has not been modified since the last execution of XRTOR or XRSTORS; and (2) this execution of XSAVES correspond to that last execution of XRTOR or XRSTORS as determined by XRSTOR\_INFO (see the Operation section below).
- XSAVES does not modify bytes 511:464 of the legacy region of the XSAVE area (see Section 13.4.1, "Legacy Region of an XSAVE Area").
- XSAVES writes the logical AND of RFBM and XINUSE to the XSTATE\_BV field of the XSAVE header.<sup>2</sup> (See Section 13.4.2, "XSAVE Header.") XSAVES sets bit 63 of the XCOMP\_BV field and sets bits 62:0 of that field to RFBM[62:0]. XSAVES does not write to any parts of the XSAVE header other than the XSTATE\_BV and XCOMP\_BV fields.
- XSAVES always uses the compacted format of the extended region of the XSAVE area (see Section 13.4.3, "Extended Region of an XSAVE Area").

Use of a destination operand not aligned to 64-byte boundary (in either 64-bit or 32-bit modes) results in a general-protection (#GP) exception. In 64-bit mode, the upper 32 bits of RDX and RAX are ignored.

<sup>1.</sup> There is an exception for state component 1 (SSE). MXCSR is part of SSE state, but XINUSE[1] may be 0 even if MXCSR does not have its initial value of 1F80H. In this case, the init optimization does not apply and XSAVEC will save SSE state as long as RFBM[1] = 1 and the modified optimization is not being applied.

<sup>2.</sup> There is an exception for state component 1 (SSE). MXCSR is part of SSE state, but XINUSE[1] may be 0 even if MXCSR does not have its initial value of 1F80H. In this case, XSAVES sets XSTATE\_BV[1] to 1 as long as RFBM[1] = 1.

## Operation

```
RFBM ← XCRO AND EDX:EAX; /* bitwise logical AND */
IF in VMX non-root operation
   THEN VMXNR \leftarrow 1;
   ELSE VMXNR \leftarrow 0;
FI;
LAXA ← linear address of XSAVE area;
COMPMASK \leftarrow RFBM OR 80000000 00000000H;
IF XRSTOR INFO = (CPL, VMXNR, LAXA, COMPMASK)
   THEN MODOPT \leftarrow 1;
   ELSE MODOPT \leftarrow 0;
FI;
IF RFBM[0] = 1 and XINUSE[0] = 1
   THEN store x87 state into legacy region of XSAVE area;
   /* might avoid saving if x87 state is not modified and MODOPT = 1 */
FI;
IF RFBM[1] = 1 and (XINUSE[1] = 1 or MXCSR \neq 1F80H)
   THEN store SSE state into legacy region of XSAVE area;
   /* might avoid saving if SSE state is not modified and MODOPT = 1 */
FI;
IF RFBM[2] = 1 AND XINUSE[2] = 1
   THEN store AVX state into extended region of XSAVE area;
   /* might avoid saving if AVX state is not modified and MODOPT = 1 */
FI;
XSTATE BV field in XSAVE header ← XINUSE AND RFBM;<sup>1</sup>
XCOMP BV field in XSAVE header ← COMPMASK;
```

#### Flags Affected

None.

#### Intel C/C++ Compiler Intrinsic Equivalent

XSAVES: void \_xsaves( void \* , unsigned \_\_int64); XSAVES64: void \_xsaves64( void \* , unsigned \_\_int64);

# **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If a memory operand is not aligned on a 64-byte boundary, regardless of segment.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs. #NM If CR0.TS[bit 3] = 1.

#UD If CPUID.01H:ECX.XSAVE[bit 26] = 0 or CPUID.(EAX=0DH,ECX=1):EAX.XSS[bit 3] = 0.

If CR4.OSXSAVE[bit 18] = 0.

If any of the LOCK, 66H, F3H or F2H prefixes is used.

#AC If this exception is disabled a general protection exception (#GP) is signaled if the memory

operand is not aligned on a 16-byte boundary, as described above. If the alignment check

<sup>1.</sup> If MXCSR does not have its initial value of 1F80H, XSAVES sets XSTATE\_BV[1] to 1 as long as RFBM[1] = 1, regardless of the value of XINUSE[1].

exception (#AC) is enabled (and the CPL is 3), signaling of #AC is not guaranteed and may vary with implementation, as follows. In all implementations where #AC is not signaled, a general protection exception is signaled in its place. In addition, the width of the alignment check may also vary with implementation. For instance, for a given implementation, an alignment check exception might be signaled for a 2-byte misalignment, whereas a general protection exception might be signaled for all other misalignments (4-, 8-, or 16-byte

misalignments).

## **Real-Address Mode Exceptions**

#GP If a memory operand is not aligned on a 64-byte boundary, regardless of segment.

If any part of the operand lies outside the effective address space from 0 to FFFFH.

#NM If CR0.TS[bit 3] = 1.

#UD If CPUID.01H:ECX.XSAVE[bit 26] = 0 or CPUID.(EAX=0DH,ECX=1):EAX.XSS[bit 3] = 0.

If CR4.OSXSAVE[bit 18] = 0.

If any of the LOCK, 66H, F3H or F2H prefixes is used.

#### Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#GP(0) If the memory address is in a non-canonical form.

If a memory operand is not aligned on a 64-byte boundary, regardless of segment.

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#PF(fault-code) If a page fault occurs. #NM If CR0.TS[bit 3] = 1.

#UD If CPUID.01H:ECX.XSAVE[bit 26] = 0 or CPUID.(EAX=0DH,ECX=1):EAX.XSS[bit 3] = 0.

If CR4.OSXSAVE[bit 18] = 0.

If any of the LOCK, 66H, F3H or F2H prefixes is used.

#AC If this exception is disabled a general protection exception (#GP) is signaled if the memory

operand is not aligned on a 16-byte boundary, as described above. If the alignment check exception (#AC) is enabled (and the CPL is 3), signaling of #AC is not guaranteed and may vary with implementation, as follows. In all implementations where #AC is not signaled, a general protection exception is signaled in its place. In addition, the width of the alignment check may also vary with implementation. For instance, for a given implementation, an alignment check exception might be signaled for a 2-byte misalignment, whereas a general protec-

tion exception might be signaled for all other misalignments (4-, 8-, or 16-byte

misalignments).

# XSETBV—Set Extended Control Register

| Opcode   | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                             |
|----------|-------------|-----------|----------------|---------------------|---------------------------------------------------------|
| 0F 01 D1 | XSETBV      | NP        | Valid          | Valid               | Write the value in EDX:EAX to the XCR specified by ECX. |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| NP    | NA        | NA        | NA        | NA        |

## **Description**

Writes the contents of registers EDX:EAX into the 64-bit extended control register (XCR) specified in the ECX register. (On processors that support the Intel 64 architecture, the high-order 32 bits of RCX are ignored.) The contents of the EDX register are copied to high-order 32 bits of the selected XCR and the contents of the EAX register are copied to low-order 32 bits of the XCR. (On processors that support the Intel 64 architecture, the high-order 32 bits of each of RAX and RDX are ignored.) Undefined or reserved bits in an XCR should be set to values previously read.

This instruction must be executed at privilege level 0 or in real-address mode; otherwise, a general protection exception #GP(0) is generated. Specifying a reserved or unimplemented XCR in ECX will also cause a general protection exception. The processor will also generate a general protection exception if software attempts to write to reserved bits in an XCR.

Currently, only XCR0 is supported. Thus, all other values of ECX are reserved and will cause a #GP(0). Note that bit 0 of XCR0 (corresponding to x87 state) must be set to 1; the instruction will cause a #GP(0) if an attempt is made to clear this bit. In addition, the instruction causes a #GP(0) if an attempt is made to set XCR0[2] (AVX state) while clearing XCR0[1] (SSE state); it is necessary to set both bits to use AVX instructions; Section 13.3, "Enabling the XSAVE Feature Set and XSAVE-Enabled Features," of Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1.

#### Operation

 $XCR[ECX] \leftarrow EDX:EAX;$ 

## Flags Affected

None.

#### Intel C/C++ Compiler Intrinsic Equivalent

XSETBV: void \_xsetbv( unsigned int, unsigned \_\_int64);

## **Protected Mode Exceptions**

#GP(0) If the current privilege level is not 0.

If an invalid XCR is specified in ECX.

If the value in EDX: EAX sets bits that are reserved in the XCR specified by ECX.

If an attempt is made to clear bit 0 of XCR0. If an attempt is made to set XCR0[2:1] to 10b.

#UD If CPUID.01H:ECX.XSAVE[bit 26] = 0.

If CR4.OSXSAVE[bit 18] = 0. If the LOCK prefix is used.

If 66H, F3H or F2H prefix is used.

# **Real-Address Mode Exceptions**

#GP If an invalid XCR is specified in ECX.

If the value in EDX:EAX sets bits that are reserved in the XCR specified by ECX.

If an attempt is made to clear bit 0 of XCR0. If an attempt is made to set XCR0[2:1] to 10b.

#UD If CPUID.01H: ECX.XSAVE[bit 26] = 0.

If CR4.OSXSAVE[bit 18] = 0. If the LOCK prefix is used.

If 66H, F3H or F2H prefix is used.

## Virtual-8086 Mode Exceptions

#GP(0) The XSETBV instruction is not recognized in virtual-8086 mode.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

Same exceptions as in protected mode.

# XTEST — Test If In Transactional Execution

| Opcode/Instruction | Op/<br>En | 64/32bit<br>Mode<br>Support | CPUID<br>Feature<br>Flag | Description                                 |
|--------------------|-----------|-----------------------------|--------------------------|---------------------------------------------|
| OF 01 D6<br>XTEST  | Α         | V/V                         | HLE or<br>RTM            | Test if executing in a transactional region |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand2 | Operand3 | Operand4 |
|-------|-----------|----------|----------|----------|
| А     | NA        | NA       | NA       | NA       |

# **Description**

The XTEST instruction queries the transactional execution status. If the instruction executes inside a transactionally executing RTM region or a transactionally executing HLE region, then the ZF flag is cleared, else it is set.

## Operation

#### **XTEST**

```
IF (RTM_ACTIVE = 1 OR HLE_ACTIVE = 1)  
THEN  
ZF \leftarrow 0  
ELSE  
ZF \leftarrow 1 FI;
```

# **Flags Affected**

The ZF flag is cleared if the instruction is executed transactionally; otherwise it is set to 1. The CF, OF, SF, PF, and AF, flags are cleared.

#### Intel C/C++ Compiler Intrinsic Equivalent

XTEST: int \_xtest( void );

# **SIMD Floating-Point Exceptions**

None

## Other Exceptions

#UD

CPUID.(EAX=7, ECX=0):HLE[bit 4] = 0 and CPUID.(EAX=7, ECX=0):RTM[bit 11] = 0. If LOCK or 66H or F2H or F3H prefix is used.