# 4169 ANYTHING I/O MANUAL

This page intentionally not blank

# **Table of Contents**

| GENE | KAL                                                                                                                                                                                                                                                                                                                                                                                           | 1                                                        |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
|      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                   | 1                                                        |
| HARD | WARE CONFIGURATION                                                                                                                                                                                                                                                                                                                                                                            | 2                                                        |
|      | GENERAL PC/104-PLUS SLOT NUMBER EEPROM ENABLE CONNECTOR POWER P4 IOVCC BUS SWITCH MODE A-D INPUT MODE                                                                                                                                                                                                                                                                                         | 23334                                                    |
| CONN | ECTORS                                                                                                                                                                                                                                                                                                                                                                                        | 5                                                        |
|      | CONNECTOR LOCATIONS AND DEFAULT JUMPER POSITIONS I/O CONNECTOR PIN-OUT                                                                                                                                                                                                                                                                                                                        | 8                                                        |
| OPER | ATION                                                                                                                                                                                                                                                                                                                                                                                         | 10                                                       |
|      | FPGA       1         FPGA PINOUT       1         MEMORY AND I/O REGIONS       1         LOCAL BUS       1         CONFIGURATION       1         UNUSED PINS       1         SC9054W       1         SC4I69       1         CLOCK SIGNALS       1         LEDS       1         I/O LEVELS       1         STARTUP I/O VOLTAGE       1         TERMINATION       1         ANALOG INPUT       1 | 10<br>10<br>11<br>11<br>11<br>11<br>11<br>11<br>11<br>11 |
|      | POWER SUPPLY                                                                                                                                                                                                                                                                                                                                                                                  | 14                                                       |

# **Table of Contents**

| SUP  | PLIED CONFIGURATIONS                                                                                  | 15       |
|------|-------------------------------------------------------------------------------------------------------|----------|
|      | IOPR24 — 24 BIT LONGWORD ACCESSED I/O PORT 4I69LOOP — LOOPBACK TEST HOSTMOT2 SOFTDMC MOTOR CONTROLLER | 15<br>16 |
| REFE | ERENCE INFORMATION                                                                                    | 17       |
|      | SPECIFICATIONS                                                                                        | 17       |

#### **GENERAL**

#### **DESCRIPTION**

The MESA 4I69 is a general purpose programmable I/O card for the PC/104-PCI bus. The 4I69 uses a XC6SLX16 or XC6SLXC25 Xilinx Spartan6 FPGA for all logic, so it is truly an Anything I/O card.

The FPGA configuration is downloadable from the PCI bus side, allowing creation of almost any kind of specialized I/O function. The 4I69 uses a bus mastering PCI bridge to give the card the ability to work with both 5V and 3.3V PCI buses and support high FPGA/PCI bus transfer rates.

Several pre-made functions are provided, including a 12 axis host based servo motor controller, a 24 channel quadrature counter, an 8 axis micro-controller based servo motor controller (SoftDMC), a simple 72 bit parallel I/O port, and a 12 channel, 32 bit timer counter card capable of running at 100 MHz. VHDL source is provided for all functions.

The 4l69 uses three 50 pin connectors with I/O module rack compatible pin-outs and interleaved grounds. Two of the connectors support s 3.3V signals. One connector supports selectable 3.3 or 2.5V signaling. All I/O signal pairs support LVDS signaling.

A 12 bit 1 MSPS A-D option with 8 inputs provides +-10V analog input capabilities. All IO can be 5V tolerant. Each connector provides 24 I/O bits for a total of 72 programmable I/O bits. A 50 Mhz crystal oscillator provides a reference clock which can be multiplied by the FPGAs DLLs for higher clock speeds.

Several I/O interface daughter cards are available for the 4l69. These cards include a 4 axis 3A Hbridge, a 2 Axis 3A stepper motor driver, an analog servo amp. interface, an RS-422/485 interface, resolver interfaces, debug LED cards and more.

# HARDWARE CONFIGURATION

#### **GENERAL**

Hardware setup jumper positions assume that the 4I69 card is oriented in an upright position, that is, with the PC/104-PLUS connector on the top and the white PCB markings right side up.

#### PC/104-PCI SLOT NUMBER

PC104-PCI cards have a slot number setting that cooresponds to the physical PCI slots on standard PCI systems. No two I/O cards in a PC104-PCI stack can have the same slot number. The slot numbers are assigned with jumpers W4 and W5. The following table shows 4I69 slot numbers:

| W4   | W5   | SLOT |
|------|------|------|
| DOWN | DOWN | 0    |
| DOWN | UP   | 1    |
| UP   | DOWN | 2    |
| UP   | UP   | 3    |

#### HARDWARE CONFIGURATION

#### **EEPROM ENABLE**

The PLX9054 PCI-Local bus bridge chip is configured at power up via a serial EEPROM. If the EEPROM is somehow mis-programmed or corrupted, it can be impossible to re-write the EEPROM from the PC/104-PLUS bus. To avoid this problem, The EEPROM can be temporarily disabled. W3 controls the EEPROM enable function, When W3 is in the "UP" position (default) the EEPROM is enabled. When W3 is in the "DOWN" position, the EEPROM is disabled. To fix a broken EEPROM setup, you must power up the 4I69 card with the EEPROM disabled, Enable the EEPROM, and re-write the EEPROM.

#### **CONNECTOR POWER**

The power connection on the I/O connectors can supply either 3.3V or 5V power. Supplied power should be limited to 400 mA total.

W10 selects the power supplied to P1. (The right hand I/O connector) When W6 is in the "UP" position, 5V power is supplied to P1. When W10 is in the "DOWN" position, 3.3V power is supplied to P1.

W1 selects the power supplied to P3. (The left hand I/O connector) When W1 is in the "UP" position, 5V power is supplied to P3. When W1 is in the "DOWN" position, 3.3V power is supplied to P3.

W8 selects the power supplied to P4. (The bottom I/O connector) When W8 is in the "UP" position, 5V power is supplied to P4. When W8 is in the "DOWN" position, 3.3V power is supplied to P4.

#### P4 IOVCC

The IO bank that connects to P4 can have 3.3V or 2.5V power. This is intended to allow 2.5V LVDS operation on connector P4. Jumper W6 selects the IOVCC for this bank. When W6 is in the "UP" position, 3.3V IOVCC is selected for the bank connected to P4. When W6 is in the "DOWN" position, 2.5V is selected for the bank connected to P4.

#### HARDWARE CONFIGURATION

#### **BUS SWITCH MODE**

The 4I69 uses bus switch devices in series with all I/O pins. These devices allow the 4I69 inputs to be 5V tolerant and allow the I/O pins to be pulled up to 5V. The bus switch input protection function works by disconnecting the FPGA from the IO pins when the IO pin voltage rises above a preset threshold. This threshold determines the bus switch operational mode and is selectable on a per connector basis. We refer to the modes as 5V mode and 3.3V mode.

When in 5V mode, the inputs and tri-stated outputs may be pulled up to 5V. This allows driving 5V referred loads such as I/O module racks. The disadvantage of 5V mode is that the output impedance is higher in the high output state (when the FPGA pins are at 3.3V) as the bus switch is off when the FPGA pin is at 3.3V.

When 3.3V mode is selected, the bus switch is always fully on unless input voltages >4V are applied, at which point the bus switch disconnects the FPGA from the I/O pin. 3.3V mode is suggested for general use.

When the bus switch mode jumper is in the 'UP' position, 5V mode is selected, when 'DOWN', 3.3V bus switch mode is selected.

W11 Sets bus switch mode for P1, IO 0..23

W2 Sets bus switch mode for P3. IO 24..47

W9 Sets bus switch mode for P4, IO 48..71

#### A-D INPUT MODE

If the A-D is present, jumper W12 is present and selects single ended or differential input mode. W12 must be set to the "UP" position for single ended inputs, and the "DOWN" position for differential or pseudo-differential inputs. In single ended mode, the 8 input terminals are configured as 8 single ended inputs, in differential mode, the 8 terminals are configured as 4 differential input pairs. There is also a sofware selectable pseudo-differential mode. In addition to the jumper setting, the ADC chip must be programmed for the appropriate input mode.

# **CONNECTOR LOCATIONS AND DEFAULT JUMPER POSITIONS**



# I/O CONNECTORS

P1, P3, and P4 are the 4I69's I/O connectors. These are 50 pin box headers that mate with standard 50 conductor female IDC connectors. For information on which I/O pin connects to which FPGA pin, please see the 4I69IO.PIN file on the 4I69 distribution disk. 4I69 IO connector pinouts are as follows:

#### P1 CONNECTOR PINOUT

| PIN | FUNC   | PIN | FUNC | PIN | FUNC   | PIN | FUNC |
|-----|--------|-----|------|-----|--------|-----|------|
| 1   | IO0-C  | 2   | GND  | 3   | IO1-C  | 4   | GND  |
| 5   | IO2    | 6   | GND  | 7   | IO3    | 8   | GND  |
| 9   | IO4    | 10  | GND  | 11  | IO5    | 12  | GND  |
| 13  | IO6-C  | 14  | GND  | 15  | IO7-C  | 16  | GND  |
| 17  | IO8    | 18  | GND  | 19  | IO9    | 20  | GND  |
| 21  | IO10-C | 22  | GND  | 23  | IO11-C | 24  | GND  |
| 25  | IO12   | 26  | GND  | 27  | IO13   | 28  | GND  |
| 29  | IO14   | 30  | GND  | 31  | IO15   | 32  | GND  |
| 33  | IO16   | 34  | GND  | 35  | IO17   | 36  | GND  |
| 37  | IO18   | 38  | GND  | 39  | IO19   | 40  | GND  |
| 41  | IO20   | 42  | GND  | 43  | IO21   | 44  | GND  |
| 45  | IO22   | 46  | GND  | 47  | IO23   | 48  | GND  |
| 49  | POWER  | 50  | GND  |     |        |     |      |

Note: Pins marked -C are useable as clock input pins.

# I/O CONNECTORS

#### **P3 CONNECTOR PINOUT**

| PIN | FUNC   | PIN | FUNC | PIN | FUNC   | PIN | FUNC |
|-----|--------|-----|------|-----|--------|-----|------|
| 1   | IO24-C | 2   | GND  | 3   | IO25-C | 4   | GND  |
| 5   | IO26   | 6   | GND  | 7   | IO27   | 8   | GND  |
| 9   | IO28   | 10  | GND  | 11  | IO29   | 12  | GND  |
| 13  | IO30   | 14  | GND  | 15  | IO31   | 16  | GND  |
| 17  | IO32   | 18  | GND  | 19  | IO33   | 20  | GND  |
| 21  | IO34   | 22  | GND  | 23  | IO35   | 24  | GND  |
| 25  | IO36   | 26  | GND  | 27  | IO37   | 28  | GND  |
| 29  | IO38   | 30  | GND  | 31  | IO39   | 32  | GND  |
| 33  | IO40   | 34  | GND  | 35  | IO41   | 36  | GND  |
| 37  | IO42   | 38  | GND  | 39  | IO43   | 40  | GND  |
| 41  | IO44   | 42  | GND  | 43  | IO45   | 44  | GND  |
| 45  | IO46-C | 46  | GND  | 47  | IO47-C | 48  | GND  |
| 49  | POWER  | 50  | GND  |     |        |     |      |

Note: Pins marked -C are useable as clock input pins.

#### I/O CONNECTORS

#### **P4 CONNECTOR PINOUT**

| PIN | FUNC   | PIN | FUNC | PIN | FUNC   | PIN | FUNC |
|-----|--------|-----|------|-----|--------|-----|------|
| 1   | IO48-C | 2   | GND  | 3   | IO49-C | 4   | GND  |
| 5   | IO50   | 6   | GND  | 7   | IO51   | 8   | GND  |
| 9   | IO52   | 10  | GND  | 11  | IO53   | 12  | GND  |
| 13  | IO54   | 14  | GND  | 15  | IO55   | 16  | GND  |
| 17  | IO56   | 18  | GND  | 19  | IO57   | 20  | GND  |
| 21  | IO58   | 22  | GND  | 23  | IO59   | 24  | GND  |
| 25  | IO60-C | 26  | GND  | 27  | IO61-C | 28  | GND  |
| 29  | IO62-C | 30  | GND  | 31  | IO63-C | 32  | GND  |
| 33  | IO64   | 34  | GND  | 35  | IO65   | 36  | GND  |
| 37  | IO66   | 38  | GND  | 39  | 1067   | 40  | GND  |
| 41  | IO68   | 42  | GND  | 43  | IO69   | 44  | GND  |
| 45  | IO70   | 46  | GND  | 47  | IO71   | 48  | GND  |
| 49  | POWER  | 50  | GND  |     |        |     |      |

Note: Pins marked -C are useable as clock input pins.

#### **DIFFERENTIAL PAIRS**

The 4I69 supports LVDS signaling on all I/O signals pairs. All even I/O signals (IO0,IO2,IO4,IO6 etc) are the negative half of the differential pair with the odd pins (IO1,IO3,IO5,IO6) being the positive half. These signals are connected to the FPGA with 100 ohm impedance differential traces on the 4I69 PCB.

#### **ANALOG INPUT CONNECTOR**

The 4I69 has an optional 12 bit + sign A-D with 8 inputs. The connector pins definitions depend on wether the A-D is configured for differential or single ended mode. The A-D input connector is a 16 pin 2 mm header with the following pinout:

| PIN | SINGLE ENDED | DIFFERENTIAL |
|-----|--------------|--------------|
| 1   | GND          | GND          |
| 2   | AINO         | AIN0+        |
| 3   | AIN1         | AIN0-        |
| 4   | GND          | GND          |
| 5   | AIN2         | AIN1+        |
| 6   | AIN3         | AIN1-        |
| 7   | GND          | GND          |
| 8   | AIN4         | AIN2+        |
| 9   | AIN5         | AIN2-        |
| 10  | GND          | GND          |
| 11  | AIN6         | AIN3+        |
| 12  | AIN7         | AIN3-        |
| 13  | GND          | GND          |
| 14  | 2.5 VREF     | 2.5 VREF     |
| 15  | GND          | GND          |
| 16  | +5V          | +5V          |

#### **FPGA**

The 4l69 use a Xilinx Spartan6 XC6SLX16 or XC6SLX25 FPGA in a 256 pin BGA package.

#### **FPGA PINOUT**

The local bus and I/O interface FPGA pinouts are described in the 4I69INFC.PIN and 4I69IO.PIN files in CONFIGS directory of the distribution disk. The 4I69IO.PIN file may be used as a template for custom configurations.

#### **MEMORY AND I/O REGIONS**

The PLX9054 PCI bridge local configuration registers can be accessed via I/O or memory. These are used to setup the PCI bridge, and for manipulating the I/O bits when configuring the FPGA.

| BAR   | MEM - I/O | WIDTH   | RANGE     |
|-------|-----------|---------|-----------|
| BAR 0 | MEMORY    | 32 BITS | 128 BYTES |
| BAR 1 | I/O       | 32 BITS | 128 BYTES |

The PLX9054 PCI bridge allows for 2 separate memory and I/O regions to be mapped to the local bus that connects to the FPGA. The default EEPROM configuration sets these up as follows:

| BAR   | ADDRESS SPACE | MEM - I/O | WIDTH   | RANGE     |
|-------|---------------|-----------|---------|-----------|
| BAR 2 | 0             | I/O       | 32 BITS | 256 BYTES |
| BAR 3 | 1             | MEMORY    | 32 BITS | 64K BYTES |

#### **LOCAL BUS INTERFACE**

The 4I69 uses the multiplexed local bus option of the PLX9054 bridge chip to save FPGA pins. Because of the multiplexed bus, the FPGA interface logic must latch the LAD bus when ADS is active to create an internal address.

#### **CONFIGURATION**

Before the 4I69 can do anything useful it must have its FPGA configuration data downloaded from the host CPU to the FPGA on the 4I69. This is done by writing a series of bytes from the configuration file to the 4I69 card's configuration data register. Configuration data is written a byte at a time (Right justified) to any of the I/O or memory bus space regions mapped to the 4I69s local bus.

The FPGA configuration control bits must be manipulated before configuration data can be sent to the FPGA. These control bits are controlled via GPIO pins of the PLX9054 PCI bridge. The PLX9054s GPIO pins are connected to the following FPGA configuration pins:

| GPIO | DIRECTION | FPGA     | ALTERNATE                                                                                                                                                                                                                                 |
|------|-----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPI  | IN        | DONE     | /DACK                                                                                                                                                                                                                                     |
| GPO  | IN        | /PROGRAM | /DREQ Note that the DONE and /PROGRAM bits are multiplexed with DMA control lines. If these DMA control lines are needed for demand mode DMA, the DISABLECONF pin on the FPGA needs to be asserted or a /DREQ signal will reset the FPGA. |

#### **UNUSED PINS**

Due to the preferred idle local bus state on the 4I69, unused FPGA pins must be pulled up. This can be set in the 'Generate Programming File" properties box, configuration options tab, Unused IOB selection list.

#### CONFIGURATION

#### SC9054W

Another utility SC9054W is provided for Windows 2000 and Windows XP This utility requires the PLX9054.SYS driver and PLXAPI.DLL API SHIM to work. The source for SC9054W can be used as an example of how to access the configured 4l69 cards under Windows 2K or XP.

#### **SC4169**

A utility program SC4I69.EXE is provided to send configuration files to the 4I69. The Pascal and C source for this program is available on the distribution disk, and can be used as an example for writing a custom version of download software. SC4I69 is invoked with the FPGA configuration file and the 4I69 configuration base address on the command line:

#### SC4169 FPGAFILE.BIN

SC4I69 uses binary FPGA configuration files. These files can be standard Xilinx BIT files or PROM format files. The SC4I69 utility sends PROM files directly to the 4I69. BIT files have their headers stripped and are bit reversed before being sent to the 4I69.

SC4I69 and SC9054W use binary FPGA configuration files. These files can be standard Xilinx BIT files or PROM format files. The SC9054W utility sends PROM files directly to the 4I69. BIT files have their headers stripped and are bit reversed before being sent to the 4I69.

#### **CLOCK SIGNALS**

The FPGA has one on card clock source and 16 available clock inputs on the I/O connectors. The on card clock is 50 MHz routed to GCLK3. This functions as the FPGA system clock and the local bus interface clock.

#### **LEDS**

The 4l69 has 8 FPGA driven user LEDs. The user LEDs can be used for any purpose, and can be helpful as a simple debugging feature. A low output signal from the FPGA lights the LED. See the 4l69lO.PIN file for FPGA pin locations of the LED signals.

#### **IO LEVELS**

The FPGA used on the 4l69 is a Spartan6. The Spartan6 supports many I/O standards. The 4l69 does not support use of the I/O standards that require input reference voltages, also VCCIO on the banks that connect to P1 and P2 are fixed at 3.3V so only 5 I/O options can be used on P1 and P2. The available I/O options for P1 and P2 are are LVTTL, LVCMOS\_33, LVDCI\_33, and LVDCI\_33\_DV2 . P4 can use a 2.5V VCCIO which adds the following I/O standards: LVCMOS\_25, LVCMOS\_25\_DCI, LVDS\_25, LVDS 25 DCI, LVDSEXT 25, LVDSEXT 25 DCI.

The Spartan6 FPGA chip used on the 4I69 is not 5V tolerant but external bus switch parts are used on the 4I69 to make the I/O pins 5V tolerant. The bus switch parts disconnect the FPGA pins from the I/O pins when the I/O pins are driven to positive voltage levels that would damage the FPGA.

The voltage level that causes disconnect can be selected to be  $\sim$ 4V (3.3V mode) or  $\sim$ 3.3V (5Vmode). For most applications, the 3.3V mode should be used. The 5V mode is useful when driving 5V referred loads.

Note that there is no protection against negative input voltages other than the input clamp diodes in the FPGA and bus switches, so negative input voltages must be limited to -.5V

#### STARTUP I/O VOLTAGE

After power-up or system reset and before the the FPGA is configured, the pull-up resistors will pull all I/O signals to a high level. If the FPGA is used for motion control or controlling devices that could present a hazard when enabled, external circuitry should be designed so that this initial state results in a safe condition.

#### **TERMINATION**

The FPGAs used on the 4l69 support series and parallel termination that can be programmed on a pin-for-pin basis.

#### **ANALOG INPUT**

The 4l69 has an option for a 1 MSPS, 12 bit + sign ADC with +-10V, +-5V and +-2.5V input ranges The 4l69 has an option that adds eight analog input channels. These inputs connect to a 12 bit plus sign A-D converter (AD7329) with ±10 V, ±5 V, ±2.5 V, and 0 to +10V input ranges. Either eight single ended input channels or four full differential inputs can be configured. For differential inputs, input pairs are even and odd AIN signals. For example differential pair 0 is AIN0 (+) and AIN1 (-). The ADC chip is connected to the 4l69s FPGA pins. The HostMot2 configuration supports the ADC with a buffered SPI interface. The ADCs 2.5 V reference is available on the analog input connector for ratiometric applications.

#### **POWER SUPPLY**

The 4I69 uses on card switching regulators to supply the 3.3VCC, 2.5VAUX/VIO and 1.2VCORE core power for the FPGA. The core power supply is rated at 1 Amp. The 3.3V and 2.5V power are limited to 600 mA. All power supplies are sourced from the 5V bus power.

#### SUPPLIED CONFIGURATIONS

#### IOPR12

The IOPR12 configuration creates a simple 72 bit parallel I/O port. IOPR12 is a word device, all accesses read or write 16 bit words. IOPR12 creates six 12 bit ports, 2 ports per I/O connector. Each I/O bit can be individually programmed to be input or output. All I/O bits will be input on startup. For information on the register map of the IOPR12 configuration, see the regmap file in the /configs/IOPR12 directory of the 4I69 distribution disk.

#### IOPR24

The IOPR24 configuration creates a simple 72 bit parallel I/O port. IOPR24 is 32 bit device, all accesses read or write 16 bit words. IOPR24 creates three 24 bit ports, one port per I/O connector.. Each I/O bit can be individually programmed to be input or output. All I/O bits will be input on startup. For information on the register map of the IOPR24 configuration, see the regmap file in the /configs/IOPR24 directory of the 4I69 distribution disk.

#### **4169LOOP**

The IOPR24 configuration provides a simple way to check that all the I/O pins are OK and that most of the host interface is working. A loopback program (4I69LOOP) is provided for doing this testing. 4I69LOOP depends on an external loopback cable between I/O connectors P2, P3, and P4. 4I69LOOP perform a rotating bit test with one I/O connector programmed as outputs and the other two as inputs. All combinations of inputs and outputs are tested. In addition, a 32 bit register readback test is performed to verify 32 bit local data bus functionality.

#### **HOSTMOT2**

The HOSTMOT2 configuration is a up to 12 channel host based servo motor or step motor controller. Host based controllers depend on the host CPU to "close" the servo loop. This has advantages and disadvantages. One advantage is that less hardware is needed, since host based software does all the math and handles all the control bits. Another advantage is that since the host based software is easily examined and modified, it is more amenable to customization and is more useful as a teaching tool.

One disadvantage is that host based motor controllers depend on fast interrupt response time, since the control loop is an interrupt driven background task. This means that host based motor controllers don't tend to work well with multitasking operating systems such as Windows or Unix. They will work with real-time operating systems or simple operating systems like DOS.

#### SUPPLIED CONFIGURATIONS

#### **HOSTMOT2**

HOSTMOT2 is available in several configurations the vary the number of servo or step generator channels, plus miscellaneous I/O options including 32 bit buffered UARTs, SPI interfaces, SSI interfaces etc.

Demonstration software provided with the 4l69 implements a PID + feedforward control loop, plus a ramp-up, slew, ramp-down, profile generator for position control applications. Demo program (newmove.exe) and sources are located in the /configs/hostmot2/support directory of the 4l69 distribution disk.

#### **SOFTDMC**

The *Soft*DMC configuration creates a 4 or 8 axis processor based servo motor controller, with the processor embedded in the FPGA. The *Soft*DMC configuration has the advantage that the embedded processor takes care of all time critical functions, so it can control motor position and motions without host intervention.

The *Soft*DMC configuration has programmable sample and PWM rates, and can operate 4 axis at up to 75 KHz sample rate and 8 axis at up to 40 KHz sample rate.

The control loop is a PID+F loop (F=feedforward) with 16 bit tuning parameters. Position and Velocity use 32 bit parameters for wide range.

The profile generator supports position, velocity, and homing modes. Position mode includes ramp-up, slew, ramp-down motions. Velocity mode supports breakpoints and a linked list parameter loading system for accurate profiling. Profile generator uses 48 bit accumulator to allow velocities from 2 turns per day (500 line - 2000 count encoder, 4 KHz sample rate) to 60,000 RPM.

There is a separate manual available for the *Soft*DMC motion controller.

Demo programs, and tuning program (dmctune.exe) and sources are located in the /configs/softdmc/support directory of the 4l69 distribution disk.

# **REFERENCE**

# **SPECIFICATIONS**

| POWER                         | MIN    | MAX      | NOTES:             |
|-------------------------------|--------|----------|--------------------|
| POWER SUPPLY                  | 4.5V   | 5.5V     |                    |
| POWER CONSUMPTION:            |        | 450 mA   | Depends on FPGA    |
|                               |        |          | Configuration      |
| MAX 5V CURRENT TO I/O CONNS   |        | 500 mA   | Total of all three |
| MAX 3.3V CURRENT TO I/O CONNS |        | 300 mA   | Total of all three |
| ADC GAIN ERROR                | _      | 0.50 %   |                    |
| ADC OFFSET ERROR              | _      | 0.25 %   |                    |
| ADC REFERENCE DRIFT           | _      | 25 PPM/C |                    |
| TEMPERATURE RANGE -C version  | 0 °C   | +70 °C   |                    |
| TEMPERATURE RANGE -I version  | -40 °C | +85 °C   |                    |