# TRABELSI AJILI Mehdi

Embedded Software and Hardware Engineer



#### **Work Experience**

Since 05/2022

Since 05/2021

Since 10/2017

11|2020 - 09|2021

04/2017 - 09/2017

09/2015 - 03/2017

05/2015-08/2015

11/2014-01/2015

08/2014-10/2014

10/2013-03/2014

05/2013-07/2013

07/2011-12/2011

03/2011-05/2011

Part-time Software/Hardware Developer

Sony Computer Science Laboratories, Inc., Tokyo, Japan Research in embedded systems solutions

Part-time Software/Hardware Developer BEST PATH RESEARCH, Tokyo, Japan

Development of AI and Robotics projects

Research Assistant

Tokyo Institute of Technology, Tokyo, Japan Neural Network Implementation on FPGA and Embedded Systems

**Part-time Freelance Coding Instructor** 

Saturday Kids, Tokyo, Japan

Specialist / Electrical Engineer

Ferchau Engineering / Continental GmbH, Schwalbach, Germany Embedded and Server Development for Automotive Test Systems

**Embedded Systems Engineer** 

iSYS RTS GmbH, Munich, Germany Embedded Test Automation, System Design, Infotainment

Internship, FPGA Developer

Wavesens Electronics Gbr, Munich, Germany Digital Design and implementation of an RF-Transmitter on FPGA

**Working Student, Embedded Systems** 

Motius GmbH, Munich, Germany Implementation of a gesture control sensor in vehicles

Research Internship, Real-time Systems

Institute of Robotics and Embedded Systems at TUM, Munich Evaluation of Linux RTOS in a KVM Virtual Machine

Master Thesis, Robotics and Real-time Communication

Fukushima Robotics Lab at Tokyo Insitute of Technology, Japan Real-Time Communication Improvement of an Earthquake Simulator

Research Internship, Hardware/Software Design

Institute for Cognitive Systems at TUM, Munich, Germany Design of an Interfacing Mechanism between ARM CPU and FPGA

**Bachelor Thesis, Real-time Systems** 

Institute for Real-Time Computer Systems at TUM, Munich, Germany Improving the Xen Hypervisor to support automotive real-time tasks

Research Internship, C++ Software Development

Institute for Electronic Design Automation at TUM, Munich, Germany Developing a C++ Parser for EDA transistor simulation



#### **Education**

10/2017-03/2023 04/2012-12/2014

10/2013-03/2014

11/2012-11/2012

International Graduate (Doctoral) Program

Tokyo Institute of Technology, Tokyo, Japan

Master of Science Electrical Engineering

Technische Universität München (TUM), Munich, Germany

TUMExchange International Exchange Program

Tokyo Institute of Technology, Tokyo, Japan

Athens Exchange Program

Mines Paris Tech, Paris, France

Bachelor of Science Electrical Engineering

Technische Universität München (TUM), Munich, Germany



### Certifications

- DeepLearning.AI TensorFlow Developer, Specialization on Coursera (2021)
- TensorFlow: Data and Deployment, Specialization on Coursera (2021)
- Introduction to the Internet of Things, Courses on Coursera (2015—2016)

Birthday and place: 06/24/1988 in Tunis

Address: Shinagawa-ku, Yutakacho 4-18-23, Maison

Reveur 102, 142-0042, Tokyo, Japan

Mobile: +81 80 2737 8277

Email: mehditrabelsi@hotmail.com



## IT Skills

Operating Systems and Virtualization

Windows, Linux, FreeRTOS, Xenomai, PetaLinux, Yocto, Xen Hypervisor, KVM, Android, ROS

Programming and Development

C, C++, Python, Matlab, openCV, Windows Batch, Linux Bash, Docker, Anaconda, Jupyter, VSCode, git, HTML/CSS, PHP, Drupal

Circuit Design and Simulation

VHDL, Verilog, HLS, Xilinx Vivado, Xilinx Vitis, LTspice, Cadence Virtuoso

Deep Learning

Tensorflow, Keras, Tensorflow Lite, Caffe, Xilinx Vitis AI, TVM, HLS4ML

Office and Project Tools

Word, PowerPoint, Excel, Publisher, Visio, Latex, JIRA, Slack

Hardware and Communication

Xilinx Zynq SoC, Arduino, Raspberry Pi, Edge TPU, CAN, EtherCAT, SPI, I2C, AXI, TCP/IP, Sensors and Board Prototyping



#### Languages

English, Arabic, French, German, Japanese



#### **Publications and Conferences**

- "FPGA Acceleration of a Multimodal Neural Network", Poster presentation at DATE 2020
- "Multimodal Neural Network Acceleration on a Hybrid CPU-FPGA Architecture: A Case Study", IEEE Access, 2022



#### **Scholarships**

- Mitsubishi Corporation Scholarship (2018—2020)
- JASSO Honors Scholarship (2017—2018)
- Lothar-und-Sigrid-Rohde-Stiftung (2013)

# Other Activities

- Member of Machine Learning Tokyo (MLT)
- Member of Tokyo Code Crunch (2019 —2020)
- Maritime RobotX Challenge Team (2013—2014)
- IT Manager for TAG e.V. (2011-2013)



#### **Interests**

Piano, Guitar, Cinephile, Cooking, Video Games, Traveling, Reading, Cultural exchange