## 2024 Digital IC Design

## Homework 3: matrix multiplier

| NAME                                                                                                                                                                                                                                                                                                               |            |           |                       |        |       |                                                                                                                                                                      |                           |                                     |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------|-----------------------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------------------------------------|--|
| Student ID                                                                                                                                                                                                                                                                                                         |            | P76124265 |                       |        |       |                                                                                                                                                                      |                           |                                     |  |
| Simulation Result                                                                                                                                                                                                                                                                                                  |            |           |                       |        |       |                                                                                                                                                                      |                           |                                     |  |
| Functional simulation                                                                                                                                                                                                                                                                                              | Score: 100 |           | Gate-level simulation | Score: | Clock | 25.0(<br>ns)                                                                                                                                                         | Gate-level simulation tim | e 137550<br>simulation<br>time (ns) |  |
| your pre-sim result of test patterns    Fattern 3 pass                                                                                                                                                                                                                                                             |            |           |                       |        |       |                                                                                                                                                                      |                           |                                     |  |
|                                                                                                                                                                                                                                                                                                                    |            |           |                       |        |       | 453 / 55,856 ( < 1 % )                                                                                                                                               |                           |                                     |  |
| Total memory bit                                                                                                                                                                                                                                                                                                   |            |           |                       |        |       | 0 / 2,396,160 ( 0 % )                                                                                                                                                |                           |                                     |  |
| Embedded multiplier 9-bit element                                                                                                                                                                                                                                                                                  |            |           |                       |        |       | 1/308 (< 1 %)                                                                                                                                                        |                           |                                     |  |
| your flow summary                                                                                                                                                                                                                                                                                                  |            |           |                       |        |       |                                                                                                                                                                      |                           |                                     |  |
| Flow Summary  <= < < Filter>> Flow Status Summary  Quartus Prime Version 20. Revision Name MM  Top-level Entity Name MM  Family Cyc Device EPA  Timing Models Fin  Total logic elements 45: Total registers 310  Total pins 36  Total virtual pins 0  Total memory bits 0 / Embedded Multiplier 9-bit elements 11/ |            |           |                       |        |       | uccessful - Wed May 08 14:47:25 2024 0.1.1 Build 720 11/11/2020 SJ Lite Edition  MM  MM  yclone IV E  P4CE55F23A7  inal  53 / 55,856 ( < 1 % )  10  6 / 325 ( 11 % ) |                           |                                     |  |
| Description of your design                                                                                                                                                                                                                                                                                         |            |           |                       |        |       |                                                                                                                                                                      |                           |                                     |  |

## MM 架構如下:

- State register: 循序電路,存 next stage 模組產生的 state
- Next stage: 組合電路,根據 input 和目前的 state 決定下一個 state
- Output logic: 循序電路,根據 state 決定 output
- Datapath: 循序電路,根據 state 和 input 進行運算



Load 完 mat1 和 mat2,如果 mat1 和 mat2 無法相乘,就進到 Illegal; 否則就到 MAT\_MUL, MAT\_MUL 將一個 row 乘一個 col 拆成 MAT1\_COL 個 clock 完成,即每個 clock 只做一次乘法。

 $Scoring = (Total\ logic\ elements + total\ memory\ bit + 9*embedded\ multiplier\ 9-bit\ element) \times (Total\ cycle\ used*clock\ width)$