

## **About the Speaker**



[Dale] is a senior solution architect with NVIDIA (I fix things). I primarily cover HPC in Gov/Edu/Research and cloud computing. In the past I was a HW architect in the LLNL systems group designing the vis/post-processing solutions.















The World Leader in Parallel Processing



# Why CUDA

### **CUDA Accelerates Computing**



#### Choose the right processor for the right task



Several sequential cores

Thousands of parallel cores



# Power is THE problem

Underlying changes in silicon technology scaling mean the "free ride" of the past several decades is over. Power will be the dominant constraint in computing.



# 2 GIGAWATTS





# **CPU** >1000 pJ/Instruction

Optimized for Latency Caches



# **GPU** <200 pJ/Instruction

Optimized for Throughput
Explicit Management
of On-chip Memory



#### The World's Most Energy Efficient Supercomputer



3208 MFLOPS/Watt

128 Tesla K20 Accelerators

\$100k Energy Savings / Yr

300 Tons of CO<sub>2</sub> Saved / Yr



**CINECA Eurora** 



"Liquid-Cooled" Eurotech Aurora Tigon

## Kepler - Greener: Twice The Science/Joule



#### **Energy used in simulating 1 ns of SMTV**



Cut down energy usage by ½ with GPUs

Running NAMD version 2.9

The blue node contains Dual E5-2687W CPUs (150W each, 8 Cores per CPU).

The green nodes contain Dual E5-2687W CPUs (8 Cores per CPU) and 2x NVIDIA K10, K20, or K20X GPUs (235W each).

Energy Expended = Power x Time



Satellite Tobacco Mosaic Virus

## **Tesla Kepler Family**

## DVIDIA.

#### **World's Fastest and Most Efficient HPC Accelerators**

| ©INVIDIA TESLA                                                  | GPUs | Single<br>Precision<br>Peak<br>(SGEMM) | Double<br>Precision<br>Peak<br>(DGEMM) | Memory<br>Size | Memory<br>Bandwidth<br>(ECC off) | System Solution         |
|-----------------------------------------------------------------|------|----------------------------------------|----------------------------------------|----------------|----------------------------------|-------------------------|
| Weather & Climate, Physics, BioChemistry, CAE, Material Science | K20X | 3.95 TF<br>(2.90 TF)                   | 1.32 TF<br>(1.22 <i>TF</i> )           | 6 GB           | 250 GB/s                         | Server only             |
|                                                                 | K20  | 3.52 TF<br>(2.61 TF)                   | 1.17 TF<br>(1.10 TF)                   | 5 GB           | 208 GB/s                         | Server +<br>Workstation |
| Image, Signal,<br>Video, Seismic                                | K10  | 4.58 TF                                | 0.19 TF                                | 8 GB           | 320 GB/s                         | Server only             |

# **GTX Titan: For High Performance Gaming Enthusiasts**





**CUDA Cores** 

**Single Precision** 

**Double Precision** 

**Memory Size** 

**Memory B/W** 

2688

~4.5 Tflops

~1.27 Tflops

6GB

288GB/s







# What is CUDA (six ways to saxpy)

## **Programming GPUs**



Applications

Libraries

Directives

CUDA Programming

**Easiest Approach** for 2x to 10x Acceleration

**Maximum Performance** 

## Single precision Alpha X Plus Y (SAXPY)



Part of Basic Linear Algebra Subroutines (BLAS) Library

$$z = \alpha x + y$$

x, y, z: vector

 $\alpha$ : scalar

**GPU SAXPY** in multiple languages and libraries

A menagerie\* of possibilities, not a tutorial

## **OpenACC Compiler Directives**



#### Parallel C Code

#### Parallel Fortran Code

```
void saxpy(int n,
           float a.
           float *x,
           float *y)
#pragma acc kernels
  for (int i = 0; i < n; ++i)
    y[i] = a*x[i] + y[i];
  Perform SAXPY on 1M elements
saxpy(1 << 20, 2.0, x, y);
. . .
```

```
subroutine saxpy(n, a, x, y)
  real :: x(:), y(:), a
  integer :: n, i
!$acc kernels
  do i=1,n
   y(i) = a*x(i)+y(i)
  enddo
!$acc end kernels
end subroutine saxpy
! Perform SAXPY on 1M elements
call saxpy(2**20, 2.0, x_d, y_d)
```

## **CUBLAS Library**



#### Serial BLAS Code

#### Parallel cuBLAS Code

```
int N = 1<<20;
...

// Use your choice of blas library

// Perform SAXPY on 1M elements
blas_saxpy(N, 2.0, x, 1, y, 1);</pre>
```

```
int N = 1 << 20;
cublasInit();
cublasSetVector(N, sizeof(x[0]), x, 1, d_x, 1);
cublasSetVector(N, sizeof(y[0]), y, 1, d_y, 1);
// Perform SAXPY on 1M elements
cublasSaxpy(N, 2.0, d_x, 1, d_y, 1);
cublasGetVector(N, sizeof(y[0]), d_y, 1, y, 1);
cublasShutdown();
```

You can also call cuBLAS from Fortran, C++, Python, and other languages <a href="http://developer.nvidia.com/cublas">http://developer.nvidia.com/cublas</a>

#### CUDA C



#### Standard C

```
void saxpy(int n, float a,
          float *x, float *y)
  for (int i = 0; i < n; ++i)
   y[i] = a*x[i] + y[i];
int N = 1 << 20;
// Perform SAXPY on 1M elements
saxpy(N, 2.0, x, y);
```

#### Parallel C

```
__global___
void saxpy(int n, float a,
         float *x, float *y)
  int i = blockIdx.x*blockDim.x + threadIdx.x;
 if (i < n) y[i] = a*x[i] + y[i];
int N = 1 << 20;
cudaMemcpy(d_x, x, N, cudaMemcpyHostToDevice);
cudaMemcpy(d_y, y, N, cudaMemcpyHostToDevice);
// Perform SAXPY on 1M elements
saxpy<<<4096,256>>>(N, 2.0, d_x, d_y);
cudaMemcpy(y, d_y, N, cudaMemcpyDeviceToHost);
```



## Thrust C++ Template Library



# Serial C++ Code with STL and Boost

#### Parallel C++ Code

```
int N = 1 << 20;
std::vector<float> x(N), y(N);
// Perform SAXPY on 1M elements
std::transform(x.begin(), x.end(),
               y.begin(), y.end(),
              2.0f * _1 + _2):
```

```
int N = 1 << 20;
thrust::host_vector<float> x(N), y(N);
thrust::device_vector<float> d_x = x;
thrust::device_vector<float> d_y = y;
// Perform SAXPY on 1M elements
thrust::transform(d_x.begin(), d_x.end(),
                  d_y.begin(), d_y.begin(),
                  2.0f * _1 + _2):
```

#### **CUDA Fortran**



#### Standard Fortran

```
module mymodule contains
  subroutine saxpy(n, a, x, y)
    real :: x(:), y(:), a
    integer :: n, i
    do i=1,n
     y(i) = a*x(i)+y(i)
    enddo
  end subroutine saxpy
end module mymodule
program main
  use mymodule
  real :: x(2**20), y(2**20)
  x = 1.0, y = 2.0
  ! Perform SAXPY on 1M elements
  call saxpy(2**20, 2.0, x, y)
end program main
```

#### Parallel Fortran

```
module mymodule contains
  attributes(global) subroutine saxpy(n, a, x, y)
    real :: x(:), y(:), a
    integer :: n, i
    attributes(value) :: a, n
    i = threadIdx%x+(blockIdx%x-1)*blockDim%x
    if (i \le n) y(i) = a*x(i)+y(i)
  end subroutine saxpy
end module mymodule
program main
  use cudafor; use mymodule
  real, device :: x_d(2**20), y_d(2**20)
  x_d = 1.0, y_d = 2.0
  ! Perform SAXPY on 1M elements
  call saxpy <<<4096,256>>>(2**20, 2.0, x_d, y_d)
end program main
```

## **Python**



#### Standard Python

```
import numpy as np
def saxpy(a, x, y):
  return [a * xi + yi
          for xi, yi in zip(x, y)]
x = np.arange(2**20, dtype=np.float32)
y = np.arange(2**20, dtype=np.float32)
cpu_result = saxpy(2.0, x, y)
```

#### Copperhead: Parallel Python

```
from copperhead import *
import numpy as np
@cu
def saxpy(a, x, y):
  return [a * xi + yi
          for xi, yi in zip(x, y)
x = np.arange(2**20, dtype=np.float32)
y = np.arange(2**20, dtype=np.float32)
with places.gpu0:
  qpu_result = saxpy(2.0, x, y)
with places.openmp:
  cpu_result = saxpy(2.0, x, y)
```

## **Enabling Endless Ways to SAXPY**



Developers want to build front-ends for Java, Python, R, DSLs

Target other processors like ARM, FPGA, GPUs, x86

CUDA Compiler Contributed to Open Source LLVM







## **CUDA Basics**

## **Heterogeneous Computing**



- Terminology:
  - Host The CPU and its memory (host memory)
  - Device The GPU and its memory (device memory)





Device

## **Heterogeneous Computing**



```
#define N 1024
#define RADIUS 3
#define BLOCK_SIZE 16
 __global__ void stencil_1d(int *in, int *out) {
          shared__ int temp[BLOCK_SIZE + 2 * RADIUS];
       int gindex = threadIdx.x + blockIdx.x * blockDim.x;
       int lindex = threadIdx.x + RADIUS:
       // Read input elements into shared memory
       temp[lindex] = in[gindex];
               temp[lindex - RADIUS] = in[gindex - RADIUS]:
               temp[lindex + BLOCK_SIZE] = in[gindex + BLOCK_SIZE];
       // Synchronize (ensure all the data is available)
        syncthreads():
       for (int offset = -RADIUS ; offset <= RADIUS ; offset++)
               result += temp[lindex + offset];
       out[gindex] = result;
void fill_ints(int *x, int n) {
int main(void) {
                         // host copies of a, b, c
       int *d in. *d out:
                         // device copies of a. b. c
       int size = (N + 2*RADIUS) * sizeof(int);
       // Alloc space for host copies and setup values
       in = (int *)malloc(size); fill_ints(in, N + 2*RADIUS);
       out = (int *)malloc(size); fill_ints(out, N + 2*RADIUS);
       // Alloc space for device copies
       cudaMalloc((void **)&d in. size):
       cudaMalloc((void **)&d_out, size);
       cudaMemcpy(d_in, in, size, cudaMemcpyHostToDevice);
       cudaMemcpy(d_out, out, size, cudaMemcpyHostToDevice);
       stencil_1d<<<N/BLOCK_SIZE,BLOCK_SIZE>>>(d_in + RADIUS, d_out + RADIUS);
       // Copy result back to host
       cudaMemcpy(out, d_out, size, cudaMemcpyDeviceToHost);
       free(in); free(out);
       cudaFree(d_in); cudaFree(d_out);
```



## **Simple Processing Flow**





## **Simple Processing Flow**





## **Simple Processing Flow**





#### **CUDA Kernels: Parallel Threads**



- A kernel is a function executed on the GPU as an array of threads in parallel
- All threads execute the same code, can take different paths
- Each thread has an ID
  - Select input/output data
  - Control decisions

```
float x = input[threadldx.x];
float y = func(x);
output[threadIdx.x] = y;
```





Threads









Threads are grouped into blocks





- Threads are grouped into blocks
- Blocks are grouped into a grid





- Threads are grouped into blocks
- Blocks are grouped into a grid
- A kernel is executed as a grid of blocks of threads

#### **Kernel Execution**





Each thread is executed by a core

- Each block is executed by one SM and does not migrate
- Several concurrent blocks can reside on one SM depending on the blocks' memory requirements and the SM's memory resources
- Each kernel is executed on one device
- Multiple kernels can execute on a device at one time

## Thread blocks allow cooperation



- Threads may need to cooperate:
  - Cooperatively load/store memory that they all use
  - Share results with each other
  - Cooperate to produce a single result
  - Synchronize with each other

# Thread blocks allow scalability



- Blocks can execute in any order, concurrently or sequentially
- This independence between blocks gives scalability:
  - A kernel scales across any number of SMs



# Warps (extra credit)



- Blocks are divided into 32 thread wide units called warps
  - Size of warps is implementation specific and can change in the future
- The SM creates, manages, schedules and executes threads at warp granularity
  - Each warp consists of 32 threads of contiguous threadlds
- All threads in a warp execute the same instruction
  - If threads of a warp diverge the warp serially executes each branch path taken
- When a warp executes an instruction that accesses global memory it coalesces the memory accesses of the threads within the warp into as few transactions as possible



Thread:

Registers



**O**NVIDIA

- Thread:
  - Registers
  - Local memory



NVIDIA.

- Thread:
  - Registers
  - Local memory
- Block of threads:
  - Shared memory





- Thread:
  - Registers
  - Local memory
- Block of threads:
  - Shared memory
- All blocks:
  - Global memory





# **CUDA C Basics**

(finally)

## Hello World!



```
int main(void) {
    printf("Hello World!\n");
    return 0;
}
```

Standard C that runs on the host

NVIDIA compiler (nvcc) can be used to compile programs with no *device* code

#### Output:

```
$ nvcc
hello_world.cu
$ a.out
Hello World!
$
```



```
_global__ void mykernel(void) {
}
int main(void) {
    mykernel<<<1,1>>>();
    printf("Hello World!\n");
    return 0;
}
```

Two new syntactic elements...



```
__global__ void mykernel(void) {
}
```

- CUDA C/C++ keyword \_\_global\_ indicates a function that:
  - Runs on the device
  - Is called from host code
- nvcc separates source code into host and device components
  - Device functions (e.g. mykernel()) processed by NVIDIA compiler
  - Host functions (e.g. main()) processed by standard host compiler
    - gcc, cl.exe



```
mykernel<<<1,1>>>();
```

- Triple angle brackets mark a call from host code to device code
  - Also called a "kernel launch"
  - First parameter is the number of blocks
  - Second parameter is the number of threads in each block
  - Parameters can be scalars (int) or multidimensional (dim3)
- That's all that is required to execute a function on the GPU!



```
__global__ void mykernel(void) {
}
int main(void) {
    mykernel<<<1,1>>>();
    printf("Hello World!\n");
    return 0;
}
```

mykernel() does nothing, somewhat
anticlimactic!

### Output:

```
$ nvcc hello.cu
$ a.out
Hello World!
$
```

# Parallel Programming in CUDA C/C++



- But wait... GPU computing is about massive parallelism!
- We need a more interesting example...
- We'll start by adding two integers and build up to vector addition



#### **Addition on the Device**



A simple kernel to add two integers

```
__global__ void add(int *a, int *b, int *c) {
    *c = *a + *b;
}
```

- As before \_\_global\_\_ is a CUDA C/C++ keyword meaning
  - add() will execute on the device
  - add() will be called from the host

#### **Addition on the Device**



Note that we use pointers for the variables

```
__global__ void add(int *a, int *b, int *c) {
    *c = *a + *b;
}
```

- add() runs on the device, so a, b and c must point to device memory
- We need to allocate memory on the GPU

# **Memory Management**



- Host and device memory are separate entities
  - Device pointers point to GPU memory
     May be passed to/from host code
     May not be dereferenced in host code
  - Host pointers point to CPU memory
     May be passed to/from device code
     May not be dereferenced in device code





- Simple CUDA API for handling device memory
  - cudaMalloc(), cudaFree(), cudaMemcpy()
  - Similar to the C equivalents malloc(), free(), memcpy()

## Addition on the Device: add()



Returning to our add() kernel

```
__global__ void add(int *a, int *b, int *c) {
    *c = *a + *b;
}
```

Let's take a look at main()...

## Addition on the Device: main()



```
int main(void) {
                                 // host copies of a, b, c
      int a, b, c;
      int *d a, *d b, *d c;  // device copies of a, b, c
      int size = sizeof(int);
      // Allocate space for device copies of a, b, c
      cudaMalloc((void **)&d a, size);
      cudaMalloc((void **)&d b, size);
      cudaMalloc((void **)&d c, size);
      // Setup input values
      a = 2;
      b = 7;
```

## Addition on the Device: main()



```
// Copy inputs to device
cudaMemcpy(d_a, &a, size, cudaMemcpyHostToDevice);
cudaMemcpy(d_b, &b, size, cudaMemcpyHostToDevice);
// Launch add() kernel on GPU
add<<<1,1>>> (d a, d b, d c);
// Copy result back to host
cudaMemcpy(&c, d c, size, cudaMemcpyDeviceToHost);
// Cleanup
cudaFree(d_a); cudaFree(d_b); cudaFree(d_c);
return 0;
```

# **Moving to Parallel**



- GPU computing is about massive parallelism
  - So how do we run code in parallel on the device?

```
add<<< 1, 1 >>>();

add<<< N, 1 >>>();
```

Instead of executing add() once, execute N times in parallel

#### **Vector Addition on the Device**



- With add() running in parallel we can do vector addition
- Terminology: each parallel invocation of add() is referred to as a block
  - The set of blocks is referred to as a grid
  - Each invocation can refer to its block index using blockIdx.x

```
__global__ void add(int *a, int *b, int *c) {
    c[blockIdx.x] = a[blockIdx.x] + b[blockIdx.x];
}
```

By using blockIdx.x to index into the array, each block handles a different index

#### **Vector Addition on the Device**



```
__global__ void add(int *a, int *b, int *c) {
    c[blockIdx.x] = a[blockIdx.x] + b[blockIdx.x];
}
```

On the device, each block can execute in parallel:

```
Block 0 Block 1 Block 2 Block 3 c[0] = a[0] + b[0]; c[1] = a[1] + b[1]; c[2] = a[2] + b[2]; c[3] = a[3] + b[3];
```

## Vector Addition on the Device: add()



Returning to our parallelized add() kernel

```
__global__ void add(int *a, int *b, int *c) {
    c[blockIdx.x] = a[blockIdx.x] + b[blockIdx.x];
}
```

Let's take a look at main()...

## Vector Addition on the Device: main()



```
#define N 512
int main(void) {
  int *a, *b, *c; // host copies of a, b, c
  int *d a, *d b, *d c;  // device copies of a, b, c
  int size = N * sizeof(int);
  // Alloc space for device copies of a, b, c
  cudaMalloc((void **)&d a, size);
  cudaMalloc((void **)&d b, size);
  cudaMalloc((void **)&d c, size);
  // Alloc space for host copies of a, b, c and setup input values
  a = (int *)malloc(size); random ints(a, N);
  b = (int *)malloc(size); random ints(b, N);
  c = (int *)malloc(size);
```

## Vector Addition on the Device: main()



```
// Copy inputs to device
cudaMemcpy(d a, a, size, cudaMemcpyHostToDevice);
cudaMemcpy(d_b, b, size, cudaMemcpyHostToDevice);
// Launch add() kernel on GPU with N blocks
add<<<n,1>>>(d a, d b, d c);
// Copy result back to host
cudaMemcpy(c, d c, size, cudaMemcpyDeviceToHost);
// Cleanup
free(a); free(b); free(c);
cudaFree(d a); cudaFree(d b); cudaFree(d c);
return 0;
```

# Review (1 of 2)



- Difference between host and device
  - Host CPU
  - Device GPU
- Using \_\_global\_\_ to declare a function as device code
  - Executes on the device
  - Called from the host
- Passing parameters from host code to a device function

# Review (2 of 2)



- Basic device memory management
  - cudaMalloc()
  - cudaMemcpy()
  - cudaFree()
- Launching parallel kernels
  - Launch N copies of add() with add<<<N,1>>>>(...);
  - Use blockIdx.x to access block index

#### **CUDA Threads**



- Terminology: a block can be split into parallel threads
- Let's change add() to use parallel threads instead of parallel blocks

```
__global__ void add(int *a, int *b, int *c) {
    c[threadIdx.x] = a[threadIdx.x] + b[threadIdx.x];
}
```

- We use threadIdx.x instead of blockIdx.x
- Need to make one change in main()...

## Vector Addition Using Threads: main()



```
#define N 512
int main(void) {
   int *a, *b, *c;
                                    // host copies of a, b, c
   int *d a, *d b, *d c;
                            // device copies of a, b, c
   int size = N * sizeof(int);
    // Alloc space for device copies of a, b, c
    cudaMalloc((void **)&d a, size);
    cudaMalloc((void **)&d b, size);
    cudaMalloc((void **)&d c, size);
    // Alloc space for host copies of a, b, c and setup input values
   a = (int *)malloc(size); random ints(a, N);
   b = (int *)malloc(size); random ints(b, N);
   c = (int *)malloc(size);
```

## Vector Addition Using Threads: main()



```
// Copy inputs to device
cudaMemcpy(d a, a, size, cudaMemcpyHostToDevice);
cudaMemcpy(d_b, b, size, cudaMemcpyHostToDevice);
// Launch add() kernel on GPU with N threads
add <<<1,N>>> (d a, d b, d c);
// Copy result back to host
cudaMemcpy(c, d c, size, cudaMemcpyDeviceToHost);
// Cleanup
free(a); free(b); free(c);
cudaFree(d a); cudaFree(d b); cudaFree(d c);
return 0;
```

# Combining Blocks <u>and</u> Threads



- We've seen parallel vector addition using:
  - Many blocks with one thread each
  - One block with many threads
- Let's adapt vector addition to use both blocks and threads
- Why? We'll come to that...
- First let's discuss data indexing...

# **Indexing Arrays with Blocks and Threads**



- No longer as simple as using blockIdx.x and threadIdx.x
  - Consider indexing an array with one element per thread (8 threads/block)



With M threads/block a unique index for each thread is given by:

```
int index = threadIdx.x + blockIdx.x * M;
```

## **Indexing Arrays: Example**



Which thread will operate on the red element?





blockIdx.x = 2

```
int index = threadIdx.x + blockIdx.x * M;
= 5 + 2 * 8;
= 21;
```

#### **Vector Addition with Blocks and Threads**



Use the built-in variable blockDim.x for threads per block
int index = threadIdx.x + blockIdx.x \* blockDim.x;

 Combined version of add() to use parallel threads and parallel blocks

```
__global__ void add(int *a, int *b, int *c) {
   int index = threadIdx.x + blockIdx.x * blockDim.x;
   c[index] = a[index] + b[index];
}
```

What changes need to be made in main()?

## Addition with Blocks and Threads: main()



```
#define N (2048*2048)
#define THREADS PER BLOCK 512
int main(void) {
                                    // host copies of a, b, c
   int *a, *b, *c;
                             // device copies of a, b, c
   int *d a, *d b, *d c;
   int size = N * sizeof(int);
    // Alloc space for device copies of a, b, c
    cudaMalloc((void **)&d a, size);
    cudaMalloc((void **)&d b, size);
    cudaMalloc((void **)&d c, size);
    // Alloc space for host copies of a, b, c and setup input values
    a = (int *)malloc(size); random ints(a, N);
   b = (int *)malloc(size); random_ints(b, N);
    c = (int *)malloc(size);
```

## Addition with Blocks and Threads: main()



```
// Copy inputs to device
cudaMemcpy(d a, a, size, cudaMemcpyHostToDevice);
cudaMemcpy(d_b, b, size, cudaMemcpyHostToDevice);
// Launch add() kernel on GPU
add<<<N/THREADS PER BLOCK, THREADS PER BLOCK>>>(d a, d b, d c);
// Copy result back to host
cudaMemcpy(c, d c, size, cudaMemcpyDeviceToHost);
// Cleanup
free(a); free(b); free(c);
cudaFree(d a); cudaFree(d b); cudaFree(d c);
return 0;
```

## **Handling Arbitrary Vector Sizes**



- Typical problems are not friendly multiples of blockDim.x
- Avoid accessing beyond the end of the arrays:

```
__global__ void add(int *a, int *b, int *c, int n) {
   int index = threadIdx.x + blockIdx.x * blockDim.x;
   if (index < n)
      c[index] = a[index] + b[index];
}</pre>
```

Update the kernel launch:

```
add <<<(N + M-1) / M,M>>>(d_a, d_b, d_c, N);
```

## Why Bother with Threads?



- Threads seem unnecessary
  - They add a level of complexity
  - What do we gain?
- Unlike parallel blocks, threads have mechanisms to:
  - Communicate
  - Synchronize
- To look closer, we need a new example...

## **Need More?**



- Get CUDA: <a href="https://www.nvidia.com/getcuda">www.nvidia.com/getcuda</a>
- Nsight: <u>www.nvidia.com/nsight</u>
- Programming Guide/Best Practices...
  - docs.nvidia.com
- Questions:
  - NVIDIA Developer forums <u>devtalk.nvidia.com</u>
  - Search or ask on <u>www.stackoverflow.com/tags/cuda</u>
- General: www.nvidia.com/cudazone



# **BACKUP**







| Application | Features<br>Supported                                                                                    | GPU<br>Perf                            | Release Status                                                     | Notes                                                                                                                                                                                                                                     |
|-------------|----------------------------------------------------------------------------------------------------------|----------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Abinit      | Local Hamiltonian, non-local<br>Hamiltonian, LOBPCG algorithm,<br>diagonalization /<br>orthogonalization | 1.3-2.7X                               | Released; Version 7.0.5<br>Multi-GPU support                       | www.abinit.org                                                                                                                                                                                                                            |
| ACES III    | Integrating scheduling GPU into SIAL programming language and SIP runtime environment                    | 10X on kernels                         | Under development<br>Multi-GPU support                             | http://www.olcf.ornl.gov/wp-<br>content/training/electronic-structure-<br>2012/deumens ESaccel 2012.pdf                                                                                                                                   |
| ADF         | Fock Matrix, Hessians                                                                                    | TBD                                    | Pilot project completed,<br>Under development<br>Multi-GPU support | www.scm.com                                                                                                                                                                                                                               |
| BigDFT      | DFT; Daubechies wavelets, part of Abinit                                                                 | 5-25X<br>(1 CPU core to<br>GPU kernel) | Released June 2009,<br>current release 1.6.0<br>Multi-GPU support  | http://inac.cea.fr/L_Sim/BigDFT/news.html, http://www.olcf.ornl.gov/wp- content/training/electronic-structure-2012/BigDFT- Formalism.pdf and http://www.olcf.ornl.gov/wp- content/training/electronic-structure-2012/BigDFT- HPC-tues.pdf |
| Casino      | TBD                                                                                                      | TBD                                    | Under development,<br>Spring 2013 release<br>Multi-GPU support     | http://www.tcm.phy.cam.ac.uk/~mdt26/casino.html                                                                                                                                                                                           |
| CP2K        | DBCSR (spare matrix multiply library)                                                                    | 2-7X                                   | Under development<br>Multi-GPU support                             | http://www.olcf.ornl.gov/wp-<br>content/training/ascc 2012/friday/ACSS 2012 Va<br>ndeVondele s.pdf                                                                                                                                        |
| GAMESS-US   | Libqc with Rys Quadrature<br>Algorithm, Hartree-Fock, MP2<br>and CCSD in Q4 2012                         |                                        | Released<br>Multi-GPU support                                      | Next release Q4 2012.  http://www.msg.ameslab.gov/gamess/index.html  GPU Perf benchmarked on GPU supported features                                                                                                                       |

PU Perf benchmarked on GPU supported features and may be a kernel to kernel perf comparison



| Application | Features Supported                                                                                                                                    | GPU Perf | Release Status                                                                     | Notes                                                                                                            |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
|             |                                                                                                                                                       |          |                                                                                    |                                                                                                                  |
| GAMESS-UK   | (ss ss) type integrals within calculations using Hartree Fock <i>ab initio</i> methods and density functional theory. Supports organics & inorganics. | 8x       | Release in 2012<br>Multi-GPU support                                               | http://www.ncbi.nlm.nih.gov/pubmed/21541963                                                                      |
| Gaussian    | Joint PGI, NVIDIA & Gaussian<br>Collaboration                                                                                                         | TBD      | Under development<br>Multi-GPU support                                             | Announced Aug. 29, 2011 <a href="http://www.gaussian.com/g">http://www.gaussian.com/g</a> press/nvidia press.htm |
| GPAW        | Electrostatic poisson equation, orthonormalizing of vectors, residual minimization method (rmm-diis)                                                  | 8x       | Released<br>Multi-GPU support                                                      | https://wiki.fysik.dtu.dk/gpaw/devel/projects/gpu.html,<br>Samuli Hakala (CSC Finland) & Chris O'Grady (SLAC)    |
| Jaguar      | Investigating GPU acceleration                                                                                                                        | TBD      | Under development<br>Multi-GPU support                                             | Schrodinger, Inc. <a href="http://www.schrodinger.com/kb/278">http://www.schrodinger.com/kb/278</a>              |
| MOLCAS      | CU_BLAS support                                                                                                                                       | 1.1x     | Released, Version 7.8<br>Single GPU. Additional GPU<br>support coming in Version 8 | www.molcas.org                                                                                                   |
| MOLPRO      | Density-fitted MP2 (DF-MP2),<br>density fitted local correlation<br>methods (DF-RHF, DF-KS), DFT                                                      |          | Under development<br>Multiple GPU                                                  | www.molpro.net  Hans-Joachim Werner  GPU Perf compared against Multi-core x86 CPU socket                         |

GPU Perf benchmarked on GPU supported features and may be a kernel to kernel perf comparison



| Application | Features<br>Supported                                                         | GPU Perf        | Release Status                                | Notes                                                                                                                                                     |
|-------------|-------------------------------------------------------------------------------|-----------------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| MOPAC2009   | pseudodiagonalization, full diagonalization, and density matrix assembling    | 3.8-14X         | Under Development<br>Single GPU               | Academic port. <a href="http://openmopac.net">http://openmopac.net</a>                                                                                    |
| NWChem      | Triples part of Reg-CCSD(T),<br>CCSD & EOMCCSD task<br>schedulers             | 3-10X projected | Release targeting March 2013<br>Multiple GPUs | Development GPGPU benchmarks:  www.nwchem-sw.org  And http://www.olcf.ornl.gov/wp- content/training/electronic-structure- 2012/Krishnamoorthy-ESCMA12.pdf |
| Octopus     | DFT and TDDFT                                                                 | TBD             | Released                                      | http://www.tddft.org/programs/octopus/                                                                                                                    |
| PEtot       | Density functional theory (DFT)<br>plane wave pseudopotential<br>calculations | 6-10X           | Released<br>Multi-GPU                         | First principles materials code that computes<br>the behavior of the electron structures of<br>materials                                                  |
| Q-CHEM      | RI-MP2                                                                        | 8x-14x          | Released, Version 4.0                         | http://www.q-<br>chem.com/doc_for_web/qchem_manual_4.0.pdf                                                                                                |



| Application               | Features<br>Supported                                                                          | GPU Perf                                       | Release Status                                   | Notes                                                                                                                                                                                                                                                                                                                                      |
|---------------------------|------------------------------------------------------------------------------------------------|------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| QMCPACK                   | Main features                                                                                  | 3-4x                                           | Released<br>Multiple GPUs                        | NCSA University of Illinois at Urbana-Champaign <a href="http://cms.mcc.uiuc.edu/qmcpack/index.php/gPU_version_of_QMCPACK">http://cms.mcc.uiuc.edu/qmcpack/index.php/gPU_version_of_QMCPACK</a>                                                                                                                                            |
| Quantum<br>Espresso/PWscf | PWscf package: linear algebra<br>(matrix multiply), explicit<br>computational kernels, 3D FFTs | 2.5-3.5x                                       | Released<br>Version 5.0<br>Multiple GPUs         | Created by Irish Centre for High-End Computing <a href="http://www.quantum-espresso.org/index.php">http://www.quantum-espresso.org/index.php</a> and <a href="http://www.quantum-espresso.org/">http://www.quantum-espresso.org/</a>                                                                                                       |
| TeraChem                  | "Full GPU-based solution"                                                                      | 44-650X vs.<br>GAMESS CPU<br>version           | Released<br>Version 1.5<br>Multi-GPU/single node | Completely redesigned to exploit GPU parallelism. YouTube: <a href="http://youtu.be/EJODzk6RFxE?hd=1">http://youtu.be/EJODzk6RFxE?hd=1</a> and <a href="http://www.olcf.ornl.gov/wp-content/training/electronic-structure-2012/Luehr-ESCMA.pdf">http://www.olcf.ornl.gov/wp-content/training/electronic-structure-2012/Luehr-ESCMA.pdf</a> |
| VASP                      | Hybrid Hartree-Fock DFT functionals including exact exchange                                   | 2x<br>2 GPUs<br>comparable to<br>128 CPU cores | Available on request<br>Multiple GPUs            | By Carnegie Mellon University <a href="http://arxiv.org/pdf/1111.0716.pdf">http://arxiv.org/pdf/1111.0716.pdf</a>                                                                                                                                                                                                                          |
| WL-LSMS                   | Generalized Wang-Landau<br>method                                                              | 3x<br>with 32 GPUs vs.<br>32 (16-core) CPUs    | Under development<br>Multi-GPU support           | NICS Electronic Structure Determination Workshop 2012:<br>http://www.olcf.ornl.gov/wp-content/training/electronic-<br>structure-2012/Eisenbach OakRidge February.pdf                                                                                                                                                                       |

# Viz, "Docking" and Related Applications Growing



| Related<br>Applications | Features<br>Supported                                                                                                                                              | GPU Perf                          | Release Status                                 | Notes                                                                                                                                                                                                                   |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Amira 5®                | 3D visualization of volumetric data and surfaces                                                                                                                   | 70x                               | Released, Version 5.3.3<br>Single GPU          | Visualization from Visage Imaging. Next release, 5.4, will use GPU for general purpose processing in some functions <a href="http://www.visageimaging.com/overview.html">http://www.visageimaging.com/overview.html</a> |
| BINDSURF                | Allows fast processing of large ligand databases                                                                                                                   | 100X                              | Available upon request to authors; single GPU  | High-Throughput parallel blind Virtual Screening, <a href="http://www.biomedcentral.com/1471-2105/13/S14/S13">http://www.biomedcentral.com/1471-2105/13/S14/S13</a>                                                     |
| BUDE                    | Empirical Free<br>Energy Forcefield                                                                                                                                | 6.5-13.4X                         | Released<br>Single GPU                         | University of Bristol <a href="http://www.bris.ac.uk/biochemistry/cpfg/bude/bude.htm">http://www.bris.ac.uk/biochemistry/cpfg/bude/bude.htm</a>                                                                         |
| Core Hopping            | GPU accelerated application                                                                                                                                        | 3.75-5000X                        | Released, Suite 2011<br>Single and multi-GPUs. | Schrodinger, Inc.<br>http://www.schrodinger.com/products/14/32/                                                                                                                                                         |
| FastROCS                | Real-time shape similarity searching/comparison                                                                                                                    | 800-3000X                         | Released<br>Single and multi-GPUs.             | Open Eyes Scientific Software <a href="http://www.eyesopen.com/fastrocs">http://www.eyesopen.com/fastrocs</a>                                                                                                           |
| PyMol                   | Lines: 460% increase<br>Cartoons: 1246% increase<br>Surface: 1746% increase<br>Spheres: 753% increase<br>Ribbon: 426% increase                                     | 1700x                             | Released, Version 1.5<br>Single GPUs           | http://pymol.org/                                                                                                                                                                                                       |
| VMD                     | High quality rendering,<br>large structures (100 million atoms),<br>analysis and visualization tasks, multiple<br>GPU support for display of molecular<br>orbitals | 100-125X or greater<br>on kernels | Released, Version 1.9                          | Visualization from University of Illinois at Urbana-Champaign<br>http://www.ks.uiuc.edu/Research/vmd/                                                                                                                   |

GPU Perf compared against Multi-core x86 CPU socket. GPU Perf benchmarked on GPU supported features and may be a kernel to kernel perf comparison

# **Bioinformatics Applications**

| Application      | Features<br>Supported                                                          | GPU<br>Speedup | Release Status                                   | Website                                                       |
|------------------|--------------------------------------------------------------------------------|----------------|--------------------------------------------------|---------------------------------------------------------------|
| <u>BarraCUDA</u> | Alignment of short sequencing reads                                            | 6-10x          | Version 0.6.2 - 3/2012<br>Multi-GPU, multi-node  | http://seqbarracuda.sourceforge.net/                          |
| CUDASW++         | Parallel search of Smith-<br>Waterman database                                 | 10-50x         | Version 2.0.8 - Q1/2012<br>Multi-GPU, multi-node | http://sourceforge.net/projects/cudasw/                       |
| <u>CUSHAW</u>    | Parallel, accurate long read aligner for large genomes                         | 10x            | Version 1.0.40 - 6/2012<br>Multiple-GPU          | http://cushaw.sourceforge.net/                                |
| <u>GPU-BLAST</u> | Protein alignment according to BLASTP                                          | 3-4x           | Version 2.2.26 - 3/2012<br>Single GPU            | http://eudoxus.cheme.cmu.edu/gpublast/gpu<br>blast.html       |
| GPU-HMMER        | Parallel local and global<br>search of Hidden Markov<br>Models                 | 60-100x        | Version 2.3.2 - Q1/2012<br>Multi-GPU, multi-node | http://www.mpihmmer.org/installguideGPUH<br><u>MMER.htm</u>   |
| mCUDA-MEME       | Scalable motif discovery algorithm based on MEME                               | 4-10x          | Version 3.0.12<br>Multi-GPU, multi-node          | https://sites.google.com/site/yongchaosoftwa<br>re/mcuda-meme |
| <u>SeqNFind</u>  | Hardware and software for reference assembly, blast, SW, HMM, de novo assembly | 400x           | Released.<br>Multi-GPU, multi-node               | http://www.seqnfind.com/                                      |
| <u>UGENE</u>     | Fast short read alignment                                                      | 6-8x           | Version 1.11 - 5/2012<br>Multi-GPU, multi-node   | http://ugene.unipro.ru/                                       |
| <u>WideLM</u>    | Parallel linear regression on<br>multiple similarly-shaped<br>models           | 150x           | Version 0.1-1 - 3/2012<br>Multi-GPU, multi-node  | http://insilicos.com/products/widelm                          |

GPU Perf compared against same or similar code running on single CPU machine Performance measured internally or independently

## **Overview**



- GPU performance and scalability across multiple scientific domains & multiple algorithmic motifs
- Different approaches taken (libraries, OpenACC, programming languages)
- Lessons learned

## LSMS - Materials Science



**LSMS** 

Fe32 (32 atoms per node)
Relative Performance (FLOPS) vs. Dual-Socket E5-2687w 3.10 GHz Sandy Bridge



Preliminary, NVIDIA Confidential – not for distribution

## LSMS - Materials Science

100 -





# Nodes (log scale)

## gWL-LSMS - Materials Science



#### gWL-LSMS

Fe1024 (1024 atoms per 32 nodes)
Relative Scaling (FLOPS) on Cray XK7

"CPU" node = XK7 (1x Interlagos)
"M2090" node = XK6 (1x M2090 + 1x Interlagos)
"K20X" node = XK7 (1x K20X + 1x Interlagos)



## **Application Power Efficiency of the Cray XK7**

WL-LSMS for CPU-only and Accelerated Computing



## **SPECFEM3D – Earth Science**



#### **SPECFEM3D**

meshfed3D-256x128x15 Relative Performance (solver time) vs. E5-2687w 3.10 GHz Sandy Bridge



Preliminary, NVIDIA Confidential – not for distribution

#### **SPECFEM3D – Earth Science**



#### **SPECFEM3D on Sandy Bridge**

512x512x20, 5 M Elastic cells, 1000 timesteps Relative Scaling (solver time) "K20X" node = XK7 (1x K20X + 1x Interlagos)
"XE6" node = XE6 (2x Interlagos)
"XC30" node = XC30 (2x Sandy Bridge)



## **SPECFEM3D – Earth Science**



#### **SPECFEM3D** on Titan

2048x2048x15, 33 M cells, 2000 timesteps Relative Scaling (solver time) on Cray XK7 "CPU" node = XK7 (1x Interlagos)
"K20X" node = XK7 (1x K20X + 1x Interlagos)



# Chroma (Lattice QCD) – High Energy & Nuclear Physics



#### **Chroma**

24<sup>3</sup>x128 lattice Relative Performance (Propagator) vs. E5-2687w 3.10 GHz Sandy Bridge



# Chroma (Lattice QCD) – High Energy & Nuclear Physics



#### **Chroma**

48<sup>3</sup>x512 lattice Relative Scaling (Application Time)

"XK7" node = XK7 (1x K20X + 1x Interlagos)
"XE6" node = XE6 (2x Interlagos)



Preliminary, NVIDIA Confidential – not for distribution

## **QMCPACK – Materials Science**



#### **QMCPACK**

Graphite 4x4x1, E5-2687w 3.10 GHz Sandy Bridge



## **QMCPACK – Materials Science**



#### **QMCPACK**

3x3x1 Graphite
Relative Scaling (Efficiency) on Cray XK7

"CPU" node = XK7 (1x Interlagos)
"K20X" node = XK7 (1x K20X + 1x Interlagos)



## **Single-node Performance Summary**



#### Relative Performance vs. dual-socket Sandy Bridge

E5-2687w 3.10 GHz Sandy Bridge



## **Summary**



- Performance
- Scalability
- Variety of programming approaches
- Futures