## TE0320 platform

reference project creation sequence



start Xilinx ISE Project Navigator



click button to create a new project



choose project name, then click Next



provide correct Family, Device, Package and Speed, then click Next



verify configuration and click Finish



right button menu to add New Source



choose Embedded Processor, provide File name then click Next



verify configuration then click Finish



## confirm Yes to launch BSB Wizard



choose create new design then click Next



choose correct Vendor, Name and Revision then click Next



choose Single-Processor System then click Next



choose default Processor Type, System Clock Frequency (it should be 1/2 of the reference clock) and Local Memory size then click Next



add xps\_timer (XilKernel required), correct default UART speed then click Next



enable Instruction and Data Caches then click Next



choose mdm\_0 as Standard IO then click Next



verify created configuration then click Finish



## confirm UCF file creation



connect npi\_dma and fx2 pcores to each other



double click on DDR\_SDRAM pcore and configure NPI port



switch to Memory Interface tab and activate Clock Period (8000 ps for 125Mhz, 10000 ps for 100Mhz)



switch to Port Configuration tab, correct Write Transfers and NPI Width then click OK



connect mpmc and npi\_dma pcores



switch to Ports tab and assign xps\_i2c\_slave clock



launch Clock Wizard



assign xps\_fx2 and xps\_npi clocks, re-validate then click OK



## confirm Clock Changes



switch to Addresses tab and re-generate addresses



**launch Project Options** 



provide path to the private pcores (npi\_dma, fx2, i2c slave) then click OK



return to ISE Project Navigator and add Source



choose processor.ucf from processor/data/ subfolder then click Open



confirm adding Source File by clicking OK



step on processor.xmp, choose Generate Programming File and click Rerun All



confirm generation success and return to Xilinx Platform Studio



choose from menu Export Hardware Design to SDK



## because Xilinx SDK isn't running yet, choose Export & Launch SDK button



from SDK menu choose to create New Xilinx C Project



choose Memory Tests template and click Next



keep default BSP project name memory\_tests\_bsp\_0 and click Finish



step on memory\_tests\_bsp\_0 and choose Board Support Package Settings menu



from standalone section apply mdm\_0 to stdin and stdout then click OK



connect the prototype board TE0300 and choose Program FPGA from menu



## provide correct Bistream and BMM files then click Program



wait for FPGA programming completion



step on memory\_tests\_0 application and choose Debug menu



## choose remember decision and confirm switching to Debug design by clicking Yes button



switch to XMD Console tab and type command "terminal jtag uart"



resume test application execution from Resume menu



observe memory test execution and report messages



terminate successfully executed application

## TE0320 board configuration complete

external memory configuration confirmed with test application