

# XPS\_I2C\_SLAVE\_v1\_10\_a

### User Manual v1.1

### Introduction

XPS\_I2C\_SLAVE is a communication core to interface Xilinx Microblaze soft processor and a popular USB High Speed microcontroller Cypress CY7C68013A (also known as EzUSB FX2). The XPS\_I2C\_SLAVE supports Phillips® I2C communication between FPGA and FX2. The I2C serial communication frequency is high speed (400 kHz). The i2c\_slave communication core was downloaded from <a href="http://www.mikrocontroller.net/attachment/23230/i2c\_slave.vhd">http://www.mikrocontroller.net/attachment/23230/i2c\_slave.vhd</a>. Special thanks to the "FPGA-USER" for providing the core to the public.

The XPS\_I2C\_SLAVE has 6 32-bit registers: 3 for reading and 3 for writing. The transactions are usually 12 bytes long. When an FPGA writes a word to the first register an interrupt is triggered to the FX2. When an interrupt is triggered the FX2 automatically reads the programmed number of bytes (usually 12) from the XPS\_I2C\_SLAVE registers. When the FX2 writes all 12 bytes to the FPGA registers the microprocessor (Xilinx® Microblaze for example) receives an interrupt to know when the new data was received.



Figure 1: System integration block scheme.



The XPS\_I2C\_SLAVE has 2 bus interfaces:

- Slave Phillips® I2C bidirectional serial interface.
- Xilinx PLBv4.6 created with IPIF wizard for access to 6 32-bit registers.



Figure 2: Peripheral internal structure block scheme.

# **XPS\_I2C\_SLAVE** Core Design Parameters

Table 1: XPS\_I2C\_SLAVE Core Design Parameters

| Feature/Description                     | Parameter Name | Allowable Values                                                                                                         | Default<br>Value | VHDL Type        |
|-----------------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------|------------------|------------------|
|                                         | System P       | arameters                                                                                                                |                  |                  |
| Target FPGA family                      | C_FAMILY       | spartan3, spartan3e,<br>spartan3a,<br>spartan3adsp,<br>spartan3an, virtex2p,<br>virtex4, qvirtex4,<br>qrvirtex4, virtex5 | virtex5          | string           |
|                                         | PLB Pai        | rameters                                                                                                                 |                  |                  |
| PLB base address                        | C_BASEADDR     | Valid Address                                                                                                            | None             | std_logic_vector |
| PLB high address                        | C_HIGHADDR     | Valid Address                                                                                                            | None             | std_logic_vector |
| PLB least significant address bus width | C_SPLB_AWIDTH  | 32                                                                                                                       | 32               | integer          |

# XPS\_I2C\_SLAVE\_v1\_10\_a

| PLB data width          | C_SPLB_DWIDTH         | 32, 64, 128          | 32 | integer |
|-------------------------|-----------------------|----------------------|----|---------|
| Shared bus topology     | C_SPLB_P2P            | 0 = Shared bus       | 0  | integer |
|                         |                       | topology             |    |         |
| PLB master ID bus       | C_SPLB_MID_WIDTH      | log2(C_SPLB_NUM_     | 1  | integer |
| Width                   |                       | MASTERS) with a      |    |         |
|                         |                       | minimum value of 1   |    |         |
| Number of PLB masters   | C_SPLB_NUM_MASTERS    | 1 - 16               | 1  | integer |
| Width of the slave data | C_SPLB_NATIVE_DWIDTH  | 32                   | 32 | integer |
| bus                     |                       |                      |    |         |
| Burst support           | C_SPLB_SUPPORT_BURSTS | 0 = No burst support | 0  | integer |
|                         | XPS_I2C_SLA           | VE Parameters        |    |         |
| I2C slave address*      | C_I2C_ADDRESS         | 0-127                | 63 | integer |
| Number of bytes to      | C_MB_INT_BYTES        | 1-12                 | 12 | integer |
| trigger IP2INTC_Irpt**  |                       |                      |    |         |

#### Notes:

- \* C\_I2C\_ADDRESS must be set properly for an I2C\_SLAVE to be recognized by FX2. Address 63 is used in all reference designs.
- \*\* C\_MB\_INT\_BYTES can be less than 12 to speed up I2C communication by transferring less information. On the other hand since the USB latency is high overall speed would not be increased much.

# XPS\_I2C\_SLAVE Core I/O Signals

Table 2: XPS\_I2C\_SLAVE I/O Signal Descriptions

| Name                       | Interface | I/O | Initial<br>State | Description          |
|----------------------------|-----------|-----|------------------|----------------------|
| ChipScope[0:31]            | -         | 0   | -                | Debug port           |
| USB_IFCLK                  | -         |     | -                | USB 48MHz clock      |
| USB_INT                    | -         | 0   | 0                | USB Interrupt        |
| USB_SCL                    | -         | - 1 | -                | USB I2C serial clock |
| USB_SDA                    | -         | 1/0 | -                | USB I2C serial data  |
| IP2INTC_Irpt               | -         | 0   | 0                | Processor interrupt  |
| OTHERS ARE PLBv4.6 SIGNALS | PLBv4.6   |     |                  |                      |



## **XPS\_I2C\_SLAVE** Core Registers

XPS\_I2C\_SLAVE has a full access of a microprocessor to the core functionality through a 6 user 32-bit registers attached to PLBv4.6 bus.

Table 3: XPS\_I2C\_SLAVE Core Registers

| Base Address +<br>Offset (hex) | Register Name | Access<br>Type | Default<br>Value (hex) | Description                  |
|--------------------------------|---------------|----------------|------------------------|------------------------------|
|                                | X             | PS FX2 IP Co   | ore Grouping           |                              |
| C_BASEADDR + 00                | MB2FX2_REG0   | R/W            | 0x00000000             | Microblaze to FX2 register 0 |
| C_BASEADDR + 04                | MB2FX2_REG1   | R/W            | 0x00000000             | Microblaze to FX2 register 1 |
| C_BASEADDR + 08                | MB2FX2_REG2   | R/W            | 0x00000000             | Microblaze to FX2 register 2 |
| C_BASEADDR + OC                | FX2MB_REG0    | Read           | 0x0000000              | FX2 to Microblaze register 0 |
| C_BASEADDR + 10                | FX2MB_REG1    | Read           | 0x0000000              | FX2 to Microblaze register 1 |
| C_BASEADDR + 14                | FX2MB_REG2    | Read           | 0x00000000             | FX2 to Microblaze register 2 |

# **Details of XPS\_I2C\_SLAVE Core Registers**

## Microblaze to FX2 register 0 (MB2FX2\_REG0)

A single beat write to this register triggers interrupt to FX2 (USB\_INT).

| 0 | 1 | 2 | 3   | 4   | 5 | 6 | 7 | 8 | 9 | 10 | 11  | 12  | 13   | 14  | 15     | 16 | 17 | 18 | 19  | 20   | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28   | 29 | 30 3 <sup>-</sup> | 1 |
|---|---|---|-----|-----|---|---|---|---|---|----|-----|-----|------|-----|--------|----|----|----|-----|------|----|----|----|----|----|----|----|------|----|-------------------|---|
|   |   |   | oyt | e C | ) |   |   |   |   | k  | oyt | e ´ | 1    |     | $\Box$ |    |    |    | byt | te 2 | 2  |    |    |    |    |    | by | te : | 3  |                   | 7 |
|   |   |   |     |     |   |   |   |   |   | P  | C s | ide | e: S | ST/ | λΤL    | JS | RE | EG | IS  | ΓΕΙ  | R  |    |    |    |    |    |    |      |    |                   |   |

## Microblaze to FX2 register 1 (MB2FX2\_REG1)

| 0 1 | 2 | 3   | 4   | 5 | 6 | 7 | 8 | 9 | 10 | 11  | 12  | 13   | 14  | 15  | 16 | 17 | 18 | 19  | 20   | 21 | 22 | 23 | 24 | 25 | 26 | 27  | 28   | 29 | 30 3 | 1 |
|-----|---|-----|-----|---|---|---|---|---|----|-----|-----|------|-----|-----|----|----|----|-----|------|----|----|----|----|----|----|-----|------|----|------|---|
|     |   | byt | e 4 |   |   |   |   |   | -  | oyt | e t | 5    |     | П   |    |    | ŀ  | byt | :e 6 | 3  |    |    |    |    |    | byt | te 7 | 7  |      | ٦ |
|     |   |     |     |   |   |   |   |   | PO | S   | ide | e: S | AT6 | λTL | JS | CC | MC | M٨  | ١N   | D  |    |    |    |    |    |     |      |    |      |   |

#### Microblaze to FX2 register 2 (MB2FX2\_REG2)

| 0 | 1 | 2 | 3   | 4   | 5 | 6 | 7 | 8 | 9 | 10 | 11  | 12  | 13   | 14   | 15  | 16  | 17 | 18 | 19  | 20  | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28  | 29 | 30 | 31     |
|---|---|---|-----|-----|---|---|---|---|---|----|-----|-----|------|------|-----|-----|----|----|-----|-----|----|----|----|----|----|----|----|-----|----|----|--------|
| Г |   | k | oyt | e 8 | } |   |   |   |   | k  | oyt | e S | )    |      |     |     |    | b  | yte | e 1 | 0  |    |    |    |    | b  | yt | e 1 | 1  |    | $\neg$ |
|   |   |   | •   |     |   |   |   |   |   |    | P   | C s | side | e: S | ST/ | ΑΤΙ | JS | D  | ÅΤ  | Α   |    |    |    |    |    |    | •  |     |    |    |        |



### FX2 to Microblaze register 0 (FX2MB\_REG0)

| ) | 1 | 2 | 3   | 4   | 5 | 6 | 7 | 8 | 9 | 10 | 11  | 12  | 13 | 14 | 15 | 16  | 17 | 18  | 19  | 20   | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28   | 29 | 30 | 31     |
|---|---|---|-----|-----|---|---|---|---|---|----|-----|-----|----|----|----|-----|----|-----|-----|------|----|----|----|----|----|----|----|------|----|----|--------|
|   |   |   | oyt | e C | ) |   |   |   |   |    | oyt | e 1 |    |    |    |     |    |     | by  | te 2 | 2  |    |    |    |    |    | by | te 3 | 3  |    | $\Box$ |
|   |   |   |     |     |   |   |   |   | ı | PC | sid | de: | C  | ON | TF | ROI | LF | RE( | GIS | STE  | ΞR |    |    |    |    |    |    |      |    |    |        |

### FX2 to Microblaze register 1 (FX2MB\_REG1)

| 0 1 | 2 | 3   | 4   | 5 | 6 | 7 | 8 | 9 | 10  | 11  | 12  | 13 | 14 | 15 | 16 | 17  | 18 | 19  | 20   | 21 | 22 | 23     | 24 | 25 | 26 | 27 | 28   | 29 | 30 3 | 1 |
|-----|---|-----|-----|---|---|---|---|---|-----|-----|-----|----|----|----|----|-----|----|-----|------|----|----|--------|----|----|----|----|------|----|------|---|
|     |   | byt | e 4 | ļ |   |   |   |   | k   | oyt | e 5 | 5  |    |    |    |     |    | byl | te 6 | 3  |    | $\neg$ |    |    |    | by | te 7 | 7  |      | 7 |
|     |   |     |     |   |   |   |   | F | PC. | sic | de: | C  | NC | TR | Ol | _ C | O  | ΜN  | 1A1  | ΝD |    |        |    |    |    | -  |      |    |      |   |

#### FX2 to Microblaze register 2 (FX2MB\_REG2)

When FX2 puts a last byte to this register an interrupt is triggered to microprocessor (IP2INTC\_Irpt) if C\_MB\_INT\_BYTES is set to 12.

| 0 | 1 | 2 | 3   | 4   | 5 | 6 | 7 | 8 | 9 | 10 | 11  | 12  | 13  | 14  | 15 | 16          | 17 | 18 | 19  | 20  | 21 | 22 | 23 | 24 | 25 | 26 | 27  | 28  | 29 | 30 31 |
|---|---|---|-----|-----|---|---|---|---|---|----|-----|-----|-----|-----|----|-------------|----|----|-----|-----|----|----|----|----|----|----|-----|-----|----|-------|
|   |   |   | byt | e 8 | 3 |   |   |   |   |    | byt | e : | 9   |     |    |             |    | k  | yte | e 1 | 0  |    |    |    |    | k  | oyt | e 1 | 1  |       |
|   |   |   | •   |     |   |   |   |   |   |    | PC  | s   | ide | : C | ٩O | <b>I</b> TF | 20 | L  | ČΑΊ | ГΑ  |    |    |    |    |    |    |     |     |    |       |

### **Programming model**

When the microprocessor (Microblaze) receives an interrupt it should read all FX2MB\_REGs for new instructions.

When a microprocessor wants to send information to the PC then it should write MB2FX2\_REGs. We recommend that the last write is to MB2FX2\_REGO since it triggers USB\_INT. When the USB\_INT is triggered the FX2 automatically reads all registers (or a programmed number of bytes). The PC polls FX2 for interrupt data and USB\_INT status bit. This way a safe bidirectional communication between the FPGA microprocessor and PC is possible.

For using the software header read comments in: #project#(or IP reposit.)\drivers\XPS\_I2C\_SLAVE\_v1\_00\_a\src\XPS\_I2C\_SLAVE.h



# **Revision history**

| Rev | Date      | Author | Description       |
|-----|-----------|--------|-------------------|
| 1.0 | 15.8.2009 | AG     | created           |
| 1.1 | 30.6.2010 | AG     | Updated to Xilinx |
|     |           |        | tools v11         |