# **dialog**SEMICONDUCTOR

# GreenPAK Programmable Mixed Signal Matrix with In System Programmability

**PRELIMINARY** 

@ 2017 Dialog Semiconductor

### **General Description**

The SLG46824 provides a small, low power component for commonly used mixed-signal functions. The user creates the circuit design by programming the multiple time Non-Volatile Memory (NVM) to configure the interconnect logic, the IOs and the macrocells of the SLG46824. This highly versatile device allows a wide variety of mixed-signal functions to be designed within a very small, low power single integrated circuit.

## **Key Features**

- Two Low Power General Purpose Rail-to-Rail Analog Comparators (ACMPxL)
- One Voltage Reference (Vref)
  - One Vref Output
- Eleven Combination Function Macrocells
  - Three Selectable DFF/Latch or 2-bit LUTs
  - One Selectable Programmable Pattern Generator or 2bit LUT
  - Six Selectable DFF/Latch or 3-bit LUTs
  - One Selectable Pipe Delay or Ripple Counter or 3-bit LUT
- Eight Multi-Function Macrocells
  - Seven Selectable DFF/Latch or 3-bit LUTs + 8-bit Delay/ Counters
  - One Selectable DFF/Latch or 4-bit LUT + 16-bit Delay/ Counter
- Serial Communications
  - I<sup>2</sup>C Protocol Interface

## **Applications**

- Personal Computers and Servers
- PC Peripherals
- Consumer Electronics
- Data Communications Equipment
- Handheld and Portable Electronics
- Smartphones and Fitness Bands
- Notebook and Tablet PCs

- Programmable Delay with Edge Detector Output
- Deglitch Filter with Edge Detector
- Three Oscillators (OSC)
  - 2.048 kHz Oscillator
  - 2.048 MHz Oscillator
  - 25 MHz Oscillator
- Power On Reset (POR)
- In System Programmability
- Multiple Time Programmable Memory
- Wide Range Power Supply
  - 2.5 V (±8%) to 5 V (±10%) V<sub>DD</sub>
  - 1.8 V (±5%) to 5 V (±10%) V<sub>DD2</sub> (V<sub>DD2</sub> ≤ V<sub>DD</sub>)
- Operating Temperature Range: -40°C to 85°C
- RoHS Compliant / Halogen-Free
- Two Packages Available
  - 20-pin STQFN: 2 x 3 x 0.55 mm, 0.4 mm pitch
  - 20-pin TSSOP: 6.5 x 6.4 x 1.2 mm, 0.65 mm pitch



**PRELIMINARY** 

## **Contents**

| /         |
|-----------|
| 8         |
| 8         |
| 9         |
| 13        |
| 13        |
| 13        |
| 13        |
| 17        |
| 19        |
| 21        |
| 23        |
| 23        |
| 23        |
| 23        |
| 23        |
| 23        |
| 23        |
| 23        |
| <br>24    |
| <br>25    |
| _<br>25   |
| -0<br>26  |
| 27        |
| <br>28    |
| -9<br>29  |
| 32        |
| 33        |
| 34        |
| 34        |
| 47        |
| 52        |
| 52        |
| 61        |
| 69        |
| 71        |
| <br>72    |
| 73        |
| 74        |
| 74        |
| 75        |
| 76        |
| 76        |
| 76        |
| . o<br>77 |
| 78        |
| 79        |
| 80        |
| 81        |
| 82        |
| 82        |
| 83        |
| 83        |
| 84        |
| 84        |
| 87        |
|           |

@ 2017 Dialog Semiconductor

# **SLG46824**



# GreenPAK Programmable Mixed Signal Matrix with In System Programmability

**PRELIMINARY** 

| 14.1 I2C Serial Communications Macrocell Overview  | 87   |
|----------------------------------------------------|------|
| 14.2 I2C Serial Communications Device Addressing   | 87   |
| 14.3 I2C Serial General Timing                     |      |
| 14.4 I2C Serial Communications Commands            | 88   |
| 14.5 Chip Configuration Data Protection            | 90   |
| 15 NVM with a Software Write Protection 2-Kbit     | 95   |
| 15.1 Serial NVM Write Operations                   | 95   |
| 15.2 Serial NVM Read Operations                    | 96   |
| 15.3 Serial NVM Erase Operations                   | 96   |
| 16 Register Definitions                            | 98   |
| 17 Package Information                             | 140  |
| 17.1 Package outlines for STQFN 20L 2x3mm 0.4P FCD | 140  |
| 17.2 Package outlines for TSSOP 20L 173 MIL Green  | 141  |
| 18 STQFN and TSSOP Handling                        | 142  |
| 19 Soldering Information                           |      |
| 20 Ordering Information                            | 142  |
| 20.1 Tape and Reel Specifications                  |      |
| 20.2 Carrier Tape Drawing and Dimensions           | 143  |
| 20.3 STQFN-20L                                     | 143  |
| 20.4 TSSOP-20L                                     | 143  |
| 21 Layout Guidelines                               | 144  |
| 21.1 STQFN 20L 2x3mm 0.4P FCD Package              | 144  |
| 21.2 TSSOD 20                                      | 1.15 |

3 of 148



**PRELIMINARY** 

# Figures Figure 1: Block Dia

| Figure 1: Block Diagram                                                                                                                                                                                                        | 6  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Figure 2: Matrix OE IO Structure Diagram                                                                                                                                                                                       | 23 |
| Figure 3: GPIO Register OE IO Structure Diagram                                                                                                                                                                                | 24 |
| Figure 4: GPIO Register OE IO Structure Diagram                                                                                                                                                                                |    |
| Figure 5: Connection Matrix                                                                                                                                                                                                    |    |
| Figure 6: Connection Matrix Example                                                                                                                                                                                            |    |
| Figure 7: 2-bit LUT0 or DFF0                                                                                                                                                                                                   |    |
| Figure 8: 2-bit LUT1 or DFF1                                                                                                                                                                                                   |    |
| Figure 9: 2-bit LUT2 or DFF2                                                                                                                                                                                                   |    |
| Figure 10: DFF Polarity Operations                                                                                                                                                                                             |    |
| Figure 11: 2-bit LUT3 or PGEN                                                                                                                                                                                                  |    |
| Figure 12: PGEN Timing Diagram                                                                                                                                                                                                 |    |
| Figure 13: 3-bit LUT0 or DFF3                                                                                                                                                                                                  |    |
| Figure 14: 3-bit LUT1 or DFF2                                                                                                                                                                                                  |    |
| Figure 15: 3-bit LUT1 or DFF4                                                                                                                                                                                                  |    |
| Figure 16: 3-bit LUT2 or DFF5                                                                                                                                                                                                  |    |
| Figure 17: 3-bit LUT3 or DFF6                                                                                                                                                                                                  |    |
| Figure 18: 3-bit LUT4 or DFF7                                                                                                                                                                                                  |    |
| Figure 19: 3-bit LUT5 or DFF8                                                                                                                                                                                                  |    |
| Figure 20: DFF Polarity Operations with nReset                                                                                                                                                                                 |    |
|                                                                                                                                                                                                                                |    |
| Figure 21: DFF Polarity Operations with nSet                                                                                                                                                                                   |    |
| Figure 22: 3-bit LUT6 / Pipe Delay / Ripple Counter                                                                                                                                                                            |    |
| Figure 24: Possible Connections Inside Multi-Function Macrocell                                                                                                                                                                |    |
| Figure 25: 8-bit Multi-Function Macrocells Block Diagram (3-bit LUT7/DFF10, CNT/DLY1)                                                                                                                                          |    |
| Figure 26: 8-bit Multi-Function Macrocells Block Diagram (3-bit LUT8/DFF11, CNT/DLY1)                                                                                                                                          |    |
| Figure 27: 8-bit Multi-Function Macrocells Block Diagram (3-bit LUT9/DFF11, CNT/DLY3)                                                                                                                                          |    |
| Figure 28: 8-bit Multi-Function Macrocells Block Diagram (3-bit LUT10/DFF13, CNT/DLY3)                                                                                                                                         |    |
| Figure 29: 8-bit Multi-Function Macrocells Block Diagram (3-bit LUT11/DFF14, CNT/DLY4)<br>Figure 29: 8-bit Multi-Function Macrocells Block Diagram (3-bit LUT11/DFF14, CNT/DLY5)                                               |    |
| Figure 30: 8-bit Multi-Function Macrocells Block Diagram (3-bit LUT12/DFF15, CNT/DLY5)<br>Figure 30: 8-bit Multi-Function Macrocells Block Diagram (3-bit LUT12/DFF15, CNT/DLY6)                                               |    |
| Figure 30: 8-bit Multi-Function Macrocells Block Diagram (3-bit LUT13/DFF16, CNT/DLY7)                                                                                                                                         |    |
| Figure 32: Delay Mode Timing Diagram                                                                                                                                                                                           |    |
| Figure 33: Counter Mode Timing Diagram                                                                                                                                                                                         |    |
|                                                                                                                                                                                                                                |    |
| Figure 34: One-Shot Function Timing Diagram                                                                                                                                                                                    |    |
| Figure 35: Frequency Detection Mode Timing Diagram                                                                                                                                                                             |    |
|                                                                                                                                                                                                                                |    |
| Figure 37: Delay Mode Timing Diagram                                                                                                                                                                                           |    |
| Figure 38: CNT/FSM Timing Diagram (reset rising edge mode, oscillator is forced on, UP=0) for Counter Data = 3                                                                                                                 |    |
| Figure 40: CNT/FSM Timing Diagram (reset rising edge mode, oscillator is forced on, UP=1) for Counter Data = 3<br>Figure 39: CNT/FSM Timing Diagram (set rising edge mode, oscillator is forced on, UP=0) for Counter Data = 3 |    |
| Figure 42: Counter Value, Counter Data = 3                                                                                                                                                                                     |    |
| Figure 41: CNT/FSM Timing Diagram (set rising edge mode, oscillator is forced on, UP=1) for Counter Data = 3                                                                                                                   |    |
| Figure 43: 4-bit LUT0 or CNT/DLY0                                                                                                                                                                                              |    |
|                                                                                                                                                                                                                                |    |
| Figure 44: ACMP0L Block Diagram                                                                                                                                                                                                |    |
| Figure 45: ACMP1L Block Diagram                                                                                                                                                                                                |    |
| Figure 46: Programmable Delay                                                                                                                                                                                                  |    |
| Figure 49: Edge Detector Output                                                                                                                                                                                                |    |
| Figure 48: Deglitch Filter / Edge Detector                                                                                                                                                                                     |    |
| Figure 49: Voltage Reference Block Diagram                                                                                                                                                                                     |    |
| Figure 50: Oscillator0 Block Diagram                                                                                                                                                                                           |    |
| Figure 51: Oscillator1 Block Diagram                                                                                                                                                                                           |    |
| Figure 52: Oscillator2 Block Diagram                                                                                                                                                                                           |    |
|                                                                                                                                                                                                                                |    |
| Figure 54: POR sequence                                                                                                                                                                                                        |    |
| Figure 55: Internal Macrocell States during POR sequence                                                                                                                                                                       |    |
| r iyure ju. i uwer duwii                                                                                                                                                                                                       | 00 |

@ 2017 Dialog Semiconductor

# **SLG46824**



# GreenPAK Programmable Mixed Signal Matrix with In System Programmability

| Figure 57: | Basic Command Structure               | 86 |
|------------|---------------------------------------|----|
|            | I2C General Timing Characteristics    |    |
| Figure 59: | Byte Write Command, R/W = 0           | 87 |
| Figure 60: | Sequential Write Command              | 88 |
| Figure 61: | Current Address Read Command, R/W = 1 | 88 |
| Figure 62: | Random Read Command                   | 89 |
| Figure 63: | Sequential Read Command               | 89 |
| Figure 64: | Reset Command Timing                  | 92 |
|            | Example of I2C Byte Write Bit Masking |    |
|            | Page Write Command                    |    |
| Figure 67: | Memory Map                            | 95 |

# **SLG46824**



# GreenPAK Programmable Mixed Signal Matrix with In System Programmability

| Гable 1:               | Functional Pin Description                                                                    | 9  |
|------------------------|-----------------------------------------------------------------------------------------------|----|
| Гable 2:               | Absolute Maximum Ratings                                                                      | 3  |
| Гable 3:               | Recommended Operating Conditions                                                              | 3  |
| Γable 4:               | Electrical Characteristics at T = (-40 to +85)°C, VDD = (2.3 to 5.5) V unless otherwise noted | 3  |
| Гable 5:               | I2C Specifications                                                                            | 6  |
| Гable 6:               | Typical Current Estimated for Each Macrocell                                                  | 7  |
| Гable 7:               | Typical Delay Estimated for Each Macrocell at T = 25°C                                        | 7  |
| Гable 8:               | Programmable Delay Expected Delays and Widths (typical)                                       | 8  |
| Гable 9:               | Typical Filter Rejection Pulse Width at T=25°C1                                               | 8  |
| Γable 10:              | Typical Counter/Delay Offset Measurements 1                                                   | 8  |
| Γable 11:              | Oscillator0 2.048 kHz Frequency Limits                                                        | 9  |
| Γable 12:              | Oscillator0 2.048 kHz Frequency Limits                                                        | 9  |
| Γable 13:              | Oscillator1 2.048 MHz Frequency Limits 2                                                      | 20 |
| Γable 14:              | Oscillator1 2.048 MHz Frequency Limits                                                        | 0  |
| Γable 15:              | Oscillator2 25 MHz Frequency Limits                                                           | Ô  |
| Γable 16:              | Oscillator2 25 MHz Frequency Error (error calculated relative to nominal value)               | n  |
| Γable 17:              | Oscillators Power On Delay at Room Temperature, OSC Power Mode: "Auto Power On"               | 1  |
| Γable 18:              | ACMP Specifications                                                                           | 1  |
| Γable 19:              | Matrix Input Table                                                                            | 8  |
| Γable 20:              | Matrix Output Table                                                                           | 9  |
| Γable 21:              | 2-bit LUT0 Truth Table                                                                        | 16 |
| Table 22:              | 2-bit LUT1 Truth Table                                                                        | 16 |
| Table 23:              | 2-bit LUT2 Truth Table                                                                        | 6  |
| Γable 24:              | 2-bit LUT Standard Digital Functions                                                          | 6  |
| Table 25:              | 2-bit LUT1 Truth Table                                                                        | a  |
| Table 26:              | 2-bit LUT Standard Digital Functions                                                          | iq |
| Γable 27:              | 3-bit LUTO Truth Table                                                                        | 4  |
| Table 28:              | 3-bit LUT1 Truth Table                                                                        |    |
| Table 29:              | 3-bit LUT2 Truth Table                                                                        | 4  |
| Table 30:              | 3-bit LUT3 Truth Table                                                                        | 4  |
| Γable 31:              | 3-bit LUT4 Truth Table                                                                        | 4  |
| Γable 32:              | 3-bit LUT5 Truth Table                                                                        | 4  |
| Γable 33:              | 3-bit LUT Standard Digital Functions                                                          | .5 |
| Γable 34:              | 3-bit LUT6 Truth Table                                                                        | in |
| Γable 35:              | 3-bit LUT7 Truth Table                                                                        | in |
| Table 36:              | 3-bit LUT8 Truth Table                                                                        |    |
| Table 37:              | 3-bit LUT9 Truth Table                                                                        | in |
| Γable 38:              | 3-bit LUT10 Truth Table                                                                       | in |
| Table 39:              | 3-bit LUT11 Truth Table                                                                       |    |
| Table 40:              | 3-bit LUT12 Truth Table                                                                       |    |
| Γable 41:              | 3-bit LUT13 Truth Table                                                                       | in |
| Γable 42:              | 4-bit LUT0 Truth Table                                                                        | 'n |
| Table 43:              | 4-bit LUT Standard Digital Functions                                                          | 'n |
| Table 44:              | VREF Selection Table                                                                          | '6 |
| Table 45:              | Oscillator Operation Mode Configuration Settings                                              | 'R |
| гаыс 46:               | RPR Format                                                                                    | 10 |
| Table 48:              | NPR Format                                                                                    | 11 |
| гаыс 40.<br>Гable 49:  | NPR Bit Function Description                                                                  |    |
| Table 50:              | Read/Write Register Protection Options                                                        | 11 |
| Γable 30.<br>Γable 47: | RPR Bit Function Description                                                                  | 1  |
| Table 51:              | Erase Register Bit format                                                                     | 16 |
| Table 51.              | Frase Register Bit Function Description                                                       |    |



**PRELIMINARY** 

## 1 Block Diagram



Figure 1: Block Diagram



**PRELIMINARY** 

#### 2 **Pinout**

#### 2.1 PIN CONFIGURATION - STQFN- 20L



| Pin# | Signal Name | Pin Functions     |
|------|-------------|-------------------|
| 1    | $V_{DD}$    | Power Supply      |
| 2    | 100         | GPIO              |
| 3    | IO1         | GPIO or VREF IN   |
| 4    | 102         | GPIO, SLA<3>      |
| 5    | IO3         | GPIO, SLA<2>      |
| 6    | 104         | GPIO, SLA<1>      |
| 7    | 105         | GPIO, SLA<0>      |
| 8    | SCL         | I2C_SCL           |
| 9    | SDA         | I2C_SDA           |
| 10   | 106         | GPIO              |
| 11   | GND         | Ground            |
| 12   | 107         | GPIO              |
| 13   | IO8         | GPIO              |
| 14   | $V_{DD2}$   | Power Supply      |
| 15   | 109         | GPIO or VREF_OUT1 |
| 16   | IO10        | GPIO              |
| 17   | IO11        | GPIO or ACMP1L_IN |
| 18   | IO12        | GPIO or ACMP0L_IN |
| 19   | IO13        | GPIO              |
| 20   | IO14        | GPIO              |

#### Legend:

OE: Output Enable

ACMPx+: ACMPx Positive Input

ACMPx: ACMPx Negative Input

SCL: I<sup>2</sup>C Clock Input

SDA: I<sup>2</sup>C Data Input/Output

VREFx: Voltage Reference Output

EXT\_CLKx: External Clock Input

SI.A: Slave Address

SLA: Slave Address



**PRELIMINARY** 

#### 2.2 PIN CONFIGURATION - TSSOP-20L



TSSOP-20 (Top View)

| Pin# | Signal Name | Pin Functions     |
|------|-------------|-------------------|
| 1    | IO14        | GPIO              |
| 2    | IO13        | GPIO              |
| 3    | IO12        | GPIO or ACMP0L_IN |
| 4    | IO11        | GPIO or ACMP1L_IN |
| 5    | IO10        | GPIO              |
| 6    | 109         | GPIO or VREF_OUT1 |
| 7    | $V_{DD2}$   | Power Supply      |
| 8    | IO8         | GPIO              |
| 9    | 107         | GPIO              |
| 10   | GND         | Ground            |
| 11   | 106         | GPIO              |
| 12   | SDA         | I2C_SDA           |
| 13   | SCL         | I2C_SCL           |
| 14   | IO5         | GPIO, SLA<0>      |
| 15   | 104         | GPIO, SLA<1>      |
| 16   | IO3         | GPIO, SLA<2>      |
| 17   | IO2         | GPIO, SLA<3>      |
| 18   | IO1         | GPIO or VREF IN   |
| 19   | 100         | GPIO              |
| 20   | $V_{DD}$    | Power Supply      |

#### Legend:

**OE**: Output Enable

ACMPx+: ACMPx Positive Input
ACMPx-: ACMPx Negative Input SCL: |<sup>2</sup>C Clock Input
SDA: |<sup>2</sup>C Data Input/Output
VREFx: Voltage Reference Output
EXT\_CLKx: External Clock Input
SLA: Slave Address

**Table 1: Functional Pin Description** 

| Pin          | No.               | Di-         | Cimnal         |                                       | lmmt                                  | Outrout                      |     |                    |                                          |                              |
|--------------|-------------------|-------------|----------------|---------------------------------------|---------------------------------------|------------------------------|-----|--------------------|------------------------------------------|------------------------------|
| STQFN<br>20L | TSSOP<br>20L      | Pin<br>Name | Signal<br>Name | Function                              | Input<br>Options                      | Output<br>Options            |     |                    |                                          |                              |
|              |                   |             | VDD            | Power Supply                          |                                       |                              |     |                    |                                          |                              |
| 1            | 1 V <sub>DD</sub> |             | $V_{DD}$       | ACMP0L+                               | Analog Comparator 0<br>Positive Input | Analog                       |     |                    |                                          |                              |
|              |                   |             | ACMP1L+        | Analog Comparator 1<br>Positive Input | Analog                                |                              |     |                    |                                          |                              |
|              | 2 100             | IC          | 100            |                                       |                                       |                              |     |                    | Digital Input without Schmitt<br>Trigger | Push-Pull (1x) (2x)          |
|              |                   |             |                |                                       |                                       |                              | 100 | General Purpose IO | Digital Input<br>with Schmitt Trigger    | Open Drain NMOS<br>(1x) (2x) |
| 2            |                   |             |                | 100                                   |                                       | Low Voltage<br>Digital Input |     |                    |                                          |                              |
|              |                   |             | I2C_EXPAND_0   |                                       |                                       |                              |     |                    |                                          |                              |
|              |                   |             | EXT_OSC0_IN    | External Clock<br>Connection          |                                       |                              |     |                    |                                          |                              |



| Pin          | Pin No.      |             | <u>.</u>       |                                     |                                          |                                          |                                          |                     |
|--------------|--------------|-------------|----------------|-------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|---------------------|
| STQFN<br>20L | TSSOP<br>20L | Pin<br>Name | Signal<br>Name | Function                            | Input<br>Options                         | Output<br>Options                        |                                          |                     |
|              |              |             |                | 0                                   | Digital Input without<br>Schmitt Trigger | Push-Pull (1x) (2x)                      |                                          |                     |
| 2            |              | IO1         | IO1            | General Purpose IO with OE (Note 1) | Digital Input<br>with Schmitt Trigger    | Open Drain NMOS<br>(1x) (2x)             |                                          |                     |
| 3            |              | 101         |                |                                     | Low Voltage Digital Input                |                                          |                                          |                     |
|              |              |             | EXT_VREF       | Analog Comparator<br>Negative Input | Analog                                   |                                          |                                          |                     |
|              |              |             |                |                                     |                                          |                                          |                                          |                     |
|              |              |             |                |                                     | Digital Input without Schmitt<br>Trigger | Push-Pull (1x) (2x)                      |                                          |                     |
| 4            |              | 102         | IO2            | General Purpose IO                  | Digital Input<br>with Schmitt Trigger    | Open Drain NMOS<br>(1x) (2x)             |                                          |                     |
|              |              |             |                |                                     | Low Voltage<br>Digital Input             |                                          |                                          |                     |
|              |              |             |                |                                     | Digital Input without Schmitt<br>Trigger | Push-Pull (1x) (2x)                      |                                          |                     |
| 5            |              | IO3         | IO3            | General Purpose IO                  | Digital Input<br>with Schmitt Trigger    | Open Drain NMOS<br>(1x) (2x)             |                                          |                     |
|              |              |             |                |                                     |                                          |                                          | Low Voltage<br>Digital Input             |                     |
|              |              |             |                |                                     |                                          |                                          | Digital Input without<br>Schmitt Trigger | Push-Pull (1x) (2x) |
| 6            |              | IO4         | IO4            | General Purpose IO with OE (Note 1) | Digital Input<br>with Schmitt Trigger    | Open Drain NMOS<br>(1x) (2x)             |                                          |                     |
|              |              |             |                |                                     | Low Voltage Digital Input                |                                          |                                          |                     |
|              |              |             | CHIP_RESET     |                                     |                                          |                                          |                                          |                     |
|              |              |             |                |                                     |                                          | Conoral Durance IO                       | Digital Input without<br>Schmitt Trigger | Push-Pull (1x) (2x) |
| 7            |              | IO5         | IO5            | General Purpose IO with OE (Note 1) | Digital Input<br>with Schmitt Trigger    | Open Drain NMOS<br>(1x) (2x)             |                                          |                     |
|              |              |             |                |                                     | Low Voltage Digital Input                |                                          |                                          |                     |
|              |              |             | I2C_EXPAND_1   |                                     | <b></b>                                  |                                          |                                          |                     |
|              |              |             |                |                                     | Digital Input without<br>Schmitt Trigger |                                          |                                          |                     |
| 8            |              | SCL         | SCL            | I <sup>2</sup> C Serial Clock       | Digital Input<br>with Schmitt Trigger    |                                          |                                          |                     |
|              |              |             |                |                                     | Low Voltage Digital Input                |                                          |                                          |                     |
|              |              |             |                |                                     |                                          | Digital Input without<br>Schmitt Trigger |                                          |                     |
| 9            |              | SDA         | SDA            | l <sup>2</sup> C Serial Data        | Digital Input<br>with Schmitt Trigger    |                                          |                                          |                     |
|              |              |             |                |                                     | Low Voltage Digital Input                |                                          |                                          |                     |
|              |              |             |                |                                     | <del></del>                              | Push-Pull (1x) (2x)                      |                                          |                     |
| 10           |              | IO6         | IO6            | General Purpose<br>Output           |                                          | Open Drain NMOS<br>(1x) (2x)             |                                          |                     |
|              |              |             |                |                                     |                                          |                                          |                                          |                     |
|              |              |             | I2C_EXPAND_2   |                                     |                                          |                                          |                                          |                     |



| Pin No.      |              | D!          | Di-                  | 01                                    |                                          | Outrust                                  |                     |                           |                               |   |        |
|--------------|--------------|-------------|----------------------|---------------------------------------|------------------------------------------|------------------------------------------|---------------------|---------------------------|-------------------------------|---|--------|
| STQFN<br>20L | TSSOP<br>20L | Pin<br>Name | Signal<br>Name       | Function                              | Input<br>Options                         | Output<br>Options                        |                     |                           |                               |   |        |
| 11           |              | GND         | GND                  | Ground                                | 1                                        |                                          |                     |                           |                               |   |        |
|              |              |             |                      |                                       | 1                                        | Push-Pull (1x) (2x)                      |                     |                           |                               |   |        |
| 12           |              | 107         | 107                  | General Purpose<br>Output             |                                          | Open Drain NMOS<br>(1x) (2x)             |                     |                           |                               |   |        |
|              |              |             |                      |                                       | -                                        |                                          |                     |                           |                               |   |        |
|              |              |             |                      | General Purpose IO                    | Digital Input without Schmitt<br>Trigger | Push-Pull (1x) (2x)                      |                     |                           |                               |   |        |
| 13           |              | IO8         | IO8                  | with OE (Note 1)                      | Digital Input<br>with Schmitt Trigger    | Open Drain NMOS<br>(1x) (2x)             |                     |                           |                               |   |        |
|              |              |             |                      |                                       | Low Voltage Digital Input                |                                          |                     |                           |                               |   |        |
|              |              |             | EXT_OSC2_IN          |                                       |                                          |                                          |                     |                           |                               |   |        |
| 14           |              | $V_{DD2}$   | $V_{DD2}$            | Power Supply                          | -                                        |                                          |                     |                           |                               |   |        |
|              |              |             |                      | General Purpose IO                    | Digital Input without Schmitt<br>Trigger | Push-Pull (1x) (2x)                      |                     |                           |                               |   |        |
| 15           |              | IO9         | IO9                  | with OE (Note 1)                      | Digital Input<br>with Schmitt Trigger    | Open Drain NMOS<br>(1x) (2x)             |                     |                           |                               |   |        |
| 15           |              | 109         |                      |                                       | Low Voltage Digital Input                |                                          |                     |                           |                               |   |        |
|              |              |             |                      |                                       |                                          |                                          |                     | VREF1_OUT                 | Voltage Reference 1<br>Output | - | Analog |
|              |              |             | I2C_EXPAND_3         |                                       |                                          |                                          |                     |                           |                               |   |        |
|              |              |             |                      |                                       | Conoral Durnage IO                       | Digital Input without<br>Schmitt Trigger | Push-Pull (1x) (2x) |                           |                               |   |        |
| 16           |              | IO10        | IO10                 | General Purpose IO with OE (Note 1)   | Digital Input<br>with Schmitt Trigger    | Open Drain NMOS<br>(1x) (2x)             |                     |                           |                               |   |        |
|              |              |             |                      |                                       |                                          |                                          |                     | Low Voltage Digital Input |                               |   |        |
|              |              |             | EXT_OSC1_IN          |                                       | -                                        |                                          |                     |                           |                               |   |        |
|              |              |             |                      |                                       | General Purpose IO                       | Digital Input without Schmitt<br>Trigger | Push-Pull (1x) (2x) |                           |                               |   |        |
|              |              |             | IO11                 | with OE (Note 1)                      | Digital Input<br>with Schmitt Trigger    | Open Drain NMOS<br>(1x) (2x)             |                     |                           |                               |   |        |
| 17           |              | IO11        |                      |                                       | Low Voltage Digital Input                |                                          |                     |                           |                               |   |        |
|              |              |             | Slave<br>Address <0> |                                       |                                          |                                          |                     |                           |                               |   |        |
|              |              |             | ACMP1L+              | Analog Comparator 3<br>Positive Input | Analog                                   |                                          |                     |                           |                               |   |        |
|              |              |             |                      |                                       | Digital Input without Schmitt<br>Trigger | Push-Pull (1x) (2x)                      |                     |                           |                               |   |        |
|              |              |             | IO12                 | General Purpose IO with OE (Note 1)   | Digital Input<br>with Schmitt Trigger    | Open Drain NMOS<br>(1x) (2x)             |                     |                           |                               |   |        |
| 18           |              | IO12        |                      |                                       | Low Voltage<br>Digital Input             |                                          |                     |                           |                               |   |        |
|              |              |             | Slave<br>Address <1> |                                       |                                          |                                          |                     |                           |                               |   |        |
|              |              |             | ACMP0L+              | Analog Comparator 2<br>Positive Input | Analog                                   |                                          |                     |                           |                               |   |        |



| Pin          | No.          | Din         | Cianal                              |                                       | lmmiit                                   | Output                       |  |  |
|--------------|--------------|-------------|-------------------------------------|---------------------------------------|------------------------------------------|------------------------------|--|--|
| STQFN<br>20L | TSSOP<br>20L | Pin<br>Name | Signal<br>Name                      | Function                              | Input<br>Options                         | Output<br>Options            |  |  |
|              |              |             |                                     | Conoral Durance IC                    | Digital Input without<br>Schmitt Trigger | Push-Pull (1x) (2x)          |  |  |
| 19           |              | IO13        | IO13                                | General Purpose IO with OE (Note 1)   | Digital Input<br>with Schmitt Trigger    | Open Drain NMOS<br>(1x) (2x) |  |  |
|              |              |             |                                     |                                       | Low Voltage Digital Input                |                              |  |  |
|              |              |             |                                     |                                       | Slave<br>Address <2>                     |                              |  |  |
|              |              |             |                                     | 0 15 10                               | Digital Input without<br>Schmitt Trigger | Push-Pull (1x) (2x)          |  |  |
| 20           | 20 1014      | IO14        | General Purpose IO with OE (Note 1) | Digital Input<br>with Schmitt Trigger | Open Drain NMOS<br>(1x) (2x)             |                              |  |  |
|              |              |             |                                     |                                       | Low Voltage Digital Input                |                              |  |  |
|              |              |             | Slave<br>Address <3>                |                                       |                                          |                              |  |  |



**PRELIMINARY** 

### 3 Characteristics

## 3.1 ABSOLUTE MAXIMUM RATINGS

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, so functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification are not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

**Table 2: Absolute Maximum Ratings** 

| Parameter                             | Min. | Max. | Unit |
|---------------------------------------|------|------|------|
| V <sub>HIGH</sub> to GND              | -0.3 | 7    | ٧    |
| Voltage at Input Pin                  | -0.3 | 7    | V    |
| Current at Input Pin                  | -1.0 | 1.0  | mA   |
| Input leakage (Absolute Value)        |      | 1000 | nA   |
| Storage Temperature Range             | -65  | 150  | ů    |
| Junction Temperature                  |      | 150  | ů    |
| ESD Protection (Human Body Model)     | 2000 |      | V    |
| ESD Protection (Charged Device Model) | 1300 |      | V    |
| Moisture Sensitivity Level            | 1    |      |      |

#### 3.2 RECOMMENDED OPERATING CONDITIONS

**Table 3: Recommended Operating Conditions** 

| Parameter                                                  | Condition/Note                            | Min. | Max.                                 | Unit |
|------------------------------------------------------------|-------------------------------------------|------|--------------------------------------|------|
| Supply Voltage (V <sub>DD</sub> )                          |                                           | 2.3  | 5.5                                  | V    |
| Supply Voltage 2 (V <sub>DD2</sub> )                       | $V_{DD2} \le V_{DD}$                      | 1.71 | 5.5                                  | V    |
| Operating Temperature                                      |                                           | -40  | 85                                   | °C   |
| Maximal Voltage Applied to any PIN in High Impedance State |                                           |      | V <sub>DD</sub> +<br>0.3<br>(Note 2) | V    |
| Capacitor Value at V <sub>DD</sub>                         |                                           | 0.1  |                                      | μF   |
| Analog Input Common Mode Range                             | Allowable Input Voltage at Analog<br>Pins | 0    | V <sub>DD</sub>                      | V    |

#### 3.3 ELECTRICAL CHARACTERISTICS

Table 4: Electrical Characteristics at T = (-40 to +85)°C, V<sub>DD</sub> = (2.3 to 5.5) V unless otherwise noted

| Symbol          | Parameter                | Condition/Note                   | Min.                                | Тур. | Max.                                 | Unit |
|-----------------|--------------------------|----------------------------------|-------------------------------------|------|--------------------------------------|------|
|                 | HIGH-Level Input Voltage | Logic Input (Note 3)             | 0.7x<br>V <sub>DD</sub><br>(Note 2) | -    | V <sub>DD</sub> +<br>0.3<br>(Note 2) | V    |
| V <sub>IH</sub> |                          | Logic Input with Schmitt Trigger | 0.8x<br>V <sub>DD</sub><br>(Note 2) |      | V <sub>DD</sub> +<br>0.3<br>(Note 2) | V    |
|                 |                          | Low-Level Logic Input (Note 3)   | 1.25                                | -    | V <sub>DD</sub> +<br>0.3<br>(Note 2) | V    |



| Symbol           | Parameter                  | Condition/Note                                                                                    | Min.        | Тур.  | Max.                                | Unit |
|------------------|----------------------------|---------------------------------------------------------------------------------------------------|-------------|-------|-------------------------------------|------|
|                  |                            | Logic Input (Note 3)                                                                              | GND-<br>0.3 |       | 0.3x<br>V <sub>DD</sub><br>(Note 2) | V    |
| V <sub>IL</sub>  | LOW-Level Input Voltage    | Logic Input with Schmitt Trigger                                                                  | GND-<br>0.3 |       | 0.2x<br>V <sub>DD</sub><br>(Note 2) | V    |
|                  |                            | Low-Level Logic Input (Note 3)                                                                    | GND-<br>0.3 |       | 0.5                                 | V    |
|                  |                            | V <sub>DD2</sub> = 1.8 V +/- 5%                                                                   | 0.1         | 0.4   | 0.7                                 | V    |
| V                | Schmitt Trigger Hysteresis | V <sub>DD</sub> = 2.5 V +/- 8% (Note 2)                                                           | 0.4         | 0.6   | 0.8                                 | V    |
| V <sub>HYS</sub> | Voltage                    | V <sub>DD</sub> = 3.3 V +/- 10% (Note 2)                                                          | 0.5         | 0.7   | 0.9                                 | V    |
|                  |                            | V <sub>DD</sub> = 5 V +/- 10% (Note 2)                                                            | 0.7         | 1.0   | 1.2                                 | V    |
|                  |                            | Push-Pull, $I_{OH}$ = 100 $\mu$ A, 1X Drive, $V_{DD2}$ = 1.8 V +/- 5%                             | 1.68        | 1.79  |                                     | V    |
|                  |                            | Push-Pull, I <sub>OH</sub> = 100 μA, 1X Drive,<br>V <sub>DD</sub> = 2.5 V +/- 8% (Note 2)         | 2.29        | 2.493 |                                     | V    |
|                  | HIGH-Level Output Voltage  | Push-Pull, I <sub>OH</sub> = 3 mA, 1X Drive,<br>V <sub>DD</sub> = 3.3 V +/- 10% (Note 2)          | 2.73        | 3.12  |                                     | V    |
| V                |                            | Push-Pull, I <sub>OH</sub> = 5 mA, 1X Drive,<br>V <sub>DD</sub> = 5 V +/- 10% ( <b>Note 2</b> )   | 4.19        | 4.78  |                                     | V    |
| V <sub>OH</sub>  |                            | Push-Pull, $I_{OH}$ = 100 $\mu$ A, 2X Drive,<br>$V_{DD2}$ = 1.8 V +/- 5% (Note 2)                 | 1.70        | 1.79  |                                     | V    |
|                  |                            | Push-Pull, $I_{OH}$ = 100 $\mu$ A, 2X Drive,<br>$V_{DD}$ = 2.5 V +/- 8% (Note 2)                  | 2.294       | 2.497 |                                     | V    |
|                  |                            | Push-Pull, I <sub>OH</sub> = 3 mA, 2X Drive,<br>V <sub>DD</sub> = 3.3 V +/- 10% ( <b>Note 2</b> ) | 2.87        | 3.21  |                                     | V    |
|                  |                            | Push-Pull, I <sub>OH</sub> = 5 mA, 2X Drive,<br>V <sub>DD</sub> = 5 V +/- 10% ( <b>Note 2</b> )   | 4.32        | 4.89  |                                     | V    |
|                  |                            | Push-Pull, $I_{OL}$ = 100 $\mu$ A, 1X Drive, $V_{DD2}$ = 1.8 V +/- 5%                             |             | 0.010 | 0.015                               | V    |
|                  |                            | Push-Pull, $I_{OL}$ = 100 $\mu$ A, 1X Drive, $V_{DD}$ = 2.5 V +/- 8% (Note 2)                     |             | 0.06  | 0.13                                | V    |
|                  |                            | Push-Pull, I <sub>OL</sub> = 3 mA,1X Drive,<br>V <sub>DD</sub> = 3.3 V +/- 10% (Note 2)           |             | 0.13  | 0.23                                | V    |
|                  |                            | Push-Pull, I <sub>OL</sub> = 5 mA, 1X Drive,<br>V <sub>DD</sub> = 5 V +/- 10% (Note 2)            |             | 0.16  | 0.27                                | V    |
| V <sub>OL</sub>  | LOW-Level Output Voltage   | Push-Pull, $I_{OL}$ = 100 $\mu$ A, 2X Drive, $V_{DD2}$ = 1.8 V +/- 5%                             |             | 0.007 | 0.010                               | V    |
|                  |                            | Push-Pull, $I_{OL}$ = 100 $\mu$ A, 2X Drive,<br>$V_{DD}$ = 2.5 V +/- 8% (Note 2)                  |             | 0.03  | 0.06                                | V    |
|                  |                            | Push-Pull, I <sub>OL</sub> = 3 mA, 2X Drive,<br>V <sub>DD</sub> = 3.3 V +/- 10% (Note 2)          |             | 0.06  | 0.11                                | V    |
|                  |                            | Push-Pull, I <sub>OL</sub> = 5 mA, 2X Drive,<br>V <sub>DD</sub> = 5 V +/- 10% (Note 2)            |             | 0.08  | 0.14                                | V    |
|                  |                            | NMOS OD, $I_{OL}$ = 100 $\mu$ A, 1X Drive, $V_{DD2}$ = 1.8 V +/- 5%                               |             | 0.007 | 0.010                               | V    |



| Symbol          | Parameter                 | Condition/Note                                                                                   | Min.  | Тур.  | Max.  | Unit |
|-----------------|---------------------------|--------------------------------------------------------------------------------------------------|-------|-------|-------|------|
|                 |                           | NMOS OD, $I_{OL}$ = 100 $\mu$ A, 1X Drive, $V_{DD}$ = 2.5 V +/- 8% (Note 2)                      |       | 0.03  | 0.06  | V    |
|                 |                           | NMOS OD, I <sub>OL</sub> = 3 mA, 1X Drive,<br>V <sub>DD</sub> = 3.3 V +/- 10% (Note 2)           |       | 0.08  | 0.15  | V    |
|                 |                           | NMOS OD, I <sub>OL</sub> = 5 mA, 1X Drive,<br>V <sub>DD</sub> = 5 V +/- 10% ( <b>Note 2</b> )    |       | 0.10  | 0.18  | V    |
| V <sub>OL</sub> | LOW-Level Output Voltage  | NMOS OD, $I_{OL}$ = 100 $\mu$ A, 2X Drive, $V_{DD2}$ = 1.8 V +/- 5%                              |       | 0.003 | 0.010 | V    |
|                 |                           | NMOS OD, $I_{OL}$ = 100 $\mu$ A, 2X Drive, $V_{DD}$ = 2.5 V +/- 8% (Note 2)                      |       | 0.02  | 0.03  | V    |
|                 |                           | NMOS OD, I <sub>OL</sub> = 3 mA, 2X Drive,<br>V <sub>DD</sub> = 3.3 V +/- 10% (Note 2)           |       | 0.04  | 0.08  | V    |
|                 |                           | NMOS OD, I <sub>OL</sub> = 5 mA, 2X Drive,<br>V <sub>DD</sub> = 5 V +/- 10% ( <b>Note 2</b> )    |       | 0.05  | 0.11  | V    |
|                 |                           | Push-Pull, $V_{OH} = V_{DD2} - 0.2$ , 1X Drive, $V_{DD2} = 1.8 \text{ V +/-} 5\%$                | 1.03  | 1.70  |       | mA   |
|                 | HIGH-Level Output Current | Push-Pull, $V_{OH} = V_{DD} - 0.2$ , 1X Drive,<br>$V_{DD} = 2.5 \text{ V +/- 8}\%$ (Note 2)      | 1.07  | 1.70  |       | mA   |
|                 |                           | Push-Pull, V <sub>OH</sub> = 2.4 V, 1X Drive,<br>V <sub>DD</sub> = 3.3 V +/- 10% (Note 2)        | 6.05  | 12.08 |       | mA   |
| I <sub>OH</sub> |                           | Push-Pull, V <sub>OH</sub> = 2.4 V, 1X Drive,<br>V <sub>DD</sub> = 5 V +/- 10% ( <b>Note 2</b> ) | 22.08 | 34.04 |       | mA   |
| ЮН              |                           | Push-Pull, $V_{OH} = V_{DD2} - 0.2$ , 2X Drive, $V_{DD2} = 1.8 \text{ V +/-} 5\%$                | 2.03  | 3.41  |       | mA   |
|                 |                           | Push-Pull, $V_{OH} = V_{DD} - 0.2$ , 2X Drive,<br>$V_{DD} = 2.5 \text{ V +/- 8}\%$ (Note 2)      | 2.22  | 3.41  |       | mA   |
|                 |                           | Push-Pull, V <sub>OH</sub> = 2.4 V, 2X Drive,<br>V <sub>DD</sub> = 3.3 V +/- 10% (Note 2)        | 11.54 | 24.16 |       | mA   |
|                 |                           | Push-Pull, V <sub>OH</sub> = 2.4 V, 2X Drive,<br>V <sub>DD</sub> = 5 V +/- 10% ( <b>Note 2</b> ) | 41.46 | 68.08 |       | mA   |
|                 |                           | Push-Pull, V <sub>OL</sub> = 0.15 V, 1X Drive,<br>V <sub>DD2</sub> = 1.8 V +/- 5%                | 0.92  | 1.66  |       | mA   |
|                 |                           | Push-Pull, V <sub>OL</sub> = 0.15 V, 1X Drive,<br>V <sub>DD</sub> = 2.5 V +/- 8% (Note 2)        | 0.92  | 1.69  |       | mA   |
|                 |                           | Push-Pull, V <sub>OL</sub> = 0.4 V, 1X Drive,<br>V <sub>DD</sub> = 3.3 V +/- 10% (Note 2)        | 4.87  | 8.24  |       | mA   |
|                 |                           | Push-Pull, V <sub>OL</sub> = 0.4 V, 1X Drive,<br>V <sub>DD</sub> = 5 V +/- 10% ( <b>Note 2</b> ) | 7.21  | 11.58 |       | mA   |
| I <sub>OL</sub> | LOW-Level Output Current  | Push-Pull, V <sub>OL</sub> = 0.15 V, 2X Drive,<br>V <sub>DD2</sub> = 1.8 V +/- 5%                | 1.83  | 3.30  |       | mA   |
|                 |                           | Push-Pull, V <sub>OL</sub> = 0.15 V, 2X Drive,<br>V <sub>DD</sub> = 2.5 V +/- 8% (Note 2)        | 1.83  | 3.38  |       | mA   |
|                 |                           | Push-Pull, V <sub>OL</sub> = 0.4 V, 2X Drive,<br>V <sub>DD</sub> = 3.3 V +/- 10% (Note 2)        | 9.75  | 16.49 |       | mA   |
|                 |                           | Push-Pull, V <sub>OL</sub> = 0.4 V, 2X Drive,<br>V <sub>DD</sub> = 5 V +/- 10% ( <b>Note 2</b> ) | 13.83 | 23.16 |       | mA   |
|                 |                           | NMOS OD, V <sub>OL</sub> = 0.15 V, 1X Drive,<br>V <sub>DD2</sub> = 1.8 V +/- 5%                  | 1.38  | 2.53  |       | mA   |



**PRELIMINARY** 

| Symbol              | Parameter                          | Condition/Note                                                                                                | Min.  | Тур.  | Max. | Unit |
|---------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------|-------|-------|------|------|
|                     |                                    | NMOS OD, V <sub>OL</sub> = 0.15 V, 1X Drive,<br>V <sub>DD</sub> = 2.5 V +/- 8% ( <b>Note 2</b> )              | 1.37  | 2.53  |      | mA   |
|                     |                                    | NMOS OD, V <sub>OL</sub> = 0.4 V, 1X Drive,<br>V <sub>DD</sub> = 3.3 V +/- 10% (Note 2)                       | 7.31  | 12.37 |      | mA   |
|                     |                                    | NMOS OD, V <sub>OL</sub> = 0.4 V, 1X Drive,<br>V <sub>DD</sub> = 5 V +/- 10% (Note 2)                         | 10.82 | 17.38 |      | mA   |
| $I_{OL}$            | LOW-Level Output Current           | NMOS OD, V <sub>OL</sub> = 0.15 V, 2X Drive,<br>V <sub>DD2</sub> = 1.8 V +/- 5%                               | 2.75  | 5.07  | 1    | mA   |
|                     |                                    | NMOS OD, V <sub>OL</sub> = 0.15 V, 2X Drive,<br>V <sub>DD</sub> = 2.5 V +/- 8% (Note 2)                       | 2.75  | 5.07  | 1    | mA   |
|                     |                                    | NMOS OD, V <sub>OL</sub> = 0.4 V, 2X Drive,<br>V <sub>DD</sub> = 3.3 V +/- 10% (Note 2)                       | 14.54 | 24.74 | 1    | mA   |
|                     |                                    | NMOS OD, V <sub>OL</sub> = 0.4 V, 2X Drive,<br>V <sub>DD</sub> = 5 V +/- 10% ( <b>Note 2</b> )                | 17.34 | 34.76 |      | mA   |
| T <sub>SU</sub>     | Startup Time                       | From V <sub>DD</sub> rising past PON <sub>THR</sub>                                                           |       | 1.30  | 2.15 | ms   |
| PON <sub>THR</sub>  | Power On Threshold                 | V <sub>DD</sub> Level Required to Start Up the Chip                                                           | 1.63  | 1.85  | 2.04 | V    |
| POFF <sub>THR</sub> | Power Off Threshold                | V <sub>DD</sub> Level Required to Switch Off the Chip                                                         | 1.01  | 1.26  | 1.49 | V    |
|                     |                                    | 1 M for Pull Up: V <sub>IN</sub> = GND;<br>for Pull Down: V <sub>IN</sub> = V <sub>DD</sub> ( <b>Note 2</b> ) | 0.74  | 1.10  | 1.50 | ΜΩ   |
| R <sub>PULL</sub>   | Pull Up or Pull Down<br>Resistance | 100 k for Pull Up: V <sub>IN</sub> = GND;<br>for Pull Down: V <sub>IN</sub> = V <sub>DD</sub> (Note 2)        | 88    | 107   | 132  | kΩ   |
|                     |                                    | 10 k For Pull Up: V <sub>IN</sub> = GND;<br>for Pull Down: V <sub>IN</sub> = V <sub>DD</sub> (Note 2)         | 7     | 10    | 17   | kΩ   |
| C <sub>IN</sub>     | Input Capacitance                  |                                                                                                               |       | 4     |      | pF   |

**Note 2:** IOs 0 to 6, SCL, SDA are powered from  $V_{DD}$  and IOs 7 to 14 are powered from  $V_{DD2}$ . **Note 3:** No hysteresis.

#### Table 5: I2C Specifications

| Cumbal              | Parameter                                 | Condition/Note                   | Fa   | ast-Mod | de   | Fast-Mode Plus |                |      | Unit  |
|---------------------|-------------------------------------------|----------------------------------|------|---------|------|----------------|----------------|------|-------|
| Symbol              | Parameter                                 | Condition/Note                   | Min. | Тур.    | Max. | Min.           | Min. Typ. Max. |      | Oilit |
| F <sub>SCL</sub>    | Clock Frequency, SCL                      | V <sub>DD</sub> = (2.3 to 5.5) V |      |         | 400  |                |                | 1000 | kHz   |
| t <sub>LOW</sub>    | Clock Pulse Width Low                     | V <sub>DD</sub> = (2.3 to 5.5) V | 1300 |         |      | 500            |                |      | ns    |
| t <sub>HIGH</sub>   | Clock Pulse Width High                    | V <sub>DD</sub> = (2.3 to 5.5) V | 600  |         |      | 260            |                |      | ns    |
| t <sub>l</sub>      | Input Filter Spike Suppression (SCL, SDA) | V <sub>DD</sub> = (2.3 to 5.5) V |      |         | 50   |                |                | 50   | ns    |
| t <sub>AA</sub>     | Clock Low to Data Out Valid               | V <sub>DD</sub> = (2.3 to 5.5) V |      |         | 900  |                |                | 450  | ns    |
| t <sub>BUF</sub>    | Bus Free Time between Stop and Start      | V <sub>DD</sub> = (2.3 to 5.5) V | 1300 |         |      | 500            |                |      | ns    |
| t <sub>HD_STA</sub> | Start Hold Time                           | V <sub>DD</sub> = (2.3 to 5.5) V | 600  |         |      | 260            |                |      | ns    |
| t <sub>SU_STA</sub> | Start Set-up Time                         | V <sub>DD</sub> = (2.3 to 5.5) V | 600  |         |      | 260            |                |      | ns    |
| t <sub>HD_DAT</sub> | Data Hold Time                            | V <sub>DD</sub> = (2.3 to 5.5) V | 0    |         |      | 0              |                |      | ns    |
| t <sub>SU_DAT</sub> | Data Set-up Time                          | V <sub>DD</sub> = (2.3 to 5.5) V | 100  |         |      | 50             |                |      | ns    |
| t <sub>R</sub>      | Inputs Rise Time                          | V <sub>DD</sub> = (2.3 to 5.5) V |      |         | 300  |                |                | 120  | ns    |
| t <sub>F</sub>      | Inputs Fall Time                          | V <sub>DD</sub> = (2.3 to 5.5) V |      |         | 300  |                |                | 120  | ns    |
| t <sub>SU_STD</sub> | Stop Set-up Time                          | V <sub>DD</sub> = (2.3 to 5.5) V | 600  |         |      | 260            |                |      | ns    |
| t <sub>DH</sub>     | Data Out Hold Time                        | V <sub>DD</sub> = (2.3 to 5.5) V | 50   |         |      | 50             |                |      | ns    |



**PRELIMINARY** 

**Table 6: Typical Current Estimated for Each Macrocell** 

| Symbol | Parameter | Note                          | V <sub>DD</sub> = 2.5 V | V <sub>DD</sub> = 3.3V | V <sub>DD</sub> = 5.0V | Unit |
|--------|-----------|-------------------------------|-------------------------|------------------------|------------------------|------|
|        |           | Chip Quiescent (I2C enable)   | 0.42                    | 0.43                   | 0.54                   | μΑ   |
|        |           | Vref                          | 0.42                    | 0.43                   | 0.54                   | μΑ   |
|        |           | Vref (ACMPxL, 0.32mV)         | 4.22                    | 4.29                   | 4.59                   | μΑ   |
|        |           | Each additional ACMPL add     | 1.22                    | 1.24                   | 1.36                   | μΑ   |
|        |           | OSC2 25 MHz, predivide = 1    | 135.81                  | 150.93                 | 244.49                 | μΑ   |
|        |           | OSC2 25 MHz, predivide = 4    | 50.25                   | 54.95                  | 84.51                  | μΑ   |
|        | Current   | OSC2 25 MHz, predivide = 8    | 35.65                   | 38.58                  | 57.19                  | μΑ   |
| I      |           | OSC1 2.048 MHz, predivide= 1  | 17.03                   | 17.53                  | 20.44                  | μΑ   |
|        |           | OSC1 2.048 MHz, predivide= 4  | 14.17                   | 14.38                  | 15.62                  | μΑ   |
|        |           | OSC1 2.048 MHz, predivide= 8  | 13.68                   | 13.84                  | 14.79                  | μΑ   |
|        |           | OSC0 2.048 kHz, predivide = 1 | 0.71                    | 0.72                   | 0.86                   | μΑ   |
|        |           | OSC0 2.048 kHz, predivide = 4 | 0.70                    | 0.72                   | 0.85                   | μΑ   |
|        |           | OSC0 2.048 kHz, predivide = 8 | 0.70                    | 0.72                   | 0.85                   | μΑ   |
|        |           | 1x push-pull + 4 pF @ 25 kHz  | 0.4                     | 5                      | 16                     | μΑ   |
|        |           | 1x push-pull + 4 pF @ 2 MHz   | 22                      | 47                     | 106                    | μΑ   |

#### 3.4 TIMING CHARACTERISTICS

Table 7: Typical Delay Estimated for Each Macrocell at T = 25°C

| Cumbal | Davamatav | ameter Note                                 |        | 2.5 V   | V <sub>DD</sub> = | 3.3V    | V <sub>DD</sub> = | = 5.0V  | Unit |
|--------|-----------|---------------------------------------------|--------|---------|-------------------|---------|-------------------|---------|------|
| Symbol | Parameter | Note                                        | rising | falling | rising            | falling | rising            | falling |      |
| tpd    | Delay     | Digital Input to PP 1X                      | 26     | 29      | 17                | 19      | 12                | 13      | ns   |
| tpd    | Delay     | Digital Input with Schmitt Trigger to PP 1X | 26     | 28      | 16                | 17      | 18                | 12      | ns   |
| tpd    | Delay     | Digital input to PMOS output                | 29     |         | 17                | -       | 12                | -       | ns   |
| tpd    | Delay     | Digital input to NMOS output                |        | 44      | -                 | 27      | -                 | 18      | ns   |
| tpd    | Delay     | Output enable from pin, OE Hi-Z to 1        | 29     |         | 21                | -       | 15                | -       | ns   |
| tpd    | Delay     | Output enable from pin, OE Hi-Z to 0        |        | 28      | 20                | -       | 14                | -       | ns   |
| tpd    | Delay     | LUT2bit(LATCH)                              | 19     | 18      | 14                | 13      | 10                | 9       | ns   |
| tpd    | Delay     | LATCH(LUT2bit)                              | 19     | 18      | 14                | 13      | 10                | 9       | ns   |
| tpd    | Delay     | LUT3bit(LATCH)                              | 21     | 20      | 18                | 15      | 13                | 10      | ns   |
| tpd    | Delay     | LATCH+nRESET(LUT3bit)                       | 23     | 22      | 21                | 17      | 15                | 12      | ns   |
| tpd    | Delay     | CNT/DLY Logic                               | 41     | 43      | 18                | 15      | 13                | 11      | ns   |
| tpd    | Delay     | P DLY1C                                     | 225    | 225     | 166               | 163     | 123               | 120     | ns   |
| tpd    | Delay     | P DLY2C                                     | 420    | 420     | 314               | 312     | 233               | 231     | ns   |
| tpd    | Delay     | P DLY3C                                     | 630    | 630     | 462               | 460     | 343               | 341     | ns   |
| tpd    | Delay     | P DLY4C                                     | 835    | 835     | 609               | 609     | 451               | 451     | ns   |
| tpd    | Delay     | Filter                                      | 120    | 120     | 78                | 78      | 53                | 53      | ns   |
| tpd    | Delay     | ACMP (5 mV overdrive, IN- = 600 mV)         | 2000   | 2000    | 2000              | 2000    | 2000              | 2000    | ns   |
| tw     | width     | IO with 1X push pull (min transmitted)      | 20     | 20      | 20                | 20      | 20                | 20      | ns   |
| tw     | width     | filter (min transmitted)                    | 75     | 75      | 55                | 55      | 35                | 35      | ns   |



**PRELIMINARY** 

**Table 8: Programmable Delay Expected Delays and Widths (typical)** 

| Symbol | Parameter     | Note                                                        | $V_{DD} = 2.5 V$ | $V_{DD} = 3.3V$ | V <sub>DD</sub> = 5.0V | Unit |
|--------|---------------|-------------------------------------------------------------|------------------|-----------------|------------------------|------|
| time1  | Width, 1 cell | mode:(any) edge detect, edge detect output                  | 325              | 150             | 110                    | ns   |
| time1  | Width, 2 cell | mode:(any) edge detect, edge detect output                  | 740              | 300             | 225                    | ns   |
| time1  | Width, 3 cell | mode:(any) edge detect, edge detect output                  | 1020             | 450             | 340                    | ns   |
| time1  | Width, 4 cell | mode:(any) edge detect, edge detect output                  | 1350             | 600             | 450                    | ns   |
| time2  | Delay, 1 cell | mode:(any) edge detect, edge detect output                  | 44               | 18              | 14                     | ns   |
| time2  | Delay, 2 cell | mode:(any) edge detect, edge detect output                  | 44               | 18              | 14                     | ns   |
| time2  | Delay, 3 cell | mode:(any) edge detect, edge detect output                  | 44               | 18              | 14                     | ns   |
| time2  | Delay, 4 cell | mode:(any) edge detect, edge detect output                  | 44               | 18              | 14                     | ns   |
| time1  | Width, 1 cell | mode: delayed (any)e dge detect, delayed edge detect output | 340              | 150             | 110                    | ns   |
| time1  | Width, 2 cell | mode: delayed (any) edge detect, delayed edge detect output | 670              | 300             | 220                    | ns   |
| time1  | Width, 3 cell | mode: delayed (any) edge detect, delayed edge detect output | 1000             | 450             | 335                    | ns   |
| time1  | Width, 4 cell | mode: delayed (any) edge detect, delayed edge detect output | 1340             | 600             | 450                    | ns   |
| time2  | Delay, 1 cell | mode: delayed (any) edge detect, delayed edge detect output | 570              | 220             | 140                    | ns   |
| time2  | Delay, 2 cell | mode: delayed (any) edge detect, delayed edge detect output | 570              | 220             | 140                    | ns   |
| time2  | Delay, 3 cell | mode: delayed (any) edge detect, delayed edge detect output | 570              | 220             | 140                    | ns   |
| time2  | Delay, 4 cell | mode: delayed (any) edge detect, delayed edge detect output | 570              | 220             | 140                    | ns   |
| time2  | Delay, 1 cell | mode: both edge delay, edge detect output                   | 382              | 375             | 126                    | ns   |
| time2  | Delay, 2 cell | mode: both edge delay, edge detect output                   | 713              | 169             | 237                    | ns   |
| time2  | Delay, 3 cell | mode: both edge delay, edge detect output                   | 1045             | 318             | 350                    | ns   |
| time2  | Delay, 4 cell | mode: both edge delay, edge detect output                   | 1370             | 466             | 460                    | ns   |
| time2  | Delay, 1 cell | mode: both edge delay, delayed edge detect output           | 900              | 613             | 250                    | ns   |
| time2  | Delay, 2 cell | mode: both edge delay, delayed edge detect output           | 1250             | 520             | 360                    | ns   |
| time2  | Delay, 3 cell | mode: both edge delay, delayed edge detect output           | 1600             | 680             | 480                    | ns   |
| time2  | Delay, 4 cell | mode: both edge delay, delayed edge detect output           | 1900             | 815             | 600                    | ns   |

## Table 9: Typical Filter Rejection Pulse Width at T=25°C

| Parameter            | $V_{DD} = 2.5 V$ | $V_{DD} = 3.3V$ | $V_{DD} = 5.0V$ | Unit |
|----------------------|------------------|-----------------|-----------------|------|
| Filtered Pulse Width | < 123            | < 84            | < 52            | ns   |

### **Table 10: Typical Counter/Delay Offset Measurements**

| Parameter     | OSC Freq | OSC Power | V <sub>DD</sub> = 2.5 V | V <sub>DD</sub> = 3.3V | V <sub>DD</sub> = 5.0V | Unit |
|---------------|----------|-----------|-------------------------|------------------------|------------------------|------|
| Power ON time | 25 MHz   | auto      | 0.13                    | 0.13                   | 0.13                   | μS   |

Datasheet Revision <2.0> 29-Dec-2017



**PRELIMINARY** 

**Table 10: Typical Counter/Delay Offset Measurements** 

| Parameter               | OSC Freq             | OSC Power | V <sub>DD</sub> = 2.5 V | V <sub>DD</sub> = 3.3V | V <sub>DD</sub> = 5.0V | Unit |
|-------------------------|----------------------|-----------|-------------------------|------------------------|------------------------|------|
| Power ON time           | 2.048 MHz            | auto      | 0.3                     | 0.4                    | 0.4                    | μS   |
| Power ON time           | 2.048 kHz            | auto      | 660                     | 570                    | 480                    | μS   |
| frequency settling time | 25 MHz               | auto      | 4                       | 4                      | 8                      | μS   |
| frequency settling time | 2.048 MHz            | auto      | 0.3                     | 0.4                    | 0.4                    | μS   |
| frequency settling time | 2.048 kHz            | auto      | 660                     | 570                    | 480                    | μS   |
| variable (CLK period)   | 25 MHz               | forced    | 0-40                    | 0-40                   | 0-40                   | μS   |
| variable (CLK period)   | 2.048 MHz            | forced    | 0-0.5                   | 0-0.5                  | 0-0.5                  | μS   |
| variable (CLK period)   | 2.048 kHz            | forced    | 0-488                   | 0-488                  | 0-488                  | μS   |
| tpd (non-delayed edge)  | 25 MHz/<br>2.048 kHz | either    | 35                      | 14                     | 10                     | ns   |

#### 3.5 OSC CHARACTERISTICS

#### 3.5.1 Oscillator0 2.048 kHz

Table 11: Oscillator0 2.048 kHz Frequency Limits

|                       | Temperature Range     |                       |                       |                       |  |  |  |  |
|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|--|--|--|--|
| Power Supply Range    | +25                   | 5 °C                  | -40 °C to +85 °C      |                       |  |  |  |  |
| (V <sub>DD</sub> ), V | Minimum<br>Value, kHz | Maximum<br>Value, kHz | Minimum<br>Value, kHz | Maximum<br>Value, kHz |  |  |  |  |
| 2.5 V ±8%             | 2.026                 | 2.071                 | 1.907                 | 2.088                 |  |  |  |  |
| 3.3 V ±10%            | 2.025                 | 2.070                 | 1.906                 | 2.088                 |  |  |  |  |
| 5 V ±10%              | 2.025                 | 2.071                 | 1.905                 | 2.087                 |  |  |  |  |
| 2.5 V to 4.5 V        | 2.026 2.071           |                       | 1.906                 | 2.088                 |  |  |  |  |
| 2.3 V to 5.5 V        | 2.025                 | 2.071                 | 1.905                 | 2.088                 |  |  |  |  |

Table 12: Oscillator0 2.048 kHz Frequency Error (error calculated relative to nominal value)

|                       | Temperature Range    |                         |                         |                         |  |  |  |  |
|-----------------------|----------------------|-------------------------|-------------------------|-------------------------|--|--|--|--|
| Power Supply Range    | +25                  | 5 °C                    | -40 °C to +85 °C        |                         |  |  |  |  |
| (V <sub>DD</sub> ), V | Error (% at Minimum) | Error (% at<br>Maximum) | Error (% at<br>Minimum) | Error (% at<br>Maximum) |  |  |  |  |
| 2.5 V ±8%             | -1.07%               | 1.12%                   | -6.91%                  | 1.95%                   |  |  |  |  |
| 3.3 V ±10%            | -1.09%               | 1.09%                   | -6.94%                  | 1.94%                   |  |  |  |  |
| 5 V ±10%              | -1.12%               | 1.11%                   | -6.96%                  | 1.92%                   |  |  |  |  |
| 2.5 V to 4.5 V        | -1.09%               | 1.10%                   | -6.96%                  | 1.95%                   |  |  |  |  |
| 2.3 V to 5.5 V        | -1.12%               | 1.12%                   | -6.96%                  | 1.95%                   |  |  |  |  |



**PRELIMINARY** 

#### 3.5.2 Oscillator1 2.048 MHz

Table 13: Oscillator1 2.048 MHz Frequency Limits

|                       | Temperature Range     |                       |                       |                       |  |  |  |  |
|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|--|--|--|--|
| Power Supply Range    | +25                   | 5 °C                  | -40 °C to +85 °C      |                       |  |  |  |  |
| (V <sub>DD</sub> ), V | Minimum<br>Value, MHz | Maximum<br>Value, MHz | Minimum<br>Value, MHz | Maximum<br>Value, MHz |  |  |  |  |
| 2.5 V ±8%             | 2.021                 | 2.068                 | 1.987                 | 2.088                 |  |  |  |  |
| 3.3 V ±10%            | 2.024                 | 2.069                 | 1.990                 | 2.089                 |  |  |  |  |
| 5 V ±10%              | 2.026                 | 2.072                 | 1.994                 | 2.092                 |  |  |  |  |
| 2.5 V to 4.5 V        | 2.022                 | 2.071                 | 1.988                 | 2.090                 |  |  |  |  |
| 2.3 V to 5.5 V        | 2.021                 | 2.072                 | 1.987                 | 2.092                 |  |  |  |  |

Table 14: Oscillator1 2.048 MHz Frequency Error (error calculated relative to nominal value)

|                       | Temperature Range       |                         |                         |                         |  |  |  |  |
|-----------------------|-------------------------|-------------------------|-------------------------|-------------------------|--|--|--|--|
| Power Supply Range    | +25                     | 5 °C                    | -40 °C to +85 °C        |                         |  |  |  |  |
| (V <sub>DD</sub> ), V | Error (% at<br>Minimum) | Error (% at<br>Maximum) | Error (% at<br>Minimum) | Error (% at<br>Maximum) |  |  |  |  |
| 2.5 V ±8%             | -1.32%                  | 0.96%                   | -2.98%                  | 1.93%                   |  |  |  |  |
| 3.3 V ±10%            | -1.14%                  | 1.01%                   | -2.80%                  | 2.01%                   |  |  |  |  |
| 5 V ±10%              | -1.03%                  | 1.18%                   | -2.61%                  | 2.13%                   |  |  |  |  |
| 2.5 V to 4.5 V        | -1.27%                  | 1.09%                   | -2.91%                  | 2.04%                   |  |  |  |  |
| 2.3 V to 5.5 V        | -1.32%                  | 1.18%                   | -2.98%                  | 2.13%                   |  |  |  |  |

#### 3.5.3 Oscillator2 25 MHz

Table 15: Oscillator2 25 MHz Frequency Limits

|                       | Temperature Range     |                       |                       |                       |  |  |  |  |
|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|--|--|--|--|
| Power Supply Range    | +25                   | s °C                  | -40 °C to +85 °C      |                       |  |  |  |  |
| (V <sub>DD</sub> ), V | Minimum<br>Value, MHz | Maximum<br>Value, MHz | Minimum<br>Value, MHz | Maximum<br>Value, MHz |  |  |  |  |
| 2.5 V ±8%             | 24.588                | 25.238                | 23.622                | 25.669                |  |  |  |  |
| 3.3 V ±10%            | 24.668                | 25.261                | 23.678                | 25.732                |  |  |  |  |
| 5 V ±10%              | 24.736                | 25.353                | 23.723                | 25.803                |  |  |  |  |
| 2.5 V to 4.5 V        | 24.620                | 25.288                | 23.656                | 25.769                |  |  |  |  |
| 2.3 V to 5.5 V        | 24.588                | 25.353                | 23.622                | 25.803                |  |  |  |  |

Table 16: Oscillator2 25 MHz Frequency Error (error calculated relative to nominal value)

|                       |                      | Temperature Range       |                         |                         |  |  |  |
|-----------------------|----------------------|-------------------------|-------------------------|-------------------------|--|--|--|
| Power Supply Range    | +25                  | ; °C                    | -40 °C to +85 °C        |                         |  |  |  |
| (V <sub>DD</sub> ), V | Error (% at Minimum) | Error (% at<br>Maximum) | Error (% at<br>Minimum) | Error (% at<br>Maximum) |  |  |  |
| 2.5 V ±8%             | -1.65%               | 0.96%                   | -5.51%                  | 2.68%                   |  |  |  |



**PRELIMINAR** 

Table 16: Oscillator2 25 MHz Frequency Error (error calculated relative to nominal value)

|                       | Temperature Range             |       |                         |                         |  |  |  |  |
|-----------------------|-------------------------------|-------|-------------------------|-------------------------|--|--|--|--|
| Power Supply Range    | +25                           | ; °C  | -40 °C to +85 °C        |                         |  |  |  |  |
| (V <sub>DD</sub> ), V | Error (% at Minimum) Maximum) |       | Error (% at<br>Minimum) | Error (% at<br>Maximum) |  |  |  |  |
| 3.3 V ±10%            | -1.33%                        | 1.05% | -5.29%                  | 2.93%                   |  |  |  |  |
| 5 V ±10%              | -1.06%                        | 1.42% | -5.11%                  | 3.21%                   |  |  |  |  |
| 2.5 V to 4.5 V        | -1.52%                        | 1.16% | -5.38%                  | 3.08%                   |  |  |  |  |
| 2.3 V to 5.5 V        | -1.65%                        | 1.42% | -5.51%                  | 3.21%                   |  |  |  |  |

### 3.5.4 OSC Power On delay

Table 17: Oscillators Power On Delay at Room Temperature, OSC Power Mode: "Auto Power On"

| Power<br>Supply                |                      | lator2<br>VIHz       | Oscillator2 25 MHz<br>Start with delay |                      |                      | lator1<br>B MHz      |                      | lator0<br>8 kHz      |
|--------------------------------|----------------------|----------------------|----------------------------------------|----------------------|----------------------|----------------------|----------------------|----------------------|
| Range<br>(V <sub>DD</sub> ), V | Typical<br>Value, µs | Maximum<br>Value, µs | Typical<br>Value, µs                   | Maximum<br>Value, µs | Typical<br>Value, µs | Maximum<br>Value, µs | Typical<br>Value, µs | Maximum<br>Value, µs |
| 2.30                           | 0.033                | 0.044                | 0.132                                  | 0.146                | 0.319                | 0.657                | 706.144              | 908.371              |
| 2.50                           | 0.029                | 0.038                | 0.130                                  | 0.146                | 0.332                | 1.045                | 668.258              | 855.197              |
| 2.70                           | 0.025                | 0.034                | 0.129                                  | 0.146                | 0.336                | 0.792                | 638.228              | 811.718              |
| 3.00                           | 0.021                | 0.028                | 0.128                                  | 0.148                | 0.345                | 0.972                | 602.986              | 759.657              |
| 3.30                           | 0.018                | 0.025                | 0.127                                  | 0.150                | 0.366                | 0.842                | 575.778              | 718.414              |
| 3.60                           | 0.016                | 0.022                | 0.127                                  | 0.150                | 0.368                | 0.464                | 553.969              | 685.120              |
| 4.00                           | 0.013                | 0.018                | 0.128                                  | 0.151                | 0.357                | 0.451                | 530.866              | 648.916              |
| 4.20                           | 0.012                | 0.015                | 0.128                                  | 0.151                | 0.355                | 0.540                | 521.049              | 633.638              |
| 4.50                           | 0.011                | 0.015                | 0.128                                  | 0.152                | 0.355                | 0.732                | 507.787              | 613.429              |
| 5.00                           | 0.010                | 0.015                | 0.129                                  | 0.154                | 0.382                | 0.881                | 486.721              | 582.113              |
| 5.50                           | 0.010                | 0.012                | 0.130                                  | 0.155                | 0.386                | 0.774                | 462.127              | 551.579              |

#### 3.6 ACMP SPECIFICATIONS

**Table 18: ACMP Specifications** 

| Symbol              | Parameter             | Description/Note                                            | Conditions                                            | Min.   | Тур.  | Max.            | Unit |
|---------------------|-----------------------|-------------------------------------------------------------|-------------------------------------------------------|--------|-------|-----------------|------|
| V                   | ACMP0L, ACMP1L        | ACMP0L, ACMP1L Positive Input                               |                                                       | 0      |       | V <sub>DD</sub> | V    |
| V <sub>ACMP</sub>   | Input Voltage Range   | Negative Input                                              | $V_{DD} = (2.3 \text{ to } 5.5) \text{ V}$            | 0      |       | $V_{DD}$        | V    |
| . ,                 | ACMP0L, ACMP1L        | Vhys = 0 mV, Gain = 1,                                      | T = 25°C                                              | 0      |       | 5.09            | mV   |
| V <sub>offset</sub> | Input Offset Voltage  | Vref = (32 to 2016) mV,<br>V <sub>DD</sub> = (2.3 to 5.5) V | T = (-40 to 85)°C                                     | 0      |       | 5.55            | mV   |
| •                   | ACMP0L, ACMP1L Start  | ACMP Power On                                               | T = 25°C<br>V <sub>DD</sub> = (2.3 to 5.5) V          |        | 139.3 | 233.3           | μS   |
| I <sub>start</sub>  | Time                  | delay                                                       | T = (-40 to 85)°C<br>V <sub>DD</sub> = (2.3 to 5.5) V |        | 144.6 | 326.6           | μS   |
|                     |                       | V <sub>HYS</sub> = 32 mV                                    | T = 25°C                                              | 26.46  | -     | 34.43           | mV   |
|                     |                       | V <sub>HYS</sub> = 64 mV                                    | T = 25°C                                              | 56.58  |       | 67.38           | mV   |
| \/                  | ACMP0L, ACMP1L Built- | V <sub>HYS</sub> = 196 mV                                   | T = 25°C                                              | 185.24 |       | 197.32          | mV   |
| V HYS               | in Hysteresis         | V <sub>HYS</sub> = 32 mV                                    | T = (-40 to +85)°C                                    | 22.28  |       | 36.86           | mV   |
|                     |                       | V <sub>HYS</sub> = 64 mV                                    | T = (-40 to +85)°C                                    | 54.49  |       | 68.02           | mV   |
|                     |                       | V <sub>HYS</sub> = 196 mV                                   | T = (-40 to +85)°C                                    | 183.47 |       | 197.32          | mV   |



| Symbol           | Parameter                                    | Description/Note                                                                                | Conditions                                    | Min.  | Тур.  | Max.   | Unit |
|------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------|-------|-------|--------|------|
|                  |                                              | Gain = 1x                                                                                       |                                               |       | 100.0 |        | ΜΩ   |
| R <sub>sin</sub> | Series Input Resistance                      | Gain = 0.25x, 0.33x,<br>0.5x                                                                    |                                               |       | 2.0   |        | ΜΩ   |
|                  |                                              | Gain = 1,<br>V <sub>DD</sub> = (2.3 to 5.5) V,                                                  | Low to High,<br>T = (-40 to +85)°C            |       | 74.91 | 139.75 | μS   |
|                  |                                              | Vref = (32 to 2016) mV,<br>Overdrive = 5 mV                                                     | High to Low,<br>T = (-40 to +85)°C            |       | 72.28 | 213.26 | μS   |
| PROP             | Propagation Delay,<br>Response Time          | Gain = 1,<br>V <sub>DD</sub> = (2.3 to 5.5) V,                                                  | Low to High,<br>T = (-40 to +85)°C            |       | 49.54 | 70.23  | μS   |
| PROP             | for ACMP0L, ACMP1L                           | Vref = (32 to 2016) mV,<br>Overdrive =10 mV                                                     | High to Low,<br>T = (-40 to +85)°C            |       | 46.92 | 68.44  | μS   |
|                  |                                              | Gain = 1,<br>V <sub>DD</sub> = (2.3 to 5.5) V,<br>Vref = (32 to 2016) mV,<br>Overdrive = 100 mV | Low to High,<br>T = (-40 to +85)°C            |       | 18.41 | 29.06  | μS   |
|                  |                                              |                                                                                                 | High to Low,<br>T = (-40 to +85)°C            | 1     | 16.54 | 26.87  | μS   |
|                  |                                              | G = 1,<br>V <sub>DD</sub> = (2.3 to 5.5) V                                                      |                                               | 1     | 1     |        |      |
| G                | Gain error (including threshold and internal | G = 0.5,<br>V <sub>DD</sub> = (2.3 to 5.5) V                                                    |                                               | 0.497 |       | 0.504  |      |
|                  | Vref error),<br>T = (-40 to +85)°C           | G = 0.33,<br>V <sub>DD</sub> = (2.3 to 5.5) V                                                   |                                               | 0.330 |       | 0.337  |      |
|                  |                                              | G = 0.25,<br>V <sub>DD</sub> = (2.3 to 5.5) V                                                   |                                               | 0.247 |       | 0.253  |      |
| Vref             | Internal Vref error                          | V <sub>DD</sub> = (2.3 to 5.5) V                                                                | Vref = (32 to 1504) mV,<br>T = (-40 to +85)°C |       | ±6    |        | mV   |



**PRELIMINARY** 

### 4 Functional Description

#### **4.1 IO PINS**

The SLG46824 has a total of 13 GPIO, 2 GPO and 2 GPI Pins which can function as either a user defined Input or Output, as well as serving as a special function (such as outputting the voltage reference).

#### **4.2 GPIO PINS**

IO0, IO1, IO2, IO3, IO4, IO5, IO8, IO9, IO10, IO11, IO12, IO13, IO14 serve as General Purpose IO Pins.

#### 4.3 GPO PINS

IO6 and IO7 serve as General Purpose Output Pins

#### 4.4 GPI PINS

SCL and SDA serve as General Purpose Input Pins.

#### 4.5 PULL UP/DOWN RESISTORS

All IO Pins have the option for user selectable resistors connected to the input structure. The selectable values on these resistors are  $10 \text{ k}\Omega$ ,  $100 \text{ k}\Omega$  and  $1 \text{ M}\Omega$ . The internal resistors can be configured as either pull-up or pull-downs.

#### 4.6 FAST PULL-UP/DOWN DURING POWER UP

During power-up, IO pull-up/down resistance will switch to 2.6 k $\Omega$  initially and then it will switch to normal setting value. This function is enabled by reg <768>.

## 4.7 I<sup>2</sup>C MODE IO STRUCTURE (V<sub>DD</sub> OR V<sub>DD2</sub>)

4.7.1 I<sup>2</sup>C Mode Structure (for SCL and SDA)



**PRELIMINARY** 

@ 2017 Dialog Semiconductor

### 4.8 MATRIX OE IO STRUCTURE (VDD OR VDD2)

#### 4.8.1 Matrix OE IO Structure (for IOs 1, 4, 5 with VDD, and IOs 8, 9, 10, 11, 12, 13, 14 with VDD2)



Figure 2: Matrix OE IO Structure Diagram



**PRELIMINARY** 

### 4.9 REGISTER OE IO STRUCTURE (VDD OR VDD2)

#### 4.10 REGISTER OE IO STRUCTURE (FOR IOS 0, 2, 3 WITH VDD)



Figure 3: GPIO Register OE IO Structure Diagram



**PRELIMINARY** 

### 4.11 REGISTER OE IO STRUCTURE (VDD OR VDD2)

#### 4.11.1 Register OE IO Structure (for IO 6 with VDD, and IO 7 with VDD2)

Mode [2:0]
000: Reserved
001: Reserved
010: Reserved
011: Reserved
111: Reserved
110: push-pull mode, pp\_en=1, OE = 1
101: NMOS open drain mode, odn\_en=1, OE = 1
110: PMOS open drain mode, odp\_en=1, OE = 1
111: analog IO and NMOS open-drain mode, odn\_en=1 and AIO\_en=1

Note: OE cannot be selected by user and is controlled by register



Figure 4: GPIO Register OE IO Structure Diagram



**PRELIMINARY** 

#### 5 Connection Matrix

The Connection Matrix in the SLG46824 is used to create the internal routing for internal functional macrocells of the device once it is programmed. The registers are programmed from the multiple-time NVM cell during Test Mode Operation. The output of each functional macrocell within the SLG46824 has a specific digital bit code assigned to it that is either set to active "High" or inactive "Low" based on the design that is created. Once the 2048 register bits within the SLG46824 are programmed a fully custom circuit will be created.

The Connection Matrix has 64 inputs and 96 outputs. Each of the 64 inputs to the Connection Matrix is hard-wired to the digital output of a particular source macrocell, including IOs, LUTs, analog comparators, other digital resources and VDD and GND. The input to a digital macrocell uses a 6-bit register to select one of these 64 input lines.

For a complete list of the SLG46824's register table, see Section 16.



**Figure 5: Connection Matrix** 



Figure 6: Connection Matrix Example



**PRELIMINARY** 

### **5.1 MATRIX INPUT TABLE**

### **Table 19: Matrix Input Table**

| Matrix Input | Matrix Input Signal Function        | Matrix Decode |   |   |   | е |   |
|--------------|-------------------------------------|---------------|---|---|---|---|---|
| Number       | Matrix input Signal Function        | 5             | 4 | 3 | 2 | 1 | 0 |
| 0            | GND                                 | 0             | 0 | 0 | 0 | 0 | 0 |
| 1            | IO0 Digital Input                   | 0             | 0 | 0 | 0 | 0 | 1 |
| 2            | IO1 Digital Input                   | 0             | 0 | 0 | 0 | 1 | 0 |
| 3            | IO2 Digital Input                   | 0             | 0 | 0 | 0 | 1 | 1 |
| 4            | IO3 Digital Input                   | 0             | 0 | 0 | 1 | 0 | 0 |
| 5            | IO4 Digital Input                   | 0             | 0 | 0 | 1 | 0 | 1 |
| 6            | IO5 Digital Input                   | 0             | 0 | 0 | 1 | 1 | 0 |
| 7            | IO8 Digital Input                   | 0             | 0 | 0 | 1 | 1 | 1 |
| 8            | IO9 Digital Input                   | 0             | 0 | 1 | 0 | 0 | 0 |
| 9            | IO10 Digital Input                  | 0             | 0 | 1 | 0 | 0 | 1 |
| 10           | IO11 Digital Input                  | 0             | 0 | 1 | 0 | 1 | 0 |
| 11           | IO12 Digital Input                  | 0             | 0 | 1 | 0 | 1 | 1 |
| 12           | IO13 Digital Input                  | 0             | 0 | 1 | 1 | 0 | 0 |
| 13           | IO14 Digital Input                  | 0             | 0 | 1 | 1 | 0 | 1 |
| 14           | LUT2_0_DFF0_OUT                     | 0             | 0 | 1 | 1 | 1 | 0 |
| 15           | LUT2_1_DFF1_OUT                     | 0             | 0 | 1 | 1 | 1 | 1 |
| 16           | LUT2_2_DFF2_OUT                     | 0             | 1 | 0 | 0 | 0 | 0 |
| 17           | LUT2_3_PGEN_OUT                     | 0             | 1 | 0 | 0 | 0 | 1 |
| 18           | LUT3_0_DFF3_OUT                     | 0             | 1 | 0 | 0 | 1 | 0 |
| 19           | LUT3_1_DFF4_OUT                     | 0             | 1 | 0 | 0 | 1 | 1 |
| 20           | LUT3_2_DFF5_OUT                     | 0             | 1 | 0 | 1 | 0 | 0 |
| 21           | LUT3_3_DFF6_OUT                     | 0             | 1 | 0 | 1 | 0 | 1 |
| 22           | LUT3_4_DFF7_OUT                     | 0             | 1 | 0 | 1 | 1 | 0 |
| 23           | LUT3_5_DFF8_OUT                     | 0             | 1 | 0 | 1 | 1 | 1 |
| 24           | LUT3_6_PIPEDLY_RIPP_CNT_OUT0        | 0             | 1 | 1 | 0 | 0 | 0 |
| 25           | PIPEDLY_RIPP_CNT_OUT1               | 0             | 1 | 1 | 0 | 0 | 1 |
| 26           | RIPP_CNT_OUT2                       | 0             | 1 | 1 | 0 | 1 | 0 |
| 27           | EDET_FILTER_OUT                     | 0             | 1 | 1 | 0 | 1 | 1 |
| 28           | PROG_DLY_EDET_OUT                   | 0             | 1 | 1 | 1 | 0 | 0 |
| 29           | MULTFUNC_8BIT_1: DLY_CNT_OUT        | 0             | 1 | 1 | 1 | 0 | 1 |
| 30           | CKRCOSC_MATRIX: OSC1 matrix input   | 0             | 1 | 1 | 1 | 1 | 0 |
| 31           | CKLFOSC_MATRIX: OSC0 matrix input   | 0             | 1 | 1 | 1 | 1 | 1 |
| 32           | CKRINGOSC_MATRIX: OSC2 matrix input | 1             | 0 | 0 | 0 | 0 | 0 |
| 33           | MULTFUNC_8BIT_2: DLY_CNT_OUT        | 1             | 0 | 0 | 0 | 0 | 1 |
| 34           | MULTFUNC_8BIT_3: DLY_CNT_OUT        | 1             | 0 | 0 | 0 | 1 | 0 |
| 35           | MULTFUNC_8BIT_4: DLY_CNT_OUT        | 1             | 0 | 0 | 0 | 1 | 1 |
| 36           | MULTFUNC_8BIT_5: DLY_CNT_OUT        | 1             | 0 | 0 | 1 | 0 | 0 |
| 37           | MULTFUNC_8BIT_6: DLY_CNT_OUT        | 1             | 0 | 0 | 1 | 0 | 1 |



**PRELIMINARY** 

**Table 19: Matrix Input Table** 

| Matrix Input | Madrin Invest Cinnal Franction | Matrix Decode |   |   |   |   |   |
|--------------|--------------------------------|---------------|---|---|---|---|---|
| Number       | Matrix Input Signal Function   | 5             | 4 | 3 | 2 | 1 | 0 |
| 38           | MULTFUNC_8BIT_7: DLY_CNT_OUT   | 1             | 0 | 0 | 1 | 1 | 0 |
| 39           | MULTFUNC_16BIT_0: LUT_DFF_OUT  | 1             | 0 | 0 | 1 | 1 | 1 |
| 40           | MULTFUNC_8BIT_1: LUT_DFF_OUT   | 1             | 0 | 1 | 0 | 0 | 0 |
| 41           | MULTFUNC_8BIT_2: LUT_DFF_OUT   | 1             | 0 | 1 | 0 | 0 | 1 |
| 42           | MULTFUNC_8BIT_3: LUT_DFF_OUT   | 1             | 0 | 1 | 0 | 1 | 0 |
| 43           | MULTFUNC_8BIT_4: LUT_DFF_OUT   | 1             | 0 | 1 | 0 | 1 | 1 |
| 44           | MULTFUNC_8BIT_5: LUT_DFF_OUT   | 1             | 0 | 1 | 1 | 0 | 0 |
| 45           | MULTFUNC_8BIT_6: LUT_DFF_OUT   | 1             | 0 | 1 | 1 | 0 | 1 |
| 46           | MULTFUNC_8BIT_7: LUT_DFF_OUT   | 1             | 0 | 1 | 1 | 1 | 0 |
| 47           | MULTFUNC_16BIT_0: DLY_CNT_OUT  | 1             | 0 | 1 | 1 | 1 | 1 |
| 48           | Virtual Input <7>: reg<976>    | 1             | 1 | 0 | 0 | 0 | 0 |
| 49           | Virtual Input <6>: reg<977>    | 1             | 1 | 0 | 0 | 0 | 1 |
| 50           | Virtual Input <5>: reg<978>    | 1             | 1 | 0 | 0 | 1 | 0 |
| 51           | Virtual Input <4>: reg<979>    | 1             | 1 | 0 | 0 | 1 | 1 |
| 52           | Virtual Input <3>: reg<980>    | 1             | 1 | 0 | 1 | 0 | 0 |
| 53           | Virtual Input <2>: reg<981>    | 1             | 1 | 0 | 1 | 0 | 1 |
| 54           | Virtual Input <1>: reg<982>    | 1             | 1 | 0 | 1 | 1 | 0 |
| 55           | Virtual Input <0>: reg<983>    | 1             | 1 | 0 | 1 | 1 | 1 |
| 56           | Reserved                       | 1             | 1 | 1 | 0 | 0 | 0 |
| 57           | Reserved                       | 1             | 1 | 1 | 0 | 0 | 1 |
| 58           | ACMP0L_OUT                     | 1             | 1 | 1 | 0 | 1 | 0 |
| 59           | ACMP1L_OUT                     | 1             | 1 | 1 | 0 | 1 | 1 |
| 60           | 2nd CKRCOSC_MATRIX             | 1             | 1 | 1 | 1 | 0 | 0 |
| 61           | 2nd CKLFOSC_MATRIX             | 1             | 1 | 1 | 1 | 0 | 1 |
| 62           | POR OUT                        | 1             | 1 | 1 | 1 | 1 | 0 |
| 63           | VDD                            | 1             | 1 | 1 | 1 | 1 | 1 |

## **5.2 MATRIX OUTPUT TABLE**

## **Table 20: Matrix Output Table**

| Register Bit<br>Address | Matrix Output Signal Function Note: For each Address, the two most significant bits are unused) | Matrix Output<br>Number |
|-------------------------|-------------------------------------------------------------------------------------------------|-------------------------|
| reg <5:0>               | IN0 of LUT2_0 or Clock Input of DFF0                                                            | 0                       |
| reg <11:6>              | IN1 of LUT2_0 or Data Input of DFF0                                                             | 1                       |
| reg <17:12>             | IN0 of LUT2_3 or Clock Input of PGEN                                                            | 2                       |
| reg <23:18>             | IN1 of LUT2_3 or nRST of PGEN                                                                   | 3                       |
| reg <29:24>             | IN0 of LUT2_1 or Clock Input of DFF1                                                            | 4                       |
| reg <35:30>             | IN1 of LUT2_1 or Data Input of DFF1                                                             | 5                       |
| reg <41:36>             | IN0 of LUT2_2 or Clock Input of DFF2                                                            | 6                       |
| reg <47:42>             | IN1 of LUT2_2 or Data Input of DFF2                                                             | 7                       |
| reg <53:48>             | IN0 of LUT3_0 or Clock Input of DFF3                                                            | 8                       |



**PRELIMINARY** 

@ 2017 Dialog Semiconductor

### **Table 20: Matrix Output Table**

| Register Bit<br>Address | Matrix Output Signal Function Note: For each Address, the two most significant bits are unused)                       | Matrix Output<br>Number |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------|-------------------------|
| reg <59:54>             | IN1 of LUT3_0 or Data Input of DFF3                                                                                   | 9                       |
| reg <65:60>             | IN2 of LUT3_0 or nRST(nSET) of DFF3                                                                                   | 10                      |
| reg <71:66>             | IN0 of LUT3_1 or Clock Input of DFF4                                                                                  | 11                      |
| reg <77:72>             | IN1 of LUT3_1 or Data Input of DFF4                                                                                   | 12                      |
| reg <83:78>             | IN2 of LUT3_1 or nRST(nSET) of DFF4                                                                                   | 13                      |
| reg <89:84>             | IN0 of LUT3_2 or Clock Input of DFF5                                                                                  | 14                      |
| reg <95:90>             | IN1 of LUT3_2 or Data Input of DFF5                                                                                   | 15                      |
| reg <101:96>            | IN2 of LUT3_2 or nRST(nSET) of DFF5                                                                                   | 16                      |
| reg <107:102>           | IN0 of LUT3_3 or Clock Input of DFF6                                                                                  | 17                      |
| reg <113:108>           | IN1 of LUT3_3 or Data Input of DFF6                                                                                   | 18                      |
| reg <119:114>           | IN2 of LUT3_3 or nRST(nSET) of DFF6                                                                                   | 19                      |
| reg <125:120>           | IN0 of LUT3_4 or Clock Input of DFF7                                                                                  | 20                      |
| reg <131:126>           | IN1 of LUT3_4 or Data Input of DFF7                                                                                   | 21                      |
| reg <137:132>           | IN2 of LUT3_4 or nRST(nSET) of DFF7                                                                                   | 22                      |
| reg <143:138>           | IN0 of LUT3_5 or Clock Input of DFF8                                                                                  | 23                      |
| reg <149:144>           | IN1 of LUT3_5 or Data Input of DFF8                                                                                   | 24                      |
| reg <155:150>           | IN2 of LUT3_5 or nRST(nSET) of DFF8                                                                                   | 25                      |
| reg <161:156>           | IN0 of LUT3_6 or Input of Pipe Delay or UP Signal of RIPP CNT                                                         | 26                      |
| reg <167:162>           | IN1 of LUT3_6 or nRST of Pipe Delay or STB of RIPP CNT                                                                | 27                      |
| reg <173:168>           | IN2 of LUT3_6 or Clock of Pipe Delay_RIPP_CNT                                                                         | 28                      |
| reg <179:174>           | Reserved                                                                                                              | 29                      |
| reg <185:180>           | MULTFUNC_16BIT_0: IN0 of LUT4_0 or Clock Input of DFF9 or Delay0 Input (or Counter0 RST/SET Input)                    | 30                      |
| reg <191:186>           | MULTFUNC_16BIT_0: IN1 of LUT4_0 or nRST of DFF9 or External Clock Input of Delay0 (or Counter0)                       | 31                      |
| reg <197:192>           | MULTFUNC_16BIT_0: IN2 of LUT4_0 or nSET of DFF9 or KEEP Input of FSM0 or External Clock Input of Delay0 (or Counter0) | 32                      |
| reg <203:198>           | MULTFUNC_16BIT_0: IN3 of LUT4_0 or Data Input of DFF9 or UP Input of FSM0                                             | 33                      |
| reg <209:204>           | MULTFUNC_8BIT_1: IN0 of LUT3_7 or Clock Input of DFF10                                                                | 34                      |
| reg <215:210>           | MULTFUNC_8BIT_1: IN1 of LUT3_7 or nRST/nSET of DFF10 or External Clock Input of Delay1 (or Counter1)                  | 35                      |
| reg <221:216>           | MULTFUNC_8BIT_1: IN2 of LUT3_7 or Data Input of DFF10 or Delay1 Input (or Counter1 RST Input)                         | 36                      |
| reg <227:222>           | MULTFUNC_8BIT_2: IN0 of LUT3_8 or Clock Input of DFF11                                                                | 37                      |
| reg <233:228>           | MULTFUNC_8BIT_2: IN1 of LUT3_8 or nRST/nSET of DFF11 or External Clock Input of Delay2 (or Counter2)                  | 38                      |
| reg <239:234>           | MULTFUNC_8BIT_2: IN2 of LUT3 _8 or Data input of DFF11 or Delay2 Input (or Counter2 RST Input)                        | 39                      |
| reg <245:240>           | MULTFUNC_8BIT_3: IN0 of LUT3_9 or Clock Input of DFF12                                                                | 40                      |
| reg <251:246>           | MULTFUNC_8BIT_3: IN1 of LUT3_9 or nRSET/nSET of DFF 12 or External Clock Input of Delay3 (or Counter3)                | 41                      |



**PRELIMINARY** 

## **Table 20: Matrix Output Table**

| Register Bit<br>Address | Matrix Output Signal Function Note: For each Address, the two most significant bits are unused)       | Matrix Output<br>Number |
|-------------------------|-------------------------------------------------------------------------------------------------------|-------------------------|
| reg <257:252>           | MULTFUNC_8BIT_3: IN2 of LUT3_9 or Data Input of DFF12 or Delay3 Input (or Counter3 RST Input)         | 42                      |
| reg <263:258>           | MULTFUNC_8BIT_4: IN0 of LUT3_10 or Clock Input of DFF13                                               | 43                      |
| reg <269:264>           | MULTFUNC_8BIT_4: IN1 of LUT3_10 or nRST/nSET of DFF13 or External Clock Input of Delay4 (or Counter4) | 44                      |
| reg <275:270>           | MULTFUNC_8BIT_4: IN2 of LUT3_10 or Data Input of DFF13 or Delay4 Input (or Counter4 RST Input)        | 45                      |
| reg <281:276>           | MULTFUNC_8BIT_5: IN0 of LUT3_11 or Clock Input of DFF14                                               | 46                      |
| reg <287:282>           | MULTFUNC_8BIT_5: IN1 of LUT3_11 or nRST/nSET of DFF14 or External Clock Input of Delay5 (or Counter5) | 47                      |
| reg <293:288>           | MULTFUNC_8BIT_5: IN2 of LUT3_11 or Data Input of DFF14 or Delay5 Input (or Counter5 RST Input)        | 48                      |
| reg <299:294>           | MULTFUNC_8BIT_6: IN0 of LUT3_12 or Clock Input of DFF15                                               | 49                      |
| reg <305:300>           | MULTFUNC_8BIT_6: IN1 of LUT3_12 or nRST/nSET of DFF15 or External Clock Input of Delay6 (or Counter6) | 50                      |
| reg <311:306>           | MULTFUNC_8BIT_6: IN2 of LUT3_12 or Data Input of DFF15 or Delay6 Input (or Counter6 RST Input)        | 51                      |
| reg <317:312>           | MULTFUNC_8BIT_7: IN0 of LUT3_13 or Clock Input of DFF16                                               | 52                      |
| reg <323:318>           | MULTFUNC_8BIT_7: IN1 of LUT3_13 or nRST/nSET of DFF16 or External Clock Input of Delay7 (or Counter7) | 53                      |
| reg <329:324>           | MULTFUNC_8BIT_7: IN2 of LUT3_13 or Data Input of DFF16 or Delay7 Input (or Counter7 RST Input)        | 54                      |
| reg <335:330>           | Filter/Edge detect input                                                                              | 55                      |
| reg <341:336>           | Programmable delay/edge detect input                                                                  | 56                      |
| reg <347:342>           | OSC2 ENABLE from matrix                                                                               | 57                      |
| reg <353:348>           | OSC0 ENABLE from matrix                                                                               | 58                      |
| reg <359:354>           | OSC1 ENABLE matrix                                                                                    | 59                      |
| reg <365:360>           | Reserved                                                                                              | 60                      |
| reg <371:366>           | BG power down from matrix                                                                             | 61                      |
| reg <377:372>           | Reserved                                                                                              | 62                      |
| reg <383:378>           | Reserved                                                                                              | 63                      |
| reg <389:384>           | pd of ACMP0L from matrix                                                                              | 64                      |
| reg <395:390>           | pd of ACMP1L from matrix                                                                              | 65                      |
| reg <401:396>           | Reserved                                                                                              | 66                      |
| reg <407:402>           | IO0 Digital Output                                                                                    | 67                      |
| reg <413:408>           | IO1 Digital Output                                                                                    | 68                      |
| reg <419:414>           | IO1 Digital Output OE                                                                                 | 69                      |
| reg <425:420>           | IO2 Digital Output                                                                                    | 70                      |
| reg <431:426>           | IO3 Digital Output                                                                                    | 71                      |
| reg <437:432>           | IO4 Digital Output                                                                                    | 72                      |
| reg <443:438>           | IO4 Digital Output OE                                                                                 | 73                      |
| reg <449:444>           | IO5 Digital Output                                                                                    | 74                      |



**PRELIMINARY** 

**Table 20: Matrix Output Table** 

| Register Bit<br>Address | Matrix Output Signal Function Note: For each Address, the two most significant bits are unused) | Matrix Output<br>Number |
|-------------------------|-------------------------------------------------------------------------------------------------|-------------------------|
| reg <455:450>           | IO5 Digital Output OE                                                                           | 75                      |
| reg <461:456>           | IO6 Digital Output                                                                              | 76                      |
| reg <467:462>           | IO7 Digital Output                                                                              | 77                      |
| reg <473:468>           | IO8 Digital Output                                                                              | 78                      |
| reg <479:474>           | IO8 Digital Output OE                                                                           | 79                      |
| reg <485:480>           | IO9 Digital Output                                                                              | 80                      |
| reg <491:486>           | IO9 Digital Output OE                                                                           | 81                      |
| reg <497:492>           | IO10 Digital Output                                                                             | 82                      |
| reg <503:498>           | IO10 Digital Output OE                                                                          | 83                      |
| reg <509:504>           | IO11 Digital Output                                                                             | 84                      |
| reg <515:510>           | IO11 Digital Output OE                                                                          | 85                      |
| reg<521:516>            | IO12 Digital Output                                                                             | 86                      |
| reg<527:522>            | IO12 Digital Output OE                                                                          | 87                      |
| reg<533:528>            | IO13 Digital Output                                                                             | 88                      |
| reg<539:534>            | IO13 Digital Output OE                                                                          | 89                      |
| reg<545:540>            | IO14 Digital Output                                                                             | 90                      |
| reg<551:546>            | IO14 Digital Output OE                                                                          | 91                      |
| reg<557:552>            | Reserved                                                                                        | 92                      |
| reg<563:558>            | Reserved                                                                                        | 93                      |
| reg<569:564>            | Matrix OUT 94                                                                                   | 94                      |
| reg<575:570>            | Matrix OUT 95                                                                                   | 95                      |

#### **5.3 CONNECTION MATRIX VIRTUAL INPUTS**

As mentioned previously, the Connection Matrix inputs come from the outputs of various digital macrocells on the device. Eight of the Connection Matrix inputs have the special characteristic that the state of these signal lines comes from a corresponding data bit written as a register value via I<sup>2</sup>C. This gives the user the ability to write data via the serial channel, and have this information translated into signals that can be driven into the Connection Matrix and from the Connection Matrix to the digital inputs of other macrocells on the device. The I<sup>2</sup>C address for reading and writing these register values is at 0x7A (0122).

An  $I^2C$  write command to these register bits will set the signal values going into the Connection Matrix to the desired state. A read command to these register bits will read either the original data values coming from the NVM memory bits (that were loaded during the initial device startup), or the values from a previous write command (if that has happened).

See table below for Connection Matrix Virtual Inputs.

| Matrix Input<br>Number | Matrix Input Signal Function | Register Bit<br>Addresses (d) |
|------------------------|------------------------------|-------------------------------|
| 55                     | I2C_virtual_0 Input          | reg<983>                      |
| 54                     | I2C_virtual_1 Input          | reg<982>                      |
| 53                     | I2C_virtual_2 Input          | reg<981>                      |
| 52                     | I2C_virtual_3 Input          | reg<980>                      |

Datasheet Revision <2.0> 29-Dec-2017



**PRELIMINAR** 

| Matrix Input<br>Number | Matrix Input Signal Function | Register Bit<br>Addresses (d) |
|------------------------|------------------------------|-------------------------------|
| 51                     | I2C_virtual_4 Input          | reg<979>                      |
| 50                     | I2C_virtual_5 Input          | reg<978>                      |
| 49                     | I2C_virtual_6 Input          | reg<977>                      |
| 48                     | I2C_virtual_7 Input          | reg<976>                      |

#### **5.4 CONNECTION MATRIX VIRTUAL OUTPUTS**

The digital outputs of the various macrocells are routed to the Connection Matrix to enable interconnections to the inputs of other macrocells in the device. At the same time, it is possible to read the state of each of the macrocell outputs as a register value via I<sup>2</sup>C. This option, called Connection Matrix Virtual Outputs, allows the user to remotely read the values of each macrocell output. The I<sup>2</sup>C addresses for reading these register values are 0x74 (0116) to 0x7B (0123). Write commands to these same register values will be ignored (with the exception of the Virtual Input register bits at 0x7A (0122)).



**PRELIMINARY** 

#### 6 Combination Function Macrocells

The SLG46824 has 11 combination function macrocells that can serve more than one logic or timing function. In each case, they can serve as a Look Up Table (LUT), or as another logic or timing function. See the list below for the functions that can be implemented in these macrocells;

- Three macrocells that can serve as either 2-bit LUT or as D Flip Flop
- Six macrocells that can serve as either 3-bit LUTs or as D Flip Flops with Set/Reset Input
- One macrocell that can serve as either 3-bit LUT or as Pipe Delay/Ripple Counter
- One macrocell that can serve as either 2-bit LUT or as Programmable Pattern Generator (PGEN)

Inputs/Outputs for the 11 combination function macrocells are configured from the connection matrix with specific logic functions being defined by the state of NVM bits.

When used as a LUT to implement combinatorial logic functions, the outputs of the LUTs can be configured to any user defined function, including the following standard digital logic devices (AND, NAND, OR, NOR, XOR, XNOR).

#### 6.1 2-BIT LUT OR D FLIP FLOP MACROCELLS

There are three macrocells that can serve as either 2-bit LUT or as D Flip Flop. When used to implement LUT functions, the 2-bit LUT takes in two input signals from the connection matrix and produce a single output, which goes back into the connection matrix. When used to implement D Flip Flop function, the two input signals from the connection matrix go to the data (D) and clock (CLK) inputs for the Flip Flop, with the output going back to the connection matrix.

The operation of the D Flip-Flop and Latch will follow the functional descriptions below:

DFF: CLK is rising edge triggered, then Q = D; otherwise Q will not change

Latch: when CLK is Low, then Q = D; otherwise Q remains its previous value (input D has no effect on the output, when CLK is High)



Figure 7: 2-bit LUT0 or DFF0





Figure 8: 2-bit LUT1 or DFF1



Figure 9: 2-bit LUT2 or DFF2



**PRELIMINAR** 

### 6.1.1 2-Bit LUT or D Flip Flop Macrocell Used as 2-Bit LUTT

Table 21: 2-bit LUT0 Truth Table

| IN1 | IN0 | OUT        |     |
|-----|-----|------------|-----|
| 0   | 0   | reg <1152> | LSB |
| 0   | 1   | reg <1153> |     |
| 1   | 0   | reg <1154> |     |
| 1   | 1   | reg <1155> | MSB |

Table 22: 2-bit LUT1 Truth Table

| IN1 | IN0 | OUT        |     |
|-----|-----|------------|-----|
| 0   | 0   | reg <1156> | LSB |
| 0   | 1   | reg <1157> |     |
| 1   | 0   | reg <1158> |     |
| 1   | 1   | reg <1159> | MSB |

Table 23: 2-bit LUT2 Truth Table

| IN1 | IN0 | OUT        |     |
|-----|-----|------------|-----|
| 0   | 0   | reg <1160> | LSB |
| 0   | 1   | reg <1161> |     |
| 1   | 0   | reg <1162> |     |
| 1   | 1   | reg <1163> | MSB |

This Macrocell, when programmed for a LUT function, uses a 4-bit register to define their output function:

2-Bit LUT0 is defined by reg<1155:1152>

2-Bit LUT1 is defined by reg<1159:1156>

2-Bit LUT2 is defined by reg<1163:1160>

The table below shows the register bits for the standard digital logic devices (AND, NAND, OR, NOR, XOR, XNOR) that can be created within each of the 2-bit LUT logic cells.

Table 24: 2-bit LUT Standard Digital Functions

| Function | MSB |   |   | LSB |
|----------|-----|---|---|-----|
| AND-2    | 1   | 0 | 0 | 0   |
| NAND-2   | 0   | 1 | 1 | 1   |
| OR-2     | 1   | 1 | 1 | 0   |
| NOR-2    | 0   | 0 | 0 | 1   |
| XOR-2    | 0   | 1 | 1 | 0   |
| XNOR-2   | 1   | 0 | 0 | 1   |



**PRELIMINARY** 

### **6.1.2 Initial Polarity Operations**





**PRELIMINARY** 

#### 6.2 2-bit LUT or Programmable Pattern Generator

The SLG46824 has one combination function macrocell that can serve as a logic or timing function. This macrocell can serve as a Look Up Table (LUT), or Programmable Pattern Generator (PGEN).

When used to implement LUT functions, the 2-bit LUT takes in two input signals from the connection matrix and produces a single output, which goes back into the connection matrix. When used as a LUT to implement combinatorial logic functions, the outputs of the LUT can be configured to any user defined function, including the following standard digital logic devices (AND, NAND, OR, NOR, XOR, XNOR). The user can also define the combinatorial relationship between inputs and outputs to be any selectable function.

When operating as a Programmable Pattern Generator, the output of the macrocell with clock out a sequence of two to sixteen bits that are user selectable in their bit values, and user selectable in the number of bits (up to sixteen) that are output before the pattern repeats.



Figure 11: 2-bit LUT3 or PGEN

**PRELIMINARY** 



6.2.1 2-Bit LUT or PGEN Macrocell Used as 2-Bit LUT

Table 25: 2-bit LUT1 Truth Table

| IN1 | IN0 | OUT        |     |
|-----|-----|------------|-----|
| 0   | 0   | reg <1164> | LSB |
| 0   | 1   | reg <1165> |     |
| 1   | 0   | reg <1166> |     |
| 1   | 1   | reg <1167> | MSB |

This Macrocell, when programmed for a LUT function, uses a 4-bit register to define their output function:

### 2-Bit LUT3 is defined by reg<1167:1164>

The table below shows the register bits for the standard digital logic devices (AND, NAND, OR, NOR, XOR, XNOR) that can be created within each of the 2-bit LUT logic cells.

Table 26: 2-bit LUT Standard Digital Functions

| Function | MSB |   |   | LSB |
|----------|-----|---|---|-----|
| AND-2    | 1   | 0 | 0 | 0   |
| NAND-2   | 0   | 1 | 1 | 1   |
| OR-2     | 1   | 1 | 1 | 0   |
| NOR-2    | 0   | 0 | 0 | 1   |
| XOR-2    | 0   | 1 | 1 | 0   |
| XNOR-2   | 1   | 0 | 0 | 1   |



**PRELIMINARY** 

@ 2017 Dialog Semiconductor

#### 6.3 3-Bit LUT or D Flip Flop with Set/Reset Macrocells

There are six macrocells that can serve as either 3-bit LUTs or as D Flip Flops with Set/Reset inputs. When used to implement LUT functions, the 3-bit LUTs each take in three input signals from the connection matrix and produce a single output, which goes back into the connection matrix. When used to implement D Flip Flop function, the three input signals from the connection matrix go to the data (D) and clock (CLK) and Set/Reset (nRST/nSET) inputs for the Flip Flop, with the output going back to the connection matrix.

DFF3 operation is described below:

• If reg <1237> = 0, and the CLK is rising edge triggered, then Q=D, otherwise Q will not change

If reg <1237> = 1, then data from D is written into the DFF by the rising edge on CLK and output to Q by the falling edge on CLK.



Figure 13: 3-bit LUT0 or DFF3





Figure 14: 3-bit LUT1 or DFF2



Figure 15: 3-bit LUT1 or DFF4





Figure 16: 3-bit LUT2 or DFF5



Figure 17: 3-bit LUT3 or DFF6





Figure 18: 3-bit LUT4 or DFF7



Figure 19: 3-bit LUT5 or DFF8



**PRELIMINARY** 

### 6.3.1 3-Bit LUT or D Flip Flop Macrocells Used as 3-Bit LUTs

Table 27: 3-bit LUT0 Truth Table

| IN2 | IN1 | IN0 | OUT        |     |
|-----|-----|-----|------------|-----|
| 0   | 0   | 0   | reg <1184> | LSB |
| 0   | 0   | 1   | reg <1185> |     |
| 0   | 1   | 0   | reg <1186> |     |
| 0   | 1   | 1   | reg <1187> |     |
| 1   | 0   | 0   | reg <1188> |     |
| 1   | 0   | 1   | reg <1189> |     |
| 1   | 1   | 0   | reg <1190> |     |
| 1   | 1   | 1   | reg <1191> | MSB |

Table 28: 3-bit LUT1 Truth Table

| IN2 | IN1 | IN0 | OUT        |     |
|-----|-----|-----|------------|-----|
| 0   | 0   | 0   | reg <1192> | LSB |
| 0   | 0   | 1   | reg <1193> |     |
| 0   | 1   | 0   | reg <1194> |     |
| 0   | 1   | 1   | reg <1195> |     |
| 1   | 0   | 0   | reg <1196> |     |
| 1   | 0   | 1   | reg <1197> |     |
| 1   | 1   | 0   | reg <1198> |     |
| 1   | 1   | 1   | reg <1199> | MSB |

Table 29: 3-bit LUT2 Truth Table

| IN2 | IN1 | IN0 | OUT        |     |
|-----|-----|-----|------------|-----|
| 0   | 0   | 0   | reg <1200> | LSB |
| 0   | 0   | 1   | reg <1201> |     |
| 0   | 1   | 0   | reg <1202> |     |
| 0   | 1   | 1   | reg <1203> |     |
| 1   | 0   | 0   | reg <1204> |     |
| 1   | 0   | 1   | reg <1205> |     |
| 1   | 1   | 0   | reg <1206> |     |
| 1   | 1   | 1   | reg <1207> | MSB |

Table 30: 3-bit LUT3 Truth Table

| IN2 | IN1 | IN0 | OUT        |     |
|-----|-----|-----|------------|-----|
| 0   | 0   | 0   | reg <1208> | LSB |
| 0   | 0   | 1   | reg <1209> |     |
| 0   | 1   | 0   | reg <1210> |     |
| 0   | 1   | 1   | reg <1211> |     |
| 1   | 0   | 0   | reg <1212> |     |
| 1   | 0   | 1   | reg <1213> |     |
| 1   | 1   | 0   | reg <1214> |     |
| 1   | 1   | 1   | reg <1215> | MSB |

Table 31: 3-bit LUT4 Truth Table

| IN2 | IN1 | IN0 | OUT        |     |
|-----|-----|-----|------------|-----|
| 0   | 0   | 0   | reg <1216> | LSB |
| 0   | 0   | 1   | reg <1217> |     |
| 0   | 1   | 0   | reg <1218> |     |
| 0   | 1   | 1   | reg <1219> |     |
| 1   | 0   | 0   | reg <1220> |     |
| 1   | 0   | 1   | reg <1221> |     |
| 1   | 1   | 0   | reg <1222> |     |
| 1   | 1   | 1   | reg <1223> | MSB |

Table 32: 3-bit LUT5 Truth Table

| IN2 | IN1 | IN0 | OUT        |     |
|-----|-----|-----|------------|-----|
| 0   | 0   | 0   | reg <1224> | LSB |
| 0   | 0   | 1   | reg <1225> |     |
| 0   | 1   | 0   | reg <1226> |     |
| 0   | 1   | 1   | reg <1227> |     |
| 1   | 0   | 0   | reg <1228> |     |
| 1   | 0   | 1   | reg <1229> |     |
| 1   | 1   | 0   | reg <1230> |     |
| 1   | 1   | 1   | reg <1231> | MSB |

Each Macrocell, when programmed for a LUT function, uses a 8-bit register to define their output function:

3-Bit LUT0 is defined by reg<1191:1184>

3-Bit LUT1 is defined by reg<1199:1192>

3-Bit LUT2 is defined by reg<1207:1200>

3-Bit LUT3 is defined by reg<1215:1208>

3-Bit LUT4 is defined by reg<1223:1216>

3-Bit LUT5 is defined by reg<1231:1224>



**PRELIMINARY** 

The table below shows the register bits for the standard digital logic devices (AND, NAND, OR, NOR, XOR, XNOR) that can be created within each of the four 3-bit LUT logic cells.

**Table 33: 3-bit LUT Standard Digital Functions** 

| Function | MSB |   |   |   |   |   |   | LSB |
|----------|-----|---|---|---|---|---|---|-----|
| AND-3    | 1   | 0 | 0 | 0 | 0 | 0 | 0 | 0   |
| NAND-3   | 0   | 1 | 1 | 1 | 1 | 1 | 1 | 1   |
| OR-3     | 1   | 1 | 1 | 1 | 1 | 1 | 1 | 0   |
| NOR-3    | 0   | 0 | 0 | 0 | 0 | 0 | 0 | 1   |
| XOR-3    | 1   | 0 | 0 | 1 | 0 | 1 | 1 | 0   |
| XNOR-3   | 0   | 1 | 1 | 0 | 1 | 0 | 0 | 1   |



**PRELIMINARY** 

### **6.3.2 Initial Polarity Operations**



Figure 20: DFF Polarity Operations with nReset

**PRELIMINARY** 



Figure 21: DFF Polarity Operations with nSet

#### 6.4 3-BIT LUT OR PIPE DELAY / RIPPLE COUNTER MACROCELL

There is one macrocell that can serve as either a 3-bit LUT or as a Pipe Delay / Ripple Counter.

When used to implement LUT functions, the 3-bit LUT takes in three input signals from the connection matrix and produces a single output, which goes back into the connection matrix.

When used as a pipe delay, there are three inputs signals from the matrix, Input (IN), Clock (CLK) and Reset (nRST). The pipe delay cell is built from 16 D Flip-Flop logic cells that provide the three delay options, two of which are user selectable. The DFF cells are tied in series where the output (Q) of each delay cell goes to the next DFF cell input (IN). Both of the two outputs (OUT0 and OUT1) provide user selectable options for 1 – 16 stages of delay. There are delay output points for each set of the OUT0 and OUT1 outputs to a 4-input mux that is controlled by reg <1251:1248> for OUT0 and reg <1255:1252> for OUT1. The 4-input mux is used to control the selection of the amount of delay.

### **SLG46824**



# GreenPAK Programmable Mixed Signal Matrix with In System Programmability

**PRELIMINARY** 

The overall time of the delay is based on the clock used in the SLG46824 design. Each DFF cell has a time delay of the inverse of the clock time (either external clock or the internal Oscillator within the SLG46824). The sum of the number of DFF cells used will be the total time delay of the Pipe Delay logic cell. OUT1 Output can be inverted (as selected by reg <1256>).

In the Ripple Counter mode, there are 3 options for setting, which use 7 bits. There are 3 bits to set **nSET value (SV)** in range from 0 to 7. It is a value, which will be set into the Ripple Counter outputs when nSET input goes LOW. **End value (EV)** will use 3 bits for setting outputs code, which will be last code in the cycle. After reaching the EV, the Ripple Counter goes to the first code by the rising edge on CLK input. The **Functionality mode** option uses 1 bit. This setting defines how exactly Ripple Counter will operate.

The user can select one of the functionality modes by register: RANGE or FULL. If the RANGE option is selected, the count starts from SV. If UP input is LOW the count goes down: SV->EV-1 to SV+1->SV etc (if SV is smaller than EV) or SV->SV-1 to EV+1->EV->SV (if SV is bigger than EV). If UP input is HIGH, count starts from SV up to EV etc.

In the FULL range configuration the Ripple Counter functions as follows. If UP input is LOW, the count starts from SV and goes down to 0. Then current counter value jumps to EV and goes down to 0 etc.

If UP input is HIGH, count goes up starting from SV. Then current counter value jumps to 0 and counts up to EV etc. see Ripple counter functionality example in Figure 23.

Every step is executed by the rising edge on CLK input.





Figure 22: 3-bit LUT6 / Pipe Delay / Ripple Counter



**PRELIMINARY** 

@ 2017 Dialog Semiconductor



Figure 23: Example: Ripple Counter Functionality

### 6.4.1 3-Bit LUT or Pipe Delay Macrocells Used as 3-Bit LUT

Table 34: 3-bit LUT6 Truth Table

| IN2 | IN1 | IN0 | OUT        |
|-----|-----|-----|------------|
| 0   | 0   | 0   | reg <1248> |
| 0   | 0   | 1   | reg <1249> |
| 0   | 1   | 0   | reg <1250> |
| 0   | 1   | 1   | reg <1251> |
| 1   | 0   | 0   | reg <1252> |
| 1   | 0   | 1   | reg <1253> |
| 1   | 1   | 0   | reg <1254> |
| 1   | 1   | 1   | reg <1255> |

Datasheet Revision <2.0> 29-Dec-2017

### **SLG46824**



# GreenPAK Programmable Mixed Signal Matrix with In System Programmability

**PRELIMINARY** 

Each Macrocell, when programmed for a LUT function, uses a 8-bit register to define their output function:

3-Bit LUT6 is defined by reg<1255:1248>



**PRELIMINARY** 

#### 7 Multi-Function Macrocells

The SLG46824 has 8 Multi-Function macrocells that can serve more than one logic or timing function. In each case, they can serve as a LUT, DFF with flexible settings, or as CNT/DLY with multiple modes such as One Shot, Frequency Detect, Edge Detect etc. Also, the macrocell is capable to combine those functions: LUT/DFF connected to CNT/DLY or CNT/DLY connected to LUT/DFF, see Figure 24.

See the list below for the functions that can be implemented in these macrocells:

- Seven macrocells that can serve as 3-bit LUTs / D Flip Flops and as 8-Bit Counter / Delays
- One macrocell that can serve as a 4-bit LUT / D Flip Flop and as 16-Bit Counter / Delay / FSM



Figure 24: Possible Connections Inside Multi-Function Macrocell

Inputs/Outputs for the 8 Multi-Function macrocells are configured from the connection matrix with specific logic functions being defined by the state of NVM bits.

When used as a LUT to implement combinatorial logic functions, the outputs of the LUTs can be configured to any user defined function, including the following standard digital logic devices (AND, NAND, OR, NOR, XOR, XNOR).

#### 7.1 3-BIT LUT OR 8- BIT COUNTER / DELAY MACROCELLS

There are seven macrocells that can serve as 3-bit LUTs / D Flip Flops and as 8-Bit Counter / Delays.

When used to implement LUT functions, the 3-bit LUTs each take in three input signals from the connection matrix and produce a single output, which goes back into the connection matrix or can be connected to CNT/DLY's input.

When used to implement D Flip Flop function, the three input signals from the connection matrix go to the data (D), clock (CLK), and Set/Reset (nRST/nSET) inputs of the Flip Flop, with the output going back to the connection matrix or to the CNT/DLY's input.

When used to implement Counter / Delays, each macrocell has a dedicated matrix input connection. For flexibility, each of these macrocells has a large selection of internal and external clock sources, as well as the option to chain from the output of the previous (N-1) CNT/DLY macrocell, to implement longer count / delay circuits. These macrocells can also operate in a One-Shot mode, which will generate an output pulse of user-defined width. They can also operate in a Frequency Detection or Edge Detection mode.

Counter/Delay macrocell has an initial value, which define its initial value after GPAK is powered up. It is possible to select initial Low or initial High, as well as initial value defined by a Delay In signal.

For example, in case initial LOW option is used, the rising edge delay will start operation.

For timing diagrams refer to Section 7.2.

Three of eight macrocells can have their active count value read/write via I2C (CNT0, CNT2 and CNT4). In this mode, it is possible to load count data immediately (plus two clock cycles) or after counter ends counting. See Section 14.5.3 for further details.



**PRELIMINARY** 

### 7.1.1 3-Bit LUT or 8-Bit CNT/DLY Block Diagrams



Figure 25: 8-bit Multi-Function Macrocells Block Diagram (3-bit LUT7/DFF10, CNT/DLY1)





Figure 26: 8-bit Multi-Function Macrocells Block Diagram (3-bit LUT8/DFF11, CNT/DLY2)





Figure 27: 8-bit Multi-Function Macrocells Block Diagram (3-bit LUT9/DFF12, CNT/DLY3)





Figure 28: 8-bit Multi-Function Macrocells Block Diagram (3-bit LUT10/DFF13, CNT/DLY4)





Figure 29: 8-bit Multi-Function Macrocells Block Diagram (3-bit LUT11/DFF14, CNT/DLY5)





Figure 30: 8-bit Multi-Function Macrocells Block Diagram (3-bit LUT12/DFF15, CNT/DLY6)



**PRELIMINARY** 



Figure 31: 8-bit Multi-Function Macrocells Block Diagram (3-bit LUT13/DFF16, CNT/DLY7)

As shown in Figures 24-30 there is a possibility to use LUT/DFF and CNT/DLY simultaneously.

Note 4: It is not possible to use LUT and DFF at once, one of these macrocells must be selected.

- Case 1. LUT/DFF in front of CNT/DLY. Three input signals from the connection matrix go to previously selected LUT or DFF's inputs and produce a single output which goes to a CND/DLY input. In its turn Counter / Delay's output goes back to the matrix.
- Case 2. CNT/DLY in front of LUT/DFF. Two input signals from the connection matrix go to CND/DLY's inputs (in and CLK).
   Its output signal can be connected to any input of previously selected LUT or DFF, after which the signal goes back to the matrix.
- Case 3. Single LUT/DFF or CNT/DLY. Also, it is possible to use a standalone LUT/DFF or CNT/DLY. In this case, all inputs and output of the macrocell are connected to the matrix.



**PRELIMINARY** 

#### 7.1.2 3-Bit LUT or CNT/DLYs Used as 3-Bit LUTs

Table 35: 3-bit LUT7 Truth Table

| IN2 | IN1 | IN0 | OUT        |     |
|-----|-----|-----|------------|-----|
| 0   | 0   | 0   | reg <1344> | LSB |
| 0   | 0   | 1   | reg <1345> |     |
| 0   | 1   | 0   | reg <1346> |     |
| 0   | 1   | 1   | reg <1347> |     |
| 1   | 0   | 0   | reg <1348> |     |
| 1   | 0   | 1   | reg <1349> |     |
| 1   | 1   | 0   | reg <1350> |     |
| 1   | 1   | 1   | reg <1351> | MSB |

Table 36: 3-bit LUT8 Truth Table

| IN2 | IN1 | IN0 | OUT        |     |
|-----|-----|-----|------------|-----|
| 0   | 0   | 0   | reg <1376> | LSB |
| 0   | 0   | 1   | reg <1377> |     |
| 0   | 1   | 0   | reg <1378> |     |
| 0   | 1   | 1   | reg <1379> |     |
| 1   | 0   | 0   | reg <1380> |     |
| 1   | 0   | 1   | reg <1381> |     |
| 1   | 1   | 0   | reg <1382> |     |
| 1   | 1   | 1   | reg <1383> | MSB |

Table 37: 3-bit LUT9 Truth Table

| IN2 | IN1 | IN0 | OUT        |     |
|-----|-----|-----|------------|-----|
| 0   | 0   | 0   | reg <1416> | LSB |
| 0   | 0   | 1   | reg <1417> |     |
| 0   | 1   | 0   | reg <1418> |     |
| 0   | 1   | 1   | reg <1419> |     |
| 1   | 0   | 0   | reg <1420> |     |
| 1   | 0   | 1   | reg <1421> |     |
| 1   | 1   | 0   | reg <1422> |     |
| 1   | 1   | 1   | reg <1423> | MSB |

Table 38: 3-bit LUT10 Truth Table

| IN2 | IN1 | IN0 | OUT        |     |
|-----|-----|-----|------------|-----|
| 0   | 0   | 0   | reg <1448> | LSB |
| 0   | 0   | 1   | reg <1449> |     |
| 0   | 1   | 0   | reg <1450> |     |
| 0   | 1   | 1   | reg <1451> |     |
| 1   | 0   | 0   | reg <1452> |     |
| 1   | 0   | 1   | reg <1453> |     |
| 1   | 1   | 0   | reg <1454> |     |
| 1   | 1   | 1   | reg <1455> | MSB |

#### Table 39: 3-bit LUT11 Truth Table

| IN2 | IN1 | IN0 | OUT        |     |
|-----|-----|-----|------------|-----|
| 0   | 0   | 0   | reg <1488> | LSB |
| 0   | 0   | 1   | reg <1489> |     |
| 0   | 1   | 0   | reg <1490> |     |
| 0   | 1   | 1   | reg <1491> |     |
| 1   | 0   | 0   | reg <1492> |     |
| 1   | 0   | 1   | reg <1493> |     |
| 1   | 1   | 0   | reg <1494> |     |
| 1   | 1   | 1   | reg <1495> | MSB |

#### Table 40: 3-bit LUT12 Truth Table

| IN2 | IN1 | IN0 | OUT        |     |
|-----|-----|-----|------------|-----|
| 0   | 0   | 0   | reg <1520> | LSB |
| 0   | 0   | 1   | reg <1521> |     |
| 0   | 1   | 0   | reg <1522> |     |
| 0   | 1   | 1   | reg <1523> |     |
| 1   | 0   | 0   | reg <1524> |     |
| 1   | 0   | 1   | reg <1525> |     |
| 1   | 1   | 0   | reg <1526> |     |
| 1   | 1   | 1   | reg <1527> | MSB |

#### Table 41: 3-bit LUT13 Truth Table

| IN2 | IN1 | IN0 | OUT        |     |
|-----|-----|-----|------------|-----|
| 0   | 0   | 0   | reg <1560> | LSB |
| 0   | 0   | 1   | reg <1561> |     |
| 0   | 1   | 0   | reg <1562> |     |
| 0   | 1   | 1   | reg <1563> |     |
| 1   | 0   | 0   | reg <1564> |     |
| 1   | 0   | 1   | reg <1565> |     |
| 1   | 1   | 0   | reg <1566> |     |
| 1   | 1   | 1   | reg <1567> | MSB |

60 of 148



**PRELIMINARY** 

Each Macrocell, when programmed for a LUT function, uses a 8-bit register to define their output function:

3-Bit LUT7 is defined by reg<1351:1344>

3-Bit LUT8 is defined by reg<1383:1376>

3-Bit LUT9 is defined by reg<1423:1416>

3-Bit LUT10 is defined by reg<1455:1448>

3-Bit LUT11 is defined by reg<1495:1488>

3-Bit LUT12 is defined by reg<1527:1520>

3-Bit LUT13 is defined by reg<1567:1560>

#### 7.2 CNT/DLY/FSM TIMING DIAGRAMS

#### 7.2.1 Delay Mode (edge select: both, counter data: 3) CNT/DLY0 to CNT/DLY7



Figure 32: Delay Mode Timing Diagram



**PRELIMINARY** 

### 7.2.2 Count Mode (count data: 3), Counter Reset (rising edge detect) CNT/DLY0 to CNT/DLY7



**Figure 33: Counter Mode Timing Diagram** 



**PRELIMINARY** 

#### 7.2.3 One-Shot Mode CNT/DLY0 to CNT/DLY7

This macrocell will generate a pulse whenever a selected edge is detected on its input. Register bits set the edge selection. The pulse width determines by counter data and clock selection properties.

The output pulse polarity (non-inverted or inverted) is selected by register bit. Any incoming edges will be ignored during the pulse width generation. The following diagram shows one-shot function for non-inverted output.



This macrocell generates a high level pulse with a set width (defined by counter data) when detecting the respective edge. It does not restart while pulse is high.

#### 7.2.4 Frequency Detection Mode CNT/DLY0 to CNT/DLY7

Rising Edge: The output goes high if the time between two successive edges is less than the delay. The output goes low if the second rising edge has not come after the last rising edge in specified time.

Falling Edge: The output goes high if the time between two falling edges is less than the set time. The output goes low if the second falling edge has not come after the last falling edge in specified time.

Both Edge: The output goes high if the time between the rising and falling edges is less than the set time, which is equivalent to the length of the pulse. The output goes low if after the last rising/falling edge and specified time, the second edge has not come.



Figure 35: Frequency Detection Mode Timing Diagram



**PRELIMINARY** 

### 7.2.5 Edge Detection Mode CNT/DLY1 to CNT/DLY7

The macrocell generates high level short pulse when detecting the respective edge. See Table 8.



Figure 36: Edge Detection Mode Timing Diagram



**PRELIMINARY** 

29-Dec-2017

### 7.2.6 Delay Mode CNT/DLY0 to CNT/DLY7

The macrocell shifts the respective edge to a set time and restarts by appropriate edge. It works as a filter if the input signal is shorter than the delay time.



Figure 37: Delay Mode Timing Diagram

#### 7.2.7 CNT/FSM Mode CNT/DLY0

**Datasheet** 



Figure 38: CNT/FSM Timing Diagram (reset rising edge mode, oscillator is forced on, UP=0) for Counter Data = 3





Figure 39: CNT/FSM Timing Diagram (set rising edge mode, oscillator is forced on, UP=0) for Counter Data = 3



Figure 40: CNT/FSM Timing Diagram (reset rising edge mode, oscillator is forced on, UP=1) for Counter Data = 3



**PRELIMINARY** 



Figure 41: CNT/FSM Timing Diagram (set rising edge mode, oscillator is forced on, UP=1) for Counter Data = 3

#### 7.2.8 Difference in Counter Value for Counter, Delay, One-Shot and Frequency Detect Modes

There is a difference in counter value for Counter and Delay/One-Shot/Frequency Detect modes. The counter value is shifted for two rising edges of the clock signal in Delay/One-Shot/Frequency Detect modes compared to Counter mode. See Figure 42



Figure 42: Counter Value, Counter Data = 3



**PRELIMINARY** 

#### 7.3 4-BIT LUT OR 16-BIT COUNTER / DELAY MACROCELL

There is one macrocell that can serve as either 4-bit LUT or as 16-bit Counter / Delay. When used to implement LUT function, the 4-bit LUT takes in four input signals from the Connection Matrix and produces a single output, which goes back into the Connection Matrix or can be connected to CNT/DLY's input or LUT/DFF's input. When used to implement 16-Bit Counter / Delay function, two of the four input signals from the connection matrix go to the external clock (ext\_CLK) and reset (DLY\_in/CNT\_Reset) for the counter/delay, with the output going back to the connection matrix.

This macrocell has an optional Finite State Machine (FSM) function. There are two additional matrix inputs for Up and Keep to support FSM functionality.

This macrocell can also operate in a one-shot mode, which will generate an output pulse of user-defined width.

This macrocell can also operate in a frequency detection.

This macrocell can have its active count value read via I<sup>2</sup>C. See Section 14.5.3 for further details

#### 7.3.1 4-Bit LUT or 16-Bit CNT/DLY Block Diagram



Figure 43: 4-bit LUT0 or CNT/DLY0



**PRELIMINARY** 

### 7.3.2 4-Bit LUT or 16-Bit Counter / Delay Macrocells Used as 4-Bit LUTs

Table 42: 4-bit LUT0 Truth Table

| IN3 | IN2 | IN1 | IN0 | OUT       |     |
|-----|-----|-----|-----|-----------|-----|
| 0   | 0   | 0   | 0   | reg<1288> | LSB |
| 0   | 0   | 0   | 1   | reg<1289> |     |
| 0   | 0   | 1   | 0   | reg<1290> |     |
| 0   | 0   | 1   | 1   | reg<1291> |     |
| 0   | 1   | 0   | 0   | reg<1292> |     |
| 0   | 1   | 0   | 1   | reg<1293> |     |
| 0   | 1   | 1   | 0   | reg<1294> |     |
| 0   | 1   | 1   | 1   | reg<1295> |     |
| 1   | 0   | 0   | 0   | reg<1296> |     |
| 1   | 0   | 0   | 1   | reg<1297> |     |
| 1   | 0   | 1   | 0   | reg<1298> |     |
| 1   | 0   | 1   | 1   | reg<1299> |     |
| 1   | 1   | 0   | 0   | reg<1300> |     |
| 1   | 1   | 0   | 1   | reg<1301> |     |
| 1   | 1   | 1   | 0   | reg<1302> |     |
| 1   | 1   | 1   | 1   | reg<1303> | MSB |

This Macrocell, when programmed for a LUT function, uses a 16-bit register to define their output function:

4-Bit LUT0 is defined by reg<1303:1288>

Table 43: 4-bit LUT Standard Digital Functions

| Function | MSB |   |   |   |   |   |   |   |   |   |   |   |   |   |   | LSB |
|----------|-----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|-----|
| AND-4    | 1   | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0   |
| NAND-4   | 0   | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1   |
| OR-4     | 1   | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0   |
| NOR-4    | 0   | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1   |
| XOR-4    | 0   | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0   |
| XNOR-4   | 1   | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1   |



**PRELIMINARY** 

### 8 Analog Comparators

There are two General Purpose Rail-to-Rail Analog Comparator (ACMP) macrocells in the SLG46824. In order for the ACMP cells to be used in a GreenPAK design, the power up signals (ACMP0L\_pd and ACMP1L\_pd) need to be active. By connecting to signals coming from the Connection Matrix, it is possible to have each ACMP be on continuously, off continuously, or switched on periodically based on a digital signal coming from the Connection Matrix. When ACMP is powered down, output is low.

ACMPs are optimized for low power operation.

Each of the ACMP cells has a positive input signal that can be provided by a variety of external sources, and can also have a selectable gain stage before connection to the analog comparator. Each of the ACMP cells has a negative input signal that is either created from an internal VREF or provided by way of the external sources.

PWR UP = 1 => ACMP is powered up.

PWR UP =  $0 \Rightarrow$  ACMP is powered down.

During power-up, the ACMP output will remain LOW, and then become valid TBD  $\mu s$  (max) after power up signal goes high for ACMP0L and ACMP1L. Vref accuracy is optimized near TBD mV selection. Input bias current < 1 nA (typ). The Gain divider is unbuffered and consists of 1 M $\Omega$  resistors. IN- voltage range: 0 – 2.016 V.

It is possible to enable Low Pass Filter (LPF) either on ACMP IN+ or on ACMP OUT.

Each cell also has a hysteresis selection, to offer hysteresis of 0 mV / 32 mV / 64 mV / 192 mV.

ACMP0L IN+ options are IO11 ACMP1L IN+ options are IO12



**PRELIMINARY** 

#### 8.1 ACMPOL BLOCK DIAGRAM



Figure 44: ACMP0L Block Diagram



**PRELIMINARY** 

#### 8.2 ACMP1L BLOCK DIAGRAM



Figure 45: ACMP1L Block Diagram



**PRELIMINARY** 

## 9 Programmable Delay / Edge Detector

The SLG46824 has a programmable time delay logic cell available that can generate a delay that is selectable from one of four timings (time 2) configured in the GreenPAK Designer. The programmable time delay cell can generate one of four different delay patterns, rising edge detection, falling edge detection, both edge detection and both edge delay. These four patterns can be further modified with the addition of delayed edge detection, which adds an extra unit of delay as well as glitch rejection during the delay period. See the timing diagrams below for further information.

Note 5: The input signal must be longer than the delay, otherwise it will be filtered out.



Figure 46: Programmable Delay

#### 9.1 PROGRAMMABLE DELAY TIMING DIAGRAM - EDGE DETECTOR OUTPUT



Figure 47: Edge Detector Output

Please refer to Table 8.



**PRELIMINARY** 

## 10 Additional Logic Function. Deglitch Filter

The SLG46824 has one Deglitch Filter macrocell with inverter function that is connected directly to the Connection Matrix inputs and outputs. In addition, this macrocell can be configured as an Edge Detector, with the following settings:

- · Rising Edge Detector
- Falling Edge Detector
- Both Edge Detector
- · Both Edge Delay



Figure 48: Deglitch Filter / Edge Detector



**PRELIMINARY** 

## 11 Voltage Reference (VREF)

#### 11.1 VOLTAGE REFERENCE OVERVIEW

The SLG46824 has a Voltage Reference Macrocell to provide references to the two analog comparators. This macrocell can supply a user selection of fixed voltage reference. The macrocell also has the option to output reference voltage on IO9. See table below for the available selections for each analog comparator. Also see Figure 49 below, which shows the reference output structure.

#### 11.2 VREF SELECTION TABLE

**Table 44: VREF Selection Table** 

| SEL<5:0> | VREF  | SEL<5:0> | VREF     |  |
|----------|-------|----------|----------|--|
| 0        | 0.032 | 32       | 1.056    |  |
| 1        | 0.064 | 33       | 1.088    |  |
| 2        | 0.096 | 34       | 1.12     |  |
| 3        | 0.128 | 35       | 1.152    |  |
| 4        | 0.16  | 36       | 1.184    |  |
| 5        | 0.192 | 37       | 1.216    |  |
| 6        | 0.224 | 38       | 1.248    |  |
| 7        | 0.256 | 39       | 1.28     |  |
| 8        | 0.288 | 40       | 1.312    |  |
| 9        | 0.32  | 41       | 1.344    |  |
| 10       | 0.352 | 42       | 1.376    |  |
| 11       | 0.384 | 43       | 1.408    |  |
| 12       | 0.416 | 44       | 1.44     |  |
| 13       | 0.448 | 45       | 1.472    |  |
| 14       | 0.48  | 46       | 1.504    |  |
| 15       | 0.512 | 47       | 1.536    |  |
| 16       | 0.544 | 48       | 1.568    |  |
| 17       | 0.576 | 49       | 1.6      |  |
| 18       | 0.608 | 50       | 1.632    |  |
| 19       | 0.64  | 51       | 1.664    |  |
| 20       | 0.672 | 52       | 1.696    |  |
| 21       | 0.704 | 53       | 1.728    |  |
| 22       | 0.736 | 54       | 1.76     |  |
| 23       | 0.768 | 55       | 1.792    |  |
| 24       | 0.8   | 56       | 1.824    |  |
| 25       | 0.832 | 57       | 1.856    |  |
| 26       | 0.864 | 58       | 1.888    |  |
| 27       | 0.896 | 59       | 1.92     |  |
| 28       | 0.928 | 60       | 1.952    |  |
| 29       | 0.96  | 61       | 1.984    |  |
| 30       | 0.992 | 62       | 2.016    |  |
| 31       | 1.024 | 63       | External |  |



**PRELIMINARY** 

@ 2017 Dialog Semiconductor

#### 11.3 VREF BLOCK DIAGRAM



Figure 49: Voltage Reference Block Diagram



**PRELIMINARY** 

## 12 Clocking

The SLG46824 has three internal oscillators to support a variety of applications:

- Oscillator0 (2.048 kHz)
- · Oscillator1 (2.048 MHz)
- · Oscillator2 (25 MHz).

There are two divider stages for each oscillator that gives the user flexibility for introducing clock signals to connection matrix, as well as various other Macrocells. The predivider (first stage) for Oscillator allows the selection of /1, /2, /4 or /8 to divide down frequency from the fundamental. The second stage divider has an input of frequency from the predivider, and outputs one of eight different frequencies divided by /1, /2, /3, /4, /8, /12, /24 or /64 on Connection Matrix Input lines <27>, <28> and <29>. Please see Figure 53 below, for more details on the SLG46824 clock scheme.

Oscillator2 (25 MHz) has an additional function of 100 ns delayed startup, which can be enabled/disabled by reg <1052>. This function is recommended to use when analog blocks are used along with the Oscillator.

The Matrix Power Down/Force On function allows switching off or force on the oscillator using an external pin. The Matrix Power Down/Force On (Connection Matrix Output <72>, <73>, <74>) signal has the highest priority. The OSC operates according to the following table:

**Table 45: Oscillator Operation Mode Configuration Settings** 

| POR               | External Clock<br>Selection | Signal From<br>Connection<br>Matrix | Register:<br>Power Down or<br>Force On by<br>Matrix Input | Regster: Auto<br>Power On or<br>Force On | OSC Enable<br>Signal from<br>CNT/DLY<br>Macrocells | OSC<br>Operation<br>Mode            |
|-------------------|-----------------------------|-------------------------------------|-----------------------------------------------------------|------------------------------------------|----------------------------------------------------|-------------------------------------|
| 0                 | X                           | X                                   | X                                                         | Х                                        | Х                                                  | OFF                                 |
| 1                 | 1                           | Х                                   | Х                                                         | Х                                        | Х                                                  | Internal OSC is<br>OFF, logic is ON |
| 1                 | 0                           | 1                                   | 0                                                         | X                                        | Х                                                  | OFF                                 |
| 1                 | 0                           | 1                                   | 1                                                         | Х                                        | Х                                                  | ON                                  |
| 1                 | 0                           | 0                                   | Х                                                         | 1                                        | Х                                                  | ON                                  |
| 1                 | 0                           | 0                                   | Х                                                         | 0                                        | CNT/DLY requires OSC                               | ON                                  |
| 1                 | 0                           | 0                                   | Х                                                         | 0                                        | CNT/DLY does not require OSC                       | OFF                                 |
| Note 6: The OSC w | ill run only when any ma    | acrocell that uses OSC              | is powered on.                                            | •                                        | •                                                  |                                     |



**PRELIMINARY** 

@ 2017 Dialog Semiconductor

### 12.1 OSCILLATOR0 (2.048 KHZ)



Figure 50: Oscillator0 Block Diagram



**PRELIMINARY** 

### 12.2 OSCILLATOR1 (2.048 MHZ)



Figure 51: Oscillator1 Block Diagram



**PRELIMINARY** 

### 12.3 OSCILLATOR2 (25 MHZ)



Figure 52: Oscillator2 Block Diagram



**PRELIMINARY** 

#### 12.4 CLOCK SCHEME



Figure 53: Clock Scheme

#### 12.5 EXTERNAL CLOCKING

The SLG46824 supports several ways to use an external, higher accuracy clock as a reference source for internal operations.

#### 12.5.1 IO0 Source for Oscillator0 (2.048 kHz)

When reg<1042> is set to 1, an external clocking signal on IO0 will be routed in place of the internal oscillator derived 2.048 kHz clock source. See Figure 50. The high and low limits for frequency that can be selected are TBD MHz and TBD MHz.

#### 12.5.2 IO10 Source for Oscillator1 (2.048 MHz)

When reg<1026> is set to 1, an external clocking signal on IO10 will be routed in place of the internal oscillator derived 2.048 MHz clock source. See Figure 51. The high and low limits for frequency that can be selected are TBD MHz and TBD MHz.

#### 12.5.3 IO8 Source for Oscillator2 (25 MHz)

When reg<1034> is set to 1, an external clocking signal on IO8 will be routed in place of the internal oscillator derived 25 MHz clock source. See Figure 52. The high and low limits for frequency that can be selected are TBD MHz and TBD MHz.

### **SLG46824**



## GreenPAK Programmable Mixed Signal Matrix with In System Programmability

**PRELIMINARY** 

### 13 Power On Reset (POR)

The SLG46824 has a power-on reset (POR) macrocell to ensure correct device initialization and operation of all macrocells in the device. The purpose of the POR circuit is to have consistent behavior and predictable results when the  $V_{DD}$  power is first ramping to the device, and also while the  $V_{DD}$  is falling during power-down. To accomplish this goal, the POR drives a defined sequence of internal events that trigger changes to the states of different macrocells inside the device, and finally to the state of the IOs.

#### 13.1 GENERAL OPERATION

The SLG46824 is guaranteed to be powered down and non-operational when the  $V_{DD}$  voltage (voltage on PIN1) is less than Power Off Threshold (see in Table 4), but not less than -0.6 V. Another essential condition for the chip to be powered down is that no voltage higher (Note 7) than the  $V_{DD}$  voltage is applied to any other PIN. For example, if  $V_{DD}$  voltage is 0.3 V, applying a voltage higher than 0.3 V to any other PIN is incorrect, and can lead to incorrect or unexpected device behavior.

Note 7: There is a 0.6 V margin due to forward drop voltage of the ESD protection diodes.

To start the POR sequence in the SLG46824, the voltage applied on the  $V_{DD}$  should be higher than the Power\_ON threshold (Note 8). The full operational  $V_{DD}$  range for the SLG46824 is 2.3 V to 5.5 V. This means that the  $V_{DD}$  voltage must ramp up to the operational voltage value, but the POR sequence will start earlier, as soon as the  $V_{DD}$  voltage rises to the Power\_ON threshold. After the POR sequence has started, the SLG46824 will have a typical period of time to go through all the steps in the sequence (noted in the datasheet for that device), and will be ready and completely operational after the POR sequence is complete.

Note 8: The Power\_ON threshold is defined in Table 4.

To power down the chip the  $V_{DD}$  voltage should be lower than the operational and to guarantee that chip is powered down it should be less than Power Off Threshold.

All PINs are in high impedance state when the chip is powered down and while the POR sequence is taking place. The last step in the POR sequence releases the IO structures from the high impedance state, at which time the device is operational. The pin configuration at this point in time is defined by the design programmed into the chip. Also as it was mentioned before the voltage on PINs can't be bigger than the  $V_{DD}$ , this rule also applies to the case when the chip is powered on.



**PRELIMINARY** 

#### 13.2 POR SEQUENCE

The POR system generates a sequence of signals that enable certain macrocells. The sequence is shown in Figure 54.



As can be seen from Figure 54 after the  $V_{DD}$  has start ramping up and crosses the Power\_ON threshold, first, the on-chip NVM memory is reset. Next the chip reads the data from NVM, and transfers this information to a CMOS Latch that serves to configure each macrocell, and the Connection Matrix which routes signals between macrocells. The third stage causes the reset of the input pins, and then to enable them. After that, the LUTs are reset and become active. After LUTs the Delay cells, RC OSC, DFFs, Latches and Pipe Delay are initialized. Only after all macrocells are initialized internal POR signal (POR macrocell output) goes from LOW to HIGH. The last portion of the device to be initialized are the output pins, which transition from high impedance to active at this point.

The typical time that takes to complete the POR sequence varies by device type in the GreenPAK family. It also depends on many environmental factors, such as: slew rate, V<sub>DD</sub> value, temperature and even will vary from chip to chip (process influence).

### 13.3 MACROCELLS OUTPUT STATES DURING POR SEQUENCE

To have a full picture of SLG46824 operation during powering and POR sequence, review the overview the macrocell output states during the POR sequence (Figure 55 describes the output signals states).

First, before the NVM has been reset, all macrocells have their output set to logic LOW (except the output pins which are in high impedance state). On the next step, some of the macrocells start initialization: input pins output state becomes LOW; LUTs also output LOW. Only P DLY macrocell configured as edge detector becomes active at this time. After that input pins are enabled.



**PRELIMINARY** 

Next, only LUTs are configured. Next, all other macrocells are initialized. After macrocells are initialized, internal POR matrix signal switches from LOW to HIGH. The last are output pins that become active and determined by the input signals.



Figure 55: Internal Macrocell States during POR sequence

#### 13.3.1 Initialization

All internal macrocells by default have initial low level. Starting from indicated power-up time of 1.62 V to 1.98 V, macrocells in SLG46824 are powered on while forced to the reset state, All outputs are in Hi-Z and chip starts loading data from NVM. Then the reset signal is released for internal macrocells and they start to initialize according to the following sequence:

- 1. Input pins, ACMP, pull up/down;
- 2. LUTs;
- 3. DFFs, Delays/Counters, Pipe Delay;
- 4. POR output to matrix;
- 5. Output pin corresponds to the internal logic

The VREF output pin driving signal can precede POR output signal going high by 3  $\mu$ s to 5  $\mu$ s. The POR signal going high indicates the mentioned power-up sequence is complete.

Note 9: The maximum voltage applied to any pin should not be higher than the V<sub>DD</sub> level. There are ESD Diodes between pin -> V<sub>DD</sub> and pin -> GND on each

Datasheet Revision <2.0> 29-Dec-2017



**PRELIMINARY** 

pin. So if the input signal applied to pin is higher than  $V_{DD}$ , then current will sink through the diode to  $V_{DD}$ . Exceeding  $V_{DD}$  results in leakage current on the input pin, and  $V_{DD}$  will be pulled up, following the voltage on the input pin. There is no effect from input pin when input voltage is applied at the same time as  $V_{DD}$ .

#### 13.3.2 Power Down



Figure 56: Power Down

During powerdown, macrocells in SLG46824 are powered off after  $V_{DD}$  falling down below Power Off Threshold. Please note that during a slow rampdown, outputs can possibly switch state during this time.



**PRELIMINARY** 

## 14 I<sup>2</sup>C Serial Communications Macrocell

### 14.1 I<sup>2</sup>C SERIAL COMMUNICATIONS MACROCELL OVERVIEW

In the standard use case for the GreenPAK devices, the configuration choices made by the user are stored as bit settings in the Non-Volatile Memory (NVM), and this information is transferred at startup time to volatile RAM registers that enable the configuration of the macrocells. Other RAM registers in the device are responsible for setting the connections in the Connection Matrix to route signals in the manner most appropriate for the user's application.

The I<sup>2</sup>C Serial Communications Macrocell in this device allows an I<sup>2</sup>C bus Master to read and write this information via a serial channel directly to the RAM registers, allowing the remote re-configuration of macrocells, and remote changes to signal chains within the device.

An I<sup>2</sup>C bus Master is also able read and write other register bits that are not associated with NVM memory. As an example, the input lines to the Connection Matrix can be read as digital register bits. These are the signal outputs of each of the macrocells in the device, giving an I<sup>2</sup>C bus Master the capability to remotely read the current value of any macrocell.

The user has the flexibility to control read access and write access via registers bits reg<1795:1792>. See Section 15 for more details on I<sup>2</sup>C read/write memory protection.

#### 14.2 I<sup>2</sup>C SERIAL COMMUNICATIONS DEVICE ADDRESSING

Each command to the I<sup>2</sup>C Serial Communications macrocell begins with a Control Byte. The bits inside this Control Byte are shown in Figure 57. After the Start bit, the first four bits are a control code. Each bit in a control code can be sourced independently from the register or by value defined externally by IO5, IO4, IO3 and IO2. The LSB of the control code is defined by the value of IO2, while the MSB is defined by the value of IO5. The address source (either register bit or PIN) for each bit in the control code is defined by reg <1623:1620>. This gives the user flexibility on the chip level addressing of this device and other devices on the same I<sup>2</sup>C bus. The default control code is 0001. The Block Address is the next three bits (A10,A9, A8), which will define the most significant bits in the addressing of the data to be read or written by the command. The last bit in the Control Byte is the R/W bit, which selects whether a read command or write command is requested, with a "1" selecting for a Read command, and a "0" selecting for a Write command. This Control Byte will be followed by an Acknowledge bit (ACK), which is sent by this device to indicate successful communication of the Control Byte data.

In the I<sup>2</sup>C-bus specification and user manual, there are two groups of eight addresses (0000 xxx and 1111 xxx) that are reserved for the special functions, such as a system General Call address. If the user of this device choses to set the Control Code to either "1111" or "0000" in a system with other slave device, please consult the I<sup>2</sup>C-bus specification and user manual to understand the addressing and implementation of these special functions, to insure reliable operation.

In the read and write command address structure, there are a total of 11 bits of addressing, each pointing to a unique byte of information, resulting in a total address space of 16K bytes. The valid addresses are shown in the memory map in Figure 67.

With the exception of the Current Address Read command, all commands will have the Control Byte followed by the Word Address.



Figure 57: Basic Command Structure



**PRELIMINARY** 

#### 14.3 I<sup>2</sup>C SERIAL GENERAL TIMING

General timing characteristics for the I<sup>2</sup>C Serial Communications macrocell are shown in Figure 58. Timing specifications can be found in the Section 3.3.



Figure 58: I<sup>2</sup>C General Timing Characteristics

#### 14.4 I<sup>2</sup>C SERIAL COMMUNICATIONS COMMANDS

#### 14.4.1 Byte Write Command

Following the Start condition from the Master, the Control Code [4 bits], the Block Address [3 bits] and the R/W bit (set to "0"), are placed onto the I<sup>2</sup>C bus by the Master. After the SLG46824 sends an Acknowledge bit (ACK), the next byte transmitted by the Master is the Word Address. The Block Address (A10, A9, A8), combined with the Word Address (A7 through A0), together set the internal address pointer in the SLG46824 where the data byte is to be written. After the SLG46824 sends another Acknowledge bit, the Master will transmit the data byte to be written into the addressed memory location. The SLG46824 again provides an Acknowledge bit and then the Master generates a Stop condition. The internal write cycle for the data will take place at the time that the SLG46824 generates the Acknowledge bit.

It is possible to latch all IOs during  $I^2C$  write command to the register configuration data (block address A10A9A8 = 000), reg<1602>=1 - Enable. It means that IOs will remain their state until the write command is done.



Figure 59: Byte Write Command,  $R/\overline{W} = 0$ 



**PRELIMINARY** 

@ 2017 Dialog Semiconductor

#### 14.4.2 Sequential Write Command

The write Control Byte, Word Address and the first data byte are transmitted to the SLG46824 in the same way as in a Byte Write command. However, instead of generating a Stop condition, the Bus Master continues to transmit data bytes to the SLG46824. Each subsequent data byte will increment the internal address counter, and will be written into the next higher byte in the command addressing. As in the case of the Byte Write command, the internal write cycle will take place at the time that the SLG46824 generates the Acknowledge bit.



Figure 60: Sequential Write Command

#### 14.4.3 Current Address Read Command

The Current Address Read Command reads from the current pointer address location. The address pointer is incremented at the first STOP bit following any write control byte. For example, if a Sequential Read command (which contains a write control byte) reads data up to address n, the address pointer would get incremented to n+1 upon the STOP of that command. Subsequently, a Current Address Read that follows would start reading data at n+1. The Current Address Read Command contains the Control Byte sent by the Master, with the R/W bit = "1". The SLG46824 will issue an Acknowledge bit, and then transmit eight data bits for the requested byte. The Master will not issue an Acknowledge bit, and follow immediately with a Stop condition.



Figure 61: Current Address Read Command,  $R/\overline{W} = 1$ 

#### 14.4.4 Random Read Command

The Random Read command starts with a Control Byte (with R/W bit set to "0", indicating a write command) and Word Address to set the internal byte address, followed by a Start bit, and then the Control Byte for the read (exactly the same as the Byte Write command). The Start bit in the middle of the command will halt the decoding of a Write command, but will set the internal address



**PRELIMINARY** 

counter in preparation for the second half of the command. After the Start bit, the Bus Master issues a second control byte with the R/W bit set to "1", after which the SLG46824 issues an Acknowledge bit, followed by the requested eight data bits.



Figure 62: Random Read Command

#### 14.4.5 Sequential Read Command

The Sequential Read command is initiated in the same way as a Random Read command, except that once the SLG46824 transmits the first data byte, the Bus Master issues an Acknowledge bit as opposed to a Stop condition in a random read. The Bus Master can continue reading sequential bytes of data, and will terminate the command with a Stop condition.



Figure 63: Sequential Read Command

#### 14.5 CHIP CONFIGURATION DATA PROTECTION

The SLG46824 utilizes a scheme that allows a portion or the entire Register and NVM to be inhibited from being read or written/ erased. There are two bytes that define the register and NVM access or change. The first byte RPR defines the 2k register read and write protection. The second byte NPR defines the 2k NVM data configuration read and write protection. If desired, the protection lock bit (PRL) can be set so that protection may no longer be modified, thereby making the current protection scheme permanent. The status of the RPR and NPR can be determined by following a Random Read sequence. Changing the state of the RPR and NPR is accomplished with a Byte Write sequence with the requirements outlined in this section.

The RPR register is located on H'E0 address, while NPR is located on H'E1 address.

The RPR format is shown in Table 46, and the RPR bit functions are included in Table 47.

#### **Table 46: RPR Format**

|     | b7 | b6 | b5 | b4 | b3    | b2    | b1    | b0    |
|-----|----|----|----|----|-------|-------|-------|-------|
| RPR |    |    |    |    | RPRB3 | RPRB2 | RPRB1 | RPRB0 |

Datasheet Revision <2.0> 29-Dec-2017



**PRELIMINARY** 

**Table 47: RPR Bit Function Description** 

| Bit | Na    | ıme                        | Type | Description                                                                                                                          |
|-----|-------|----------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------|
|     | RPRB3 | 2k Register                | R/W* | 00: 2k register data is unprotected for write;                                                                                       |
| 3:2 | RPRB2 | Write<br>Selection<br>Bits | R/W* | 01: 2k register data is partly protected for write; Please refer to the Table 50. 10: 2k register data is fully protected for write. |
|     | RPRB1 | 2k Register                | R/W* | 00: 2k register data is unprotected for read;                                                                                        |
| 1:0 | RPRB0 | Read<br>Selection<br>Bits  | R/W* | 01: 2k register data is partly protected for read; Please refer to the Table 50. 10: 2k register data is fully protected for read.   |

<sup>\*</sup> Becomes read only after PRL is high. The content is permanently locked for write and erase after PRL is high.

The NPR format is shown in Table 48, and the NPR bit functions are included in Table 49.

**Table 48: NPR Format** 

|     | b7 | b6 | b5 | b4 | b3 | b2 | b1    | b0    |
|-----|----|----|----|----|----|----|-------|-------|
| NPR |    |    |    |    |    |    | NPRB1 | NPRB0 |

**Table 49: NPR Bit Function Description** 

| Bit | I     | Name                            |      | Description                                                                                                                                                                                             |
|-----|-------|---------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | NPRB1 | 2k NVM                          | R/W* | 00: 2k NVM Configuration data is unprotected for read and write/erase;                                                                                                                                  |
| 1:0 | NPRB0 | Configuration<br>Selection Bits | R/W* | 01: 2k NVM Configuration data is fully protected for read; 10: 2k NVM Configuration data is fully protected for write/erase. 11: 2k NVM Configuration data is fully protected for read and write/erase. |

<sup>\*</sup> Becomes read only after PRL is high. The content is permanently locked for write and erase after PRL is high.

The protection selection bits allow different levels of protection of the register and NVM Memory Array.

The Protect Lock Bit (PRL) is used to permanently lock (for write and erase) the current state of the RPRL and NPRL as well as NVM protection. A Logic 0 indicates that the protection byte can be modified, whereas a Logic 1 indicates the byte has been locked and can no longer be modified.

In this case it is impossible to erase the whole page E with protection bytes. The PRL is located at E4 address (reg <1824>).

There are nine read/write protect modes for the design sequence from being corrupted or copied. See Table 50 for details.

**Table 50: Read/Write Register Protection Options** 

|                                                   |        | Protection Modes Configuration |                         |                                  |                                           |                                           |              |               |                        |              |                     |
|---------------------------------------------------|--------|--------------------------------|-------------------------|----------------------------------|-------------------------------------------|-------------------------------------------|--------------|---------------|------------------------|--------------|---------------------|
| Configurations                                    | Unlock | Partly<br>Lock<br>Read         | Partly<br>Lock<br>Write | Partly<br>Lock<br>Read/<br>Write | Partly<br>Lock<br>Read &<br>Lock<br>Write | Lock<br>Read &<br>Partly<br>Lock<br>Write | Lock<br>Read | Lock<br>Write | Lock<br>Read/<br>Write | Test<br>Mode | Register<br>Address |
| RPR[1:0]                                          | 00     | 01                             | 00                      | 01                               | 01                                        | 10                                        | 10           | 00            | 10                     |              |                     |
| RPR[3:2]                                          | 00     | 00                             | 01                      | 01                               | 10                                        | 01                                        | 00           | 10            | 10                     |              |                     |
| I2C Byte Write Bit<br>Masking<br>(section 14.5.5) | R/W    | R/W                            | R/W                     | R/W                              | R                                         | W                                         | W            | R             | -                      | -            | C9                  |
| I2C Serial Reset<br>Command<br>(section 14.5.1)   | R/W    | R/W                            | R/W                     | R/W                              | R                                         | W                                         | W            | R             | -                      | -            | C8b'1               |



**PRELIMINARY** 

Table 50: Read/Write Register Protection Options

|                                                                                                          | Protection Modes Configuration |                        |                         |                                  |                                           |                                           |              |               |                        |              |                     |
|----------------------------------------------------------------------------------------------------------|--------------------------------|------------------------|-------------------------|----------------------------------|-------------------------------------------|-------------------------------------------|--------------|---------------|------------------------|--------------|---------------------|
| Configurations                                                                                           | Unlock                         | Partly<br>Lock<br>Read | Partly<br>Lock<br>Write | Partly<br>Lock<br>Read/<br>Write | Partly<br>Lock<br>Read &<br>Lock<br>Write | Lock<br>Read &<br>Partly<br>Lock<br>Write | Lock<br>Read | Lock<br>Write | Lock<br>Read/<br>Write | Test<br>Mode | Register<br>Address |
| RPR[1:0]                                                                                                 | 00                             | 01                     | 00                      | 01                               | 01                                        | 10                                        | 10           | 00            | 10                     |              |                     |
| RPR[3:2]                                                                                                 | 00                             | 00                     | 01                      | 01                               | 10                                        | 01                                        | 00           | 10            | 10                     |              |                     |
| Outputs Latching<br>During I2C Write                                                                     | R/W                            | R/W                    | R/W                     | R/W                              | R                                         | W                                         | W            | R             | -                      | -            | C8b'2               |
| Connection Matrix<br>Virtual Inputs<br>(section 5.3)                                                     | R/W                            | R/W                    | R/W                     | R/W                              | R                                         | W                                         | W            | R             | -                      | -            | 7A                  |
| Configuration Bits<br>for All Macrocells<br>(IOs, ACMPs,<br>Combination<br>Function<br>Macrocells, etc.) | R/W                            | W                      | R                       | -                                | -                                         | -                                         | W            | R             | -                      | -            |                     |
| Macrocells Inputs<br>Configuration<br>(Connection Matrix<br>Outputs)                                     | R/W                            | W                      | R                       | -                                | -                                         | -                                         | W            | R             | -                      | -            | 00~47               |
| Protection Mode<br>Selection                                                                             | R/W                            | R/W                    | R                       | R                                | R                                         | R                                         | R/W          | R             | R                      | R            | E4                  |
| Macrocells Output<br>Values (Connection<br>Matrix Inputs,<br>section                                     | R                              | R                      | R                       | R                                | R                                         | -                                         | -            | R             | -                      | R            | 74~79;7B            |
| Counter Current<br>Value                                                                                 | R                              | R                      | R                       | R                                | R                                         | -                                         | -            | R             | -                      | R            | 7C~7F               |
| Silicon Identification<br>Service Bits                                                                   | R                              | R                      | R                       | R                                | R                                         | R                                         | R            | R             | R                      | R            | F9b'3~F9<br>b'2     |
| I2C Control Code                                                                                         | R/W                            | R/W                    | R                       | R                                | R                                         | R                                         | R/W          | R             | R                      | R            | CAb'3~CA<br>b'0     |
| Page Erase byte                                                                                          | W**                            | W**                    | W**                     | W**                              | W**                                       | W**                                       | W**          | W**           | W**                    | W**          | E3                  |

| R/W                    | R/W Allow Read and Write Data            |  |  |  |  |
|------------------------|------------------------------------------|--|--|--|--|
| W                      | Allow Write Data Only                    |  |  |  |  |
| R Allow Read Data Only |                                          |  |  |  |  |
| -                      | The Data is protected for Read and Write |  |  |  |  |

R/W\* - Becomes read only if protection mode selection (lock bit) is set to 1.

R/W\*\* - Readable/writable depend on the "Trim mode enable" bit. If "Trim mode enable" bit value = 1, then trim bits are enable. If "Trim mode enable" bit value = 0, then trim bits are not writable.

W\*\* - Pages that can be erased are defined by NVM write protection

It is possible to read some data from macrocells, such as counter current value, connection matrix, f(1) computation macrocell stack and connection matrix virtual inputs. The I2C write will do not have any impact on data in case data comes from macrocell output, except Connection Matrix Virtual Inputs. The silicon identification service bits allows identifying silicon family, its revision, etc.



**PRELIMINARY** 

See Section 16 for detailed information on all registers.

#### 14.5.1 I<sup>2</sup>C Serial Reset Command

If  $l^2C$  serial communication is established with the device, it is possible to reset the device to initial power up conditions, including configuration of all macrocells, and all connections provided by the Connection Matrix. This is implemented by setting reg<1601>  $l^2C$  reset bit to "1", which causes the device to re-enable the Power On Reset (POR) sequence, including the reload of all register data from NVM. During the POR sequence, the outputs of the device will be in tri-state. After the reset has taken place, the contents of reg<1601> will be set to "0" automatically. The timing diagram shown below illustrates the sequence of events for this reset function.



**Figure 64: Reset Command Timing** 

#### 14.5.2 I<sup>2</sup>C Additional Options

When Output latching during  $I^2C$  write to the register configuration data (block address A10A9A8 = 000), reg<1602> = 1 allows all PINs output value to be latched while register content is changing. It will protect the output change due to configuration process during  $I^2C$  write in case multiple register bytes are changed. Inputs and internal macrocells retain their status during  $I^2C$  write.

See Section 16 for detailed information on all registers.

#### 14.5.3 Reading Counter Data via I<sup>2</sup>C

The current count value in three counters in the device can be read via I<sup>2</sup>C. The counters that have this additional functionality are 16-bit CNT0, and 8-bit counters CNT2 and CNT4.

### 14.5.4 I<sup>2</sup>C Expander

In addition to the eight Connection Matrix Virtual Inputs, the SLG46824 chip has four pins which can be used as an  $I^2$ C Expander. These four pins are IO0, IO5, IO6, and IO9.

Each of these pins can be used as an  $I^2C$  Expander output or used as a normal pin. Also each of these four expander outputs have initial state settings which are specified in reg <1599:1592>.

Datasheet Revision <2.0> 29-Dec-2017



**PRELIMINARY** 

## 14.5.5 I<sup>2</sup>C Byte Write Bit Masking

The I<sup>2</sup>C macrocell inside SLG46824 supports masking of individual bits within a byte that is written to the RAM memory space. This function is supported across the entire RAM memory space. To implement this function, the user performs a Byte Write Command (see Section 14.4.1 for details) on the I<sup>2</sup>C Byte Write Mask Register (address 0C9H) with the desired bit mask pattern. This sets a bit mask pattern for the target memory location that will take effect on the next Byte Write Command to this register byte. Any bit in the mask that is set to "1" in the I<sup>2</sup>C Byte Write Mask Register will mask the effect of changing that particular bit in the target register, during the next Byte Write Command. The contents of the I<sup>2</sup>C Byte Write Mask Register are reset (set to 00h) after valid Byte Write Command. If the next command received by the device is not a Byte Write Command, the effect of the bit masking function will be aborted, and the I<sup>2</sup>C Byte Write Mask Register will be reset with no effect. Figure 65 below shows an example of this function.



Figure 65: Example of I<sup>2</sup>C Byte Write Bit Masking



**PRELIMINARY** 

#### 15 NVM with a Software Write Protection 2-Kbit

The SLG46824 provides 2,048 bits of Serial Electrically Erasable Memory internally organized as 16 pages of 16 bytes. The protection settings of the device can be made permanent if desired.

#### 15.1 SERIAL NVM WRITE OPERATIONS

Write access to the NVM is possible by setting A3 A2 A1 A0 to "0000", which allows serial write data for a single page only. Upon receipt of the proper Device Address and Word Address bytes, the SLG46824 will send an ACK. The device will then be ready to receive page data, which is 16 sequential writes of 8-bit data words. The SLG46824 will respond with an ACK after each data word is received. The addressing device, such as a bus Master, must then terminate the write operation with a Stop condition after all page data is written. At that time the GPAK will enter an internally self-timed write cycle, which will be completed within twR (20 ms). While the data is being written into the NVM Memory Array, all inputs, outputs, internal logic and I<sup>2</sup>C access to the Register data will be operational/valid. Please refer to Figure 67 for the SLG46824 Memory Map.

Note 10: The 16 programmed bytes should be in the same page.

Data "1" cannot be re-programmed as data "0" without erasure. Each byte can only be programmed one time without erasure.



Figure 66: Page Write Command

A10 will be ignored during communication to SLG46824.

A9 = 1 will enable access to the NVM.

A9 = 1 and A8 = 0 corresponds to the 2K bits chip configuration NVM data.

A9 = 1 and A8 = 1A3, A2, A1, and A0 should be 0000 for the page write operation.

In a single page, if the content of only one byte needs to be programmed, the content of the other 15 bytes should be set to 0x00 except for the byte with custom content.

95 of 148

Addres



GreenPAK Programmable Mixed Signal Matrix with In System Programmability

@ 2017 Dialog Semiconductor

| Highest I <sup>2</sup> C | I <sup>2</sup> C E | Block Addı | ress   | Memory Space                        |
|--------------------------|--------------------|------------|--------|-------------------------------------|
| Address = 000h           | A10 = 0            | A9 = 0     | A8 = 0 | 2 Kbits Register Data Configuration |
|                          | A10 = 0            | A9 = 0     | A8 = 1 | Not Used                            |
|                          | A10 = 0            | A9 = 1     | A8 = 0 | 2 Kbits NVM Data Configuration      |
|                          | A10 = 0            | A9 = 1     | A8 = 1 | Reserved                            |
|                          | A10 = 1            | A9 = X     | A8 = X | Not Used                            |

Highest I<sup>2</sup>C

Figure 67: Memory Map

#### 15.2 SERIAL NVM READ OPERATIONS

There are three read operations:

- **Current Address Read**
- Random Address Read
- Sequential Read

Please refer to the Section 14 for more details.

#### 15.3 SERIAL NVM ERASE OPERATIONS

The erase scheme allows a portion or the 2K bits NVM chip configuration to be erased by modifying the contents of the Erase Register (ERSR). Changing the state of the ERSR is accomplished with a Byte Write sequence with the requirements outlined in this section.

The ERSR register is located on XX address.

The ERSR format is shown in Table 51, and the ERSR bit functions are included in Table 52.

Table 51: Erase Register Bit format

|                        | b7   | b6 | b5 | b4     | b3     | b2     | b1     | b0     |
|------------------------|------|----|----|--------|--------|--------|--------|--------|
| Page Erase<br>Register | ERSE |    | I  | ERSEB4 | ERSEB3 | ERSEB2 | ERSEB1 | ERSEB0 |



**PRELIMINARY** 

Table 52: Erase Register Bit Function Description

| Bit | Name   | Name Type       |   | Description                                                                                                                                                                        |
|-----|--------|-----------------|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | ERSE   | Erase<br>Enable | W | Setting b7 bit to "1" will causes the NVM erase: full NVM (4K bits) erase for ERSCHIP = 1 (reg <1973>) if DIS_ERSCHIP = 0 (reg <1972>) or page erase for ERSCHIP = 0 (reg <1973>). |
| 6   |        |                 |   |                                                                                                                                                                                    |
| 5   |        |                 |   |                                                                                                                                                                                    |
| 4   | ERSEB4 |                 | W |                                                                                                                                                                                    |
| 3   | ERSEB3 | Page            | W |                                                                                                                                                                                    |
| 2   | ERSEB2 | Selection       | W |                                                                                                                                                                                    |
| 1   | ERSEB1 | for Erase       | W |                                                                                                                                                                                    |
| 0   | ERSEB0 |                 | W |                                                                                                                                                                                    |

Upon receipt of the proper Device Address and Erase Register Address, the SLG46824 will send an ACK. The device will then be ready to receive Erase Register data. The SLG46824 will respond with an ACK after Erase Register data word is received. The addressing device, such as a bus Master, must then terminate the write operation with a Stop condition. At that time the GPAK will enter an internally self-timed erase cycle, which will be completed within t<sub>ER</sub> (max 20 ms). While the data is being written into the Memory Array, all inputs, outputs, internal logic and I<sup>2</sup>C access to the Register data will be operational/valid.

After the erase has taken place, the contents of ERSE bits will be set to "0" automatically. Erase will be triggered by Stop Bit in  $I^2C$  command.

Datasheet Revision <2.0> 29-Dec-2017



**PRELIMINARY** 

## 16 Register Definitions

|          | Address        | 0               |                                                               | I <sup>2</sup> C Interface |       |
|----------|----------------|-----------------|---------------------------------------------------------------|----------------------------|-------|
| Byte     | Register Bit   | Signal Function | Register Bit Definition                                       | Read                       | Write |
| Matrix   | Output         |                 |                                                               | 1                          |       |
| 00       | reg<5:0>       | Matrix OUT0     | IN0 of LUT2_0 or Clock Input of DFF0                          |                            |       |
| 00       | reg<11:6>      | Matrix OUT1     | IN1 of LUT2_0 or Data Input of DFF0                           |                            |       |
| 01       | 10g \ 11.02    | INIAUTA GOTT    | INVIOLEGIZ_0 of Bata input of Bi 1 o                          |                            |       |
| 01       | reg<17:12>     | Matrix OUT2     | IN0 of LUT2_3 or Clock Input of PGEN                          |                            |       |
| 02       |                |                 |                                                               |                            |       |
| 02       | reg<23:18>     | Matrix OUT3     | IN1 of LUT2_3 or nRST of PGEN                                 |                            |       |
| 03       | reg<29:24>     | Matrix OUT4     | IN0 of LUT2_1 or Clock Input of DFF1                          |                            |       |
| 03       | reg<35:30>     | Matrix OUT5     | IN1 of LUT2_1 or Data Input of DFF1                           |                            |       |
| 04<br>05 | reg<41:36>     | Matrix OUT6     | IN0 of LUT2_2 or Clock Input of DFF2                          |                            |       |
| 05       | reg<47:42>     | Matrix OUT7     | IN1 of LUT2_2 or Data Input of DFF2                           |                            |       |
| 06       | reg<53:48>     | Matrix OUT8     | IN0 of LUT3_0 or Clock Input of DFF3                          |                            |       |
| 06<br>07 | reg<59:54>     | Matrix OUT9     | IN1 of LUT3_0 or Data Input of DFF3                           |                            |       |
| 07       | reg<65:60>     | Matrix OUT10    | IN2 of LUT3_0 or nRST(nSET) of DFF3                           |                            |       |
| 08       | reg<71:66>     | Matrix OUT11    | IN0 of LUT3_1 or Clock Input of DFF4                          |                            |       |
| 09       | reg<77:72>     | Matrix OUT12    | IN1 of LUT3_1 or Data Input of DFF4                           |                            |       |
| 09<br>0A | reg<83:78>     | Matrix OUT13    | IN2 of LUT3_1 or nRST(nSET) of DFF4                           |                            |       |
| 0A<br>0B | reg<89:84>     | Matrix OUT14    | IN0 of LUT3_2 or Clock Input of DFF5                          |                            |       |
| 0B       | reg<95:90>     | Matrix OUT15    | IN1 of LUT3_2 or Data Input of DFF5                           |                            |       |
| 0C       | reg<101:96>    | Matrix OUT16    | IN2 of LUT3_2 or nRST(nSET) of DFF5                           |                            |       |
| 0C<br>0D | reg<107:102>   | Matrix OUT17    | IN0 of LUT3_3 or Clock Input of DFF6                          |                            |       |
| 0D<br>0E | reg<113:108>   | Matrix OUT18    | IN1 of LUT3_3 or Data Input of DFF6                           |                            |       |
| 0E       | reg<119:114>   | Matrix OUT19    | IN2 of LUT3_3 or nRST(nSET) of DFF6                           |                            |       |
| 0F       | reg<125:120>   | Matrix OUT20    | IN0 of LUT3_4 or Clock Input of DFF7                          |                            |       |
| 0F       | reg<131:126>   | Matrix OUT21    | IN1 of LUT3_4 or Data Input of DFF7                           |                            |       |
| 10       | 109 - 101.120/ | Widdin OO121    | int of colo_4 of Data input of DFF1                           |                            |       |
| 10       | reg<137:132>   | Matrix OUT22    | IN2 of LUT3_4 or nRST(nSET) of DFF7                           |                            |       |
| 11       | reg<143:138>   | Matrix OUT23    | IN0 of LUT3_5 or Clock Input of DFF8                          |                            |       |
| 12       | reg<149:144>   | Matrix OUT24    | IN1 of LUT3_5 or Data Input of DFF8                           |                            |       |
| 12<br>13 | reg<155:150>   | Matrix OUT25    | IN2 of LUT3_5 or nRST(nSET) of DFF8                           |                            |       |
| 13<br>14 | reg<161:156>   | Matrix OUT26    | IN0 of LUT3_6 or Input of Pipe Delay or UP Signal of RIPP CNT |                            |       |



|          | Address      | Simulation      | Deviste Bit Definition                                                                                 | I <sup>2</sup> C Int | erface |
|----------|--------------|-----------------|--------------------------------------------------------------------------------------------------------|----------------------|--------|
| Byte     | Register Bit | Signal Function | Register Bit Definition                                                                                | Read                 | Write  |
| 14       | reg<167:162> | Matrix OUT27    | IN1 of LUT3_6 or nRST of Pipe Delay or STB of RIPP CNT                                                 |                      |        |
| 15       | reg<173:168> | Matrix OUT28    | IN2 of LUT3_6 or Clock of Pipe De-<br>lay_RIPP_CNT                                                     |                      |        |
| 15<br>16 | reg<179:174> | Matrix OUT29    | Reserved                                                                                               |                      |        |
| 16<br>17 | reg<185:180> | Matrix OUT30    | MULTFUNC_16BIT_0: IN0 of LUT4_0 or Clock Input of DFF9 or Delay0 Input (or Counter0 RST/SET Input)     |                      |        |
| 17       | reg<191:186> | Matrix OUT31    | MULTFUNC_16BIT_0: IN1 of LUT4_0 or nRST of DFF9 or External Clock Input of Delay0 (or Counter0)        |                      |        |
| 18       | reg<197:192> | Matrix OUT32    | MULTFUNC_16BIT_0: IN2 of LUT4_0 or nSET of DFF9 or KEEP Input of FSM0                                  |                      |        |
| 18<br>19 | reg<203:198> | Matrix OUT33    | MULTFUNC_16BIT_0: IN3 of LUT4_0 or Data Input of DFF9 or UP Input of FSM0                              |                      |        |
| 19<br>1A | reg<209:204> | Matrix OUT34    | MULTFUNC_8BIT_1: IN0 of LUT3_7 or Clock Input of DFF10                                                 |                      |        |
| 1A       | reg<215:210> | Matrix OUT35    | MULTFUNC_8BIT_1: IN1 of LUT3_7 or nRST/nSET of DFF10 or External Clock Input of Delay1 (or Counter1)   |                      |        |
| 1B       | reg<221:216> | Matrix OUT36    | MULTFUNC_8BIT_1: IN2 of LUT3_7 or Data Input of DFF10 or Delay1 Input (or Counter1 RST Input)          |                      |        |
| 1B<br>1C | reg<227:222> | Matrix OUT37    | MULTFUNC_8BIT_2: IN0 of LUT3_8 or Clock Input of DFF11                                                 |                      |        |
| 1C<br>1D | reg<233:228> | Matrix OUT38    | MULTFUNC_8BIT_2: IN1 of LUT3_8 or nRST/nSET of DFF11 or External Clock Input of Delay2 (or Counter2)   |                      |        |
| 1D       | reg<239:234> | Matrix OUT39    | MULTFUNC_8BIT_2: IN2 of LUT3 _8 or Data input of DFF11 or Delay2 Input (or Counter2 RST Input)         |                      |        |
| 1E       | reg<245:240> | Matrix OUT40    | MULTFUNC_8BIT_3: IN0 of LUT3_9 or Clock Input of DFF12                                                 |                      |        |
| 1E<br>1F | reg<251:246> | Matrix OUT41    | MULTFUNC_8BIT_3: IN1 of LUT3_9 or nRSET/nSET of DFF 12 or External Clock Input of Delay3 (or Counter3) |                      |        |
| 1F       | reg<257:252> | Matrix OUT42    | MULTFUNC_8BIT_3: IN2 of LUT3_9 or Data Input of DFF12 or Delay3 Input (or Counter3 RST Input)          |                      |        |
| 1F<br>20 | reg<263:258> | Matrix OUT43    | MULTFUNC_8BIT_4: IN0 of LUT3_10 or Clock Input of DFF13                                                |                      |        |
| 21       | reg<269:264> | Matrix OUT44    | MULTFUNC_8BIT_4: IN1 of LUT3_10 or nRST/nSET of DFF13 or External Clock Input of Delay4 (or Counter4)  |                      |        |
| 21       | reg<275:270> | Matrix OUT45    | MULTFUNC_8BIT_4: IN2 of LUT3_10 or Data Input of DFF13 or Delay4 Input (or Counter4 RST Input)         |                      |        |



|          | Address      | Signal Function | Devietes Dit Definition                                                                                     | I <sup>2</sup> C Interface |       |
|----------|--------------|-----------------|-------------------------------------------------------------------------------------------------------------|----------------------------|-------|
| Byte     | Register Bit |                 | Register Bit Definition                                                                                     | Read                       | Write |
| 22       | reg<281:276> | Matrix OUT46    | MULTFUNC_8BIT_5: IN0 of LUT3_11 or Clock Input of DFF14                                                     |                            |       |
| 23       | reg<287:282> | Matrix OUT47    | MULTFUNC_8BIT_5: IN1 of LUT3_11 or<br>nRST/nSET of DFF14 or External Clock<br>Input of Delay5 (or Counter5) |                            |       |
| 24       | reg<293:288> | Matrix OUT48    | MULTFUNC_8BIT_5: IN2 of LUT3_11 or Data Input of DFF14 or Delay5 Input (or Counter5 RST Input)              |                            |       |
| 24<br>25 | reg<299:294> | Matrix OUT49    | MULTFUNC_8BIT_6: IN0 of LUT3_12 or Clock Input of DFF15                                                     |                            |       |
| 25<br>26 | reg<305:300> | Matrix OUT50    | MULTFUNC_8BIT_6: IN1 of LUT3_12 or<br>nRST/nSET of DFF15 or External Clock<br>Input of Delay6 (or Counter6) |                            |       |
| 26       | reg<311:306> | Matrix OUT51    | MULTFUNC_8BIT_6: IN2 of LUT3_12 or Data Input of DFF15 or Delay6 Input (or Counter6 RST Input)              |                            |       |
| 27       | reg<317:312> | Matrix OUT52    | MULTFUNC_8BIT_7: IN0 of LUT3_13 or Clock Input of DFF16                                                     |                            |       |
| 27       | reg<323:318> | Matrix OUT53    | MULTFUNC_8BIT_7: IN1 of LUT3_13 or nRST/nSET of DFF16 or External Clock                                     |                            |       |
| 28       |              |                 | Input of Delay7 (or Counter7)                                                                               |                            |       |
| 28       | reg<329:324> | Matrix OUT54    | MULTFUNC_8BIT_7: IN2 of LUT3_13 or Data Input of DFF16 or Delay7 Input (or Counter7 RST Input)              |                            |       |
| 29       | reg<335:330> | Matrix OUT55    | Filter/Edge detect input                                                                                    |                            |       |
| 2A       | reg<341:336> | Matrix OUT56    | Programmable delay/edge detect input                                                                        |                            |       |
| 2A<br>2B | reg<347:342> | Matrix OUT57    | OSC2 ENABLE from matrix                                                                                     |                            |       |
| 2B<br>2C | reg<353:348> | Matrix OUT58    | OSC0 ENABLE from matrix                                                                                     |                            |       |
| 2C       | reg<359:354> | Matrix OUT59    | OSC1 ENABLE from matrix                                                                                     |                            |       |
| 2D       | reg<365:360> | Matrix OUT60    | Reserved                                                                                                    |                            |       |
| 2D<br>2E | reg<371:366> | Matrix OUT61    | BG power down from matrix                                                                                   |                            |       |
| 2E<br>2F | reg<377:372> | Matrix OUT62    | Reserved                                                                                                    |                            |       |
| 2F       | reg<383:378> | Matrix OUT63    | Reserved                                                                                                    |                            |       |
| 30       | reg<389:384> | Matrix OUT64    | pd of ACMP0L from matrix                                                                                    |                            |       |
| 30<br>31 | reg<395:390> | Matrix OUT65    | pd of ACMP1L from matrix                                                                                    |                            |       |
| 31<br>32 | reg<401:396> | Matrix OUT66    | Reserved                                                                                                    |                            |       |
| 32       | reg<407:402> | Matrix OUT67    | IO0 Digital Output                                                                                          |                            |       |
| 33       | reg<413:408> | Matrix OUT68    | IO1 Digital Output                                                                                          |                            |       |
| 33<br>34 | reg<419:414> | Matrix OUT69    | IO1 Digital Output OE                                                                                       |                            |       |



|          | Address                                | Signal Function  | Register Bit Definition | I <sup>2</sup> C Interface |       |
|----------|----------------------------------------|------------------|-------------------------|----------------------------|-------|
| Byte     | -                                      |                  |                         | Read                       | Write |
| 34       | reg<425:420>                           | Matrix OUT70     | IO2 Digital Output      |                            |       |
| 35       |                                        | IVIALITY CO 170  |                         |                            |       |
| 35       | reg<431:426>                           | Matrix OUT71     | IO3 Digital Output      |                            |       |
| 36       | reg<437:432>                           | Matrix OUT72     | IO4 Digital Output      |                            |       |
| 36       | reg<443:438>                           | Matrix OUT73     | IO4 Digital Output OE   |                            |       |
| 37       | 109 1110.100                           | Many 00170       | 10 1 Digital Output OL  |                            |       |
| 37       | reg<449:444>                           | Matrix OUT74     | IO5 Digital Output      |                            |       |
| 38       |                                        |                  |                         |                            |       |
| 38       | reg<455:450>                           | Matrix OUT75     | IO5 Digital Output OE   |                            |       |
| 39       | reg<461:456>                           | Matrix OUT76     | IO6 Digital Output      |                            |       |
| 39       | reg<467:462>                           | Matrix OUT77     | IO7 Digital Output      |                            |       |
| 3A       |                                        |                  |                         |                            |       |
| 3A       | reg<473:468>                           | Matrix OUT78     | IO8 Digital Output      |                            |       |
| 3B       | .470.474                               | M. C. OLITZO     | 100 8: 11 0 1 105       |                            |       |
| 3B       | reg<479:474>                           | Matrix OUT79     | IO8 Digital Output OE   |                            |       |
| 3C       | reg<485:480>                           | Matrix OUT80     | IO9 Digital Output      |                            |       |
| 3C       | reg<491:486>                           | Matrix OUT81     | IO9 Digital Output OE   |                            |       |
| 3D       |                                        |                  |                         |                            |       |
| 3D<br>3E | reg<497:492>                           | Matrix OUT82     | IO10 Digital Output     |                            |       |
| 3E       | reg<503:498>                           | Matrix OUT83     | IO10 Digital Output OE  |                            |       |
| 3F       | reg<503:496>                           | Matrix OUT84     | IO10 Digital Output     |                            |       |
| 3F       | 1eg<509.5042                           | IVIALITY OO 1 04 | 10 11 Digital Output    |                            |       |
| 40       | reg<515:510>                           | Matrix OUT85     | IO11 Digital Output OE  |                            |       |
| 40       |                                        |                  |                         |                            |       |
| 41       | reg<521:516>                           | Matrix OUT86     | IO12 Digital Output     |                            |       |
| 41       | reg<527:522>                           | Matrix OUT87     | IO12 Digital Output OE  |                            |       |
| 42       | reg<533:528>                           | Matrix OUT88     | IO13 Digital Output     |                            |       |
| 42       | <del>-</del>                           |                  |                         |                            |       |
| 43       | reg<539:534>                           | Matrix OUT89     | IO13 Digital Output OE  |                            |       |
| 43       |                                        | NA A COLUMN      | 1044 5: 11 10 1 1       | 1                          |       |
| 44       | reg<545:540>                           | Matrix OUT90     | IO14 Digital Output     |                            |       |
| 44       | reg<551:546>                           | Matrix OUT91     | IO14 Digital Output OE  | 1                          |       |
| 45       | reg<557:552>                           | Matrix OUT92     | Reserved                | 1                          |       |
| 45       | ************************************** | Matrix OLITO2    | Basaniad                |                            |       |
| 46       | reg<563:558>                           | Matrix OUT93     | Reserved                |                            |       |
| 46       | rog/560:561>                           | Matrix OLITO4    | Pasaniad                |                            |       |
| 47       | reg<569:564>                           | Matrix OUT94     | Reserved                |                            |       |
| 47       | reg<575:570>                           | Matrix OUT95     | Reserved                |                            |       |
| 48       | reg<583:576>                           | Reserved         |                         |                            |       |
| 49       | reg<591:584>                           |                  |                         |                            |       |
| 4A       | reg<599:592>                           | Reserved         |                         |                            |       |



|       | Address      | Oissued Franchism                     | De sietes Dit Definition                                                                                                         | I <sup>2</sup> C Interface |       |
|-------|--------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------|
| Byte  | Register Bit | Signal Function                       | Register Bit Definition                                                                                                          | Read                       | Write |
| 4B    | reg<607:600> |                                       |                                                                                                                                  |                            |       |
| 4C    | reg<615:608> | Reserved                              |                                                                                                                                  |                            |       |
| 4D    | reg<623:616> |                                       |                                                                                                                                  |                            |       |
| 4E    | reg<631:624> | Reserved                              |                                                                                                                                  |                            |       |
| 4F    | reg<639:632> |                                       |                                                                                                                                  |                            |       |
| 50    | reg<647:640> | Reserved                              |                                                                                                                                  |                            |       |
| 51    | reg<655:648> |                                       |                                                                                                                                  |                            |       |
| 52    | reg<663:656> | Reserved                              |                                                                                                                                  |                            |       |
| 53    | reg<671:664> |                                       |                                                                                                                                  |                            |       |
| 54    | reg<679:672> | Reserved                              |                                                                                                                                  |                            |       |
| 55    | reg<687:680> |                                       |                                                                                                                                  |                            |       |
| 56    | reg<695:688> | Reserved                              |                                                                                                                                  |                            |       |
| 57    | reg<703:696> |                                       |                                                                                                                                  |                            |       |
| 58    | reg<711:704> |                                       |                                                                                                                                  |                            |       |
| 59    | reg<719:712> | Reserved                              |                                                                                                                                  |                            |       |
| 5A    | reg<727:720> |                                       |                                                                                                                                  |                            |       |
| 5B    | reg<735:728> | Reserved                              |                                                                                                                                  |                            |       |
| 5C    | reg<743:736> |                                       |                                                                                                                                  |                            |       |
| 5D    | reg<751:744> | Reserved                              |                                                                                                                                  |                            |       |
| 5E    | reg<759:752> |                                       |                                                                                                                                  |                            |       |
| 5F    | reg<767:760> | Reserved                              |                                                                                                                                  |                            |       |
| IO Co | mmon         | 1                                     | 1                                                                                                                                |                            |       |
|       | reg<768>     | IO fast pull up/down enable           | 0: disable<br>1: enable                                                                                                          |                            |       |
| 60    | reg<769>     | I2C mode selection                    | 0: I2C standard/fast mode<br>1: I2C fast mode+                                                                                   |                            |       |
| •     | reg<775:770> | Reserved                              |                                                                                                                                  |                            |       |
| IO0   |              | 1                                     |                                                                                                                                  |                            |       |
|       | reg<777:776> | IO0 input mode configuration          | 00: digital in without schmitt trigger<br>01: digital in with schmitt trigger<br>10: low voltage digital in mode<br>11: reserved |                            |       |
|       | reg<779:778> | IO0 output mode configuration         | 00: 1x push-pull<br>01: 2x push-pull<br>10: 1x open-drain<br>11: 2x open-drain                                                   |                            |       |
| 61    | reg<781:780> | IO0 pull up/down resistance selection | 00: floating<br>01: 10K<br>10: 100K<br>11: 1M                                                                                    |                            |       |
|       | reg<782>     | IO0 pull up/down selection            | 0: pull down<br>1: pull up                                                                                                       |                            |       |
|       | reg<783>     | IO0 output enable                     | 0: disable<br>1: enable                                                                                                          |                            |       |
| IO1   |              |                                       |                                                                                                                                  |                            |       |



|            | Address      | Signal Function                       | Register Bit Definition                                                                                                              | I <sup>2</sup> C Interface |       |
|------------|--------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------|
| Byte       | Register Bit |                                       |                                                                                                                                      | Read                       | Write |
|            | reg<785:784> | IO1 input mode configuration          | 00: digital in without schmitt trigger<br>01: digital in with schmitt trigger<br>10: low voltage digital in mode<br>11: analog input |                            |       |
| 62         | reg<787:786> | IO1 output mode configuration         | 00: 1x push-pull<br>01: 2x push-pull<br>10: 1x open-drain<br>11: 2x open-drain                                                       |                            |       |
| 02         | reg<789:788> | IO1 pull up/down resistance selection | 00: floating<br>01: 10K<br>10: 100K<br>11: 1M                                                                                        |                            |       |
|            | reg<790>     | IO1 pull up/down selection            | 0: pull down<br>1: pull up                                                                                                           |                            |       |
|            | reg<791>     | Reserved                              |                                                                                                                                      |                            |       |
| Reser      | ved          |                                       |                                                                                                                                      |                            |       |
|            | reg<793:792> | Reserved                              |                                                                                                                                      |                            |       |
|            | reg<795:794> | Reserved                              |                                                                                                                                      |                            |       |
| 63         | reg<797:796> | Reserved                              |                                                                                                                                      |                            |       |
|            | reg<798>     | Reserved                              |                                                                                                                                      |                            |       |
|            | reg<799>     | Reserved                              |                                                                                                                                      |                            |       |
| 102        |              | -                                     |                                                                                                                                      | <b></b>                    |       |
|            | reg<801:800> | IO2 input mode configuration          | 00: digital in without schmitt trigger<br>01: digital in with schmitt trigger<br>10: low voltage digital in mode<br>11: reserved     |                            |       |
|            | reg<803:802> | IO2 output mode configuration         | 00: 1x push-pull<br>01: 2x push-pull<br>10: 1x open-drain<br>11: 2x open-drain                                                       |                            |       |
| 64         | reg<805:804> | IO2 pull up/down resistance selection | 00: floating<br>01: 10K<br>10: 100K<br>11: 1M                                                                                        |                            |       |
|            | reg<806>     | IO2 pull up/down selection            | 0: pull down<br>1: pull up                                                                                                           |                            |       |
|            | reg<807>     | IO2 output enable                     | 0: disable<br>1: enable                                                                                                              |                            |       |
| <b>IO3</b> |              |                                       |                                                                                                                                      | •                          |       |
|            | reg<809:808> | IO3 input mode configuration          | 00: digital in without schmitt trigger<br>01: digital in with schmitt trigger<br>10: low voltage digital in mode<br>11: reserved     |                            |       |
| 65         | reg<811:810> | IO3 output mode configuration         | 00: 1x push-pull<br>01: 2x push-pull<br>10: 1x open-drain<br>11: 2x open-drain                                                       |                            |       |
|            | reg<813:812> | IO3 pull up/down resistance selection | 00: floating<br>01: 10K<br>10: 100K<br>11: 1M                                                                                        |                            |       |



|      | Address      |                                       |                                                                                                                                                                   | I <sup>2</sup> C Int | erface |
|------|--------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------|
| Byte | Register Bit | Signal Function                       | Register Bit Definition                                                                                                                                           | Read                 | Write  |
| 65   | reg<814>     | IO3 pull up/down selection            | 0: pull down<br>1: pull up                                                                                                                                        |                      |        |
| 03   | reg<815>     | IO3 output enable                     | 0: disable<br>1: enable                                                                                                                                           |                      |        |
| IO4  |              |                                       |                                                                                                                                                                   |                      |        |
|      | reg<817:816> | IO4 input mode configuration          | <ul><li>00: digital in without schmitt trigger</li><li>01: digital in with schmitt trigger</li><li>10: low voltage digital in mode</li><li>11: reserved</li></ul> |                      |        |
| 66   | reg<819:818> | IO4 output mode configuration         | 00: 1x push-pull<br>01: 2x push-pull<br>10: 1x open-drain<br>11: 2x open-drain                                                                                    |                      |        |
|      | reg<821:820> | IO4 pull up/down resistance selection | 00: floating<br>01: 10K<br>10: 100K<br>11: 1M                                                                                                                     |                      |        |
|      | reg<822>     | IO4 pull up/down selection            | 0: pull down<br>1: pull up                                                                                                                                        |                      |        |
|      | reg<823>     | Reserved                              |                                                                                                                                                                   |                      |        |
| 105  |              |                                       |                                                                                                                                                                   |                      |        |
|      | reg<825:824> | IO5 input mode configuration          | 00: digital in without schmitt trigger<br>01: digital in with schmitt trigger<br>10: low voltage digital in mode<br>11: reserved                                  |                      |        |
| 67   | reg<827:826> | IO5 output mode configuration         | 00: 1x push-pull<br>01: 2x push-pull<br>10: 1x open-drain<br>11: 2x open-drain                                                                                    |                      |        |
| 0,   | reg<829:828> | IO5 pull up/down resistance selection | 00: floating<br>01: 10K<br>10: 100K<br>11: 1M                                                                                                                     |                      |        |
|      | reg<830>     | IO5 pull up/down selection            | 0: pull down<br>1: pull up                                                                                                                                        |                      |        |
|      | reg<831>     | Reserved                              |                                                                                                                                                                   |                      |        |
| SCL  |              |                                       |                                                                                                                                                                   |                      |        |
|      | reg<832>     | Reserved                              |                                                                                                                                                                   |                      |        |
|      | reg<834:833> | SCL input mode configuration          | 00: digital in without schmitt trigger 01: digital in with schmitt trigger 10: low voltage digital in mode 11: Reserved                                           |                      |        |
| 68   | reg<836:835> | SCL pull up/down resistance selection | 00: floating<br>01: Reserved<br>10: Reserved<br>11: Reserved                                                                                                      |                      |        |
| -    | reg<837>     | Reserved                              |                                                                                                                                                                   |                      |        |
|      | reg<839:838> | Reserved                              |                                                                                                                                                                   |                      |        |
| SDA  |              | 1                                     |                                                                                                                                                                   |                      | L      |



| Address |              | Circul Function                       | D D. D . G                                                                                                                       | I <sup>2</sup> C Interface |       |
|---------|--------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------|
| Byte    | Register Bit | Signal Function                       | Register Bit Definition                                                                                                          | Read                       | Write |
|         | reg<840>     | Reserved                              |                                                                                                                                  |                            |       |
|         | reg<842:841> | SDA input mode configuration          | 00: digital in without schmitt trigger<br>01: digital in with schmitt trigger<br>10: low voltage digital in mode<br>11: Reserved |                            |       |
| 69      | reg<844:843> | SDA pull up/down resistance selection | 00: floating<br>01: Reserved<br>10: Reserved<br>11: Reserved                                                                     |                            |       |
| •       | reg<845>     | Reserved                              |                                                                                                                                  |                            |       |
|         | reg<847:846> | Reserved                              |                                                                                                                                  |                            |       |
| 106     |              |                                       |                                                                                                                                  |                            |       |
|         | reg<849:848> | Reserved                              |                                                                                                                                  |                            |       |
|         | reg<851:850> | IO6 output mode configuration         | 00: 1x push-pull<br>01: 2x push-pull<br>10: 1x open-drain<br>11: 2x open-drain                                                   |                            |       |
| 6A      | reg<853:852> | IO6 pull up/down resistance selection | 00: floating<br>01: 10K<br>10: 100K<br>11: 1M                                                                                    |                            |       |
| •       | reg<854>     | IO6 pull up/down selection            | 0: pull down<br>1: pull up                                                                                                       |                            |       |
| •       | reg<855>     | IO6 output enable                     | 0: disable<br>1: enable                                                                                                          |                            |       |
| 107     |              |                                       |                                                                                                                                  | 1                          |       |
|         | reg<857:856> | Reserved                              |                                                                                                                                  |                            |       |
|         | reg<859:858> | IO7 output mode configuration         | 00: 1x push-pull<br>01: 2x push-pull<br>10: 1x open-drain<br>11: 2x open-drain                                                   |                            |       |
| 6B      | reg<861:860> | IO7 pull up/down resistance selection | 00: floating<br>01: 10K<br>10: 100K<br>11: 1M                                                                                    |                            |       |
| •       | reg<862>     | IO7 pull up/down selection            | 0: pull down<br>1: pull up                                                                                                       |                            |       |
| •       | reg<863>     | IO7 output enable                     | 0: disable<br>1: enable                                                                                                          |                            |       |
| 108     |              | •                                     | ·                                                                                                                                |                            |       |



|       | Address      | Signal Function                       | Register Bit Definition                                                                                                               | I <sup>2</sup> C Interface |       |
|-------|--------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------|
| Byte  | Register Bit | Signal Function                       |                                                                                                                                       | Read                       | Write |
|       | reg<865:864> | IO8 input mode configuration          | 00: digital in without schmitt trigger<br>01: digital in with schmitt trigger<br>10: low voltage digital in mode<br>11: reserved      |                            |       |
| 6C    | reg<867:866> | IO8 output mode configuration         | 00: 1x push-pull<br>01: 2x push-pull<br>10: 1x open-drain<br>11: 2x open-drain                                                        |                            |       |
|       | reg<869:868> | IO8 pull up/down resistance selection | 00: floating<br>01: 10K<br>10: 100K<br>11: 1M                                                                                         |                            |       |
|       | reg<870>     | IO8 pull up/down selection            | 0: pull down<br>1: pull up                                                                                                            |                            |       |
| -     | reg<871>     | Reserved                              |                                                                                                                                       |                            |       |
| Reser | ved          | -                                     |                                                                                                                                       |                            |       |
|       | reg<873:872> | Reserved                              |                                                                                                                                       |                            |       |
| -     | reg<875:874> | Reserved                              |                                                                                                                                       |                            |       |
| 6D    | reg<877:876> | Reserved                              |                                                                                                                                       |                            |       |
| •     | reg<878>     | Reserved                              |                                                                                                                                       |                            |       |
| -     | reg<879>     | Reserved                              |                                                                                                                                       |                            |       |
| 109   |              | -                                     |                                                                                                                                       |                            |       |
|       | reg<881:880> | IO9 input mode configuration          | 00: digital in without schmitt trigger<br>01: digital in with schmitt trigger<br>10: low voltage digital in mode<br>11: analog output |                            |       |
| 6E    | reg<883:882> | IO9 output mode configuration         | 00: 1x push-pull<br>01: 2x push-pull<br>10: 1x open-drain<br>11: 2x open-drain                                                        |                            |       |
| -     | reg<885:884> | IO9 pull up/down resistance selection | 00: floating<br>01: 10K<br>10: 100K<br>11: 1M                                                                                         |                            |       |
|       | reg<886>     | IO9 pull up/down selection            | 0: pull down<br>1: pull up                                                                                                            |                            |       |
|       | reg<887>     | Reserved                              |                                                                                                                                       |                            |       |
| IO10  |              |                                       |                                                                                                                                       | ,                          |       |



**PRELIMINARY** 

@ 2017 Dialog Semiconductor

|      | Address      | Olamat Famatian                        | Danistan Dit Dafinitism                                                                                                               | I <sup>2</sup> C Int | erface |
|------|--------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------|
| Byte | Register Bit | Signal Function                        | Register Bit Definition                                                                                                               | Read                 | Write  |
|      | reg<889:888> | IO10 input mode configuration          | 00: digital in without schmitt trigger<br>01: digital in with schmitt trigger<br>10: low voltage digital in mode<br>11: analog output |                      |        |
| 6F   | reg<891:890> | IO10 output mode configuration         | 00: 1x push-pull<br>01: 2x push-pull<br>10: 1x open-drain<br>11: 2x open-drain                                                        |                      |        |
|      | reg<893:892> | IO10 pull up/down resistance selection | 00: floating<br>01: 10K<br>10: 100K<br>11: 1M                                                                                         |                      |        |
|      | reg<894>     | IO10 pull up/down selection            | 0: pull down<br>1: pull up                                                                                                            |                      |        |
|      | reg<895>     | Reserved                               |                                                                                                                                       |                      |        |
| IO11 |              |                                        |                                                                                                                                       |                      |        |
|      | reg<897:896> | IO11 input mode configuration          | 00: digital in without schmitt trigger<br>01: digital in with schmitt trigger<br>10: low voltage digital in mode<br>11: analog input  |                      |        |
| 70   | reg<899:898> | IO11 output mode configuration         | 00: 1x push-pull<br>01: 2x push-pull<br>10: 1x open-drain<br>11: 2x open-drain                                                        |                      |        |
|      | reg<901:900> | IO11 pull up/down resistance selection | 00: floating<br>01: 10K<br>10: 100K<br>11: 1M                                                                                         |                      |        |
|      | reg<902>     | IO11 pull up/down selection            | 0: pull down<br>1: pull up                                                                                                            |                      |        |
|      | reg<903>     | Reserved                               |                                                                                                                                       |                      |        |
| IO12 |              |                                        |                                                                                                                                       |                      |        |
|      | reg<905:904> | IO12 input mode configuration          | 00: digital in without schmitt trigger<br>01: digital in with schmitt trigger<br>10: low voltage digital in mode<br>11: analog input  |                      |        |
| 71   | reg<907:906> | IO12 output mode configuration         | 00: 1x push-pull<br>01: 2x push-pull<br>10: 1x open-drain<br>11: 2x open-drain                                                        |                      |        |
|      | reg<909:908> | IO12 pull up/down resistance selection | 00: floating<br>01: 10K<br>10: 100K<br>11: 1M                                                                                         |                      |        |
|      | reg<910>     | IO12 pull up/down selection            | 0: pull down<br>1: pull up                                                                                                            |                      |        |
|      | reg<911>     | Reserved                               |                                                                                                                                       |                      |        |
| IO13 |              |                                        |                                                                                                                                       | •                    |        |



|        | Address      | 0                                      | Desired By D. C. W.                                                                                                                  | I <sup>2</sup> C Int | erface |
|--------|--------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------|
| Byte   | Register Bit | Signal Function                        | Register Bit Definition                                                                                                              | Read                 | Write  |
|        | reg<913:912> | IO13 input mode configuration          | 00: digital in without schmitt trigger 01: digital in with schmitt trigger 10: low voltage digital in mode 11: analog IO             |                      |        |
| 72     | reg<915:914> | IO13 output mode configuration         | 00: 1x push-pull<br>01: 2x push-pull<br>10: 1x open-drain<br>11: 2x open-drain                                                       |                      |        |
|        | reg<917:916> | IO13 pull up/down resistance selection | 00: floating<br>01: 10K<br>10: 100K<br>11: 1M                                                                                        |                      |        |
| -      | reg<918>     | IO13 pull up/down selection            | 0: pull down<br>1: pull up                                                                                                           |                      |        |
|        | reg<919>     | Reserved                               |                                                                                                                                      |                      |        |
| IO14   |              |                                        |                                                                                                                                      | •                    |        |
|        | reg<921:920> | IO14 input mode configuration          | 00: digital in without schmitt trigger<br>01: digital in with schmitt trigger<br>10: low voltage digital in mode<br>11: analog input |                      |        |
| 73     | reg<923:922> | IO14 output mode configuration         | 00: 1x push-pull<br>01: 2x push-pull<br>10: 1x open-drain<br>11: 2x open-drain                                                       |                      |        |
|        | reg<925:924> | IO14 pull up/down resistance selection | 00: floating<br>01: 10K<br>10: 100K<br>11: 1M                                                                                        |                      |        |
| -      | reg<926>     | IO14 pull up/down selection            | 0: pull down<br>1: pull up                                                                                                           |                      |        |
| •      | reg<927>     | Reserved                               |                                                                                                                                      |                      |        |
| Matrix | Input        |                                        |                                                                                                                                      | ·                    |        |
|        | reg<928>     | Matrix Input 0                         | Tie low                                                                                                                              |                      |        |
|        | reg<929>     | Matrix Input 1                         | IO0 Digital Input                                                                                                                    |                      |        |
|        | reg<930>     | Matrix Input 2                         | IO1 Digital Input                                                                                                                    |                      |        |
| 74     | reg<931>     | Matrix Input 3                         | IO2 Digital Input                                                                                                                    |                      |        |
| '      | reg<932>     | Matrix Input 4                         | IO3 Digital Input                                                                                                                    |                      |        |
|        | reg<933>     | Matrix Input 5                         | IO4 Digital Input                                                                                                                    |                      |        |
|        | reg<934>     | Matrix Input 6                         | IO5 Digital Input                                                                                                                    |                      |        |
|        | reg<935>     | Matrix Input 7                         | IO8 Digital Input                                                                                                                    |                      |        |
|        | reg<936>     | Matrix Input 8                         | IO9 Digital Input                                                                                                                    |                      |        |
|        | reg<937>     | Matrix Input 9                         | IO10 Digital Input                                                                                                                   |                      |        |
|        | reg<938>     | Matrix Input 10                        | IO11 Digital Input                                                                                                                   |                      |        |
| 75     | reg<939>     | Matrix Input 11                        | IO12 Digital Input                                                                                                                   |                      |        |
|        | reg<940>     | Matrix Input 12                        | IO13 Digital Input                                                                                                                   |                      |        |
|        | reg<941>     | Matrix Input 13                        | IO14 Digital Input                                                                                                                   |                      |        |
|        | reg<942>     | Matrix Input 14                        | LUT2_0_DFF0_OUT                                                                                                                      |                      |        |
|        | reg<943>     | Matrix Input 15                        | LUT2_1_DFF1_OUT                                                                                                                      |                      |        |



|      | Address      | 0               | D                                   | I <sup>2</sup> C Int | erface |
|------|--------------|-----------------|-------------------------------------|----------------------|--------|
| Byte | Register Bit | Signal Function | Register Bit Definition             | Read                 | Write  |
|      | reg<944>     | Matrix Input 16 | LUT2_2_DFF2_OUT                     |                      |        |
| -    | reg<945>     | Matrix Input 17 | LUT2_3_PGEN_OUT                     |                      |        |
| -    | reg<946>     | Matrix Input 18 | LUT3_0_DFF3_OUT                     |                      |        |
| 70   | reg<947>     | Matrix Input 19 | LUT3_1_DFF4_OUT                     |                      |        |
| 76   | reg<948>     | Matrix Input 20 | LUT3_2_DFF5_OUT                     |                      |        |
| -    | reg<949>     | Matrix Input 21 | LUT3_3_DFF6_OUT                     |                      |        |
| -    | reg<950>     | Matrix Input 22 | LUT3_4_DFF7_OUT                     |                      |        |
| =    | reg<951>     | Matrix Input 23 | LUT3_5_DFF8_OUT                     |                      |        |
|      | reg<952>     | Matrix Input 24 | LUT3_6_PIPEDLY_RIPP_CNT_OUT0        |                      |        |
| =    | reg<953>     | Matrix Input 25 | PIPEDLY_RIPP_CNT_OUT1               |                      |        |
| -    | reg<954>     | Matrix Input 26 | RIPP_CNT_OUT2                       |                      |        |
| 77   | reg<955>     | Matrix Input 27 | EDET_FILTER_OUT                     |                      |        |
| 77   | reg<956>     | Matrix Input 28 | PROG_DLY_EDET_OUT                   |                      |        |
| -    | reg<957>     | Matrix Input 29 | MULTFUNC_8BIT_1: DLY_CNT_OUT        |                      |        |
| -    | reg<958>     | Matrix Input 30 | CKRCOSC_MATRIX: OSC1 matrix input   |                      |        |
| -    | reg<959>     | Matrix Input 31 | CKLFOSC_MATRIX: OSC0 matrix input   |                      |        |
|      | reg<960>     | Matrix Input 32 | CKRINGOSC_MATRIX: OSC2 matrix input |                      |        |
| -    | reg<961>     | Matrix Input 33 | MULTFUNC_8BIT_2: DLY_CNT_OUT        |                      |        |
| -    | reg<962>     | Matrix Input 34 | MULTFUNC_8BIT_3: DLY_CNT_OUT        |                      |        |
| 78   | reg<963>     | Matrix Input 35 | MULTFUNC_8BIT_4: DLY_CNT_OUT        |                      |        |
| •    | reg<964>     | Matrix Input 36 | MULTFUNC_8BIT_5: DLY_CNT_OUT        |                      |        |
| -    | reg<965>     | Matrix Input 37 | MULTFUNC_8BIT_6: DLY_CNT_OUT        |                      |        |
| -    | reg<966>     | Matrix Input 38 | MULTFUNC_8BIT_7: DLY_CNT_OUT        |                      |        |
| •    | reg<967>     | Matrix Input 39 | MULTFUNC_16BIT_0: LUT_DFF_OUT       |                      |        |
|      | reg<968>     | Matrix Input 40 | MULTFUNC_8BIT_1: LUT_DFF_OUT        |                      |        |
| •    | reg<969>     | Matrix Input 41 | MULTFUNC_8BIT_2: LUT_DFF_OUT        |                      |        |
|      | reg<970>     | Matrix Input 42 | MULTFUNC_8BIT_3: LUT_DFF_OUT        |                      |        |
| 79   | reg<971>     | Matrix Input 43 | MULTFUNC_8BIT_4: LUT_DFF_OUT        |                      |        |
| 19   | reg<972>     | Matrix Input 44 | MULTFUNC_8BIT_5: LUT_DFF_OUT        |                      |        |
| -    | reg<973>     | Matrix Input 45 | MULTFUNC_8BIT_6: LUT_DFF_OUT        |                      |        |
| -    | reg<974>     | Matrix Input 46 | MULTFUNC_8BIT_7: LUT_DFF_OUT        |                      |        |
| •    | reg<975>     | Matrix Input 47 | MULTFUNC_16BIT_0: DLY_CNT_OUT       |                      |        |
|      | reg<976>     | Matrix Input 48 | Virtual Input <7>: reg<976>         |                      |        |
| -    | reg<977>     | Matrix Input 49 | Virtual Input <6>: reg<977>         |                      |        |
| •    | reg<978>     | Matrix Input 50 | Virtual Input <5>: reg<978>         |                      |        |
| 7A   | reg<979>     | Matrix Input 51 | Virtual Input <4>: reg<979>         |                      |        |
| /A   | reg<980>     | Matrix Input 52 | Virtual Input <3>: reg<980>         |                      |        |
|      | reg<981>     | Matrix Input 53 | Virtual Input <2>: reg<981>         |                      |        |
|      | reg<982>     | Matrix Input 54 | Virtual Input <1>: reg<982>         |                      |        |
| =    | reg<983>     | Matrix Input 55 | Virtual Input <0>: reg<983>         |                      |        |



|      | Address        | 0:                             | Danista Dit Dafinitia                                                                            | I <sup>2</sup> C Interfac |  |
|------|----------------|--------------------------------|--------------------------------------------------------------------------------------------------|---------------------------|--|
| Byte | Register Bit   | Matrix Input 56 Reserved       | Read                                                                                             | Write                     |  |
|      | reg<984>       | Matrix Input 56                | Reserved                                                                                         |                           |  |
| 7B   | reg<985>       | Matrix Input 57                | Reserved                                                                                         |                           |  |
|      | reg<986>       | Matrix Input 58                | ACMP0L OUT                                                                                       |                           |  |
|      | reg<987>       | Matrix Input 59                | ACMP1L OUT                                                                                       |                           |  |
|      | reg<988>       | Matrix Input 60                | 2nd CKRCOSC_MATRIX                                                                               |                           |  |
|      | reg<989>       | Matrix Input 61                | 2nd CKLFOSC_MATRIX                                                                               |                           |  |
|      | reg<990>       | Matrix Input 62                | POR CORE                                                                                         |                           |  |
|      | reg<991>       | Matrix Input 63                | Tie high                                                                                         |                           |  |
| 7C   | reg<999:992>   | CNT0(16-bit) Counted Value     | Q<7:0>                                                                                           |                           |  |
| 7D   | reg<1007:1000> | CNT0(16-bit) Counted Value     | Q<15:8>                                                                                          |                           |  |
| 7E   | reg<1015:1008> | CNT2(8-bit) Counted Value      | Q<7:0>                                                                                           |                           |  |
| 7F   | reg<1023:1016> | CNT4(8-bit) Counted Value      | Q<7:0>                                                                                           |                           |  |
| OSC/ | ACMP           | ,                              | '                                                                                                |                           |  |
|      | reg<1024>      | OSC1 turn on by register       | when matrix output enable/pd control sig-<br>nal=0:<br>0: auto on by delay cells<br>1: always on |                           |  |
|      | reg<1025>      | matrix power down or on select | 0: matrix down<br>1: matrix on                                                                   |                           |  |
|      | reg<1026>      | external clock source enable   | 0: internal OSC1<br>1: external clock from IO10                                                  |                           |  |
| 80   | reg<1028:1027> | post divider ration control    | 00: div1<br>01: div2<br>10: div4<br>11: div8                                                     |                           |  |
|      | reg<1031:1029> | matrix divider ratio control   | 000: /1<br>001: /2<br>010: /4<br>011: /3<br>100: /8<br>101: /12<br>110: /24<br>111: /64          |                           |  |



|      | Address        | 0                              | B                                                                                                | I <sup>2</sup> C Inte | erface |
|------|----------------|--------------------------------|--------------------------------------------------------------------------------------------------|-----------------------|--------|
| Byte | Register Bit   | Signal Function                | Register Bit Definition  when matrix output enable/pd control sig-                               | Read                  | Write  |
|      | reg<1032>      | OSC2 turn on by register       | when matrix output enable/pd control sig-<br>nal=0:<br>0: auto on by delay cells<br>1: always on |                       |        |
|      | reg<1033>      | matrix power down or on select | 0: matrix down<br>1: matrix on                                                                   |                       |        |
|      | reg<1034>      | external clock source enable   | 0: internal OSC2<br>1: external clock from IO8                                                   |                       |        |
| 81   | reg<1036:1035> | post divider ration control    | 00: div1<br>01: div2<br>10: div4<br>11: div8                                                     |                       |        |
|      | reg<1039:1037> | matrix divider ratio control   | 000: /1<br>001: /2<br>010: /4<br>011: /3<br>100: /8<br>101: /12<br>110: /24<br>111: /64          |                       |        |
|      | reg<1040>      | OSC0 turn on by register       | when matrix output enable/pd control sig-<br>nal=0:<br>0: auto on by delay cells<br>1: always on |                       |        |
|      | reg<1041>      | matrix power down or on select | 0: matrix down<br>1: matrix on                                                                   |                       |        |
|      | reg<1042>      | external clock source enable   | 0: internal OSC0<br>1: external clock from IO0                                                   |                       |        |
| 82   | reg<1044:1043> | post divider ration control    | 00: div1<br>01: div2<br>10: div4<br>11: div8                                                     |                       |        |
|      | reg<1047:1045> | matrix divider ratio control   | 000: /1<br>001: /2<br>010: /4<br>011: /3<br>100: /8<br>101: /12<br>110: /24<br>111: /64          |                       |        |



|      | Address        | Oissued Francisco                                      | Devictor Dit Definition                                                                 | I <sup>2</sup> C Int | erface |
|------|----------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------|--------|
| Byte | Register Bit   | Signal Function                                        | Register Bit Definition                                                                 | Read                 | Write  |
|      | reg<1048>      | Reserved                                               |                                                                                         |                      |        |
|      | reg<1049>      | OSC0 matrix out enable                                 | 0: disable<br>1: enable                                                                 |                      |        |
|      | reg<1050>      | OSC1 matrix out enable                                 | 0: disable<br>1: enable                                                                 |                      |        |
| 83   | reg<1051>      | OSC2 matrix out enable                                 | 0: disable<br>1: enable                                                                 |                      |        |
| 03   | reg<1052>      | OSC2 100 ns Startup Delay                              | 0: enable<br>1: disable                                                                 |                      |        |
|      | reg<1053>      | OSC0 2nd matrix out enable                             | 0: disable<br>1: enable                                                                 |                      |        |
|      | reg<1054>      | OSC1 2nd matrix out enable                             | 0: disable<br>1: enable                                                                 |                      |        |
|      | reg<1055>      | Reserved                                               |                                                                                         |                      |        |
|      | reg<1058:1056> | OSC1 2nd matrix input:<br>matrix divider ratio control | 000: /1<br>001: /2<br>010: /4<br>011: /3<br>100: /8<br>101: /12<br>110: /24<br>111: /64 |                      |        |
| 84   | reg<1061:1059> | OSC0 2nd matrix input:<br>matrix divider ratio control | 000: /1<br>001: /2<br>010: /4<br>011: /3<br>100: /8<br>101: /12<br>110: /24<br>111: /64 |                      |        |
|      | reg<1063:1062> | Reserved                                               |                                                                                         |                      |        |
|      | reg<1065:1064> | Reserved                                               |                                                                                         |                      |        |
|      | reg<1066>      | Reserved                                               |                                                                                         |                      |        |
|      | reg<1067>      | Reserved                                               |                                                                                         |                      |        |
| 85   | reg<1068>      | Reserved                                               |                                                                                         |                      |        |
|      | reg<1069>      | Reserved                                               |                                                                                         |                      |        |
|      | reg<1070>      | Reserved                                               |                                                                                         |                      |        |
|      | reg<1071>      | Reserved                                               |                                                                                         |                      |        |
|      | reg<1072>      | Reserved                                               |                                                                                         |                      |        |
|      | reg<1073>      | Reserved                                               |                                                                                         |                      |        |
| 0.0  | <del>-</del>   | Reserved                                               |                                                                                         |                      |        |
| 86   | reg<1076>      | Reserved                                               |                                                                                         |                      |        |
|      | reg<1077>      | Reserved                                               |                                                                                         |                      |        |
|      | reg<1078>      | Reserved                                               |                                                                                         |                      |        |
|      | reg<1079>      | Reserved n                                             |                                                                                         |                      |        |



|             | Address        | Oinmal Function                                                  | Danieta u Dié Dafinitian                                                                   | I <sup>2</sup> C Int | erface |
|-------------|----------------|------------------------------------------------------------------|--------------------------------------------------------------------------------------------|----------------------|--------|
| Byte        | Register Bit   | Signal Function                                                  | Register Bit Definition                                                                    | Read                 | Write  |
| <b>3</b> ** | reg<1080>      | Reserved                                                         |                                                                                            |                      |        |
|             | reg<1081>      | Reserved                                                         |                                                                                            |                      |        |
| 87          | reg<1083:1082> | ACMP0L hysteresis                                                | 00: 0mV<br>01: 32mV<br>10: 64mV<br>11: 196mV                                               |                      |        |
|             | reg<1084>      | Reserved                                                         |                                                                                            |                      |        |
|             | reg<1085>      | Reserved                                                         |                                                                                            |                      |        |
|             | reg<1086>      | Reserved                                                         |                                                                                            |                      |        |
|             | reg<1087>      | Reserved                                                         |                                                                                            |                      |        |
|             | reg<1089:1088> | ACMP1L hysteresis                                                | 00: 0mV<br>01: 32mV<br>10: 64mV<br>11: 196mV                                               |                      |        |
|             | reg<1090>      | Reserved                                                         |                                                                                            |                      |        |
| 88          | reg<1091>      | Reserved                                                         |                                                                                            |                      |        |
|             | reg<1092>      | ACMP1L positive input come from ACMP0L's input mux output enable | 0: disable<br>1: enable                                                                    |                      |        |
|             | reg<1093>      | Reserved                                                         |                                                                                            |                      |        |
|             | reg<1094>      | Reserved                                                         |                                                                                            |                      |        |
| 89          | reg<1095>      | Reserved                                                         |                                                                                            |                      |        |
| 90          | reg<1097:1096> | Reserved                                                         |                                                                                            |                      |        |
|             | reg<1103:1098> | Reserved                                                         |                                                                                            |                      |        |
| 8A          | reg<1105:1104> | Reserved                                                         |                                                                                            |                      |        |
| OA          | reg<1111:1106> | Reserved                                                         |                                                                                            |                      |        |
| 8B          | reg<1113:1112> | ACMP0L Gain divider                                              | 00: 1X<br>01: 0.5X<br>10: 0.33X<br>11: 0.25X                                               |                      |        |
|             | reg<1119:1114> | ACMP0L VREF                                                      | ACMP VREF select: 000000: 32mV ~ 111110: 2.016V/ step=32mV; 111111: External VREF          |                      |        |
| 8C          | reg<1121:1120> | ACMP1L Gain divider                                              | 00: 1X<br>01: 0.5X<br>10: 0.33X<br>11: 0.25X                                               |                      |        |
| 0C          | reg<1127:1122> | ACMP1L VREF                                                      | ACMP VREF select:<br>000000: 32mV ~<br>111110: 2.016V/ step=32mV;<br>111111: External VREF |                      |        |



|        | Address        | Olamat Function        | Deviete Dit Definition                                                                                                                                                                                                                                                      | I <sup>2</sup> C Inte | erface |
|--------|----------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------|
| Byte   | Register Bit   | Signal Function        | Register Bit Definition                                                                                                                                                                                                                                                     | Read                  | Write  |
|        | reg<1128>      | Reserved               | 0: disable<br>1: enable                                                                                                                                                                                                                                                     |                       |        |
|        | reg<1130:1129> | Reserved               |                                                                                                                                                                                                                                                                             |                       |        |
|        | reg<1131>      | VREF1 output OP        | 0: disable<br>1: enable                                                                                                                                                                                                                                                     |                       |        |
| 8D     | reg<1133:1132> | VREF0 input selection  | 00: None<br>01: ACMP0L vref<br>10: ACMP1L vref<br>11: Reserved                                                                                                                                                                                                              |                       |        |
|        | reg<1134>      | Reserved               |                                                                                                                                                                                                                                                                             |                       |        |
|        | reg<1135>      | Reserved               |                                                                                                                                                                                                                                                                             |                       |        |
|        | reg<1136>      | Reserved               |                                                                                                                                                                                                                                                                             |                       |        |
|        | reg<1137>      | Reserved               |                                                                                                                                                                                                                                                                             |                       |        |
|        | reg<1138>      | Reserved               |                                                                                                                                                                                                                                                                             |                       |        |
| 8E     | reg<1139>      | VREF_OUT1 PD           | 0: VREF_OUT1 disable<br>1: VREF_OUT1 enable                                                                                                                                                                                                                                 |                       |        |
|        | reg<1140>      | VREF_OUT1 PD selection | 0: enable/disable using VREF_OUT1 PD reg<1139> 1: enable/disable using matrix out<60>                                                                                                                                                                                       |                       |        |
|        | reg<1143:1141> | Reserved               |                                                                                                                                                                                                                                                                             |                       |        |
| 8F     | reg<1145:1144> | Reserved               |                                                                                                                                                                                                                                                                             |                       |        |
|        | reg<1151:1146> | Reserved               |                                                                                                                                                                                                                                                                             |                       |        |
| Digita | I Macrocell    |                        |                                                                                                                                                                                                                                                                             |                       |        |
| 90     | reg<1155:1152> | LUT2_0/DFF0 setting    | <pre>&lt;3&gt;: LUT2_0&lt;3&gt; / DFF0 or Latch Select 0: DFF function 1: Latch function &lt;2&gt;: LUT2_0&lt;2&gt; / DFF0 Output Sel 0: Q output 1: QB output &lt;1&gt;: LUT2_0&lt;1&gt; / DFF0 Initial Polarity Select 0: Low 1: High &lt;0&gt;: LUT2_0&lt;0&gt;</pre>    |                       |        |
| 90     | reg<1159:1156> | LUT2_1/DFF1 setting    | <pre>&lt;3&gt;: LUT2_1&lt;3&gt; / DFF1 or Latch Select 0: DFF function 1: Latch function &lt;2&gt;: LUT2_1&lt;2&gt; / DFF1 Output Select 0: Q output 1: QB output &lt;1&gt;: LUT2_1&lt;1&gt; / DFF1 Initial Polarity Select 0: Low 1: High &lt;0&gt;: LUT2_1&lt;0&gt;</pre> |                       |        |



**PRELIMINARY** 

@ 2017 Dialog Semiconductor

|      | Address        | Oissued Franchica       | Danistan Bit Dafinitism                                                                                                                                                                                                                                                                                                                                             | I <sup>2</sup> C Inte | erface |
|------|----------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------|
| Byte | Register Bit   | Signal Function         | Register Bit Definition                                                                                                                                                                                                                                                                                                                                             | Read                  | Write  |
| 91   | reg<1163:1160> | LUT2_2/DFF2 setting     | <pre>&lt;3&gt;: LUT2_2&lt;3&gt; / DFF2 or Latch Select 0: DFF function 1: Latch function &lt;2&gt;: LUT2_2&lt;2&gt; / DFF2 Output Select 0: Q output 1: QB output &lt;1&gt;: LUT2_2&lt;1&gt; / DFF2 Initial Polarity Select 0: Low 1: High &lt;0&gt;: LUT2_2&lt;0&gt;</pre>                                                                                         |                       |        |
|      | reg<1167:1164> | LUT2_3_VAL or PGEN_data | LUT2_3<3:0> or PGEN 4bit counter da-<br>ta<3:0>                                                                                                                                                                                                                                                                                                                     |                       |        |
| 92   | reg<1175:1168> | PGEN data [7:0]         | PGEN data [7:0]                                                                                                                                                                                                                                                                                                                                                     |                       |        |
| 93   | reg<1183:1176> | PGEN data [15:8]        | PGEN data [15:8]                                                                                                                                                                                                                                                                                                                                                    |                       |        |
| 94   | reg<1191:1184> | LUT3_0_DFF3 setting     | <pre>&lt;7&gt;: LUT3_0&lt;7&gt; / DFF3 or Latch Select 0: DFF function 1: Latch function &lt;6&gt;: LUT3_0&lt;6&gt; / DFF3 Output Select 0: Q output 1: QB output &lt;5&gt;: LUT3_0&lt;5&gt; / DFF3 0: nRST from Matrix Output 1: nSET from Matrix Output 4&gt;: LUT3_0&lt;4&gt; / DFF3 Initial Polarity Select 0: Low 1: High &lt;3:0&gt;: LUT3_0&lt;3:0&gt;</pre> |                       |        |
| 95   | reg<1199:1192> | LUT3_1_DFF4 setting     | <pre>&lt;7&gt;: LUT3_1&lt;7&gt; / DFF4 or Latch Select 0: DFF function 1: Latch function &lt;6&gt;: LUT3_1&lt;6&gt; / DFF4 Output Select 0: Q output 1: QB output &lt;5&gt;: LUT3_1&lt;5&gt; / DFF4 0: nRST from Matrix Output 1: nSET from Matrix Output 4&gt;: LUT3_1&lt;4&gt; / DFF4 Initial Polarity Select 0: Low 1: High &lt;3:0&gt;: LUT3_1&lt;3:0&gt;</pre> |                       |        |
| 96   | reg<1207:1200> | LUT3_2_DFF5 setting     | <pre>&lt;7&gt;: LUT3_2&lt;7&gt; / DFF5 or Latch Select 0: DFF function 1: Latch function &lt;6&gt;: LUT3_2&lt;6&gt; / DFF5 Output Select 0: Q output 1: QB output &lt;5&gt;: LUT3_2&lt;5&gt; / DFF5 0: nRST from Matrix Output 1: nSET from Matrix Output 4&gt;: LUT3_2&lt;4&gt; / DFF5 Initial Polarity Select 0: Low 1: High &lt;3:0&gt;: LUT3_2&lt;3:0&gt;</pre> |                       |        |

Datasheet Revision <2.0> 29-Dec-2017



|      | Address        | Signal Function     | Pagistar Bit Definition                                                                                                                                                                                                                                                                                                                                                                        | I <sup>2</sup> C Interface |       |
|------|----------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------|
| Byte | Register Bit   | Signal Function     | Register Bit Definition                                                                                                                                                                                                                                                                                                                                                                        | Read                       | Write |
| 97   | reg<1215:1208> | LUT3_3_DFF6 setting | <7>: LUT3_3<7> / DFF6 or Latch Select<br>0: DFF function<br>1: Latch function<br><6>: LUT3_3<6> / DFF6 Output Select<br>0: Q output<br>1: QB output<br><5>: LUT3_3<5> / DFF6<br>0: nRST from Matrix Output<br>1: nSET from Matrix Output<br><4>: LUT3_3<4> / DFF6 Initial Polarity<br>Select<br>0: Low<br>1: High<br><3:0>: LUT3_3<3:0>                                                        |                            |       |
| 98   | reg<1223:1216> | LUT3_4_DFF7 setting | <pre>&lt;7&gt;: LUT3_4&lt;7&gt; / DFF7 or Latch Select 0: DFF function 1: Latch function &lt;6&gt;: LUT3_4&lt;6&gt; / DFF7 Output Select 0: Q output 1: QB output &lt;5&gt;: LUT3_4&lt;5&gt; / DFF7 0: nRST from Matrix Output 1: nSET from Matrix Output 4&gt;: LUT3_4&lt;4&gt; / DFF7 Initial Polarity Select 0: Low 1: High &lt;3:0&gt;: LUT3_4&lt;3:0&gt;</pre>                            |                            |       |
| 99   | reg<1231:1224> | LUT3_5_DFF8 setting | <pre>&lt;7&gt;: LUT3_5&lt;7&gt; / DFF8 or Latch Select 0: DFF function 1: Latch function &lt;6&gt;: LUT3_5&lt;6&gt; / DFF8 Output Select 0: Q output 1: QB output &lt;5&gt;: LUT3_5&lt;5&gt; / DFF8 0: RSTB from Matrix Output 1: SETB from Matrix Output 1: SETB from Matrix Output 4&gt;: LUT3_5&lt;4&gt; / DFF8 Initial Polarity Select 0: Low 1: High &lt;3:0&gt;: LUT3_5&lt;3:0&gt;</pre> |                            |       |



**PRELIMINARY** 

|      | Address        | 0                                                     | D. 1.4. D. D. S. W.                                                                                                                                                                                                                                              | I <sup>2</sup> C Int | erface |
|------|----------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------|
| Byte | Register Bit   | Signal Function                                       | Register Bit Definition                                                                                                                                                                                                                                          | Read                 | Write  |
|      | reg<1232>      | LUT2_0 or DFF0 Select                                 | 0: LUT2_0<br>1: DFF0                                                                                                                                                                                                                                             |                      |        |
|      | reg<1233>      | LUT2_1 or DFF1 Select                                 | 0: LUT2_1<br>1: DFF1                                                                                                                                                                                                                                             |                      |        |
|      | reg<1234>      | LUT2_2 or DFF2 Select                                 | 0: LUT2_2<br>1: DFF2                                                                                                                                                                                                                                             |                      |        |
| 9A   | reg<1235>      | LUT2_3 or PGEN Select                                 | 0: LUT2_3<br>1: PGEN                                                                                                                                                                                                                                             |                      |        |
| 37   | reg<1236>      | LUT3_0 or DFF3 Select                                 | 0: LUT3_0<br>1: DFF3                                                                                                                                                                                                                                             |                      |        |
|      | reg<1237>      | DFF3_SECONDQ_Sel                                      | 0: Q of first DFF<br>1: Q of second DFF                                                                                                                                                                                                                          |                      |        |
|      | reg<1238>      | LUT3_1 or DFF4 Select                                 | 0: LUT3_1<br>1: DFF4                                                                                                                                                                                                                                             |                      |        |
|      | reg<1239>      | LUT3_2 or DFF5 Select                                 | 0: LUT3_2<br>1: DFF5                                                                                                                                                                                                                                             |                      |        |
|      | reg<1240>      | LUT3_3 or DFF6 Select                                 | 0: LUT3_3<br>1: DFF6                                                                                                                                                                                                                                             |                      |        |
|      | reg<1241>      | LUT3_4 or DFF7 Select                                 | 0: LUT3_4<br>1: DFF7                                                                                                                                                                                                                                             |                      |        |
|      | reg<1242>      | LUT3_5 or DFF8 Select                                 | 0: LUT3_5<br>1: DFF8                                                                                                                                                                                                                                             |                      |        |
| 9B   | reg<1243>      | Filter or Edge Detector selection                     | 0: filter<br>1: edge det                                                                                                                                                                                                                                         |                      |        |
|      | reg<1244>      | output Polarity Select                                | Filter/edge detect output     Filter/edge detect output inverted                                                                                                                                                                                                 |                      |        |
|      | reg<1246:1245> | Select the edge mode                                  | 00: Rising Edge Det<br>01: Falling Edge Det<br>10: Both Edge Det<br>11: Both Edge DLY                                                                                                                                                                            |                      |        |
|      | reg<1247>      | Reserved                                              |                                                                                                                                                                                                                                                                  |                      |        |
| 9C   | reg<1255:1248> | LUT value or pipe delay out sel or nSET/<br>END value | <7:4>:LUT3_6<7:4>/REG_S1<3:0>pipe delay out1 sel <3:0>:LUT3_6<3:0>/REG_S0<3:0>pipe delay out0 sel at RIPP CNT mode: bit<1250:1248> is the nSET value bit<1253:1251> is the END value bit<1254> functional mode:0: full cycle; 1: ranged cycle bit<1255> not used |                      |        |

117 of 148



|        | Address                                                | Oissued Farmetics                                             | Danietan Bit Befinition                                                                                                               | I <sup>2</sup> C Inte | erface |
|--------|--------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------|
| Byte   | Register Bit                                           | Signal Function                                               | Register Bit Definition                                                                                                               | Read                  | Write  |
|        | reg<1256>                                              | Pipe Delay OUT1 Polarity Select                               | 0: Non-inverted<br>1: Inverted                                                                                                        |                       |        |
|        | reg<1257>                                              | LUT3_6 or Pipe Delay Select                                   | 0: LUT3_6<br>1: Pipe Delay or RIPP CNT                                                                                                |                       |        |
|        | reg<1258>                                              | PIPE_RIPP_CNT_S                                               | Pipe delay mode selection     Ripple Counter mode selection                                                                           |                       |        |
| 9D     | reg<1260:1259>                                         | Select the Edge Mode of Programmable<br>Delay & Edge Detector | 00: Rising Edge Detector<br>01: Falling Edge Detector<br>10: Both Edge Detector<br>11: Both Edge Delay                                |                       |        |
|        | reg<1262:1261>                                         | Delay Value Select for Programmable Delay<br>& Edge Detector  | 00: 125ns<br>01: 250ns<br>10: 375ns<br>11: 500ns                                                                                      |                       |        |
|        | reg<1263>                                              | Reserved                                                      |                                                                                                                                       |                       |        |
|        | reg<1264>                                              | IO14 external reset mode selection                            | 0: edge active<br>1: high active                                                                                                      |                       |        |
| 9E     | reg<1265>                                              | IO14 external reset edge mode selection (with reg<1264>=0     | 0: rising edge<br>1: falling edge                                                                                                     |                       |        |
|        | reg<1266>                                              | External reset from IO14                                      | 0: disable<br>1: enable                                                                                                               |                       |        |
|        | reg<1271:1267>                                         | Reserved                                                      |                                                                                                                                       |                       |        |
|        | reg<1276:1272>                                         | Reserved                                                      |                                                                                                                                       |                       |        |
| 9F     | reg<1277>                                              | Reserved                                                      |                                                                                                                                       |                       |        |
|        | reg<1278>                                              | Reserved                                                      |                                                                                                                                       |                       |        |
|        | reg<1279>                                              | Reserved                                                      |                                                                                                                                       |                       |        |
| Multif | unction                                                |                                                               |                                                                                                                                       |                       |        |
|        |                                                        | Single 4-bit LUT                                              | 0000000: Matrix A - In3; Matrix B - In2;<br>Matrix C - In1; Matrix D - In0<br>(DLY_IN - LOW)                                          |                       |        |
|        | reg <1286><br>reg< 1285><br>reg < 1282>                | Single DFF w RST and SET                                      | 0010000: Matrix A - D; Matrix B - nSET;<br>Matrix C - nRST; Matrix D - CLK<br>(DLY_IN - LOW)                                          |                       |        |
| A0     | reg < 1284><br>reg < 1283><br>reg< 1281><br>reg< 1280> | Single CNT/DLY                                                | 0000001: Matrix A - UP (CNT); Matrix B - KEEP (CNT); Matrix C - EXT_CLK (CNT); Matrix D - DLY_IN (CNT) (DLY_OUT connected to LUT/DFF) |                       |        |
|        |                                                        | CNT/DLY -> LUT                                                | 0000010: Matrix A - DLY_IN; Matrix B - In2; Matrix C - In1; Matrix D - In0 (DLY_OUT connected to In3)                                 |                       |        |



|      | Address                                                  | 0               | D. 114. BY D. 5.19.                                                                                                                     | I <sup>2</sup> C Int | erface |
|------|----------------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------|
| Byte | Register Bit                                             | Signal Function | Register Bit Definition                                                                                                                 | Read                 | Write  |
|      |                                                          | CNT/DLY -> DFF  | 0000110: Matrix A - DLY_IN; Matrix B - nSET; Matrix C - nRST; Matrix D - CLK (DLY_OUT connected to D)                                   |                      |        |
|      |                                                          | CNT/DLY -> LUT  | 0100010: Matrix A - DLY_IN; Matrix B - EXT_CLK (CNT); Matrix C - In1; Matrix D - In0 (DLY_OUT connected to In3; In2 - LOW)              | cOW)                 |        |
|      |                                                          | CNT/DLY -> DFF  | 0100110: Matrix A - DLY_IN; Matrix B - EXT_CLK (CNT); Matrix C - nRST; Matrix D - CLK (DLY_OUT connected to D; nSET - HIGH)             |                      |        |
|      |                                                          | CNT/DLY -> LUT  | 1000010: Matrix A - DLY_IN; Matrix B - In2; Matrix C - EXT_CLK (CNT); Matrix D - In0 (DLY_OUT connected to In3; In1 - LOW)              |                      |        |
|      |                                                          | CNT/DLY -> DFF  | 1000110: Matrix A - DLY_IN; Matrix B - nSET; Matrix C - EXT_CLK (CNT); Matrix D - CLK (DLY_OUT connected to D; nRST - HIGH)             |                      |        |
|      |                                                          | CNT/DLY -> LUT  | 0001010: Matrix A - In3; Matrix B - DLY_IN; Matrix C - In1; Matrix D - In0 (DLY_OUT connected to In2)                                   |                      |        |
|      | reg <1286><br>reg< 1285><br>reg < 1282>                  | CNT/DLY -> DFF  | 0001110: Matrix A - D; Matrix B - DLY_IN;<br>Matrix C - nRST; Matrix D - CLK<br>(DLY_OUT connected to nSET)                             |                      |        |
| A0   | reg < 1284><br>reg < 1283><br>reg < 1281><br>reg < 1280> | CNT/DLY -> LUT  | 1001010: Matrix A - In3; Matrix B - DLY_IN; Matrix C - EXT_CLK (CNT); Matrix D - In0 (DLY_OUT connected to In2; In1 - LOW)              |                      |        |
|      |                                                          | CNT/DLY -> DFF  | 1001110: Matrix A - D; Matrix B - DLY_IN;<br>Matrix C - EXT_CLK (CNT);<br>Matrix D - CLK<br>(DLY_OUT connected to nSET; nRST -<br>HIGH) |                      |        |
|      |                                                          | CNT/DLY -> LUT  | 0010010: Matrix A - In3; Matrix B - In2;<br>Matrix C - DLY_IN; Matrix D - In0<br>(DLY_OUT connected to In1)                             |                      |        |
|      |                                                          | CNT/DLY -> DFF  | 0010110: Matrix A - D; Matrix B - nSET;<br>Matrix C - DLY_IN; Matrix D - CLK<br>(DLY_OUT connected to nRST)                             |                      |        |
|      |                                                          | CNT/DLY -> LUT  | 0110010: Matrix A - In3; Matrix B - EXT<br>CLK (CNT); Matrix C - DLY_IN;<br>Matrix D - In0<br>(DLY_OUT connected to In1; In2 - LOW)     |                      |        |
|      |                                                          | CNT/DLY -> DFF  | O110110: Matrix A - D; Matrix B - EXT<br>CLK (CNT); Matrix C - DLY_IN; Matrix D<br>- CLK<br>(DLY_OUT connected to nRST; nSET -<br>HIGH) |                      |        |
|      |                                                          | CNT/DLY -> LUT  | 0011010: Matrix A - In3; Matrix B - In2;<br>Matrix C - In1; Matrix D - DLY_IN<br>(DLY_OUT connected to In0)                             |                      |        |



|      | Address                                   | Signal Eurotion                                  | Desister Dit Definition                                                                                                                 | I <sup>2</sup> C Int | erface |
|------|-------------------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------|
| Byte | Register Bit                              | Signal Function                                  | Register Bit Definition                                                                                                                 | Read                 | Write  |
|      |                                           | CNT/DLY -> DFF                                   | 0011110: Matrix A - D; Matrix B - nSET;<br>Matrix C - nRST; Matrix D - DLY_IN<br>(DLY_OUT connected to CLK)                             |                      |        |
|      |                                           | CNT/DLY -> LUT                                   | 0111010: Matrix A - In3; Matrix B - EXT<br>CLK (CNT); Matrix C - In1;<br>Matrix D - DLY_IN<br>(DLY_OUT connected to In0; In2 - LOW)     |                      |        |
|      |                                           | CNT/DLY -> DFF                                   | 0111110: Matrix A - D; Matrix B - EXT<br>CLK (CNT); Matrix C - nRST; Matrix D -<br>DLY_IN<br>(DLY_OUT connected to CLK; nSET -<br>HIGH) |                      |        |
|      |                                           | CNT/DLY -> LUT                                   | 1011010: Matrix A - In3; Matrix B - In2;<br>Matrix C - EXT_CLK (CNT);<br>Matrix D - DLY_IN<br>(DLY_OUT connected to In0; In1 - LOW)     |                      |        |
|      | reg <1286><br>reg< 1285>                  | CNT/DLY -> DFF                                   | 1011110: Matrix A - D; Matrix B - nSET;<br>Matrix C - EXT_CLK (CNT); Matrix D -<br>DLY_IN<br>(DLY_OUT connected to CLK; nRST -<br>HIGH) |                      |        |
| A0   | reg < 1282><br>reg < 1284><br>reg < 1283> | LUT -> CNT/DLY                                   | 0000011: Matrix A - In3; Matrix B - In2;<br>Matrix C - In1; Matrix D - In0<br>(LUT_OUT connected to DLY_IN)                             |                      |        |
|      | reg< 1281><br>reg< 1280>                  | reg< 1281><br>reg< 1280> DFF -> CNT/DLY Matrix C | 0000111: Matrix A - D; Matrix B - nSET;<br>Matrix C - nRST; Matrix D - CLK<br>(DFF_OUT connected to DLY_IN)                             |                      |        |
|      |                                           | LUT -> CNT/DLY                                   | 0100011: Matrix A - In3; Matrix B - EXTCLK (CNT); Matrix C - In1; Matrix D - In0 (LUT_OUT connected to DLY_IN; In2 - LOW)               |                      |        |
|      |                                           | DFF -> CNT/DLY                                   | 0100111: Matrix A - D; Matrix B - EXT<br>CLK (CNT); Matrix C - nRST; Matrix D -<br>CLK<br>(DFF_OUT connected to DLY_IN; nSET -<br>HIGH) |                      |        |
|      |                                           | LUT -> CNT/DLY                                   | 1000011: Matrix A - In3; Matrix B - In2;<br>Matrix C - EXT_CLK (CNT); Matrix D - In0<br>(LUT_OUT connected to DLY_IN; In1 -<br>LOW)     |                      |        |
|      |                                           | DFF -> CNT/DLY                                   | 1000111: Matrix A - D; Matrix B - nSET;<br>Matrix C - EXT_CLK (CNT); Matrix D -<br>CLK<br>(DFF_OUT connected to DLY_IN; nRST -<br>HIGH) |                      |        |
|      | reg<1287>                                 | FSM0 SET/RST Selection                           | 0: Reset to 0<br>1: Set to data                                                                                                         |                      |        |
| A1   | reg<1295:1288>                            | LUT4_0_DFF9 setting <7:0>                        | <7:0>: LUT4_0<7:0>                                                                                                                      |                      |        |



|      | Address                                   |                                  |                                                                                                                                                                                                                                                                                           | I <sup>2</sup> C Int | erface |
|------|-------------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------|
| Byte | Register Bit                              | Signal Function                  | Register Bit Definition                                                                                                                                                                                                                                                                   | Read                 | Write  |
| A2   | reg<1303:1296>                            | LUT4_0_DFF9 setting <15:8>       | <15>: LUT4_0<15>/DFF or Latch Select 0: DFF function; 1: Latch function <14>: LUT4_0<14>/DFF Output Select 0: Q output; 1: QB output <13>: LUT4_0<13>/DFF Initial Polarity Select 0: Low; 1: High <12:8>: LUT4_0<12:8>                                                                    |                      |        |
|      | reg<1305:1304>                            | DLY/CNT0 Mode Selection          | 00: DLY<br>01: one shot<br>10: frequency det<br>11: CNT                                                                                                                                                                                                                                   |                      |        |
|      | reg<1307:1306>                            | DLY/CNT0 edge Mode Selection     | 00: both edge 01: falling edge 10: rising edge 11: High Level Reset (only in CNT mode)                                                                                                                                                                                                    |                      |        |
| A3   | reg<1311:1308>                            | DLY/CNT0 Clock Source Select     | Clock source sel[3:0]<br>0000: 25M(OSC2); 0001: 25M/4; 0010:<br>2M(OSC1);<br>0011: 2M/8; 0100: 2M/64; 0101: 2M/512;<br>0110: 2K(OSC0);<br>0111: 2K/8; 1000: 2K/64; 1001: 2K/512;<br>1010: 2K/4096;<br>1011: 2K/32768; 1100: 2K/262144; 1101:<br>CNT_END;<br>1110: External; 1111: No-used |                      |        |
|      | reg<1312>                                 | CNT0 output pol selection        | 0: Default Output<br>1: Inverted Output                                                                                                                                                                                                                                                   |                      |        |
|      | reg<1314:1313>                            | CNT0 initial value selection     | 00: bypass the initial<br>01: initial 0<br>10: initial 1<br>11: initial 1                                                                                                                                                                                                                 |                      |        |
|      | reg<1315>                                 | Reserved                         |                                                                                                                                                                                                                                                                                           |                      |        |
| A4   | reg<1316>                                 | Reserved                         |                                                                                                                                                                                                                                                                                           |                      |        |
|      | reg<1317>                                 | Keep signal sync selection       | 0: bypass<br>1: after two DFF                                                                                                                                                                                                                                                             |                      |        |
|      | reg<1318>                                 | UP signal sync selection         | 0: bypass<br>1: after two DFF                                                                                                                                                                                                                                                             |                      |        |
|      | reg<1319>                                 | CNT0 DLY EDET FUNCTION Selection | 0: normal 1: DLY function edge detection                                                                                                                                                                                                                                                  |                      |        |
| A5   | reg<1327:1320>                            | REG_CNT0_Data<7:0>               | Data<7:0>                                                                                                                                                                                                                                                                                 |                      |        |
| A6   | reg<1335:1328>                            | REG_CNT0_Data<15:8>              | Data<15:8>                                                                                                                                                                                                                                                                                |                      |        |
|      | reg<1336>                                 | CNT0 CNT mode SYNC selection     | 0: bypass<br>1: after two DFF                                                                                                                                                                                                                                                             |                      |        |
| A7   | reg <1339><br>reg< 1341><br>reg < 1340>   | Single 3-bit LUT                 | 00000: Matrix A - In2; Matrix B - In1;<br>Matrix C - In0<br>(DLY_IN - LOW)                                                                                                                                                                                                                |                      |        |
|      | reg < 1340><br>reg < 1338><br>reg < 1337> | Single DFF w RST and SET         | 10000: Matrix A - D; Matrix B - nSET/<br>nRST; Matrix C - CLK<br>(DLY_IN - LOW)                                                                                                                                                                                                           |                      |        |



|      | Address                                  | 0:                           | Devices Bit Definition                                                                                                                                                                                                                                                                  | I <sup>2</sup> C Inte | erface |
|------|------------------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------|
| Byte | Register Bit                             |                              | Read                                                                                                                                                                                                                                                                                    | Write                 |        |
|      |                                          | Single CNT/DLY               | 00001: Matrix A - DLY_IN (CNT); Matrix B - EXT_CLK (CNT); Matrix C - NC (DLY_OUT connected to LUT/DFF)                                                                                                                                                                                  |                       |        |
|      |                                          | CNT/DLY -> LUT               | 00010: Matrix A - DLY_IN; Matrix B - In1;<br>Matrix C - In0<br>(DLY_OUT connected to In2)                                                                                                                                                                                               |                       |        |
|      |                                          | CNT/DLY -> DFF               | 00110: Matrix A - DLY_IN; Matrix B - nSET/nRST; Matrix C - CLK (DLY_OUT connected to D)                                                                                                                                                                                                 |                       |        |
|      | reg <1339>                               | CNT/DLY -> LUT               | 01010: Matrix A - In2; Matrix B - DLY_IN;<br>Matrix C - In0<br>(DLY_OUT connected to In1)                                                                                                                                                                                               |                       |        |
|      | reg< 1341><br>reg < 1340><br>reg < 1338> | CNT/DLY -> DFF               | 01110: Matrix A - D; Matrix B - DLY_IN;<br>Matrix C - CLK<br>(DLY_OUT connected to nSET/nRST)                                                                                                                                                                                           |                       |        |
| A7   | reg < 1337>                              | CNT/DLY -> LUT               | 10010: Matrix A - In2; Matrix B - In1;<br>Matrix C - DLY_IN<br>(DLY_OUT connected to In0)                                                                                                                                                                                               | ·                     |        |
|      |                                          | CNT/DLY -> DFF               | 11010: Matrix A - D; Matrix B - nSET/<br>nRST; Matrix C - DLY_IN<br>(DLY_OUT connected to CLK)                                                                                                                                                                                          |                       |        |
|      |                                          | LUT -> CNT/DLY               | 00011: Matrix A-In2; Matrix B-In1; Matrix C - In0 (LUT_OUT connected to DLY_IN)                                                                                                                                                                                                         |                       |        |
|      |                                          | DFF -> CNT/DLY               | 00111: Matrix A - D; Matrix B - nSET/<br>nRST; Matrix C - CLK<br>(DFF_OUT connected to DLY_IN)                                                                                                                                                                                          |                       |        |
|      | reg<1343:1342>                           | CNT1 initial value selection | 00: bypass the initial<br>01: initial 0<br>10: initial 1<br>11: initial 1                                                                                                                                                                                                               |                       |        |
| A8   | reg<1351:1344>                           | LUT3_7_DFF10 setting         | <7>: LUT3_7<7>/DFF or Latch Select 0: DFF function; 1: Latch function <6>: LUT3_7<6>/DFF Output Select 0: Q output; 1: QB output <5>: LUT3_7<5>/DFF 0: nRST from Matrix Output; 1: nSET from Matrix Output <4>: LUT3_7<4>/DFF Initial Polarity Select 0:Low; 1: High <3:0>: LUT3_7<3:0> |                       |        |



|      | Address        | Singal Function                       | Dominton Dit Dofinition                                                                                                                                                                                                                                                                                                                                                                                                                                                             | I <sup>2</sup> C Int | erface |
|------|----------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------|
| Byte | Register Bit   | Signal Function                       | Register Bit Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Read                 | Write  |
|      | reg<1355:1352> | DLY/CNT1 Clock Source Select          | Clock source sel[3:0]<br>0000: 25M(OSC2); 0001: 25M/4; 0010:<br>2M(OSC1);<br>0011: 2M/8; 0100: 2M/64; 0101: 2M/512;<br>0110: 2K(OSC0);<br>0111: 2K/8; 1000: 2K/64; 1001: 2K/512;<br>1010: 2K/4096;<br>1011: 2K/32768; 1100: 2K/262144; 1101:<br>CNT_END;<br>1110: External; 1111: No-used                                                                                                                                                                                           |                      |        |
| A9   | reg<1359:1356> | CNT1 function and edge mode selection | 0000: both edge Delay; 0001: falling edge delay; 0010: rising edge delay; 0011: both edge One Shot; 0100: falling edge One Shot; 0101: rising edge One Shot; 0101: rising edge One Shot; 0110: both edge freq detect; 0111: falling edge freq detect; 1000: rising edge freq dectect; 1001: both edge detect; 1010: falling edge detect; 1011: rising edge detect; 1100: both edge reset CNT; 1101: falling edge reset CNT; 1110: rising edge reset CNT; 1111: high level reset CNT |                      |        |
| AA   | reg<1367:1360> | REG_CNT1_Data<7:0>                    | Data<7:0>                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                      |        |
|      | reg<1368>      | CNT1 output pol selection             | 0: Default Output<br>1: Inverted Output                                                                                                                                                                                                                                                                                                                                                                                                                                             |                      |        |
|      | reg<1369>      | Reserved                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                      |        |
|      | reg<1370>      | CNT1 CNT mode SYNC selection          | 0: bypass<br>1: after two DFF                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                      |        |
| AB   | reg<1371>      | CNT1 DLY EDET FUNCTION Selection      | 0: normal<br>1: DLY function edge detection                                                                                                                                                                                                                                                                                                                                                                                                                                         |                      |        |
|      | reg<1394>,     | Single 3-bit LUT                      | 00000: Matrix A - In2; Matrix B - In1;<br>Matrix C - In0<br>(DLY_IN - LOW)                                                                                                                                                                                                                                                                                                                                                                                                          |                      |        |
|      | reg<1375:1372> | Single DFF w RST and SET              | 10000: Matrix A - D; Matrix B - nSET/<br>nRST; Matrix C - CLK<br>(DLY_IN - LOW)                                                                                                                                                                                                                                                                                                                                                                                                     |                      |        |



|      | Address        | Signal Function       | Pagistor Rit Definition                                                                                                                                                                                                                                                                                                                                                        | I <sup>2</sup> C Interface |       |
|------|----------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------|
| Byte | Register Bit   | Signal Function       | Register Bit Definition                                                                                                                                                                                                                                                                                                                                                        | Read                       | Write |
|      |                | Single CNT/DLY        | 00001: Matrix A - DLY_IN (CNT); Matrix B - EXT_CLK (CNT); Matrix C - NC (DLY_OUT connected to LUT/DFF)                                                                                                                                                                                                                                                                         |                            |       |
|      |                | CNT/DLY -> LUT        | 00010: Matrix A - DLY_IN; Matrix B - In1;<br>Matrix C - In0<br>(DLY_OUT connected to In2)                                                                                                                                                                                                                                                                                      |                            |       |
|      |                | CNT/DLY -> DFF        | 10010: Matrix A - DLY_IN; Matrix B - nSET/nRST; Matrix C - CLK (DLY_OUT connected to D)                                                                                                                                                                                                                                                                                        |                            |       |
|      |                | CNT/DLY -> LUT        | 00110: Matrix A - In2; Matrix B - DLY_IN;<br>Matrix C - In0<br>(DLY_OUT connected to In1)                                                                                                                                                                                                                                                                                      |                            |       |
| АВ   | reg<1375:1372> | CNT/DLY -> DFF        | 10110: Matrix A - D; Matrix B - DLY_IN;<br>Matrix C - CLK<br>(DLY_OUT connected to nSET/nRST)                                                                                                                                                                                                                                                                                  |                            |       |
|      |                | CNT/DLY -> LUT        | 01010: Matrix A - In2; Matrix B - In1;<br>Matrix C - DLY_IN<br>(DLY_OUT connected to In0)                                                                                                                                                                                                                                                                                      |                            |       |
|      |                | CNT/DLY -> DFF        | 11010: Matrix A - D; Matrix B - nSET/<br>nRST; Matrix C - DLY_IN<br>(DLY_OUT connected to CLK)                                                                                                                                                                                                                                                                                 |                            |       |
|      |                | LUT -> CNT/DLY        | 00011: Matrix A - In2; Matrix B - In1; Matrix C - In0 (LUT_OUT connected to DLY_IN)                                                                                                                                                                                                                                                                                            |                            |       |
|      |                | DFF -> CNT/DLY        | 10011: Matrix A - D; Matrix B - nSET/<br>nRST; Matrix C - CLK<br>(DFF_OUT connected to DLY_IN)                                                                                                                                                                                                                                                                                 |                            |       |
| AC   | reg<1383:1376> | LUT3_8_DFF_11 setting | <pre>&lt;7&gt;: LUT3_8&lt;7&gt;/DFF or Latch Select     0: DFF function; 1: Latch function &lt;6&gt;: LUT3_8&lt;6&gt;/DFF Output Select     0: Q output; 1: QB output &lt;5&gt;: LUT3_8&lt;5&gt;/DFF     0: nRST from Matrix Output; 1: nSET from Matrix Output &lt;4&gt;: LUT3_8&lt;4&gt;/DFF Initial Polarity Select     0:Low; 1: High &lt;3:0&gt;: LUT3_8&lt;3:0&gt;</pre> |                            |       |



|      | Address                                   | Oinmal Function                       | Deviete Dit Definition                                                                                                                                                                                                                                                                                                                                                                                                                                 | I <sup>2</sup> C Int | erface |
|------|-------------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------|
| Byte | Register Bit                              | Signal Function                       | Register Bit Definition                                                                                                                                                                                                                                                                                                                                                                                                                                | Read                 | Write  |
|      | reg<1387:1384>                            | DLY/CNT2 Clock Source Select          | Clock source sel[3:0]<br>0000: 25M(OSC2); 0001: 25M/4; 0010:<br>2M(OSC1);<br>0011: 2M/8; 0100: 2M/64; 0101: 2M/512;<br>0110: 2K(OSC0);<br>0111: 2K/8; 1000: 2K/64; 1001: 2K/512;<br>1010: 2K/4096;<br>1011: 2K/32768; 1100: 2K/262144; 1101:<br>CNT_END;<br>1110: External; 1111: No-used                                                                                                                                                              |                      |        |
| AD   | reg<1391:1388>                            | CNT2 function and edge mode selection | 0000: both edge Delay; 0001: falling edge delay; 0010: rising edge delay; 0011: both edge One Shot; 0100: falling edge One Shot; 0101: rising edge One Shot; 0110: both edge freq detect; 0111: falling edge freq detect; 1000: rising edge freq detect; 1001: both edge detect; 1010: falling edge detect; 1011: rising edge detect; 1100: both edge reset CNT; 1101: falling edge reset CNT; 1110: rising edge reset CNT; 1111: high level reset CNT |                      |        |
|      | reg<1393:1392>                            | CNT2 initial value selection          | 00: bypass the initial<br>01: initial 0<br>10: initial 1<br>11: initial 1                                                                                                                                                                                                                                                                                                                                                                              |                      |        |
|      | reg<1395>                                 | CNT2 output pol selection             | 0: Default Output<br>1: Inverted Output                                                                                                                                                                                                                                                                                                                                                                                                                |                      |        |
| AE   | reg<1396>                                 | Reserved                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                      |        |
|      | reg<1397>                                 | CNT2 CNT mode SYNC selection          | 0: bypass<br>1: after two DFF                                                                                                                                                                                                                                                                                                                                                                                                                          |                      |        |
|      | reg<1398>                                 | CNT2 DLY EDET FUNCTION Selection      | 0: normal 1: DLY function edge detection                                                                                                                                                                                                                                                                                                                                                                                                               |                      |        |
|      | reg<1399>                                 | Reserved                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                      |        |
| AF   | reg<1407:1400>                            | REG_CNT2_Data<7:0>                    | Data<7:0>                                                                                                                                                                                                                                                                                                                                                                                                                                              |                      |        |
|      | reg<1408>                                 | Reserved                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                      |        |
| В0   | reg <1411><br>reg< 1413><br>reg < 1412>   | Single 3-bit LUT                      | 00000: Matrix A - In2; Matrix B - In1;<br>Matrix C - In0<br>(DLY_IN - LOW)                                                                                                                                                                                                                                                                                                                                                                             |                      |        |
|      | reg < 1412><br>reg < 1410><br>reg < 1409> | Single DFF w RST and SET              | 00100: Matrix A - D; Matrix B - nSET/<br>nRST; Matrix C - CLK<br>(DLY_IN - LOW)                                                                                                                                                                                                                                                                                                                                                                        |                      |        |



|      | Address                                                               | Oi                           | Dominton Dit Doffmition                                                                                                                                                                                                                                                                 | I <sup>2</sup> C Int                                                                      | erface |  |
|------|-----------------------------------------------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--------|--|
| Byte | Register Bit                                                          | Signal Function              | Register Bit Definition                                                                                                                                                                                                                                                                 | Read                                                                                      | Write  |  |
|      |                                                                       | Single CNT/DLY               | 00001: Matrix A - DLY_IN (CNT); Matrix B - EXT_CLK (CNT); Matrix C - NC (DLY_OUT connected to LUT/DFF)                                                                                                                                                                                  |                                                                                           |        |  |
|      |                                                                       | CNT/DLY -> LUT               | 00010: Matrix A - DLY_IN; Matrix B - In1;<br>Matrix C - In0<br>(DLY_OUT connected to In2)                                                                                                                                                                                               |                                                                                           |        |  |
|      |                                                                       | CNT/DLY -> DFF               | 00110: Matrix A - DLY_IN; Matrix B -<br>nSET/nRST; Matrix C - CLK<br>(DLY_OUT connected to D)                                                                                                                                                                                           |                                                                                           |        |  |
|      | reg <1411>                                                            | CNT/DLY -> LUT               | 01010: Matrix A - In2; Matrix B - DLY_IN;<br>Matrix C - In0<br>(DLY_OUT connected to In1)                                                                                                                                                                                               |                                                                                           |        |  |
|      | reg< 1411><br>reg< 1413><br>reg < 1412><br>reg < 1410><br>reg < 1409> | CNT/DLY -> DFF               | 01110: Matrix A - D; Matrix B - DLY_IN;<br>Matrix C - CLK<br>(DLY_OUT connected to nSET/nRST)                                                                                                                                                                                           |                                                                                           |        |  |
| B0   |                                                                       | reg < 1409>                  | CNT/DLY -> LUT                                                                                                                                                                                                                                                                          | 10010: Matrix A - In2; Matrix B - In1;<br>Matrix C - DLY_IN<br>(DLY_OUT connected to In0) |        |  |
|      |                                                                       | CNT/DLY -> DFF               | 10110: Matrix A - D; Matrix B - nSET/<br>nRST; Matrix C - DLY_IN<br>(DLY_OUT connected to CLK)                                                                                                                                                                                          |                                                                                           |        |  |
|      |                                                                       | LUT -> CNT/DLY               | 00011: Matrix A - In2; Matrix B - In1; Matrix C - In0 (LUT_OUT connected to DLY_IN)                                                                                                                                                                                                     |                                                                                           |        |  |
|      |                                                                       | DFF -> CNT/DLY               | 00111: Matrix A - D; Matrix B - nSET/<br>nRST; Matrix C - CLK<br>(DFF_OUT connected to DLY_IN)                                                                                                                                                                                          |                                                                                           |        |  |
|      | reg<1415:1414>                                                        | CNT3 initial value selection | 00: bypass the initial<br>01: initial 0<br>10: initial 1<br>11: initial 1                                                                                                                                                                                                               |                                                                                           |        |  |
| B1   | reg<1423:1416>                                                        | LUT3_9_DFF12 setting         | <7>: LUT3_9<7>/DFF or Latch Select 0: DFF function; 1: Latch function <6>: LUT3_9<6>/DFF Output Select 0: Q output; 1: QB output <5>: LUT3_9<5>/DFF 0: nRST from Matrix Output; 1: nSET from Matrix Output <4>: LUT3_9<4>/DFF Initial Polarity Select 0:Low; 1: High <3:0>: LUT3_9<3:0> |                                                                                           |        |  |



|      | Address        | 0:                                    | Pogistar Bit Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                            | I <sup>2</sup> C Int | erface |
|------|----------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------|
| Byte | Register Bit   | Signal Function                       | Register Bit Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Read                 | Write  |
|      | reg<1427:1424> | DLY/CNT3 Clock Source Select          | Clock source sel[3:0]<br>0000: 25M(OSC2); 0001: 25M/4; 0010:<br>2M(OSC1);<br>0011: 2M/8; 0100: 2M/64; 0101: 2M/512;<br>0110: 2K(OSC0);<br>0111: 2K/8; 1000: 2K/64; 1001: 2K/512;<br>1010: 2K/4096;<br>1011: 2K/32768; 1100: 2K/262144; 1101:<br>CNT_END;<br>1110: External; 1111: No-used                                                                                                                                                                                          |                      |        |
| B2   | reg<1431:1428> | CNT3 function and edge mode selection | 0000: both edge Delay; 0001: falling edge delay; 0010: rising edge delay; 0011: both edge One Shot; 0100: falling edge One Shot; 0101: rising edge One Shot; 0101: rising edge One Shot; 0110: both edge freq detect; 0111: falling edge freq detect; 1000: rising edge freq detect; 1001: both edge detect; 1010: falling edge detect; 1011: rising edge detect; 1100: both edge reset CNT; 1101: falling edge reset CNT; 1110: rising edge reset CNT; 1111: high level reset CNT |                      |        |
| В3   | reg<1439:1432> | REG_CNT3_Data<7:0>                    | Data<7:0>                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                      |        |
|      | reg<1440>      | CNT3 output pol selection             | 0: Default Output<br>1: Inverted Output                                                                                                                                                                                                                                                                                                                                                                                                                                            |                      |        |
|      | reg<1441>      | Reserved                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                      |        |
|      | reg<1442>      | CNT3 CNT mode SYNC selection          | 0: bypass<br>1: after two DFF                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                      |        |
| B4   | reg<1443>      | CNT3 DLY EDET FUNCTION Selection      | 0: normal<br>1: DLY function edge detection                                                                                                                                                                                                                                                                                                                                                                                                                                        |                      |        |
|      | reg<1466>,     | Single 3-bit LUT                      | 00000: Matrix A - In2; Matrix B - In1;<br>Matrix C - In0<br>(DLY_IN - LOW)                                                                                                                                                                                                                                                                                                                                                                                                         |                      |        |
|      | reg<1447:1444> | Single DFF w RST and SET              | 10000: Matrix A - D; Matrix B - nSET/<br>nRST; Matrix C - CLK<br>(DLY_IN - LOW)                                                                                                                                                                                                                                                                                                                                                                                                    |                      |        |



**PRELIMINARY** 

@ 2017 Dialog Semiconductor

|      | Address                      | Cinnal Function  | Register Bit Definition                                                                                                                                                                                                                                                       | I <sup>2</sup> C Interface |       |
|------|------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------|
| Byte | Register Bit                 | Signal Function  |                                                                                                                                                                                                                                                                               | Read                       | Write |
|      |                              | Single CNT/DLY   | 00001: Matrix A - DLY_IN (CNT); Matrix B - EXT_CLK (CNT); Matrix C - NC (DLY_OUT connected to LUT/DFF)                                                                                                                                                                        |                            |       |
|      |                              | CNT/DLY -> LUT   | 00010: Matrix A - DLY_IN; Matrix B - In1;<br>Matrix C - In0<br>(DLY_OUT connected to In2)                                                                                                                                                                                     |                            |       |
|      |                              | CNT/DLY -> DFF   | 10010: Matrix A - DLY_IN; Matrix B - nSET/nRST; Matrix C - CLK (DLY_OUT connected to D)                                                                                                                                                                                       |                            |       |
|      |                              | CNT/DLY -> LUT   | 00110: Matrix A - In2; Matrix B - DLY_IN;<br>Matrix C - In0<br>(DLY_OUT connected to In1)                                                                                                                                                                                     |                            |       |
| B4   | reg<1466>,<br>reg<1447:1444> | CNT/DLY -> DFF   | 10110: Matrix A - D; Matrix B - DLY_IN;<br>Matrix C - CLK<br>(DLY_OUT connected to nSET/nRST)                                                                                                                                                                                 |                            |       |
|      |                              | CNT/DLY -> LUT   | 01010: Matrix A - In2; Matrix B - In1;<br>Matrix C - DLY_IN<br>(DLY_OUT connected to In0)                                                                                                                                                                                     |                            |       |
|      |                              | CNT/DLY -> DFF   | 11010: Matrix A - D; Matrix B - nSET/<br>nRST; Matrix C - DLY_IN<br>(DLY_OUT connected to CLK)                                                                                                                                                                                |                            |       |
|      |                              | LUT -> CNT/DLY   | 00011: Matrix A - In2; Matrix B - In1; Matrix C - In0 (LUT_OUT connected to DLY_IN)                                                                                                                                                                                           |                            |       |
|      |                              | DFF -> CNT/DLY   | 10011: Matrix A - D; Matrix B - nSET/<br>nRST; Matrix C - CLK<br>(DFF_OUT connected to DLY_IN)                                                                                                                                                                                |                            |       |
| B5   | reg<1455:1448>               | LUT3_DFF setting | <7>: LUT3<7>/DFF or Latch Select 0: DFF function; 1: Latch function <6>: LUT3<6>/DFF Output Select 0: Q output; 1: QB output <5>: LUT3<5>/DFF 0: nRST from Matrix Output; 1: nSET from Matrix Output <4>: LUT3<4>/DFF Initial Polarity Select 0:Low; 1: High <3:0>: LUT3<3:0> |                            |       |



**PRELIMINARY** 

@ 2017 Dialog Semiconductor

|      | Address                                   | 015                                   | D                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I <sup>2</sup> C Int | erface |
|------|-------------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------|
| Byte | Register Bit                              | Signal Function                       | Register Bit Definition                                                                                                                                                                                                                                                                                                                                                                                                                                | Read                 | Write  |
|      | reg<1459:1456>                            | DLY/CNT4 Clock Source Select          | Clock source sel[3:0]<br>0000: 25M(OSC2); 0001: 25M/4; 0010:<br>2M(OSC1);<br>0011: 2M/8; 0100: 2M/64; 0101: 2M/512;<br>0110: 2K(OSC0);<br>0111: 2K/8; 1000: 2K/64; 1001: 2K/512;<br>1010: 2K/4096;<br>1011: 2K/32768; 1100: 2K/262144; 1101:<br>CNT_END;<br>1110: External; 1111: No-used                                                                                                                                                              |                      |        |
| B6   | reg<1463:1460>                            | CNT4 function and edge mode selection | 0000: both edge Delay; 0001: falling edge delay; 0010: rising edge delay; 0011: both edge One Shot; 0100: falling edge One Shot; 0101: rising edge One Shot; 0110: both edge freq detect; 0111: falling edge freq detect; 1000: rising edge freq detect; 1001: both edge detect; 1010: falling edge detect; 1011: rising edge detect; 1100: both edge reset CNT; 1101: falling edge reset CNT; 1110: rising edge reset CNT; 1111: high level reset CNT |                      |        |
|      | reg<1465:1464>                            | CNT4 initial value selection          | 00: bypass the initial<br>01: initial 0<br>10: initial 1<br>11: initial 1                                                                                                                                                                                                                                                                                                                                                                              |                      |        |
|      | reg<1467>                                 | CNT4 output pol selection             | 0: Default Output<br>1: Inverted Output                                                                                                                                                                                                                                                                                                                                                                                                                |                      |        |
| B7   | reg<1468>                                 | Reserved                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                      |        |
|      | reg<1469>                                 | CNT4 CNT mode SYNC selection          | 0: bypass<br>1: after two DFF                                                                                                                                                                                                                                                                                                                                                                                                                          |                      |        |
|      | reg<1470>                                 | CNT4 DLY EDET FUNCTION Selection      | 0: normal 1: DLY function edge detection                                                                                                                                                                                                                                                                                                                                                                                                               |                      |        |
|      | reg<1471>                                 | Reserved                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                      |        |
| B8   | reg<1479:1472>                            | REG_CNT4_Data<7:0>                    | Data<7:0>                                                                                                                                                                                                                                                                                                                                                                                                                                              |                      |        |
|      | reg<1480>                                 | Reserved                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                      |        |
| B9   | reg <1483><br>reg< 1485><br>reg < 1484>   | Single 3-bit LUT                      | 00000: Matrix A - In2; Matrix B - In1;<br>Matrix C - In0<br>(DLY_IN - LOW)                                                                                                                                                                                                                                                                                                                                                                             |                      |        |
|      | reg < 1484><br>reg < 1482><br>reg < 1481> | Single DFF w RST and SET              | 00100: Matrix A - D; Matrix B - nSET/<br>nRST; Matrix C - CLK<br>(DLY_IN - LOW)                                                                                                                                                                                                                                                                                                                                                                        |                      |        |



|      | Address                                  | Cianal Function              | Dominton Dit Dofinition                                                                                                                                                                                                                                         | I <sup>2</sup> C Inte                                                                          | erface |  |
|------|------------------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--------|--|
| Byte | Register Bit                             | Signal Function              | Register Bit Definition                                                                                                                                                                                                                                         | Read                                                                                           | Write  |  |
|      |                                          | Single CNT/DLY               | 00001: Matrix A - DLY_IN (CNT); Matrix B - EXT_CLK (CNT); Matrix C - NC (DLY_OUT connected to LUT/DFF)                                                                                                                                                          |                                                                                                |        |  |
|      |                                          | CNT/DLY -> LUT               | 00010: Matrix A - DLY_IN; Matrix B - In1;<br>Matrix C - In0<br>(DLY_OUT connected to In2)                                                                                                                                                                       |                                                                                                |        |  |
|      |                                          | CNT/DLY -> DFF               | 00110: Matrix A - DLY_IN; Matrix B -<br>nSET/nRST; Matrix C - CLK<br>(DLY_OUT connected to D)                                                                                                                                                                   |                                                                                                |        |  |
|      | reg <1483>                               | CNT/DLY -> LUT               | 01010: Matrix A - In2; Matrix B - DLY_IN;<br>Matrix C - In0<br>(DLY_OUT connected to In1)                                                                                                                                                                       |                                                                                                |        |  |
|      | reg< 1485><br>reg < 1484><br>reg < 1482> | CNT/DLY -> DFF               | 01110: Matrix A - D; Matrix B - DLY_IN;<br>Matrix C - CLK<br>(DLY_OUT connected to nSET/nRST)                                                                                                                                                                   |                                                                                                |        |  |
| B9   | reg < 1481>                              | CNT/DLY                      | CNT/DLY -> LUT                                                                                                                                                                                                                                                  | 10010: Matrix A - In2; Matrix B - In1;<br>Matrix C - DLY_IN<br>(DLY_OUT connected to In0)      |        |  |
|      |                                          |                              | CNT/DLY -> DFF                                                                                                                                                                                                                                                  | 10110: Matrix A - D; Matrix B - nSET/<br>nRST; Matrix C - DLY_IN<br>(DLY_OUT connected to CLK) |        |  |
|      |                                          | LUT -> CNT/DLY               | 00011: Matrix A - In2; Matrix B - In1; Matrix C - In0 (LUT_OUT connected to DLY_IN)                                                                                                                                                                             |                                                                                                |        |  |
|      |                                          | DFF -> CNT/DLY               | 00111: Matrix A - D; Matrix B - nSET/<br>nRST; Matrix C - CLK<br>(DFF_OUT connected to DLY_IN)                                                                                                                                                                  |                                                                                                |        |  |
|      | reg<1487:1486>                           | CNT5 initial value selection | 00: bypass the initial<br>01: initial 0<br>10: initial 1<br>11: initial 1                                                                                                                                                                                       |                                                                                                |        |  |
| ВА   | reg<1495:1488>                           | LUT3_11_DFF14 setting        | <7>: LUT3_11 0: DFF function; 1: Latch function 6>: LUT3_11 6>/DFF Output Select 0: Q output; 1: QB output 5>: LUT3_11 5>/DFF 0: nRST from Matrix Output; 1: nSET from Matrix Output <4>: LUT3_11 4>/DFF Initial Polarity Select 0:Low; 1: High <3:0>: LUT3_11< |                                                                                                |        |  |



|      | Address        | 015                                   | D. C. C. D. D. C. W.                                                                                                                                                                                                                                                                                                                                                                                                                                   | I <sup>2</sup> C Int | erface |
|------|----------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------|
| Byte | Register Bit   | Signal Function                       | Register Bit Definition                                                                                                                                                                                                                                                                                                                                                                                                                                | Read                 | Write  |
|      | reg<1499:1496> | DLY/CNT5 Clock Source Select          | Clock source sel[3:0]<br>0000: 25M(OSC2); 0001: 25M/4; 0010:<br>2M(OSC1);<br>0011: 2M/8; 0100: 2M/64; 0101: 2M/512;<br>0110: 2K(OSC0);<br>0111: 2K/8; 1000: 2K/64; 1001: 2K/512;<br>1010: 2K/4096;<br>1011: 2K/32768; 1100: 2K/262144; 1101:<br>CNT_END;<br>1110: External; 1111: No-used                                                                                                                                                              |                      |        |
| BB   | reg<1503:1500> | CNT5 function and edge mode selection | 0000: both edge Delay; 0001: falling edge delay; 0010: rising edge delay; 0011: both edge One Shot; 0100: falling edge One Shot; 0101: rising edge One Shot; 0110: both edge freq detect; 0111: falling edge freq detect; 1000: rising edge freq detect; 1001: both edge detect; 1010: falling edge detect; 1011: rising edge detect; 1100: both edge reset CNT; 1101: falling edge reset CNT; 1110: rising edge reset CNT; 1111: high level reset CNT |                      |        |
| ВС   | reg<1511:1504> | REG_CNT5_Data<7:0>                    | Data<7:0>                                                                                                                                                                                                                                                                                                                                                                                                                                              |                      |        |
|      | reg<1512>      | CNT5 output pol selection             | 0: Default Output<br>1: Inverted Output                                                                                                                                                                                                                                                                                                                                                                                                                |                      |        |
|      | reg<1513>      | Reserved                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                      |        |
|      | reg<1514>      | CNT5 CNT mode SYNC selection          | 0: bypass<br>1: after two DFF                                                                                                                                                                                                                                                                                                                                                                                                                          |                      |        |
| BD   | reg<1515>      | CNT5 DLY EDET FUNCTION Selection      | 0: normal<br>1: DLY function edge detection                                                                                                                                                                                                                                                                                                                                                                                                            |                      |        |
|      | reg<1538>,     | Single 3-bit LUT                      | 00000: Matrix A - In2; Matrix B - In1;<br>Matrix C - In0<br>(DLY_IN - LOW)                                                                                                                                                                                                                                                                                                                                                                             |                      |        |
|      | reg<1519:1516> | Single DFF w RST and SET              | 10000: Matrix A - D; Matrix B - nSET/<br>nRST; Matrix C - CLK<br>(DLY_IN - LOW)                                                                                                                                                                                                                                                                                                                                                                        |                      |        |



|      | Address                      | Signal Function       | Pagistor Rit Definition                                                                                                                                                                                                                                                                                                                                                             | I <sup>2</sup> C Interface                                                                    |       |  |
|------|------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------|--|
| Byte | Register Bit                 | Signal Function       | Register Bit Definition                                                                                                                                                                                                                                                                                                                                                             | Read                                                                                          | Write |  |
|      |                              | Single CNT/DLY        | 00001: Matrix A - DLY_IN (CNT); Matrix B - EXT_CLK (CNT); Matrix C - NC (DLY_OUT connected to LUT/DFF)                                                                                                                                                                                                                                                                              |                                                                                               |       |  |
|      |                              | CNT/DLY -> LUT        | 00010: Matrix A - DLY_IN; Matrix B - In1;<br>Matrix C - In0<br>(DLY_OUT connected to In2)                                                                                                                                                                                                                                                                                           |                                                                                               |       |  |
|      |                              | CNT/DLY -> DFF        | 10010: Matrix A - DLY_IN; Matrix B - nSET/nRST; Matrix C - CLK (DLY_OUT connected to D)                                                                                                                                                                                                                                                                                             |                                                                                               |       |  |
|      |                              | CNT/DLY -> LUT        | 00110: Matrix A - In2; Matrix B - DLY_IN;<br>Matrix C - In0<br>(DLY_OUT connected to In1)                                                                                                                                                                                                                                                                                           |                                                                                               |       |  |
| BD   | reg<1538>,<br>reg<1519:1516> |                       | CNT/DLY -> DFF                                                                                                                                                                                                                                                                                                                                                                      | 10110: Matrix A - D; Matrix B - DLY_IN;<br>Matrix C - CLK<br>(DLY_OUT connected to nSET/nRST) |       |  |
|      |                              | CNT/DLY -> LUT        | 01010: Matrix A - In2; Matrix B - In1;<br>Matrix C - DLY_IN<br>(DLY_OUT connected to In0)                                                                                                                                                                                                                                                                                           |                                                                                               |       |  |
|      |                              | CNT/DLY -> DFF        | 11010: Matrix A - D; Matrix B - nSET/<br>nRST; Matrix C - DLY_IN<br>(DLY_OUT connected to CLK)                                                                                                                                                                                                                                                                                      |                                                                                               |       |  |
|      |                              | LUT -> CNT/DLY        | 00011: Matrix A - In2; Matrix B - In1; Matrix C - In0 (LUT_OUT connected to DLY_IN)                                                                                                                                                                                                                                                                                                 |                                                                                               |       |  |
|      |                              | DFF -> CNT/DLY        | 10011: Matrix A - D; Matrix B - nSET/<br>nRST; Matrix C - CLK<br>(DFF_OUT connected to DLY_IN)                                                                                                                                                                                                                                                                                      |                                                                                               |       |  |
| BE   | reg<1527:1520>               | LUT3_12_DFF15 setting | <pre>&lt;7&gt;: LUT3_12&lt;7&gt;/DFF or Latch Select     0: DFF function; 1: Latch function &lt;6&gt;: LUT3_12&lt;6&gt;/DFF Output Select     0: Q output; 1: QB output &lt;5&gt;: LUT3_12&lt;5&gt;/DFF     0: nRST from Matrix Output; 1: nSET from Matrix Output &lt;4&gt;: LUT3_12&lt;4&gt;/DFF Initial Polarity Select     0:Low; 1: High &lt;3:0&gt;: LUT3_12&lt;3:0&gt;</pre> |                                                                                               |       |  |



|      | Address                                              | Oissued Franchica                | Deviete Bit Definition                                                                                                                                                                                                                                                                                                                                                                                                                                 | I <sup>2</sup> C Interface |       |
|------|------------------------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------|
| Byte | Register Bit                                         | Signal Function                  | Register Bit Definition                                                                                                                                                                                                                                                                                                                                                                                                                                | Read                       | Write |
|      | reg<1531:1528>                                       | DLY/CNT6 Clock Source Select     | Clock source sel[3:0]<br>0000: 25M(OSC2); 0001: 25M/4; 0010:<br>2M(OSC1);<br>0011: 2M/8; 0100: 2M/64; 0101: 2M/512;<br>0110: 2K(OSC0);<br>0111: 2K/8; 1000: 2K/64; 1001: 2K/512;<br>1010: 2K/4096;<br>1011: 2K/32768; 1100: 2K/262144; 1101:<br>CNT_END;<br>1110: External; 1111: No-used                                                                                                                                                              |                            |       |
| BF   | reg<1535:1532> CNT6 function and edge mode selection |                                  | 0000: both edge Delay; 0001: falling edge delay; 0010: rising edge delay; 0011: both edge One Shot; 0100: falling edge One Shot; 0101: rising edge One Shot; 0110: both edge freq detect; 0111: falling edge freq detect; 1000: rising edge freq detect; 1001: both edge detect; 1010: falling edge detect; 1011: rising edge detect; 1100: both edge reset CNT; 1101: falling edge reset CNT; 1110: rising edge reset CNT; 1111: high level reset CNT |                            |       |
|      | reg<1537:1536>                                       | CNT6 initial value selection     | 00: bypass the initial<br>01: initial 0<br>10: initial 1<br>11: initial 1                                                                                                                                                                                                                                                                                                                                                                              |                            |       |
|      | reg<1539>                                            | CNT6 output pol selection        | 0: Default Output<br>1: Inverted Output                                                                                                                                                                                                                                                                                                                                                                                                                |                            |       |
| C0   | reg<1540>                                            | Reserved                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                            |       |
|      | reg<1541>                                            | CNT6 CNT mode SYNC selection     | 0: bypass<br>1: after two DFF                                                                                                                                                                                                                                                                                                                                                                                                                          |                            |       |
|      | reg<1542>                                            | CNT6 DLY EDET FUNCTION Selection | 0: normal 1: DLY function edge detection                                                                                                                                                                                                                                                                                                                                                                                                               |                            |       |
|      | reg<1543>                                            | REG_TEST_EN                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                            |       |
| C1   | reg<1551:1544>                                       | REG_CNT6_Data<7:0>               | Data<7:0>                                                                                                                                                                                                                                                                                                                                                                                                                                              |                            |       |
| C2   | reg<1556:1552>                                       | Single 3-bit LUT                 | 00000: Matrix A - In2; Matrix B - In1;<br>Matrix C - In0<br>(DLY_IN - LOW)                                                                                                                                                                                                                                                                                                                                                                             |                            |       |
|      |                                                      | Single DFF w RST and SET         | 10000: Matrix A - D; Matrix B - nSET/<br>nRST; Matrix C - CLK<br>(DLY_IN - LOW)                                                                                                                                                                                                                                                                                                                                                                        |                            |       |



**PRELIMINARY** 

|      | Address        | Signal Function              | Pogiatov Bit Definition                                                                                                                                                                                                                                                             | I <sup>2</sup> C Interface                                                    |       |
|------|----------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------|
| Byte | Register Bit   | Signal Function              | Register Bit Definition                                                                                                                                                                                                                                                             | Read                                                                          | Write |
|      |                | Single CNT/DLY               | 00001: Matrix A - DLY_IN (CNT); Matrix B - EXT_CLK (CNT); Matrix C - NC (DLY_OUT connected to LUT/DFF)                                                                                                                                                                              |                                                                               |       |
|      |                | CNT/DLY -> LUT               | 00010: Matrix A - DLY_IN; Matrix B - In1;<br>Matrix C - In0<br>(DLY_OUT connected to In2)                                                                                                                                                                                           |                                                                               |       |
|      |                | CNT/DLY -> DFF               | 10010: Matrix A - DLY_IN; Matrix B - nSET/nRST; Matrix C - CLK (DLY_OUT connected to D)                                                                                                                                                                                             |                                                                               |       |
|      |                | CNT/DLY -> LUT               | 00110: Matrix A - In2; Matrix B - DLY_IN;<br>Matrix C - In0<br>(DLY_OUT connected to In1)                                                                                                                                                                                           |                                                                               |       |
|      |                | CNT/DLY -> DFF               | 10110: Matrix A - D; Matrix B - DLY_IN;<br>Matrix C - CLK<br>(DLY_OUT connected to nSET/nRST)                                                                                                                                                                                       |                                                                               |       |
| C2   |                | CNT/DLY -> LUT               | 01010: Matrix A - In2; Matrix B - In1;<br>Matrix C - DLY_IN<br>(DLY_OUT connected to In0)                                                                                                                                                                                           |                                                                               |       |
|      |                | CNT/DLY -> DFF               | 11010: Matrix A - D; Matrix B - nSET/<br>nRST; Matrix C - DLY_IN<br>(DLY_OUT connected to CLK)                                                                                                                                                                                      |                                                                               |       |
|      |                |                              | LUT -> CNT/DLY                                                                                                                                                                                                                                                                      | 00011: Matrix A-In2; Matrix B-In1; Matrix C-In0 (LUT_OUT connected to DLY_IN) |       |
|      |                | DFF -> CNT/DLY               | 10011: Matrix A - D; Matrix B - nSET/<br>nRST; Matrix C - CLK<br>(DFF_OUT connected to DLY_IN)                                                                                                                                                                                      |                                                                               |       |
|      | reg<1557>      | CNT7 output pol selection    | 0: Default Output<br>1: Inverted Output                                                                                                                                                                                                                                             |                                                                               |       |
|      | reg<1558>      | Reserved                     |                                                                                                                                                                                                                                                                                     |                                                                               |       |
|      | reg<1559>      | CNT7 CNT mode SYNC selection | 0: bypass<br>1: after two DFF                                                                                                                                                                                                                                                       |                                                                               |       |
| С3   | reg<1567:1560> | LUT3_13_DFF16 setting        | <7>: LUT3_13 7>: LUT3_13 0: DFF function; 1: Latch function <6>: LUT3_13<<6>/DFF Output Select 0: Q output; 1: QB output <5>: LUT3_13<<5>/DFF 0: nRST from Matrix Output; 1: nSET from Matrix Output <4>: LUT3_13<4>/DFF Initial Polarity Select 0:Low; 1: High <3:0>: LUT3_13<3:0> |                                                                               |       |

134 of 148



|      | Address        | 0:                                                                           | De viete v Dit De finition                                                                                                                                                                                                                                                                                                                                                                                                                            | I <sup>2</sup> C Interface |       |  |
|------|----------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------|--|
| Byte | Register Bit   | Signal Function                                                              | Register Bit Definition                                                                                                                                                                                                                                                                                                                                                                                                                               | Read                       | Write |  |
|      | reg<1571:1568> | DLY/CNT7 Clock Source Select                                                 | Clock source sel[3:0]<br>0000: 25M(OSC2); 0001: 25M/4; 0010:<br>2M(OSC1);<br>0011: 2M/8; 0100: 2M/64; 0101: 2M/512;<br>0110: 2K(OSC0);<br>0111: 2K/8; 1000: 2K/64; 1001: 2K/512;<br>1010: 2K/4096;<br>1011: 2K/32768; 1100: 2K/262144; 1101:<br>CNT_END;<br>1110: External; 1111: No-used                                                                                                                                                             |                            |       |  |
| C4   | reg<1575:1572> | CNT7 function and edge mode selection                                        | 0000: both edge Delay; 0001: falling edge delay; 0010: rising edge delay; 0011: both edge One Shot; 0100: falling edge One Shot; 0101: rising edge One Shot; 0101: rising edge One Shot; 0111: falling edge freq detect; 1000: rising edge freq detect; 1001: both edge detect; 1010: falling edge detect; 1011: rising edge detect; 1101: rising edge detect; 1101: falling edge reset CNT; 1101: falling edge reset CNT; 1111: high level reset CNT |                            |       |  |
| C5   | reg<1577:1576> | CNT7 initial value selection                                                 | 00: bypass the initial<br>01: initial 0<br>10: initial 1<br>11: initial 1                                                                                                                                                                                                                                                                                                                                                                             |                            |       |  |
|      | reg<1578>      | CNT7 DLY EDET FUNCTION Selection                                             | normal     DLY function edge detection                                                                                                                                                                                                                                                                                                                                                                                                                |                            |       |  |
|      | reg<1583:1579> | Reserved                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                            |       |  |
| C6   | reg<1591:1584> | REG_CNT7_Data<7:0>                                                           | Data<7:0>                                                                                                                                                                                                                                                                                                                                                                                                                                             |                            |       |  |
|      | reg<1592>      | IO0 I <sup>2</sup> C output expander data                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                            |       |  |
|      | reg<1593>      | IO0 I <sup>2</sup> C output expander select                                  | 0: IO0 output come from matrix 1: IO0 output is register                                                                                                                                                                                                                                                                                                                                                                                              |                            |       |  |
|      | reg<1594>      | IO5 I <sup>2</sup> C output expander data                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                            |       |  |
| C7   | reg<1595>      | IO5 I <sup>2</sup> C output expander select                                  | 0: IO5 output come from matrix 1: IO5 output is register                                                                                                                                                                                                                                                                                                                                                                                              |                            |       |  |
| "    | reg<1596>      | IO6 I <sup>2</sup> C output expander data                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                            |       |  |
|      | reg<1597>      | IO6 I <sup>2</sup> C output expander select                                  | 106 output come from matrix     1: IO6 output is register                                                                                                                                                                                                                                                                                                                                                                                             |                            |       |  |
|      | reg<1598>      | IO9 I <sup>2</sup> C output expander data                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                            |       |  |
|      | reg<1599>      | IO9 I <sup>2</sup> C output expander select                                  | 0: IO9 output come from matrix 1: IO9 output is register                                                                                                                                                                                                                                                                                                                                                                                              |                            |       |  |
|      | reg<1600>      | Reserved                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                            |       |  |
| Co   | reg<1601>      | I <sup>2</sup> C reset bit with reloading NVM into Data register(soft reset) | 0: Keep existing condition 1: Reset execution                                                                                                                                                                                                                                                                                                                                                                                                         |                            |       |  |
| C8   | reg<1602>      | IO Latching Enable During I <sup>2</sup> C Write Interface                   | 0: disable<br>1: enable                                                                                                                                                                                                                                                                                                                                                                                                                               |                            |       |  |
|      | reg<1607:1603> | Reserved                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                            |       |  |
| C9   | reg<1615:1608> | I <sup>2</sup> C write mask bits                                             | 0: overwrite<br>1: mask                                                                                                                                                                                                                                                                                                                                                                                                                               |                            |       |  |



**PRELIMINARY** 

@ 2017 Dialog Semiconductor

|       | Address         | Signal Europian                               | Desigtor Dit Definition    | I <sup>2</sup> C Interface |       |  |  |  |
|-------|-----------------|-----------------------------------------------|----------------------------|----------------------------|-------|--|--|--|
| Byte  | Register Bit    | Signal Function                               | Register Bit Definition    | Read                       | Write |  |  |  |
|       | reg<1619:1616>  | I <sup>2</sup> C slave address                |                            |                            |       |  |  |  |
|       | reg<1620>       | Slave address selection A4                    | 0: from reg<br>1: from IO5 |                            |       |  |  |  |
| CA    | reg<1621>       | Slave address selection A5                    | 0: from reg<br>1: from IO4 |                            |       |  |  |  |
|       | reg<1622>       | Slave address selection A6                    | 1: from IO3                |                            |       |  |  |  |
|       | reg<1623>       | Slave address selection A7                    | 0: from reg<br>1: from IO2 |                            |       |  |  |  |
| СВ    | reg<1631:1624>  | 8-bit Pattern ID Byte 0 (From NVM): ID[23:16] | 6]                         |                            |       |  |  |  |
| CC    | reg<1639:1632>  | Reserved                                      | ed                         |                            |       |  |  |  |
| Reser | ved             |                                               |                            |                            |       |  |  |  |
| CD    | reg<1643:1640>  | Reserved                                      |                            |                            |       |  |  |  |
|       | reg<1647:1644>  | Reserved                                      |                            |                            |       |  |  |  |
|       | reg<1648>       | Reserved                                      |                            |                            |       |  |  |  |
|       | reg<1652:1649>  | Reserved                                      |                            |                            |       |  |  |  |
| CE    | reg<1653>       | Reserved                                      |                            |                            |       |  |  |  |
|       | reg<1654>       | Reserved                                      |                            |                            |       |  |  |  |
|       | reg<1655>       | Reserved                                      |                            |                            |       |  |  |  |
|       | reg<1657:1656>  | Reserved                                      |                            |                            |       |  |  |  |
|       | reg<1658>       | Reserved                                      |                            |                            |       |  |  |  |
|       | reg<1659>       | Reserved                                      |                            |                            |       |  |  |  |
| CF    | reg<1660>       | Reserved                                      |                            |                            |       |  |  |  |
|       | reg<1661>       | Reserved                                      |                            |                            |       |  |  |  |
|       | reg<1662>       | Reserved                                      |                            |                            |       |  |  |  |
|       | reg<1663>       | Reserved                                      |                            |                            |       |  |  |  |
| D0    | reg<1671: 1664> | Reserved                                      |                            |                            |       |  |  |  |
| D1    | reg<1679: 1672> | Reserved                                      |                            |                            |       |  |  |  |
| D2    | reg<1687: 1680> | Reserved                                      |                            |                            |       |  |  |  |
| D3    | reg<1695: 1688> | Reserved                                      |                            |                            |       |  |  |  |
| D4    | reg<1703: 1696> | Reserved                                      |                            |                            |       |  |  |  |
| D5    | reg<1711: 1704> | Reserved                                      |                            |                            |       |  |  |  |
| D6    | reg<1719: 1712> | Reserved                                      |                            |                            |       |  |  |  |
| D7    | reg<1727: 1720> | Reserved                                      |                            |                            |       |  |  |  |
| D8    | reg<1735: 1728> |                                               |                            |                            |       |  |  |  |
| D9    | reg<1743: 1736> | Reserved                                      |                            |                            |       |  |  |  |
| DA    | reg<1751: 1744> | Reserved                                      |                            |                            |       |  |  |  |
|       | reg<1759: 1752> |                                               |                            |                            |       |  |  |  |
| DC    | reg<1767: 1760> | Reserved                                      |                            |                            |       |  |  |  |
| DD    | reg<1775: 1768> | Reserved                                      |                            |                            |       |  |  |  |
| DE    | reg<1783: 1776> |                                               |                            |                            |       |  |  |  |
| DF    | reg<1791: 1784> | Reserved                                      |                            |                            |       |  |  |  |



| Address  Paristor Bit |                | a                                             |                                                                                                                                                                                                                                                                                | I <sup>2</sup> C Int | erface |
|-----------------------|----------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------|
| Byte                  | Register Bit   | Signal Function                               | Register Bit Definition                                                                                                                                                                                                                                                        | Read                 | Write  |
|                       | reg<1793:1792> | 2k Register Read Selection Bits<br>RPRB<1:0>  | 00: 2k register data is unprotected for read; 01: 2k register data is partly protected for read; 10: 2k register data is fully protected for read; 11: reserved                                                                                                                |                      |        |
| E0<br>RPR             | reg<1795:1794> | 2k Register Write Selection Bits<br>RPRB<3:2> | 00: 2k register data is unprotected for write; 01: 2k register data is partly protected for write; 10: 2k register data is fully protected for write; 11: reserved                                                                                                             |                      |        |
|                       | reg<1796>      | Reserved                                      |                                                                                                                                                                                                                                                                                |                      |        |
|                       | reg<1797>      | Reserved                                      |                                                                                                                                                                                                                                                                                |                      |        |
|                       | reg<1798>      | Reserved                                      |                                                                                                                                                                                                                                                                                |                      |        |
|                       | reg<1799>      | Reserved                                      |                                                                                                                                                                                                                                                                                |                      |        |
| E1                    | reg<1801:1800> | 2k NVM Configuration Selection Bits NPRB<1:0> | 00: 2k NVM Configuration data is unprotected for read and write/erase; 01: 2k NVM Configuration data is fully protected for read; 10: 2k NVM Configuration data is fully protected for write/erase; 11: 2k NVM Configuration data is fully protected for read and write/erase. |                      |        |
| NPR                   | reg<1802>      | Reserved                                      |                                                                                                                                                                                                                                                                                |                      |        |
|                       | reg<1803>      | Reserved                                      |                                                                                                                                                                                                                                                                                |                      |        |
|                       | reg<1804>      | Reserved                                      |                                                                                                                                                                                                                                                                                |                      |        |
|                       | reg<1805>      | Reserved                                      |                                                                                                                                                                                                                                                                                |                      |        |
|                       | reg<1806>      | Reserved                                      |                                                                                                                                                                                                                                                                                |                      |        |
|                       | reg<1807>      | Reserved                                      |                                                                                                                                                                                                                                                                                |                      |        |
|                       | reg<1809:1808> | Reserved                                      |                                                                                                                                                                                                                                                                                |                      |        |
| E2<br>WPR             | reg<1810>      | Write Protect Register Enable                 | O: No Software Write Protection enabled (default).  H: Write Protection is set by the state of the WPB[1:0] bits.                                                                                                                                                              |                      |        |
|                       | reg<1815:1811> | Reserved                                      |                                                                                                                                                                                                                                                                                |                      |        |
|                       | reg<1820:1816> | Page Selection for Erase<br>ERSEB<4:0>        | Define the page address, which will be erase. ERSB4=0 corresponds to the Upper 2k NVM used for chip configuration.                                                                                                                                                             |                      |        |
|                       | reg<1821>      | Reserved                                      |                                                                                                                                                                                                                                                                                |                      |        |
| E3                    | reg<1822>      | Reserved                                      |                                                                                                                                                                                                                                                                                |                      |        |
|                       | reg<1823>      | Erase Enable<br>ERSE                          | Setting ERSE=1 will cause the NVM erase: full NVM (4k bits) erase for ERSCHIP=1 (reg<1973>) if DIS_ERSCHIP=0 (reg<1972>) or page erase for ERSCHIP=0 (reg<1973>).                                                                                                              |                      |        |



|                | Address                 | Signal Eupation | Pagintar Bit Definition                                                        | I <sup>2</sup> C Interface |       |  |
|----------------|-------------------------|-----------------|--------------------------------------------------------------------------------|----------------------------|-------|--|
| Byte           | Register Bit            | Signal Function | Register Bit Definition                                                        | Read                       | Write |  |
| E4             | reg<1824>               | Protection Lock | 0: RPR/WPR/NPR setting can be changed 1: RPR/WPR/NPR setting cannot be changed |                            |       |  |
|                | reg<1831:1825>          | Reserved        |                                                                                |                            |       |  |
| E5             | reg<1839: 1832>         | Reserved        |                                                                                |                            |       |  |
| E6             | reg<1847: 1840>         | Reserved        |                                                                                |                            |       |  |
| E7             | reg<1855: 1848>         | Reserved        |                                                                                |                            |       |  |
| E8             | reg<1863: 1856>         | Reserved        |                                                                                |                            |       |  |
| E9             | reg<1871: 1864>         | Reserved        |                                                                                |                            |       |  |
| EA             | reg<1879: 1872>         | Reserved        |                                                                                |                            |       |  |
| EB             | reg<1887: 1880>         | Reserved        |                                                                                |                            |       |  |
| EC             | reg<1895: 1888>         | Reserved        |                                                                                |                            |       |  |
| ED             | reg<1903: 1896>         | Reserved        |                                                                                |                            |       |  |
| EE             | reg<1911: 1904>         | Reserved        |                                                                                |                            |       |  |
| EF             | reg<1919: 1912>         | Reserved        |                                                                                |                            |       |  |
| F0             | reg<1926:1920>          | Reserved        |                                                                                |                            |       |  |
| FU             | reg<1927>               | Reserved        |                                                                                |                            |       |  |
|                | reg<1932:1928> Reserved |                 |                                                                                |                            |       |  |
| F1             | reg<1934:1933>          |                 |                                                                                |                            |       |  |
|                | reg<1935>               | Reserved        |                                                                                |                            |       |  |
| F2             | reg<1940:1936>          | Reserved        |                                                                                |                            |       |  |
| Γ2             | reg<1943:1941>          |                 |                                                                                |                            |       |  |
| F3             | reg<1949:1944>          | Reserved        |                                                                                |                            |       |  |
| 13             | reg<1951:1950>          |                 |                                                                                |                            |       |  |
| F4             | reg<1957:1952>          | Reserved        |                                                                                |                            |       |  |
| Γ <del>4</del> | reg<1959:1958>          |                 |                                                                                |                            |       |  |
| F5             | reg<1965:1960>          | Reserved        |                                                                                |                            |       |  |
| 13             | reg<1967:1966>          |                 |                                                                                |                            |       |  |
|                | •                       | Reserved        |                                                                                |                            |       |  |
|                | reg<1971:1969>          | Reserved        |                                                                                |                            |       |  |
| F6             | reg<1972>               | Reserved        |                                                                                |                            |       |  |
| 10             | reg<1973>               | Reserved        |                                                                                |                            |       |  |
|                | reg<1974>               | Reserved        |                                                                                |                            |       |  |
|                | reg<1975>               | Reserved        |                                                                                |                            |       |  |
| F7             | •                       | Reserved        |                                                                                |                            |       |  |
| F8             | reg<1991:1984>          | Reserved        |                                                                                |                            |       |  |
|                | reg<1992>               | Reserved        |                                                                                |                            |       |  |
| F9             | reg<1993>               | Reserved        |                                                                                |                            |       |  |
| 1 9            | reg<1995:1994>          | Reserved        |                                                                                |                            |       |  |
|                | reg<1999:1996>          | Reserved        |                                                                                |                            |       |  |

### **SLG46824**



# GreenPAK Programmable Mixed Signal Matrix with In System Programmability

|      | Address        | Signal Function | Register Bit Definition  | I <sup>2</sup> C Interface |       |
|------|----------------|-----------------|--------------------------|----------------------------|-------|
| Byte | Register Bit   | Signal Function | Register bit Delillition | Read                       | Write |
|      | reg<2000>      | Reserved        |                          |                            |       |
|      | reg<2001>      | Reserved        |                          |                            |       |
| FA   | reg<2002>      | Reserved        |                          |                            |       |
|      | reg<2006:2003> |                 |                          |                            |       |
|      | reg<2007>      | Reserved        |                          |                            |       |
| FB   | reg<2015:2008> | Reserved        |                          |                            |       |
| FC   | reg<2023:2016> | Reserved        |                          |                            |       |
| FD   | reg<2031:2024> | Reserved        |                          |                            |       |
| FE   | reg<2039:2032> | Reserved        |                          |                            |       |
| FF   | reg<2047:2040> | Reserved        |                          |                            |       |



**PRELIMINARY** 

### 17 Package Information

### 17.1 PACKAGE OUTLINES FOR STQFN 20L 2X3MM 0.4P FCD

JEDEC MO-220, Variation WECE IC Net Weight: TBD g





Unit: mm



### 17.2 PACKAGE OUTLINES FOR TSSOP 20L 173 MIL GREEN



### **Marking View**



#### Unit: mm

| Symbol | Min  | Nom.     | Max  | Symbol | Min  | Nom.     | Max  |
|--------|------|----------|------|--------|------|----------|------|
| Α      | -    | -        | 1.20 | D      | 6.40 | 6.50     | 6.60 |
| A1     | 0.05 | -        | 0.15 | E1     | 4.30 | 4.40     | 4.50 |
| A2     | 0.80 | 0.90     | 1.05 | Е      |      | 6.40 BSC |      |
| b      | 0.19 | -        | 0.30 | L      | 0.50 | 0.60     | 0.75 |
| С      | 0.09 | -        | 0.20 | L1     |      | 1.00 REF |      |
| е      |      | 0.65 BSC |      | S      | 0.20 | -        | -    |
|        |      |          |      | θ      | 0°   | -        | 8°   |



### Side View



### NOTES:

1.JEDEC OUTLINE: STANDARD : MO-153 AC REV.F

THERMALLY ENHANCED: MO-153 ACT REV.F

2.DIMENSION 'D' DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0,15 PER SIDE. 3.DIMENSION 'E1' DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 PER SIDE.

4.DIMENSION 'b' DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 MM TOTAL IN EXCESS OF THE 'b' DIMENSION AT MAXIMUM MATERIAL CONDITION, DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OF THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD IS 0.07 MM.

5.DIMENSIONS 'D' AND 'E1' TO BE DETERMINED AT DATUM PLANE H



**PRELIMINARY** 

### 18 STQFN and TSSOP Handling

Manual handling of STQFN and TSSOP packages should be reduced to the absolute minimum. In cases where it is still necessary, a vacuum pick-up tool should be used. In extreme cases plastic tweezers could be used, but metal tweezers are not acceptable, since contact may easily damage the silicon chip.

Removal of STQFN and TSSOP packages will cause damage to the solder balls. Therefore a removed sample cannot be reused.

STQFN and TSSOP packages are sensitive to visible and infrared light. Precautions should be taken to properly shield the chip in the final product.

### 19 Soldering Information

Please see IPC/JEDEC J-STD-020: latest revision for reflow profile based on package volume of 3.30 mm<sup>3</sup> (nominal) for STQFN 20L Package and package volume of 25.74 mm<sup>3</sup> (nominal) for TSSOP-20 Package. More information can be found at www.jedec.org.

### 20 Ordering Information

| Part Number | Туре                                    | Status* |
|-------------|-----------------------------------------|---------|
| SLG46824V   | 20-pin STQFN                            | PREVIEW |
| SLG46824VTR | 20-pin STQFN - Tape and Reel (3k units) | PREVIEW |
| SLG46824G   | 20-pin TSSOP                            | PREVIEW |
| SLG46824GTR | 20-pin TSSOP Tape and Reel (4k units)   | PREVIEW |

Note\*: The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY**: Dialog Semiconductor has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND**: Not recommended for new designs. Device is in production to support existing customers, but Dialog Semiconductor does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE**: Dialog Semiconductor has discontinued the production of the device.

#### **20.1 TAPE AND REEL SPECIFICATIONS**

| Packago                                  | # of Nominal                                     |              | nal Max Units  |         | Reel &         | Leader (min)  |               | Trailer (min) |     | Таре | Part |
|------------------------------------------|--------------------------------------------------|--------------|----------------|---------|----------------|---------------|---------------|---------------|-----|------|------|
| Package<br>Type                          | Pins Package Size per Reel per Box Hub Size [mm] | Pockets      | Length<br>[mm] | Pockets | Length<br>[mm] | Width<br>[mm] | Pitch<br>[mm] |               |     |      |      |
| STQFN<br>20L 2x3<br>mm 0.4P<br>FCD       | 20                                               | 2 x 3 x 0.55 | 3,000          | 3,000   | 178 / 60       | 100           | 400           | 100           | 400 | 8    | 4    |
| TSSOP<br>20L 173<br>MIL Green<br>Package | 20                                               | 6.5 x 6.4    | 4,000          | 4,000   | 330 / 100      | 42            | 336           | 42            | 336 | 16   | 8    |



**PRELIMINARY** 

### **20.2 CARRIER TAPE DRAWING AND DIMENSIONS**

| Package<br>Type                          | PocketBTM<br>Length | PocketBTM<br>Width | Pocket<br>Depth | Index Hole<br>Pitch | Pocket<br>Pitch | Index Hole<br>Diameter | Index Hole<br>to Tape<br>Edge | Index Hole<br>to Pocket<br>Center | Tape Width |
|------------------------------------------|---------------------|--------------------|-----------------|---------------------|-----------------|------------------------|-------------------------------|-----------------------------------|------------|
|                                          | A0                  | В0                 | K0              | P0                  | P1              | D0                     | E                             | F                                 | W          |
| STQFN 20L<br>2x3 mm<br>0.4P FCD          | 2.2                 | 3.15               | 0.76            | 4                   | 4               | 1.5                    | 1.75                          | 3.5                               | 8          |
| TSSOP 20L<br>173 MIL<br>Green<br>Package | 6.8                 | 6.9                | 1.6             | 4                   | 8               | 1.5                    | 1.75                          | 7.5                               | 16         |

### 20.3 STQFN-20L



### 20.4 TSSOP-20L



Neter to LIA-401 Specific

Note 11: Orientation in carrier: Pin1 is at upper left corner (Quadrant1).



**PRELIMINARY** 

### 21 Layout Guidelines

### 21.1 STQFN 20L 2X3MM 0.4P FCD PACKAGE

Exposed Pad (PKG face down)

Recommended Land Pattern (PKG face down)



Unit: µm



**PRELIMINARY** 

@ 2017 Dialog Semiconductor

### 21.2 TSSOP-20





### Unit: $\mu$ m

### **Glossary**

ACK Acknowledge bit
ACMP Analog Comparator

ACMPH Analog Comparator High Speed ACMPL Analog Comparator Low Power

BG Bandgap CLK Clock

CMO Connection matrix output

CNT Counter

DFF D Flip Flop

DLY Delay

ERSE Erase Enable ERSR Erase Register

ESD Electrostatic discharge

EV End Value

FSM Finite State Machine
GPI General Purpose Input

GPIO General Purpose Input/Output
GPO General Purpose Output

IN Input

IO Input/Output



**PRELIMINARY** 

@ 2017 Dialog Semiconductor

LPF Low Pass Filter

LSB Least Significant Bit

LUT Look-Up Table
LV Low Voltage

MSB Most Significant Bit

MTP Multiple-Time-Programmable

MUX Multiplexer

NPR Non-Volatile Memory Read/Write/Erase Protection

nRST Reset

NVM Non-Volatile Memory

OD Open Drain
OE Output Enable
OSC Oscillator
OUT Output

PD Power Down
PGEN Pattern Generator
POR Power-On Reset

PP Push Pull

PRL Protect Lock Bit

PWR Power

P DLY Programmable Delay

RPR Register Read/Write Protection
RPRB Register Read/Write Protection Bit

RPRL Register Protection Read/Write/Erase Lock

R/W Read/Write SCL I<sup>2</sup>C Clock Input

SDA I<sup>2</sup>C Data Input/Output

SLA Slave Address

SMT With Schmitt Trigger

SV nSET Value

TS Temperature Sensor

VREF Voltage Reference

WOSMT Without Schmitt Trigger

WPB Write Protect Bit

WPR Write Protection Register
WPRE Write Protect Enable

WS Wake and Sleep Controller

### **SLG46824**



GreenPAK Programmable Mixed Signal Matrix with In System Programmability

**PRELIMINARY** 

### **Revision History**

| Revision | Date        | Description         |
|----------|-------------|---------------------|
| 2.0      | 29-Dec-2017 | Preliminary version |



**PRELIMINARY** 

#### **Status Definitions**

| Version    | Datasheet Status | Product Status | Definition                                                                                                                                                                                                                                                                                                                                        |
|------------|------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1. <n></n> | Target           | Development    | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                                                                                                                                                |
| 2. <n></n> | Preliminary      | Qualification  | This datasheet contains the specifications and preliminary characterization data for products in pre-production. Specifications may be changed at any time without notice in order to improve the design.                                                                                                                                         |
| 3. <n></n> | Final            | Production     | This datasheet contains the final specifications for products in volume production. The specifications may be changed at any time in order to improve the design, manufacturing and supply. Major specification changes are communicated via Customer Product Notifications. Datasheet changes are communicated via www.dialog-semiconductor.com. |
| 4. <n></n> | Obsolete         | Archived       | This datasheet contains the specifications for discontinued products. The information is provided for reference only.                                                                                                                                                                                                                             |

#### **Disclaimer**

Information in this document is believed to be accurate and reliable. However, Dialog Semiconductor does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information. Dialog Semiconductor furthermore takes no responsibility whatsoever for the content in this document if provided by any information source outside of Dialog Semiconductor.

Dialog Semiconductor reserves the right to change without notice the information published in this document, including without limitation the specification and design of the related semiconductor products, software and applications.

Applications, software, and semiconductor products described in this document are for illustrative purposes only. Dialog Semiconductor makes no representation or warranty that such applications, software and semiconductor products will be suitable for the specified use without further testing or modification. Unless otherwise agreed in writing, such testing or modification is the sole responsibility of the customer and Dialog Semiconductor excludes all liability in this respect.

Customer notes that nothing in this document may be construed as a license for customer to use the Dialog Semi-conductor products, software and applications referred to in this document. Such license must be separately sought by customer with Dialog Semiconductor.

All use of Dialog Semiconductor products, software and applications referred to in this document are subject to Dialog Semiconductor's Standard Terms and Conditions of Sale, available on the company website (www.dialog-semiconductor.com) unless otherwise stated.

Dialog and the Dialog logo are trademarks of Dialog Semiconductor plc or its subsidiaries. All other product or service names are the property of their respective owners.

© 2017 Dialog Semiconductor. All rights reserved.

#### **RoHS Compliance**

Dialog Semiconductor's suppliers certify that its products are in compliance with the requirements of Directive 2011/65/EU of the European Parliament on the restriction of the use of certain hazardous substances in electrical and electronic equipment. RoHS certificates from our suppliers are available on request

### **Contacting Dialog Semiconductor**

United Kingdom (Headquarters) Dialog Semiconductor (UK) LTD Phone: +44 1793 757700

Filone: +44 1793 737700

Germany

Dialog Semiconductor GmbH Phone: +49 7021 805-0

The Netherlands

Dialog Semiconductor B.V. Phone: +31 73 640 8822

Email:

enquiry@diasemi.com

**North America** 

Dialog Semiconductor Inc. Phone: +1 408 845 8500

Japan

Dialog Semiconductor K. K. Phone: +81 3 5769 5100

Taiwan

Dialog Semiconductor Taiwan Phone: +886 281 786 222

Web site:

www.dialog-semiconductor.com

Hong Kong

Dialog Semiconductor Hong Kong Phone: +852 2607 4271

Korea

Dialog Semiconductor Korea Phone: +82 2 3469 8200 China (Shenzhen)

Dialog Semiconductor China Phone: +86 755 2981 3669

China (Shanghai)

Dialog Semiconductor China Phone: +86 21 5424 9058

@ 2017 Dialog Semiconductor

### **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Dialog Semiconductor: SLG46824V