## Листинг Д.1 — исходный код описания устройства

```
module half adder(
    output S,C,
    input A, B
    );
xor(S,A,B);
and (C, A, B);
endmodule
module full adder(
    output S, Cout,
    input A,B,Cin
    );
wire s1,c1,c2;
half adder HA1(s1,c1,A,B);
half adder HA2(S,c2,s1,Cin);
or OG1(Cout, c1, c2);
endmodule
module ripple adder 4bit(
    output [3:0] Sum,
    output Cout,
    input [3:0] A,B,
    input Cin
    );
wire c1, c2, c3;
full adder FA1(Sum[0],c1,A[0],B[0],Cin),
FA2 (Sum[1], c2, A[1], B[1], c1),
FA3(Sum[2],c3,A[2],B[2],c2),
FA4 (Sum[3], Cout, A[3], B[3], c3);
endmodule
```

## Листинг Д.2 — исходный код тестирующей программы

```
module adder tb;
// Inputs
reg [3:0] A;
reg [3:0] B;
reg Cin;
// Outputs
wire [3:0] Sum;
wire Cout;
// Instantiate the Unit Under Test (UUT)
ripple adder 4bit uut (
.Sum(Sum),
.Cout (Cout),
.A(A),
.B(B),
.Cin(Cin)
);
initial begin
// Initialize Inputs
A = 0;
B = 0;
Cin = 0;
// Wait 100 ns for global reset to finish
#100;
// Add stimulus here
A=4'b0001;B=4'b0000;Cin=1'b0;
#10 A=4'b1010; B=4'b0011; Cin=1'b0;
#10 A=4'b1101; B=4'b1010; Cin=1'b1;
end
initial begin
$dumpfile("adder.vcd");
$dumpvars;
end
endmodule
```