# Homework 3

A Single Cycle CPU by Verilog

TA: 蔡承佑

Email: ro7922182@ntu.edu.tw

## Data Path



## Requirement #1

- Required Instruction Set
  - and
  - or
  - add
  - sub
  - mul
  - addi

## Requirement #2

- Translate the assembly code into machine code
- Register file: 32 registers
- Instruction Memory: 1KB
- Machine code:

|         | funct7  | rs2     | rs1     | funct3  | rd     | opcode |
|---------|---------|---------|---------|---------|--------|--------|
|         | 7 bits  | 5 bits  | 5 bits  | 3 bits  | 5 bits | 7 bits |
|         | [31:25] | [24:20] | [19:15] | [14:12] | [11:7] | [6:0]  |
|         | immedi  | rs1     | funct3  | rd      | opcode |        |
| 12 bits |         |         | 5 bits  | 3 bits  | 5 bits | 7 bits |
| [31:20] |         |         | [19:15] | [14:12] | [11:7] | [6:0]  |

### Instruction Translation

```
add $t0,$0,$0
addi $t1,$0,10
addi $t2,$0,13
mul $t3,$t1,$t1
addi $t1,$t1,1
sub $t2,$t2,$t1
and $t3,$t1,$t2
or $t4,$t2,$t3
```

```
0000000_00000_00000_0000_01000_0110011 //add $t0,$0,$0
00000001010_00000_0000_01001_0010011 //addi $t1,$0,10
00000001101_00000_000_01010_0010011 //addi $t2,$0,13
0000001_01001_01001_000_01011_0110011 //mul $t3,$t1,$t1
000000000001_01001_0000_01001_0010011 //addi $t1,$t1,1
0100000_01001_01010_000_01010_0110011 //sub $t2,$t2,$t1
0000000_01010_01001_111_01011_0110011 //and $t3,$t1,$t2
0000000_01011_01010_110_01100_0110011 //or $t4,$t2,$t3
```



#### testbench.v

```
`define CYCLE TIME 50
3 module TestBench;
5 reg
                       Clk;
                       Reset;
6 reg
7 reg
                       Start;
                       i, outfile, counter;
10 always #(`CYCLE_TIME/2) Clk = ~Clk;
12 CPU CPU(
       .clk_i (Clk),
       .rst_i (Reset),
       .start_i(Start)
18 initial begin
       counter = 0;
       // initialize instruction memory
22
23
24
25
26
       for(i=0; i<256; i=i+1) begin</pre>
            CPU.Instruction_Memory.memory[i] = 32'b0;
       end
       // initialize Register File
       for(i=0; i<32; i=i+1) begin</pre>
29
30
           CPU.Registers.register[i] = 32'b0;
31
32
33
34
       // Load instructions into instruction memory
       $readmemb("instruction.txt", CPU.Instruction_Memory.memory);
35
36
37
38
       outfile = $fopen("output.txt") | 1;
       Clk = 0;
       Reset = 0;
40
41
       Start = 0;
42
       #(`CYCLE_TIME/4)
       Reset = 1;
       Start = 1;
```

#### CPU. v

```
module CPU
       clk_i,
       rst_i,
       start i
 6);
 8 // Ports
 9 input
                        clk i;
10 input
                        rst_i;
11 input
                        start_i;
12
13 /*
14 Control Control(
15
       .Op i
                    (),
16
       .RegDst_o
                    (),
17
                    (),
       .ALUOp_o
18
       .ALUSrc o
                    (),
19
       .RegWrite o ()
20 );
21 */
22
24 Adder Add PC(
25
26
       .data1_in
                    (),
       .data2_in
                    (),
27
       .data o
28 );
29 */
30
31 PC PC(
                    (),
(),
(),
32
       .clk_i
       .rst i
       .start_i
       .pc_i
        .pc_o
```

## Control.v / ALU\_Control.v



| funct7    | rs2 | rs1 | funct3 | rd | opcode  | function |
|-----------|-----|-----|--------|----|---------|----------|
| 0000000   | rs2 | rs1 | 110    | rd | 0110011 | OR       |
| 0000000   | rs2 | rs1 | 111    | rd | 0110011 | AND      |
| 0000000   | rs2 | rs1 | 000    | rd | 0110011 | ADD      |
| 0100000   | rs2 | rs1 | 000    | rd | 0110011 | SUB      |
| imm[11:0] |     | rs1 | 000    | rd | 0010011 | ADDI     |
| 0000001   | rs2 | rs1 | 000    | rd | 0110011 | MUL      |

### Submission Rule

- Requirement #1
  - Source codes (\*.v files)
    - testbench.v
    - PC.v
    - Register.v
    - Instruction\_Memory.v
    - CPU.v
    - Adder.v
    - Control.v
    - ALU\_Control.v
    - Sign\_Extend.v
    - ALU.v
    - MUX32.v
    - MUX5.v

- Requirement #2
  - Machine Code text file
    - instruction.txt (no need to modify)
    - There is no need to submit "output.txt"
  - Report (hw3\_<student\_ID>.pdf)
    - Coding environment
    - Module implementation explanation
    - Either English or Chinese is fine
    - No more than 2 pages

### Submission Rule

- Submission format
  - (dir) hw3\_<student\_ID>
    - hw3\_<student\_ID>/hw3\_<student\_ID>.pdf
    - hw3\_<student\_ID>/code/\*.v
  - Pack the folder into a .zip file
  - Case sensitive
- Deadline: 2019/11/20(Wed.) 14:20
- Upload to NTU COOL

### **Evaluation Criteria**

- Report: 15%
- Code: 85%
  - Correctness: 36%
  - Module correct implementation: 49%
- Wrong format: -10%
- Compilation error: coding o%
  - Please make sure your code can be compiled before submitting
- 10% off per day for late submission

## **Project Grouping**

- 1~3 persons in a group
- Fill your student ID(s) into the form



