





Number Systems |

Number Systems  $| (12)_{10} \rightarrow (1100)_2$ 

Number Systems  $| (12)_{10} \rightarrow (1100)_2$  $| Logic Gates | \bot$ 

Number Systems  $| (12)_{10} \rightarrow (1100)_2$   $| \text{Logic Gates} | = \bigcirc$  $| \text{Combinational Logic} | = \bigcirc$ 









Computable
Theory of Automata
Theory of Computation
Theory of Computer Science





## Design a Computer System

#### John von Neumann

(<u>/vpn 'nɔɪmən/</u>) 1903 –1957

Mathematician, Physicist, Computer Scientist, Engineer

#### Polymath

He integrated pure and applied sciences. He made major contributions to many fields, including:

- Mathematics
- Physics
- Economics (game theory)
- Computing
- Statistics













#### von Neumann Architecture

#### Principles

- Data and instructions are both stored in the main memory
- The content of the memory is addressable by location (regardless of what is stored in that location)
- Instructions are executed sequentially unless the order is explicitly modified

## Computer System

# Input/Output Devices scanf("%d", &a); scanf("%d", &b); printf("%d", c);



### Computer

#### Memory to Store

```
Data (Input, Output)
int a=1; int b=2; int c;
```

Instructions (Code)

$$c = a + b;$$



Processor



Bus

Permanent
Storage
fprintf()
fscanf()
fread()

fwrite()

fseek()







To Store Data + Code

Data → Numbers

Each Number ∈ [min, max] → Binary System

Each Number  $\in [0, 2^n) \rightarrow n$  Flip-Flops



 $n=4 \rightarrow Each Number \in [0, 2^4=16) \rightarrow 4 Flip-Flops$ 



$$n=4 \rightarrow Each Number \in [0, 2^4=16) \rightarrow 4 Flip-Flops$$



1 × Number → 1 × n FFs → 1 × n-bit Register Register → an vector of flip-flops



 $2 \times \text{Numbers} \rightarrow 2 \times \text{n FFs} \rightarrow 2 \times \text{n-bit Registers}$ 



 $3 \times \text{Numbers} \rightarrow 3 \times \text{n FFs} \rightarrow 3 \times \text{n-bit Registers}$ 



 $4 \times \text{Numbers} \rightarrow 4 \times \text{n FFs} \rightarrow 4 \times \text{n-bit Registers}$ 



 $4 \times \text{Numbers} \rightarrow 4 \times \text{n FFs} \rightarrow 4 \times \text{n-bit Registers}$ 



 $4 \times \text{Numbers} \rightarrow 4 \times \text{n FFs} \rightarrow 4 \times \text{n-bit Registers}$ 

## Which Register?

## Select Register by Name?



 $4 \times \text{Numbers} \rightarrow 4 \times \text{n FFs} \rightarrow 4 \times \text{n-bit Registers}$ 

## Select Register by Address?











if  $R_0$  (selected) then Write (Load) ( $I_0 \rightarrow D-FF$ ) else Store





Select: R<sub>0</sub>

if  $R_0$  (selected) then Write (Load) ( $I_0 \rightarrow D$ -FF) else Store but D-FF does not have store action!





Never ever touch clock! Why?



if  $R_0$  (selected) then Write(Load) ( $I_0 \rightarrow D$ -FF) else Store



if  $R_0$  (selected) then Write(Load) ( $I_0 \rightarrow D$ -FF) else Store















64-bit Data Bus:

Numbers € [0,2<sup>64</sup>) Long Unsigned Integer in C/C++ How about signed integers?

64-bit Address Bus: 2<sup>64</sup> Memory Locations



 $2^{64}=2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times2^{10}\times$ 









| New (15) from (         | DN\$ 81.00 + FF | REE Shipping |  |  |  |
|-------------------------|-----------------|--------------|--|--|--|
| Size:                   |                 |              |  |  |  |
| 16GB Dual Rank          |                 | ~            |  |  |  |
| Style: <b>2400 MT/s</b> |                 |              |  |  |  |
| 2666 MT/s               | 2400 MT/s       | 3200 MT/s    |  |  |  |



16 G = 
$$16 \times 2^{10}$$
 (M) =  $16 \times 2^{10} \times 2^{10}$  (K) =  $16 \times 2^{10} \times 2^{10} \times 2^{10}$  Memory Locations How many FFs?

$$(2^4=16)\times 2^{10}\times 2^{10}\times 2^{10}\times (2^6=64-bit Data Bus) = 2^{40}$$



| New (15) from CDN\$ 81.00 + FREE Shipping |           |           |  |  |  |  |
|-------------------------------------------|-----------|-----------|--|--|--|--|
| Size:                                     |           |           |  |  |  |  |
| 16GB Dual Rank                            |           |           |  |  |  |  |
| Style: <b>2400 MT/s</b>                   |           |           |  |  |  |  |
| 2666 MT/s                                 | 2400 MT/s | 3200 MT/s |  |  |  |  |
|                                           |           |           |  |  |  |  |

16 G =  $16 \times 2^{10}$  (M) =  $16 \times 2^{10} \times 2^{10}$  (K) =  $16 \times 2^{10} \times 2^{10} \times 2^{10}$  Memory Locations How many FFs?

 $(2^4=16)\times 2^{10}\times 2^{10}\times 2^{10}\times (2^6=64-bit Data Bus) = 2^{40}$ 























## Alternative Design







### Input (I) Current Value (Q<sub>t</sub>) Select (S)=1Control (C) 0: Read(R) 1: Write(W)











#### Input and Output

Same Data Bus vs. Another Data Bus



# Access Random vs. Sequential

## Access Random vs. Sequential

Random: regardless of location, always fixed ∆t. Sequential: closer location sooner, farther location longer!

### Access Random vs. Sequential

How long does it take to select a memory location (register)? E.g., if address bus loads 00,

- how long is the wait to read this memory location?
- how long is the wait to write this memory location?

#### Access

#### Random vs. Sequential

- How long does it take to select a memory location (register)? E.g., if address bus loads 11,
- how long is the wait to read this memory location?
- how long is the wait to write this memory location?

## Random Access Memory (RAM)

Regardless of memory location, always fixed  $\Delta t$ .



## Random Access Read-only Memory (ROM)

They don't have control bus for writing!

To store static data.

Still can write (update) but via physical procedures.



