Introduction

OscimpDigita
Architecture
TCL scripting

examples
GPS acquisitio
Autonomous F

Conclusio

# Platform independent CPU/FPGA co-design: the OscimpDigital framework

G. Goavec-Merou, J.-M. Friedt, , P.-Y. Bourgeois FEMTO-ST Time & Frequency department, Besançon, France Contact: {gwenhael.goavec,jmfriedt,pyb2}@femto-st.fr

Slides at

https://github.com/oscimp/oscimpDigital/tree/master/doc/ conferences/fosdem2020



Feb. 02, 2020

#### Introduction

Architecture
TCL scripting
Application
examples
GPS acquisition
Autonomous FN
receiver

A coherent ecosystem for co-design CPU (with Linux) and FPGA, to assemble and generate Digital Signal Processing chains in FPGA controlled from CPU.

- fully pipelined chains (no FIFO): direct sample comsumption;
- comply with GNU/Linux Operating System hierarchy (userspace application, libraries, drivers, IP connected to the CPU);
- vendor independent: able to handle Xilinx Vivado and Intel Quartus (may be extended to others vendor tool)

#### Validated with / support:

- Red Pitaya (14&16bits): Zynq 7010 & 7020;
- de0nanoSoc: CycloneV Soc
- plutoSDR: Zynq 7010
- ADRV9361: Zynq 7035
- USRP E310: Zyng 7020

#### Introduction

Architecture
TCL scripting
Application

Application examples GPS acquisition Autonomous FI receiver

Conclusi

# Existing ecosystems

#### **Ettus RFNoC:**

#### Pro:

- coherent/transparent for user (UHD abstraction);
- enable/disable IPs at runtime (heterogeneous processing chain)

#### Cons:

- IP not available in firmware ⇒ new bitstream to be generated;
- limited number of blocks at the same time;
- USRP dependent (motherboard/daughterbord/I2C EEPROM);
- latencies introduced by crossbar

#### Pavel Demin red-pitaya-notes:

#### Pro:

- provides plug and play projects;
- documentation about projects;
- direct compatibility with GNU Radio (osmosdr)

#### Cons

- dedicated to Red Pitaya platform;
- more or less limited to provided project.

Introduction

OscimpDigit Architecture

Application examples GPS acquisition Autonomous Fi receiver

Conclusio

# OscimpDigital <sup>1</sup> ecosystem

Purpose: provide a coherent environment to create design (FPGA), and application (CPU):

- blocks (IP) with algorithm level of implementation (FPGA);
- GNU/Linux hierarchy compliance (driver/library/application);
- tools to generate some files and scripts/Makefile to factor most



<sup>&</sup>lt;sup>1</sup>created thanks to the Oscillator Instability Measurement Platform (OscIMP),

app dtbo

lib

drivers

IP

CPU

Introduction

OscimpDigit: Architecture

Application examples GPS acquisition Autonomous F

Conclusi

Algorithms or utility functions.

#### Developer aspect:

- normalize interfaces between blocks
- isolation between implementation and communication

#### End user aspect:

- 0, 1 or more interface to connect;
- AXI interface automatically connected.





Introduction

OscimpDigita Architecture

Application examples GPS acquisition Autonomous F

Conclus

Algorithms or utility functions.

#### Developer aspect:

- normalize interfaces between blocks
- isolation between implementation and communication

#### End user aspect:

- 0, 1 or more interface to connect;
- AXI interface automatically connected.





Introduction

OscimpDigital Architecture

Application examples GPS acquisition Autonomous F

Conclus

# Algorithms or utility functions.

### Developer aspect:

- normalize interfaces between blocks
- isolation between implementation and communication

#### End user aspect:

- 0, 1 or more interface to connect;
- AXI interface automatically connected.





Introduction

OscimpDigita Architecture

TCL scripting

Application examples
GPS acquisition
Autonomous FN receiver

C---l--

# Independant TCL set

All vendor tools have a TCL mode, but:

- each vendor provides custom functions
- way to build project/block design are differents
- $\Rightarrow$  need to provide an set of functions and Makefile to have add an abstraction.

#### same script may be used with different boards for different manufacturers;

 only need to reimplement a few procedures for supporting a new tool

#### Vivado:

1 create.bd.cell —type ip —vlnv ggm:cogen:mylP myip]
2 set..property —dict [ list CONFIG.PARAM1 14 \
3 CONFIG.PARAM2 true ] mylP

#### Quartus:

- 1 add\_instance myip myIP 1.0
- 2 set\_instance\_parameter\_value myip PARAM1 14 3 set\_instance\_parameter\_value myip PARAM2 true

#### OscimpDigital:

1 add\_ip\_and\_conf myIP myip { 2 PARAM1 14 PARAM2 true}

#### Makefile:

- 1 PRJ=myGateware
- 2 CONSTR\_redpitaya=leds.xdc # use for Red Pitaya board 3 CONSTR\_de0nanoSoc=leds.tcl # use for de0nanoSoc board
- 4 TCL\_LIST=mvScript.tcl
  - —include \$(OSCIMP\_DIGITAL\_IP)/fpga\_ip.mk

Introduction

OscimpDigita

Architecture

TCL scripting

Application examples GPS acquisition Autonomous FM receiver

Conclus

# Project structure

- TCL script or GUI generated FPGA design
- devicetree (.dts) provides list of drivers and base addresses;
- Makefile to cross-compile application & generate the dtbo from dts
- applicationName\_us.sh: a shell script used to flash FPGA, load devicetree and drivers;
- main.c: user application

development flow



ntroduction

OscimpDigita

TCL scripting

Application examples GPS acquisition Autonomous FN

Conclus

# CPU: module\_generator

- Used to generate some files in app/ directory.
- use an XML file for design information.

module\_generator -dts myApp.xml

#### myApp.xml

#### tutorial5\_us.sh

cp ../bitstreams/tutorial5\_wrapper.bit.bin /lib/firmware
rmdir /sys/kernel/config/device-tree/overlays/fpga
mkdir /sys/kernel/config/device-tree/overlays/fpga
cat tutorial5.dtbo > \$DTB\_DIR/dtbo
insmod ../../modules/data\_to\_ram\_core.ko
insmod ../../modules/noc\_counter\_core.ko

```
tutorial5.dts
```

```
/dts=v1/:
/plugin/;
    compatible = "xlnx,zyng-7000";
    fragment0 {
        target = <&fpga_full>;
        #address-cells = <1>:
        \#size-cells = <1>:
        __overlay__ {
            #address-cells = <1>:
            #size-cells = <1>;
            firmware-name = "tutorial5_wrapper.bit.bin";
            data1600: data1600@43c00000{
                compatible = "ggm,dataToRam";
                reg = <0x43c00000 0xffff>;
            datanco0: datanco0@43c10000f
                compatible = "ggm,nco_counter";
                reg = <0x43c10000 0xffff>:
            }:
        };
}:
```

#### Makefile

BASE\_NAME=tutorial5
CORE\_MODULES\_LIST=\$(OSCIMP\_DIGITAL\_DRIVER)/nco\_core/\*.ko \
\$(OSCIMP\_DIGITAL\_DRIVER)/data\_to\_ram\_core/\*.ko
include \$(OSCIMP\_DIGITAL\_APP)/Makefile.inc

Introduction

OscimpDigital Architecture

TCL scripting

Application

Application examples GPS acquisition Autonomous FN receiver

Conclusi

# Available processing blocks

#### Radiofrequency signal handling

- nco\_counter local oscillator
- mixerComplex\_sin, mixer\_sin
   redpitaya\_converters
   Red Pitaya platform hardware interfaces (in/out)
- gen\_radar\_prog, syncTrigStream pulsed RADAR, synchronization

#### Radiofrequency signal processing

- cacode
   GPS Gold code generator
- firReal CPU configurable Finite Impulse Response filter
- prn, prn20b, xcorr\_prn\_slow\_complex
   pseudo-random sequence generator,

#### Two types of interfaces: real values and complex values (\*: valid for both types):

- add\_const\*, adder\_substracter\_\*, mean\* linear operations
- convertComplexToReal, convertRealToComplex type conversion
  - duppl\*\_1\_to\_2
     expander\*, shifter\* (bit shifts)
     stream splitting
     bit shifts
- switch\* flow control

#### Interface between real/complex and AXI bus or CPU:

- axiStreamTo\*, \*ToAxiStream, axi\_to\_dac AXI to complex/real
- data\*\_to\_ram, data\*\_dma\_direct
   FPGA→CPU communication

Introductio

OscimpDigital Architecture

examples GPS acquisition

GPS acquisition

# Why SDR-based GNSS decoding?

- Flexibility of adding new features without updating hardware
- 2 Beyond timing & positioning: access to the raw I/Q stream
  - basic physics (reflectometry)
  - security (phased array for spoofing detection)
  - 1575.42 MHz within range of the PlutoSDR (AD9363 + Zynq SoC)



Introduction

OscimpDigital
Architecture
TCL scripting

GPS acquisition
Autonomous FN

Conclusi

## Using the embedded FGPA

- GNU/Octave implementation: 1 to 2 second/satellite  $\Rightarrow \simeq 1$  min for acquisition depending on frequency steps
- The PlutoSDR Zynq official firmware is only used for data collection and transfer to the PC (bandwidth limited by USB)
- Preprocessing on the Zynq FPGA removes the communication bandwidth bottleneck
- Making best use of the available resources on the embedded FPGA (PL)
- Possible additional pre-processing on the embedded CPU (PS) running GNU Radio before sending over USB







Introduction

OscimpDigital Architecture

Application

GPS acquisition
Autonomous FN

Conclus



- PL: collect data from AD9363, frequency transposition (NCO), Gold Code generation & correlation
- PS: loop frequency, loop space vehicle number, fetch correlation, control AD9363 (libiio)

Complex interaction between FPGA processing blocks and processor userspace through Linux drivers (modules)

Introduction

OscimpDigita Architecture TCL scripting

Application examples

GPS acquisition
Autonomous FN

# Application to GPS decoding

- TCL scripts define the processing functions, their settings and how they are connected to each other
- Zynq on the PlutoSDR ⇒ Xilinx Vivado (despite platform independence of OscimpDigital)



Dual PRN generator and cross-correlation with the received datastream frequency transposed using the NCO.

22 s on Zynq PL (limited by the FPGA area limiting the number of parallel correlations) v.s 108 s on 2.6 GHz PC (GNU/Octave) ⇒ move to ADRV9361 to have more resources (WIP)

Introductio

OscimpDigita

Architecture

TCL scripting

GPS acquisition
Autonomous FM

. . .

# PlutoSDR: embedded broadcast FM receiver with audio card output <sup>2</sup>

- GNU Radio in PlutoSDR firmware
- add sound card IP in parallel to processing chain
- Python or C++ flowgraph





<sup>&</sup>lt;sup>2</sup>https://github.com/oscimp/oscimpDigital/tree/master/doc/tutorials/plutosdr/99-gnuradio-audio

Introduction

OscimpDigital Architecture

Application examples GPS acquisition Autonomous FM receiver

Conclusion

PlutoSDR: embedded broadcast FM receiver with audio card output



- dual sigma-delta IP for stereo output
- alsa compatible driver
- use local iio backend





Introduction

OscimpDigital
Architecture
TCL scripting

Application examples GPS acquisition Autonomous Fi receiver

Conclusion

#### Conclusion

- OscimpDigital as a flexible framework for assembling signal processing blocks on the FPGA in charge of collecting radiofrequency data
- Platform independence (useful investment for Intel/Altera SoC as well)
- Consistent IP-Linux kernel module-library-userspace application
- Perspective:
  - finalize/validate GNSS parallel Gold Code correlation to ADRV9361 (Zynq 7035  $\gg$  7010)
  - improve documentation
  - demonstration with FPGA standalone and RiscV softcore

#### Resources:

 $\verb|https://github.com/trabucayre/redpitaya (Buildroot BR2\_external)|$ 

https://github.com/oscimp/PlutoSDR (Buildroot BR2\_external)

https://github.com/oscimp/oscimpDigital (IP, driver, lib, tools & doc)

Clone repository and submodules:

git clone --recursive https://github.com/oscimp/oscimpDigital.git

Acknowledgement: PIA platform grant OscIMP