## Redpitaya TCL programming

G. Goavec-Mérou, J.-M Friedt

March 10, 2020

This tutorial is a sequel to the second one on which it is based. In addition to copying the ADC inputs to the DAC outputs, we wish (Fig. 1) to **mix** the stream of data coming from the ADC with a local numerically controlled oscillator (**NCO**) and finally filter (**FIR**) before sending back to the DAC and the processing system (Fig. 2). In this tutorial, all such tasks will be achieved by programming in TCL rather than using the graphical user interface of Vivado.



Figure 1: Top: general objective of the frequency transposition of the input signal, followed by filtering.



Figure 2: Schematic of the objective and final processing chain described in this document

Starting from an existing TCL script, we first consider adding our processing blocks using the Vivado TCL commands as described at https://www.xilinx.com/support/documentation/sw\_manuals/xilinx2019\_2/ug835-vivado-tcl-commands.pdf. The second part of the tutorial will wrap the Xilinx Vivado commands with custom OscimpDigital commands to make the script compatible with the Altera/Intel synthesis tool.

## 1 Initial TCL script

Starting from tutorial3.tcl in 3-PLPS/Design which presents how to acquire data from the ADC and split the stream to send both the a data2ram and the DAC, we now wish to add the NCO + mixer + FIR filter.

The processor is instanciated:

```
startgroup
set ps7 [ create_bd_cell -type ip \
-vlnv xilinx.com:ip:processing_system7:5.5 ps7 ]
set_property -dict [list CONFIG.PCW_IMPORT_BOARD_PRESET $board_preset ] $ps7
apply_bd_automation -rule xilinx.com:bd_rule:processing_system7 \
-config {make_external "FIXED_IO, DDR" Master "Disable" Slave "Disable" } \
$ps7
endgroup
followed by the ADC and DAC
set converters [ create_bd_cell -type ip -vlnv ggm:cogen:redpitaya_converters:1.0 converters]
set_property -dict [ list CONFIG.ADC_SIZE $ADC_SIZE \
CONFIG.ADC_EN true \
CONFIG.DAC_EN true] $converters
source $repo_path/redpitaya_converters/redpitaya_converters.tcl
connect_bd_intf_net [get_bd_intf_pins $converters/phys_interface] \
[get_bd_intf_ports phys_interface_0]
   The streams are dupplicated to split between DAC and PS input
# dupplDataA
set dupplDataA [create_bd_cell -type ip -vlnv ggm:cogen:dupplReal_1_to_2:1.0 dupplDataA]
set_property -dict [ list CONFIG.DATA_SIZE $ADC_SIZE] $dupplDataA
connect_bd_intf_net [get_bd_intf_pins $converters/dataA_out] \
[get_bd_intf_pins dupplDataA/data_in]
# dupplDataB
set dupplDataB [create_bd_cell -type ip -vlnv ggm:cogen:dupplReal_1_to_2:1.0 dupplDataB]
set_property -dict [ list CONFIG.DATA_SIZE $ADC_SIZE] $dupplDataB
connect_bd_intf_net [get_bd_intf_pins $converters/dataB_out] \
[get_bd_intf_pins dupplDataB/data_in]
   Since in all Redpitayas the DAC is 14 bit but some Redpitayas are fitted with 16-bit
ADC, we shift to match bus sizes
# shifter is mandatory for redpitaya 16 : ADC is 16bits DAC 14bits
# shiftA_out
set shiftA_out [ create_bd_cell -type ip -vlnv ggm:cogen:shifterReal:1.0 shiftA_out]
set_property -dict [ list \
CONFIG.SIGNED_FORMAT true \
CONFIG.DATA_IN_SIZE $ADC_SIZE \
CONFIG.DATA_OUT_SIZE 14] $shiftA_out
```

connect\_bd\_intf\_net [get\_bd\_intf\_pins dupplDataA/data2\_out] \

```
connect_bd_intf_net [get_bd_intf_pins shiftA_out/data_out] \
[get_bd_intf_pins $converters/dataA_in]
# shiftB_out
set shiftB_out [ create_bd_cell -type ip -vlnv ggm:cogen:shifterReal:1.0 shiftB_out]
set_property -dict [ list \
CONFIG.SIGNED_FORMAT true \
CONFIG.DATA_IN_SIZE $ADC_SIZE \
CONFIG.DATA_OUT_SIZE 14] $shiftB_out
connect_bd_intf_net [get_bd_intf_pins dupplDataB/data2_out] \
[get_bd_intf_pins $shiftB_out/data_in]
connect_bd_intf_net [get_bd_intf_pins shiftB_out/data_out] \
[get_bd_intf_pins $converters/dataB_in]
   Finally the data are sent to the PS
# convert realToComplex
set convertReal2Cplx [create_bd_cell -type ip -vlnv ggm:cogen:convertRealToComplex:1.0 convertReal2C
set_property -dict [ list CONFIG.DATA_SIZE $ADC_SIZE] $convertReal2Cplx
connect_bd_intf_net [get_bd_intf_pins dupplDataA/data1_out] \
[get_bd_intf_pins convertReal2Cplx/dataI_in]
connect_bd_intf_net [get_bd_intf_pins dupplDataB/data1_out] \
[get_bd_intf_pins convertReal2Cplx/dataQ_in]
# data2ram
set data1600 [create_bd_cell -type ip -vlnv ggm:cogen:dataComplex_to_ram:1.0 data1600]
set_property -dict [ list CONFIG.DATA_SIZE $ADC_SIZE \
CONFIG.NB_INPUT {1} \
CONFIG.NB_SAMPLE {4096}] $data1600
connect_bd_intf_net [get_bd_intf_pins convertReal2Cplx/data_out] \
[get_bd_intf_pins data1600/data1_in]
apply_bd_automation -rule xilinx.com:bd_rule:axi4 \
    -config {Master "/ps7/M_AXI_GP0" Clk "Auto" } \
    [get_bd_intf_pins data1600/s00_axi]
connect_bd_net [get_bd_pins rst_ps7_125M/peripheral_reset] \
[get_bd_pins $converters/adc_rst_i]
   The name of the interfaces are found using the oscimpDigital/fpga_ip/tools/print_businterfac
and providing as argument the directory name of the processing block in the fpga_ip di-
rectory. For example ./tools/print_businterfaces.py dupplComplex_1_to_2
./tools/print_businterfaces.py dupplComplex_1_to_2
component:
-----
name
            : dupplComplex_1_to_2
           : ggm:cogen:dupplComplex_1_to_2:1.0
description : dupplComplex_1_to_2_v1_0
```

[get\_bd\_intf\_pins \$shiftA\_out/data\_in]

Parameters:

-----

name: DATA\_SIZE

display name : Data Size

default value : 8

. . .

## 2 TCL script modifications

The NCO AXI connection must be taken care of manually, following the same syntax as used in the data\_to\_ram block with the apply\_bd\_automation command. Similarly, the NCO reset and clock must be connected to the converter clock using

```
connect_bd_net [get_bd_pins $converters/clk_o] \
[get_bd_pins $datanco/ref_clk_i]
connect_bd_net [get_bd_pins $converters/rst_o] \
[get_bd_pins $datanco/ref_rst_i]
```

assuming the name of the NCO is datanco

See ../5-NCO/design/tutorial5.tcl for the lines to be added to tutorial 2 to reach the expected result.