Tünker Tercan

CSE 232 SPRING 2020

## HOMEWORK 3

1. Compute the clock period for the following clock frequencies.

a. 50 khz (early computers)

 $1/50,000 = 0.00002 = 20 \mu s \ (microseconds)$ 

b. 300 MH2 (Sory Playstation 2 processor)

1/300,000,000 = 3.33.10-9 5 = 3.33 ns(narroseconds)

= 3.4 GH2 (Intel Pentium 4 processor)

1/3, 400,000,000 = 2.94.10-10 = 294 ps (phoseconds)

d. 10 GHZ (PCs of the early 2010s)

 $1/10,000,000,000 = 1.10^{-10} = 100 pst. picoseconds)$ 

e. 1 TH2 (PCS of the future ?)

111,000,000,000,000 = 1.10-12 = 1 ps (picoseconds)

2. Trace the behavior of a level-sensitive SR latch for the input patern in below figure. Assume SI, RI and Q initially O. Complete the Himing diagram for SI, RI, Q. Assuming logic gates have a thry but non-zero delay.





3. Compare the behavior of D latch and D flip-flop devices by completing the Himing alagnam adding Q (latch) and Q (flip-flop) in below figure. Arounde a brief explanation of the behavior of each device. Assume each device initially stones a D.



4. FSMs with following number of states, Indicate Smallest number of bits for a register representing those States:

0.4  $2^2 = 4$  2bits required

b.8  $2^3=8$  3 bits required

C.9 2329224 4 bits required

d.23 2423225 5 bits required

e. 900 2° × 900 × 2° 10 61+5 required

6. If an FSM has N states, what is number of passible transitions that could exist in the FSM? Assume that no pair of states has more than one transition in the same direction, and that no state has a transition point back to itself. Assuming there are a large number of inputs, meaning the number of transitions. Assuming there are a large number of inputs? Hint: try for small n, and then generalize is not limited by the number of inputs? Hint: try for small n, and then generalize.





7. A wristwotch display an show one of four items; the time, the alarm, the stopwatch, or the date, controlled by two signals sI and so 100 displays time, OI the alarm, to the stopwatch and II the date - assume siso control an N-bit mux that passes through appropriate register). Pressing a button B (which sets B=1) sequences the display to the next Item. For example, if the presently displayed Item is date, the next Item is the current time. The presently displayed Item is describing this sequencing behavior, taking an a controller is a state diagram for an FSM describing this sequencing behavior, taking an allow output bits sI and so. Be sure to only sequence forward input bit B, and two output bits sI and so. Be sure to only sequence forward input bit B, and two output bits are to wait for the button to be released pressed - in other words, be sure to wait for the button to be released after sequencing forward one Item. Use short but descriptive names for each state.

Which sets B=1) sequencing forward one Item. Use short but descriptive names for each state. Which displaying the time be the Initial state. Using the process for designing a controller, convert the FSM to a controller, stopping ence you have created the truth table and derive boolean expressions.



| Step 20: Fill the truth table outputs |        |        |                  |     |                                         |        |       |                                                           |
|---------------------------------------|--------|--------|------------------|-----|-----------------------------------------|--------|-------|-----------------------------------------------------------|
| Time                                  | 0000   | 0 0 0  | 2<br>3<br>1<br>0 | 0 1 | ~ · · · · · · · · · · · · · · · · · · · | 0000   | × 0 1 | n1=5150+5161+ SIW+5152W b<br>n0=5061+ sow + so'w b<br>x=6 |
| Alarm                                 | 0      | 0      | 0                | 1   | 0                                       | (      | 0     |                                                           |
| Mait                                  | 0      | 1      | ι                | (   | 0                                       | (      | (     |                                                           |
| Alarm                                 | 0      | 1      | 0                | (   | 0                                       | 0      | 1     |                                                           |
| non                                   | 1      | 0      | 1                | 0   | (                                       | 0      | 0     |                                                           |
| Assurgot2                             | 1      | 0      | 0 0              | 0   | 1                                       | 0      | 0     |                                                           |
| Date<br>Walt                          | 1      | 1      | 1                | 0   | 1                                       | l<br>l | 0     |                                                           |
| Date                                  | t<br>L | \<br>! | 0                | 0   | 0                                       | 0      | 0     |                                                           |

