

# MachXO3D sysI/O Usage Guide

# **Technical Note**



#### **Disclaimers**

Lattice makes no warranty, representation, or guarantee regarding the accuracy of information contained in this document or the suitability of its products for any particular purpose. All information herein is provided AS IS and with all faults, and all risk associated with such information is entirely with Buyer. Buyer shall not rely on any data and performance specifications or parameters provided herein. Products sold by Lattice have been subject to limited testing and it is the Buyer's responsibility to independently determine the suitability of any products and to test and verify the same. No Lattice products should be used in conjunction with mission- or safety-critical or any other application in which the failure of Lattice's product could create a situation where personal injury, death, severe property or environmental damage may occur. The information provided in this document is proprietary to Lattice Semiconductor, and Lattice reserves the right to make any changes to the information in this document or to any products at any time without notice.



### **Contents**

| Acronyms in This Document                                        |    |
|------------------------------------------------------------------|----|
| 1. Introduction                                                  |    |
| 2. sysl/O Buffer Overview                                        |    |
| 3. Supported sysI/O Standards                                    |    |
| 4. sysl/O Banking Scheme                                         |    |
| 5. sysI/O Standards Supported by I/O Banks                       |    |
| 6. Power Supply Requirements                                     |    |
| 7. V <sub>CCIO</sub> Requirement for I/O Standards               |    |
| 8. Input Reference Voltage                                       |    |
| 9. sysl/O Buffer Configuration                                   |    |
| 9.1.1. Bus Maintenance Circuit                                   |    |
| 9.1.2. Programmable Drive Strength                               |    |
| 9.1.3. Input Hysteresis                                          |    |
| 9.1.4. Programmable Slew Rate                                    |    |
| 9.1.5. Tri-state and Open Drain Control                          |    |
| 9.2. Differential Buffer Configurations                          |    |
| 9.2.1. Differential Receivers                                    |    |
| 9.2.2. On-Chip Input Termination                                 |    |
| 9.2.3. Emulated Differential Outputs                             |    |
| 9.3. True Differential Output and Output Drive                   |    |
| 9.4. I3C I/O Support                                             |    |
| 10. Software sysl/O Attributes                                   |    |
| 10.1. HDL Attributes                                             |    |
| 10.1.1. IO TYPE                                                  | 15 |
| 10.1.2. DRIVE                                                    |    |
| 10.1.3. DIFFDRIVE                                                | 16 |
| 10.1.4. PULLMODE                                                 | 16 |
| 10.1.5. CLAMP                                                    | 16 |
| 10.1.6. HYSTERESIS                                               | 16 |
| 10.1.7. VREF                                                     | 17 |
| 10.1.8. OPENDRAIN                                                |    |
| 10.1.9. SLEWRATE                                                 |    |
| 10.1.10. DIFFRESISTOR                                            |    |
| 10.1.11. DIN/DOUT                                                |    |
| 10.1.12. LOC                                                     |    |
| 10.1.13. Bank VCCIO                                              |    |
| 10.1.14. sysI/O Primitives                                       |    |
| 10.1.15. Tri-State All (TSALL)                                   |    |
| 10.1.16. Fixed Data Delay (DELAYE)                               |    |
| 10.1.17. Dynamic Data Delay (DELAYD)                             |    |
| 11. Design Consideration and Usage                               |    |
| 11.1. sysI/O Buffer Features Common to All MachXO3D Devices      |    |
| 11.2. sysl/O Buffer Rules                                        |    |
| Appendix A. sysI/O HDL Attributes                                |    |
| A.1. Attributes in VHDL Language                                 |    |
| A.2. Attribute in Verilog Language                               |    |
| Appendix B. sysl/O Attributes Using the Spreadsheet View         |    |
| B.1. Bank V <sub>CCIO</sub> Setting in Spreadsheet View          |    |
| Appendix C. sysI/O Attributes Using Preference File (ASCII File) |    |
| Technical Support Assistance                                     |    |
| NEVISION FIRSTON Y                                               | 30 |



## **Figures**

| Figure 2.1. PIC Block Diagram                                               |    |
|-----------------------------------------------------------------------------|----|
| Figure 4.1. MachXO3D I/O Banking Arrangement                                |    |
| Figure 10.1. TSALL Primitive                                                | 18 |
| Figure 10.2. DELAYE Primitive and Associated Attributes                     |    |
| Figure 10.3. DELAYD Primitive                                               | 19 |
| Figure B.1. Port Assignment Tab of Spreadsheet View                         | 26 |
| Figure B.2. Bank VCCIO in Global Preference Tab                             |    |
|                                                                             |    |
| Tables                                                                      |    |
| Table 3.1. Supported Input Standards                                        | 7  |
| Table 3.2. Supported Output Standards                                       | 8  |
| Table 5.1. Single-Ended I/O Standards Supported on Various Sides            | 10 |
| Table 5.2. Differential I/O Standards Supported on Various Sides            | 10 |
| Table 7.1 Mixed Voltage Support for LVCMOS and LVTTL I/O Types <sup>8</sup> | 11 |
| Table 7.2 Mixed Voltage Support for Differential Input Standards            | 12 |
| Table 10.1. Supported I/O Types                                             | 15 |
| Table 10.2. Output Drive Capability for Ratioed sysI/O Standards            | 16 |
| Table 10.3. Output Drive Capability for Ratioed sysI/O Standards            |    |
| Table 11.1. Miscellaneous I/O Features on Each Device Edge                  | 20 |
| Table A 1 VHDI Attribute Syntax                                             | 21 |

Table A.2. Verilog Attribute Syntax......24



# **Acronyms in This Document**

A list of acronyms used in this document.

| Acronym | Definition                        |
|---------|-----------------------------------|
| AP      | Application Processor             |
| DSP     | Digital Signal Processor          |
| ECC     | Error Checking and Correction     |
| FPGA    | Field-Programmable Gate Array     |
| JTAG    | Joint Test Action Group           |
| NVCM    | Non-Volatile Configuration Memory |
| PIC     | Programmable I/O Cell             |
| PIO     | Programmable Input/Output         |
| PLB     | Programmable Logic Block          |
| PLD     | Programmable Logic Device         |
| POR     | Power On Reset                    |
| PROM    | Programmable Read-Only Memory     |
| SPI     | Serial Peripheral Interface       |
| SRAM    | Static Random-Access Memory       |



### 1. Introduction

The MachXO3D™ programmable logic device (PLD) family sysI/O™ buffers are designed to meet the needs of flexible I/O standards in today's fast-paced design world. The supported I/O standards range from single-ended I/O standards to differential I/O standards so that you can easily interface your designs to standard buses, memory devices, video applications and emerging standards. This technical note provides a description of the supported I/O standards and the banking scheme for the MachXO3D PLD family. The sysI/O architecture and the software usage are also discussed to provide a better understanding of the I/O functionality and placement rules.

## 2. sysI/O Buffer Overview

The basic building block of the MachXO3D sysI/O is the Programmable I/O Cell (PIC) block. There are three types of PIC blocks in the MachXO3D device architecture. These include the basic PIC block, the receiving PIC block with gearing, and the transmitting PIC block with gearing. The PIC blocks with gearing are used for video and high-speed applications. The PIC blocks with gearing have a built-in control module for word alignment. The details of the gearing PIC block can be found in Implementing High-Speed Interfaces with MachXO3D Usage Guide (FPGA-TN-02065).

A common feature of all four types of PIC blocks is that each PIC block consists of four programmable I/O (PIOs). Each PIO includes a sysI/O buffer and an I/O logic block. A simplified sysI/O block diagram is shown in Figure 2.1. The I/O logic block consists of an input block, an output block, and a tri-state block. These blocks have registers, input delay cells, and the necessary control logic to support various operational modes. The sysI/O buffer determines the compliance to the supported I/O standards. It also supports features such as hysteresis to meet common design needs. The I/O logic block and the sysI/O buffer are designed with a minimal use of die area; providing easy bus interfacing, and pin out efficiency.

Two adjacent PIOs can form a pair of complementary output drivers. In addition, PIOA and PIOB of the PIC block form the primary pair of the buffer, while PIOC and PIOD form the alternate pair of the buffer. The primary pairs have additional capability that is not available on the alternate pair. The sysl/O buffers of the PIC block are equivalent when implemented as the single-ended I/O standards.



Figure 2.1. PIC Block Diagram



## 3. Supported sysI/O Standards

The MachXO3D sysI/O buffer supports both single-ended and differential standards. The internally ratioed standards support individually configurable drive strength and bus maintenance circuits, weak pull-up, weak pull-down, or bus keeper.

All banks of the MachXO3D devices support true differential inputs, and emulated differential outputs using external resistors and the complementary LVCMOS outputs. The true-LVDS differential outputs and LVDS input termination are supported in specific banks as described in the sysl/O Banking Scheme section of this document.

**Table 3.1. Supported Input Standards** 

| Input Standard          | V <sub>REF</sub> (Nominal) | V <sub>CCIO</sub> <sup>1</sup> (Nominal) |  |  |  |  |
|-------------------------|----------------------------|------------------------------------------|--|--|--|--|
| Single Ended Interfaces |                            |                                          |  |  |  |  |
| LVTTL33                 | _                          | _                                        |  |  |  |  |
| LVCMOS33                | _                          | _                                        |  |  |  |  |
| LVCMOS25                | _                          | _                                        |  |  |  |  |
| LVCMOS18                | _                          | _                                        |  |  |  |  |
| LVCMOS15                | _                          | _                                        |  |  |  |  |
| LVCMOS12                | _                          | _                                        |  |  |  |  |
| I3C33                   | _                          | _                                        |  |  |  |  |
| I3C18                   | _                          | _                                        |  |  |  |  |
| I3C12                   | _                          | _                                        |  |  |  |  |
| Differential Interfaces |                            |                                          |  |  |  |  |
| LVDS25                  | _                          | _                                        |  |  |  |  |
| LVPECL33                | _                          | _                                        |  |  |  |  |
| MLVDS25                 | _                          | _                                        |  |  |  |  |
| BLVDS25                 | _                          | _                                        |  |  |  |  |
| LVTTL33D                | _                          | _                                        |  |  |  |  |
| MIPI <sup>2</sup>       | _                          | _                                        |  |  |  |  |

### Notes:

- 1. If not specified, refer to mixed voltage support in Table 7.1.
- 2. This interface can be emulated with external resistors.



**Table 3.2. Supported Output Standards** 

| Output Standard         | Drive (mA)   | V <sub>CCIO</sub> (Nominal) |  |  |  |
|-------------------------|--------------|-----------------------------|--|--|--|
| Single-ended Interfaces |              |                             |  |  |  |
| LVTTL33                 | 4, 8, 12, 16 | 3.3                         |  |  |  |
| LVCMOS33                | 4, 8, 12, 16 | 3.3                         |  |  |  |
| LVCMOS25                | 4, 8, 12     | 2.5                         |  |  |  |
| LVCMOS18                | 4, 8, 12     | 1.8                         |  |  |  |
| LVCMOS15                | 4, 8         | 1.5                         |  |  |  |
| LVCMOS12                | 2, 6         | 1.2                         |  |  |  |
| I3C33                   | 4            | 3.3                         |  |  |  |
| I3C18                   | 4            | 1.8                         |  |  |  |
| I3C12                   | 2            | 1.2                         |  |  |  |
| Differential Interfaces |              |                             |  |  |  |
| LVDS25                  | 3.5          | 2.5, 3.3                    |  |  |  |
| LVDS25E                 | 8            | 2.5                         |  |  |  |
| LVPECL33E               | 16           | 3.3                         |  |  |  |
| MLVDS25E                | 16           | 2.5                         |  |  |  |
| BLVDS25E                | 16           | 2.5                         |  |  |  |
| LVTTL33 Differential    | 4, 8, 12, 16 | 3.3                         |  |  |  |
| LVCMOS33 Differential   | 4, 8, 12, 16 | 3.3                         |  |  |  |
| LVCMOS25 Differential   | 4, 8, 12     | 2.5                         |  |  |  |
| MIPI*                   | 2            | 2.5                         |  |  |  |

<sup>\*</sup>Note: This interface can be emulated with external resistors. Refer to MIPI D-PHY Interface IP (FPGA-RD-02040) for information on support for MIPI Input and Output.



## 4. sysI/O Banking Scheme

The MachXO3D devices have six I/O banks each, with one I/O bank on each of the top, bottom and right sides, and three banks on the left side.

The MachXO3D devices support true LVDS differential outputs through the primary pairs on the top bank (Bank 0). These devices also support  $100 \Omega$  differential input termination on every I/O pair on the bottom I/O bank. In Bank 3, four I/O pairs can support I3C dynamic pull up capability.

Each of the I/O pins on all MachXO3D PLDs has a clamp feature which can be disabled or enabled. This clamp is similar to the PCI clamp but it is not PCI compliant. The arrangements of the I/O banks are shown in Figure 4.1.

### Base I/O Buffer

Plus: 1 pair of LVDS differential outputs for every four PIO (3.5 mA)



### Base I/O Buffer

Plus: 100  $\Omega$  differential input termination on  $$\operatorname{\textsc{every}}$$  pair

Figure 4.1. MachXO3D I/O Banking Arrangement



## 5. sysI/O Standards Supported by I/O Banks

All banks can support multiple I/O standards under the VCCIO rules discussed above. Table 5.1 and Table 5.2 summarize the I/O standards supported on various sides of the MachXO3D device.

Table 5.1. Single-Ended I/O Standards Supported on Various Sides

| Standard | Тор | Bottom | Left              | Right |
|----------|-----|--------|-------------------|-------|
| LVTTL33  | Yes | Yes    | Yes               | Yes   |
| LVCMOS33 | Yes | Yes    | Yes               | Yes   |
| LVCMOS25 | Yes | Yes    | Yes               | Yes   |
| LVCMOS18 | Yes | Yes    | Yes               | Yes   |
| LVCMOS15 | Yes | Yes    | Yes               | Yes   |
| LVCMOS12 | Yes | Yes    | Yes               | Yes   |
| I3C33    | No  | No     | Yes (Bank 3 Only) | No    |
| I3C18    | No  | No     | Yes (Bank 3 Only) | No    |
| I3C12    | No  | No     | Yes (Bank 3 Only) | No    |

Table 5.2. Differential I/O Standards Supported on Various Sides

| Standard               | Тор              | Bottom | Left | Right |
|------------------------|------------------|--------|------|-------|
| LVDS output            | Yes <sup>1</sup> | _      | _    | _     |
| LVPECL33E <sup>2</sup> | Yes              | Yes    | Yes  | Yes   |
| MLVDS25E <sup>2</sup>  | Yes              | Yes    | Yes  | Yes   |
| BLVDS25E <sup>2</sup>  | Yes              | Yes    | Yes  | Yes   |
| LVDS25E <sup>2</sup>   | Yes              | Yes    | Yes  | Yes   |
| LVTTL33D output        | Yes              | Yes    | Yes  | Yes   |
| LVCMOS33D output       | Yes              | Yes    | Yes  | Yes   |
| LVCMOS25D output       | Yes              | Yes    | Yes  | Yes   |
| LVDS input             | Yes              | Yes    | Yes  | Yes   |
| LVPECL33 input         | Yes              | Yes    | Yes  | Yes   |
| MLVDS25 input          | Yes              | Yes    | Yes  | Yes   |
| BLVDS25 input          | Yes              | Yes    | Yes  | Yes   |
| LVTTL33D input         | Yes              | Yes    | Yes  | Yes   |
| LVCMOS33D input        | Yes              | Yes    | Yes  | Yes   |
| LVCMOS25D input        | Yes              | Yes    | Yes  | Yes   |
| MIPI                   | Yes              | Yes    | Yes  | Yes   |

### Notes:

- 1. True LVDS output is supported at the top bank.
- 2. Emulated output standards are denoted with a trailing  $\boldsymbol{E}$  in the name of the standard.



## 6. Power Supply Requirements

The MachXO3D device family has a simplified power supply scheme for sysl/O buffers. The core power  $V_{CCIO}$  and the bank power  $V_{CCIO}$  are the two main power supplies. A MachXO3D device can be powered and operated with a single power supply by connecting  $V_{CCIO}$  and  $V_{CCIO}$  to nominal voltages of 1.2 V. The JTAG programming pins are powered by  $V_{CCIO}$  in bank 0 where the JTAG pins reside. All the user sysl/O have a weak pull-down after power-up is complete and before the device configuration is done.

## 7. V<sub>CCIO</sub> Requirement for I/O Standards

Each I/O bank of a MachXO3D device has a separate  $V_{\text{CCIO}}$  supply pin that can be connected to 1.2 V, 1.5 V, 1.8 V, 2.5 V or 3.3 V. This voltage is used to power the output I/O standard and source the drive strength for the output. In addition to this,  $V_{\text{CCIO}}$  also powers the ratioed input buffers such as LVTTL and LVCMOS. This ensures that the threshold of the input buffers is tracking the  $V_{\text{CCIO}}$  voltage level.

Input buffer set up to be a 1.2 V ratioed input can be used on bank set to any  $V_{CCIO}$ . This is possible because the MachXO3D sysl/O buffer has two ratioed input buffers connected to  $V_{CCIO}$  and  $V_{CCIO}$  in parallel.

Inputs **Outputs**  $V_{CCIO}$ 1.0 V 1.2 V 1.5 V 1.8 V 2.5 V 3.3 V 1.0 V 1.2 V 1.5 V 1.8 V 2.5 V 3.3 V 1.2 V Yes Yes<sup>6</sup> Yes 1.5 V Yes1 Yes Yes<sup>6</sup> Yes<sup>6</sup> Yes<sup>6</sup> Yes 1.8 V Yes1 Yes<sup>5</sup> Yes<sup>6</sup> Yes<sup>6</sup> Yes Yes Yes<sup>11</sup> Yes<sup>11</sup> 2.5 V Yes1,9 Yes1, 10 Yes<sup>2, 5, 7</sup> Yes<sup>3, 5, 7</sup> Yes<sup>6</sup> Yes Yes Yes1,9 Yes1, 10 Yes<sup>2, 5, 7</sup> Yes<sup>3, 5, 7</sup> Yes<sup>4, 5, 7</sup> Yes<sup>11</sup> Yes<sup>11</sup> 3.3 V Yes Yes

Table 7.1 Mixed Voltage Support for LVCMOS and LVTTL I/O Types8

#### Notes:

- 1. Leakage occurs if bus hold or weak pull-up is turned on.
- This input standard can be supported using the ratioed input buffer in under-drive conditions or using the I/O types LVCMOS15R25 or LVCMOS15R33 with the referenced input buffer.
- This input standard can be supported using the ratioed input buffer in under-drive conditions or using the I/O type LVCMOS18R25 or LVCMOS18R33 with the referenced input buffer.
- 4. This input standard can be supported using the ratioed input buffer in under-drive conditions or using the I/O type LVCMOS25R33 with the referenced input buffer.
- 5. Under-drive condition when using the ratioed input buffer and the input standard voltage is below Vccio
  - a. Under-drive causes higher DC current when the I/O is at logic high. It is recommended to use Power Calculator to estimate the power consumption under such condition.
  - b. Hysteresis is not supported. In the Diamond software, HYSTERESIS must be set to NA.
  - c. CLAMP is not supported. In the Diamond software, CLAMP must be set to OFF.
  - d. I/O termination is not supported. In the Diamond software, PULLMODE must be set to NONE.
- 6. Over-drive condition when using the ratioed input buffer and the input standard voltage is above Vccio
  - a. Hysteresis is not supported. In the Diamond™ software, HYSTERESIS must be set to NA.
  - b. CLAMP is not supported. In the Diamond software, CLAMP must be set to OFF.
  - c. I/O termination is not supported. In the Diamond software, PULLMODE must be set to NONE.
- 7. Ratioed input buffer in under-drive conditions is preferred over referenced input buffer due to lower power requirement for the ratioed input buffer.
- When using the ratioed input buffers in under-drive or over-drive conditions, the HYSTERESIS setting shall be NA, the CLAMP setting shall be OFF, and the UP and KEEPER PULLMODE settings are not supported.
- 9. This input standard can be supported using the I/O types LVCMOS10R25 or LVCMOS10R33 with the referenced input buffer.
- 10. This input standard can be supported using the ratioed input buffer in under-drive conditions or using the I/O types LVCMOS12R25 or LVCMOS12R33 with the referenced input buffer.
- 11. This output standard is supported as a Bidirectional open-drain buffer only. I/O termination is not supported. In the Diamond software, OPENDRAIN must be set to ON, PULLMODE must be set to NONE, and CLAMP must be set to OFF.



For differential input standards, certain mixed voltage support is allowed in the architecture as shown in Table 7.2.

**Table 7.2 Mixed Voltage Support for Differential Input Standards** 

|                   | Differential Inputs |           |             |  |
|-------------------|---------------------|-----------|-------------|--|
|                   | LVDS                |           |             |  |
| V <sub>CCIO</sub> | LVPECL33            | LVTTL33D  | LVCMOS25D   |  |
|                   | MLVDS25             | LVCMOS33D | LVCIVIOSZSD |  |
|                   | BLVDS25             |           |             |  |
| 1.2 V             | _                   | _         | _           |  |
| 1.5 V             | _                   | _         | _           |  |
| 1.8 V             | _                   | _         | _           |  |
| 2.5 V             | Yes                 | _         | Yes         |  |
| 3.3 V             | Yes                 | Yes       | Yes         |  |

## 8. Input Reference Voltage

To support Mixed Voltage I/O using the referenced input buffer, each I/O bank supports one reference voltage (VREF). Any I/O in the bank can be configured as the input reference voltage pin. This pin is a regular I/O if it is not used as reference voltage input. The input reference voltage can also be generated internally from the VREF generator. Again, there is one VREF generator per bank and its programmable settings include OFF, 45% of VCCIO, 50% of VCCIO, and 55% of VCCIO. Programming of the internal VREF generator and the external VREF pin cannot be set at the same time for a particular bank because there is only one VREF bus per bank.



## 9. sysI/O Buffer Configuration

Each sysl/O buffer pair is made of two PIO buffers. PIO A and B pads form the primary pair, and PIO C and D pads form the alternate pair. Pads A and C of the pair are considered the "true" pad, while pads B and D are considered the "comp" pad. The "true" pad is associated with the positive side of the differential signal, while the "comp" pad is associated with the negative side of the differential signal.

All the PIO support bus maintenance circuitry to allow a weak pull-up, or a weak pulldown, or a weak bus keeper. The LVDS sysI/O buffer pairs have additional LVDS output drivers in the primary PIO and are available on the top side of the device. The bottom sysI/O buffer pairs have additional  $100 \Omega$  termination resistors between the *true* and *comp* pads.

### 9.1. LVCMOS Buffer Configurations

The LVCMOS buffers can be configured in a variety of modes to support common circuit design needs.

#### 9.1.1. Bus Maintenance Circuit

Each pad has a weak pull-up, weak pull-down, and weak bus-keeper capability. These are selected with ON and OFF programmability. The pull-up and pull-down settings offer a fixed characteristic, which is useful in creating wired logic such as wired ORs. The bus-keeper option latches the signal in the last driven state, holding it at a valid level with minimal power dissipation. Input leakage can be minimized by turning off the bus maintenance circuitry. However, it is important to ensure that inputs are driven to a known state to avoid unnecessary power dissipation in the input buffer. The bus maintenance circuit is available for single-ended ratioed I/O standards.

### 9.1.2. Programmable Drive Strength

All single-ended drivers have programmable drive strength. This option can be set for each I/O independently. The drive strengths available for each I/O standard can be found in Table 10.2. The MachXO3D programmable drive architecture is guaranteed with minimum drive strength for each drive setting. The V/I curves in the data sheet provide details of output driving capability versus the output load. This information, together with the current per bank and the package thermal limit current, should be taken into consideration when selecting the drive strength.

### 9.1.3. Input Hysteresis

VIH is the trip point for a low-to-high transition and VIL is the trip point for a high-to-low transition, hysteresis voltage is the difference between VIH and VIL. Hysteresis is used to prevent several quick successive changes if the input signal contains some noise, for example. The noise could mean that you cross the trip point more than just once, which causes a glitch in the system.

All ratioed input receivers, except LVCMOS12, support input hysteresis. The input hysteresis for the LVCMOS33, LVCMOS25, LVCMOS18 and LVCMOS15 have two settings for flexibility. The ratioed input receivers have no input hysteresis when they are operated in under-drive or over-drive input conditions as shown in Table 10.1.

### 9.1.4. Programmable Slew Rate

The single-ended output buffer for each device I/O pin has programmable output slew rate control that can be configured for either low noise (SLEWRATE=SLOW) or high speed (SLEWRATE=FAST) performance. Each I/O pin has an individual slew rate control. This slew rate control affects both the rising edge and the falling edges. The rise and fall ramp rates for each I/O standard can be found in the in the device IBIS file for a given I/O configuration.

### 9.1.5. Tri-state and Open Drain Control

Each single-ended output driver has a separate tri-state control in addition to the global tri-state control for the device. The single-ended output drivers also support open drain operation on each I/O independently. The open drain output is typically pulled up externally and only the sink current specification is maintained.



### 9.2. Differential Buffer Configurations

The sysI/O buffer pair supports differential input standards. The top and bottom edges support some additional functions over those supported by the base sysI/O buffer pairs.

#### 9.2.1. Differential Receivers

All the sysI/O buffer pairs support differential input on all edges of the device. When a sysI/O buffer pair is configured as differential receiver, the input hysteresis and the bus maintenance capabilities are disabled for the buffer.

### 9.2.2. On-Chip Input Termination

The MachXO3D device supports on-chip 100  $\Omega$  (nominal) input differential termination on the bottom edge. The termination is available on all input PIO pairs of the bottom edge and is programmable.

### 9.2.3. Emulated Differential Outputs

All sysI/O buffer pairs support complementary outputs as described above. This feature can be used to drive complementary LVCMOS signals. It can also be used together with off-chip resistor networks for emulating the differential output standards such as LVPECL, MLVDS, MIPI and BLVDS differential standards. When a sysI/O buffer pair is configured as differential transmitter, the bus maintenance and open drain capabilities are disabled. All single-ended sysI/O buffers pairs in the MachXO3D family can support emulated differential output standards.

### 9.3. True Differential Output and Output Drive

MachXO3D devices support true differential output drivers on the top edge of these devices. These true differential outputs are only available on the primary PIO pairs. The output driver has a fixed common mode of 1.2 V and a programmable drive current of 3.5 mA. The bank VCCIO for true differential output can be 2.5 V or 3.3 V.

### 9.4. I3C I/O Support

MachXO3D devices support the dynamic pull up capability to meet I3C spec. Target speed is 400 kHz (maximum 1 MHz) for I<sup>2</sup>C and maximum 12.5 MHz for I3C. Only four pairs in Bank 3 can support this feature.



## 10. Software sysI/O Attributes

The sysI/O attributes or primitives must be used in the Lattice development software to control the functions and capabilities of the sysI/O buffers. sysI/O attributes or primitives can be specified in the HDL source code, in the Lattice Diamond Spreadsheet View interface, or in the ASCII preference file (.lpf) file directly. Appendix A, Appendix B and Appendix C list examples of using such attributes in different environments. This section describes each of these attributes in detail.

### 10.1.HDL Attributes

All the attributes discussed in this section, except two, can be used in the HDL source code to direct the sysl/O buffer functionality.

### 10.1.1. IO\_TYPE

This attribute is used to set the sysI/O standard for an I/O. The VCCIO required to set these I/O standards are embedded in the attribute names. The BANK VCCIO attribute is used to specify allowed VCCIO combinations for each I/O type. Table 10.1 shows the valid I/O types for the MachXO3D family.

Table 10.1. Supported I/O Types

| sysl/O Signaling Standard                     | IO_TYPE     |
|-----------------------------------------------|-------------|
| LVDS 2.5 V                                    | LVDS25      |
| Emulated LVDS 2.5 V <sup>1</sup>              | LVDS25E     |
| Bus LVDS 2.5 V                                | BLVDS25     |
| Emulated Bus LVDS 2.5 V <sup>1</sup>          | BLVDS25E    |
| MLVDS 2.5 V                                   | MLVDS25     |
| Emulated MLVDS 2.5 V <sup>1</sup>             | MLVDS25E    |
| LVPECL 3.3 V                                  | LVPECL33    |
| Emulated LVPECL 3.3 V <sup>1</sup>            | LVPECL33E   |
| LVTTL 3.3 V                                   | LVTTL33     |
| LVTTL 3.3 V differential <sup>2</sup>         | LVTTL33D    |
| LVCMOS 3.3 V                                  | LVCMOS33    |
| LVCMOS 3.3 V differential <sup>2</sup>        | LVCMOS33D   |
| LVCMOS 2.5 V (default)                        | LVCMOS25    |
| LVCMOS 2.5 V differential <sup>2</sup>        | LVCMOS25D   |
| LVCMOS 2.5 V in 3.3 V VCCIO bank <sup>3</sup> | LVCMOS25R33 |
| LVCMOS 1.8 V                                  | LVCMOS18    |
| LVCMOS 1.8 V in 3.3 V VCCIO bank <sup>3</sup> | LVCMOS18R33 |
| LVCMOS 1.8 V in 2.5 V VCCIO bank <sup>3</sup> | LVCMOS18R25 |
| LVCMOS 1.5 V                                  | LVCMOS15    |
| LVCMOS 1.5 V in 3.3 V VCCIO bank <sup>3</sup> | LVCMOS15R33 |
| LVTTL 3.3 V                                   | LVTTL33     |
| LVCMOS 1.5 V in 2.5 V VCCIO bank <sup>3</sup> | LVCMOS15R25 |
| LVCMOS 1.2 V                                  | LVCMOS12    |
| LVCMOS 1.2 V in 3.3 V VCCIO bank <sup>4</sup> | LVCMOS12R33 |
| LVCMOS 1.2 V in 2.5 V VCCIO bank <sup>4</sup> | LVCMOS12R25 |
| LVCMOS 1.0 V in 3.3 V VCCIO bank <sup>4</sup> | LVCMOS10R33 |
| LVCMOS 1.0 V in 2.5 V VCCIO bank <sup>4</sup> | LVCMOS10R25 |
| MIPI                                          | MIPI        |
| I3C with 3.3V VCCIO                           | I3C33       |
| I3C with 1.8V VCCIO                           | I3C18       |
| I3C with 1.2V VCCIO                           | I3C12       |



#### Notes:

- 1. These differential output standards are emulated by using a complementary LVCMOS driver pair together with an external resistor pack.
- 2. These differential standards are implemented by using a complementary LVCMOS driver pair.
- 3. These are input only and require VREF to be set to certain value to allow the specified I/O types to be used.
- 4. These are input or bidirectional only and require VREF to be set to certain value to allow the specified I/O types to be used.

### 10.1.2. DRIVE

The DRIVE strength attribute is available for the output and bidirectional I/O standards. The default drive value depends on the I/O standard used. Table 10.2 shows the supported drive strength for the single-ended I/O types under designated  $V_{CCIO}$  conditions.

Table 10.2. Output Drive Capability for Ratioed sysl/O Standards

| V                 | I/O Type |          |          |          |          |       |       |       |         |
|-------------------|----------|----------|----------|----------|----------|-------|-------|-------|---------|
| V <sub>CCIO</sub> | LVCMOS12 | LVCMOS15 | LVCMOS18 | LVCMOS25 | LVCMOS33 | 13C33 | I3C18 | I3C12 | LVTTL33 |
| 2                 | YES      | _        | _        | ı        | _        | _     | ı     | YES   | 1       |
| 4                 | _        | YES      | YES      | YES      | YES      | YES   | YES   | ı     | YES     |
| 6                 | YES      | _        | _        | ı        | _        | _     | ı     | ı     | 1       |
| 8                 | _        | YES      | YES      | YES      | YES      | _     | ı     | ı     | YES     |
| 12                | _        | _        | YES      | YES      | YES      | _     |       |       | YES     |
| 16                | _        | _        | _        | YES      | YES      | _     | _     | _     | YES     |

#### 10.1.3. DIFFDRIVE

The DIFFDRIVE strength attribute is available for the true LVDS output standard. All true LVDS differential drivers on the top edge is set to 3.5 mA setting. This is not programmable on the MachXO3D device.

Values: 3.5 Default: 3.5

### **10.1.4. PULLMODE**

The PULLMODE option can be enabled or disabled independently for each I/O. When you select OPENDRAIN=ON, the PULLMODE for the output standard is default to NONE. When you select the I/O type as I3C, the PULLMODE for the output standard is forced to be I3C for the dynamic control capability.

Values: UP, DOWN, NONE, KEEPER, I3C

Default: DOWN for LVTTL, and LVCMOS, I3C for I3C33/I3C18/I3C12; all others NONE

### 10.1.5. CLAMP

The CLAMP option can be enabled or disabled independently for each I/O. The settings are available on the bottom edge. All other I/O have ON or OFF settings for this attribute.

Values: OFF, ON Default: OFF

#### 10.1.6. HYSTERESIS

The ratioed input buffers have two input hysteresis settings. The HYSTERESIS option can be used to change the amount of hysteresis for the LVCTL and LVCMOS input and bidirectional I/O standards, except for the LVCMOS12 inputs. The LVCMOS12 inputs do not support HYSTERESIS.

The LVCMOS25R33, LVCMOS18R25, LVCMOS18R33, LVCMOS15R25, LVCMOS15R33, LVCMOS12R33, LVCMOS12R25, LVCMOS10R33, and LVCMOS10R25 input types do not support HYSTERESIS. The HYSTERESIS option for each of the input pins can be set independently when it is supported for the I/O type.

Values: SMALL, LARGE, NA

Default: SMALL

16

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.

FPGA-TN-02068-0-90



### 10.1.7. VREF

The VREF option is enabled for referenced LVCMOS input buffers. The referenced LVCMOS input buffers are specified by choosing the I/O type as LVCMOS25R33, LVCMOS18R25, LVCMOS18R33, LVCMOS15R25, LVCMOS15R33, LVCMOS12R33, LVCMOS12R25, LVCMOS10R33, or LVCMOS10R25. The default value of NA applies for all I/O types that do not use a VREF signal.

The VREF defaults to external VREF pin for the single-ended LVCMOS25R33, LVCMOS18R25, LVCMOS18R33, LVCMOS15R25, LVCMOS15R33, LVCMOS12R33, LVCMOS12R25, LVCMOS10R33, or LVCMOS10R25 inputs. You may enter a VREF\_NAME value in the "VREF Location(s)" pop-up window of the Spreadsheet View of the Diamond software. In doing so, the software presents the VREF\_NAME as an available value in additional to the I45, I50 and I55 values in the VREF column of the Port Assignments tab of the Diamond Spreadsheet View. A pin location specified by the VREF\_NAME value is used as the VREF driver for that I/O bank. VREF\_NAME is only necessary if you want to specify a pin to be used as an external VREF pin. Otherwise, the software automatically assigns a pin for the VREF signal.

There is only one VREF pin or internal VREF driver per I/O bank. Only one of the VREF driver settings chosen from I45, I50, I55 or VREF1\_LOAD can be used in each I/O bank. This attribute can be set in the software interface or in the ASCII preference file.

Values: OFF, I45, I50, I55, VREF\_NAME

Software Default: NA

Hardware Default (Erased): OFF

#### 10.1.8. OPENDRAIN

The OPENDRAIN option is available for all LVTTL and LVCMOS output and bidirectional I/O standards. Each sysI/O can be assigned independently to be open drain, except I3C I/O type. When the OPENDRAIN attribute is used, the PULLMODE must be NONE and the CLAMP must be OFF.

Values: OFF, ON Default: OFF

### **10.1.9. SLEWRATE**

Each I/O pin has an individual slew rate control. This allows the designer to specify slew rate control on a pin-by-pin basis for outputs and bidirectional I/O pins. This is not a valid attribute for inputs or true differential outputs.

Values: FAST, SLOW, NA

Default: FAST

### 10.1.10. DIFFRESISTOR

The bottom side I/O pins support on-chip differential input termination resistors. The termination resistor is available for both the primary pair and the alternate pair of a sysl/O. The values supported are zero (OFF) or 100  $\Omega$ .

Values: OFF, 100 Default: OFF

### 10.1.11. DIN/DOUT

The DIN/DOUT option is available for each I/O and can be configured independently. An input register is used for the input if the DIN attribute is assigned. Similarly, the software assigns an output register when the DOUT attribute is specified. By default, the software automatically assigns DIN or DOUT to input or output registers if possible.

### 10.1.12. LOC

This attribute specifies the site location for the component after the mapping process. When attached to multiple components, it indicates that these blocks are to be mapped together in the specified site. It specifies the PIC site for the pad when it is assigned to a pad. The LOC attribute can be attached to components that will end up on an I/O cell, clocks, and internal flip-flops, but it should not be attached to combinational logic that will end up on a logic cell; doing so could fail to generate a locate preference. The LOC attribute overrides register ordering.



#### 10.1.13. Bank VCCIO

This attribute is necessary to verify the valid I/O types for a bank, to determine which input buffer to use, and to set the correct drive strength for the applicable I/O types. Since the I/O bank information is not required at the HDL level, this attribute is available through either the Diamond software's Spreadsheet View or in the ASCII preference file.

Values: AUTO, 3.3, 2.5, 1.8, 1.5, 1.2.

Default: AUTO.

### 10.1.14. sysI/O Primitives

There are many sysl/O primitives in the software library. A few are selected to be discussed in this section because some sysl/O capabilities can only be utilized through instantiating the primitives in the HDL source code.

### 10.1.15. Tri-State All (TSALL)

The MachXO3D device supports the TSALL function that is used to enable or disable the tri-state control to all the output buffers. You can choose to assign any general purpose I/O pin to control the TSALL function since there is no dedicated TSALL pin. The TSALL primitive must be instantiated in the source code in order to enable the TSALL function. The input of the primitive can be assigned to an input pin or to an internal signal.

A value of TSALL=1 tri-states all outputs but the outputs are under individual OE control when TSALL=0



Figure 10.1. TSALL Primitive

### 10.1.16. Fixed Data Delay (DELAYE)

This primitive supports up to 32 steps of static delay for all sysl/O buffers in all banks of a MachXO3D device. Although you can choose USER\_DEFINED mode to set input delay, this primitive is primarily used by pre-defined source synchronous interfaces as described in Implementing High-Speed Interfaces with MachXO3D Usage Guide (FPGA-TN-02065).



Figure 10.2. DELAYE Primitive and Associated Attributes

Table 10.3. Output Drive Capability for Ratioed sysI/O Standards

| Attribute | Description                                                           | Value                                                                            | Software Default |
|-----------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------|------------------|
| DEL_MODE  | Fixed delay value depending on interface or user-defined delay values | SCLK_ZEROHOLD ECLK_ALIGNED ECLK_CENTERED SCLK_ALIGNED SCLK_CENTERED USER_DEFINED | USER_DEFINED     |
| DEL_VALUE | User-defined value                                                    | DELAY0DELAY31                                                                    | DELAY0           |

© 2019 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



### 10.1.17. Dynamic Data Delay (DELAYD)

This primitive supports dynamic delay for the sysl/O buffers in the bottom bank (Bank 2) of the MachXO3D device only. The 5-bit inputs can be controlled by user logic to modify the delay during the device operation.



Figure 10.3. DELAYD Primitive



## 11. Design Consideration and Usage

This section summarizes the MachXO3D designs rules and considerations that have been discussed in detail in previous sections. Table 11.1 lists the miscellaneous I/O features on each side of a MachXO3D device.

### 11.1.sysI/O Buffer Features Common to All MachXO3D Devices

- All banks support true differential inputs.
- All banks support emulated differential outputs using external resistors and complementary LVCMOS outputs.
   Emulated differential output buffers are supported on both primary and alternate pairs.
- All banks have programmable I/O clamps.
- All banks support weak pull-up, pull-down, and bus-keeper (bus hold latch) settings on each I/O independently.
- V<sub>CCIO</sub> voltage levels, together with the selected I/O types, determine the characteristics of an I/O, such as the pull
  mode, hysteresis, clamp behavior, and drive strength, supported in a bank. Each bank can support 1.2V inputs
  regardless of the V<sub>CCIO</sub> setting of the bank.
- Each bank supports one V<sub>CCIO</sub> signal.

### 11.2.sysI/O Buffer Rules

- Only Bank 0 (top side) supports true differential output buffers with programmable drive strengths. Only the primary pair supports true differential output buffers.
- Only Bank 2 (bottom side) supports internal 100  $\Omega$  differential input terminations.
- Only 4 pairs of I/O in Bank 3 can support I3C dynamic pull up capability.

Table 11.1. Miscellaneous I/O Features on Each Device Edge

| Feature                       | Тор | Bottom | Left              | Right |
|-------------------------------|-----|--------|-------------------|-------|
| 100 Ω Differential Resister   | _   | Yes    | _                 | _     |
| Hot Socket                    | Yes | Yes    | Yes               | Yes   |
| Clamp <sup>2</sup>            | Yes | Yes    | Yes               | Yes   |
| Weak Pull-up <sup>2</sup>     | Yes | Yes    | Yes               | Yes   |
| Weak Pull-down <sup>1</sup>   | Yes | Yes    | Yes               | Yes   |
| Bus Keeper <sup>2</sup>       | Yes | Yes    | Yes               | Yes   |
| Input Hysteresis <sup>2</sup> | Yes | Yes    | Yes               | Yes   |
| Slew Rate Control             | Yes | Yes    | Yes               | Yes   |
| Open Drain                    | Yes | Yes    | Yes               | Yes   |
| Dynamic pull up control       | _   | _      | Yes (Bank 3 only) | _     |

### Notes:

- 1. Software default setting
- I/O characteristic under special conditions:
  - a. HYSTERESIS option is not available for LVCMOS12.
  - HYSTERESIS option and BUS KEEPER option are not available for referenced input standards.
  - c. When using the ratioed input buffers in under-drive or over-drive conditions, the HYSTERESIS setting shall be NA, the CLAMP setting shall be OFF, and the UP and KEEPER PULLMODE settings are not supported.
  - d. HYSTERESIS and the bus maintenance capabilities are disabled for differential receivers.



## Appendix A. sysI/O HDL Attributes

The sysI/O attributes can be used directly in the HDL source codes. This section provides a list of sysI/O attributes supported by the MachXO3D PLD family. The correct syntax and examples for the Synplify® synthesis tool are provided here for reference.

### A.1. Attributes in VHDL Language

This section lists syntax and examples for the sysI/O attributes in VHDL.

### **Syntax**

### **Table A.1. VHDL Attribute Syntax**

| Attribute    | Syntax                                                             |
|--------------|--------------------------------------------------------------------|
| IO_TYPE      | attribute IO_TYPE: string;                                         |
|              | attribute IO_TYPE of <i>Pinname</i> : signal is "IO_TYPE Value";   |
| DRIVE        | attribute DRIVE: string;                                           |
|              | attribute DRIVE of Pinname: signal is "Drive Value";               |
| DIFFDRIVE    | attribute DIFFDRIVE: string;                                       |
|              | attribute DIFFDRIVE of Pinname: signal is "Diffdrive Value";       |
| DIFFRESISTOR | attribute DIFFRESISTOR: string;                                    |
|              | attribute DIFFRESISTOR of Pinname: signal is "Diffresistor Value"; |
| CLAMP        | attribute CLAMP: string;                                           |
|              | attribute CLAMP of <i>Pinname:</i> signal is "Clamp Value";        |
| HYSTERESIS   | attribute HYSTERESIS: string;                                      |
|              | attribute HYSTERESIS of Pinname: signal is "Hysteresis Value";     |
| VREF         | NA                                                                 |
| PULLMODE     | attribute PULLMODE: string;                                        |
|              | attribute PULLMODE of <i>Pinname:</i> signal is "Pullmode Value";  |
| OPENDRAIN    | attribute OPENDRAIN: string;                                       |
|              | attribute OPENDRAIN of Pinname: signal is "OpenDrain Value";       |
| SLOWSLEW     | attribute SLOWSLEW: string;                                        |
|              | attribute SLOWSLEW of Pinname: signal is "Slewrate Value";         |
| DIN          | attribute DIN: string;                                             |
|              | attribute DIN of <i>Pinname</i> : signal is "";                    |
| DOUT         | attribute DOUT: string;                                            |
|              | attribute DOUT of <i>Pinname</i> : signal is "";                   |
| LOC          | attribute LOC: string;                                             |
|              | attribute LOC of <i>Pinname</i> : signal is "pin_locations";       |
| BANK VCCIO   | NA NA                                                              |

### **Examples**

#### IO\_TYPE

```
--***Attribute Declaration*** ATTRIBUTE IO_TYPE: string;
--***IO_TYPE assignment for I/O Pin***
ATTRIBUTE IO_TYPE OF portB: SIGNAL IS "LVCMOS33";
ATTRIBUTE IO TYPE OF portD: SIGNAL IS "LVDS25";
```

© 2019 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



#### DRIVE

```
--***Attribute Declaration***

ATTRIBUTE DRIVE: string;
--***DRIVE assignment for I/O Pin***

ATTRIBUTE DRIVE OF portB: SIGNAL IS "8";
```

#### **DIFFDRIVE**

```
--***Attribute Declaration***

ATTRIBUTE DIFFDRIVE: string;
--*** DIFFDRIVE assignment for I/O Pin***

ATTRIBUTE DIFFDRIVE OF portD: SIGNAL IS "2.0";
```

#### **DIFFRESISTOR**

```
--***Attribute Declaration***

ATTRIBUTE DIFFRESISTOR: string;
--*** DIFFRESISTOR assignment for I/O Pin***

ATTRIBUTE DIFFRESISTOR OF portD: SIGNAL IS "100";
```

#### **CLAMP**

```
--***Attribute Declaration***

ATTRIBUTE CLAMP: string;
--*** CLAMP assignment for I/O Pin***

ATTRIBUTE CLAMP OF portA: SIGNAL IS "PCI33";
```

#### **HYSTERESIS**

```
--***Attribute Declaration***
ATTRIBUTE HYSTERESIS: string;
--*** HYSTERESIS assignment for Input Pin***
ATTRIBUTE HYSTERESIS OF portA: SIGNAL IS " LARGE ";
```

### **PULLMODE**

```
--***Attribute Declaration***

ATTRIBUTE PULLMODE : string;
--***PULLMODE assignment for I/O Pin***

ATTRIBUTE PULLMODE OF portA: SIGNAL IS "DOWN";

ATTRIBUTE PULLMODE OF portB: SIGNAL IS "UP";
```

#### OPENDRAIN

```
--***Attribute Declaration***
ATTRIBUTE OPENDRAIN: string;
--***Open Drain assignment for I/O Pin***
ATTRIBUTE OPENDRAIN OF portB: SIGNAL IS "ON";
```

### **SLEWRATE**

```
--***Attribute Declaration***
ATTRIBUTE SLEWRATE : string;
--*** SLEWRATE assignment for I/O Pin***
ATTRIBUTE SLEWRATE OF portB: SIGNAL IS "FAST";
```

#### **DIN/DOUT**

```
--***Attribute Declaration***

ATTRIBUTE din : string; ATTRIBUTE dout : string;
--*** din/dout assignment for I/O Pin***

ATTRIBUTE din OF input_vector: SIGNAL IS "TRUE ";

ATTRIBUTE dout OF output_vector: SIGNAL IS "TRUE ";
```

© 2019 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



### LOC

--\*\*\*Attribute Declaration\*\*\*

ATTRIBUTE LOC: string;
--\*\*\* LOC assignment for I/O Pin\*\*\*

ATTRIBUTE LOC OF input\_vector: SIGNAL IS "E3,B3,C3 ";



### A.2. Attribute in Verilog Language

This section lists syntax and examples for the sysI/O Attributes in Verilog.

#### **Syntax**

### **Table A.2. Verilog Attribute Syntax**

| Attribute    | Syntax                                                              |
|--------------|---------------------------------------------------------------------|
| IO_TYPE      | PinType PinName /* synthesis IO_Type="IO_Type Value"*/;             |
| DRIVE        | PinType PinName /* synthesis DRIVE="Drive Value"*/;                 |
| DIFFDRIVE    | PinType PinName /* synthesis DIFFDRIVE =" DIFFDRIVE Value"*/;       |
| DIFFRESISTOR | PinType PinName /* synthesis DIFFRESISTOR =" DIFFRESISTOR Value"*/; |
| CLAMP        | PinType PinName /* synthesis CLAMP =" Clamp Value"*/;               |
| HYSTERESIS   | PinType PinName /*synthesis HYSTERESIS = "Hysteresis Value" */;     |
| VREF         | N/A                                                                 |
| PULLMODE     | PinType PinName /* synthesis PULLMODE="Pullmode Value"*/;           |
| OPENDRAIN    | PinType PinName /* synthesis OPENDRAIN ="OpenDrain Value"*/;        |
| SLOWSLEW     | PinType PinName /* synthesis SLEWRATE="Slewrate Value"*/;           |
| DIN          | PinType PinName /* synthesis DIN= "value" */;                       |
| DOUT         | PinType PinName /* synthesis DOUT= "value" */;                      |
| LOC          | PinType PinName /* synthesis LOC="pin_locations "*/;                |
| Bank VCCIO   | N/A                                                                 |

#### **Examples**

### //IO\_TYPE, PULLMODE, SLEWRATE and DRIVE assignment

```
output portB /*synthesis IO_TYPE="LVCMOS33"
PULLMODE ="UP" SLEWRATE ="FAST" DRIVE ="20"*/;
output portC /*synthesis IO TYPE="LVDS25" */;
```

### //DIFFDRIVE

output portD /\* synthesis IO TYPE="LVDS25" DIFFDRIVE="2.0"\*/;

#### //DIFFRESISTOR

output [4:0] portA /\* synthesis IO\_TYPE="LVDS25" DIFFRESISTOR ="100"\*/;

### //CLAMP

output portA /\*synthesis IO TYPE="LVCMOS33" CLAMP ="ON" \*/;

### //HYSTERESIS

input mypin /\* synthesis HYSTERESIS = "LARGE" \*/;

### //OPENDRAIN

output portA /\*synthesis OPENDRAIN ="ON"\*/;

### // DIN Place the flip-flops near the load input

input load /\* synthesis din="" TRUE \*/;

### // DOUT Place the flip-flops near the outload output

output outload /\* synthesis dout="TRUE" \*/;

© 2019 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



### //LOC pin location

input [2:0] DATAO /\* synthesis loc="E3,B1,F3"\*/;

### //LOC Register pin location

reg data\_in\_ch1\_buf\_reg3 /\* synthesis loc="R10C16" \*/;

### //LOC Vectored internal bus

reg [3:0] data\_in\_ch1\_reg /\*synthesis loc ="R10C16,R10C15,R10C14,R10C9" \*/;



## Appendix B. sysI/O Attributes Using the Spreadsheet View

The sysl/O buffer attributes can be assigned using the Spreadsheet View available in the Diamond design tool. The attributes that are not available as HDL attributes, such as Bank  $V_{CCIO}$ , are available in the Spreadsheet View interface.

The Port Assignment tab lists all the ports in a design and all the available sysI/O attributes as preferences. Click on each of these cells for a list of all the valid I/O preferences for that port. Each column takes precedence over the next. Therefore, when a particular IO\_TYPE is chosen, the columns for the DRIVE, PULLMODE, SLEWRATE and other attributes list the valid combinations for that IO\_TYPE. Pin locations can be locked using the Pin column of the Port Assignment tab. Right-clicking on a cell lists all the available pin locations. The Spreadsheet View can run a DRC check to check for incorrect sysI/O attribute assignments.

All the preferences assigned using the Spreadsheet View are written into the logical preference file (.lpf).



Figure B.1. Port Assignment Tab of Spreadsheet View



### **B.1. Bank Vccio Setting in Spreadsheet View**

Bank  $V_{\text{CCIO}}$  is editable in the Global Preference tab of the Spreadsheet View. You can choose the value of the Bank  $V_{\text{CCIO}}$  to determine the value of the  $V_{\text{CCIO}}$  of a specific bank.



Figure B.2. Bank Vccio in Global Preference Tab



## Appendix C. sysI/O Attributes Using Preference File (ASCII File)

Designers can enter sysI/O attributes directly in the preference (.lpf) file as sysI/O buffer preferences. The LPF file is a post-synthesis FPGA constraint file that stores logical preferences that have been created or modified in the Spreadsheet View or directly in a text editor. It also contains logical preferences originating in the HDL source. Modifying the Spreadsheet View in the Diamond software can automatically update the content of the LPF file and vice versa. The settings in the Spreadsheet View are reflected in the preference file once they are saved. Details of the supported preferences and their corresponding syntax can be found in the Diamond Help System.



# **Technical Support Assistance**

Submit a technical support case through www.latticesemi.com/techsupport.



# **Revision History**

### **Revision 0.90, May 2019**

| Section | Change Summary             |
|---------|----------------------------|
| All     | First preliminary release. |

30



www.latticesemi.com