

#### Build SOPC for DE1

- ◆New SOPC System
- ◆Add CPU/Component
- **◆Clock Setting**
- **◆**Specify Connection
- ◆Adjust Base Address/Interrupt Number
- ◆Adjust Arbitration
- **♦**Generate Code





## New SOPC System

 Click SOPC Builder ICON under Quartus II



Input Project Name



### Add CPU





# Add GPIO Controller for LED/7SEG/SWITCH/BUTTON





### Enable Interrupt for Input GPIO



### ADD SDRAM





### Add SRAM/EPCS





#### Add FLASH





# Add Tristate Bridge for Flash

 Bridge and Adapters → Memory Mapped->Avalon-MM Tristate Bridge

| Magartare                    | Avalon-MM Tristate Bridge                                                                                                                              | Locumentation        |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| Parameter<br>Settings        |                                                                                                                                                        |                      |
| Incoming Sig                 | gnals > Shared Signals >                                                                                                                               |                      |
| <ul> <li>Register</li> </ul> | ed                                                                                                                                                     |                      |
| Increases off                | -chip fmax, but also increases latency.                                                                                                                |                      |
| O Not regis                  | tered                                                                                                                                                  |                      |
| Note: Check to               | ncy, but also reduces fmax.<br>he input setup times analysis in the Guartus compilation report<br>ur bus inputs meet system-level timing requirements. |                      |
| Outgoing add                 | ress and control signals are always registered.                                                                                                        |                      |
|                              |                                                                                                                                                        |                      |
|                              |                                                                                                                                                        |                      |
|                              | Cancel                                                                                                                                                 | « Back Next » Finish |

### JTAG-UART/UART





## Timer/Time-Stamp/sysid





#### Add PLL





## Add PLL (2)





## Clock Setting



#### Connection

Master Port → Slave Port



# Adjust Base Address and Interrupt Number

- Apply Auto
- Adjust in manual
- Lock Address





## Adjust Arbitration





#### Generate Code



### Instantiate SOPC in Quartus Top

```
DE1 SOPCIDE1 SOPC Instance(
        .clk(CLOCK 50)
         .().uab 05 lla.
        pll c1 sdram(DRAM CLK)
         reset n(1).
       //the kev
        in port to the key(KEY).
       //the leda
        out port from the ledg(LEDG),
       //the ledr
        .out port from the ledr(LEDR),
       #the sdram
        zs bai from the saram({LIRAM BATT, DRAM BA U}),
        .zs_cas_n_from_the_sdram(DRAM_CAS_N),
        .zs cke from the sdram(DRAM CKE),
        .zs cs n from the sdram(DRAM CS N),
        zs dg to and from the sdram(DRAM DQ),
        .zs_dqm_from_the_sdram({DRAM_UDQM,DRAM_LDQM}).
        .zs ras n from the sdram(DRAM RAS N),
        .zs we n from the sdram(DRAM WE N),
```



#### Start NIOS II IDE 7.2

Windows選單"開始→所有程式
 →Altera→NIOS II EDS 7.2→NIOS II IDE

7.2"



## Setup Workspace

● 選單"File→Switch Workspace…"



## New Nios Project

• 選單"File→New→Nios II C/C++ Application"



## Hello Project



## Project Configuration





## Compile

Menu "Project→Build All"



Sytem.h

```
to C/C++ Projects X
                Navigator
                                   * lcd configuration
🛨 📂 hello
🖃 👺 hello_syslib [DE2_70_SOPC]
  #define LCD NAME "/dev/lcd"
  🗓 😕 Includes
                                  #define LCD TYPE "altera avalon lcd 16207"
  😑 🗁 Debug
                                  #define LCD BASE 0x00020010
     😐 🧀 obi
                                  #define LCD SPAN 16
     system_description
                                  #define ALT_MODULE_CLASS_lcd altera_avalon_lcd_16207
```

#### Download Hardware . SOF

Menu "Tools→Quartus II Progammer"



#### Run



## Run Configuration



#### Result

 "Hello from Nios II!" appears in Consol Window

## Debug







## Altera Data Type

- alt\_32: singed 32-bit integer
- alt\_u32: unsigned 32-bit integer
- alt\_16: singed 16-bit integer
- alt\_u16: unsigned 16-bit integer
- alt\_8: singed 8-bit integer
- alt\_u8: unsigned 8-bit integer
- defined in "alt\_types.h"

#### Access Hardware

- Access Memory:
  - Pointer (Data Cache Enabled)
- Access Device Register:
  - IORD, IOWR (Data Cache Disabled)
- Access by HAL API:
  - open, write, read, close (and fcntl)
  - alt\_xxx

## PIO-LED Example

#### LED閃爍

```
void test1_led(void){
  alt u32 led mask=0;
  while(1){
    // green led control
    IOWR_ALTERA_AVALON_PIO_DATA(
                 PIO GREEN LED BASE, led mask);
    // red led control
    IOWR_ALTERA_AVALON_PIO_DATA(
                 PIO RED LED BASE, led mask);
    // toggle led
    led mask ^= 0xFFFFFFF;
    // sleep 0.2 second
    usleep(200*1000);
  } // while
// PIO_GREEN_LED_BASE & PIO_RED_LED_BASE defined in system.h
```

# PIO-SWITCH Example

#### Switch狀態顯示

```
void test2_switch(void){
    alt_u32 mask;
    while(1){
        // (switch up) active-high
        mask = IORD_ALTERA_AVALON_PIO_DATA(PIO_SWITCH_BASE);
        // high-active
        IOWR_ALTERA_AVALON_PIO_DATA(PIO_RED_LED_BASE, mask);
    }
}
```

# PIO-IRQ Example (1) Pushbutton IRQ Enable

```
void test3 irg pushbutton(void){
  static alt u8 led indicate=0x00;
  // init led indicator
  IOWR ALTERA AVALON PIO DATA(PIO GREEN LED BASE, led indicate);
  // enable interrupt, 4-button
  IOWR ALTERA AVALON PIO IRQ MASK(PIO BUTTON BASE, 0x0F);
  // Reset the edge capture register
  IOWR ALTERA AVALON PIO EDGE CAP(PIO BUTTON BASE,0):
  // register ISR
  if ((alt_irq_register(PIO_BUTTON_IRQ, (void *)&led_indicate, pushbutton_isr) != 0))
    printf("[pushbutton]register button IRQ fail\n");
  else
    printf("[pushbutton]register button IRQ success\n");
```

# PIO-IRQ Example (2)

#### Pushbutton ISR

```
void pushbutton_isr(void* context, alt_u32 id){
  alt_u8 pushbutton_mask;
  alt u8 *pled indicate = (alt u8*)context:
 // get the edge capture mask
  pushbutton mask = IORD ALTERA AVALON PIO EDGE CAP(
                      PIO BUTTON BASE) & 0x0F; // 4-button
 // Reset the edge capture register
  IOWR_ALTERA_AVALON_PIO_EDGE_CAP(PIO_BUTTON_BASE,0);
 // update led indicator
 *pled indicate ^= pushbutton mask;
  IOWR_ALTERA_AVALON_PIO_DATA(
            PIO GREEN LED BASE, *pled indicate);
```

# Timer Example

#### **Time Measurement**

```
void test_timer(void){
  alt_u32 time_start, time_elapsed, ticks_per_second;
  // check hardware
  ticks_per_second = alt_ticks_per_second();
  if (ticks_per_second == 0){
    printf("timer hardware not works well\n");
    return;
  // measure time
  time_start = alt_nticks();
  usleep(1*1000*1000); // sleep 1 second
  time_elapsed = alt_nticks() - time_start;
  printf("[timer test]time elapsed:%.3f seconds\n",
           (float)time elapsed/(float)ticks per second);
```

### Alarm Example

#### **LED Blink**

```
#define ALRAM_DUR (alt_ticks_per_second()/2)
alt_u32 alarm_callback(void *context){
  static alt_u8 led_mask = 0xFF; ▶
  IOWR_ALTERA_AVALON_PIO_DATA(PIO_GREEN_LED_BASE, led_mask);
  led mask ^= 0xFF;
  return ALRAM DUR:
void test alarm(void){
  int result;
  static alt_alarm alarm;
  result = alt alarm start (&alarm, ALRAM DUR, alarm callback, NULL);
  if (result != 0)
    printf("[alarm test] failed to start alarm\n");
  // call alt_alram_stop(&alarm) to stop it.
```

# Timestamp Example

#### Time Measure

```
void test timestamp(void){
  alt u32 timestamp freq;
  timestamp_freq = alt_timestamp_freq();
  if (timestamp_freq == 0){
     printf("timestamp hardware not works well\n");
     return:
  printf("[timestamp]timestamp freq = %ld\n", timestamp freq);
  alt timestamp start();
  usleep(1*1000*1000); // sleep 1 second
  printf("[timestamp]timestamp 1:%.3f seconds\n",
              (float)alt timestamp()/(float)timestamp freq);
  usleep(500*1000); // sleep 0.5 second
  printf("[timestamp]timestamp 2:%.3f seconds\n",
              (float)alt timestamp()/(float)timestamp freq);
```

# UART Example (1) UART Write & None-Blocking Read

```
void test8_uart(void){
  int uart, result;
  char szHello[] = "\r\nHello from Nios II Uart, please input:\r\n";
  char szRead[1];
  // open uart
  uart = open(UART_NAME, O_ACCMODE); // UART_NAME defined in system.h
  if (!uart){
     printf("failed to open uart\n");
    return;
  // write uart
  if (write(uart, szHello, strlen(szHello)) != strlen(szHello)){
     printf("failed to write uart");
    close(uart);
    return:
```

# UART Example (2) UART Write & None-Blocking Read

```
// none-blocking read
 fcntl(uart, F_SETFL, O_ACCMODE | O_NONBLOCK);
 while(result >= 0){
    result = read(uart, szRead, sizeof(szRead));
    if (result == -1){
      printf("failed to read uart");
    else if (result > 0){
      printf("%c", szRead[0]);
 fcntl(uart, F_SETFL, O_ACCMODE);
 close(uart);
```

# Memory Access Example Write & Read

```
void test8_memory(void){
  int i;
  const int test num = 8;
  alt_u32 data32;
  volatile alt_u32 *pSDRAM = (alt_u32 *)SDRAM_U1_BASE;
  for(i=0;i<test_num;i++){</pre>
    *(pSDRAM+i) = i;
  for(i=0;i<test_num;i++){</pre>
    data32 = *(pSDRAM+i);
    printf("*(pSDRAM+%d)=%08lXh\n", i, data32);
```

#### Flash Erase Example (1) Erase Flash

```
void test10_flash_erase(void){
  alt flash_fd* fd_flash;
  flash_region *regions_flash=0,*nextreg;
  int number_of_regions_flash=0;
  int error code, r. i. offset:
  alt u32 length, block index;
  fd_flash = alt_flash_open_dev(CFI_FLASH_NAME);
  if (fd flash){
    error_code = alt_get_flash_info(fd_flash,&regions_flash, &number_of_regions_flash);
    if (error code == 0){
       block index = 0;
       nextreg = regions_flash;
       for(r=0;r<number of regions flash && !error code;r++){
         printf("=== region %d, size=%d, offset=%08IX, block num=%d, block size=%d\n",
              r, nextreg->region_size, (alt_u32)nextreg->offset,
              nextreg->number_of_blocks, nextreg->block_size);
         offset = nextreg->offset;
```

# Flash Erase Example (2)

```
for(i=0;i<nextreg->number of blocks && !error code;i++){
          length = nextreg->block_size;
          error code = alt erase flash block(fd flash, offset, length);
          if (error code)
             printf("faied to erase flash block %d\n", block_index);
          else
             printf("erase block %d success\n", block_index);
          offset += length;
          block_index++;
       } // for i
       nextreg++;
     } // or r
     printf("faied to get flash info\n");
  alt_flash_close_dev(fd_flash);
}else{
  printf("failed to open flash\n");
```



### SDCARD Music Player - Function



# Music Player - SOPC



# Program Flow Chart



# Music Player - NIOS II Program



#### I2C Protocol

- Start/Stop: Change at SCLK High
- Data: Change at SCLK Low



# I2C Implementation

- NIOS Implement I2C protocol
- Use two PIO controllers
  - I2C Clock
  - I2C Data
- I2C Clock Implement (output pin)
  - IORD\_ALTERA\_AVALON\_PIO\_DATA
- I2C Data Implement: (inout pin)
  - IOWR\_ALTERA\_AVALON\_PIO\_DIRECTION
  - IORD\_ALTERA\_AVALON\_PIO\_DATA
  - IOWR\_ALTERA\_AVALON\_PIO\_DATA

#### SDCARD Interface

SD 1-Bit Protocol: CMD, DATO, CLK



### SDCARD - Bus Protocol (1)

No Data: 1).No response 2). Response



## SDCARD - Bus Protocol (2)

Multiple Block Read



## SDCARD - Bus Protocol (3)

Multiple Block Write



#### SDCARD - Command Token Format

Token Size: Fixed to 6 bytes



#### SDCARD - Data Packet Format

• Size: 1~512 Bytes



## SDCARD - Response Token Format



# SDCAR Driver Implementation

- NIOS II Implement 1-bit SD mode protocol
- Use three PIO controllers
  - Clock
  - Command
  - Data
- Clock and Command Implement (output pin)
  - IORD\_ALTERA\_AVALON\_PIO\_DATA
- Data Implement: (inout pin)
  - IOWR\_ALTERA\_AVALON\_PIO\_DIRECTION
  - IORD\_ALTERA\_AVALON\_PIO\_DATA
  - IOWR ALTERA AVALON PIO DATA

# FAT System



# FAT - File



### .WAV - File Format



#### .WAV - Example



