1a)

Write a combination truth and function table for the devices in Figure 5-1 assuming inputs and outputs are active low.

A - Y B -

| O'A |   | A.L | B.L | (A+B).L | ALB |
|-----|---|-----|-----|---------|-----|
| L   | ſ | 4   | Н   | Н       | L   |
| L   | Н | Н   | L   | L       | Н   |
| Н   | L | L   | Н   |         | Н   |
| Н   | Н | L   | L   |         | L L |

Figure 5-1 Symbols and Function Tables for the Three Basic Logic Devices.

Duffer And AB.L AL BL A. LB Aß H H H Н H H H H H H H

2a)

Consider the devices below and write a function table for each of them.

CHAPTER 5

(a) Buffe





A A L H

| A | В | Ā | B | Ā +Ā | Ā +B |
|---|---|---|---|------|------|
| L | L | Н | Н | Н    | L    |
| L | H | Н | Ĺ | Н    |      |
| Н |   | Ĺ | Н | Н    | L    |
| Н | Н | L | L | L    | Н    |

b)

For each device, tell whether the function table defines a new device or one that has already been presented in this chapter.

Buffur

OR Gate

AND Gate

 $\bigcirc_{3)}$ 

Complete table 5-1

Table 5-1 Combination Truth and Function Table for Figure 5-7.

| F | F.L | ABC.H | ĀB.H | B,L | A.H | C.H | В.Н | A.L | _ c | В | ^ |
|---|-----|-------|------|-----|-----|-----|-----|-----|-----|---|---|
| 0 | H   | Ĺ     | L    | н   | L   | Ļ   | L   | н   | 0   | ٥ | ٥ |
| 0 | Н   | L     | L    | Н   | L   | Н   | L   | Н   | 1   | Đ | 0 |
| 1 | L   | L     | н    | L   | Ł   | L   | н   | н   | 0   | 1 | 0 |
| 1 | L   | L     | н    | L   | L   | Н   | н   | Н   | 1   | 1 | 0 |

| ١ | 0 | S | L | L | L | н | Н | L | L   | Н | ١ |
|---|---|---|---|---|---|---|---|---|-----|---|---|
| 1 | O | 1 | L | L | н | H | H | L | l l | Н |   |
| ١ | ı | S | L | Н | 1 | H | Ĺ | ı | Н   | 1 | v |
| 1 |   | 1 |   |   |   |   |   | 1 |     | H |   |

4)

Design a logic circuit for  $F = AC + \overline{A} \overline{B}$  assuming A, B, C and F are active high. Use only NAND and NOR and/or inverters.



8)

Design a logic circuit for the logic equation in Eq 3.25 using only nand- or norgates. Assume all inputs are active high and the output, PRIME, is active low.



10)

Show how to implement a 3-input NAND gate using MOSFETs.

