# Project 4 Report

# I. Project Introduction

In project 4, a pipelined MIPS central processing unit should be constructed with HDL Verilog. Based on what has been done in project 3, the ALU module, the main work of this project is to add sequential circuits to achieve pipelined feature, maintain a program counter (pc), build instruction and data memory, construct a complete datapath and control unit, handle possible hazards for pipelined feature and finally assemble all parts into a functioning CPU.

# II. Block Diagram



#### III. Main Work

#### A. Files Module

#### 1. newDefine.h

This file defines all the frequently used parameters. Therefore, other modules could directly refer to the corresponding parameter names. If in later test case section, some signal are unfamiliar, it is great to check this file out.

### 2. my\_CPU.v

This is the main file of this project. It successively constructs a pipelined CPU by making use of edge triggered <code>always</code> Verilog syntax and assembles the following parts to a functioning CPU simulator.

#### 3. instruction\_mem.v & data\_mem.v

Instruction memory and data memory are separated module. They could read the instructions and data from given path to a txt file, with specified pc or data address.

## 4. reg\_file.v

Register file is also a separated module, which contains all 32 general registers and supports read and write instructions. During <code>jr</code> instruction, it also supports recording the return address.

#### 5. control.v

This control takes in operation code, function code, shamt, immediate number, read values from register file. Then it generates all the control signals and values ready to be put into ALU.

# 6. ALU.v

Perform calculation on processed values given by control unit according to the ALU Control.

#### 7. harzard.v

This file implements the hazard handling. It supports forwarding, stalling and flashing.

8. Test\_batch.v

This is a test batch adapted from provided sample.

#### B. Test Cases

- 1. instructionMem.txt
- 2. dataMem.txt.

## IV. Test Case Display

For the ease of understanding and displaying, in every case the pipelined CPU module will take a few instructions into execution. The clock will continue until the last instruction of the group finishes execution. According to each output cases, explanations are given right after the picture. Detailed data flow is not given for every example, since the pipelined logic is basically the same. Also the pipelined feature is easy to discover in the output of each test cases. Besides, the overall continuous functioning test case is attached. It is shown in another file named continuous\_test\_output.

The following is few assumptions or presettings that are essential:

Register File:

 $gr[gr0] = 32'h0000\_0000,$ 

 $gr[gr8] = 32'h0000\_0008,$ 

 $gr[gr9] = 32'h0000_0009,$ 

 $gr[\gr10] = 32\h0000\_000a,$ 

 $gr[gr11] = 32h0000\_000b,$ 

 $gr[gr12] = 32h0000\_000c,$ 

```
gr[gr13] = 32'h0000\_000d,
gr[\gr14] = 32\h0000\_000e,
gr[\gr15] = 32\h0000\_000f,
gr[gr16] = 32h0000_0010,
gr[gr17] = 32'h0000_0011,
gr[gr18] = 32'h0000\_0012,
gr[gr19] = 32'h0000_0013,
gr[gr20] = 32'h0000_0014;
gr[gr21] = 32'h0000_0015,
gr[gr22] = 32'h0000\_0016,
gr[\gr23] = 32\h0000\_0017,
gr[\gr24] = 32\h0000\_0018,
gr[\gr25] = 32\h0000\_0019;
Data Memory:
000000_00000_01000_01001_00000_100000,
000000\_00000\_00000\_00000\_00000\_100000,
000000\_00000\_00000\_00000\_00000\_100000,
000000\_00000\_01000\_01001\_00000\_100001,
000000_01010_01011_01100_00000_100000,
000000\_00000\_00000\_00000\_00000\_000001,
000000_00000_00000_00000_00000_000010,
000000_00000_00000_00000_00000_100000,
000000\_00000\_00000\_00000\_10000\_000000;
```

Above are default value of corresponding general registers inside the register file module and data memory. Since the module is not actually running a well written MIPS code

file, it will be quite complex if different general registers are used every time. Sometimes they may not even have a value stored inside. Therefore, in test cases, which is designed to illustrate the performance, operations are mostly done on these registers, using their predefined values. However, if instructions need to use other general registers, the module could also handle it.

- \* Note that all the outputs below are display in either binary or hexadecimal.
- \* Note that for add & addu, sub & subu, addi & addiu examples, we have

$$gr[\gr{g}] = 32\hdot{h}0000\dot{0}001,$$

$$gr[gr9] = 32'h0000_0004,$$

$$gr[\gruphered{`gr10]} = 32\hdot{`h0000} 0009,$$

$$gr[\gruph] = 32\hdotherm{h}{0000} 0011,$$

gr[gr12] = 32'h0000 0010; since the code was not fully updated.

#### A. add & addu

| CLK: | IF                                 | ;             | DE        | : EX                    | :                                      | MEM             | : WB              | : Others                                                       | :  |
|------|------------------------------------|---------------|-----------|-------------------------|----------------------------------------|-----------------|-------------------|----------------------------------------------------------------|----|
| CLK: | pc : instruction                   | :rs_num:r     | _num:ALUC | n: reg_a : reg_b : reg  | _C :ALUOutM : Wi                       | riteDataM : Rea | adData : wb_data  | :d_datain: gr0 : gr8 : gr9 : gr10 : gr11 : gr12                | :  |
| 0 :  | 0000000:xxxxxxxxxxxxxxxxxxxxxxxx   | xxxxxxx: xx : | xx : x    | :xxxxxxx:xxxxxxx:xxx    | xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx | xxxxxxxx : xxx  | xxxxxx : xxxxxxx  | :00000000:00000000:00000001:00000004:00000009:00000011:0000001 | 3: |
| 1 :  | 00000004:0000000000001000010010000 | 0100000: xx : | xx : x    | :xxxxxxx:xxxxxxx:xxx    | xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx | xxxxxxxx : 000  | 000000 : xxxxxxxx | :00000000:00000000:00000001:00000004:00000009:00000011:0000001 | 3: |
| 0 :  | 00000004:000000000001000010010000  | 0100000: xx : | xx : x    | :xxxxxxx:xxxxxxx:xxxx   | (XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX | xxxxxxxx : 000  | 000000 : xxxxxxxx | :00000000:00000000:00000001:00000004:00000009:00000011:0000001 | 3: |
| 1 :  | 00000008:0000000101001011011000000 | 0100001: 00 : | 08 : 2    | :00000000:00000001:xxxx | xxxx:xxxxxxx:                          | xxxxxxxx : 000  | 000000 : xxxxxxxx | :00000000:00000000:00000001:00000004:00000009:00000011:0000001 | 3: |
| 0 :  | 00000008:0000000101001011011000000 | 0100001: 00 : | 08 : 2    | :00000000:00000001:xxxx | xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx | XXXXXXX : 000   | 000000 : xxxxxxxx | :00000000:00000000:00000001:00000004:00000009:00000011:0000001 | 3: |
| 1 :  | 0000000c:000000101001011011000000  | 0100001: 0a : | 0b : 2    | :00000009:00000011:0000 | 00001:xxxxxxxxx: )                     | xxxxxxxx : 000  | 000000 : xxxxxxxx | :00000000:00000000:00000001:00000004:00000009:00000011:0000001 | 3: |
| 0 :  | 0000000c:0000000101001011011000000 | 0100001: 0a : | 0b : 2    | :00000009:00000011:0000 | 00001:xxxxxxxxx:                       | xxxxxxxx : 000  | 000000 : xxxxxxxx | :00000000:00000000:00000001:00000004:00000009:00000011:0000001 | 3: |
| 1 :  | 00000010:0000000101001011011000000 | 0100001: 0a : | 0b : 2    | :00000009:00000011:0000 | 0001a:00000001: )                      | XXXXXXX : 000   | 000000 : xxxxxxxx | :00000000:00000000:00000001:00000004:00000009:00000011:0000001 | ð: |
| 0 :  | 00000010:0000000101001011011000000 | 0100001: 0a : | 0b : 2    | :00000009:00000011:0000 | 0001a:00000001: )                      | XXXXXXXX : 000  | 000000 : xxxxxxxx | :00000000:00000000:00000001:00000004:00000009:00000011:0000001 | ð: |
| 1 :  | 00000014:0000000101001011011000000 | 0100001: 0a : | 0b : 2    | :00000009:00000011:0000 | 0001a:0000001a:                        | XXXXXXX : 000   | 000000 : 00000001 | :00000000:00000000:00000001:00000001:000000                    | 3: |
| 0 :  | 00000014:0000000101001011011000000 | 0100001: 0a : | 0b : 2    | :00000009:00000011:0000 | 0001a:0000001a:                        | xxxxxxxx : 000  | 000000 : 00000001 | :00000000:00000000:00000001:00000001:000000                    | 3: |
| 1 :  | 00000018:0000000101001011011000000 | 0100001: 0a : | 0b : 2    | :00000009:00000011:0000 | 0001a:0000001a: )                      | xxxxxxxx : 000  | 000000 : 0000001a | :00000000:00000000:00000001:00000001:000000                    | a: |
| 0    | 00000018:0000000101001011011000000 | 0100001: 0a : | 0b : 2    | :00000009:00000011:0000 | 0001a:0000001a:                        | xxxxxxx : 000   | 000000 : 0000001a | :00000000:00000000:00000001:00000001:000000                    | в: |

# Inputted instructions:

add: 000000\_00000\_01000\_01001\_00000\_100000

addu: 000000\_01010\_01011\_01100 \_00000\_100000

Starting from pc = 32'h0000\_0000, in the first clock edge, pc is updated by 4 (so that now it is pointing to the next instruction) and the instruction located at address 0x000000000 is fetched into the datapath. With the second clock edge coming, rs\_num and rt\_num, which stand for the number of general registers to be taken value from, come into being, together with ALUCon. reg\_A and reg\_B are now storing the values taken from the register file

according to rs\_num (`gr0) and rt\_num(`gr8). Also notice that at this moment, next instruction, which is an addu instruction comes in sequence. In the third clock rising edge, the main work is ALU operation. As it is shown in the picture, now reg\_C equals the sum of previous reg\_a and reg\_b. In the meantime, rs\_num and rd\_num are changed to the number of general registers represented by the addu instruction. The reason why ALUCon at the moment stays the same is because with the decoding of control unit, add and addu will make use of the same add function of the ALU unit. The difference in processing is made when fetching the values of reg a and reg b. Then in the fourth clock rise, reg C's value is passed to ALUOutM, which is going to go through a multiplexer together with ReadData to decide which one of them will be the value written back to the register file. Now stored in the reg\_C are the addu ALU operation result. In the fifth clock rising edge, where add instruction comes to WB stage, the wb\_data is now the value of ALUOutM since it is an add instruction. The destination register, gr['gr9] changed from 32'h0000 0004 to 32'h0000 0001 which is the addition result. Then add instruction finishes. In the sixth clock, result of addu instruction is also taken from ALUOutM and written into its destination register, gr[`gr12], whose value changed from 32'h0000\_0010 to 32'h0000\_000a. Both two instructions finishe then.

#### B. sub & subu

| CLK:   | IF :                                    |           | DE        | : EX                   | :                | MEM          |          | : WB       | : Others :                                                       |
|--------|-----------------------------------------|-----------|-----------|------------------------|------------------|--------------|----------|------------|------------------------------------------------------------------|
| CLK:   | pc : instruction ::                     | rs_num:rt | num:ALUCo | n: reg_a : reg_b : re  | g_C :ALUOutM :   | WriteDataM : | ReadData | : wb_data  | :d_datain: gr0 : gr8 : gr9 : gr10 : gr11 : gr12 :                |
| 0 :000 | 00000:xxxxxxxxxxxxxxxxxxxxxxxxxxxxx     | xx : :    | хх : х    | :xxxxxxxx:xxxxxxxx:xxx | xxxxx:xxxxxxxx:  | xxxxxxxx :   | XXXXXXXX | : xxxxxxx  | :00000000:0000000:00000001:00000004:00000009:00000011:00000010:  |
| 1 :000 | 00004:00000000000010000100100000100010: | xx : :    | xx : x    | :xxxxxxx:xxxxxxxx:xxx  | xxxxx:xxxxxx:    | xxxxxxxx :   | 6666666  | : xxxxxxx  | :00000000:00000000:00000001:00000004:00000009:00000011:00000010: |
| 0 :000 | 00004:000000000000100001001000001000010 | xx : :    | xx : x    | :xxxxxxx:xxxxxxx:xxx   | xxxxx:xxxxxx:    | xxxxxxx :    | 00000000 | : xxxxxxx  | :00000000:0000000:00000001:00000004:00000009:00000011:00000010:  |
| 1:000  | 00008:00000001010010110110000000100011: | 00 : (    | 98 : 2    | :00000000:ffffffff:xxx | xxxxx:xxxxxx:    | xxxxxxx :    | 00000000 | : xxxxxxx  | :00000000:00000000:00000001:00000004:00000009:00000011:00000010: |
| 0 :000 | 00008:00000001010010110110000000100011: | 00 : (    | 98 : 2    | :00000000:ffffffff:xxx | xxxxx:xxxxxx:    | xxxxxxxx :   | 00000000 | : xxxxxxxx | :00000000:00000000:00000001:00000004:00000009:00000011:00000010: |
| 1:000  | 0000c:00000001010010110110000000100011: | 0a : (    | 9b : 2    | :00000009:ffffffef:fff | fffff:xxxxxxxxx: | xxxxxxx :    | 00000000 | : xxxxxxx  | :00000000:0000000:00000001:00000004:00000009:00000011:00000010:  |
| 0 :000 | 0000c:00000001010010110110000000100011: | 0a : (    | ðb : 2    | :00000009:ffffffef:fff | fffff:xxxxxxxxx: | xxxxxxxx :   | 66666666 | : xxxxxxxx | :00000000:00000000:00000001:00000004:00000009:00000011:00000010: |
| 1:000  | 00010:00000001010010110110000000100011: | 0a : (    | ðb : 2    | :00000009:ffffffef:fff | ffff8:ffffffff:  | xxxxxxxx :   | 00000000 | : xxxxxxxx | :00000000:00000000:00000001:00000004:00000009:00000011:00000010: |
| 0 :000 | 00010:00000001010010110110000000100011: | 0a : (    | 9b : 2    | :00000009:ffffffef:fff | ffff8:ffffffff:  | xxxxxxx :    | 6666666  | : xxxxxxx  | :00000000:0000000:00000001:00000004:00000009:00000011:00000010:  |
| 1:000  | 00014:00000001010010110110000000100011: | 0a : 1    | 9b : 2    | :00000009:ffffffef:fff | fffff8:fffffff8: | xxxxxxxx :   | 00000000 | : ffffffff | :00000000:00000000:00000001:ffffffff:00000009:00000011:00000010: |
| 0 :000 | 00014:00000001010010110110000000100011: | 0a : (    | 0b : 2    | :00000009:ffffffef:fff | ffff8:fffffff8:  | xxxxxxxx :   | 00000000 | : ffffffff | :00000000:00000000:00000001:fffffff:00000009:00000011:00000010:  |
| 1:000  | 00018:00000001010010110110000000100011: | 0a : (    | 9b : 2    | :00000009:ffffffef:fff | ffff8:fffffff8:  | xxxxxxxx :   | 99999999 | : fffffff8 | :00000000:00000000:00000001:ffffffff:00000009:00000011:fffffff8: |
| 0:000  | 00018:00000001010010110110000000100011: | 0a : (    | 9b : 2    | :00000009:ffffffef:fff | ffff8:fffffff8:  | xxxxxxxx :   | 00000000 | : fffffff8 | ::00000000:0000000:00000001:fffffff:00000009:00000011:fffffff8:  |

#### Inputted instructions:

sub: 000000\_00000 \_01000\_01001\_00000\_100010

subu: 000000\_01010\_01011\_01100\_00000\_100011

The pipelined logic flow of sub and subu are basically the same with add and addu. There are few more things to emphasis, however. The sub instruction will be taken as the example for illustration below. First, ALUCon is still the same as add and addu is because the minus sign is expressed in terms of converting value fetched from general register rt\_num into its 2's complement form (32'hffff\_ffff, originally is 32'h0000\_0001). Therefore, the add function of ALU could be reused. Second, by adding 32'h0000\_0000 and 32'hffff\_ffff, 32'hffff\_ffff is obtained which stands for -1 (32'0000\_0000 – 32'h0000\_0001).

#### C. addi & addiu

| CLK: | IF                                         | ;         | DE          | : EX                  | :                 | MEM          | :             | WB       | : Others :                                                        |
|------|--------------------------------------------|-----------|-------------|-----------------------|-------------------|--------------|---------------|----------|-------------------------------------------------------------------|
| CLK: | pc : instruction                           | :rs_num:) | t_num:ALUCo | n: reg_a : reg_b : r  | reg_C :ALUOutM :  | : WriteDataM | : ReadData :  | wb_data  | :d_datain: gr0 : gr8 : gr9 : gr10 : gr11 : gr12 :                 |
| 0 :  | 0000000:xxxxxxxxxxxxxxxxxxxxxxxxxxx        | : xx :    | xx : x      | :xxxxxxx:xxxxxxxx:xx  | XXXXXX:XXXXXXX    | : xxxxxxxx   | : xxxxxxxx :  | XXXXXXX  | :00000000:00000000:00000001:00000004:00000009:00000011:00000010:  |
| 1 :  | 00000004:001000010000100100000000011110101 | : xx :    | xx : x      | :xxxxxxx:xxxxxxxx     | XXXXXXX:XXXXXXX   | : XXXXXXXX   | : 00000000 :  | XXXXXXX  | :00000000:00000000:00000001:00000004:00000009:00000011:00000010:  |
| 0 :  | 00000004:001000010000100100000000011110101 | : xx :    | xx : x      | :xxxxxxx:xxxxxxxxx    | *******           | : xxxxxxxx   | : 00000000 :  | XXXXXXX  | :00000000:00000000:00000001:00000004:00000009:00000011:00000010:  |
| 1 :  | 00000008:001000010100101110000000000000    | : 08 :    | 89 : 2      | :00000001:000000f5:xx | XXXXXXX:XXXXXXX   | : xxxxxxxx   | : 00000000 :  | XXXXXXXX | :00000000:00000000:00000001:00000004:00000009:00000011:00000010:  |
| 0 :  | 00000008:001000010100101110000000000000    | : 08 :    | 89 : 2      | :00000001:000000f5:xx | *******           | : xxxxxxxx   | : 00000000 :  | XXXXXXX  | :00000000:00000000:00000001:00000004:00000009:00000011:00000010:  |
| 1 :  | 0000000c:001000010100101110000000000000    | : 0a :    | 0b : 2      | :00000009:ffff8000:00 | 00000f6:xxxxxxxx  | : xxxxxxxx   | : 00000000 :  | XXXXXXX  | :00000000:00000000:00000001:00000004:00000009:00000011:00000010:  |
| 0 :  | 0000000c:001000010100101110000000000000    | : 0a :    | 0b : 2      | :00000009:ffff8000:00 | 00000f6:xxxxxxxx  | : xxxxxxxx   | : 00000000 :  | XXXXXXX  | :00000000:00000000:00000001:00000004:00000009:00000011:00000010:  |
| 1 :  | 00000010:001000010100101110000000000000    | : 0a :    | 0b : 2      | :00000009:ffff8000:ff | ff8009:000000f6:  | : xxxxxxxx   | : 00000000 :  | XXXXXXX  | :00000000:00000000:00000001:00000004:00000009:00000011:00000010:  |
| 0 :  | 00000010:001000010100101110000000000000    | : 0a :    | 0b : 2      | :00000009:ffff8000:ff | ff8009:000000f6:  | : xxxxxxxx   | : 000000000 : | XXXXXXXX | :00000000:00000000:00000001:00000004:00000009:00000011:00000010:  |
| 1 :  | 00000014:001000010100101110000000000000    | : 0a :    | 0b : 2      | :00000009:ffff8000:ff | ff8009:ffff8009:  | : xxxxxxxx   | : 00000000 :  | 00000016 | :00000000:00000000:00000001:0000000f6:00000009:00000011:00000010: |
| 0 :  | 00000014:001000010100101110000000000000    | : 0a :    | 0b : 2      | :00000009:ffff8000:ff | ff8009:ffff8009:  | : xxxxxxxx   | : 00000000 :  | 00000016 | :00000000:00000000:00000001:0000000f6:00000009:00000011:00000010: |
| 1 :  | 00000018:001000010100101110000000000000    | : 0a :    | 0b : 2      | :00000009:ffff8000:ff | ff8009:ffff8009:  | : xxxxxxxx   | : 00000000 :  | ffff8009 | :00000000:00000000:00000001:0000000f6:00000009:ffff8009:00000010: |
| 0 :  | 00000018:001000010100101110000000000000    | : 0a :    | 0b : 2      | :00000009:ffff8000:ff | fff8009:ffff8009: | : xxxxxxxx   | : 00000000 :  | ffff8009 | :00000000:00000000:00000001:0000000f6:00000009:ffff8009:00000010: |

# Inputted instructions:

addi: 001000\_00000\_01000\_0000\_0000\_1111\_0101

The same as add and addu instructions, it takes 6 clock cycle to finish the execution of both two instructions. It is easy to observe the pipelined stages folloing the logic described in add & addu section. There are two main difference between them. First, for addi and addiu, the addition is between the last 16 bits immediate number and value stored in rs register. Therefore, for addi instruction, we have reg\_a = 32'h0000\_0001, reg\_b = 32'h0000\_00f5. Second, the destination register is rt now. As it is shown in the picture, in the last two clock cycle, it is `gr9 and `gr11 is the destination registers but not `gr12 this time.

#### D. and & or

| CLK:    |                    | IF                                               | : | D  | E  | : | EX | : | MEM     | : | WB | :                                          |                | Oth  | ers         |      |            |     |            |           |   |
|---------|--------------------|--------------------------------------------------|---|----|----|---|----|---|---------|---|----|--------------------------------------------|----------------|------|-------------|------|------------|-----|------------|-----------|---|
| CLK: pr | : :<br>9000:xxxxxx | instruction<br>xxxxxxxxxxxxxxxxxxxxxx            |   |    |    |   |    |   |         |   |    | :d_datain: gr8 :<br>:xxxxxxxx:00000008:    | forward_<br>00 | A:fo | rward<br>00 | _B:s | tallF<br>0 | :st | allD:      | stal<br>x | : |
|         |                    | 1000110010100000000010016<br>1000110010100000000 |   |    |    |   |    |   |         |   |    | :xxxxxxx:00000008:                         |                | ;    | 00<br>00    | :    | 0          | : : | 9 :        | ×         | : |
|         |                    | 1000110010100000000010016<br>1000110010100000000 |   | 19 | ij |   |    |   |         |   |    | :xxxxxxx:00000008:                         |                | :    | 99<br>99    |      | 9          | : 1 | ) :<br>0 : | ×         | - |
|         |                    | ******************                               |   |    |    |   |    |   |         |   |    | :00000002:00000008:                        |                | :    | 99<br>99    | :    | 9          | : : | ) :<br>0 : | ×         | - |
|         |                    | *****************                                |   |    |    |   |    |   | ******* |   |    | :00000002:00000008:<br>:00000002:00000008: |                | :    | 99<br>99    | :    | 9          | : ! | 9 :        | ×         | : |
|         |                    | ******************                               |   |    |    |   |    |   | ******* |   |    | :00000002:00000018:                        |                | :    | 99<br>99    | :    | 9          | : 1 | ) :<br>9 : | ×         | - |
| 0 :0000 | 018:xxxxxxx        | xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx           |   |    |    |   |    |   |         |   |    | :00000002:00000019:                        |                | :    | 99          | :    | 9          | : ! | 3 :        | ×         | : |

# Inputted instructions:

and: 000000\_11000\_11001\_01000\_00000\_100100

or: 000000\_11000\_11001 \_01000\_00000\_100101

Note that there are some changes in the test case outcome starting from this example. This is because many updates to the coding are added to the source file. First, instructions are no longer remain the same when no instruction is there since, now the program is reading instructions from a separate text file according to given program counter. Therefore, when the address is out of range, the returned value is unknown. Second, now the value of reg\_a and reg\_b are displayed in the third cycle, which means they now stands for the actual value put into the ALU module in this cycle, but not the register value fetched from the register file in DE stage.

For and & or instructions, they are both reading the value of:

`gr24 (32'b0000 0000 0000 0000 0000 0000 0001 1000),

`gr25 (32'b0000\_0000\_0000\_0000\_0000\_0000\_0001\_1001) to do operation. And finally they will write the value to `gr8. Therefore as it is shown in the picture, in the third and fourth clock cycle, the result of ALU equals to value of `gr24 (and) and `gr25 (or) respectively. And in the fifth and sixth clock rise, obviously to discover in the picture, they are written into `gr8 sequentially.

E. nor & xor

| CLK:                       | IF                                              | :    |      | 1  | DE         |   | :       | EX        |                                                                                                                                                                                                                                        | :             | MEM      |            | :   | WB      | :                                          |    | Oth   | ners         |       |       |      |      |      |            |
|----------------------------|-------------------------------------------------|------|------|----|------------|---|---------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------|------------|-----|---------|--------------------------------------------|----|-------|--------------|-------|-------|------|------|------|------------|
| CLK: pc :<br>0:00000000:xx | instruction<br>xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx |      |      |    |            |   |         |           |                                                                                                                                                                                                                                        |               |          |            |     |         | :d_datain: gr8 :<br>:xxxxxxxx:00000008:    |    | A: fo | orward<br>00 | _B:s* | tallF | F:st | allD | :sta | all:       |
| 1 :00000004:00             | 000011000110010100000000100111                  |      |      |    |            |   |         |           |                                                                                                                                                                                                                                        |               |          |            | . , | ******  | :xxxxxxx:00000008:                         | 99 |       | 99           |       | 9     |      | 9    |      |            |
|                            | 0000110001100101000000000000100111              |      |      |    |            |   |         |           |                                                                                                                                                                                                                                        |               |          |            |     |         | :xxxxxxx:00000008:                         |    | ÷     | 99           | i     | 0     | :    | 9    | : ×  | 4 :        |
|                            | 0000110001100101000000000100110                 |      |      |    |            |   |         |           |                                                                                                                                                                                                                                        |               |          |            |     |         | :xxxxxx:00000008:                          |    | :     | 99           | :     | 0     | :    | 0    | ; ×  | k :        |
| 0:00000008:00              | 000011000110010100000000100110                  | ): 1 | .8 : | 19 | 9 :        | 7 | :xxxxxx | xx:xxxxx  | <xx:xxxx< td=""><td>***:******</td><td>******</td><td>: xxxxxxxx</td><td>: ×</td><td>xxxxxx</td><td>:xxxxxxx:00000008:</td><td>00</td><td>:</td><td>99</td><td>:</td><td>0</td><td>:</td><td>0</td><td>: x</td><td>( :</td></xx:xxxx<> | ***:******    | ******   | : xxxxxxxx | : × | xxxxxx  | :xxxxxxx:00000008:                         | 00 | :     | 99           | :     | 0     | :    | 0    | : x  | ( :        |
|                            | *******************                             |      |      |    |            |   |         |           |                                                                                                                                                                                                                                        |               |          |            |     |         | :xxxxxxx:00000008:                         |    | :     | 99           | :     | 0     | :    | 0    | : x  | 4 :        |
| 0 :0000000C:XX             |                                                 |      |      |    |            |   |         | 10:00000  | 74.11111                                                                                                                                                                                                                               |               |          | . ******   |     | ******  | .xxxxxxx.00000000.                         |    | •     |              |       |       |      |      |      |            |
|                            | **************************************          |      |      |    |            |   |         |           |                                                                                                                                                                                                                                        |               |          |            |     |         | :00084820:00000008:<br>:00084820:00000008: |    | :     | 99           | :     | 9     | :    | 9    | : x  | ( :<br>x : |
| 1:00000014:xx              | xxxxxxxxxxxxxxxxxxxxxxxxx                       | : )  | x :  | ×  | :          | 0 | :000000 | 18:000000 | 919:00000                                                                                                                                                                                                                              | 001:00000001: | xxxxxxx  | : 00084820 | : f | fffffe6 | :00084820:ffffffe6:                        | 99 | :     | 99           |       | 0     | :    | 0    | : x  | x :        |
| 0 :00000014:xx             | ******                                          | (: ) | x :  | X  | <b>(</b> : | 0 | :000000 | 18:00000  | 919:00000                                                                                                                                                                                                                              | 001:00000001  | xxxxxxx  | : 00084820 | : f | fffffe6 | :00084820:ffffffe6:                        | 99 | :     | 99           | :     | 0     | :    | 0    | : x  | ٤:         |
|                            | *******                                         |      |      |    |            |   |         |           |                                                                                                                                                                                                                                        | 001:00000001  |          |            |     |         | :00084820:00000001:                        |    | :     | 99           | :     | 0     | :    | 0    | : ×  | K :        |
|                            | xxxxxxxxxxxxxxxxxxxxxxxxxx                      | (: ) | x :  | X  | ·:         | 9 | :000000 | 18:00000  | 919:00000                                                                                                                                                                                                                              | 001:00000001  | xxxxxxxx | : 00084820 | : 6 | 0000001 | :00084820:000000001:                       | 99 | :     | 99           | :     | 0     | :    | 0    | : x  | <b>(</b> : |

# Inputted instruction:

nor: 000000\_11000\_11001\_01000\_00000\_100111

xor: 000000\_11000\_11001\_01000\_00000\_100110

For <code>nor</code> & xor, same rs, rt and rd as and & or instruction are used to test. Therefore, nor & xor instructions are performed on values of `gr24 and `gr25 this time.

As it is shown, the result are

respectively. The pipelined procedure is the same as previous.

#### F. andi & ori

| LK: IF                   |                                        | :      | DE    |       | :        | EX          |           | :           | MEM                    |            | :    | WB     | •                                        |          | Others        |      |             |       |        |       |
|--------------------------|----------------------------------------|--------|-------|-------|----------|-------------|-----------|-------------|------------------------|------------|------|--------|------------------------------------------|----------|---------------|------|-------------|-------|--------|-------|
|                          | ruction<br>«xxxxxxxxxxxxx              |        | rt_nu | m:ALU | Con: reg | a : reg_b   | : reg_C   | :ALUOutM :  | WriteDataM<br>xxxxxxxx | : ReadData |      |        | :d_datain: gr8 :<br>:xxxxxxxx:00000008:0 |          | forward<br>00 | A:fo | rward<br>90 | B:sta | 11F:st | allD: |
| :00000004:001100110000:  | 10000100000000100110                   | : xx : | xx    | : ×   | :xxxx:   | xxx:xxxxx   | x:xxxxxx  | x:xxxxxxxx: | xxxxxxx                | : xxxxxxxx | : xx | xxxxx  | :xxxxxxx:00000008:0                      | 0000009  | . 00          | :    | 90          | : 0   | : 1    | ð :   |
| :00000004:001100110000   | 10000100000000100110                   | : xx : | xx    | : x   | :xxxx:   | xxx:xxxxx   | x:xxxxxx  | x:xxxxxxx:  | xxxxxxx                | : xxxxxxxx | : xx | xxxxxx | :xxxxxxx:00000008:0                      | 0000009  | 99            | :    | 90          | : 0   | : 1    | 9 :   |
| :00000008:001101110000   | 10010100000000100110                   | : 18 : | 08    | : 4   | :xxxx    | xxx:xxxxxx  | x:xxxxxx  | x:xxxxxxx:  | xxxxxxx                | : xxxxxxxx | : xx | xxxxx  | :xxxxxxx:00000008:0                      | 0000009  | . 00          | :    | 90          | : 0   | : 1    | ə :   |
| :00000008:001101110000   | 10010100000000100110                   | : 18 : | 88    | : 4   | :xxxx:   | ***:*****   | :xxxxxx   | x:xxxxxxx:  | XXXXXXXX               | : ******   | : xx | XXXXXX | :xxxxxxx:00000008:0                      | 0000009  | . 00          | :    | 90          | : 0   | : 1    | 9 :   |
| :0000000c:xxxxxxxxxxxx   | ********                               | : 18 : | 09    | : 5   | :0000    | 018:0000402 | 6:0000000 | 0:xxxxxxxx  | xxxxxxx                | : xxxxxxxx | : xx | xxxxxx | :00084820:000000008:0                    | 88888899 | . 66          | :    | 98          | : 0   | : 1    | 9 :   |
| :0000000c:xxxxxxxxxxxx   | *******                                | : 18 : | 99    | : 5   | :0000    | 018:0000402 | 6:0000000 | 0:xxxxxxx:  | XXXXXXXX               | : ******   | : xx | xxxxx  | :00084820:00000008:0                     | 8080009  | . 00          | :    | 90          | : 0   | : 1    | 9 :   |
| :00000010:xxxxxxxxxxxx   | ·××××××××××××××××××××××××××××××××××××× | : xx : | xx    | : 0   | :0000    | 018:0000402 | 6:0000403 | e:00000000: | xxxxxxx                | : 00084820 | : xx | xxxxxx | :xxxxxxx:000000008:0                     | 8888889  | . 00          | :    | 90          | : 0   | : 1    | ð :   |
| :00000010:xxxxxxxxxxxxx  | *******                                | : xx : | xx    | : 6   | :0000    | 018:0000402 | 6:0000403 | e:00000000: | XXXXXXX                | : 00084820 | : xx | XXXXXX | :xxxxxxx:00000008:0                      | 0000009  | . 00          | :    | 90          | : 0   | : 1    | 9 :   |
| :00000014:xxxxxxxxxxxx   | ·××××××××××××××××××××××××××××××××××××× | : xx : | xx    | : 0   | :0000    | 018:0000402 | 6:0000403 | e:0000403e: | xxxxxxx                | : xxxxxxxx | : 00 | 000000 | :xxxxxxx:00000000:0                      | 88888899 | . 00          | :    | 90          | : 0   | : 1    | ð :   |
| :00000014:xxxxxxxxxxxxx  |                                        |        | xx    | : 0   | :0000    | 018:0000402 | 6:0000403 | e:0000403e: | XXXXXXX                | : xxxxxxxx | : 00 | 000000 | :xxxxxxx:000000000:0                     | 0000009  | . 00          | :    | 96          | : 0   | : 1    | 9 :   |
| :00000018:xxxxxxxxxxxx   | ·××××××××××××××××××××××××××××××××××××× |        |       |       | :0000    | 018:0000402 | 6:0000403 | e:0000403e: | XXXXXXXX               | : xxxxxxxx | : 00 | 00403e | :xxxxxxx:00000000:0                      | 000403e: | . 99          | :    | 90          | : 0   | : 1    | ð :   |
| :00000018:xxxxxxxxxxxxxx |                                        | : xx : | xx    | : 0   | :0000    | 018:0000402 | 6:0000403 | e:0000403e: | xxxxxxx                | : xxxxxxx  | : 00 | 00403e | :xxxxxxx:000000000:0                     | 000403e: | . 00          | :    | 90          | : 0   | : 1    | 9 :   |

# Inputted instructions:

andi: 001100\_11000\_01000\_01000\_00000\_100110

ori: 001101\_11000\_01001\_01000\_00000\_100110

In <code>andi</code> & <code>ori</code> instructions, ALU operations are performed on rs (`gr24 here) and extended immediate number. Therefore, now in the third

clock rise, reg\_a is the value fetched from `gr24 while reg\_b is now the extended immediate number. And in fifth and sixth stage, we can see the result is written back to `gr8 and `gr9 separately.

#### G. sll & srl & sra

| CLK:                         | IF                                           | :                            | DE                      | : EX                                               | :                                                                                        | MEM             | :                    | WB                  | :                                                        | Others           |          |       |        |               | :   |
|------------------------------|----------------------------------------------|------------------------------|-------------------------|----------------------------------------------------|------------------------------------------------------------------------------------------|-----------------|----------------------|---------------------|----------------------------------------------------------|------------------|----------|-------|--------|---------------|-----|
| CLK: pc :<br>0:00000000      | instruction                                  | :rs_num:                     | rt_num:ALUCon<br>xx : x | : reg_a : reg_b : reg<br>:xxxxxxxx:xxxxxxxxx       | g_C :ALUOutM :                                                                           | WriteDataM : Re | adData :<br>xxxxxx : | wb_data<br>xxxxxxxx |                                                          | forward_<br>: 00 | A:forwar | d_B:s | tallF: | :stal]<br>: 0 | lD: |
| 1:00000004:                  | 00000000000011000010000000000000000000       | 000000: xx :                 | xx : x                  | :xxxxxxx:xxxxxxx:xxx                               | <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre> | xxxxxxx : xx    | xxxxxx:              | xxxxxxx<br>xxxxxxx  | :xxxxxxx:00000008:0000009<br>:xxxxxx:00000008:0000009    | : 00<br>: 00     | : 00     | :     | 0      | : 0<br>: 0    | :   |
| 0:00000008:                  | 0000000000001100001000000010<br>0000000000   | 000010: 00 :                 | 18 : e                  | :xxxxxxx:xxxxxx:xxx                                | <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre> | xxxxxxx : xx    | xxxxxx :             | xxxxxxx<br>xxxxxxx  | :xxxxxxx:0000008:0000009<br>:xxxxxxx:0000008:0000009     | : 00             | : 00     | :     | 0      | : 0<br>: 0    | :   |
| 1 :0000000c:                 | :0000000000001100001000000016<br>:0000000000 | 000011: 00 :<br>000011: 00 : | 18 : d<br>18 : d        | :f0000018:00000001:e006                            | 00030:xxxxxxxx:<br>00030:xxxxxxxx:                                                       | xxxxxxx : xx    | xxxxxx :             | xxxxxxx<br>xxxxxxx  | :xxxxxxx:00000008:0000009<br>:xxxxxx:00000008:0000009    | : 00<br>: 00     | : 00     | :     | 0      | : 0<br>: 0    | :   |
| 1 :00000010:<br>0 :00000010: | :xxxxxxxxxxxxxxxxxxxxx                       | xxxxx: 00 :<br>xxxxxx: 00 :  | 18 : c<br>18 : c        | :f0000018:00000001:7800<br>:f0000018:00000001:7800 | 0000c:e0000030:<br>0000c:e0000030:                                                       | xxxxxxx : xx    | xxxxxx :             | xxxxxxx<br>xxxxxxx  | :xxxxxx:0000008:0000009<br>:xxxxxx:0000008:0000009       | : 00<br>: 00     | : 00     | :     | 0 :    | : 0<br>: 0    | :   |
| 1:00000014:                  | ***************************************      | xxxxxx: xx :                 | xx : 0<br>xx : 0        | :f0000018:00000001:f806<br>:f0000018:00000001:f806 |                                                                                          |                 | xxxxx :              | e0000030            | :xxxxxxx:e0000030:00000009<br>:xxxxxxx:e0000030:00000009 |                  | : 00     | :     | 0      | : 0<br>: 0    | -   |
| 0:00000018:                  | ***************************************      | xxxxxx: xx :                 | xx : 0                  | :f0000018:00000001:f800                            | 0000c:f800000c:                                                                          | xxxxxxxx : xx   | xxxxxx :             | 7800000c            | :xxxxxx:780000c:0000009<br>:xxxxxxx:780000c:0000009      |                  | : 00     | :     | 0      | : 0<br>: 0    | -   |
| 1 :0000001c:                 | :XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX       | xxxxxx: xx :                 | xx : 0                  | :f0000018:00000001:f800<br>:f0000018:00000001:f800 | 0000c:f800000c:                                                                          | xxxxxxx : xx    | xxxxxx :             | f800000c            | :xxxxxxx:f800000c:00000009<br>:xxxxxxx:f800000c:00000009 | : 00             | : 00     | :     | 0      | : 0           | :   |

# Inputted instructions:

sll: 000000\_00000\_11000\_01000\_00001\_000000

srl: 000000\_00000\_11000\_01000\_00001\_000010

sra: 000000\_00000\_11000\_01000\_00001\_000011

Notice that to see the difference between srl and sra, the value stored in `gr24 is temporarily set to 32'hf000\_0018. Therefore, each instruction is trying to shift the value in `gr24 by I bit according to its direction and write the result back to gr`8. The whole process is shown in the picture.

#### H. sllv & srlv & srav



#### Inputted instructions:

sllv: 000000\_11000\_10000\_01000\_00000\_000100

srlv: 000000\_11000\_10000\_01000\_00000\_000110

srav: 000000\_11000\_10000\_01000\_00000\_000111

In this test case, `gr24 is still holding 32'hf000\_0018. Since all instructions are using value in `gr16 as the shift amount, the values of reg\_C in different clock rise are 4 place away from where it was in it corresponding reg\_a value. Therefore, the test case stands.

#### I. beq

| CLK:                     | IF                                                        | :       | DE               | :       | EX                                   | :             | MEM     |            | : WB | :                                                        | Others | :            |
|--------------------------|-----------------------------------------------------------|---------|------------------|---------|--------------------------------------|---------------|---------|------------|------|----------------------------------------------------------|--------|--------------|
| CLK: pc : 0 :000000000:x | instruction<br>xxxxxxxxxxxxxxxxxxxxxxxxxx                 |         |                  | :xxxxxx |                                      | xxxx:xxxxxxx: | xxxxxxx | : xxxxxxxx |      | :d_datain: gr8 : gr9<br>:xxxxxxxx:00000008:0000000       |        | flash<br>0 : |
|                          | 0000011000100000100000000000<br>00000110001000001000000   |         | xx : 3           | :xxxxxx | xx:xxxxxxx:xxx                       | ****:         | xxxxxxx | : xxxxxxxx |      | :xxxxxxx:00000008:0000000                                |        | 0 :<br>0 :   |
|                          | 00100010010100100000000000000000000000                    |         | 10 : 0           |         | xx:xxxxxxx:xxx                       |               |         |            |      | :xxxxxxx:0000008:0000000                                 |        | 0 :<br>0 :   |
|                          | 9000011000100000100000000000<br>90000110001000            |         | 09 : 2<br>09 : 2 |         |                                      |               |         |            |      | :xxxxxxx:00000008:0000000                                |        | 0 :<br>0 :   |
|                          | 00000110001000101000000000000<br>00000110001000101000000  | 0: 18 : | 10 : 0           |         |                                      |               |         |            |      | :00084820:00000008:0000000<br>:00084820:0000008:000000   |        | 1 :<br>1 :   |
|                          | 90000000000000000000000000000000000000                    | 0: 18 : | 11 : 6           |         |                                      |               |         |            |      | :00084820:00180000:0000000<br>:00084820:00180000:0000000 |        | 0 :<br>0 :   |
|                          | 0000000000001000010010000010000<br>00000000               |         |                  |         |                                      |               |         |            |      | :xxxxxxx:00180000:0000000                                |        | 0 :<br>0 :   |
|                          | 00100011110111000000000000000000000000                    |         | 08 : 2<br>08 : 2 |         | 00:00000000:0000<br>00:00000000:0000 |               |         |            |      | :00084820:00180000:0000000<br>:00084820:00180000:0000000 |        | 0 :<br>0 :   |
|                          | 0000011000100000100000000000<br>00000110001000001000000   |         | 0e : 2           |         | 00:00180000:0018                     |               |         |            |      | :xxxxxxx:00180000:0000000<br>:xxxxxxx:00180000:0000000   |        | 0 :<br>0 :   |
|                          | 9000011000100010100000000000<br>90000110001000            |         |                  |         |                                      |               |         |            |      | :00084820:00180000:0000000<br>:00084820:00180000:0000000 |        | 0 :<br>0 :   |
|                          | 00000110001001001000000000000<br>00000110001001           |         | 11 : 6           |         |                                      |               |         |            |      | :xxxxxxx:00180000:0018000                                |        | 0 :<br>0 :   |
|                          | 9000011000100110100000000000<br>9000011000100110100000000 |         | 12 : 0           |         |                                      |               |         |            |      | :xxxxxxx:00180000:0018000                                |        | 0 :<br>0 :   |
|                          |                                                           |         | 13 : 6           |         | 18:00000012:0060<br>18:00000012:0060 |               |         |            |      | :xxxxxxx:00180000:0018000<br>:xxxxxxx:00180000:0018000   |        | 0 :<br>0 :   |
|                          |                                                           |         | xx : 6           |         | 18:00000013:00c0<br>18:00000013:00c0 |               |         |            |      | :xxxxxxx:00300000:0018000                                |        | 0 :<br>0 :   |
|                          |                                                           |         |                  |         | 18:00000013:00c0<br>18:00000013:00c0 |               |         |            |      | :xxxxxxx:00600000:0018000                                |        | 0 :<br>0 :   |
|                          |                                                           |         | xx : 6           |         |                                      |               |         |            |      | :xxxxxxx:00c00000:0018000                                |        | 0 :<br>0 :   |

Inputted instructions:

 $000000\_11000\_10000\_01000\_00000\_000100$ 

beq: 000100\_01001\_01001\_0000\_0000\_0000\_0100 (condition meet)
000000\_11000\_10000\_01000\_00000\_000100 (flash)
000000\_11000\_10001\_01000\_00000\_000100 (flash)
000000\_11000\_10010\_01000\_00000\_000100
000000\_00000\_01000\_01001\_00000\_100000 (branch to here)
beq: 000100\_01111\_01110\_0000\_00000\_0000\_0100 (condition fail)
000000\_11000\_10000\_01000\_00000\_000100
000000\_11000\_10001\_01000\_00000\_000100
000000\_11000\_10010\_01000\_00000\_000100
000000\_11000\_10011\_01000\_00000\_000100

Branch instructions make use of the pc relative branching logic. This means that if the branch condition is met, in the next line of branch instruction to be executed should be the instruction at location pc plus offset value. Note that now pc is already incremented by four. Also in branch case, control hazard should be handled. After branch instruction passes its ALU stage, if branch occurred, the previous flip flops should be flashed and pc should be set to the branched address. When branch instruction arrives its WB stage, the new instruction should be fetched in.

As it is shown in the picture, the second instruction is <code>beq</code> and it meets the condition. Therefore, in the fourth overall clock rise (third clock rise for this <code>beq</code>), the <code>flash</code> signal is set to be one. In the next clock rise, all previous flip flops are flashed with pc set to the branched location in the meantime. And in the clock rise following, the instruction at the branched location is fetched in. A successful <code>beq</code> with control hazard handling is performed. Besides, notice that for the

first instruction, the instruction before this <code>beq</code>, its operation is not affected.

This <code>sll</code> instruction successfully finished and writes the result to `gr8.

#### J. bne

| .K:        | IF                                                 | :     | DE                   | : 6 | x :                                                  | MEM |                        | : WB | :                                                         | Other | s     |   |           |   |
|------------|----------------------------------------------------|-------|----------------------|-----|------------------------------------------------------|-----|------------------------|------|-----------------------------------------------------------|-------|-------|---|-----------|---|
| K: pc :    | instruction<br>xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx     |       |                      |     | g_b : reg_C :ALUOutM :<br>xxxxx:xxxxxxxx:xxxxxxxx    |     |                        |      | :d_datain: gr8 : gr9<br>:xxxxxxxx:00000008:0000000        |       | F:sta |   | lash<br>0 |   |
|            | 00000011000100000100000000000000000000             |       | : xx : x<br>: xx : x |     | *****:******************                             |     |                        |      | :xxxxxxx:0000008:0000000:xxxxxxx:00000008:0000000         |       | : 0   | : | 0         | : |
|            | 00010101111011100000000000000000000000             |       | : 10 : e<br>: 10 : e |     | *****:*******:******                                 |     |                        |      | :xxxxxxx:00000008:0000000<br>:xxxxxxx:00000008:0000000    |       | : 0   | : | 0         | : |
|            | 00000011000100000100000000000000000000             |       | : 0e : 2<br>: 0e : 2 |     | 00010:00180000:xxxxxxx:                              |     |                        |      | :xxxxxxx:00000008:0000000<br>:xxxxxxx:00000008:0000000    |       | : 0   | : | 0         | : |
|            | 00000011000100010100000000000000000000             |       | : 10 : e<br>: 10 : e |     | ffff1:00000000:00180000:<br>ffff1:00000000:00180000: |     |                        |      | :00084820:0000008:0000000<br>:00084820:0000008:0000000    |       | : 0   | : | 1         | : |
|            | 000000000000000000000000000000000000000            |       | : 11 : e<br>: 11 : e |     | 00000:00000000:0000000:<br>00000:0000000:000000      |     |                        |      | :00084820:00180000:00000000<br>:00084820:00180000:0000000 |       | : 0   | : | 0         | : |
|            | 8000000000001000010010000010000<br>800000000       |       | : 00 : e<br>: 00 : e |     | 00011:00300000:00000000:<br>00011:00300000:00000000: |     |                        |      | :xxxxxxx:00180000:00000000<br>:xxxxxxx:00180000:0000000   |       | : 0   |   | 0         | : |
|            | 00010101001010010000000000000000000000             |       | : 08 : 2<br>: 08 : 2 |     | 00000:00000000:00300000:<br>00000:00000000:00300000: |     | : xxxxxxx<br>: xxxxxxx |      | :00084820:00180000:00000000<br>:00084820:00180000:0000000 |       | : 0   | : | 0         | : |
|            | 00000011000100000100000000000000000000             |       | : 09 : 2<br>: 09 : 2 |     | 80000:00180000:00000000:<br>80000:00180000:00000000: |     |                        |      | :xxxxxxx:00180000:00000000:xxxxxxx:00180000:0000000       |       | : 0   | : | 9         | : |
|            | 00000011000100010100000000000000000000             |       | : 10 : e<br>: 10 : e |     | 80000:00300000:00180000:<br>80000:00300000:00180000: |     |                        |      | :xxxxxxx:00180000:00000000:xxxxxxx:00180000:0000000       |       | : 0   | ; | 0         | : |
|            | 00000011000100100100000000000000000000             |       | : 11 : e<br>: 11 : e |     | 00010:00180000:00300000:<br>00010:00180000:00300000: |     |                        |      | :xxxxxxx:00180000:0018000<br>:xxxxxxx:00180000:0018000    |       | : 0   | : | 9         | : |
| :00000030: | 0000001100010011010000000000010<br>000000110001001 | 0: 18 | : 12 : e<br>: 12 : e |     | 00011:00300000:00180000:<br>00011:00300000:00180000: |     |                        |      | :xxxxxxx:00180000:0018000<br>:xxxxxxx:00180000:0018000    |       | : 0   | : | 9         | : |
| :00000034: | ********************                               | x: 18 | : 13 : e<br>: 13 : e |     | 00012:00600000:00300000:<br>00012:00600000:00300000: |     |                        |      | :xxxxxxx:00180000:0018000<br>:xxxxxxx:00180000:0018000    |       | : 0   | : | 9         | : |
|            | **********************                             |       | : xx : 0<br>: xx : 0 |     | 00013:00c00000:00600000:<br>00013:00c00000:00600000: |     |                        |      | :xxxxxxx:00300000:0018000<br>:xxxxxxx:00300000:0018000    |       | : 0   | : | 0         | : |
|            | **********************                             |       | : xx : 0             |     | 00013:00c00000:00c00000:<br>00013:00c00000:00c00000: |     |                        |      | :xxxxxxx:00600000:0018000                                 |       | : 0   | : | 0         | : |
|            | ***************************************            |       | : xx : 0             |     | 00013:00c00000:00c00000:                             |     |                        |      | :xxxxxxx:00c00000:0018000<br>:xxxxxxx:00c00000:0018000    |       | : 0   |   | 0         | : |

# Inputted instructions:

# $000000\_11000\_10011\_01000\_00000\_000100$

Since <code>bne</code> is just the opposite instruction of <code>bnq</code>, the combination of test instructions is basically the same, the only difference is the two branch instructions switched its location and are revised to <code>bne</code> op code. Therefore, it is easy to understand following the previous illustration.

K. j

| LK:         | IF                                                                                    | : | DE              |            | ; E           | x :              | МЕМ              |            | : WB       | :                                                          | Other | s    |              |            |   |
|-------------|---------------------------------------------------------------------------------------|---|-----------------|------------|---------------|------------------|------------------|------------|------------|------------------------------------------------------------|-------|------|--------------|------------|---|
| LK:<br>0 :0 | pc : instruction<br>0000000:xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx                            |   | n:rt_nu<br>; xx | m:ALUC     |               |                  |                  |            |            | :d_datain: gr8 : gr9 :xxxxxxxx:00000008:00000009           |       | F:st | 311D:<br>3 ; | jumpl<br>x | ; |
|             | 0000004:000001100010000100000000000100<br>0000004:00000110001000010                   |   | : xx<br>: xx    | : x        |               | *****:*******    |                  |            |            | :xxxxxxx:00000008:0000009<br>:xxxxxxx:00000008:00000009    |       | : :  | 3 :          | ×          | : |
|             | 0000008:00001000000000000000000000011100                                              |   | : 10<br>: 10    | : e        |               |                  |                  |            |            | :xxxxxx:00000008:00000009<br>:xxxxxx:00000008:00000009     |       | : :  | 9 :          | 0          | : |
|             | 000000c:000000000000000000000000000000                                                |   | : 00            | : e        |               |                  |                  |            |            | :xxxxxx:00000008:00000009<br>:xxxxxx:00000008:00000009     |       | : :  | 9 :          | 1          | : |
|             | 000001c:0000000000000000000000000000000                                               |   | : 00            | : e        |               | 00000:00000000:0 |                  |            |            | :00084820:00000008:00000009<br>:00084820:00000008:00000009 |       | : :  | 3 :          | 9          | : |
|             | 0000020:0000011000100000100000000000100<br>0000020:0000001100010000010000000000       |   | : 00            | : e<br>: e |               | 00000:00000000:0 |                  |            |            | :00084820:00180000:00000009<br>:00084820:00180000:00000009 |       | : !  | 9 :          | 9          | : |
|             | 0000024:00000011000100010100000000000100<br>0000024:00000011000100010100000000000000  |   | : 10<br>: 10    | : e        |               | 00000:00000000:0 |                  |            |            | :00084820:00180000:00000009<br>:00084820:00180000:00000009 |       | : 1  | 9 :          | 9          | : |
|             | 0000028:000000110001001001000000000000100<br>0000028:00000011000100100100000000000000 |   | : 11<br>: 11    | : e        |               | 00010:00180000:0 |                  |            |            | :xxxxxxx:00180000:00000009<br>:xxxxxxx:00180000:00000009   |       | :    | 9 :          | 9          | : |
|             | 000002c:00000011000100110100000000000100<br>000002c:00000011000100110100000000000000  |   |                 |            |               | 00011:00300000:0 |                  |            |            | :xxxxxxx:00180000:00000009<br>:xxxxxxx:00180000:00000009   |       | : :  | 9 :          | 0          |   |
|             | 0000030:xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx                                               |   | : 13<br>: 13    | : e<br>: e |               | 00012:00600000:0 | 0300000: xxxxxxx | : xxxxxxxx | : 00180000 | :xxxxxxx:00180000:00000009<br>:xxxxxxx:00180000:00000009   | : 0   | : :  | 9 :          | 0          | ; |
|             | 0000034:xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx                                              |   | : xx            | : 0        | :00000018:000 | 00013:00c00000:0 |                  | : xxxxxxxx | : 00300000 | :xxxxxxx:00300000:00000009<br>:xxxxxxx:00300000:00000009   | : 0   | : :  | 9 :          | 9          | : |
|             | 0000038:xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx                                              |   |                 |            | :00000018:000 | 00013:00c00000:0 |                  |            |            | :xxxxxxx:00600000:00000009<br>:xxxxxxx:00600000:00000009   |       | : 1  | 3 :          | 9          | : |
|             | 000003c:xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx                                              |   |                 | : 0        |               | 00013:00c00000:0 |                  |            |            | :xxxxxxx:00c00000:00000009<br>:xxxxxxx:00c00000:00000009   |       | : :  | 9 :          | 9          | : |

# Inputted instructions:

```
j: 000010_00000_00000_0000_00000_0001100

000000_11000_10000_01000_00000_00011100

000000_11000_10001_01000_00000_000100

000000_11000_10010_01000_00000_000100

000000_11000_10011_01000_00000_000100

000000_00000_01000_01001_00000_100000

000000_11000_10000_01001_00000_100000

000000_11000_10001_01000_00000_000100 (jump target)

000000_11000_10001_01000_00000_000100

000000_11000_10001_01000_00000_000100
```

# 000000\_11000\_10011\_01000\_00000\_000100

<code>j</code> instruction will cause the execution of the program jump to the address of the least significant 26 bits of the instruction line. The main differences are <code>j</code> need not to do comparison. Therefore, the jump instruction could be determined right after the decoding stage.

As it is shown in the picture, in the end of third overall clock rise (for <code>j</code> is its second), jumpD is set to one. In the following clock rise, pc is set to the jump address and first two flip flops are flashed. After that, in the next clock rise, the instruction at the jump address is fetched in. Then the following is normal execution.

L. jal

| CLK:         | IF                                                                       | :           | DE                   | : EX                                           | :                                      | МЕМ              | : WB                         | :                                                              | Others        |
|--------------|--------------------------------------------------------------------------|-------------|----------------------|------------------------------------------------|----------------------------------------|------------------|------------------------------|----------------------------------------------------------------|---------------|
| CLK:<br>0 :6 | pc : instruction<br>0000000:xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx               |             |                      |                                                |                                        |                  |                              | :d_datain: gr8 : gr31<br>x :xxxxxxxx:00000008:xxxxxxx          |               |
|              | 0000004:00000011000100000100000000<br>0000004:00000011000100000100000000 | 0000100: xx | : xx : x             | :xxxxxxx:xxxxxxxx                              | xxxxxx:xxxxxxx                         | xxxxxxx : xxxxxx | xx : xxxxxx                  | :xxxxxxx:00000008:xxxxxxx                                      | : 0 : 0 : x : |
|              | 0000008:0000110000000000000000000000000                                  | 9011100: 18 | : 10 : e             | :xxxxxxx:xxxxxx:xx                             | .xxxxx:xxxxxx                          | xxxxxxx : xxxxxx | xx : xxxxxxx                 | ::xxxxxxx:00000008:xxxxxxx                                     | : 0 : 0 : 0 : |
|              | 000000c:000000000000000000000000000000                                   |             | : 00 : e<br>: 00 : e | :00000018:00000010:00                          | 180000:xxxxxxx:                        | xxxxxxx : xxxxxx | xx : xxxxxx                  | :xxxxxxx:00000008:000000000000000000000                        | : 0 : 0 : 1 : |
|              | 000001c:0000000000000000000000000000000                                  |             | : 00 : e<br>: 00 : e |                                                | 000000:00180000:                       | xxxxxxx : xxxxxx | xx : xxxxxx                  | x :00084820:00000008:00000000<br>x :00084820:00000008:00000000 | : 0 : 0 : 0 : |
|              | 0000020:00000011000100000100000000<br>0000020:00000011000100000100000000 |             | : 00 : e<br>: 00 : e |                                                |                                        |                  |                              | 3 :00084820:00180000:00000000<br>3 :00084820:00180000:00000000 |               |
|              | 0000024:00000011000100010100000000<br>0000024:00000011000100010100000000 |             |                      | :00000000:00000000:00                          |                                        |                  |                              | 3 :00084820:00180000:00000000<br>3 :00084820:0018000:00000000  |               |
|              | 0000028:00000011000100100100000000<br>0000028:00000011000100100100000000 |             |                      | :00000018:00000010:00                          |                                        |                  |                              | 3 :xxxxxxx:00180000:00000000<br>3 :xxxxxxx:0018000:00000000    |               |
|              | 000002c:00000011000100110100000000000000                                 |             |                      | :00000018:00000011:00<br>:00000018:00000011:00 |                                        |                  |                              | 3 :xxxxxxx:00180000:00000000                                   |               |
|              | 0000030:xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx                                  |             |                      | :00000018:00000012:00                          | 600000:00300000:                       | xxxxxxx : xxxxxx | xx : 0018000                 | 3 :xxxxxxx:00180000:00000000<br>3 :xxxxxxx:0018000:00000000    | : 0 : 0 : 0 : |
|              | 0000034:xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx                                 | xxxxxxx: xx | : xx : 0             | :00000018:00000013:00<br>:00000018:00000013:00 | 0c00000:00600000:<br>0c00000:00600000: | xxxxxxx : xxxxxx | xx : 0030000<br>xx : 0030000 | 3 :xxxxxxx:00300000:0000000<br>5 :xxxxxx:0030000:0000000       | : 0 : 0 : 0 : |
| 1 :6         | 0000038:xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx                                 | xxxxxxx: xx | : xx : 0             |                                                |                                        | xxxxxxx : xxxxxx | xx : 0060000                 | :xxxxxxx:00600000:000000000000000000000                        | : 0 : 0 : 0 : |
|              | 000003c:xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx                                 |             |                      |                                                |                                        |                  |                              | 3 :xxxxxxxx:00c00000:00000000<br>3 :xxxxxxxx:00c00000:00000000 |               |

#### Inputted instruction:

000000\_11000\_10000\_01000\_00000\_000100

jal: 000011\_00000\_00000\_0000\_00000\_0001\_1100
000000\_11000\_10000\_01000\_00000\_000100
000000\_11000\_10010\_01000\_00000\_000100
000000\_11000\_10011\_01000\_00000\_000100

000000\_00000\_01000\_01001\_00000\_100000

000000\_11000\_10000\_01000\_00000\_000100 (target)

000000\_11000\_10010\_01000\_00000\_000100

000000\_11000\_10011\_01000\_00000\_000100

<code>jal</code> act mostly the same as <code>j</code>, except for the former will
record the address of next instruction in `gr31 (\$ra) for returning. As it is shown in the
picture, before jumping, `gr31 is set to 32'h0000\_000c.

M. jr

| CLK:                          | IF                                               | :       | DE               | : EX                    | :               | MEM     |            | : WB       | :                                                         | Others       | : |
|-------------------------------|--------------------------------------------------|---------|------------------|-------------------------|-----------------|---------|------------|------------|-----------------------------------------------------------|--------------|---|
| CLK: pc :<br>0:00000000:xxxxx |                                                  | x: xx : | xx : x           | :xxxxxxx:xxxxxxxx:xxx   | xxxxx:xxxxxxx   | xxxxxxx | : xxxxxxx  | : xxxxxxxx | :d_datain: gr8 : gr31<br>:xxxxxxx:00000008:xxxxxxx        | x: 0 : 0 : x | : |
| 0 :00000004:000000            | 01100010000010000000000000000000000000           | 0: xx : | xx : x           | :xxxxxxx:xxxxxxx:xxx    | xxxxx:xxxxxx    | xxxxxxx | : xxxxxxxx | : xxxxxxxx | :xxxxxx:00000008:xxxxxx:                                  | x: 0 : 0 : x | : |
|                               | 11000000000000000000000000000000000000           |         |                  |                         |                 |         |            |            | :xxxxxx:00000008:xxxxxx:                                  |              | : |
| 0:0000000c:000000             | 00000000000000000000000000000000000000           | 0: 18 : | 00 : e           | :00000018:00000010:0018 | 80000:xxxxxxxx: | xxxxxxx | : xxxxxxxx | : xxxxxxxx | :xxxxxx:00000008:0000000<br>:xxxxxx:0000008:0000000       | 0:0:0:1      | : |
|                               | 90000000000000000000000000000000000000           |         | 00 : e<br>00 : e |                         |                 |         |            |            | :00084820:00000008:0000000<br>:00084820:00000008:0000000  |              | : |
| 0 :0000001c:000000            | 0000001000010010000010000<br>000000100001        | 0: 00 : | 00 : e           | :00000000:00000000:0000 | 00000:00000000: | xxxxxxx | : 00084820 | : 00180000 | :00084820:00180000:00000000<br>:00084820:00180000:0000000 |              | : |
|                               | 11000100000100000000000010<br>110001000001000000 |         |                  | :00000000:0000000:0000  |                 |         |            |            | :00084820:00180000:00000000<br>:00084820:00180000:0000000 |              | : |
|                               | 1100010001010000000000000<br>110001000101000000  |         |                  |                         |                 |         |            |            | :xxxxxxx:00180000:00000000                                |              | : |
|                               | 11000100100100000000000000000000000000           |         |                  |                         |                 |         |            |            | :xxxxxxx:00180000:00000000                                |              | ; |
| 0:0000002c:000000             | 110001001101000000000000<br>110001001101000000   | 0: 18 : | 12 : e           | :00000018:00000011:0036 | 00000:00180000: | xxxxxxx | : xxxxxxxx | : 00180000 | :xxxxxxx:00180000:00000000                                | 0: 0 : 0 : 0 | : |
| 1 :00000030:xxxxx             | .xxxxxxxxxxxxxxxxxxxxxxxxx                       | x: 18 : | 13 : e           |                         | 00000:00300000: | xxxxxxx | : xxxxxxxx | : 00180000 | :xxxxxxx:00180000:00000000                                | o: 0 : 0 : 0 | ; |
|                               |                                                  |         |                  |                         |                 |         |            |            | :xxxxxxx:00300000:00000000                                |              | : |
|                               |                                                  |         |                  | :00000018:00000013:00c0 |                 |         |            |            | :xxxxxx:0060000:0000000                                   |              | : |
|                               | .xxxxxxxxxxxxxxxxxxxxxxx                         |         |                  |                         |                 |         |            |            | :xxxxxxx:00c00000:0000000                                 |              | : |

# Inputted instructions:

jr: 000000\_11000\_10000\_01000\_00000\_000100

000000\_11000\_10000\_01000\_00000\_000100

000000\_11000\_10001\_01000\_00000\_000100

000000\_11000\_10010\_01000\_00000\_000100

000000\_11000\_10011\_01000\_00000\_000100

000000\_00000\_01000\_01001\_00000\_100000 (target)

000000\_11000\_10000\_01000\_00000\_000100 000000\_11000\_10001\_01000\_00000\_000100 000000\_11000\_10010\_01000\_00000\_000100 000000\_11000\_10011\_01000\_00000\_000100

<code>jr</code> is similar to <code>j</code>, except for it is using the value stored in specified rs as the jump target. In the test case, `gr24 is used as the specified rs. Therefore, the pc should jump to 32'h0000\_0018 (sixth line of the instructions, if considering the first line having zero index).

N. lw

| LK:                        | IF                                       | :                | DE               | :        | EX | :                                    | MEM                    |                          | : WB       | :                                        |                   | Others   |       |            |      |       |          |     |
|----------------------------|------------------------------------------|------------------|------------------|----------|----|--------------------------------------|------------------------|--------------------------|------------|------------------------------------------|-------------------|----------|-------|------------|------|-------|----------|-----|
| LK: pc :<br>0 :00000000:xx | instruction<br>xxxxxxxxxxxxxxxxxxxxxxxxx |                  | _num:ALL         |          |    | g_C :ALUOutM :                       | WriteDataM<br>xxxxxxxx |                          |            | :d_datain: gr8<br>:xxxxxxxx:00000008     | :forward_<br>: 00 | A:forwar | rd_B: | stall<br>0 | F:st | allD: | sta<br>x | 11: |
|                            | 00110000001000000000000000000000000000   | : xx :<br>: xx : | xx : x           |          |    | (xxxxx:xxxxxxx:                      |                        | : xxxxxxx                |            | :xxxxxxx:00000008<br>:xxxxxxx:00000008   |                   | : 00     | :     | 9          | 1    | 0 :   | : x      | -   |
|                            | 00111000001011000000000000000000000000   |                  | 08 : 2<br>08 : 2 |          |    | (XXXXX:XXXXXXX:                      | ******                 | : xxxxxxx                |            | :xxxxxxx:00000008<br>:xxxxxxx:00000008   |                   | : 00     | :     | 9          | :    | 0 :   | : x      | :   |
|                            | *******************                      |                  | 0b : 2<br>0b : 2 |          |    | 900004:xxxxxxxx<br>900004:xxxxxxxx   |                        |                          |            | :00000020:00000008<br>:00000020:00000008 |                   | : 00     | :     | 9          | :    | 0 :   | : x      |     |
| 0 :00000010:xx             | *******************                      | : xx :           | xx : 6           | :0000001 |    | 900018:00000004:<br>900018:00000004: | xxxxxxx                | : 00000020<br>: 00000020 | : ******   | :00000002:00000008                       |                   | : 00     | :     | 9          | :    | 0 :   | : x      | . ; |
| 1 :00000014:xx             | *******************                      | : xx :           | xx : 6           | :0000001 |    | 900018:00000018:<br>900018:00000018: |                        | : 00000002<br>: 00000002 | : 00000020 | :00000002:00000020                       | : 00              | : 00     | :     | 0          | :    | 0 :   | : x      | •   |
| 0 :00000018:x>             | xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx   |                  |                  |          |    | 000018:00000018:<br>000018:00000018: |                        | : 00000002<br>: 00000002 |            | :00000002:00000020                       |                   | : 00     | :     | 9          | :    | 0 :   | : x      | :   |

#### Inputted instruction:

lw: 100011\_00000\_01000\_0000\_0000\_0000\_0001 lw: 100011\_10000\_01011\_0000\_0000\_0000\_0010

Now comes the memory related instructions. About the lw instruction, in the first cycle, the first lw instruction is fetched. In the second clock, the first instruction comes into decoding stage. rs\_num stands for the address value register and rt\_num is the number of register to be written. With the third clock rise, reg\_a and reg\_b become register value passed into ALU and reg\_C stores the address adding result. Note that at the end of the third clock, d\_datain is the data fetched from the data memory. By doing so, in the end of coming fourth stage, we can see that ReadData holds the data value read from the memory. Therefore, in the final stage, wb\_data can be selected from ALUOutM and ReadData (in lw case is ReadData).

As it is shown in the picture, in the fifth stage, wb\_data is set to be 32'h0000\_0020. And also shown in the picture, general register number 8, which is the rt register of this lw instruction, finally holds the value of 32'h0000\_0020, the loaded data at the end of WB stage.

#### O. sw

| CLK:                       | IF                                      | : | DE               | : E | x :                                            | MEM | : WB | WB :                                                   | Others                                                          |                 | : |
|----------------------------|-----------------------------------------|---|------------------|-----|------------------------------------------------|-----|------|--------------------------------------------------------|-----------------------------------------------------------------|-----------------|---|
| CLK: pc :<br>0:00000000:xx | instruction<br>xxxxxxxxxxxxxxxxxxxxxxxx |   |                  |     |                                                |     |      |                                                        | ut: d_addr :data[0] :stallF:stal<br>c :xxxxxxxx:00084820: 0 : 0 | lD:jumpD<br>: x | : |
|                            | 91011000001000000000000000000000000000  |   |                  |     |                                                |     |      | ***** :******:******                                   |                                                                 | : x<br>: x      | : |
|                            | **************************************  |   | 10 : 2<br>10 : 2 |     | ******************                             |     |      | XXXXXX :XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX                 |                                                                 | : 0<br>: 0      | : |
|                            | **************************************  |   |                  |     | 00000:00000000:xxxxxx<br>00000:00000000:xxxxxx |     |      | xxxxxx :00084820:00000010<br>xxxxxx :00084820:00000010 |                                                                 | : 0<br>: 0      | : |
|                            |                                         |   |                  |     | 00000:00000000:0000000                         |     |      | xxxxx :00000010:xxxxxx<br>xxxxx :00000010:xxxxxx       |                                                                 | : 0             | : |
|                            | ·×××××××××××××××××××××××××××××××××××××  |   |                  |     | 00000:00000000:0000000                         |     |      | 000000 :00000010:xxxxxx<br>000000 :00000010:xxxxxxx    | (:00000000:00000010: 0 : 0<br>(:00000000:00000010: 0 : 0        | : 0             | : |

# Inputted instruction:

In this instruction, the value of `gr16 (32'h0000\_0010) should be written into address 32'h0000\_0000 of data memory in the fourth clock rising edge. As it is displayed in the picture, data[0] changed from 32'h0008\_4820 to 32'h0000\_0010 in the fourth clock rise.

#### P. hazards

In this CPU project, I also solved the hazard problems. For control hazards, cases have already been discussed when testing branch and jump instructions. Therefore, the following will mainly focus on data hazards. As far as structural hazard is concern, it is implicitly solved since instruction memory and data memory are separated.

#### 1. Forwarding

| LK:                         | IF                                                   | :                  | DE       |            | :         | EX                                      | :                                            | MEM                    |                          | : WB                     | :                                        | (                      | Others           |                   |        |           |      |             |
|-----------------------------|------------------------------------------------------|--------------------|----------|------------|-----------|-----------------------------------------|----------------------------------------------|------------------------|--------------------------|--------------------------|------------------------------------------|------------------------|------------------|-------------------|--------|-----------|------|-------------|
| LK: pc :<br>0:00000000:xxxx | instruction<br>xxxxxxxxxxxxxxxxxxxxxxxxxx            |                    | t_num    | : ALUC     | on: reg_a | : reg_b                                 | : reg_C :ALUOutM :                           | WriteDataM<br>xxxxxxxx | : ReadData<br>: xxxxxxxx | : wb_data<br>: xxxxxxxx  | :d_datain: gr[9]<br>:xxxxxxxx:00000009   | : gr[12]               | :forward<br>: 00 | _A:forwar<br>: 00 | :d_B:s | tall<br>0 | F:st | allD<br>0 : |
|                             | 0000000010000100100000100000<br>00000000100001001    | 9: xx :<br>9: xx : | xx<br>xx | : x        |           |                                         | x:xxxxxxx:xxxxxxx                            |                        | : xxxxxxx<br>: xxxxxxx   |                          | :xxxxxxx:00000009<br>:xxxxxxx:00000009   | :0000000c              | : 00             | : 06              | :      | 9         | :    | 0 :         |
|                             | 000100101011011000000010000<br>00010010101101        |                    | 98<br>98 | : 2<br>: 2 |           |                                         | x:xxxxxxx:xxxxxx                             |                        | : xxxxxxx<br>: xxxxxxx   |                          | :xxxxxxx:00000009<br>:xxxxxxx:00000009   | :0000000c              | : 00             | : 06              | ; :    | 9         | -    | 0 :<br>0 :  |
|                             | 000100101100011000000010000<br>000100101100011000000 |                    | 9b<br>9b | : 2<br>: 2 |           |                                         | B:00000008:xxxxxxxx<br>B:00000008:xxxxxxxx   |                        | · ARRAMAN                | · nnnnnnn                | :00000020:00000009                       | :0000000c<br>:0000000c | : 01<br>: 01     | : 00              | :      | 9         | :    | 0 :         |
|                             | *****************                                    |                    | Әс<br>Әс | : 2        | :0000000  | 8:0000000                               | b:00000013:00000008:<br>b:00000013:00000008: | xxxxxxx                | : 00000020<br>: 00000020 |                          | :014b6020:00000009<br>:014b6020:00000009 | :0000000c<br>:0000000c | : 10<br>: 10     | : 01              | : :    | 9         | :    | 0 :         |
| 0 :00000014:xxxx            | *****************                                    | : xx :             | xx<br>xx | : 0<br>: 0 | :0000000  | 8:0000001                               | 3:0000001b:00000013:                         | xxxxxxx                | : 014b6020<br>: 014b6020 | : 00000008               | :00000002:00000008                       | :0000000c<br>:0000000c | : 00             | : 06              | :      | 9         | :    | 0 :<br>0 :  |
| 1 :00000018:xxxx            | ************                                         | : xx :             | xx<br>xx | : 0        | :0000000  | 9:0000000                               | ::0000001b:0000001b:                         | xxxxxxx                | : 00000002<br>: 00000002 | : 00000013<br>: 00000013 | :00000002:00000008                       | :00000013<br>:00000013 | : 00             | : 06              | ) :    | 9         | :    | 0 :         |
| 1 :0000001c:xxxx            | **********************                               | : xx :             | xx       | : 0        |           | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | ::0000001b:0000001b:                         | напанана               | : 00000002               | : 0000001b               | :00000002:00000008                       | :0000001b              | : 00             | : 06              | :      | 9         | :    | 0 :         |

#### Inputted instructions:

add: 000000\_00000\_01000\_01001\_00000\_100000

add: 000000\_01001\_01011\_01100\_00000\_100000

add: 000000\_01001\_01100\_01100\_00000\_100000

This is a short test on the two cases of forwarding, MEM forward and WB forward. The second <code>add</code> uses the destination register of the first add, meaning in the fourth overall clock cycle, a MEM forward should take place. The third instruction is referring to the destination register of both first and second instructions. Therefore, we should observe both MEM and WB forward in the fifth overall clock cycle. MEM should be forwarded to rs and WB should be forwarded to rt.

As it is shown in the picture, in the fourth clock cycle, we have reg\_a equals 32'h0000\_0008, which is the result of previous ALU operation. Note that this should originally be 32'h0000\_0009, since the instruction is referring to 'gr9 and it is originally 32'h0000\_0009.

And in the fifth cycle, we have reg\_a equals 32'h0000\_0008 while reg\_b equals 32'h0000\_0013 which is the ALU result of last cycle. The former is forwarded from MEM stage and the latter is forwarded from WB stage.

For the first instruction it is written back to `gr9 at the end of fifth clock. For the second and third instructions, the result is written back to `gr12 at sixth and seventh clock sequentially, as shown in the picture.

### 2. Stalling

| CLK: | IF                                                                  | : | DE           |     | : EX                                          | : | MEM                                     |                          | : WB | :                                        | C | thers |      |              |
|------|---------------------------------------------------------------------|---|--------------|-----|-----------------------------------------------|---|-----------------------------------------|--------------------------|------|------------------------------------------|---|-------|------|--------------|
|      | pc : instruction<br>900000:xxxxxxxxxxxxxxxxxxxx                     |   |              |     | n: reg_a : reg_b : re<br>:xxxxxxxxx:xxxxxxxxx |   |                                         |                          |      |                                          |   |       | 1F:s | tallD<br>0 : |
|      | 00004:10001100000100000000000<br>00004:1000110000010000000000       |   | : xx<br>: xx | : x | :xxxxxxx:xxxxxxx:xx                           |   |                                         |                          |      |                                          |   |       | :    | 0 :<br>0 :   |
|      | 000008:000000000001000010010000<br>000008:0000000000                |   | : 08         | : 2 | :xxxxxxx:xxxxxx:xx                            |   |                                         |                          |      |                                          |   |       | :    | 1 :          |
|      | 000008:000000000001000010010000<br>000008:0000000000                |   | : 08         | : 2 | :00000000:00000000:000                        |   |                                         |                          |      | :00084820:00000009<br>:00084820:00000009 |   |       | :    | 0 :<br>0 :   |
|      | 30000c:000000000001100010010000<br>30000c:0000000000001100010010000 |   | : 08         | : 2 | :00000000:00000000:000                        |   |                                         |                          |      | :00084820:00000009<br>:00084820:00000009 |   |       | :    | 0 :<br>0 :   |
|      | 900010:xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx                             |   | : 0c<br>: 0c | : 2 | :00000000:00000000:000                        |   |                                         | : 00084820<br>: 00084820 |      | :00084820:00000009<br>:00084820:00000009 |   | 7.0   | :    | 0 :<br>0 :   |
|      | 900014:xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx                            |   | : xx<br>: xx | : 0 | :00000000:0000000c:000                        |   | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |                          |      | :00084821:00000009<br>:00084821:00000009 |   |       | :    | 0 :          |
|      | 900018:xxxxxxxxxxxxxxxxxxxx<br>900018:xxxxxxxxxxxxxx                |   | : xx<br>: xx | : 0 | :00000000:0000000c:000                        |   | ининини                                 |                          |      | :00084821:00000000<br>:00084821:00000000 |   |       | :    | 0 :          |

# Inputted instruction:

100011\_00000\_01000\_00000\_00000\_000000 000000\_00000\_01000\_01001\_00000\_100000 000000\_00000\_01100\_01001\_00000\_100000

Stall happens when there is an lw instruction followed by an intructions trying to use the register which is going to hold the loaded data. In this case, the second instruction is trying to use the `gr8, which is the destination register of first lw instruction. Therefore, in the second clock, a stall occurred, holding the pc and fetched instruction the same for one cycle.

3. Flashing (please refer to previous discuss on branch and jump instructions)

#### V. Reflections