## **Embedded Communication UART and RS-232**

It applies to the STM32F031x4/x6, STM32F051x4/x6/x8, STM32F071xB, STM32F072x8/xB, STM32F038x8, STM32F058x8 and STM32F078xB devices. For the purpose of this manual, STM32F0x1/STM32F0x2/STM32F0x8 microcontrollers a

The STM32F0xx is a family of microcontrollers with different memory sizes, packages an

For information on the ARM CORTEX™-M0 core, please refer to the Cortex-M0 techni

Cortex-M0 technical reference manual, available from http://infocenter.arm.com/help/topio/co DDI0432C\_cortex\_m0\_r0p0\_trm.pdf STM32F0xx Cortex-M0 programming manual (PM0215)

litre.ougmented

Related documents

RELEASE 0.13

RM0091

Reference manual advanced ARM-based 32-bit MCUs

Chapter 8 Universal Asynchronous Serial Communication "Mastering STM32" by Carmine Noviello

https://leanpub.com/mastering-stm32

Chapter 26 Universal Synchronous Asynchronous Receiver Transmitter (USART)

RM0091: STM32F0x1 Reference manual





# UART and RS-232 Implementation on the STM32F0



#### UART and the RS-232 STM32F0

- STM32F051 has two USART hardware modules
  - USART 1
  - USART 2



#### UART and the RS-232 STM32F0

- STM32F051 has two USART hardware modules.
  - USART 1
  - USART 2
- Message structure configurability
  - Length of data: 8-bits or 9 bits (including the parity bit)
  - Order of data: LSB first or MSB first
  - Baud rate: 1.2kbps, 2.4kbps, 4.8kbps, 9.6kbps, 14.4kbps, ...
  - Number of stop bits: 1 or 2 bits
  - Option to include or exclude parity bit in the message structure



#### UART and the RS-232 STM32F0

- Pins on the STM32F0 that can be used and their AF
  - PA14 (AF1) USART2\_TX
  - PA15 (AF1) USART2\_RX
  - PA2 (AF1) USART2\_TX
  - PA3 (AF1) USART2\_RX
  - PA9 (AF1) USART1\_TX
  - PA10 (AF1) USART1\_RX
  - PB6 (AF0) USART1\_TX
  - PB7 (AF0) USART1\_RX



# UART and RS-232 Steps to program the STM32F0



## UART and the RS-232 Steps to program the STM32F051

#### Objective

Baud Rate: 115.2kbps

Data bits: 8

No parity

Number of stop bits: 1

#### Assumptions

•  $f_{CLK} = 48MHz$ 





- Step 1: Enable clock on GPIO port A and USART1
  - Set IOPAEN (bit 17) in RCC\_AHBENR to enable PORT A

RCC -> AHBENR |= RCC\_AHBENR\_GPIOAEN;

// enable clock PORT A

Bit 17 IOPAEN: I/O port A clock enable
Set and cleared by software.

0: I/O port A clock disabled
1: I/O port A clock enabled

| 7.4. | 6    | AHE  | 3 per | ipher | al clo | ck er | nable | regis | ter (F     | RCC_       | AHBE        | ENR)       |            |            |           |
|------|------|------|-------|-------|--------|-------|-------|-------|------------|------------|-------------|------------|------------|------------|-----------|
| 31   | 30   | 29   | 28    | 27    | 26     | 25    | 24    | 23    | 22         | 21         | 20          | 19         | 18         | 17         | 16        |
| Res. | Res. | Res. | Res.  | Res.  | Res.   | Res.  | TSCEN | Res.  | IOPF<br>EN | IOPE<br>EN | IOPD<br>EN  | IOPC<br>EN | IOPB<br>EN | IOPA<br>EN | Res.      |
|      |      |      |       |       |        |       | rw    |       | rw         | rw         | rw          | rw         | rw         | rw         |           |
| 15   | 14   | 13   | 12    | 11    | 10     | 9     | 8     | 7     | 6          | 5          | 4           | 3          | 2          | 1          | 0         |
| Res. | Res. | Res. | Res.  | Res.  | Res.   | Res.  | Res.  | Res.  | CRC<br>EN  | Res.       | FLITF<br>EN | Res.       | SRAM<br>EN | Res.       | DMA<br>EN |
|      |      |      |       |       |        |       |       |       | rw         |            | rw          |            | rw         |            | rw        |

- Step 1: Enable clock on GPIO port A and USART1
  - Set IOPAEN (bit 17) in RCC\_AHBENR to enable PORT A
  - Set USART1\_EN (bit 14) in RCC\_APB2ENR

```
RCC -> AHBENR |= RCC_AHBENR_GPIOAEN; // enable clock PORT A
```

RCC -> APB2ENR |= RCC\_APB2ENR\_USART1EN; // enable clock for USART 1

```
Bit 14 USART1EN: USART1 clock enable

0: USART1clock disabled

1: USART1clock enabled
```

| 7.4.7 | 7            | APB  | perip      | heral      | clo  | ck en     | able | regi | ster 2       | (RC  | C_A  | PB2I | ENR)        |             |                      |
|-------|--------------|------|------------|------------|------|-----------|------|------|--------------|------|------|------|-------------|-------------|----------------------|
| 31    | 30           | 29   | 28         | 27         | 26   | 25        | 24   | 23   | 22           | 21   | 20   | 19   | 18          | 17          | 16                   |
| Res.  | Res.         | Res. | Res.       | Res.       | Res. | Res.      | Res. | Res. | DBGM<br>CUEN | Res. | Res. | Res. | TIM17<br>EN | TIM16<br>EN | TIM15<br>EN          |
|       |              |      |            |            |      |           |      |      | rw           |      |      |      | rw          | rw          | rw                   |
| 15    | 14           | 13   | 12         | 11         | 10   | 9         | 8    | 7    | 6            | 5    | 4    | 3    | 2           | 1           | 0                    |
| Res.  | USART1<br>EN | Res. | SPI1<br>EN | TIM1<br>EN | Res. | ADC<br>EN | Res. | Res. | Res.         | Res. | Res. | Res. | Res.        | Res.        | SYSCFG<br>COMP<br>EN |
|       | rw           |      | rw         | rw         |      | rw        |      |      |              |      |      |      |             |             | rw                   |

- Step 1: Enable clock on GPIO port A and USART1
- Step 2: Configure port pin as alternative function mode
  - To configure PA9 and PA10 to AF, set MODER9[1:0] and MODER10[1:0] to '10' in GPIOA\_MODER



- Step 1: Enable clock on GPIO port A and USART1
- Step 2: Configure port pin as alternative function mode
  - To configure PA9 and PA10 to AF, set MODER9[1:0] and MODER10[1:0] to '10' in GPIOA\_MODER

```
GPIOA -> MODER |= GPIO_MODER_MODER9_1; // set PA9 to AF mode GPIOA -> MODER |= GPIO_MODER_MODER10_1; // set PA10 to AF mode
```





- Step 1: Enable clock on GPIO port A and USART1
- Step 2: Configure port pin as alternative function mode
- Step 3: Map PA9 to USART1\_Tx and PA10 to USART1\_Rx
  - Set AFR9 to '0001' in GPIOA\_AFRH
  - Set ARF10 to '0001' in GPIOA\_AFRH

AFRy selection: 0000: AF0 0001: AF1 0010: AF2 0011: AF3

| 9.4. | .10  |        | AE | ernate<br>) | e fund | tion   | nigh | regis | ter (G | PIO    | (_AFI | RH) |      |         |    |
|------|------|--------|----|-------------|--------|--------|------|-------|--------|--------|-------|-----|------|---------|----|
| 31   | 30   | 29     | 28 | 27          | 26     | 25     | 24   | 23    | 22     | 21     | 20    | 19  | 18   | 17      | 10 |
|      | AFR1 | 5[3:0] |    |             | AFR1   | 4[3:0] |      |       | AFR1   | 3[3:0] |       |     | AFR1 | 12[3:0] |    |
| rw   | rw   | rw     | rw | rw          | rw     | rw     | rw   | rw    | rw     | rw     | rw    | rw  | rw   | rw      | n  |
| 15   | 14   | 13     | 12 | - 11        | 10     | 9      | 0    | ,     | 0      | 5      | 4     | 3   | 2    | 1       | 0  |
|      | AFR1 | 1[3:0] |    |             | AFR1   | 0[3:0] |      |       | AFR    | 9[3:0] |       |     | AFR  | 8[3:0]  |    |
| rw   | rw   | rw     | rw | rw          | rw     | rw     | rw   | rw    | rw     | rw     | rw    | rw  | rw   | rw      | n  |

|          | Table 1             | 14. Alternate fu | nctions selected | through GPIC | A_AFR regist | ers for port A |   |
|----------|---------------------|------------------|------------------|--------------|--------------|----------------|---|
| Pin name | AF0                 | AF1              | AF2              | AF3          | AF4          | AF5            | Γ |
| PA0      |                     | USART2_CTS       | TIM2_CH1_ETR     | TSC_G1_IO1   |              |                | Т |
| PA1      | EVENTOUT            | USART2_RTS       | TIM2_CH2         | TSC_G1_IO2   |              |                | Г |
| PA2      | TIM15_CH1           | USART2_TX        | TIM2_CH3         | TSC_G1_IO3   |              |                | Г |
| PA3      | TIM15_CH2           | USART2_RX        | TIM2_CH4         | TSC_G1_IO4   |              |                | Г |
| PA4      | SPI1_NSS, I2S1_WS   | USART2_CK        |                  | TSC_G2_IO1   | TIM14_CH1    |                | П |
| PA5      | SPI1_SCK, I2S1_CK   | CEC              | TIM2_CH1_ETR     | TSC_G2_IO2   |              |                | П |
| PA6      | SPI1_MISO, I2S1_MCK | TIM3_CH1         | TIM1_BKIN        | TSC_G2_IO3   |              | TIM16_CH1      | E |
| PA7      | SPI1_MOSI, I2S1_SD  | TIM3_CH2         | TIM1_CH1N        | TSC_G2_IO4   | TIM14_CH1    | TIM17_CH1      | E |
| PA8      | MCO                 | USART1_CK        | TIM1_CH1         | EVENTOUT     |              |                |   |
| PA9      | TIM15_BKIN          | USART1_TX        | TIM1_CH2         | TSC_G4_IO1   |              |                | П |
| PA10     | TIM17_BKIN          | USART1_RX        | TIM1_CH3         | TSC_G4_IO2   |              |                | П |
| PA11     | EVENTOUT            | USART1_CTS       | TIM1_CH4         | TSC_G4_IO3   |              |                | П |
| PA12     | EVENTOUT            | USART1_RTS       | TIM1_ETR         | TSC_G4_IO4   |              |                | П |
| PA13     | SWDIO               | IR_OUT           |                  |              |              |                | П |
| PA14     | SWCLK               | USART2_TX        |                  |              |              |                | П |
| PA15     | SPI1_NSS, I2S1_WS   | USART2_RX        | TIM2_CH1_ETR     | EVENTOUT     |              |                | I |

Extracted from the STM32F051 reference manual

Extracted from the STM32F051 datasheet

- Step 1: Enable clock on GPIO port A and USART1
- Step 2: Configure port pin as alternative function mode
- Step 3: Map PA9 to USART1\_Tx and PA10 to USART1\_Rx
  - Set AFR9 to '0001' in GPIOA\_AFRH

  - GPIOA -> AFR[1] |= GPIO\_AFRH\_PIN9\_AF\_0; // set bit 0 of AFR9[3:0]
  - GPIOA -> AFR[1] &= ~GPIO\_AFRH\_PIN9\_AF\_1; // clear bit 1 of AFR9[3:0]
  - GPIOA -> AFR[1] &= ~GPIO\_AFRH\_PIN9\_AF\_2; // clear bit 2 of AFR9[3:0]
  - GPIOA -> AFR[1] &= ~GPIO\_AFRH\_PIN9\_AF\_3; // clear bit 3 of AFR9[3:0]

- Step 1: Enable clock on GPIO port A and USART1
- Step 2: Configure port pin as alternative function mode
- Step 3: Map PA9 to USART1\_Tx and PA10 to USART1\_Rx
  - Set AFR10 to '0001' in GPIOA\_AFRH

  - GPIOA -> AFR[1] |= GPIO\_AFRH\_PIN10\_AF\_0; // set bit 0 of AFR10[3:0]
  - GPIOA -> AFR[1] &= ~GPIO\_AFRH\_PIN10\_AF\_1; // clear bit 1 of AFR10[3:0]
  - GPIOA -> AFR[1] &= ~GPIO\_AFRH\_PIN10\_AF\_2; // clear bit 2 of AFR10[3:0]
  - GPIOA -> AFR[1] &= ~GPIO\_AFRH\_PIN10\_AF\_3; // clear bit 3 of AFR10[3:0]

- Step 1: Enable clock on GPIO port A and USART1
- Step 2: Configure port pin as alternative function mode
- Step 3: Map PA9 to USART1\_Tx and PA10 to USART1\_Rx
- Step 4: Set length of data to 8-bits
  - Clear M0 (bit 12) in USART1\_CR1

Bit 12 M0: Word length

This bit determines the word length.

0: 1 Start bit, 8 Data bits, n Stop bit

1: 1 Start bit, 9 Data bits, n Stop bit

| 26.7  | '.1  | Со   | ntrol r | egist | er 1 (                                                      | USAI | RTx_( | CR1)  |      |        |        |    |    |      |    |  |
|-------|------|------|---------|-------|-------------------------------------------------------------|------|-------|-------|------|--------|--------|----|----|------|----|--|
| 31    | 30   | 29   | 28      | 27    | 26                                                          | 25   | 24    | 23    | 22   | 21     | 20     | 19 | 18 | 17   | 16 |  |
| Res.  | Res. | Res. | M1      | EOBIE | 26 25 24 23 22 21 20 19 18 17 16  RTOIE DEAT[4:0] DEDT[4:0] |      |       |       |      |        |        |    |    |      |    |  |
|       |      |      | rw      | rw    | rw                                                          | rw   | rw    | rw    | rw   | rw     | rw     | rw | rw | rw   | rw |  |
| 15    | 14   | 13   | 12      | 11    | 10                                                          | 9    | 8     | 7     | 6    | 5      | 4      | 3  | 2  | 1    | 0  |  |
| OVER8 | CMIE | MME  | MO      | WAKE  | PCE                                                         | PS   | PEIE  | TXEIE | TCIE | RXNEIE | IDLEIE | TE | RE | UESM | UE |  |
| rw    | rw   | rw   | rw      | rw    | rw                                                          | rw   | rw    | rw    | rw   | rw     | rw     | rw | rw | rw   | rw |  |

Extracted from the STM32F051 reference manual

- Step 1: Enable clock on GPIO port A and USART1
- Step 2: Configure port pin as alternative function mode
- Step 3: Map PA9 to USART1\_Tx and PA10 to USART1\_Rx
- Step 4: Set length of data to 8-bits
  - Clear M0 (bit 12) in USART1\_CR1

Bit 12 M0: Word length

This bit determines the word length.

0: 1 Start bit, 8 Data bits, n Stop bit

1: 1 Start bit, 9 Data bits, n Stop bit

USART1 -> CR1 &= ~USART\_CR1\_M; // clear M0 (bit 1

// clear M0 (bit 12) of USARTx\_CR1

| 26.7  | <b>7.1</b> | Со   | ntrol ı | regist | er 1 ( | USAI | RTx_( | CR1)     |      |        |        |    |          |      |    |
|-------|------------|------|---------|--------|--------|------|-------|----------|------|--------|--------|----|----------|------|----|
| 31    | 30         | 29   | 28      | 27     | 26     | 25   | 24    | 23       | 22   | 21     | 20     | 19 | 18       | 17   | 16 |
| Res.  | Res.       | Res. | M1      | EOBIE  | RTOIE  |      |       | DEAT[4:0 | ]    |        |        | [  | DEDT[4:0 | )]   |    |
|       |            |      | rw      | rw     | rw     | rw   | rw    | rw       | rw   | rw     | rw     | rw | rw       | rw   | rw |
| 15    | 14         | 13   | 12      | 11     | 10     | 9    | 8     | 7        | 6    | 5      | 4      | 3  | 2        | 1    | 0  |
| OVER8 | CMIE       | MME  | MO      | WAKE   | PCE    | PS   | PEIE  | TXEIE    | TCIE | RXNEIE | IDLEIE | TE | RE       | UESM | UE |
| rw    | rw         | rw   | rw      | rw     | rw     | rw   | rw    | rw       | rw   | rw     | rw     | rw | rw       | rw   | rw |
|       |            |      | _       |        |        |      | •     | •        |      |        |        |    |          |      |    |

Extracted from the STM32F051 reference manual

- Step 1: Enable clock on GPIO port A and USART1
- Step 2: Configure port pin as alternative function mode
- Step 3: Map PA9 to USART1\_Tx and PA10 to USART1\_Rx
- Step 4: Set length of data to 8-bits
- Step 5: Set baud rate to 115.2kbps
  - Write '48000000/115200' to USART1\_BRR

| 26.7 | .4   | Baud | d rate | regis | ster ( | USAF | RTx_E | BRR)   |      |      |      |      |      |      |      |
|------|------|------|--------|-------|--------|------|-------|--------|------|------|------|------|------|------|------|
| 31   | 30   | 29   | 28     | 27    | 26     | 25   | 24    | 23     | 22   | 21   | 20   | 19   | 18   | 17   | 16   |
| Res. | Res. | Res. | Res.   | Res.  | Res.   | Res. | Res.  | Res.   | Res. | Res. | Res. | Res. | Res. | Res. | Res. |
|      |      |      |        |       |        |      |       |        |      |      |      |      |      |      |      |
| 15   | 14   | 13   | 12     | 11    | 10     | 9    | 8     | 7      | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|      |      |      |        |       |        |      | BRR   | [15:0] |      |      |      |      |      |      |      |
| rw   | rw   | rw   | rw     | ΓW    | rw     | rw   | rw    | rw     | rw   | rw   | ΓW   | rw   | rw   | rw   | rw   |

Extracted from the STM32F051 reference manual

- Step 1: Enable clock on GPIO port A and USART1
- Step 2: Configure port pin as alternative function mode
- Step 3: Map PA9 to USART1\_Tx and PA10 to USART1\_Rx
- Step 4: Set length of data to 8-bits
- Step 5: Set baud rate to 115.2kbps
  - Write '48000000/115200' to USART1\_BRR

USART1 -> BRR = 48000000/115200; // f<sub>CLK</sub>/Baud\_rate sets baud rate to 115.2kbps // See Table 93 (page 663/914) of reference manual for more information

| 26.7 | .4   | Baud | d rate | regis | ster ( | USAF | RTx_E | BRR)   |      |      |      |      |      |      |      |  |
|------|------|------|--------|-------|--------|------|-------|--------|------|------|------|------|------|------|------|--|
| 31   | 30   | 29   | 28     |       |        |      |       |        |      |      |      |      |      |      |      |  |
| Res. | Res. | Res. | Res.   | Res.  | Res.   | Res. | Res.  | Res.   | Res. | Res. | Res. | Res. | Res. | Res. | Res. |  |
|      |      |      |        |       |        |      |       |        |      |      |      |      |      |      |      |  |
| 15   | 14   | 13   | 12     | 11    | 10     | 9    | 8     | 7      | 6    | 5    | 4    | 3    | 2    | 1    | 0    |  |
|      |      |      |        |       |        |      | BRR   | [15:0] |      |      |      |      |      |      |      |  |
| rw   | rw   | rw   | rw     | ΓW    | rw     | rw   | rw    | rw     | rw   | rw   | rw   | rw   | rw   | rw   | rw   |  |

- Step 1: Enable clock on GPIO port A and USART1
- Step 2: Configure port pin as alternative function mode
- Step 3: Map PA9 to USART1\_Tx and PA10 to USART1\_Rx
- Step 4: Set length of data to 8-bits
- Step 5: Set baud rate to 115.2kbps
- Step 6: No parity
  - Clear PCE (bit 10) in USART 1\_CR1

| 26.7  | 7.1  | Con  | trol r | egist | er 1 ( | USAI | RTx_( | CR1)     |      |        |        |    |          |      |    |
|-------|------|------|--------|-------|--------|------|-------|----------|------|--------|--------|----|----------|------|----|
| 31    | 30   | 29   | 28     | 27    | 26     | 25   | 24    | 23       | 22   | 21     | 20     | 19 | 18       | 17   | 16 |
| Res.  | Res. | Res. | M1     | EOBIE | RTOIE  |      |       | DEAT[4:0 | ]    |        |        | [  | DEDT[4:0 | ]    |    |
|       |      |      | rw     | rw    | rw     | rw   | rw    | rw       | rw   | rw     | rw     | rw | rw       | rw   | rw |
| 15    | 14   | 13   | 12     | 11    | 10     | 9    | 8     | 7        | 6    | 5      | 4      | 3  | 2        | 1    | 0  |
| OVER8 | CMIE | MME  | M0     | WAKE  | PCE    | PS   | PEIE  | TXEIE    | TCIE | RXNEIE | IDLEIE | TE | RE       | UESM | UE |
| rw    | rw   | rw   | rw     | rw    | rw     | rw   | rw    | rw       | rw   | rw     | rw     | rw | rw       | rw   | rw |
| -     | -    |      |        |       | •      |      | •     | •        |      |        |        |    | -        |      |    |

Extracted from the STM32F051 reference manual

- Step 1: Enable clock on GPIO port A and USART1
- Step 2: Configure port pin as alternative function mode
- Step 3: Map PA9 to USART1\_Tx and PA10 to USART1\_Rx
- Step 4: Set length of data to 8-bits
- Step 5: Set baud rate to 115.2kbps
- Step 6: No parity
  - Clear PCE (bit 10) in USART 1\_CR1

USART1 -> CR1 &= ~USART CR1 PCE; // no parity

| 26.7  | 7.1  | Con  | trol r | egist | er 1 ( | USAI | RTx_( | CR1)     |      |        |        |    |          |      |    |
|-------|------|------|--------|-------|--------|------|-------|----------|------|--------|--------|----|----------|------|----|
| 31    | 30   | 29   | 28     | 27    | 26     | 25   | 24    | 23       | 22   | 21     | 20     | 19 | 18       | 17   | 16 |
| Res.  | Res. | Res. | M1     | EOBIE | RTOIE  |      |       | DEAT[4:0 | ]    |        |        | [  | DEDT[4:0 | ]    |    |
|       |      |      | rw     | rw    | rw     | rw   | rw    | rw       | rw   | rw     | rw     | rw | rw       | rw   | rw |
| 15    | 14   | 13   | 12     | 11    | 10     | 9    | 8     | 7        | 6    | 5      | 4      | 3  | 2        | 1    | 0  |
| OVER8 | CMIE | MME  | M0     | WAKE  | PCE    | PS   | PEIE  | TXEIE    | TCIE | RXNEIE | IDLEIE | TE | RE       | UESM | UE |
| rw    | rw   | rw   | rw     | rw    | rw     | rw   | rw    | rw       | rw   | rw     | rw     | rw | rw       | rw   | rw |
| -     |      |      |        |       | •      |      | ·     | -        |      | -      |        |    |          |      |    |

Extracted from the STM32F051 reference manual

- Step 1: Enable clock on GPIO port A and USART1
- Step 2: Configure port pin as alternative function mode
- Step 3: Map PA9 to USART1\_Tx and PA10 to USART1\_Rx
- Step 4: Set length of data to 8-bits
- Step 5: Set baud rate to 115.2kbps
- Step 6: No parity
- Step 7: Set number of stop bits
  - Write '00' to STOP[1:0] (bits 13:12) in USART1\_CR2 for 1 stop bit

| 26.7 | .2       | Cont | rol re | giste | r 2 (L | JSAR  | Tx_C | R2)   |       |         |       |              |         |       |       |
|------|----------|------|--------|-------|--------|-------|------|-------|-------|---------|-------|--------------|---------|-------|-------|
| 31   | 30       | 29   | 28     | 27    | 26     | 25    | 24   | 23    | 22    | 21      | 20    | 19           | 18      | 17    | 16    |
|      | ADD[7:4] |      |        |       | ADD    | [3:0] |      | RTOEN | ABRMO | DD[1:0] | ABREN | MSBFI<br>RST | DATAINV | TXINV | RXINV |
| rw   | rw       | rw   | rw     | rw    | rw     | rw    | rw   | rw    | rw    | rw      | rw    | rw           | rw      | rw    | rw    |
| 15   | 14       | 13   | 12     | 11    | 10     | 9     | 8    | 7     | 6     | 5       | 4     | 3            | 2       | 1     | 0     |
| SWAP | LINEN    | STOR | P[1:0] | CLKEN | CPOL   | СРНА  | LBCL | Res.  | LBDIE | LBDL    | ADDM7 | Res.         | Res.    | Res.  | Res.  |
| rw   | rw       | rw   | rw     | rw    | rw     | rw    | rw   |       | rw    | rw      | rw    |              |         |       |       |

Extracted from the STM32F051 reference manual

- Step 1: Enable clock on GPIO port A and USART1
- Step 2: Configure port pin as alternative function mode
- Step 3: Map PA9 to USART1\_Tx and PA10 to USART1\_Rx
- Step 4: Set length of data to 8-bits
- Step 5: Set baud rate to 115.2kbps
- Step 6: No parity
- Step 7: Set number of stop bits
  - Write '00' to STOP[1:0] (bits 13:12) in USART1\_CR2 for 1 stop bit

```
USART1 -> CR2 &= ~USART_CR2_STOP; // 1 stop bit
```



- Step 1: Enable clock on GPIO port A and USART1
- Step 2: Configure port pin as alternative function mode
- Step 3: Map PA9 to USART1\_Tx and PA10 to USART1\_Rx
- Step 4: Set length of data to 8-bits
- Step 5: Set baud rate to 115.2kbps
- Step 6: No parity
- Step 7: Set number of stop bits
- Step 8: Enable USART1
  - Set UE (bit 0) in USART\_CR1

```
USART1 -> CR1 |= USART CR1 UE; // enable USART1
```

- Step 1: Enable clock on GPIO port A and USART1
- Step 2: Configure port pin as alternative function mode
- Step 3: Map PA9 to USART1\_Tx and PA10 to USART1\_Rx
- Step 4: Set length of data to 8-bits
- Step 5: Set baud rate to 115.2kbps
- Step 6: No parity
- Step 7: Set number of stop bits
- Step 8: Enable USART1
- Step 9: Enable USART1\_TX
  - Set TE (bit 3) in USART\_CR1

```
USART1 -> CR1 |= USART_CR1_TE; // enable USART1_TX
```

- Step 1: Enable clock on GPIO port A and USART1
- Step 2: Configure port pin as alternative function mode
- Step 3: Map PA9 to USART1\_Tx and PA10 to USART1\_Rx
- Step 4: Set length of data to 8-bits
- Step 5: Set baud rate to 115.2kbps
- Step 6: No parity
- Step 7: Set number of stop bits
- Step 8: Enable USART1
- Step 9: Enable USART1\_TX
- Step 10: Enable USART1\_RX
  - Set RE (bit 2) in USART\_CR1

```
void init_USART1(void)
RCC -> AHBENR |= RCC_AHBENR_GPIOAEN;
           // enable clock PORT A
GPIOA -> MODER |= GPIO_MODER_MODER9_1; // set PA9 to AF mode
GPIOA -> MODER |= GPIO MODER MODER10 1; // set PA10 to AF mode
```

```
GPIOA -> AFR[1] |= GPIO_AFRH_PIN9_AF_0;
                                             // set bit 0 of AFR9[3:0]
GPIOA -> AFR[1] &= ~GPIO AFRH PIN9 AF 1;
                                             // clear bit 1 of AFR9[3:0]
GPIOA -> AFR[1] &= ~GPIO_AFRH_PIN9_AF_2;
                                             // clear bit 2 of AFR9[3:0]
GPIOA -> AFR[1] &= ~GPIO_AFRH_PIN9_AF_3;
                                             // clear bit 3 of AFR9[3:0]
GPIOA -> AFR[1] |= GPIO_AFRH_PIN10_AF_0;
                                              // set bit 0 of AFR10[3:0]
GPIOA -> AFR[1] &= ~GPIO_AFRH_PIN10_AF_1;
                                             // clear bit 1 of AFR10[3:0]
GPIOA -> AFR[1] &= ~GPIO AFRH PIN10 AF 2;
                                             // clear bit 2 of AFR10[3:0]
GPIOA -> AFR[1] &= ~GPIO_AFRH_PIN10_AF_3; // clear bit 3 of AFR10[3:0]
USART1 -> CR1 &= ~USART CR1 M;
                                        // clear M0 (bit 12) of USARTx_CR1
USART1 -> CR1 |= USART_CR1_RE;
                                         // enable USART1_RX
                                    // f<sub>CLK</sub>/Baud_rate sets baud rate to 115.2kbps
USART1 -> BRR = 48000000/115200;
USART1 -> CR1 &= ~USART CR1 PCE;
                                        // no parity
USART1 -> CR2 &= ~USART_CR2_STOP;
                                      // 1 stop bit
USART1 -> CR1 |= USART_CR1_UE;
                                       // enable USART1
USART1 -> CR1 |= USART_CR1_TE;
                                       // enable USART1_TX
USART1 -> CR1 |= USART_CR1_RE;
                                       // enable USART1 RX
```

# UART and RS-232 to program the STM32F0 (device A)

## Steps to program the STM32F0 (device A) to transmit data in polling mode

#### **Device A transmits data to Device B**



[taken from "Mastering STM32" by Carmine Noviello]

Step 1: Write data to transmit to the USART1\_TDR

Bits 8:0 TDR[8:0]: Transmit data value

Contains the data character to be transmitted.

When transmitting with the parity enabled (PCE bit set to 1 in the USARTx\_CR1 register), the value written in the MSB (bit 7 or bit 8 depending on the data length) has no effect because it is replaced by the parity.

Note: This register must be written only when TXE=1.



Step 1: Write data to transmit to the USART1\_TDR

```
unsigned char DataToTx = 'c'; // define a variable to store data to transmit USART1 -> TDR = DataToTx; // write character 'c' to the USART1_TDR
```

| 26.7. | .11  | Tran | smit ( | data ı | egist | er (l | JSAR | Tx_T | DR)  |      |          |      |      |      |      |
|-------|------|------|--------|--------|-------|-------|------|------|------|------|----------|------|------|------|------|
| 31    | 30   | 29   | 28     | 27     | 26    | 25    | 24   | 23   | 22   | 21   | 20       | 19   | 18   | 17   | 16   |
| Res.  | Res. | Res. | Res.   | Res.   | Res.  | Res.  | Res. | Res. | Res. | Res. | Res.     | Res. | Res. | Res. | Res. |
|       |      |      |        |        |       |       |      |      |      |      |          |      |      |      |      |
|       |      |      |        |        |       |       |      |      |      |      |          |      |      |      |      |
| 15    | 14   | 13   | 12     | 11     | 10    | 9     | 8    | 7    | 6    | 5    | 4        | 3    | 2    | 1    | 0    |
| Res.  | Res. | Res. | Res.   | Res.   | Res.  | Res.  |      |      |      |      | TDR[8:0] |      |      |      |      |
|       |      |      |        |        |       |       | rw   | rw   | rw   | rw   | rw       | rw   | rw   | rw   | rw   |
| -     |      | •    |        |        |       |       | '    | •    |      |      |          |      |      | •    |      |

Step 1: Write data to transmit to the USART1\_TDR

```
unsigned char DataToTx = 'c'; // define a variable to store data to transmit USART1 -> TDR = DataToTx; // write character 'c' to the USART1_TDR
```

- Step 2: Wait for data to be transmitted
  - TC (bit 6) in USART\_ISR goes low when transmitting data

| 26.7.8 Interrupt & status register (USARTx_ISR) |            |                    |                                    |                                               |                                                          |                                                                    |                                                                              |                                                                                   |                                                                     |                                                                        |                                                                           |                                                                              |                                                                                 |                                                                                    |
|-------------------------------------------------|------------|--------------------|------------------------------------|-----------------------------------------------|----------------------------------------------------------|--------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| 30                                              | 29         | 28                 | 27                                 | 26                                            | 25                                                       | 24                                                                 | 23                                                                           | 22                                                                                | 21                                                                  | 20                                                                     | 19                                                                        | 18                                                                           | 17                                                                              | 16                                                                                 |
| Res.                                            | Res.       | Res.               | Res.                               | Res.                                          | Res.                                                     | Res.                                                               | Res.                                                                         | RE<br>ACK                                                                         | TE<br>ACK                                                           | WUF                                                                    | RWU                                                                       | SBKF                                                                         | CMF                                                                             | BUSY                                                                               |
|                                                 |            |                    |                                    |                                               |                                                          |                                                                    |                                                                              | r                                                                                 | r                                                                   | r                                                                      | r                                                                         | r                                                                            | r                                                                               | r                                                                                  |
| 14                                              | 13         | 12                 | 11                                 | 10                                            | 9                                                        | 8                                                                  | 7                                                                            | 6                                                                                 | 5                                                                   | 4                                                                      | 3                                                                         | 2                                                                            | 1                                                                               | 0                                                                                  |
| ABRE                                            | Res        | EOBF               | RTOF                               | CTS                                           | CTSIF                                                    | LBDF                                                               | TXE                                                                          | TC                                                                                | RXNE                                                                | IDLE                                                                   | ORE                                                                       | NF                                                                           | FE                                                                              | PE                                                                                 |
| r                                               |            | r                  | r                                  | r                                             | r                                                        | r                                                                  | r                                                                            | r                                                                                 | r                                                                   | r                                                                      | r                                                                         | r                                                                            | r                                                                               | r                                                                                  |
|                                                 | 30<br>Res. | 30 29<br>Res. Res. | 30 29 28  Res. Res. Res.  14 13 12 | 30 29 28 27  Res. Res. Res. Res.  14 13 12 11 | 30 29 28 27 26  Res. Res. Res. Res. Res.  14 13 12 11 10 | 30 29 28 27 26 25  Res. Res. Res. Res. Res. Res.  14 13 12 11 10 9 | 30 29 28 27 26 25 24  Res. Res. Res. Res. Res. Res. Res.  14 13 12 11 10 9 8 | 30 29 28 27 26 25 24 23  Res. Res. Res. Res. Res. Res. Res.  14 13 12 11 10 9 8 7 | 30 29 28 27 26 25 24 23 22  Res. Res. Res. Res. Res. Res. Res. Res. | 30 29 28 27 26 25 24 23 22 21  Res. Res. Res. Res. Res. Res. Res. Res. | 30 29 28 27 26 25 24 23 22 21 20  Res. Res. Res. Res. Res. Res. Res. Res. | 30 29 28 27 26 25 24 23 22 21 20 19  Res. Res. Res. Res. Res. Res. Res. Res. | 30 29 28 27 26 25 24 23 22 21 20 19 18  Res. Res. Res. Res. Res. Res. Res. Res. | 30 29 28 27 26 25 24 23 22 21 20 19 18 17  Res. Res. Res. Res. Res. Res. Res. Res. |

Step 1: Write data to transmit to the USART1\_TDR

```
unsigned char DataToTx = 'c'; // define a variable to store data to transmit USART1 -> TDR = DataToTx; // write character 'c' to the USART1_TDR
```

- Step 2: Wait for data to be transmitted
  - TC (bit 6) in USART\_ISR goes low when transmitting data

while((USART1 -> ISR & USART\_ISR\_TC) == 0); // exits loop when TC is high

| 26.7.8 Interrupt & status register (USARTx_ISR) |      |      |      |      |      |       |      |      |           |           |      |     |      |     |      |
|-------------------------------------------------|------|------|------|------|------|-------|------|------|-----------|-----------|------|-----|------|-----|------|
| 31                                              | 30   | 29   | 28   | 27   | 26   | 25    | 24   | 23   | 22        | 21        | 20   | 19  | 18   | 17  | 16   |
| Res.                                            | Res. | Res. | Res. | Res. | Res. | Res.  | Res. | Res. | RE<br>ACK | TE<br>ACK | WUF  | RWU | SBKF | CMF | BUSY |
|                                                 |      |      |      |      |      |       |      |      | r         | r         | r    | г   | r    | r   | r    |
| 15                                              | 14   | 13   | 12   | 11   | 10   | 9     | 8    | 7    | 6         | 5         | 4    | 3   | 2    | 1   | 0    |
| ABRF                                            | ABRE | Res  | EOBF | RTOF | CTS  | CTSIF | LBDF | TXE  | TC        | RXNE      | IDLE | ORE | NF   | FE  | PE   |
| r                                               | r    |      | r    | r    | г    | r     | г    | г    | r         | r         | r    | г   | r    | r   | r    |
|                                                 |      |      |      |      |      |       |      |      |           |           |      |     |      |     |      |

```
unsigned char DataToTx = 'c'; // define a variable to store data to transmit USART1 -> TDR = DataToTx; // write character 'c' to the USART1_TDR while((USART1 -> ISR & USART_ISR_TC) == 0); // wait: transmission complete
```

| 26.7.11 Transmit data register (USARTx_TDR) |            |                    |                            |                                    |                                       |                                                               |                                                                                                        |                                                                                                                       |                                                                                                                            |                                                                        |                                                                           |                                                                              |                                                                                 |                                                                                    |  |  |
|---------------------------------------------|------------|--------------------|----------------------------|------------------------------------|---------------------------------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--|--|
| 30                                          | 29         | 28                 | 27                         | 26                                 | 25                                    | 24                                                            | 23                                                                                                     | 22                                                                                                                    | 21                                                                                                                         | 20                                                                     | 19                                                                        | 18                                                                           | 17                                                                              | 16                                                                                 |  |  |
| Res.                                        | Res.       | Res.               | Res.                       | Res.                               | Res.                                  | Res.                                                          | Res.                                                                                                   | Res.                                                                                                                  | Res.                                                                                                                       | Res.                                                                   | Res.                                                                      | Res.                                                                         | Res.                                                                            | Res.                                                                               |  |  |
|                                             |            |                    |                            |                                    |                                       |                                                               |                                                                                                        |                                                                                                                       |                                                                                                                            |                                                                        |                                                                           |                                                                              |                                                                                 |                                                                                    |  |  |
|                                             |            |                    |                            |                                    |                                       | <del> </del>                                                  | _                                                                                                      | _                                                                                                                     | _                                                                                                                          |                                                                        | _                                                                         | _                                                                            |                                                                                 |                                                                                    |  |  |
| 14                                          | . 13       | 12                 | 11                         | 10                                 | . 9                                   | . 8                                                           | 7                                                                                                      | 6                                                                                                                     | 5                                                                                                                          | 4                                                                      | 3                                                                         | 2                                                                            | 1                                                                               | 0                                                                                  |  |  |
| Res.                                        | Res.       | Res.               | Res.                       | Res.                               | Res.                                  |                                                               | TDR[8:0]                                                                                               |                                                                                                                       |                                                                                                                            |                                                                        |                                                                           |                                                                              |                                                                                 |                                                                                    |  |  |
|                                             |            |                    |                            |                                    |                                       | rw                                                            | rw                                                                                                     | rw                                                                                                                    | rw                                                                                                                         | rw                                                                     | rw                                                                        | rw                                                                           | rw                                                                              | rw                                                                                 |  |  |
|                                             | 30<br>Res. | 30 29<br>Res. Res. | 30 29 28<br>Res. Res. Res. | 30 29 28 27<br>Res. Res. Res. Res. | 30 29 28 27 26<br>Res. Res. Res. Res. | 30 29 28 27 26 25  Res. Res. Res. Res. Res.  14 13 12 11 10 9 | 30 29 28 27 26 25 24  Res. Res. Res. Res. Res. Res.  14 13 12 11 10 9 8  Res. Res. Res. Res. Res. Res. | 30 29 28 27 26 25 24 23  Res. Res. Res. Res. Res. Res. Res.  14 13 12 11 10 9 8 7  Res. Res. Res. Res. Res. Res. Res. | 30 29 28 27 26 25 24 23 22  Res. Res. Res. Res. Res. Res. Res.  14 13 12 11 10 9 8 7 6  Res. Res. Res. Res. Res. Res. Res. | 30 29 28 27 26 25 24 23 22 21  Res. Res. Res. Res. Res. Res. Res. Res. | 30 29 28 27 26 25 24 23 22 21 20  Res. Res. Res. Res. Res. Res. Res. Res. | 30 29 28 27 26 25 24 23 22 21 20 19  Res. Res. Res. Res. Res. Res. Res. Res. | 30 29 28 27 26 25 24 23 22 21 20 19 18  Res. Res. Res. Res. Res. Res. Res. Res. | 30 29 28 27 26 25 24 23 22 21 20 19 18 17  Res. Res. Res. Res. Res. Res. Res. Res. |  |  |

# UART and RS-232 Steps to program the STM32F0 (device A) to receive data in polling mode

#### **Device A receives data from Device B**



R. Verrinder Y. Abdul Gaffar

Embedded Systems II - EEE3096

# UART and the RS-232 Steps for receiving data: STM32F051

- Step 1: Wait for data to be received
  - When received data is ready to be read, then RXNE (bit 5) in USART\_ISR goes high
    - RXNE == 0; // data not received
    - RXNE == 1; // data received

#### Bit 5 RXNE: Read data register not empty

This bit is set by hardware when the content of the RDR shift register has been transferred to the USARTx\_RDR register. It is cleared by a read to the USARTx\_RDR register. The RXNE flag can also be cleared by writing 1 to the RXFRQ in the USARTx\_RQR register. An interrupt is generated if RXNEIE=1 in the USARTx\_CR1 register.

0: Data is not received

1: Received data is ready to be read.

| 26.7.8 Interrupt & status register (USARTx_ISR) |      |      |      |      |      |       |      |      |           |           |      |     |      |     |      |
|-------------------------------------------------|------|------|------|------|------|-------|------|------|-----------|-----------|------|-----|------|-----|------|
| 31                                              | 30   | 29   | 28   | 27   | 26   | 25    | 24   | 23   | 22        | 21        | 20   | 19  | 18   | 17  | 16   |
| Res.                                            | Res. | Res. | Res. | Res. | Res. | Res.  | Res. | Res. | RE<br>ACK | TE<br>ACK | WUF  | RWU | SBKF | CMF | BUSY |
|                                                 |      |      |      |      |      |       |      |      | r         | r         | r    | r   | r    | г   | r    |
| 15                                              | 14   | 13   | 12   | 11   | 10   | 9     | 8    | 7    | 6         | 5         | 4    | 3   | 2    | 1   | 0    |
| ABRF                                            | ABRE | Res  | EOBF | RTOF | CTS  | CTSIF | LBDF | TXE  | TC        | RXNE      | IDLE | ORE | NF   | FE  | PE   |
| Г                                               | г    |      | г    | r    | Г    | r     | г    | Г    | Г         | r         | г    | г   | r    | Г   | г    |
|                                                 |      |      |      |      |      |       |      |      |           |           |      |     |      |     |      |

# UART and the RS-232 Steps for receiving data: STM32F051

- Step 1: Wait for data to be received
  - When received data is ready to be read, then RXNE (bit 5) in USART\_ISR goes high
    - RXNE == 0; // data not received
    - RXNE == 1; // data received

while((USART1 -> ISR & USART\_ISR\_RXNE) == 0); // exits loop when data is // received

| 26.7.8 Interrupt & status register (USARTx_ISR) |      |      |      |      |      |       |      |      |           |           |      |     |      |     |      |
|-------------------------------------------------|------|------|------|------|------|-------|------|------|-----------|-----------|------|-----|------|-----|------|
| 31                                              | 30   | 29   | 28   | 27   | 26   | 25    | 24   | 23   | 22        | 21        | 20   | 19  | 18   | 17  | 16   |
| Res.                                            | Res. | Res. | Res. | Res. | Res. | Res.  | Res. | Res. | RE<br>ACK | TE<br>ACK | WUF  | RWU | SBKF | CMF | BUSY |
|                                                 |      |      |      |      |      |       |      |      | r         | r         | r    | г   | r    | г   | r    |
| 15                                              | 14   | 13   | 12   | 11   | 10   | 9     | 8    | 7    | 6         | 5         | 4    | 3   | 2    | 1   | 0    |
| ABRF                                            | ABRE | Res  | EOBF | RTOF | CTS  | CTSIF | LBDF | TXE  | TC        | RXNE      | IDLE | ORE | NF   | FE  | PE   |
| г                                               | г    |      | r    | r    | Г    | г     | Г    | г    | г         | r         | r    | Г   | r    | г   | r    |
|                                                 |      |      |      |      |      |       |      |      |           |           |      |     |      |     |      |

# UART and the RS-232 Steps for receiving data: STM32F051

- Step 1: Wait for data to be received
- Step 2: Store received data into a variable

```
unsigned char DataRx; // define a variable to store data received

DataRx = USART1 -> RDR; // store received data into 'DataRx' variable
```

| 26.7 | .10  | Rece | eive d | lata re | egiste | er (US | SART     | x_RD | R)   |      |      |      |      |      |      |  |
|------|------|------|--------|---------|--------|--------|----------|------|------|------|------|------|------|------|------|--|
| 31   | 30   | 29   | 28     | 27      | 26     | 25     | 24       | 23   | 22   | 21   | 20   | 19   | 18   | 17   | 16   |  |
| Res. | Res. | Res. | Res.   | Res.    | Res.   | Res.   | Res.     | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. |  |
|      |      |      |        |         |        |        |          |      |      |      |      |      |      |      |      |  |
| 15   | 14   | 13   | 12     | 11      | 10     | 9      | 8        | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |  |
| Res. | Res. | Res. | Res.   | Res.    | Res.   | Res.   | RDR[8:0] |      |      |      |      |      |      |      |      |  |
|      |      |      |        |         |        |        | г        | r    | r    | r    | r    | Г    | r    | Г    | r    |  |

Extracted from the STM32F051 reference manual

#### UART and the RS-232 C code for receiving data: STM32F051

- Step 1: Wait for data to be received
- Step 2: Store received data into a variable

```
unsigned char DataRx; // define a variable to store data received

while((USART1 -> ISR & USART_ISR_RXNE) == 0); // exits loop when data is

// received
```

DataRx = USART1 -> RDR; // store received data into 'DataRx' variable

