# 5.0 A throttle control H-bridge

Rev. 6.0 — 10 September 2018

Data sheet: technical data

## 1 General description

The 33932 is a monolithic H-bridge power IC in a robust thermally enhanced package. The 33932 has two independent monolithic H-bridge power ICs in the same package. They are designed primarily for automotive electronic throttle control, but are applicable to any low voltage DC servo motor control application within the current and voltage limits stated in this specification. It meets the stringent requirements of automotive applications and is fully AEC-Q100 grade 1 qualified.

Each H-bridge in the 33932 is able to control inductive loads with currents up to 5.0~A peak. RMS current capability is subject to the degree of heat sinking provided to the device package. Internal peak-current limiting (regulation) is activated at load currents above  $6.5~A \pm 1.5~A$ . Output loads can be pulse-width modulated at frequencies up to 11~kHz. A load current feedback feature provides a proportional (0.24~% of the load current) current output suitable for monitoring by a microcontroller's A/D input. A status flag output reports undervoltage, overcurrent and overtemperature fault conditions.

Two independent inputs provide polarity control of two half-bridge totem pole outputs. Two independent disable inputs are provided to force the H-bridge outputs to 3-state (high-impedance OFF state).



# Features and benefits

- 8.0 to 28 V continuous operation (transient operation from 5.0 to 40 V)
- 235 m $\Omega$  maximum R<sub>DS(on)</sub> @ T<sub>J</sub> = 150 °C (each H-bridge MOSFET)
- 3.0 V and 5.0 V TTL / CMOS logic compatible inputs
- Output short-circuit protection (short to VPWR or GND)
- · Overcurrent limiting (regulation) via internal constant-off-time PWM
- · Temperature dependent current limit threshold reduction
- All inputs have an internal source/sink to define the default (floating input) state



### 5.0 A throttle control H-bridge

- Sleep mode with current draw < 50 μA (each half with inputs floating or set to match default logic states)
- AEC-Q100 grade 1 qualified

# 3 Applications

- Electronic throttle control (ETC)
- Exhaust gas recirculation (EGR)
- · Turbo flap control
- Industrial and medical pumps
- Stepper motor control
- · Dual motor drive

# 4 Ordering information

**Table 1. Ordering information** 

| Type number [1] | Package |                                                                                                                   |                                                               |           |  |  |  |  |
|-----------------|---------|-------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----------|--|--|--|--|
|                 | Name    | Description                                                                                                       | Operating temperature                                         | Version   |  |  |  |  |
| MC33932VW       | HSOP44  | HSOP44, plastic, thermal enhanced small outline package; 44 terminals; 0.65 mm pitch; 15.9 mm x 11 mm x 3 mm body | T. = =40 °C to 125 °C                                         | SOT1305-2 |  |  |  |  |
| MC33932EK       | HSOP54  | HSOP54, plastic, heat sink small outline package; 54 terminals; 0.65 mm pitch; 17.9 mm x 7.5 mm x 2.65 mm body    | $T_A = -40 ^{\circ}\text{C} \text{ to } 125 ^{\circ}\text{C}$ | SOT1747-4 |  |  |  |  |

<sup>[1]</sup> To order parts in tape and reel, add the R2 suffix to the part number.

5.0 A throttle control H-bridge

# 5 Block diagram



5.0 A throttle control H-bridge

# 6 Pinning information

### 6.1 Pinning



### 5.0 A throttle control H-bridge



### 6.2 Pin description

For functional description of each pin, see Section 7.2 "Functional pin description".

Table 2. Pin description

| Symbol | Pin HSOP<br>(VW) | Pin SOICW-EP<br>(EK) | Function      | Name                          | Description                                                                                                                                           |
|--------|------------------|----------------------|---------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| D1     | 1                | 3                    | Logic input   | Disable input 1 (active high) | When D1 is logic high, both OUT1 and OUT2 are 3-stated. Schmitt trigger input with ~80 μA source so default condition = disabled.                     |
| FBA    | 2                | 4                    | Analog output | Feedback                      | H-bridge A load current feedback output provides ground referenced 0.24 % of the high-side output current (tie to GND through a resistor if not used) |

MC33932

| Symbol | Pin HSOP<br>(VW)      | Pin SOICW-EP<br>(EK) | Function                     | Name                          | Description                                                                                                                                                                                                                                        |
|--------|-----------------------|----------------------|------------------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EN/D2  | 3                     | 5                    | Logic input                  | Enable input                  | When EN/ $\overline{D2}$ is logic high, the H-bridge A is operational. When EN/ $\overline{D2}$ is logic low, the H-bridge A outputs are 3-stated and placed in Sleep mode (logic input with ~ 80 $\mu$ A sink so default condition = Sleep mode). |
| VPWRA  | 4, 5, 6, 39, 40       | 1, 9, 46, 53         | Power input                  | Positive power supply         | These pins must be connected together physically as close as possible and directly soldered down to a wide, thick, low resistance supply plane on the PCB.                                                                                         |
| OUT1   | 7, 8, 9               | 10, 11               | Power output                 | H-bridge output<br>1          | H-bridge A source of HS1 and drain LS1                                                                                                                                                                                                             |
| PGNDA  | 10, 11, 34, 35        | 12, 13, 42, 43       | Power ground                 | Power ground                  | High-current power ground pins must be connected together physically as close as possible and directly soldered down to a wide, thick, low resistance ground plane on the PCB. PGNDA should be connected to PGNDB with a low-impedance path.       |
| PGNDB  | 12, 13, 32, 33        | 15, 16, 39, 40       | Power ground                 | Power ground                  | High-current power ground pins must be connected together physically as close as possible and directly soldered down to a wide, thick, low resistance ground plane on the PCB. PGNDB should be connected to PGNDA with a low-impedance path.       |
| OUT4   | 14, 15, 16            | 17, 18               | Power output                 | H-bridge output<br>4          | H-bridge B source of HS2 and drain of LS2                                                                                                                                                                                                          |
| VPWRB  | 17, 18, 26, 27,<br>28 | 19, 26, 28, 36       | Power input                  | Positive power supply         | These pins must be connected together physically as close as possible and directly soldered down to a wide, thick, low resistance supply plane on the PCB.                                                                                         |
| ССРВ   | 19                    | 20                   | Analog output                | Charge pump capacitor         | External reservoir capacitor connection for H-bridge B internal charge pump; connected to VPWRB. Allowable values are 30 nF to 100 nF [1]                                                                                                          |
| IN4    | 20                    | 23                   | Logic input                  | Input 4                       | Logic input control of OUT4                                                                                                                                                                                                                        |
| IN3    | 21                    | 24                   | Logic input                  | Input 3                       | Logic input control of OUT3                                                                                                                                                                                                                        |
| SFB    | 22                    | 25                   | Logic output -<br>open drain | Status flag B (active low)    | H-bridge B open drain active low Status flag output (requires an external pull-up resistor to $V_{DD}$ . Maximum permissible load current < 0.5 mA. Maximum $V_{SFLOW}$ < 0.4 V at 0.3 mA. Maximum permissible pull-up voltage < 7.0 V.            |
| D3     | 23                    | 30                   | Logic input                  | Disable input 3 (active high) | When D3 is logic high, both OUT3 and OUT4 are 3-stated. Schmitt trigger input with ~80 μA source so default condition = disabled.                                                                                                                  |

| Symbol         | Pin HSOP<br>(VW) | Pin SOICW-EP<br>(EK)                                                    | Function                     | Name                        | Description                                                                                                                                                                                                                                       |
|----------------|------------------|-------------------------------------------------------------------------|------------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FBB            | 24               | 31                                                                      | Analog output                | Feedback B                  | H-bridge B load current feedback output<br>provides ground referenced 0.24 % of<br>the high-side output current (tie to GND<br>through a resistor if not used)                                                                                    |
| EN/D4          | 25               | 32                                                                      | Logic input                  | Enable input                | When EN/D4 is logic high, H-bridge B is operational. When EN/D4 is logic low, the H-bridge B outputs are 3-stated and H-bridge B is placed in Sleep mode (logic input with ~ 80 µA sink so default condition = Sleep mode).                       |
| OUT3           | 29, 30, 31       | 37, 38                                                                  | Power output                 | H-bridge output 3           | H-bridge B source of HS1 and drain of LS1                                                                                                                                                                                                         |
| OUT2           | 36, 37, 38       | 44, 45                                                                  | Power output                 | H-bridge output 2           | H-bridge A source of HS2 and drain of LS2                                                                                                                                                                                                         |
| CCPA           | 41               | 47                                                                      | Analog output                | Charge pump capacitor       | External reservoir capacitor connection for H-bridge B internal charge pump; connected to VPWRB. Allowable values are 30 nF to 100 nF. [1]                                                                                                        |
| IN2            | 42               | 50                                                                      | Logic input                  | Input 2                     | Logic input control of OUT2                                                                                                                                                                                                                       |
| IN1            | 43               | 51                                                                      | Logic input                  | Input 1                     | Logic input control of OUT1; e.g., when IN1 is logic high, OUT1 is set to VPWRA, and when IN1 is logic low, OUT1 is set to PGNDA. Schmitt trigger input with $\sim$ 80 $\mu$ A source so default condition = OUT1 high.                           |
| SFA            | 44               | 52                                                                      | Logic output -<br>open drain | Status flag<br>(active low) | H-bridge A open drain active low status flag output requires an external pull-up resistor to $V_{DD}$ . Maximum permissible load current < 0.5 mA. Maximum $V_{\overline{SFLOW}}$ < 0.4 V at 0.3 mA. Maximum permissible pull-up voltage < 7.0 V. |
| AGNDA<br>AGNDB | TAB              | 54<br>27                                                                | Analog ground                | Analog signal ground        | The low-current analog signal ground must be connected to PGND via low-impedance path (<10 m $\Omega$ , 0 Hz to 20 kHz)                                                                                                                           |
| n.c.           | n.a.             | 2, 6, 7, 8, 14,<br>21, 22, 29, 33,<br>31, 32, 33, 34,<br>35, 41, 48, 49 | None                         | not connected               | These pins have no electrical connection or function                                                                                                                                                                                              |
| EP             | n.a.             | EP                                                                      | Thermal pad                  | Exposed pad                 | Exposed TAB is also the main heat sinking path for the device and must be connected to ground                                                                                                                                                     |

<sup>[1]</sup> This capacitor is required for proper performance of the device.

5.0 A throttle control H-bridge

# 7 Functional description

#### 7.1 Introduction

The 33932 has two identical H-bridge drivers in the same package. The only connection that is shared internally is the analog ground (AGND). This description is given for the H-bridge A half of the total device. However, the H-bridge B half exhibits identical behavior.

Numerous protection and operational features (speed, torque, direction, dynamic breaking, PWM control, and closed-loop control) make the 33932 a very attractive, cost-effective solution for controlling a broad range of small DC motors. The 33932 outputs are capable of supporting peak DC load currents of up to 5.0 A from a 28 V  $V_{PWR}$  source. An internal charge pump and gate drive circuitry are provided that can support external PWM frequencies up to 11 kHz.

The 33932 has an analog feedback (current mirror) output pin (the FB pin) that provides a constant-current source ratioed to the active high-side MOSFETs' current. This can be used to provide real time monitoring of output current to facilitate closed-loop operation for motor speed/torque control, or for the detection of openload conditions.

Two independent inputs, IN1 and IN2, provide control of the two totem-pole half-bridge outputs. Two independent disable inputs, D1 and EN/D2, provide the means to force the H-bridge outputs to a high-impedance state (all H-bridges switch OFF). The EN/D2 pin also controls an enable function that allows the IC to be placed in a power conserving Sleep mode.

The 33932 has output current limiting (via constant OFF time PWM current regulation), output short-circuit detection with latch-off, and overtemperature detection with latch-off. Once the device is latched-off due to a fault condition, either of the disable inputs (D1 or  $EN/\overline{D2}$ ), or  $V_{PWR}$  must be toggled to clear the status flag.

Current limiting (load current regulation) is accomplished by a constant OFF time PWM method using current limit threshold triggering. The current limiting scheme is unique in that it incorporates a junction temperature dependent current limit threshold. This means that the current limit threshold is reduced to around 4.2 A as the junction temperature increases above 160 °C. When the temperature is above 175 °C, overtemperature shutdown (latch-off) occurs. This combination of features allows the device to continue operating for short periods of time (< 30 seconds) with unexpected loads, while still retaining adequate protection for both the device and the load.

## 7.2 Functional pin description

### 7.2.1 Power ground and analog ground (PGND and AGND)

The power and analog ground pins should be connected together with a very low-impedance connection.

### 7.2.2 Positive power supply (VPWR)

VPWR pins are the power supply inputs to the device. All VPWR pins must be connected together on the printed circuit board with traces as short as possible, offering as low-impedance as possible between pins.

MC33932

5.0 A throttle control H-bridge

### 7.2.3 Status flag (SF)

This pin is the device fault status output. This output is an active low open drain structure requiring a pull-up resistor to  $V_{DD}$ . The maximum  $V_{DD}$  is < 7.0 V. See <u>Table 7</u> for the  $\overline{SF}$  output status definition.

### 7.2.4 Input 1, 2 and Disable input 1 (IN1, IN2, and D1)

These pins are input control pins used to control the outputs. These pins are 3.0 V/ 5.0 V CMOS-compatible inputs with hysteresis. IN1 and IN2 independently control OUT1 and OUT2, respectively. D1 input is used to 3-state disable the H-bridge outputs.

When D1 is set (D1 = logic high) in the disable state, outputs OUT1 and OUT2 are both 3-state disabled; however, the rest of the device circuitry is fully operational and the supply  $I_{PWR(STANDBY)}$  current is reduced to a few mA. See <u>Table 5</u>.

## 7.2.5 H-bridge output (OUT1, OUT2)

These pins are the outputs of the H-bridge with integrated freewheeling diodes. The bridge output is controlled using the IN1, IN2, D1, and  $EN/\overline{D2}$  inputs. The outputs have PWM current limiting above the  $I_{LIM}$  threshold. The outputs also have thermal shutdown (3-state latch-off) with hysteresis as well as short-circuit latch-off protection.

A disable timer (time  $t_B$ ) is incorporated to distinguish between load currents higher than the  $I_{LIM}$  threshold and short-circuit currents. This timer is activated at each output transition.

### 7.2.6 Charge pump capacitor (CCP)

This pin is the charge pump output pin and connection for the external charge pump reservoir capacitor. The allowable value is from 30 nF to 100 nF.

This capacitor must be connected from the CCP pin to the VPWR pin. The device cannot operate properly without the external reservoir capacitor.

## 7.2.7 Enable input/Disable input 2 (EN/\overline{D2})

The  $EN/\overline{D2}$  pin performs the same function as D1 pin, when it goes to a logic low, the outputs are immediately 3-stated. It is also used to place the device in a Sleep mode so as to consume very low currents. When the  $EN/\overline{D2}$  pin voltage is a logic Low state, the device is in the Sleep mode.

The device is enabled and fully operational when the EN pin voltage is logic high. An internal pull-down resistor maintains the device in Sleep mode in the event EN is driven through a high-impedance I/O or an unpowered microcontroller, or the  $EN/\overline{D2}$  input is disconnected.

#### 7.2.8 Feedback (FB)

The 33932 has a feedback output (FB) for real time monitoring of H-bridge high-side output currents to facilitate closed-loop operation for motor speed and torque control.

The FB pin provides current sensing feedback of the H-bridge high-side drivers. When running in the forward or reverse direction, a ground-referenced 0.24 % of load current is output to this pin. Through the use of an external resistor to ground, the proportional feedback current can be converted to a proportional voltage equivalent and

MC33932

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved

### 5.0 A throttle control H-bridge

the controlling microcontroller can read the current proportional voltage with its analogto-digital converter (ADC). This is intended to provide the user with only first-order motor current feedback for motor torque control. The resistance range for the linear operation of the FB pin is  $100 \Omega < R_{FB} < 300 \Omega$ .

If PWM-ing is implemented using the disable pin input (only D1), a small filter capacitor (~1.0 µF) may be required in parallel with the R<sub>FB</sub> resistor to ground for spike suppression.

## **Maximum ratings**

#### Table 3. Maximum ratings

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device. These parameters are not production tested.

| Symbol                                      | Parameter                                                                                                                                                  |     | Value                           | Unit |
|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------------|------|
| Electrical ratings                          |                                                                                                                                                            |     |                                 | ,    |
| V <sub>PWR(SS)</sub><br>V <sub>PWR(T)</sub> | Power supply voltage  Normal operation (steady-state)  Transient overvoltage                                                                               | [1] | -0.3 to 28<br>-0.3 to 40        | V    |
| V <sub>IN</sub>                             | Logic input voltage                                                                                                                                        | [2] | -0.3 to 7.0                     | V    |
| V <sub>SF</sub>                             | SFA, SFB output                                                                                                                                            | [3] | -0.3 to 7.0                     | V    |
| I <sub>OUT(CONT)</sub>                      | Continuous output current                                                                                                                                  | [4] | 5.0                             | А    |
| V <sub>ESD1</sub><br>V <sub>ESD2</sub>      | <ul> <li>ESD voltage</li> <li>Human body model</li> <li>Machine model</li> <li>Charge device model</li> <li>Corner pins</li> <li>All other pins</li> </ul> | [5] | ± 2000<br>± 200<br>±750<br>±500 | V    |
| T <sub>STG</sub>                            | Storage temperature                                                                                                                                        |     | -65 to 150                      | °C   |
| T <sub>A</sub>                              | Operational ambient temperature                                                                                                                            | [6] | -40 to 125                      | °C   |
| TJ                                          | Operation junction temperature                                                                                                                             | [6] | -40 to 150                      | °C   |
| T <sub>PPRT</sub>                           | Peak package reflow temperature during reflow                                                                                                              | [7] | [8]                             | °C   |

- Device will survive repetitive transient overvoltage conditions for durations not to exceed 500 ms at duty cycle not to exceed 10 %. External protection is
- required to prevent device damage in case of a reverse battery condition.

  Exceeding the maximum input voltage on IN1, IN2, IN3, IN4, EN/D2, EN/D4, D1, or D3 may cause a malfunction or permanent damage to the device.
- Exceeding the pull-up resistor voltage on the open drain SFA or SFB pin may cause permanent damage to the device.
- Continuous output current capability is dependent on sufficient package heat sinking to keep junction temperature  $\leq$  150 °C. ESD testing is performed in accordance with the Human Body Model ( $C_{ZAP} = 100 \text{ pF}$ ,  $R_{ZAP} = 1500 \Omega$ ), Machine Model ( $C_{ZAP} = 200 \text{ pF}$ ,  $R_{ZAP} = 0 \Omega$ ), and the Charge Device Model (CDM), Robotic ( $C_{ZAP} = 4.0 \text{ pF}$ ).
- The limiting factor is junction temperature, taking into account the power dissipation, thermal resistance, and heat sinking provided. Brief non-repetitive excursions of junction temperature above 150 °C can be tolerated, provided the duration does not exceed 30 seconds maximum. Non-repetitive events are defined as not occurring more than once in 24 hours.
- Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.
- NXP's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), go to www.nxp.com, search by part number (remove prefixes/suffixes and enter the core ID) to view all orderable parts, and review parametrics.

5.0 A throttle control H-bridge

### 9 Thermal characteristics

#### **Table 4. Thermal characteristics**

| Symbol          | Parameter                                           | Value | Unit |
|-----------------|-----------------------------------------------------|-------|------|
| $R_{\theta JC}$ | Approximate junction-to-case thermal resistance [1] | < 1.0 | °C/W |

<sup>[1]</sup> Exposed heat sink pad plus the power and ground pins comprise the main heat conduction paths. The actual R<sub>BJB</sub> (junction-to-PC board) values will vary depending on solder thickness and composition and copper trace thickness and area. Maximum current at maximum die temperature represents ~16 W of conduction loss heating in the diagonal pair of output MOSFETs. Therefore, the R<sub>BJA</sub> must be < 5.0 °C/W for maximum current at 70 °C ambient. Module thermal design must be planned accordingly.

### 10 Static characteristics

#### Table 5. Static characteristics

Characteristics noted under conditions 5.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  28 V, -40 °C  $\leq$   $T_A$   $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at  $T_A$  = 25 °C under nominal conditions, unless otherwise noted.

| Symbol                                                                       | Parameter                                                                                                                                                                                                     | Min              | Тур           | Max         | Unit         |
|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------|-------------|--------------|
| Power inputs (VI                                                             | PWR)                                                                                                                                                                                                          |                  |               |             |              |
| V <sub>PWR(SS)</sub><br>V <sub>PWR(t)</sub>                                  | Operating voltage range • Steady-state • Transient (t < 500 ms)                                                                                                                                               | 5.0              | _             | 28<br>40    | V            |
| I <sub>PWR</sub> (SLEEP)                                                     | Sleep state supply current  • EN/\overline{D2} = Logic [0], IN1, IN2, D1 = Logic [1], and I_OUT = 0 A                                                                                                         | _                | _             | 50          | μА           |
| I <sub>PWR(STANDBY)</sub>                                                    | Standby supply current (part enabled)  • I <sub>OUT</sub> = 0 A, V <sub>EN</sub> = 5.0 V                                                                                                                      | _                | _             | 20          | mA           |
| V <sub>UVLO(ACTIVE)</sub> V <sub>UVLO(INACTIVE)</sub> V <sub>UVLO(HYS)</sub> | Undervoltage lockout thresholds  • V <sub>PWR(FALLING)</sub> • V <sub>PWR(RISING)</sub> • Hysteresis                                                                                                          | 4.15<br>—<br>150 | <br><br>200   |             | V<br>V<br>mV |
| Charge pump                                                                  |                                                                                                                                                                                                               |                  |               |             | ,            |
| V <sub>CP</sub> - V <sub>PWR</sub>                                           | Charge pump voltage (CP capacitor = 33 nF), no PWM  • V <sub>PWR</sub> = 5.0 V  • V <sub>PWR</sub> = 28 V                                                                                                     | 3.5              |               | <br>12      | V            |
| V <sub>CP</sub> - V <sub>PWR</sub>                                           | Charge pump voltage (CP capacitor = 33 nF), PWM = 11 kHz,  • V <sub>PWR</sub> = 5.0 V  • V <sub>PWR</sub> = 28 V                                                                                              | 3.5              | _             | <u> </u>    | V            |
| Control inputs                                                               |                                                                                                                                                                                                               |                  |               |             | ,            |
| Vı                                                                           | Operating input voltage (IN1, IN2, D1, EN/ $\overline{D2}$ , IN3, IN4, D3, EN/ $\overline{D4}$ )                                                                                                              | _                | _             | 5.5         | V            |
| V <sub>IH</sub><br>V <sub>IL</sub><br>V <sub>HYS</sub>                       | Input voltage (IN1, IN2, D1, EN/\(\overline{D2}\), IN3, IN4, D3, EN/\(\overline{D4}\))  • Logic threshold low  • Hysteresis                                                                                   | 2.0<br>—<br>250  | <br><br>400   | <br>1.0<br> | V<br>V<br>mV |
| I <sub>IN</sub>                                                              | Logic input currents, VPWR = 8.0 V  Inputs EN/\overline{D2}, EN/\overline{D4} (internal pull-downs), V <sub>IH</sub> = 5.0 V  Inputs IN1, IN2, D1, IN3, IN4, D3 (internal pull-ups), VIL = 0 V                | 20<br>-200       | 80<br>-80     | 200<br>-20  | μΑ           |
| Power outputs C                                                              | DUT1, OUT2                                                                                                                                                                                                    | 1                | I.            | 1           | <u>I</u>     |
| R <sub>DS(on)</sub>                                                          | Output-on resistance, I <sub>LOAD</sub> = 3.0 A  • V <sub>PWR</sub> = 8.0 V, T <sub>J</sub> = 25 °C  • V <sub>PWR</sub> = 8.0 V, T <sub>J</sub> = 150 °C  • V <sub>PWR</sub> = 5.0 V, T <sub>J</sub> = 150 °C | _<br>_<br>_      | 120<br>—<br>— |             | mΩ           |

MC33932

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved.

### 5.0 A throttle control H-bridge

| Symbol               | Parameter                                                                                                        |      | Min   | Тур      | Max   | Unit |
|----------------------|------------------------------------------------------------------------------------------------------------------|------|-------|----------|-------|------|
| I <sub>LIM</sub>     | Output current regulation threshold                                                                              | [5]  |       |          |       | A    |
|                      | • T <sub>J</sub> < T <sub>FB</sub>                                                                               |      | 5.2   | 6.5      | 8.0   |      |
|                      | <ul> <li>T<sub>J</sub> ≥ T<sub>FB</sub> (foldback region - see <u>Figure 10</u> and <u>Figure 12</u>)</li> </ul> |      | _     | 4.2      | _     |      |
| I <sub>SCH</sub>     | High-side short-circuit detection threshold (short-circuit to GND)                                               | [5]  | 11    | 13       | 16    | А    |
| I <sub>SCL</sub>     | Low-side short-circuit detection threshold (short-circuit to $\ensuremath{V_{\text{PWR}}})$                      | [5]  | 9.0   | 11       | 14    | А    |
| I <sub>OUTLEAK</sub> | Output leakage current, outputs off, V <sub>PWR</sub> = 28 V                                                     | [6]  |       |          |       | μΑ   |
|                      | <ul> <li>V<sub>OUT</sub> = V<sub>PWR</sub></li> </ul>                                                            |      | _     | _        | 100   |      |
|                      | • V <sub>OUT</sub> = Ground                                                                                      |      | -60   | <u> </u> | _     |      |
| V <sub>F</sub>       | Output MOSFET body diode forward voltage drop                                                                    |      |       |          |       | V    |
|                      | • I <sub>OUT</sub> = 3.0 A                                                                                       |      | _     | _        | 2.0   |      |
|                      | Overtemperature shutdown                                                                                         | [5]  |       |          |       | °C   |
| T <sub>LIM</sub>     | Thermal limit at T <sub>J</sub>                                                                                  |      | 175   | _        | 200   |      |
| T <sub>HYS</sub>     | Hysteresis at T <sub>J</sub>                                                                                     |      | _     | 12       | _     |      |
| T <sub>FB</sub>      | Current foldback at T <sub>J</sub>                                                                               | [5]  | 165   | _        | 185   | °C   |
| T <sub>SEP</sub>     | Current foldback to thermal shutdown separation                                                                  | [5]  | 10    | _        | 15    | °C   |
| High-side cu         | rent sense feedback                                                                                              |      | l .   |          |       |      |
| I <sub>FB</sub>      | Feedback current (pin FB sourcing current)                                                                       | [7]  |       |          |       |      |
|                      | • IOUT = 0 mA                                                                                                    |      | 0.0   | _        | 50    | μA   |
|                      | • IOUT = 300 mA                                                                                                  |      | 0.0   | 270      | 750   | μA   |
|                      | • IOUT = 500 mA                                                                                                  |      | 0.35  | 0.775    | 1.56  | mA   |
|                      | • IOUT = 1.5 A                                                                                                   |      | 2.86  | 3.57     | 4.28  | mA   |
|                      | • IOUT = 3.0 A                                                                                                   |      | 5.71  | 7.14     | 8.57  | mA   |
|                      | • IOUT = 6.0 A                                                                                                   |      | 11.43 | 14.29    | 17.15 | mA   |
| Status flag [8]      |                                                                                                                  |      | I     |          | 1     |      |
| ISFLEAK              | Status flag leakage current                                                                                      | [9]  |       |          |       | μА   |
|                      | • V <sub>SF</sub> = 5.0 V                                                                                        |      | _     | _        | 5.0   |      |
| V <sub>SFLOW</sub>   | Status flag set voltage                                                                                          | [10] |       |          |       | V    |
| .==                  | • I <sub>SF</sub> = 300 μA                                                                                       |      | _     | _        | 0.4   |      |

- Device specifications are characterized over the range of 8.0 V ≤ V<sub>PWR</sub> ≤ 28 V. Continuous operation above 28 V may degrade device reliability. Device is operational down to 5.0 V, but below 8.0 V the output resistance may increase by 50 percent.
- Device survives the transient overvoltage indicated for a maximum duration of 500 ms. Transient not to be repeated more than once every 10 seconds.
- $I_{PWR(SLEEP)}$  is with Sleep mode activated and  $EN/\overline{D2}$ , = logic [0], and IN1, IN2, D1 = logic [1] or with these inputs left floating. Output-on resistance as measured from output to VPWR and from output to GND.
- [3] [4] [5] This parameter is guaranteed by design.
- Outputs switched OFF via D1 or EN/D2.
- [6] [7] Accuracy is better than 20 % from 0.5 A to 6.0 A. Recommended terminating resistor value:  $R_{FB}$  = 270  $\Omega$ .
- Status flag output is an open drain output requiring a pull-up resistor to logic  $V_{DD}$ .
- Status flag leakage current is measured with status flag high and not set.
- Status flag set voltage measured with status flag low and set with IFS = 300 µA. Maximum allowable sink current from this pin is <500 µA. Maximum allowable pull-up voltage < 7.0 V.

# 11 Dynamic characteristics

### **Table 6. Dynamic characteristics**

Characteristics noted under conditions 5.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  28 V, -40 °C  $\leq$  T<sub>A  $\leq$ </sub> 125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at  $T_A = 25$  °C under nominal conditions, unless otherwise noted.

| Symbol                 | Parameter                                                       | Min | Тур | Max | Unit |
|------------------------|-----------------------------------------------------------------|-----|-----|-----|------|
| Timing characteristics |                                                                 |     |     |     |      |
| f <sub>PWM</sub>       | PWM frequency [1]                                               | _   | _   | 11  | kHz  |
| f <sub>MAX</sub>       | Maximum switching frequency during current limit regulation [2] | _   | _   | 20  | kHz  |

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved

### 5.0 A throttle control H-bridge

| Symbol                          | Parameter                                               | Min                | Тур  | Max | Unit |
|---------------------------------|---------------------------------------------------------|--------------------|------|-----|------|
| t <sub>DON</sub>                | Output on delay                                         | [3]                |      |     | μs   |
|                                 | <ul> <li>V<sub>PWR</sub> = 14 V</li> </ul>              | -                  | _    | 18  |      |
| t <sub>DOFF</sub>               | Output off delay                                        | [3]                |      |     | μs   |
|                                 | • V <sub>PWR</sub> = 14 V                               | _                  | _    | 12  |      |
| t <sub>A</sub>                  | I <sub>LIM</sub> output constant-off time [4            | <sup>[5]</sup> 15  | 20.5 | 32  | μs   |
| t <sub>B</sub>                  | I <sub>LIM</sub> blanking time                          | <sup>[6]</sup> 12  | 16.5 | 27  | μs   |
| t <sub>DDISABLE</sub>           | Disable delay time                                      | [7] —              | _    | 8.0 | μs   |
| t <sub>F</sub> , t <sub>R</sub> | Output rise and fall time                               | <sup>[8]</sup> 1.5 | 3.0  | 8.0 | μs   |
| t <sub>FAULT</sub>              | Short-circuit/overtemperature turn-off (latch-off) time | [10] —             | _    | 8.0 | μs   |
| t <sub>POD</sub>                | rower-on delay time                                     | [10] _             | 1.0  | 5.0 | ms   |
| t <sub>RR</sub>                 | Output MOSFET body diode reverse recovery time          | <sup>[10]</sup> 75 | 100  | 150 | ns   |
| f <sub>CP</sub>                 | Charge pump operating frequency                         | [10] —             | 7.0  | _   | MHz  |

- [1] The maximum PWM frequency should be limited to frequencies < 11 kHz in order to allow the internal high-side driver circuitry time to fully enhance the high-side MOSFETs.
- [2] The internal current limit circuitry produces a constant-off-time pulse width modulation of the output current. The output load's inductance, capacitance, and resistance characteristics affect the total switching period (OFF time + ON time), and thus the PWM frequency during current limit.
- [3] Output delay is the time duration from 1.5 V on the IN1 or IN2 input signal to the 20 % or 80 % point (dependent on the transition direction) of the OUT1 or OUT2 signal. If the output is transitioning high-to-low, the delay is from 1.5 V on the input signal to the 80 % point of the output response signal. If the output is transitioning low-to-high, the delay is from 1.5 V on the input signal to the 20 % point of the output response signal. See Figure 5.
- [4] The time during which the internal constant-off time PWM current regulation circuit has 3-stated the output bridge.
- [5] Parameter is guaranteed by characterization
- [6] The time during which the current regulation threshold is ignored so that the short-circuit detection threshold comparators may have time to act.
- [7] Disable delay time measurement is defined in Figure 6.
- Rise time is from the 10 % to the 90 % level and fall time is from the 90 % to the 10 % level of the output signal with V<sub>PWR</sub> = 14 V, R<sub>LOAD</sub> = 3.0 Ω. See Figure 7.
- [9] Load currents ramping up to the current regulation threshold become limited at the I<sub>LIM</sub> value (see Figure 8). The short-circuit currents possess a di/dt that ramps up to the I<sub>SCH</sub> or I<sub>SCL</sub> threshold during the I<sub>LIM</sub> blanking time, registering as a short-circuit event detection and causing the shutdown circuitry to force the output into an immediate 3-state latch-off (see Figure 9). Operation in current limit mode may cause junction temperatures to rise. Junction temperatures above ~160 °C causes the output current limit threshold to "foldback", or decrease, until ~175 °C is reached, after which the t<sub>LIM</sub> thermal latch-off occurs. Permissible operation within this foldback region is limited to non-repetitive transient events of duration not to exceed 30 seconds (see Figure 10).
- [10] Parameter is guaranteed by design.

# 12 Timing diagrams





### 5.0 A throttle control H-bridge



# 13 Functional internal block description



## 13.1 Analog control and protection circuitry

An on-chip voltage regulator supplies the internal logic. The charge pump provides gate drive for the H-bridge MOSFETs. The current and temperature sense circuitry provides detection and protection for the output drivers. Output undervoltage protection shuts down the MOSFETs.

### 13.2 Gate control logic

The 33932 is a monolithic H-bridge power IC designed primarily for any low-voltage DC servo motor control application within the current and voltage limits stated for the device. Two independent inputs provide polarity control of two half-bridge totem-pole outputs.

MC33932

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved.

5.0 A throttle control H-bridge

Two independent disable inputs are provided to force the H-bridge outputs to 3-state (high-impedance OFF state).

## 13.3 H-bridge output drivers: OUT1 and OUT2

The H-bridge is the power output stage. The current flow from OUT1 to OUT2 is reversible and under full control of the user by way of the input control logic. The output stage is designed to produce full load control under all system conditions.

All protective and control features are integrated into the control and protection blocks. The sensors for current and temperature are integrated directly into the output MOSFET for maximum accuracy and dependability.

# 14 Functional device operation

## 14.1 Operational modes



MC33932

5.0 A throttle control H-bridge

## 14.2 Logic commands

#### Table 7. Truth table

The 3-state conditions and the status flag are reset using D1 or  $EN/\overline{D2}$ . The truth table uses the following notations: L = low, H = high, X = high or low, and Z = high-impedance.

| Device state             |       | Input conditions |     |     |    | Out  | puts |
|--------------------------|-------|------------------|-----|-----|----|------|------|
|                          | EN/D2 | D1               | IN1 | IN2 | SF | OUT1 | OUT2 |
| Forward                  | Н     | L                | Н   | L   | Н  | Н    | L    |
| Reverse                  | Н     | L                | L   | Н   | Н  | L    | Н    |
| Freewheeling low         | Н     | L                | L   | L   | Н  | L    | L    |
| Freewheeling high        | Н     | L                | Н   | Н   | Н  | Н    | Н    |
| Disable 1 (D1)           | Н     | Н                | Х   | Х   | L  | Z    | Z    |
| IN1 disconnected         | Н     | L                | Z   | Х   | Н  | Н    | Х    |
| IN2 disconnected         | Н     | L                | Х   | Z   | Н  | Х    | Н    |
| D1 disconnected          | Н     | Z                | Х   | Х   | L  | Z    | Z    |
| Undervoltage lockout [1] | Н     | Х                | Х   | Х   | L  | Z    | Z    |
| Overtemperature [2]      | Н     | Х                | Х   | Х   | L  | Z    | Z    |
| Short-circuit [2]        | Н     | Х                | Х   | Х   | L  | Z    | Z    |
| Sleep mode EN/D2         | L     | Х                | Х   | Х   | Н  | Z    | Z    |
| EN/D2 disconnected       | Z     | Х                | Х   | Х   | Н  | Z    | Z    |

- [1] In the event of an undervoltage condition, the outputs 3-state and status flag are set to logic low. Upon undervoltage recovery, status flag is reset automatically or automatically cleared and the outputs are restored to their original operating condition.
- When a short-circuit or overtemperature condition is detected, the power outputs are 3-state latched-off, independent of the input signals, and the status flag is latched to logic low. To reset from this condition requires the toggling of either D1, EN/D2, or V<sub>PWR</sub>.



### 14.3 Protection and diagnostic features

#### 14.3.1 Short-circuit protection

If an output short-circuit condition is detected, the power outputs 3-state (latch-off) independent of the input (IN1 and IN2) states, and the fault status output flag  $(\overline{SF})$  is set to logic low. If the D1 input changes from logic high to logic low, or if the EN/D2 input changes from logic low to logic high, the output bridge becomes operational again and the fault status flag resets (cleared) to a logic High state.

MC33932

### 5.0 A throttle control H-bridge

The output stage always switches into the mode defined by the input pins (IN1, IN2, D1, and  $EN/\overline{D2}$ ), provided the device junction temperature is within the specified operating temperature range.

### 14.3.2 Internal PWM current limiting

The maximum current flow under normal operating conditions should be less than 5.0 A. The instantaneous load currents will be limited to  $I_{LIM}$  via the internal PWM current limiting circuitry. When the  $I_{LIM}$  threshold current value is reached, the output stages are 3-stated for a fixed time (t  $_{A}$ ) of 20  $_{\mu}$ s typical. Depending on the time constant associated with the load characteristics, the output current decreases during the 3-state duration until the next output ON cycle occurs.

The PWM current limit threshold value is dependent on the device junction temperature. When  $-40~^{\circ}\text{C} < T_J < 160~^{\circ}\text{C}$ ,  $I_{\text{LIM}}$  is between the specified minimum/maximum values. When  $T_J$  exceeds 160  $^{\circ}\text{C}$ , the  $I_{\text{LIM}}$  threshold decreases to 4.2 A. Shortly above 175  $^{\circ}\text{C}$ , the device overtemperature circuit detects  $T_{\text{LIM}}$  and an overtemperature shutdown occurs. This feature implements a graceful degradation of operation before thermal shutdown occurs, thus allowing for intermittent unexpected mechanical loads on the motor's gear reduction train to be handled.

**Important:** Die temperature excursions above 150 °C are permitted only for non-repetitive durations < 30 seconds. Provision must be made at the system level to prevent prolonged operation in the current-foldback region.

### 14.3.3 Overtemperature shutdown and hysteresis

If an overtemperature condition occurs, the power outputs are 3-stated (latched-off), and the fault status flag  $(\overline{SF})$  is set to a logic low.

To reset from this condition, D1 must change from a logic high to logic low, or  $EN/\overline{D2}$  must change from a logic low to logic high. When reset, the output stage switches on again, provided the junction temperature is now below the overtemperature threshold limit minus the hysteresis.

**Important:** Resetting from the fault condition clears the fault status flag. Powering down and powering up the device also resets the 33932 from the fault condition.

#### 14.3.4 Output avalanche protection

If VPWR becomes an open circuit, the outputs likely 3-state simultaneously due to the disable logic. This could result in an unclamped inductive discharge. The VPWR input to the 33932 should not exceed 40 V during this transient condition, to prevent electrical overstress of the output drivers. This can be accomplished with a zener clamp or MOV, and/or an appropriately valued input capacitor with sufficiently low ESR (see Figure 14).

### 5.0 A throttle control H-bridge



# 15 Application information

A typical application schematic is shown in <u>Figure 15</u>. For precision high current applications in harsh, noisy environments, the  $V_{PWR}$  bypass capacitor may need to be substantially larger.



# 16 Package outline

**Note:** The most current package outline is available at <a href="www.nxp.com">www.nxp.com</a>.

MC33932

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved.





5.0 A throttle control H-bridge



#### NOTES:

- 1. CONTROLLING DIMENSION: MILLIMETER
- 2. DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994.
- 3. DATUM PLANE H IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE.
- 4. THIS DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION.
  ALLOWABLE PROTRUSION IS 0.15 PER SIDE. THIS DIMENSIONS DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE H.
- 5. THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 TOTAL IN EXCESS OF THE DIMENSION AT MAXIMUM MATERIAL CONDITION.
- 6. DATUMS A AND B TO BE DETERMINED AT DATUM PLANE H.

THIS DIMENSIONS DOES NOT INCLUDE TIEBAR PROTRUSIONS. ALLOWABLE TIEBAR PROTRUSIONS ARE 0.15 PER SIDE.

| NXP SEMICONDUCTORS N.V. ALL RIGHTS RESERVED | MECHANICAL OU | TLINE              | PRINT VERSION NO | T TO SCALE | E   |
|---------------------------------------------|---------------|--------------------|------------------|------------|-----|
| TITLE:                                      | DOCUMEN       | NT NO: 98ARH98330A | REV:             | С          |     |
| 44 LEAD HSOP<br>W/PROTRUDING HEATSINK       |               | STANDAR            | D: NON-JEDEC     |            |     |
| W/T NOTING TIE/(I                           | 311111        | SOT1305            | -2               | 05 FEB 20  | )16 |

Figure 16. Package outline SOT1305-2 (HSOP44)

MC33932

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved.





### 5.0 A throttle control H-bridge



- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS B AND C TO BE DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSION OR GATE BURRS SHALL NOT EXCEED 0.15 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE INTER-LEAD FLASH OR PROTRUSIONS. INTER-LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED 0.25 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.46 mm. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD SHALL NOT BE LESS THAN 0.07 mm.
- A. EXACT SHAPE OF EACH CORNER IS OPTIONAL.
  - 1 THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 mm AND 0.3 mm FROM THE LEAD TIP.
- THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. THIS DIMENSION IS DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTER-LEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY.
- THESE DIMENSION RANGES DEFINE THE PRIMARY KEEP-OUT AREA. MOLD LOCKING AND RESIN BLEED CONTROL FEATURES MAY BE VISIBLE, AND THEY MAY EXTEND TO 0.5mm FROM MAXIMUM EXPOSED PAD SIZE.

| NXP SEMICONDUCTORS N. V. ALL RIGHTS RESERVED             | MECHANICAL OU | TLINE               | PRINT VERSION    | NOT TO SCALE |
|----------------------------------------------------------|---------------|---------------------|------------------|--------------|
| TITLE:                                                   | A 418 1 A 1   | DOCUMEN             | NT NO: 98ASA9933 | 4D REV: F    |
| SOIC W/B, 54 TERMINAL, 0.65 PITCH, 4.6 X 6.4 EXPOSED PAD |               | STANDARD: NON-JEDEC |                  |              |
|                                                          |               | SOT1747             | 7-4              | 18 JAN 2016  |

Figure 17. Package outline SOT1747-4 (HSOP54)

MC33932

5.0 A throttle control H-bridge

### 17 Thermal addendum

#### 17.1 Introduction

This thermal addendum is provided as a supplement to the MC33932 technical data sheet. The addendum provides thermal performance information that may be critical in the design and development of system applications. All electrical, application and packaging information is provided in the data sheet.

### 17.2 Packaging and thermal considerations

The 33932 is offered in a 54-pin SOICW-EP and a 44-pin HSOP single die package. There is a single heat source (P), a single junction temperature ( $T_J$ ), and thermal resistance ( $R_{\theta,IA}$ ). This thermal addendum is specific to the 54-pin SOICW-EP package.

$$\{T_J\} = [R_{\theta JA}] \cdot \{P\}$$

The stated values are solely for a thermal performance comparison of one package to another in a standardized environment. This methodology is not meant to, and will not predict the performance of a package in an application-specific environment.

Stated values were obtained by measurement and simulation according to the standards listed in Table  $\underline{8}$ .

Table 8. Thermal resistance data

| Symbol                  | Parameter                                      | Conditions              | Value | Unit |
|-------------------------|------------------------------------------------|-------------------------|-------|------|
| $R_{\theta JA}$         | Junction to Ambient Natural Convection         | Single layer board (1s) | 58.8  | °C/W |
| $R_{\theta JA}$         | Junction to Ambient [1] [3] Natural Convection | Four layer board (2s2p) | 24.4  | °C/W |
| $R_{\theta JB}$         | Junction to Board [4]                          |                         | 7.0   | °C/W |
| $R_{\theta JC}(bottom)$ | Junction to Case (bottom / flag) [5]           |                         | 0.36  | °C/W |
| $R_{\theta JC}(top)$    | Junction to Case (top) [6]                     |                         | 18    | °C/W |
| $\Psi_{JT}$             | Junction to Package Top [7]                    | Natural convection      | 2.0   | °C/W |

<sup>[1]</sup> Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

MC33932

<sup>[2]</sup> Per JEDEC JESD51-2 with the single layer board (JESD51-3) horizontal.

<sup>[3]</sup> Per JEDEC JESD51-6 with the board (JESD51-7) horizontal.

<sup>[4]</sup> Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.

<sup>[5]</sup> Thermal resistance between the die and the case bottom / flag surface (simulated) (flag bottom side fixed to ambient temperature).

<sup>[6]</sup> Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).

<sup>[7]</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.

### 5.0 A throttle control H-bridge



## 18 References

- [1] **AN4146** Thermal modeling and simulation of 12 V Gen3 eXtreme switch devices with SPICE <a href="https://www.nxp.com/files-static/analog/doc/app\_note/AN4146.pdf">https://www.nxp.com/files-static/analog/doc/app\_note/AN4146.pdf</a>
- [2] **BASICTHERMALWP** Basic principles of thermal analysis for semiconductor systems https://www.nxp.com/files-static/analog/doc/white\_paper/BasicThermalWP.pdf

5.0 A throttle control H-bridge

# 19 Revision history

### Table 9. Revision history

| Document ID   | Release date                                            | Data sheet status                                                                                  | Change notice                               | Supersedes                                                                                    |
|---------------|---------------------------------------------------------|----------------------------------------------------------------------------------------------------|---------------------------------------------|-----------------------------------------------------------------------------------------------|
| MC33932 v.6.0 | 9/2018                                                  | Technical Data                                                                                     | -                                           | DOC_ID v.5.0                                                                                  |
| Modifications | Semiconductors.  • Added AEC-Q10                        | Legal texts have been ada<br>0 grade 1 qualified to <u>Secti</u><br>e drawings to comply with t    | pted to the new compa<br>on 1 and Section 2 | the new identity guidelines of NXP any name where appropriate.  nes of NXP Semiconductors (no |
| MC33932 v.5.0 | 10/2012                                                 | Technical Data                                                                                     | -                                           | DOC_ID v.4.0                                                                                  |
| Modifications |                                                         | nged to MC33932EK and r<br>changed from Advance Info<br>o SOICW-EP                                 | •                                           | ata                                                                                           |
| MC33932 v.4.0 | 6/2012                                                  | Advance information                                                                                | -                                           | DOC_ID v.3.0                                                                                  |
| Modifications | <ul><li>Added Thermal A</li><li>Added 98ASA99</li></ul> | ng information                                                                                     |                                             | <u>)</u>                                                                                      |
| MC33932 v.3.0 | 11/2008                                                 | Advance information                                                                                | -                                           | DOC_ID v.2.0                                                                                  |
| Modifications | <ul> <li>Changed Peak F</li> </ul>                      | um R <sub>DS(on)</sub> from 225 to 235<br>Package Reflow Temperatur<br>kimate Junction-to Case The | re During Reflow                            |                                                                                               |
| MC33932 v.2.0 | 8/2008                                                  | Advance information                                                                                | -                                           | DOC_ID v.1.0                                                                                  |
| Modifications | Added paramete                                          | rs (tbd) for charge pump vo                                                                        | Itages in <u>Table 5</u>                    | <u>'</u>                                                                                      |
| MC33932 v.1.0 | 8/2007                                                  | Advance information                                                                                | -                                           | -                                                                                             |

5.0 A throttle control H-bridge

# 20 Legal information

#### 20.1 Data sheet status

| Document status <sup>[1][2]</sup>       | Product status <sup>[3]</sup> | Definition                                                                                                                                                                                           |
|-----------------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [short] Data sheet: product preview     | Development                   | This document contains certain information on a product under development. NXP reserves the right to change or discontinue this product without notice.                                              |
| [short] Data sheet: advance information | Qualification                 | This document contains information on a new product. Specifications and information herein are subject to change without notice.                                                                     |
| [short] Data sheet: technical data      | Production                    | This document contains the product specification. NXP Semiconductors reserves the right to change the detail specifications as may be required to permit improvements in the design of its products. |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 20.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a technical data data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the technical data data sheet.

### 20.3 Disclaimers

Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or  $consequential\ damages\ (including\ \hbox{-}\ without\ limitation\ \hbox{-}\ lost\ profits,\ lost$ savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

Suitability for use in automotive applications — This NXP Semiconductors product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or

MC33932

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved.

### 5.0 A throttle control H-bridge

malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

### 20.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

**SMARTMOS** — is a trademark of NXP B.V.

MC33932

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved.

# 5.0 A throttle control H-bridge

# **Tables**

| Tab. 1. | Ordering information2                           | Tab. 6.  | Dynamic characteristics                   |    |
|---------|-------------------------------------------------|----------|-------------------------------------------|----|
| Tab. 2. | Pin description5                                | Tab. 7.  | Truth table                               | 17 |
| Tab. 3. | Maximum ratings10                               | Tab. 8.  | Thermal resistance data                   | 26 |
| Tab. 4. | Thermal characteristics11                       | Tab. 9.  | Revision history                          | 28 |
| Tab. 5. | Static characteristics11                        |          | ,                                         |    |
| Figur   | res                                             |          |                                           |    |
| Fig. 1. | Simplified application diagram1                 | Fig. 10. | Output current limiting foldback region   | 15 |
| Fig. 2. | Block diagram3                                  | Fig. 11. | Functional internal block diagram         | 15 |
| Fig. 3. | Pin configuration for HSOP444                   | Fig. 12. | Operating states                          |    |
| Fig. 4. | Pin configuration for HSOP545                   | Fig. 13. | Power stage operation                     |    |
| Fig. 5. | Output delay time13                             | Fig. 14. | Avalanche protection                      |    |
| Fig. 6. | Disable delay time14                            | Fig. 15. | Typical application schematic half device |    |
| Fig. 7. | Output switching time14                         | Fig. 16. | Package outline SOT1305-2 (HSOP44)        |    |
| Fig. 8. | Current limit blanking time and constant-off    | Fig. 17. | Package outline SOT1747-4 (HSOP54)        |    |
| J       | time14                                          | Fig. 18. | Transient thermal resistance RθJA         |    |
| Fig. 9. | Short-circuit detection turn-off time tFAULT 14 | 0        | MC33932EK on 2s2p test board              | 27 |

## 5.0 A throttle control H-bridge

## **Contents**

| 1                                                                                                                                | General description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                            |
|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|
| 2                                                                                                                                | Features and benefits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                            |
| 3                                                                                                                                | Applications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                            |
| 4                                                                                                                                | Ordering information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                            |
| 5                                                                                                                                | Block diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                            |
| 6                                                                                                                                | Pinning information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                            |
| 6.1                                                                                                                              | Pinning                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 4                                                                          |
| 6.2                                                                                                                              | Pin description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 5                                                                          |
| 7                                                                                                                                | Functional description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                            |
| 7.1                                                                                                                              | Introduction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                            |
| 7.2                                                                                                                              | Functional pin description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 8                                                                          |
| 7.2.1                                                                                                                            | Power ground and analog ground (PGND                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                            |
|                                                                                                                                  | and AGND)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 8                                                                          |
| 7.2.2                                                                                                                            | Positive power supply (VPWR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                            |
| 7.2.3                                                                                                                            | Status flag (SF)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 9                                                                          |
| 7.2.4                                                                                                                            | Input 1, 2 and Disable input 1 (IN1, IN2, and                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                            |
|                                                                                                                                  | D1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                            |
| 7.2.5                                                                                                                            | H-bridge output (OUT1, OUT2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 9                                                                          |
| 7.2.6                                                                                                                            | Charge pump capacitor (CCP)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 9                                                                          |
| 7.2.7                                                                                                                            | Enable input/Disable input 2 (EN/D2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 9                                                                          |
| 7.2.8                                                                                                                            | Feedback (FB)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 9                                                                          |
| 8                                                                                                                                | Maximum ratings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                            |
| 9                                                                                                                                | Thermal characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 11                                                                         |
| 10                                                                                                                               | Static characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 11                                                                         |
| 11                                                                                                                               | Dynamic characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 40                                                                         |
|                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                            |
| 12                                                                                                                               | Timing diagrams                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 13                                                                         |
|                                                                                                                                  | Timing diagrams Functional internal block description                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 13<br>15                                                                   |
| 12                                                                                                                               | Timing diagrams Functional internal block description                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 13<br>15                                                                   |
| 12<br>13                                                                                                                         | Functional internal block description                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <b>13</b><br><b>15</b><br>15<br>15                                         |
| <b>12</b><br><b>13</b><br>13.1                                                                                                   | Functional internal block description                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <b>13</b><br><b>15</b><br>15<br>15                                         |
| <b>12</b><br><b>13</b><br>13.1<br>13.2                                                                                           | Functional internal block description                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <b>13</b><br><b>15</b><br>15<br>15<br>16                                   |
| <b>12</b><br><b>13</b><br>13.1<br>13.2<br>13.3                                                                                   | Timing diagrams  Functional internal block description  Analog control and protection circuitry  Gate control logic                                                                                                                                                                                                                                                                                                                                                                                            | <b>13</b><br><b>15</b><br>15<br>16<br><b>16</b>                            |
| 12<br>13<br>13.1<br>13.2<br>13.3                                                                                                 | Timing diagrams  Functional internal block description  Analog control and protection circuitry  Gate control logic                                                                                                                                                                                                                                                                                                                                                                                            | <b>13</b><br><b>15</b><br>15<br>16<br>16                                   |
| 12<br>13<br>13.1<br>13.2<br>13.3<br>14                                                                                           | Timing diagrams  Functional internal block description  Analog control and protection circuitry  Gate control logic  H-bridge output drivers: OUT1 and OUT2  Functional device operation  Operational modes                                                                                                                                                                                                                                                                                                    | <b>13</b><br><b>15</b><br>15<br>16<br><b>16</b><br>16                      |
| 12<br>13<br>13.1<br>13.2<br>13.3<br>14<br>14.1<br>14.2                                                                           | Timing diagrams  Functional internal block description  Analog control and protection circuitry  Gate control logic  H-bridge output drivers: OUT1 and OUT2  Functional device operation  Operational modes  Logic commands                                                                                                                                                                                                                                                                                    | <b>13</b><br><b>15</b><br>15<br>16<br>16<br>17                             |
| 12<br>13.1<br>13.2<br>13.3<br>14<br>14.1<br>14.2<br>14.3                                                                         | Timing diagrams  Functional internal block description  Analog control and protection circuitry  Gate control logic  H-bridge output drivers: OUT1 and OUT2  Functional device operation  Operational modes  Logic commands  Protection and diagnostic features                                                                                                                                                                                                                                                | <b>13</b><br><b>15</b><br>15<br>16<br>16<br>17<br>17                       |
| 12<br>13.1<br>13.2<br>13.3<br>14<br>14.1<br>14.2<br>14.3<br>14.3.1                                                               | Timing diagrams  Functional internal block description  Analog control and protection circuitry  Gate control logic  H-bridge output drivers: OUT1 and OUT2  Functional device operation  Operational modes  Logic commands  Protection and diagnostic features  Short-circuit protection                                                                                                                                                                                                                      | <b>13</b><br><b>15</b><br>15<br>16<br>16<br>17<br>17                       |
| 12<br>13<br>13.1<br>13.2<br>13.3<br>14<br>14.1<br>14.2<br>14.3<br>14.3.1<br>14.3.2                                               | Timing diagrams  Functional internal block description  Analog control and protection circuitry  Gate control logic  H-bridge output drivers: OUT1 and OUT2  Functional device operation  Operational modes  Logic commands  Protection and diagnostic features  Short-circuit protection  Internal PWM current limiting                                                                                                                                                                                       | <b>13</b><br><b>15</b><br>15<br>16<br>16<br>17<br>17<br>18                 |
| 12<br>13.1<br>13.2<br>13.3<br>14.1<br>14.2<br>14.3<br>14.3.1<br>14.3.2<br>14.3.3                                                 | Timing diagrams  Functional internal block description  Analog control and protection circuitry  Gate control logic  H-bridge output drivers: OUT1 and OUT2  Functional device operation  Operational modes  Logic commands  Protection and diagnostic features  Short-circuit protection  Internal PWM current limiting  Overtemperature shutdown and hysteresis  Output avalanche protection                                                                                                                 | <b>13</b><br><b>15</b><br>15<br>16<br>16<br>17<br>17<br>17<br>18           |
| 12<br>13<br>13.1<br>13.2<br>13.3<br>14<br>14.1<br>14.2<br>14.3<br>14.3.1<br>14.3.2<br>14.3.3<br>14.3.4                           | Timing diagrams  Functional internal block description  Analog control and protection circuitry  Gate control logic  H-bridge output drivers: OUT1 and OUT2  Functional device operation  Operational modes  Logic commands  Protection and diagnostic features  Short-circuit protection  Internal PWM current limiting  Overtemperature shutdown and hysteresis  Output avalanche protection  Application information  Package outline                                                                       | 13<br>15<br>15<br>15<br>16<br>16<br>17<br>17<br>18<br>18<br>18             |
| 12<br>13<br>13.1<br>13.2<br>13.3<br>14<br>14.1<br>14.2<br>14.3<br>14.3.1<br>14.3.2<br>14.3.3<br>14.3.4                           | Timing diagrams  Functional internal block description  Analog control and protection circuitry  Gate control logic  H-bridge output drivers: OUT1 and OUT2  Functional device operation  Operational modes  Logic commands  Protection and diagnostic features  Short-circuit protection  Internal PWM current limiting  Overtemperature shutdown and hysteresis  Output avalanche protection  Application information                                                                                        | 13<br>15<br>15<br>15<br>16<br>16<br>17<br>17<br>18<br>18<br>18             |
| 12<br>13<br>13.1<br>13.2<br>13.3<br>14<br>14.1<br>14.2<br>14.3<br>14.3.1<br>14.3.2<br>14.3.3<br>14.3.4<br>15                     | Timing diagrams  Functional internal block description  Analog control and protection circuitry  Gate control logic  H-bridge output drivers: OUT1 and OUT2  Functional device operation  Operational modes  Logic commands  Protection and diagnostic features  Short-circuit protection  Internal PWM current limiting  Overtemperature shutdown and hysteresis  Output avalanche protection  Application information  Package outline  Thermal addendum  Introduction                                       | 13<br>15<br>15<br>15<br>16<br>16<br>17<br>17<br>17<br>18<br>18<br>19<br>19 |
| 12<br>13<br>13.1<br>13.2<br>13.3<br>14<br>14.1<br>14.2<br>14.3<br>14.3.1<br>14.3.2<br>14.3.3<br>14.3.4<br>15<br>16               | Timing diagrams  Functional internal block description  Analog control and protection circuitry  Gate control logic  H-bridge output drivers: OUT1 and OUT2  Functional device operation  Operational modes  Logic commands  Protection and diagnostic features  Short-circuit protection  Internal PWM current limiting  Overtemperature shutdown and hysteresis  Output avalanche protection  Application information  Package outline  Thermal addendum                                                     | 13<br>15<br>15<br>15<br>16<br>16<br>17<br>17<br>17<br>18<br>18<br>19<br>19 |
| 12<br>13<br>13.1<br>13.2<br>13.3<br>14<br>14.1<br>14.2<br>14.3<br>14.3.1<br>14.3.2<br>14.3.3<br>14.3.4<br>15<br>16<br>17         | Timing diagrams  Functional internal block description  Analog control and protection circuitry  Gate control logic  H-bridge output drivers: OUT1 and OUT2  Functional device operation  Operational modes  Logic commands  Protection and diagnostic features  Short-circuit protection  Internal PWM current limiting  Overtemperature shutdown and hysteresis  Output avalanche protection  Application information  Package outline  Thermal addendum  Introduction                                       | 13<br>15<br>15<br>16<br>16<br>17<br>17<br>18<br>18<br>18<br>19<br>19<br>26 |
| 12<br>13<br>13.1<br>13.2<br>13.3<br>14<br>14.1<br>14.2<br>14.3<br>14.3.1<br>14.3.2<br>14.3.3<br>14.3.4<br>15<br>16<br>17<br>17.1 | Timing diagrams  Functional internal block description  Analog control and protection circuitry  Gate control logic  H-bridge output drivers: OUT1 and OUT2  Functional device operation  Operational modes  Logic commands  Protection and diagnostic features  Short-circuit protection  Internal PWM current limiting  Overtemperature shutdown and hysteresis  Output avalanche protection  Application information  Package outline  Thermal addendum  Introduction  Packaging and thermal considerations | 13<br>15<br>15<br>16<br>16<br>17<br>17<br>18<br>18<br>18<br>19<br>26<br>26 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.