

# **CHAPTER 2. Logic Elements and Electronic Signal on Silicon**

- **2.1**. Digital Logic and CMOS Circuit.
- 2.2. Logic Gate on Silicon.
- 2.3. Electronic Signal Propagation on Silicon.
- 2.4. Problem with Electronic Signal.

# 2.1 Digital Logic and CMOS Circuit

# **Devices Implemented in LSI**

#### MOS Transistor

Broadly used owing to the properties of high-speed, low-voltage, and high-integration.

#### Bipolar Transistor

Used in RF and analog applications owing to its high-drive-ability.

#### Other devices

Diode, resistors, capacitors etc.

MOS: Metal Oxide Semiconductor















#### What is Semiconductor?

A semiconductor is a material that behaves between a conductor and an insulator.

At room temperature, semiconductor has higher electric conductivity than an insulator, but lower than a conductor.

At very low temperatures, pure or intrinsic semiconductors behave like insulators.

At higher temperatures or under light, pure or intrinsic semiconductors can become conductive.

The addition of impurities to a pure semiconductor can also increase its conductivity.

#### What is Semiconductor?

- a) Conductor (Cu, Al) electron free from atomic bound
- b) Semiconductor (Si, Ge, GaAs) electron loosely bounded to atom
- c) Insulator (SiO<sub>2</sub>, SiN) electron tightly bounded to atom

Materials are grouped by 3 types in electrical resistivity



#### Intrinsic and Extrinsic Semiconductor

#### Intrinsic semiconductor

A perfect semiconductor which has no impurities

Its characteristics comes from the semiconductor itself

#### **Extrinsic semiconductor**

A semiconductor to which impurity is doped

Some part of its characteristics comes from the doped impurity



## P-type Silicon - Acceptor

It is very easy for an electron from a nearby Silicon to Silicon bond to fall into this hole and effectively move the hole away from the Boron atom

Since the Boron atom will accept an electron, Boron and the other elements of Group III (B, Ga) are referred to as acceptors

Silicon with acceptor is called as P-type Silicon, since "positive" holes are generated and contribute a current flow



## N-type Silicon - Donor

If a Group V atom, such as Phosphorus, is introduced into the Silicon lattice, it will have an extra electron which may easily break away, becoming a conduction electron

The Phosphorus is referred to a donor, since it donates an electron to the conduction band.

Other donor is As

Silicon with donor is called as N-type Silicon, since "negative" electrons are generated and contribute the current flow



# **Properties of Silicon and Silicon Oxide**

**TABLE 2.1** Physical Properties of Si and SiO<sub>2</sub> at Room Temperature (300 K)

| Property                                             | Si                                            | SiO <sub>2</sub>     |
|------------------------------------------------------|-----------------------------------------------|----------------------|
| Atomic/molecular weight                              | 28.09                                         | 60.08                |
| Atoms or molecules/cm <sup>3</sup>                   | $5.0 \times 10^{22}$                          | $2.3 \times 10^{22}$ |
| Density (g/cm <sup>3</sup> )                         | 2.33                                          | 2.27                 |
| Crystal structure                                    | Diamond                                       | Amorphous            |
| Lattice constant (Å)                                 | 5.43                                          |                      |
| Energy gap (eV)                                      | 1.12                                          | 8-9                  |
| Dielectric constant                                  | 11.7                                          | 3.9                  |
| Intrinsic carrier concentration (cm <sup>-3</sup> )  | $1.4 \times 10^{10}$                          |                      |
| Carrier mobility (cm <sup>2</sup> /V-s)              | Electron: 1430                                |                      |
|                                                      | Hole: 470                                     |                      |
| Effective density of states $(cm^{-3})$              | Conduction band, $N_c$ : $3.2 \times 10^{19}$ |                      |
|                                                      | Valence band, $N_v$ : $1.8 \times 10^{19}$    |                      |
| Breakdown field (V/cm)                               | $3 \times 10^5$                               | >10 <sup>7</sup>     |
| Melting point (°C)                                   | 1415                                          | 1600-1700            |
| Thermal conductivity (W/cm-°C)                       | 1.5                                           | 0.014                |
| Specific heat (J/g-°C)                               | 0.7                                           | 1.0                  |
| Thermal diffusivity (cm <sup>2</sup> /s)             | 0.9                                           | 0.006                |
| Thermal expansion coefficient ( ${}^{\circ}C^{-1}$ ) | $2.5 \times 10^{-6}$                          | $0.5 \times 10^{-6}$ |

# **MOS Capacitor**



\* actual metal or heavily doped polysilicon

# **Behavior of MOS Capacitor**



### **MOSFET**

\*\*\* Focusing on n-channel transistor \*\*\*



# **Operation of N-channel MOSFET (1)**

- Gate characteristics



Sub-threshold region (0≤Vg≤Vth)

Id = 0 (nearly)



# **Operation of N-channel MOSFET (2)**

- Gate characteristics





When Vg<Vth, the electric current is called sub-threshold current. This is one of the leakage currents.

# **Operation of N-channel MOSFET (3)**

- Gate characteristics





# **Operation of N-channel MOSFET (4)**

- Gate characteristics





# **Operation of N-channel MOSFET (5)**

- Gate characteristics





# **Operation of N-channel MOSFET (6)**

#### - Drain characteristics





Even if Vd>0, there is no current (except leakage) when Vg<Vth.

# **Operation of N-channel MOSFET (7)**

#### - Drain characteristics





Apply Vg=Vg3, and watch what happens.

# **Operation of N-channel MOSFET (8)**

#### - Drain characteristics





# **Operation of N-channel MOSFET (9)**

#### - Drain characteristics





# **Operation of N-channel MOSFET (10)**

#### - Drain characteristics





When Vd=Vg-Vth, it is called "pinch-off point".

# **Operation of N-channel MOSFET (11)**

#### - Drain characteristics





After pinch-off, the current becomes constant. Electrons are attracted by drain field and flow through the depletion region.

# **Current characteristics of MOSFET (Summary)**

#### <Fundamental Formula of drain current>

$$I_{d} = \begin{cases} \beta n \left\{ V_{d}(V_{g}-V_{thn}) - V_{d}^{2}/2 \right\} \\ \text{(Linear region} \\ 0 \leq V_{d} \leq V_{g}-V_{thn}) \\ \beta n \left( V_{g}-V_{thn} \right)^{2}/2 \\ \text{(Saturation region} \\ V_{d} > V_{g}-V_{thn}) \end{cases}$$

$$\beta_n = \mu C_{ox} W/L$$

μ: Electron Mobility

Cox: Gate capacitance per unit area

**W**: Gate width

L: Gate length

Vthn: Threshold voltage of NMOS

(gate voltage required to switch ON transistor)

#### <Characteristics of drain current >



# **Operations of nMOS Transistor**



#### <Characteristics of drain current >



#### <Formula of drain current>

Ids= 
$$\begin{cases} \beta n \left\{ Vd \cdot (Vg - Vthn) - Vd^2/2 \right\} \\ (when 0 \le Vd \le Vg - Vthn) \\ \beta n \left( Vgs - Vthn \right)^2/2 \\ (when Vd > Vg - Vthn) \end{cases}$$

βn: proportionality coefficientVthn: threshold voltage (gate voltage required to switch ON transistor)

# **Operations of pMOS Transistor**





#### <Formula of current>

Ids = 
$$\begin{cases} -\beta p\{Vd \cdot (Vg - Vthp) - Vd^2/2\} \\ (when Vg - Vthp \le Vd \le 0) \\ -\beta p(Vgs - Vthp)^2/2 \\ (when Vds < Vgs - Vthp) \end{cases}$$

β**p**: proportionality coefficient

**Vthp:** threshold voltage (gate voltage required to switch ON transistor)

#### **Structure of CMOS Transistor**



**MOS**: Metal-Oxide Semiconductor

**CMOS**: Complementally MOS

# 2.2 Logic Gate on Silicon

#### Inverter

#### <CMOS inverter Structure >



Simplest logic circuit with a pair of pMOS and nMOS transistors

# **Logic Circuit on Silicon Chip**

#### Inverter







#### <Cell Symbol>



#### <Layout pattern>



Inverter characteristics are defined by current characteristics of both transistors.

# **Logic Gate**

2 input NAND (O=A-B)





• 2 input NOR (O=A+B)





Combinational gate (O=A-B+C)



- With complementary transistor configurations, all logic circuits can be implemented.
- Basically their complementary operations are similar to those of an inverter.

# Flip Flops

#### Principle of operation



- 1. Gate G1 is ON while clock remains low, and data D is taken into loop LP1.
- 2. When clock rises, G1 is OFF and G2 is ON to pass data D into next loop LP2.
- 3. When clock goes low, G2 is OFF and LP2 keeps its data D.

Note FF output is not determined until any value is set from outside from <u>logic</u> <u>simulation standpoint</u>. Especially cares should be taken after power on.

# Flip Flops

#### **Metastable State (Metastability)**

- To set logical threshold voltage (VLT) of each GATE at the same level is important to secure noise margin: VLT = 1/2 VDD.
- But big problem in FLIP FLOPs.



- When input VIN is held at VLT and then gate becomes OFF, the flip flop MIGHT may keep this level for unpredictable period.
- But actually when small plus noise is applied to left node of loop, VOUT accordingly becomes 0. In minus case, Vout goes to 1.
- Behavior of VOUT is not predictable depending upon noise level: metastable.

< hypothetical case >

# Flip Flops

#### **Metastable State (Metastability)**

#### < actual case >



When falling edge of IN and rising edge of CLK are very close, voltages at inverter loop within FF become close to VLT depending on timing of IN.

Succeeding behavior is unpredictable.





This phenomenon surely happens when IN is asynchronous with CLK. OUT must be sensed at least one clock cycle after CLK rising edge under focusing.

# SoC Design and Jigsaw Puzzle

 Jigsaw puzzle: assemble whole picture from many of interlocking pieces.

# SoC design: assemble whole chip from components (cells) in circuits libraries, place and route them, so that they function harmoniously.



- 1. Logic Cell library
- 2. Memory library
- 3. Analog Circuit library

#### Circuit libraries on SoC

#### 1. Logic cell library

- Primitive cells (Inverter, Buffer, NAND, NOR, FF, etc.)
- Data Path (Execution unit, selector, multiple-bit width)
- Clock Buffer
- Power Control Circuits (Power Switch, Substrate Bias Controller)

#### 2. Memory library

- Register File
- RAM (Random Access Memory)
- ROM (Read Only Memory)

#### 3. Analog Circuit library

- IO (Input and Output Buffer, Level Shifter)
- PLL (Phased Locked Loop)
- ADC (Analog to Digital Converter)
- RF (Radio Frequency Circuit)
- PA (Power Amplifier)

# 2.3 Electronic Signal Propagation on Silicon

#### **Ideal wiring**

Resistance(R) = 0
No signal attenuation.

Capacitance(C) = 0
Voltage can change at once

Reactance(L) = 0 Electric current can change at once



The ideal wire

#### Actual wiring on the silicon

R ≠ 0
Voltage drops with current.
Power consumption.

C ≠ 0 Voltage cannot jump up or down

L ≠ 0
Current cannot jump up or down.





**Circuit model** 

### Effect of R, C and L



# **Delay definitions**

**Logic delay** through a gate is conveniently described by the propagation delay time, t<sub>p</sub>. This is average time needed for the output to respond to a change in the input logic state:

$$t_p = \frac{1}{2} \left( t_{pHL} + t_{pLH} \right)$$

#### Falling propagation delay (tpHL):

Time for output to fall by 50% of VDD references to input changes by 50% of VDD.

#### Rising propagation delay (tplh):

Time for output to rise by 50% of VDD references to input changes by 50% of VDD

#### Fall time (tf):

Time for output to fall from logical level "1" to level "0".

#### Rise time (tr):

Time for output to rise from logical level "0" to level "1".



#### Logical level:

- Level "0": from Vss to 10% of VDD;
- Level "1": from 90% of VDD to VDD.

# Charge up & Discharge



Rise time and fall time: times required to charge or discharge the load capacitor.

Large load capacitance results in large delay.

# Rise time - Delay of charge up



**Note:** Assume at initial state, C<sub>L</sub> was fully dis-charged to 0V

**◆** Current flows when pMOS is ON,

$$I_s = |I_{ds}|$$
  
=  $(\beta p/2) \cdot (V_{DD} - |V_{thp}|)^2$ 

**♦** Electric charge to be charged

$$Q = CL \cdot VDD$$



Rise time is:

$$tr = Q/|Ids|$$

$$= \frac{CL-VDD}{(\beta p/2) \cdot (VDD-|Vthp|)^2}$$

# Fall time - Delay for discharge



**Note:** Assume at initial state, C<sub>L</sub> was fully charged to V<sub>DD</sub>

♦ Current flows when nMOS is ON,

Ids= 
$$(\beta n/2)$$
- $(VDD-Vthn)^2$ 

♦ Electric charge to be discharged

Fall time is:

$$t_f = Q/I_{ds}$$

$$= \frac{C_L \cdot V_{DD}}{(\beta n/2) \cdot (V_{DD} - V_{thn})^2}$$

# Summary of delay time



# 2.4 Problem with Electronic Signal

# **Gate Delay & Wiring Delay**





#### Skew



skew

For more-than-1-bit signal, skew is always a big problem.

Clock signal will always suffer from skew problem.



The clock skew



Skew causes difficulty in wiring clock lines, especially in higher frequency range and limits the clock speed.

#### **Hazard & Glitch**

Hazard is a problem caused by a small timing difference among several signals.



#### How to avoid hazard?

It is difficult to prevent hazard. However, we can avoid using hazard signal by selecting a timing to use the signal.



To avoid hazard, outputs of combinational logic must be used after proper time period passed since input signals become stable.

When handling edge signal, you must be very careful about hazard, because edge signal is very sensitive to hazard. Especially, clock signal is very sensitive to hazard.



To avoid hazard on clock signal, do not insert any combinational logic in clock line.

# **Power Consumption**



Electric power ~ V.I ~ V.Q/T ~ V.CV/T

~ C.V<sup>2</sup>/T

~ f.C.V<sup>2</sup>

The power consumption of CMOS



Dynamic power

The keys to reduce power consumption.

- <1> Making operation voltage low
- <2> Lowering an operating frequency.
- <3> Reducing capacitance and so on.



Power consumption limits the operating speed. Large power consumption makes it difficult to design packages.

However, the leakage current is becoming significant, we have to apply partial power off strategy to reduce power significantly.

#### **Short Circuit Power**







Power consumption by short circuit current is about less than 10 to 15% of the total power consumption

#### **Leak Current**



# **Metastability of Flip-Flop**



If In is given a value, such as mean value of low and high voltage, Out becomes unstable for some period and we can not tell what the final value shall be.

This is called "metastability".







This may happen when input signal changes at the instant of the clock pulse.

In many cases, metastability can be avoided by ensuring that inputs are held constant for specified periods before and after the clock pulse.





In synchronous design, by applying STA, we can avoid metastability of FFs.

Typical Setup time or Hold time is less than 100 p sec.

### Unknown initial value of Flip-Flop

We can not tell the value of FF right after power on. (How about SRAM?)



The output signal of FFs must be used after proper initialization sequence.



Many problems caused by unknown initial value of FF have been experienced. Pay special attention to this issue whenever you use FFs (or SRAM).

If a logic you designed uses the unknown initial values of FFs in a way that they cause unexpected operation, it means you have implemented a logic bug.

#### Fan-out

Because of output voltage drop, there is a limitation (fan-out) in the number of the circuits which can be connected to an output.



Fan-out problem causes malfunction of the circuits. EDA tools can help us to avoid this problem.



Because larger load result in larger delay as shown below, fan out issue is also related to speed.





Sometimes delay of N stage gate logic is larger than that of having more stages gate logic if some gates have larger load.

#### **Ground bounce**







Sharing the ground with other signals



Simultaneous signal change and ground bounce



Cannot keep the potential of the ground at zero when there is a large current in the neighborhood.



A false signal can be observed when the potential of the ground is shaken by the other signal.



Ground bounce



Ground bounce creates false signal on certain signal line, thus sometimes causes a malfunction of a device.

#### **Cross talk**





Cross talk creates false signal on certain signal line, thus sometimes causes a malfunction of a device.



IR drop creates insufficient power supply to certain circuit on silicon and limit miniaturization and operating frequency.

#### **EMC/EMI**

Electromagnetic pulse



False signal will be observed caused by the electromagnetic disturbance.

Electromagnetic pulse

EMI: Electromagnetic Interference

Electromagnetic emission

EMS: Electromagnetic Sustainability



**EMC**: Electromagnetic Compatibility



Electromagnetic interference may creates false signal on certain signal line, thus sometimes causes a malfunction of a device. It becomes difficult to comply with EMC guide lines as operating frequency of devices goes high.

# Radiation from the package and cosmic ray

The influence of neutron radiation and so on, are becoming significant.





Alpha ray, gamma ray and neutron radiation

Transistor malfunctions caused by the radiation



Large scale memory can not avoid this problem, therefore some error correction system is necessary for such large scale memory.

# The different characteristic of nMOS & pMOS







Clock skew problem may become critical when inserting a buffer into the clock line.

### **Electron migration**

Atoms of wire material, aluminum or copper, are kicked out of the wire line by electrons. This sometimes causes a breaking of wire.



#### Other issues



Renesas.com