# RAD5545™ multi-core system-onchip Power Architecture® processor

The RAD5545 multi-core processor is a highly integrated solution with an order of magnitude leap in performance for emerging on-board processing applications.

The RAD5545 system-on-chip (SoC) microprocessor offers a balanced combination of three capabilities – Power Architecture processors for portability of heritage software, large memory capacity powered by dual interleaved DDR2/3 DRAM memory interfaces, and high I/O throughput based on serializer/deserializer (SerDes) high-speed links.

The RAD5545 SoC microprocessor singlehandedly replaces multiple cards of previous generations with four RAD5500™ 32/64-bit Power Architecture processor cores, three levels of on-die cache, four RapidlO® (SRIO) ports, and a 16-port SpaceWire router.





## Key features and benefits

- Reduced size, weight, and power based on the QorlQ® architecture enables support of various applications
- Processor throughput of up to 5.6 giga operations per second (GOPS)/3.7 GFLOPS and memory bandwidth of up to 102 Gb/s and I/O throughput of up to 64 Gb/s enables superior efficiency
- Designed for insertion into the SpaceVPX standard, supporting the RapidIO data plane, SpaceWire control plane, and inter-integrated circuit (I2C) utility plane
- 16-port router supports space-specific SpaceWire serial protocol
- 64-bit core increases performance, supporting direct addressability to 64GB of memory, improving double precision floating point performance, and achieving 3.0 MIPS/Mhz
- Multiple levels of cache memory minimizes access to main memory, maximizing effective throughput
- Trust architecture infrastructure provides secure boot, integrity code testing, data encryption, and partitioning of the system to prevent unauthorized access to memory locations, enabling secure operation
- 32-bit parallel peripheral component interconnects (PCI) interface enables legacy connections
- Four serial RapidIO ports implement efficient handling of RapidIO message and streaming data packets
- Data Path Acceleration Architecture (DPAA) offloads functions from processor cores to further their effectiveness

### Hardware block diagram



#### For more information contact:

BAE Systems 9300 Wellington Road Manassas , Virginia 20110-4122

**T:** 571 364 7777

E: space.contact@baesystems.com

W: baesystems.com

Cleared for open publication on 03/17



| -           |                                                    |
|-------------|----------------------------------------------------|
| Technology  | Radiation-hardened by design RH45® circuit library |
|             | Trusted foundry 45nm silicon-on-insulator (SOI)    |
|             | process                                            |
|             | 1752-pin, 45mm ceramic column grid array           |
|             | package                                            |
| Temperature | Operating at -55 to +125 degrees Celsius           |
| Radiation-  | Total ionizing dose: 1 Mrad (Si)                   |
| hardness    | Single event upset (SEU): SRAMs: <2E-9 upsets/     |
|             | bit-day, prior to the integrated ECC correction    |
|             | SEU: Flip-flops: 8E-14 upsets/bit-day              |
|             | Latch-up immune                                    |
| Power       | 0.95 V +/- 5 percent core                          |
| Supply      | 1.5 or 1.8 V +/- 5 percent SerDes and double data  |
|             | rate (DDR) I/O                                     |
|             | 1.8 V, 2.5 V, and/or 3.3 V I/O (user programmable) |
| Power       | 17.7 watts at 95 degrees Celsius and               |
| dissipation | +5 percent voltage                                 |
|             | All interfaces operational                         |
| Interfaces  |                                                    |
| Input and   | Four serial RapidIO ports across 16 lanes up to    |
| output      | 3.125 Gbuad/lane                                   |
|             | 16 SpaceWire links with embedded router            |
|             | Four I2C interfaces                                |
|             | Serial peripheral interface (SPI)                  |
|             | 32-bit parallel PCI                                |
|             | Two dual UARTs (four simple or two advanced)       |
| Memory      | Dual DDR2/3 DRAM interfaces with interleaving      |
|             | NAND flash controller                              |
|             | SRAM/EEPROM controller                             |
| Test and    | Aurora protocol SerDes trace/debug                 |
| debug       | JTAG master and slave interfaces                   |
|             |                                                    |

#### Disclaimer and copyright

BAE Systems reserves the right to restrict component sales based on application and volume. Please contact the factory for more information.

This document gives only a general description of the product(s) and service(s) and, except where expressly provided otherwise, shall not form any part of any contract. From time to time, changes may be made in the products or the conditions of supply.

BAE SYSTEMS is a registered trademark of BAE Systems plc. ©2019 BAE Systems. All rights reserved. CS-19-B71

