## CHAIN: Week of June 3

### June 3

- Goals:
  - Finish re-do of parameterizable filter
- What I learned:
  - o GUI implementation
  - Filter types ad their use cases
    - Elliptic: fastest transition between passband and stopband
  - Filter parameters and how they affect the signal



## ParameterizableFilter.py (June 3)

- Reads values from GUI, generates coefficients using elliptic(), generates transfer function using lfilter(), plots output
- Advantages:
  - Parameterizable
  - User-friendly GUI
  - Output in the complex domain
- Disadvantages:
  - Not in the frequency domain
  - Built-in functions have limited customization
  - Not efficient to implement on FPGAs
    - GUI
    - Floating-point arithmetic
  - Complex number generation
- Next steps:
  - Integer-based arithmetic
  - Frequency domain

#### **Basics**

- Filter: device or process that removes some unwanted components or features from a signal
- Representation, Information:
  - o Domains: time, and frequency
    - Frequency domain: information is contained in the relationship between points
      - Optimal characteristics: fast roll-off, flat passband, good stopband attenuation
        - o Phase isn't important
    - Time domain:
      - Optimal characteristics: fast step response, no overshoot, linear phase
- Responses: impulse, step, and frequency
  - o Impulse response: shows output of system being "fed" an impulse (short pulse)
  - o Step response: shows how information represented in the time domain is being changed
  - o Frequency response: shows how information represented in the frequency domain is being changed
  - Frequency response depends on coefficients
    - Coefficients determine type of filter (low pass, high pass, band pass, etc.)
    - Frequency response is found by integral of impulse response
- Convolve input with impulse response
  - o Each output is calculated by being weighed and then added together
  - o IIR filter's output, in contrast, is found through recursion
    - Chosen when linearity is not important and memory is limited

# Responses







#### June 4

- Goals:
  - Finish parameterizable filter:
    - Digitize
    - Transform into the frequency domain (FFT)
    - Do a frequency sweep
    - Test with various inputs
  - Gain knowledge about foundations of DDC, implementation in FPGA
    - Look at data sheets of various DDCs
- What I learned:
  - Performing frequency sweep
  - Components in DDC
    - Local oscillator, mixer, A/D converter, filter/decimator
    - Decimator considered part of filter
      - CIC decimation --> CIC gain correction --> CIC droop compensation decimator --> Halfband decimator --> Final decimator
      - Narrowband vs wideband
  - Integration with FPGA, parameters to consider, how they may affect FPGA functionality

## BinaryParamFilter



#### June 5

- Goals:
  - o Implement a decimator
  - o Implement a numerically-controlled oscillator (NCO)
- What I learned:

#### Research Article

- https://ieeexplore.ieee.org/document/7533688
- Receiver: receive the transmitted signal from multiple satellites and use these signals to decode navigation data and to measure the travelling time between the point of transmission (satellite) and the point of receiver).
- The purpose of signal acquisition process is to obtain coarse Doppler frequency, code phase, and visible satellites.

#### Resources Consulted

• DDC FPGA: <a href="http://hunteng.co.uk/support/ddc.htm">http://hunteng.co.uk/support/ddc.htm</a>