









LMR12010

SNVS731B - SEPTEMBER 2011-REVISED JUNE 2019

# LMR12010 3-V to 20-V, 1-A Step-Down DC/DC Switching Regulator in SOT-23

#### **Features**

- Input Voltage Range of 3 V to 20 V
- Output Voltage Range of 0.8 V to 17 V
- Output Current up to 1 A
- 1.6 MHz (LMR12010X) and 3 MHz (LMR12010Y) Switching Frequencies
- Low Shutdown Io, 30 nA Typical
- Internal Soft Start
- Internally Compensated
- **Current-Mode PWM Operation**
- Thermal Shutdown
- Tiny Overall Solution Reduces System Cost
- Thin 6-Pin SOT-23 Package  $(2.97 \times 1.65 \times 1 \text{ mm})$
- Create a custom design using the LMR12010 with the WEBENCH® Power Designer

# **Applications**

- Point-of-Load Conversions from 3.3-V, 5-V, and 12-V Rails
- **Space Constrained Applications**
- **Battery Powered Equipment**
- **Industrial Distributed Power Applications**
- **Power Meters**
- Portable Hand-Held Instruments

# 3 Description

The LMR12010 regulator is a monolithic, high frequency, PWM step-down DC/DC converter in a 6pin thin SOT23 package. It provides all the active functions to provide local DC/DC conversion with fast transient response and accurate regulation in the smallest possible PCB area.

With a minimum of external components and online design support through WEBENCH, the LMR12010 is easy to use. The ability to drive 1-A loads with an internal 300-mΩ NMOS switch using state-of-the-art 0.5-µm BiCMOS technology results in the best power density available. The world class control circuitry allows for on-times as low as 13 ns, thus supporting exceptionally high frequency conversion over the entire 3-V to 20-V input operating range down to the minimum output voltage of 0.8 V. Switching frequency is internally set to 1.6 MHz (LMR12010X) or 3 MHz (LMR12010Y), allowing the use of extremely small surface mount inductors and chip capacitors. Even though the operating frequencies are very high, efficiencies up to 90% are easy to achieve. External shutdown is included, featuring an ultra-low standby current of 30 nA. The LMR12010 utilizes currentmode control and internal compensation to provide high-performance regulation over a wide range of operating conditions. Additional features include internal soft-start circuitry to reduce inrush current, pulse-by-pulse current limit, thermal shutdown, and output overvoltage protection.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE         | BODY SIZE (NOM)   |
|-------------|-----------------|-------------------|
| LMR12010    | SOT-23-THIN (6) | 2.90 mm x 1.60 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.





# **Table of Contents**

| 1 | Features                          | 8   | Application and Implementation                       | . 1  |
|---|-----------------------------------|-----|------------------------------------------------------|------|
| 2 | Applications                      | 1   | 8.1 Application Information                          | . 1  |
| 3 | Description 1                     | 1   | 8.2 Typical Application                              | . 1  |
| 4 | Revision History2                 | •   | Layout                                               |      |
| 5 | Pin Configuration and Functions   |     | 9.1 Layout Considerations                            | . 2  |
| 6 | Specifications                    |     | 9.2 Calculating The LMR12010 Junction Temperature    | 2    |
| • | 6.1 Absolute Maximum Ratings      | 40  | Device and Documentation Support                     | . 24 |
|   | 6.2 Recommended Operating Ratings |     | 10.1 Device Support                                  | . 2  |
|   | 6.3 Electrical Characteristics    |     | 10.2 Receiving Notification of Documentation Updates | s 2  |
|   | 6.4 Typical Characteristics       | 6   | 10.3 Community Resources                             | . 2  |
| 7 | Detailed Description              |     | 10.4 Trademarks                                      | . 2  |
| - | 7.1 Overview                      |     | 10.5 Electrostatic Discharge Caution                 | . 24 |
|   | 7.2 Functional Block Diagram      |     | 10.6 Glossary                                        | . 2  |
|   | 7.3 Feature Description           | 4.4 | Mechanical, Packaging, and Orderable Information     | . 2  |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# Changes from Revision A (September 2011) to Revision B

Page

Submit Documentation Feedback



# 5 Pin Configuration and Functions





#### **Pin Descriptions**

|     | PIN             | DESCRIPTION                                                                                                                              |  |  |  |  |  |
|-----|-----------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NO. | NAME            | DESCRIPTION                                                                                                                              |  |  |  |  |  |
| 1   | BOOST           | Boost voltage that drives the internal NMOS control switch. A bootstrap capacitor is connected between the BOOST and SW pins.            |  |  |  |  |  |
| 2   | GND             | Signal and Power ground pin. Place the bottom resistor of the feedback network as close as possible to this pin for accurate regulation. |  |  |  |  |  |
| 3   | FB              | Feedback pin. Connect FB to the external resistor divider to set output voltage.                                                         |  |  |  |  |  |
| 4   | EN              | Enable control input. Logic high enables operation. Do not allow this pin to float or be greater than $V_{IN}$ + 0.3 $V_{IN}$ .          |  |  |  |  |  |
| 5   | V <sub>IN</sub> | Input supply voltage. Connect a bypass capacitor to this pin.                                                                            |  |  |  |  |  |
| 6   | SW              | Output switch. Connects to the inductor, catch diode, and bootstrap capacitor.                                                           |  |  |  |  |  |



# 6 Specifications

# 6.1 Absolute Maximum Ratings

See notes (1)(2).

| V <sub>IN</sub>                           | -0.5V to 24V                      |
|-------------------------------------------|-----------------------------------|
| SW Voltage                                | -0.5V to 24V                      |
| Boost Voltage                             | -0.5V to 30V                      |
| Boost to SW Voltage                       | -0.5V to 6.0V                     |
| FB Voltage                                | -0.5V to 3.0V                     |
| EN Voltage                                | -0.5V to (V <sub>IN</sub> + 0.3V) |
| Junction Temperature                      | 150°C                             |
| ESD Susceptibility (3)                    | 2kV                               |
| Storage Temperature Range                 | -65°C to 150°C                    |
| For soldering specifications: see SNOA549 |                                   |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Recommended operating ratings indicate conditions for which the device is intended to be functional, but specific performance is not verified. For verified specifications and the test conditions, see *Electrical Characteristics*
- (2) If Military/Aerospace specified devices are required, contact the Texas Instruments Sales Office/Distributors for availability and specifications.
- (3) Human body model,  $1.5k\Omega$  in series with 100pF.

# 6.2 Recommended Operating Ratings (1)

| V <sub>IN</sub>                        | 3V to 20V       |
|----------------------------------------|-----------------|
| SW Voltage                             | -0.5V to 20V    |
| Boost Voltage                          | -0.5V to 25V    |
| Boost to SW Voltage                    | 1.6V to 5.5V    |
| Junction Temperature Range             | -40°C to +125°C |
| Thermal Resistance $\theta_{JA}^{(2)}$ | 118°C/W         |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Recommended operating ratings indicate conditions for which the device is intended to be functional, but specific performance is not verified. For verified specifications and the test conditions, see *Electrical Characteristics*
- (2) Thermal shutdown will occur if the junction temperature exceeds 165°C. The maximum power dissipation is a function of T<sub>J(MAX)</sub>, θ<sub>JA</sub> and T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is P<sub>D</sub> = (T<sub>J(MAX)</sub> T<sub>A</sub>)/θ<sub>JA</sub>. All numbers apply for packages soldered directly onto a 3" x 3" PC board with 2oz. copper on 4 layers in still air. For a 2 layer board using 1 oz. copper in still air, θ<sub>JA</sub> = 204°C/W.

Submit Documentation Feedback

Copyright © 2011–2019, Texas Instruments Incorporated



# 6.3 Electrical Characteristics

Specifications with standard typeface are for  $T_J = 25^{\circ}\text{C}$ , and those in **boldface type** apply over the full **Operating Temperature Range** ( $T_J = -40^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ ).  $V_{IN} = 5$  V,  $V_{BOOST} - V_{SW} = 5$ V unless otherwise specified. Datasheet min/max specification limits are specified by design, test, or statistical analysis.

|                               | PARAMETER                        | TEST CONDITIONS                           | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT    |
|-------------------------------|----------------------------------|-------------------------------------------|--------------------|--------------------|--------------------|---------|
| V <sub>FB</sub>               | Feedback Voltage                 |                                           | 0.784              | 0.800              | 0.816              | V       |
| $\Delta V_{FB}/\Delta V_{IN}$ | Feedback Voltage Line Regulation | V <sub>IN</sub> = 3V to 20V               |                    | 0.01               |                    | % / V   |
| I <sub>FB</sub>               | Feedback Input Bias Current      | Sink/Source                               |                    | 10                 | 250                | nA      |
|                               | Undervoltage Lockout             | V <sub>IN</sub> Rising                    |                    | 2.74               | 2.90               |         |
| UVLO                          | Undervoltage Lockout             | V <sub>IN</sub> Falling                   | 2.0                | 2.3                |                    | V       |
|                               | UVLO Hysteresis                  |                                           | 0.30               | 0.44               | 0.62               |         |
| _                             | Outtobing Francisco              | LMR12010X                                 | 1.2                | 1.6                | 1.9                | N.41.1- |
| F <sub>SW</sub>               | Switching Frequency              | LMR12010Y                                 | 2.2                | 3.0                | 3.6                | MHz     |
| _                             |                                  | LMR12010X                                 | 85%                | 92%                |                    |         |
| $D_{MAX}$                     | Maximum Duty Cycle               | LMR12010Y                                 | 78%                | 85%                |                    | 1       |
|                               | N                                | LMR12010X                                 |                    | 2%                 |                    |         |
| $D_{MIN}$                     | Minimum Duty Cycle               | LMR12010Y                                 |                    | 8%                 |                    | 1       |
| R <sub>DS(ON)</sub>           | Switch ON Resistance             | V <sub>BOOST</sub> - V <sub>SW</sub> = 3V |                    | 300                | 600                | mΩ      |
| I <sub>CL</sub>               | Switch Current Limit             | V <sub>BOOST</sub> - V <sub>SW</sub> = 3V | 1.2                | 1.7                | 2.5                | Α       |
| IQ                            | Quiescent Current                | Switching                                 |                    | 1.5                | 2.5                | mA      |
|                               | Quiescent Current (shutdown)     | V <sub>EN</sub> = 0V                      |                    | 30                 |                    | nA      |
|                               |                                  | LMR12010X (50% Duty Cycle)                |                    | 2.5                | 3.5                |         |
| I <sub>BOOST</sub>            | Boost Pin Current                | LMR12010Y (50% Duty Cycle)                |                    | 4.25               | 6.0                | mA      |
|                               | Shutdown Threshold Voltage       | V <sub>EN</sub> Falling                   |                    |                    | 0.4                |         |
| $V_{EN\_TH}$                  | Enable Threshold Voltage         | V <sub>EN</sub> Rising                    | 1.8                |                    |                    | V       |
| I <sub>EN</sub>               | Enable Pin Current               | Sink/Source                               |                    | 10                 |                    | nA      |
| I <sub>SW</sub>               | Switch Leakage                   |                                           |                    | 40                 |                    | nA      |

<sup>(1)</sup> Specified to Average Outgoing Quality Level (AOQL).(2) Typicals represent the most likely parametric norm.

# TEXAS INSTRUMENTS

# 6.4 Typical Characteristics

All curves taken at  $V_{IN}$  = 5V,  $V_{BOOST}$  -  $V_{SW}$  = 5V, L1 = 4.7  $\mu$ H ("X"), L1 = 2.2  $\mu$ H ("Y") and  $T_A$  = 25°C, unless specified otherwise.



Figure 1. Efficiency vs Load Current - "X"



Figure 3. Efficiency vs Load Current - "X"

 $V_{OUT} = 3.3 \text{ V}$ 





Figure 2. Efficiency vs Load Current - "Y"



Figure 4. Efficiency vs Load Current - "Y"



Figure 6. Efficiency vs Load Current - "Y"

Submit Documentation Feedback



# **Typical Characteristics (continued)**

All curves taken at  $V_{IN}$  = 5V,  $V_{BOOST}$  -  $V_{SW}$  = 5V, L1 = 4.7  $\mu$ H ("X"), L1 = 2.2  $\mu$ H ("Y") and  $T_A$  = 25°C, unless specified otherwise.



Figure 7. Oscillator Frequency vs Temperature - "X"



Figure 8. Oscillator Frequency vs Temperature - "Y"



 $V_{IN} = 5 V$ 



 $V_{IN} = 20 \text{ V}$ 





Figure 11.  $V_{FB}$  vs Temperature





Figure 12.  $R_{\rm DSON}$  vs Temperature



# **Typical Characteristics (continued)**

All curves taken at  $V_{IN}$  = 5V,  $V_{BOOST}$  -  $V_{SW}$  = 5V, L1 = 4.7  $\mu$ H ("X"), L1 = 2.2  $\mu$ H ("Y") and  $T_A$  = 25°C, unless specified otherwise.





# 7 Detailed Description

#### 7.1 Overview

The LMR12010 is a constant frequency PWM buck regulator IC that delivers a 1-A load current. The regulator has a preset switching frequency of either 3 MHz (LMR12010Y) or 1.6 MHz (LMR12010X). These high frequencies allow the LMR12010 to operate with small surface mount capacitors and inductors, resulting in DC/DC converters that require a minimum amount of board space. The LMR12010 is internally compensated, so it is simple to use, and requires few external components. The LMR12010 uses current-mode control to regulate the output voltage.

The following operating description of the LMR12010 refers to the functional block diagram (*Functional Block Diagram*) and to the waveforms in Figure 14. The LMR12010 supplies a regulated output voltage by switching the internal NMOS control switch at constant frequency and variable duty cycle. A switching cycle begins at the falling edge of the reset pulse generated by the internal oscillator. When this pulse goes low, the output control logic turns on the internal NMOS control switch. During this on-time, the SW pin voltage ( $V_{SW}$ ) swings up to approximately  $V_{IN}$ , and the inductor current ( $I_L$ ) increases with a linear slope.  $I_L$  is measured by the current-sense amplifier, which generates an output proportional to the switch current. The sense signal is summed with the regulator's corrective ramp and compared to the error amplifier's output, which is proportional to the difference between the feedback voltage and  $V_{REF}$ . When the PWM comparator output goes high, the output switch turns off until the next switching cycle begins. During the switch off-time, inductor current discharges through Schottky diode D1, which forces the SW pin to swing below ground by the forward voltage ( $V_D$ ) of the catch diode. The regulator loop adjusts the duty cycle (D) to maintain a constant output voltage.



Figure 14. LMR12010 Waveforms Of SW Pin Voltage and Inductor Current



# 7.2 Functional Block Diagram





#### 7.3 Feature Description

#### 7.3.1 Boost Function

Capacitor  $C_{BOOST}$  and diode D2 in Figure 15 are used to generate a voltage  $V_{BOOST}$ .  $V_{BOOST} - V_{SW}$  is the gate-drive voltage to the internal NMOS control switch. To properly drive the internal NMOS switch during its on-time,  $V_{BOOST}$  needs to be at least 1.6 V greater than  $V_{SW}$ . Although the LMR12010 operates with this minimum voltage, it may not have sufficient gate drive to supply large values of output current. Therefore, it is recommended that  $V_{BOOST}$  be greater than 2.5 V above  $V_{SW}$  for best efficiency.  $V_{BOOST} - V_{SW}$  should not exceed the maximum operating limit of 5.5 V.

 $5.5 \text{ V} > \text{V}_{\text{BOOST}} - \text{V}_{\text{SW}} > 2.5 \text{ V}$  for best performance.



Figure 15. V<sub>OUT</sub> Charges C<sub>BOOST</sub>

When the LMR12010 starts up, internal circuitry from the BOOST pin supplies a maximum of 20 mA to  $C_{BOOST}$ . This current charges  $C_{BOOST}$  to a voltage sufficient to turn the switch on. The BOOST pin continues to source current to  $C_{BOOST}$  until the voltage at the feedback pin is greater than 0.76 V.

There are various methods to derive  $V_{BOOST}$ :

- 1. From the input voltage (V<sub>IN</sub>)
- 2. From the output voltage (V<sub>OUT</sub>)
- 3. From an external distributed voltage rail (V<sub>EXT</sub>)
- 4. From a shunt or series zener diode

In the *Functional Block Diagram*, capacitor  $C_{BOOST}$  and diode D2 supply the gate-drive current for the NMOS switch. Capacitor  $C_{BOOST}$  is charged via diode D2 by  $V_{IN}$ . During a normal switching cycle, when the internal NMOS control switch is off ( $T_{OFF}$ ) (refer to Figure 14),  $V_{BOOST}$  equals  $V_{IN}$  minus the forward voltage of D2 ( $V_{FD2}$ ), during which the current in the inductor (L) forward biases the Schottky diode D1 ( $V_{FD1}$ ). Therefore the voltage stored across  $C_{BOOST}$  is

$$V_{BOOST} - V_{SW} = V_{IN} - V_{FD2} + V_{FD1}$$

$$\tag{1}$$

When the NMOS switch turns on (T<sub>ON</sub>), the switch pin rises to

$$V_{SW} = V_{IN} - (R_{DSON} \times I_L), \tag{2}$$

forcing  $V_{\text{BOOST}}$  to rise thus reverse biasing D2. The voltage at  $V_{\text{BOOST}}$  is then

$$V_{BOOST} = 2 V_{IN} - (R_{DSON} \times I_L) - V_{FD2} + V_{FD1}$$
 (3)

which is approximately

$$2V_{IN} - 0.4 \text{ V}$$
 (4)

for many applications. Thus the gate-drive voltage of the NMOS switch is approximately

$$V_{IN} - 0.2 \text{ V}$$
 (5)

An alternate method for charging  $C_{BOOST}$  is to connect D2 to the output as shown in Figure 15. The output voltage must be between 2.5 V and 5.5 V, so that proper gate voltage will be applied to the internal switch. In this circuit,  $C_{BOOST}$  provides a gate-drive voltage that is slightly less than  $V_{OUT}$ .



#### **Feature Description (continued)**

In applications where both  $V_{IN}$  and  $V_{OUT}$  are greater than 5.5 V, or less than 3 V,  $C_{BOOST}$  cannot be charged directly from these voltages. If  $V_{IN}$  and  $V_{OUT}$  are greater than 5.5 V,  $C_{BOOST}$  can be charged from  $V_{IN}$  or  $V_{OUT}$  minus a zener voltage by placing a zener diode D3 in series with D2, as shown in Figure 16. When using a series zener diode from the input, ensure that the regulation of the input supply doesn't create a voltage that falls outside the recommended  $V_{BOOST}$  voltage.

$$(V_{INMAX} - V_{D3}) < 5.5 \text{ V}$$
  
 $(V_{INMIN} - V_{D3}) > 1.6 \text{ V}$ 



Figure 16. Zener Reduces Boost Voltage From VIN

An alternative method is to place the zener diode D3 in a shunt configuration as shown in Figure 17. A small 350-mW to 500-mW, 5.1-V zener in a SOT-23 or SOD package can be used for this purpose. Place a small ceramic capacitor such as a 6.3-V, 0.1- $\mu$ F capacitor (C4) in parallel with the zener diode. When the internal NMOS switch turns on, a pulse of current is drawn to charge the internal NMOS gate capacitance. The 0.1  $\mu$ F parallel shunt capacitor ensures that the V<sub>BOOST</sub> voltage is maintained during this time.

Resistor R3 should be chosen to provide enough RMS current to the zener diode (D3) and to the BOOST pin. A recommended choice for the zener current ( $I_{ZENER}$ ) is 1 mA. The current  $I_{BOOST}$  into the BOOST pin supplies the gate current of the NMOS control switch and varies typically according to the following formula for the X version:

$$I_{BOOST} = 0.56 \times (D + 0.54) \times (V_{ZENER} - V_{D2}) \text{ mA}$$
 (6)

I<sub>BOOST</sub> can be calculated for the Y version using the following:

$$I_{BOOST} = (D + 0.5) \times (V_{ZENER} - V_{D2}) \text{ mA}$$

where

- · D is the duty cycle
- V<sub>ZENER</sub> and V<sub>D2</sub> are in volts
- I<sub>BOOST</sub> is in milliamps (7)

 $V_{ZENER}$  is the voltage applied to the anode of the boost diode (D2), and  $V_{D2}$  is the average forward voltage across D2. Note that this formula for  $I_{BOOST}$  gives typical current. For the worst case  $I_{BOOST}$ , increase the current by 40%. In that case, the worst case boost current will be

$$I_{BOOST-MAX} = 1.4 \times I_{BOOST}$$
 (8)

R3 will then be given by

$$R3 = (V_{IN} - V_{ZENER}) / (1.4 \times I_{BOOST} + I_{ZENER})$$
(9)

For example, using the X-version let  $V_{IN}$  = 10 V,  $V_{ZENER}$  = 5 V,  $V_{D2}$  = 0.7 V,  $I_{ZENER}$  = 1 mA, and duty cycle D = 50%. Then

$$I_{ROOST} = 0.56 \times (0.5 + 0.54) \times (5 - 0.7) \text{ mA} = 2.5 \text{ mA}$$
 (10)

$$R3 = (10 \text{ V} - 5 \text{ V}) / (1.4 \times 2.5 \text{ mA} + 1 \text{ mA}) = 1.11 \text{ k}\Omega$$
 (11)



# **Feature Description (continued)**



Figure 17. Boost Voltage Supplied From the Shunt Zener on  $V_{\rm IN}$ 



Figure 18.  $V_{BOOST}$  Derived From  $V_{IN}$ 



Figure 19. V<sub>BOOST</sub> Derived From Series Zener Diode (V<sub>OUT</sub>)

Copyright © 2011–2019, Texas Instruments Incorporated



#### **Feature Description (continued)**

#### 7.3.2 Enable Pin / Shutdown Mode

The LMR12010 has a shutdown mode that is controlled by the enable pin (EN). When a logic low voltage is applied to EN, the part is in shutdown mode and its quiescent current drops to typically 30 nA. Switch leakage adds another 40 nA from the input supply. The voltage at this pin must never exceed  $V_{IN} + 0.3 \text{ V}$ .

#### 7.3.3 Soft Start

This function forces  $V_{OUT}$  to increase at a controlled rate during start up. During soft start, the error amplifier's reference voltage ramps from 0V to its nominal value of 0.8 V in approximately 200  $\mu$ s. This forces the regulator output to ramp up in a more linear and controlled fashion, which helps reduce inrush current. Under some circumstances at start-up, an output voltage overshoot may still be observed. This may be due to a large output load applied during start up. Large amounts of output external capacitance can also increase output voltage overshoot. A simple solution is to add a feed forward capacitor with a value between 470 pf and 1000 pf across the top feedback resistor (R1).

#### 7.3.4 Output Overvoltage Protection

The overvoltage comparator compares the FB pin voltage to a voltage that is 10% higher than the internal reference Vref. Once the FB pin voltage goes 10% above the internal reference, the internal NMOS control switch is turned off, which allows the output voltage to decrease toward regulation.

#### 7.3.5 Undervoltage Lockout

Undervoltage lockout (UVLO) prevents the LMR12010 from operating until the input voltage exceeds 2.74 V (typical).

The UVLO threshold has approximately 440 mV of hysteresis, so the part will operate until  $V_{IN}$  drops below 2.3 V (typical). Hysteresis prevents the part from turning off during power up if  $V_{IN}$  is non-monotonic.

#### 7.3.6 Current Limit

The LMR12010 uses cycle-by-cycle current limiting to protect the output switch. During each switching cycle, a current limit comparator detects if the output switch current exceeds 1.7 A (typical), and turns off the switch until the next switching cycle begins.

#### 7.3.7 Thermal Shutdown

Thermal shutdown limits total power dissipation by turning off the output switch when the IC junction temperature exceeds 165°C. After thermal shutdown occurs, the output switch doesn't turn on until the junction temperature drops to approximately 150°C.

Product Folder Links: LMR12010

Copyright © 2011-2019, Texas Instruments Incorporated



# Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The LMR12010 regulator is a monolithic, high frequency, PWM step-down DC/DC converter in a 6-pin thin SOT23 package. Switching frequency is internally set to 1.6 MHz (LMR12010X) or 3 MHz (LMR12010Y), allowing the use of extremely small surface mount inductors and chip capacitors.

# 8.2 Typical Application



Figure 20. Typical Application Schematic

#### 8.2.1 Detailed Design Procedure

#### 8.2.1.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LMR12010 device with the WEBENCH® Power Designer.

- Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

Copyright © 2011-2019, Texas Instruments Incorporated

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.



#### 8.2.1.2 Inductor Selection

The duty cycle (D) can be approximated quickly using the ratio of output voltage ( $V_0$ ) to input voltage ( $V_{IN}$ ):

$$D = \frac{V_O}{V_{IN}} \tag{12}$$

The catch diode (D1) forward voltage drop and the voltage drop across the internal NMOS must be included to calculate a more accurate duty cycle. Calculate D by using the following formula:

$$D = \frac{V_O + V_D}{V_{IN} + V_D - V_{SW}}$$
(13)

V<sub>SW</sub> can be approximated by:

$$V_{SW} = I_O \times R_{DS(ON)} \tag{14}$$

The diode forward drop  $(V_D)$  can range from 0.3V to 0.7V depending on the quality of the diode. The lower  $V_D$  is, the higher the operating efficiency of the converter.

The inductor value determines the output ripple current. Lower inductor values decrease the size of the inductor, but increase the output ripple current. An increase in the inductor value will decrease the output ripple current. The ratio of ripple current ( $\Delta i_L$ ) to output current ( $I_O$ ) is optimized when it is set between 0.3 and 0.4 at 1 A. The ratio r is defined as:

$$\Gamma = \frac{\Delta i_L}{I_O} \tag{15}$$

One must also ensure that the minimum current limit (1.2 A) is not exceeded, so the peak current in the inductor must be calculated. The peak current (I<sub>LPK</sub>) in the inductor is calculated by:

$$I_{LPK} = I_O + \Delta I_L/2 \tag{16}$$

If r = 0.5 at an output of 1 A, the peak current in the inductor will be 1.25 A. The minimum verified current limit over all operating conditions is 1.2 A. One can either reduce r to 0.4 resulting in a 1.2-A peak current, or make the engineering judgement that 50 mA over will be safe enough with a 1.7-A typical current limit and 6 sigma limits. When the designed maximum output current is reduced, the ratio r can be increased. At a current of 0.1 A, r can be made as high as 0.9. The ripple ratio can be increased at lighter loads because the net ripple is actually quite low, and if r remains constant the inductor value can be made quite large. An equation empirically developed for the maximum ripple ratio at any current below 2 A is:

$$r = 0.387 \times I_{OUT}^{-0.3667}$$
 (17)

Note that this is just a guideline.

The LMR12010 operates at frequencies allowing the use of ceramic output capacitors without compromising transient response. Ceramic capacitors allow higher inductor ripple without significantly increasing output ripple. See the Output Capacitor for more details on calculating output voltage ripple.

Now that the ripple current or ripple ratio is determined, the inductance is calculated by:

$$L = \frac{V_O + V_D}{I_O \times r \times f_S} \times (1-D)$$

where

• f<sub>s</sub> is the switching frequency

When selecting an inductor, make sure that it is capable of supporting the peak output current without saturating. Inductor saturation will result in a sudden reduction in inductance and prevent the regulator from operating correctly. Because of the speed of the internal current limit, the peak current of the inductor need only be specified for the required maximum output current. For example, if the designed maximum output current is 0.5 A and the peak current is 0.7 A, then the inductor should be specified with a saturation current limit of >0.7 A.



There is no need to specify the saturation or peak current of the inductor at the 1.7-A typical switch current limit. The difference in inductor size is a factor of 5. Because of the operating frequency of the LMR12010, ferrite based inductors are preferred to minimize core losses. This presents little restriction since the variety of ferrite based inductors is huge. Lastly, inductors with lower series resistance (DCR) provide better operating efficiency. For recommended inductors see example circuits.

#### 8.2.1.3 Input Capacitor

An input capacitor is necessary to ensure that  $V_{IN}$  does not drop excessively during switching transients. The primary specifications of the input capacitor are capacitance, voltage, RMS current rating, and equivalent series inductance (ESL). The recommended input capacitance is 10  $\mu$ F, although 4.7  $\mu$ F works well for input voltages below 6 V. The input voltage rating is specifically stated by the capacitor manufacturer. Make sure to check any recommended deratings and also verify if there is any significant change in capacitance at the operating input voltage and the operating temperature. The input capacitor maximum RMS input current rating ( $I_{RMS-IN}$ ) must be greater than:

$$I_{RMS-IN} = I_O \times \sqrt{D \times (1-D + \frac{r^2}{12})}$$
 (19)

It can be shown from Equation 19 that maximum RMS capacitor current occurs when D=0.5. Always calculate the RMS at the point where the duty cycle, D, is closest to 0.5. The ESL of an input capacitor is usually determined by the effective cross sectional area of the current path. A large leaded capacitor will have high ESL and a 0805 ceramic chip capacitor will have very low ESL. At the operating frequencies of the LMR12010, certain capacitors may have an ESL so large that the resulting impedance  $(2\pi fL)$  will be higher than that required to provide stable operation. As a result, surface mount capacitors are strongly recommended. Sanyo POSCAP, Tantalum or Niobium, Panasonic SP or Cornell Dubilier ESR, and multilayer ceramic capacitors (MLCC) are all good choices for both input and output capacitors and have very low ESL. For MLCCs TI recommends using X7R or X5R dielectrics. Consult capacitor manufacturer datasheet to see how rated capacitance varies over operating conditions.

#### 8.2.1.4 Output Capacitor

The output capacitor is selected based upon the desired output ripple and transient response. The initial current of a load transient is provided mainly by the output capacitor. The output ripple of the converter is:

$$\Delta V_{O} = \Delta i_{L} \times (R_{ESR} + \frac{1}{8 \times f_{S} \times C_{O}})$$
(20)

When using MLCCs, the ESR is typically so low that the capacitive ripple may dominate. When this occurs, the output ripple will be approximately sinusoidal and 90° phase shifted from the switching action. Given the availability and quality of MLCCs and the expected output voltage of designs using the LMR12010, there is really no need to review any other capacitor technologies. Another benefit of ceramic capacitors is their ability to bypass high frequency noise. A certain amount of switching edge noise will couple through parasitic capacitances in the inductor to the output. A ceramic capacitor will bypass this noise while a tantalum will not. Since the output capacitor is one of the two external components that control the stability of the regulator control loop, most applications will require a minimum at 10 µF of output capacitance. Capacitance can be increased significantly with little detriment to the regulator stability. Like the input capacitor, recommended multilayer ceramic capacitors are X7R or X5R. Again, verify actual capacitance at the desired operating voltage and temperature.

Check the RMS current rating of the capacitor. The RMS current rating of the capacitor chosen must also meet the following condition:

$$I_{RMS-OUT} = I_O x \frac{r}{\sqrt{12}}$$
 (21)



#### 8.2.1.5 Catch Diode

The catch diode (D1) conducts during the switch off-time. A Schottky diode is recommended for its fast switching times and low forward voltage drop. The catch diode should be chosen so that its current rating is greater than:

$$I_{D1} = I_O \times (1-D)$$
 (22)

The reverse breakdown rating of the diode must be at least the maximum input voltage plus appropriate margin. To improve efficiency choose a Schottky diode with a low forward voltage drop.

#### 8.2.1.6 Boost Diode

A standard diode such as the 1N4148 type is recommended. For  $V_{BOOST}$  circuits derived from voltages less than 3.3 V, a small-signal Schottky diode is recommended for greater efficiency. A good choice is the BAT54 small signal diode.

#### 8.2.1.7 Boost Capacitor

A ceramic 0.01µF capacitor with a voltage rating of at least 6.3 V is sufficient. The X7R and X5R MLCCs provide the best performance.

#### 8.2.1.8 Output Voltage

The output voltage is set using the following equation where R2 is connected between the FB pin and GND, and R1 is connected between  $V_{\Omega}$  and the FB pin. A good value for R2 is 10 k $\Omega$ .

$$R1 = \left(\frac{V_O}{V_{REF}} - 1\right) \times R2 \tag{23}$$

#### 8.2.1.9 Calculating Efficiency, and Junction Temperature

The complete LMR12010 DC/DC converter efficiency can be calculated in the following manner.

$$\eta = \frac{\mathsf{P}_{\mathsf{OUT}}}{\mathsf{P}_{\mathsf{IN}}} \tag{24}$$

Or

$$\eta = \frac{P_{\text{OUT}}}{P_{\text{OUT}} + P_{\text{LOSS}}} \tag{25}$$

Calculations for determining the most significant power losses are shown below. Other losses totaling less than 2% are not discussed.

Power loss (P<sub>LOSS</sub>) is the sum of two basic types of losses in the converter, switching and conduction. Conduction losses usually dominate at higher output loads, where as switching losses remain relatively fixed and dominate at lower output loads. The first step in determining the losses is to calculate the duty cycle (D).

$$D = \frac{V_{OUT} + V_D}{V_{IN} + V_D - V_{SW}}$$
(26)

V<sub>SW</sub> is the voltage drop across the internal NFET when it is on, and is equal to:

$$V_{SW} = I_{OUT} \times R_{DSON}$$
 (27)

 $V_D$  is the forward voltage drop across the Schottky diode. It can be obtained from the Electrical Characteristics. If the voltage drop across the inductor ( $V_{DCR}$ ) is accounted for, the equation becomes:

$$D = \frac{V_O + V_D + V_{DCR}}{V_{IN} + V_D - V_{SW}}$$
(28)

This usually gives only a minor duty cycle change, and has been omitted in the examples for simplicity.

The conduction losses in the free-wheeling Schottky diode are calculated as follows:

$$P_{\text{DIODE}} = V_{\text{D}} \times I_{\text{OUT}}(1-D) \tag{29}$$



Often this is the single most significant power loss in the circuit. Care should be taken to choose a Schottky diode that has a low forward voltage drop.

Another significant external power loss is the conduction loss in the output inductor. The equation can be simplified to:

$$P_{IND} = I_{OUT}^2 \times R_{DCR}$$
 (30)

The LMR12010 conduction loss is mainly associated with the internal NFET:

$$P_{COND} = I_{OUT}^2 \times R_{DSON} \times D$$
 (31)

Switching losses are also associated with the internal NFET. They occur during the switch on and off transition periods, where voltages and currents overlap resulting in power loss. The simplest means to determine this loss is to empirically measuring the rise and fall times (10% to 90%) of the switch at the switch node:

$$P_{SWF} = 1/2(V_{IN} \times I_{OUT} \times freq \times T_{FALL})$$
(32)

$$P_{SWR} = 1/2(V_{IN} \times I_{OUT} \times freq \times T_{RISE})$$
(33)

$$P_{SW} = P_{SWF} + P_{SWR} \tag{34}$$

#### Table 1. Typical Rise And Fall Times vs Input Voltage

| V <sub>IN</sub> | T <sub>RISE</sub> | T <sub>FALL</sub> |
|-----------------|-------------------|-------------------|
| 5 V             | 8 ns              | 4 ns              |
| 10 V            | 9 ns              | 6 ns              |
| 15 V            | 10 ns             | 7 ns              |

Another loss is the power required for operation of the internal circuitry:

$$P_{O} = I_{O} \times V_{IN} \tag{35}$$

 $I_Q$  is the quiescent operating current, and is typically around 1.5mA. The other operating power that needs to be calculated is that required to drive the internal NFET:

$$P_{BOOST} = I_{BOOST} \times V_{BOOST}$$
(36)

 $V_{BOOST}$  is normally between 3 VDC and 5 VDC. The  $I_{BOOST}$  rms current is approximately 4.25 mA. Total power losses are:

$$\Sigma P_{COND} + P_{SW} + P_{DIODE} + P_{IND} + P_{Q} + P_{BOOST} = P_{LOSS}$$
(37)

#### Table 2. Design Example 1

|                    |        | _                  |        |
|--------------------|--------|--------------------|--------|
| V <sub>IN</sub>    | 5 V    | P <sub>OUT</sub>   | 2.5 W  |
| V <sub>OUT</sub>   | 2.5 V  | P <sub>DIODE</sub> | 151 mW |
| I <sub>OUT</sub>   | 1 A    | P <sub>IND</sub>   | 75 mW  |
| $V_D$              | 0.35 V | P <sub>SWF</sub>   | 53 mW  |
| Freq               | 3 MHz  | P <sub>SWR</sub>   | 53 mW  |
| IQ                 | 1.5 mA | P <sub>COND</sub>  | 187 mW |
| T <sub>RISE</sub>  | 8 ns   | $P_{Q}$            | 7.5 mW |
| T <sub>FALL</sub>  | 8 ns   | P <sub>BOOST</sub> | 21 mW  |
| R <sub>DSON</sub>  | 330 mΩ | P <sub>LOSS</sub>  | 548 mW |
| IND <sub>DCR</sub> | 75 mΩ  |                    |        |
| D                  | 0.568  |                    |        |

 $\eta = 82\%$ 

Copyright © 2011-2019, Texas Instruments Incorporated



# 8.2.2 Application Curves



Submit Documentation Feedback



# 9 Layout

#### 9.1 Layout Considerations

When planning layout there are a few things to consider when trying to achieve a clean, regulated output. The most important consideration when completing the layout is the close coupling of the GND connections of the  $C_{IN}$  capacitor and the catch diode D1. These ground ends should be close to one another and be connected to the GND plane with at least two through-holes. Place these components as close to the IC as possible. Next in importance is the location of the GND connection of the  $C_{OUT}$  capacitor, which should be near the GND connections of  $C_{IN}$  and D1.

There should be a continuous ground plane on the bottom layer of a two-layer board except under the switching node island.

The FB pin is a high impedance node and care should be taken to make the FB trace short to avoid noise pickup and inaccurate regulation. The feedback resistors should be placed as close as possible to the IC, with the GND of R2 placed as close as possible to the GND of the IC. The V<sub>OUT</sub> trace to R1 should be routed away from the inductor and any other traces that are switching.

High AC currents flow through the  $V_{IN}$ , SW and  $V_{OUT}$  traces, so they must be as short and wide as possible. However, making the traces wide increases radiated noise, so the designer must make this trade-off. Radiated noise can be decreased by choosing a shielded inductor.

The remaining components should also be placed as close as possible to the IC. Refer to the LMR12010 demo board as an example of a good layout.

#### 9.2 Calculating The LMR12010 Junction Temperature

Thermal Definitions:

- T<sub>J</sub> = Chip junction temperature
- T<sub>A</sub> = Ambient temperature
- R<sub>B,IC</sub> = Thermal resistance from chip junction to device case
- R<sub>0,JA</sub> = Thermal resistance from chip junction to ambient air



Figure 25. Cross-Sectional View of Integrated Circuit Mounted on a Printed Circuit Board.

Heat in the LMR12010 due to internal power dissipation is removed through conduction and/or convection.

Conduction: Heat transfer occurs through cross sectional areas of material. Depending on the material, the transfer of heat can be considered to have poor to good thermal conductivity properties (insulator vs conductor).

Heat transfer goes as:

silicon→package→lead frame→PCB.

Convection: Heat transfer is by means of airflow. This could be from a fan or natural convection. Natural convection occurs when air currents rise from the hot device to cooler air.

Thermal impedance is defined as:

$$R_{\theta} = \frac{\Delta T}{\text{Power}}$$
 (38)

Submit Documentation Feedback



# Calculating The LMR12010 Junction Temperature (continued)

Thermal impedance from the silicon junction to the ambient air is defined as:

$$R_{\theta JA} = \frac{T_J - T_A}{Power}$$
(39)

This impedance can vary depending on the thermal properties of the PCB. This includes PCB size, weight of copper used to route traces and ground plane, and number of layers within the PCB. The type and number of thermal vias can also make a large difference in the thermal impedance. Thermal vias are necessary in most applications. They conduct heat from the surface of the PCB to the ground plane. Place two to four thermal vias close to the ground pin of the device.

The datasheet specifies two different  $R_{\theta JA}$  numbers for the 6-pin SOT-23-THIN package. The two numbers show the difference in thermal impedance for a four-layer board with 2-oz. copper traces, vs. a four-layer board with 1oz. copper.  $R_{\theta JA}$  equals 120°C/W for 2-oz. copper traces and GND plane, and 235°C/W for 1oz. copper traces and GND plane.

#### Method 1:

To accurately measure the silicon temperature for a given application, two methods can be used. The first method requires the user to know the thermal impedance of the silicon junction to case. ( $R_{\theta JC}$ ) is approximately 80°C/W for the 6-pin SOT-23-THIN package. Knowing the internal dissipation from the efficiency calculation given previously, and the case temperature, which can be empirically measured on the bench we have:

$$R_{\theta,JA} = \frac{T_J - T_C}{Power} \tag{40}$$

Therefore:

$$T_{J} = (R_{\theta,JC} \times P_{LOSS}) + T_{C} \tag{41}$$

Table 3. Design Example 2

| 5 V    | P <sub>OUT</sub>                                                             | 2.5 W                                                                                                                                                                                      |
|--------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.5 V  | P <sub>DIODE</sub>                                                           | 151 mW                                                                                                                                                                                     |
| 1 A    | P <sub>IND</sub>                                                             | 75 mW                                                                                                                                                                                      |
| 0.35 V | P <sub>SWF</sub>                                                             | 53 mW                                                                                                                                                                                      |
| 3 MHz  | P <sub>SWR</sub>                                                             | 53 mW                                                                                                                                                                                      |
| 1.5 mA | P <sub>COND</sub>                                                            | 187 mW                                                                                                                                                                                     |
| 8 ns   | PQ                                                                           | 7.5 mW                                                                                                                                                                                     |
| 8 ns   | P <sub>BOOST</sub>                                                           | 21 mW                                                                                                                                                                                      |
| 330 mΩ | P <sub>LOSS</sub>                                                            | 548 mW                                                                                                                                                                                     |
| 75 mΩ  |                                                                              |                                                                                                                                                                                            |
| 0.568  |                                                                              |                                                                                                                                                                                            |
|        | 2.5 V<br>1 A<br>0.35 V<br>3 MHz<br>1.5 mA<br>8 ns<br>8 ns<br>330 mΩ<br>75 mΩ | 2.5 V P <sub>DIODE</sub> 1 A P <sub>IND</sub> 0.35 V P <sub>SWF</sub> 3 MHz P <sub>SWR</sub> 1.5 mA P <sub>COND</sub> 8 ns P <sub>Q</sub> 8 ns P <sub>BOOST</sub> 330 mΩ P <sub>LOSS</sub> |

 $\Sigma P_{COND} + P_{SWF} + P_{SWR} + P_{Q} + P_{BOOST} = P_{INTERNAL}$ 

P<sub>INTERNAL</sub> = 322 mW

$$T_J = (R_{\theta JC} \times Power) + T_C = 80^{\circ}C/W \times 322 \text{ mW} + T_C$$
 (42)

The second method can give a very accurate silicon junction temperature. The first step is to determine  $R_{\theta JA}$  of the application. The LMR12010 has over-temperature protection circuitry. When the silicon temperature reaches 165°C, the device stops switching. The protection circuitry has a hysteresis of 15°C. Once the silicon temperature has decreased to approximately 150°C, the device will start to switch again. Knowing this, the  $R_{\theta JA}$  for any PCB can be characterized during the early stages of the design by raising the ambient temperature in the given application until the circuit enters thermal shutdown. If the SW pin is monitored, it will be obvious when the internal NFET stops switching indicating a junction temperature of 165°C. Knowing the internal power dissipation from the above methods, the junction temperature and the ambient temperature,  $R_{\theta JA}$  can be determined.

 $R_{\theta JA} = \frac{165^{\circ}C - T_{A}}{P_{\text{INTERNAL}}}$ (43)



Once this is determined, the maximum ambient temperature allowed for a desired junction temperature can be found.

Table 4. Design Example 3

|                    |         | •                  |          |
|--------------------|---------|--------------------|----------|
| Package            | SOT23-6 |                    |          |
| V <sub>IN</sub>    | 12 V    | P <sub>OUT</sub>   | 2.475 W  |
| V <sub>OUT</sub>   | 3.3 V   | P <sub>DIODE</sub> | 523 mW   |
| I <sub>OUT</sub>   | 750 mA  | P <sub>IND</sub>   | 56.25 mW |
| $V_D$              | 0.35 V  | P <sub>SWF</sub>   | 108 mW   |
| Freq               | 3 MHz   | P <sub>SWR</sub>   | 108 mW   |
| IQ                 | 1.5 mA  | P <sub>COND</sub>  | 68.2 mW  |
| I <sub>BOOST</sub> | 4 mA    | PQ                 | 18 mW    |
| V <sub>BOOST</sub> | 5 V     | P <sub>BOOST</sub> | 20 mW    |
| T <sub>RISE</sub>  | 8 ns    | P <sub>LOSS</sub>  | 902 mW   |
| T <sub>FALL</sub>  | 8 ns    |                    |          |
| R <sub>DSON</sub>  | 400 mΩ  |                    |          |
| IND <sub>DCR</sub> | 75 mΩ   |                    |          |
| D                  | 30.3%   |                    |          |

$$\Sigma P_{COND} + P_{SWF} + P_{SWR} + P_{Q} + P_{BOOST} = P_{INTERNAL}$$

$$P_{INTERNAL} = 322 \text{ mW}$$
 (44)

Using a standard Texas Instruments 6-pin SOT-23-THIN demonstration board to determine the  $R_{\theta JA}$  of the board. The four-layer PCB is constructed using FR4 with 1/2-oz copper traces. The copper ground plane is on the bottom layer. The ground plane is accessed by two vias. The board measures 2.5 cm  $\times$  3 cm. It was placed in an oven with no forced airflow.

The ambient temperature was raised to 94°C, and at that temperature, the device went into thermal shutdown.

$$R_{\theta JA} = \frac{165^{\circ}C - 94^{\circ}C}{322 \text{ mW}} = 220^{\circ}C/W \tag{45}$$

If the junction temperature was to be kept below 125°C, then the ambient temperature cannot go above 54.2°C.

$$T_{J} - (R_{\theta JA} \times P_{LOSS}) = T_{A} \tag{46}$$

Product Folder Links: LMR12010

Copyright © 2011-2019, Texas Instruments Incorporated



# 10 Device and Documentation Support

#### 10.1 Device Support

#### 10.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 10.1.2 Development Support

#### 10.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LMR12010 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 10.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 10.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 10.4 Trademarks

E2E is a trademark of Texas Instruments.

WEBENCH is a registered trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

# 10.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



# 10.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





14-Jun-2019

#### **PACKAGING INFORMATION**

| Onderskie Device  | Ctatus | Daalaana Tuma | Daalaasa | Dima | Daalaasa | Fac Dlaw                   | Lood/Doll Finish | MCI. Deals Terran  | On Tame (90) | Davies Markins | Camples |
|-------------------|--------|---------------|----------|------|----------|----------------------------|------------------|--------------------|--------------|----------------|---------|
| Orderable Device  | Status | Package Type  | _        | Pins | _        |                            | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|                   | (1)    |               | Drawing  |      | Qty      | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LMR12010XMK/NOPB  | ACTIVE | SOT-23-THIN   | DDC      | 6    | 1000     | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | SF7B           | Samples |
| LMR12010XMKE/NOPB | ACTIVE | SOT-23-THIN   | DDC      | 6    | 250      | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | SF7B           | Samples |
| LMR12010XMKX/NOPB | ACTIVE | SOT-23-THIN   | DDC      | 6    | 3000     | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | SF7B           | Samples |
| LMR12010YMK/NOPB  | ACTIVE | SOT-23-THIN   | DDC      | 6    | 1000     | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | SF8B           | Samples |
| LMR12010YMKE/NOPB | ACTIVE | SOT-23-THIN   | DDC      | 6    | 250      | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | SF8B           | Samples |
| LMR12010YMKX/NOPB | ACTIVE | SOT-23-THIN   | DDC      | 6    | 3000     | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | SF8B           | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# **PACKAGE OPTION ADDENDUM**

14-Jun-2019

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 15-Jun-2019

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO Cavity AO

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter |         | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|------|------|------------------|---------|------------|------------|------------|------------|-----------|------------------|
|                   |                 |                    |      |      | (mm)             | W1 (mm) |            |            |            |            |           |                  |
| LMR12010XMK/NOPB  | SOT-<br>23-THIN | DDC                | 6    | 1000 | 178.0            | 8.4     | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMR12010XMKE/NOPB | SOT-<br>23-THIN | DDC                | 6    | 250  | 178.0            | 8.4     | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMR12010XMKX/NOPB | SOT-<br>23-THIN | DDC                | 6    | 3000 | 178.0            | 8.4     | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMR12010YMK/NOPB  | SOT-<br>23-THIN | DDC                | 6    | 1000 | 178.0            | 8.4     | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMR12010YMKE/NOPB | SOT-<br>23-THIN | DDC                | 6    | 250  | 178.0            | 8.4     | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMR12010YMKX/NOPB | SOT-<br>23-THIN | DDC                | 6    | 3000 | 178.0            | 8.4     | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

www.ti.com 15-Jun-2019



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMR12010XMK/NOPB  | SOT-23-THIN  | DDC             | 6    | 1000 | 210.0       | 185.0      | 35.0        |
| LMR12010XMKE/NOPB | SOT-23-THIN  | DDC             | 6    | 250  | 210.0       | 185.0      | 35.0        |
| LMR12010XMKX/NOPB | SOT-23-THIN  | DDC             | 6    | 3000 | 210.0       | 185.0      | 35.0        |
| LMR12010YMK/NOPB  | SOT-23-THIN  | DDC             | 6    | 1000 | 210.0       | 185.0      | 35.0        |
| LMR12010YMKE/NOPB | SOT-23-THIN  | DDC             | 6    | 250  | 210.0       | 185.0      | 35.0        |
| LMR12010YMKX/NOPB | SOT-23-THIN  | DDC             | 6    | 3000 | 210.0       | 185.0      | 35.0        |



SOT



# NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-193.



SOT



NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOT



NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

  7. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated