# Memory Mapped IO used for GPIO

Lecture 2

#### GPIO for RP2350

- Memory Mapped I/O
  - GPIO Peripheral
- Embedded Rust Stack
- embassy-rs

## A few things about Rust

#### Variables in Rust: const

#### A few characteristics:

- Usage: For values known at compile time that will never change;
- Immutable: Constants cannot be changed after they are defined.
- Compile-Time Known: The value must be known at compile time.
- Usual Location in Embedded: Flash / ROM (with the code) - in other words - it is inlined (so no runtime allocation);
- Naming Convention: UPPER\_SNAKE\_CASE

```
//EXAMPLES

const MAX_UC_SPEED i16: 150;

const SECONDS_PER_HOUR: u32 = 3600;

const PI_VAL: f32 = 3.14159;

const MAGIC_NUMBER i64: 43248578;
```

#### Variables in Rust: let

#### A few characteristics:

- Usage: For values unknown at compile time that will not change once an initial value is set (for example- values that ar read from a config file at boot time);
- Immutable by Default: Variables declared with let are immutable;
- Runtime Known: The value is determined at runtime, usually unknown at compile time;
- Usual Location in Embedded: Stored in SRAM (RAM) since it's allocated at runtime.
- Naming Convention: snake\_case

```
//EXAMPLES

let board_id = get_board_id();

let WiFi_id = read_WiFi_id_from_config();

let AES_key: [u8; 32] = read_AES_key_from_OTP();
// AES-256 key
```

#### Variables in Rust: let mut

- Usage: For variables holding values that might change during program execution.
- Mutable: Variables declared with let mut are mutable and can be reassigned after initialization.
- Runtime Known: The value is determined at runtime, usually unknown at compile time;
- Usual Location in Embedded: Stored in SRAM (RAM) because it can change during program execution.
- Naming Convention: snake\_case

```
1  //EXAMPLE
2
3  let mut signal = [0u8, 64];
4
5  loop {
6
7  read_adc_signal(&mut signal);
8  let mut max_fft_value = get_max_fft_value(&signal);
9
10 }
```

### Variables: Copy in Rust

#### A few observations:

- Intuitive and simple for types that implement the Copy trait:
- primitive types: i32, f64, bool, char
- tuples composed of primitive types
- You need to pay attention for types that do not implement the Copy trait. E.g.:
- String
- ■ Vec <\_>

```
//EXAMPLE with int
fn main() {
    let x: i32 = 128; // `x` is an integer (implements `Copy
    let y: i32 = x; // y copies the value of x
    println!("x = {}, y = {}", x, y);
// Compiles & prints expected value
//EXAMPLE with String
fn main() {
    let wifi name 1 = String::from("RoEduNet");
// `wifi name 1` owns the string
    let wifi name 2 = wifi name 1;
// Ownership moves from `wifi name 1` to `wifi name 2`
    println!("{}", wifi name 2);
// Compiles & prints expected value
    println!("{}", wifi name 1);
// compiler ERROR: value borrowed after move
```

## Variables: Solution for copy for String (example)

#### A few observations:

- .clone() performs a copy of the data
- Unlike a move, both WiFiName\_1 and WiFiName\_2 remain valid and independent of each other (as expected)
- you can do this on data types that support the clone method, e.g.:
- String
- Vec <\_>

```
fn main() {
    let wifi_name_1 = String::from("RoEduNet");
    let wifi_name_2 = wifi_name_1.clone();
    // Creates a copy (clone) of the string

println!("wifi_name_1 = {}", wifi_name_1);
println!("wifi_name_2 = {}", wifi_name_2);

// Both lines compiles & print expected value

// Both lines compil
```

## Variables: Simple borrow example

- &wifi\_name\_1 creates an immutable reference to wifi\_name\_1 without transferring ownership.
- Both wifi\_name\_1 and wifi\_name\_2 can be used simultaneously.
- Since it's an immutable reference, you cannot modify wifi\_name\_1 through wifi\_name\_2.

```
fn main() {
         let wifi name 1 = String::from("RoEduNet");
         let wifi name 2 = &wifi name 1;
         // Borrows wifi name 1 (immutable reference)
         println!("{}", wifi name 2); //compiler dropes the
         println!("{}", wifi name 1);
         // Both lines compiles & print expected value
 9
10
11
     fn main() {
12
         let wifi name 1 = String::from("RoEduNet");
13
         let wifi name 2 = &wifi name 1;
         // Borrows wifi name 1 (immutable reference)
14
15
16
         wifi name 2.push str("edu roam");
         //compiler error: cannot borrow `*wifi_name_2`
17
         //as mutable, as it is behind a `&` reference
18
19
         println!("{}", wifi name 2);
20
         println!("{}", wifi name 1);
21
22
         //code does not compile
23
```

## Variables: How to modify

```
fn main() {
         let mut wifi name 1 = String::from("RoEduNet");
         //mutable so it can be modified.
         let wifi name 2 = &mut wifi name 1; // Mut borrow
         wifi name 2.push str(" 5G");
         println!("{}", wifi name 2);
         println!("{}", wifi name 1);
         //! NOTE: works with newer compiler versions
10
11
         //(with non-lexical lifetimes (NLL) feature)
12
13
14
15
     //EX2
     fn main() {
16
17
         let mut wifi name 1 = String::from("RoEduNet");
         let wifi name 2 = &mut wifi name 1;
18
19
20
         wifi name 2.push str(" 5G");
21
22
         println!("{}", wifi name 2);
23
         println!("{}", wifi name 1);
         wifi name 2.push str(" high speed");
24
25
         //compiler error: cannot borrow `wifi name 1`
         //as immutable because it is also borrowed as mut
26
27
```

#### Variables: Functions

```
fn change_wifi_name (
       wifi_name: &mut String,
        string_to_append: &str
         wifi_name.push_str(string_to_append);
     fn main() {
10
         let mut wifi_name_1 = String::from("RoEduNet");
         let extra_name = "Fast_Network";
11
12
         change_wifi_name(&mut wifi_name_1, extra_name);
13
14
15
         println!("{}", wifi_name_1);
16
```

#### Variables: Functions

```
fn change_wifi_name (wifi_name: &str, string_to_append: &str) -> String {
         //let mut new_wifi = String::from(wifi_name);
         //new_wifi.push_str(string_to_append)
         //new wifi
         let new_wifi = format!("{}{}", wifi_name, string_to_append);
 8
         new wifi
 9
10
11
12
     fn main() {
         let wifi name 1 = "RoEduNet";
13
         let extra_name = "Fast_Network";
14
15
16
         println!("{}", change_wifi_name(wifi_name_1, extra_name));
17
18 }
```

## A look at the compiler

```
fn integer_division (a:isize, b: isize) -> isize {
        a / b
}

fn main () {
    let x = 120;
    let y = 0;

println! ("{}:{} = {}",
    x, y, integer_division (x, y));
}

results find the printle is a function of the printle is a functio
```

```
bb2: {
            4 = Eq(copy 2, const 0 isize);
           assert(!move 4, "attempt to divide `{}`
    by zero", copy 1) ->
     [success: bb3, unwind continue];
10
11
      bb3: {
12
           5 = Eq(copy 2, const -1 isize);
13
            _6 = Eq(copy _1, const isize::MIN);
           7 = BitAnd(move 5, move 6);
14
15
            assert(!move _7, "attempt to compute `{} / {}`,
     which would overflow", copy 1, copy 2) ->
17
     [success: bb4, unwind continue];
18
19
20
```

## A better way to do this

```
fn integer_division(a: isize, b: isize) -> Option<isize> {
         if b == 0 {
            None
     } else {
        Some(a / b)
     fn main() {
10
     let x = 120;
    let y = 0;
11
     match integer division(x, y) {
12
13
             Some(d) \Rightarrow println!("{} / {} = {} ", x, y, d),
            None => println!("division by 0"),
14
15
16
         println!("{} / {} = {:?}", x, y, integer_division(x, y));
17 }
```

## Bitwise Ops

How to set and clear bits

#### Set bit

#### set the 1 on position bit of register

```
1  fn set_bit(register: usize, bit: u8) -> usize {
2      // assume register is 0b1000, bit is 2
3       // 1 << 2 is 0b0100
4       // 0b1000 | 0b0100 is 0b1100
5       register | 1 << bit
6  }</pre>
```

#### Set multiple bits

```
fn set_bits(register: usize, bits: usize) -> usize {
    // assume register is 0b1000, bits is 0b0111
    // 0b1000 | 0b0111 is 0b1111
    register | bits
}
```

#### Clear bit

#### Set the 0 on position bit of register

```
fn clear_bit(register: usize, bit: u8) -> usize {
    // assume register is 0b1100, bit is 2

    // 1 << 2 is 0b0100

4    // !(1 << 3) is 0b1011

5    // 0b1100 & 0b1011 is 0b1000

register & !(1 << bit)

7  }</pre>
```

#### Clear multiple bits

```
fn clear_bits(register: usize, bits: usize) -> usize {
    // assume register is 0b1111, bits is 0b0111
    // !bits = 0b1000
    // 0b1111 & 0b1000 is 0b1000
    register & !bits
}
```

## Flip bit

#### Flip the bit on position bit of register

```
fn flip_bit(register: usize, bit: u8) -> usize {
    // assume register is 0b1000, bit is 2
    // 1 << 2 is 0b0100
    // 0b1100 ^ 0b0100 is 0b1000
    register ^ 1 << bit
}</pre>
```

#### Flip multiple bits

```
fn flip_bits(register: usize, bits: usize) -> usize {
    // assume register is 0b1000, bits is 0b0111
    // 0b1000 ^ 0b0111 is 0b1111
    register ^ bits
}
```

### Let's see a combined operation for value extraction

- We presume an 32 bits ID = 0b1100\_1010\_1111\_1100\_0000\_1111\_0110\_1101
- And want to extract a portion 0b1100\_1010\_1111\_1100\_0000\_1111\_0110\_1101

```
fn print binary(label: &str, num: u32) {
        println!("{}: {:032b}", label, num);
    fn main() {
        let large id: u32 = 0b1100 1010 1111 1100 0000 1111 0110 1101;
        let extracted bits = (large id >> 20) & MASK;
10
     // Print values in binary
11
12
     print binary("Original ", large id);
13
        print_binary("Mask____", MASK);
        print binary("Extracted", extracted bits);
14
15
16 /* RESULT
17
    Original: 110010101111111000000111101101101
18
    Mask : 0000000000000000000111111111111
    Extracted: 0000000000000000001100101111 */
```

## With nice formating

```
fn format binary(num: u32) -> String {
        (0..32).rev()
            .map(|i|)
               if i != 0 && i % 4 == 0 {
                   format!("{}_", (num >> i) & 1)
               } else {
                   format!("{}", (num >> i) & 1)
           .collect::<Vec<_>>()
11
12
            .join("")
13
    fn print binary(label: &str, num: u32) { println!("{}: {}", label, format binary(num));}
14
    fn main() {
15
        let large id: u32 = 0b1100_1010_1111_1100_0000_1111_0110_1101;
16
17
        let extracted bits = (large id >> 20) & MASK;
18
        print_binary("Original_", large_id);
19
        print binary("Extracted", extracted bits);
20
    /* RESULTS:
    Original: 1100 1010 1111 1100 0000 1111 0110 1101
22
     Extracted: 0000 0000 0000 0000 1100 1010 1111 */
```

### Bitwise Ops - in C

#### Set the 1 on position bit of register in C

```
unsigned int set_bit(unsigned int register_value, unsigned char bit) {
    // assume register_value is 0b1000, bit is 2
    // 1 << 2 is 0b0100
    // 0b1000 | 0b0100 is 0b1100
    return register_value | (1 << bit);
}</pre>
```

#### Set multiple bits

```
unsigned int set_bits(unsigned int register_value, unsigned int bits) {
    // assume register_value is 0b1000, bits is 0b0111
    // 0b1000 | 0b0111 is 0b1111
    return register_value | bits;
}
```

## (test code)

```
#include <stdio.h>
     void print binary(unsigned int num) {
         for (int i = sizeof(num) * 8 - 1; i >= 0; i--) {
             printf("%c", (num & (1 << i)) ? '1' : '0');</pre>
         printf("\n"); //prints "num" number in binary format
 8
 9
     unsigned int set_bits(unsigned int register_value, unsigned int bits) {
10
11
         return register value | bits;
12
13
     int main() {
14
15
         unsigned int reg = 0b1000;
16
         unsigned int bits to set = 0b0011;
17
18
         unsigned int result = set bits(req, bits to set);
19
20
         printf("Register before: ");     print binary(reg);
21
         printf("Bits to set: "); print_binary(bits_to_set);
22
         printf("Result after: "); print binary(result);
23
         return 0;
24 }
```

## Combined operation for value extraction in C

```
#include <stdio.h>
     void print binary(const char *label, unsigned int num) {
         printf("%s: ", label);
         for (int i = 31; i \ge 0; i--) {
             printf("%c", (num & (1 << i)) ? '1' : '0');</pre>
         printf("\n");
 8
 9
     int main() {
11
         unsigned int large_id = 0b110010101111111000000111101101101;
12
         unsigned int mask = 0b00000000000000000001111111111111;
13
         unsigned int extracted bits = (large id >> 20) & mask;
14
15
         print_binary("Original_", large id);
16
         print binary("Mask", mask);
17
         print binary("Extracted", extracted bits);
18
19
         return 0;
20
     //RESULT
     //Original : 110010101111111000000111101101101
     //Mask : 0000000000000000000111111111111
     //Extracted: 00000000000000000001100101111
```

## With nice formating

```
#include <stdio.h>
     void print binary(const char *label, unsigned int num) {
        printf("%s: ", label);
        for (int i = 31; i >= 0; i--) {
            printf("%c", (num & (1 << i)) ? '1' : '0');</pre>
        if (i % 4 == 0 && i != 0) { printf(" "); }
        printf("\n");
 9
    int main() {
11
        unsigned int large_id = 0b110010101111111000000111101101101;
12
        unsigned int mask = 0b00000000000000000000111111111111;
13
        unsigned int extracted bits = (large id >> 20) & mask;
14
15
      print binary("Original ", large id);
16
        print_binary("Mask____", mask);
17
        print binary("Extracted", extracted bits);
18
19
        return 0;
20
    //RESULTS
     //Original : 1100 1010 1111 1100 0000 1111 0110 1101
22
     //Extracted: 0000 0000 0000 0000 1100 1010 1111
```

## **MMIO**

Memory Mapped Input Output

## 8 bit processor

a simple 8 bit processor with a text display



#### The Bus

example for RP2

- Memory Controller asks for data transfer
- 2. **Internal Bus Routes** the request
  - to the *External Bus* **or**
  - to the Internal Peripherals
- 3. **External Bus Routes** the request based on the *Address Mapping Table* 
  - 1. to **RAM**
  - 2. to **Flash**



#### STM32L0x2

A real MCU

| Cortex-M0+<br>Peripherals | MCU's settings and internal peripherals, available at the same address on all M0+ |
|---------------------------|-----------------------------------------------------------------------------------|
| Peripherals               | GPIO, USART, SPI, I2C, USB, etc                                                   |
| Flash                     | The storage space                                                                 |
| SRAM                      | RAM memory                                                                        |
| @0x0000_0000              | Alias for SRAM or Flash                                                           |



### System Control Registers

Cortex-M SCR Peripheral @0xe000\_0000

#### Compute the actual address

0xe000\_0000 + Offset

#### Register Examples:

- SYST\_CSR: 0xe000\_e010 (0xe000\_0000 + 0xe010)
- CPUID: 0xe000\_ed00 (0xe000\_0000 + 0xed00)

```
const SYS_CTRL: usize = 0xe000_0000;
const CPUID: usize = 0xed00;

let cpuid_reg = (SYS_CTRL + CPUID) as *const u32;
let cpuid_value = unsafe { *cpuid_reg };

// or
let cpuid_value = unsafe { cpuid_reg.read() };
```

△ Compilers optimize code and processors use cache!

| Offset | Name       | Info                                             |  |
|--------|------------|--------------------------------------------------|--|
| 0xe010 | SYST_CSR   | SysTick Control and Status Register              |  |
| 0xe014 | SYST_RVR   | SysTick Reload Value Register                    |  |
| 0xe018 | SYST_CVR   | SysTick Current Value Register                   |  |
| 0xe01c | SYST_CALIB | SysTick Calibration Value Register               |  |
| 0xe100 | NVIC_ISER  | Interrupt Set-Enable Register                    |  |
| 0xe180 | NVIC_ICER  | Interrupt Clear-Enable Register                  |  |
| 0xe200 | NVIC_ISPR  | Interrupt Set-Pending Register                   |  |
| 0xe280 | NVIC_ICPR  | Interrupt Clear-Pending Register                 |  |
| 0xe400 | NVIC_IPR0  | Interrupt Priority Register 0                    |  |
| 0xe404 | NVIC_IPR1  | Interrupt Priority Register 1                    |  |
| 0xe408 | NVIC_IPR2  | Interrupt Priority Register 2                    |  |
| 0xe40c | NVIC_IPR3  | Interrupt Priority Register 3                    |  |
| 0xe410 | NVIC_IPR4  | Interrupt Priority Register 4                    |  |
| 0xe414 | NVIC_IPR5  | Interrupt Priority Register 5                    |  |
| 0xe418 | NVIC_IPR6  | Interrupt Priority Register 6                    |  |
| 0xe41c | NVIC_IPR7  | Interrupt Priority Register 7                    |  |
| 0xed00 | CPUID      | CPUID Base Register                              |  |
| 0xed04 | ICSR       | Interrupt Control and State Register             |  |
| 0xed08 | VTOR       | Vector Table Offset Register                     |  |
| 0xed0c | AIRCR      | Application Interrupt and Reset Control Register |  |
| 0xed10 | SCR        | System Control Register                          |  |
| 0xed14 | CCR        | Configuration and Control Register               |  |

### Compiler Optimization

compilers optimize code

Write bytes to the UART (serial port) data register

```
// we use mut as we need to write to it
const UART_TX: *mut u8 = 0x4003_4000;
// b".." means ASCII string (Rust uses UTF-8 strings by default)
for character in b"Hello, World".iter() {
    // character is &char, so we use *character to get the value
    unsafe { UART_TX.write(*character); }
}
```

- 1. The compiler does not know that UART\_TX is a register and uses it as a memory address.
- 2. Writing several values to the same memory address will result in having the last value stored at that address.
- 3. The compiler optimizes the code write the value

```
const UART_TX: *mut u8 = 0x4003_4000;
unsafe { UART_TX.write(b'd'); }
```

#### No Compiler Optimization

CPUID: **0xe000\_ed00** (*0xe000\_0000 + 0xed00*)

```
use core::ptr::read_volatile;

const SYS_CTRL: usize = 0xe000_0000;

const CPUID: usize = 0xed00;

let cpuid_reg = (SYS_CTRL + CPUID) as *const u32;

unsafe {
    // avoid compiler optimization
    read_volatile(cpuid_reg)
}
```

| read_v | volatile, |
|--------|-----------|
| write  | _volatile |

no compiler
optimization

```
read, write, *p
```

use compiler
optimization

| Offset | Name       | Info                                             |
|--------|------------|--------------------------------------------------|
| 0xe010 | SYST_CSR   | SysTick Control and Status Register              |
| 0xe014 | SYST_RVR   | SysTick Reload Value Register                    |
| 0xe018 | SYST_CVR   | SysTick Current Value Register                   |
| 0xe01c | SYST_CALIB | SysTick Calibration Value Register               |
| 0xe100 | NVIC_ISER  | Interrupt Set-Enable Register                    |
| 0xe180 | NVIC_ICER  | Interrupt Clear-Enable Register                  |
| 0xe200 | NVIC_ISPR  | Interrupt Set-Pending Register                   |
| 0xe280 | NVIC_ICPR  | Interrupt Clear-Pending Register                 |
| 0xe400 | NVIC_IPR0  | Interrupt Priority Register 0                    |
| 0xe404 | NVIC_IPR1  | Interrupt Priority Register 1                    |
| 0xe408 | NVIC_IPR2  | Interrupt Priority Register 2                    |
| 0xe40c | NVIC_IPR3  | Interrupt Priority Register 3                    |
| 0xe410 | NVIC_IPR4  | Interrupt Priority Register 4                    |
| 0xe414 | NVIC_IPR5  | Interrupt Priority Register 5                    |
| 0xe418 | NVIC_IPR6  | Interrupt Priority Register 6                    |
| 0xe41c | NVIC_IPR7  | Interrupt Priority Register 7                    |
| 0xed00 | CPUID      | CPUID Base Register                              |
| 0xed04 | ICSR       | Interrupt Control and State Register             |
| 0xed08 | VTOR       | Vector Table Offset Register                     |
| 0xed0c | AIRCR      | Application Interrupt and Reset Control Register |
| 0xed10 | SCR        | System Control Register                          |
| 0xed14 | CCR        | Configuration and Control Register               |

#### No Compiler Optimization

Write bytes to the UART (serial port) data register

```
use core::ptr::write_volatile;

// we use mut as we need to write to it

const UART_TX: *mut u8 = 0x4003_4000;

// b".." means ASCII string (Rust uses UTF-8 strings by default)

for character in b"Hello, World".iter() {

// character is &char, so we use *character to get the value

unsafe { write_volatile(UART_TX, *character); }

}
```

The compiler **knows** that UART\_TX **must be written** every time.

## 8 bit processor

with cache



#### No Cache or Flush Cache

- Cache types:
  - write-through data is written to the cache and to the main memory (bus)
  - write-back data is written to the cache and later to the main memory (bus)
- few Cortex-M MCUs have cache
- the Memory Mapped I/O region is set as nocache
- for chips that use cache
  - nocache regions have to be set manually (if MCU knows)
  - or, the cache has to be flushed before a volatile\_read and after a volatile\_write
  - beware DMA controllers that can't see the cache contents

#### Read the CPUID

#### About the MCU

```
use core::ptr::read volatile;
     let part no = (cpuid value >> 4) & 0b11 1111 1111;
     // shift right 0 bits and keep only the last 4 bits
20
     let revision = (cpuid value >> 0) & 0b1111;
```

#### **CPUID Register**

Offset: 0xed00

| Bits  | Name         | Description                                                                          | Туре | Reset |
|-------|--------------|--------------------------------------------------------------------------------------|------|-------|
| 31:24 | IMPLEMENTER  | Implementor code: 0x41 = ARM                                                         | RO   | 0x41  |
| 23:20 | VARIANT      | Major revision number n in the rnpm revision status:  0x0 = Revision 0.              | RO   | 0x0   |
| 19:16 | ARCHITECTURE | Constant that defines the architecture of the processor: 0xC = ARMv6-M architecture. | RO   | 0xc   |
| 15:4  | PARTNO       | Number of processor within family: 0xC60 = Cortex-M0+                                | RO   | 0xc60 |
| 3:0   | REVISION     | Minor revision number m in the rnpm revision status:<br>0x1 = Patch 1.               | RO   | 0x1   |

#### **AIRCR**

#### Application Interrupt and Reset Control Register

```
use core::ptr::read volatile;
     use core::ptr::write volatile;
19
     unsafe {
20
         write_volatile(aircr_register, aircr_value);
21
```

#### AIRCR Register

Offset: 0xed0c

| Bits  | Name      | Description                                                                                        | Туре | Reset  |
|-------|-----------|----------------------------------------------------------------------------------------------------|------|--------|
| 31:16 | VECTKEY   | Register key: Reads as Unknown On writes, write 0x05FA to VECTKEY, otherwise the write is ignored. | RW   | 0x0000 |
| 15    | ENDIANESS | Data endianness implemented:<br>0 = Little-endian.                                                 | RO   | 0x0    |
| 14:3  | Reserved. | -                                                                                                  | -    | -      |

| Bits | Name          | Description                                                                                                                                                                                                                                                                                                                               | Туре | Reset |
|------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|
| 2    | SYSRESETREQ   | Writing 1 to this bit causes the SYSRESETREQ signal to the outer system to be asserted to request a reset. The intention is to force a large system reset of all major components except for debug. The C_HALT bit in the DHCSR is cleared as a result of the system reset requested. The debugger does not lose contact with the device. | RW   | 0x0   |
| 1    | VECTCLRACTIVE | Clears all active state information for fixed and configurable exceptions. This bit: is self-clearing, can only be set by the DAP when the core is halted. When set: clears all active exception status of the processor, forces a return to Thread mode, forces an IPSR of 0. A debugger must re-initialize the stack.                   | RW   | 0x0   |
| 0    | Reserved.     | -                                                                                                                                                                                                                                                                                                                                         | -    | -     |

### Read and Write

they do stuff

- Read
  - reads the value of a register
  - might ask the peripheral to do something
- Write
  - writes the value to a register
  - might ask the peripheral to do something
    - SYSRESETREQ

### **AIRCR Register**

Offset: 0xed0c

| Bits  | Name      | Description                                                                                        | Туре | Reset  |
|-------|-----------|----------------------------------------------------------------------------------------------------|------|--------|
| 31:16 | VECTKEY   | Register key: Reads as Unknown On writes, write 0x05FA to VECTKEY, otherwise the write is ignored. | RW   | 0x0000 |
| 15    | ENDIANESS | Data endianness implemented:<br>0 = Little-endian.                                                 | RO   | 0x0    |
| 14:3  | Reserved. | -                                                                                                  | -    | -      |

| Bits | Name          | Description                                                                                                                                                                                                                                                                                                                               | Туре | Reset |
|------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|
| 2    | SYSRESETREQ   | Writing 1 to this bit causes the SYSRESETREQ signal to the outer system to be asserted to request a reset. The intention is to force a large system reset of all major components except for debug. The C_HALT bit in the DHCSR is cleared as a result of the system reset requested. The debugger does not lose contact with the device. |      | 0x0   |
| 1    | VECTCLRACTIVE | Clears all active state information for fixed and configurable exceptions. This bit: is self-clearing, can only be set by the DAP when the core is halted. When set: clears all active exception status of the processor, forces a return to Thread mode, forces an IPSR of 0. A debugger must re-initialize the stack.                   | RW   | 0x0   |
| 0    | Reserved.     | -                                                                                                                                                                                                                                                                                                                                         | -    | -     |

#### SVD XML File

#### System View Description

```
<device schemaVersion="1.1"</pre>
        xmlns:xs="http://www.w3.org/2001/XMLSchema-instance" xs:noNamespaceSchemaLocation="CMSIS-SVD.xsd">
       <peripherals>
          <register>
            <name>CPUID</name>
           <fields>
12
              <field>
13
                <name>IMPLEMENTER</name>
14
                <description>Implementor code: 0x41 = ARM</description>
15
                <br/><bitRange>[31:24]</bitRange>
16
                <access>read-only</access>
17
              </field>
            </fields>
20
          </register>
21
        </peripherals>
```

# **GPIO**

General Purpose Input Output - Why

### Why GPIO can be complex

This is a minimalistic representation of a typical GPIO ping

the diodes are topical over and under voltage protections

C represents the topical "parasitic" capacity

Rpu = Pull-up Resistor with a transistor for on/ off towards the positive supply rail



### AVR 328P GPIO

■ PUD: PULLUP DISABLE

■ SLEEP: SLEEP CONTROL

CLKI/O: I/O CLOCK

■ WDx: WRITE DDRx

■ RDx: READ DDRx

■ WRx: WRITE PORTx

■ RRx: READ PORTx REGISTER

RPx: READ PORTx PIN

■ WPX: WRITE PINX REGISTER



## GPIO on AVR

A simple GPIO

(Note: unlike ARM, AVR is port-maped)

### GPIO on AVR (the simple version)

There are three registers associated with the operation of port pins as digital I/Os:

**DDRx - Data Direction Register.** If the data direction bit is 1, the pin is an input. 0 is an output.

```
DDRB &= ~(1<<DDB7); // Makes pin PB7 an input
DDRB |= (1<<DDB5); // Makes pin PB5 an output
```

**PORTx - Port Data Register.** If a pin is configured as an output, setting the corresponding bit to 1 makes the pin output high. 0 makes the output low.

```
1 PORTB |= (1<<PORTB5); // makes pin B5 high (e.g.: a LED would turn on)
```

#### **PINx - Port Pin Register.** Used to read the pin state.

```
1 if (PINB & (1<<PINB7) == 1) { ... } // pin B7 reads a high value
```

### Why bare-metal and not just Arduino-style



# **GPIO**

General Purpose Input Output for RP2040

### Bibliography

for this section

#### Raspberry Pi Ltd, RP2040 Datasheet

- Chapter 2 System Description
  - Section 2.3 *Processor subsystem* 
    - Subsection 2.3.1 SIO
      - Subsection 2.3.1.2 *GPIO Control*
  - Section 2.4 *Cortex-M0*+ (except NVIC and MPU)
  - Section 2.19 GPIO (except Interrupts)

### RP2040 GPIO Pins

GPIO pins are connected to the processor pins through three peripherals



### **GPIO**



### Peripherals

SIO Single Cycle Input/Output, is able to control the GPIO pins

GPIO Multiplexes the functions of the GPIO pins

SIO: Set the pin as Input or Output

*IO Bank (GPIO)*: Use the correct MUX function (F5)

*PAD*: Set the pin input and output parameters

### **SIO** Registers

The SIO registers start at a base address of 0xd0000000 (defined as SIO\_BASE in SDK).

| Offset | Name         | Info                      |
|--------|--------------|---------------------------|
| 0x000  | CPUID        | Processor core identifier |
| 0x004  | GPIO_IN      | Input value for GPIO pins |
| 0x008  | GPIO_HI_IN   | Input value for QSPI pins |
| 0x010  | GPIO_OUT     | GPIO output value         |
| 0x014  | GPIO_OUT_SET | GPIO output value set     |
| 0x018  | GPIO_OUT_CLR | GPIO output value clear   |
| 0x01c  | GPIO_OUT_XOR | GPIO output value XOR     |
| 0x020  | GPIO_OE      | GPIO output enable        |
| 0x024  | GPIO_OE_SET  | GPIO output enable set    |
| 0x028  | GPIO_OE_CLR  | GPIO output enable clear  |

#### Input

- set GPIO\_OE bit x to 0
- read GPIO\_IN bit x
- Ouput
  - set GPIO\_OE bit x to 1
  - write GPIO\_OUT bit x

#### GPIO\_OE

| Bits  | Description                                                                                                                                                                                                                                                                                                                    | Туре | Reset      |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------|
| 31:30 | Reserved.                                                                                                                                                                                                                                                                                                                      | -    | -          |
| 29:0  | Set output enable (1/0 → output/input) for GPI0029. Reading back gives the last value written.  If core 0 and core 1 both write to GPI0_OE simultaneously (or to a SET/CLR/XOR alias), the result is as though the write from core 0 took place first, and the write from core 1 was then applied to that intermediate result. | RW   | 0x00000000 |

#### GPIO\_IN

| Bits  | Description             | Туре | Reset      |
|-------|-------------------------|------|------------|
| 31:30 | Reserved.               | -    | -          |
| 29:0  | Input value for GPI0029 | RO   | 0x00000000 |

#### GPIO\_OUT

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                  | Туре | Reset     |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|
| 31:30 | Reserved.                                                                                                                                                                                                                                                                                                                                                    | -    | -         |
| 29:0  | Set output level (1/0 → high/low) for GPI0029. Reading back gives the last value written, NOT the input value from the pins. If core 0 and core 1 both write to GPI0_OUT simultaneously (or to a SET/CLR/XOR alias), the result is as though the write from core 0 took place first, and the write from core 1 was then applied to that intermediate result. | RW   | 0x0000000 |

### SIO Input

The SIO registers start at a base address of 0xd0000000 (defined as SIO\_BASE in SDK).

| Offset | Name         | Info                      |
|--------|--------------|---------------------------|
| 0x000  | CPUID        | Processor core identifier |
| 0x004  | GPIO_IN      | Input value for GPIO pins |
| 0x008  | GPIO_HI_IN   | Input value for QSPI pins |
| 0x010  | GPIO_OUT     | GPIO output value         |
| 0x014  | GPIO_OUT_SET | GPIO output value set     |
| 0x018  | GPIO_OUT_CLR | GPIO output value clear   |
| 0x01c  | GPIO_OUT_XOR | GPIO output value XOR     |
| 0x020  | GPIO_OE      | GPIO output enable        |
| 0x024  | GPIO_OE_SET  | GPIO output enable set    |
| 0x028  | GPIO_OE_CLR  | GPIO output enable clear  |
|        |              |                           |

#### GPIO OE

| Bits  | Description                                                                                                                                                                                                                                                                                                                   | Туре | Reset      |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------|
| 31:30 | Reserved.                                                                                                                                                                                                                                                                                                                     |      | -          |
| 29:0  | Set output enable (1/0 → output/input) for GPI0029. Reading back gives the last value written. If core 0 and core 1 both write to GPI0_0E simultaneously (or to a SET/CLR/XOR alias), the result is as though the write from core 0 took place first, and the write from core 1 was then applied to that intermediate result. | RW   | 0x00000000 |

#### GPIO IN

| Bits  | Description             | Туре | Reset      |
|-------|-------------------------|------|------------|
| 31:30 | Reserved.               | -    | -          |
| 29:0  | Input value for GPI0029 | RO   | 0x00000000 |

```
use core::ptr::read_volatile;
use core::ptr::write_volatile;

const GPIO_OE: *mut u32 = 0xd000_0020 as *mut u32;

const GPIO_IN: *const u32= 0xd000_0004 as *const u32;

let value = unsafe {
    // write_volatile(GPIO_OE, !(1 << pin));
    let gpio_oe = read_volatile(GPIO_OE);
    // set bin `pin` of `gpio_oe` to 0 (input)
    gpio_oe = gpio_oe & !(1 << pin);
    write_volatile(GPIO_OE, gpio_oe);
    read_volatile(GPIO_IN) >> pin & 0b1
};
```

### SIO Input

The SIO registers start at a base address of 0xd0000000 (defined as SIO\_BASE in SDK).

| Offset | Name         | Info                      |
|--------|--------------|---------------------------|
| 0x000  | CPUID        | Processor core identifier |
| 0x004  | GPIO_IN      | Input value for GPIO pins |
| 0x008  | GPIO_HI_IN   | Input value for QSPI pins |
| 0x010  | GPIO_OUT     | GPIO output value         |
| 0x014  | GPIO_OUT_SET | GPIO output value set     |
| 0x018  | GPIO_OUT_CLR | GPIO output value clear   |
| 0x01c  | GPIO_OUT_XOR | GPIO output value XOR     |
| 0x020  | GPIO_OE      | GPIO output enable        |
| 0x024  | GPIO_OE_SET  | GPIO output enable set    |
| 0x028  | GPIO_OE_CLR  | GPIO output enable clear  |
|        | 1            |                           |

#### GPIO OE SET

| Bits  | Description                                                    |    | Reset      |
|-------|----------------------------------------------------------------|----|------------|
| 31:30 | Reserved.                                                      | -  | -          |
| 29:0  | Perform an atomic bit-clear on GPIO_OE, i.e. 6PIO_OE 8= ~wdata | wo | 0x00000000 |

#### GPIO\_IN

| Bits  | Description             | Туре | Reset      |
|-------|-------------------------|------|------------|
| 31:30 | Reserved.               | -    | -          |
| 29:0  | Input value for GPI0029 | RO   | 0x00000000 |

```
use core::ptr::read_volatile;
use core::ptr::write_volatile;

const GPIO_OE_CLR: *mut u32= 0xd000_0028 as *mut u32;

const GPIO_IN: *const u32= 0xd000_0004 as *const u32;

let value = unsafe {
    // set bit `pin` of `GPIO_OE` to 0 (input)
    write_volatile(GPIO_OE_CLR, 1 << pin);
    read_volatile(GPIO_IN) >> pin & 0b1
};
```

### SIO Output

The SIO registers start at a base address of 0xd0000000 (defined as SIO\_BASE in SDK).

| Offset | Name         | Info                      |
|--------|--------------|---------------------------|
| 0x000  | CPUID        | Processor core identifier |
| 0x004  | GPIO_IN      | Input value for GPIO pins |
| 0x008  | GPIO_HI_IN   | Input value for QSPI pins |
| 0x010  | GPIO_OUT     | GPIO output value         |
| 0x014  | GPIO_OUT_SET | GPIO output value set     |
| 0x018  | GPIO_OUT_CLR | GPIO output value clear   |
| 0x01c  | GPIO_OUT_XOR | GPIO output value XOR     |
| 0x020  | GPIO_OE      | GPIO output enable        |
| 0x024  | GPIO_OE_SET  | GPIO output enable set    |
| 0x028  | GPIO_OE_CLR  | GPIO output enable clear  |
|        |              |                           |

#### GPIO OE CLR

| Bits  | Description                                                    | Туре | Reset      |
|-------|----------------------------------------------------------------|------|------------|
| 31:30 | Reserved.                                                      | -    | -          |
| 29:0  | Perform an atomic bit-clear on GPIO_OE, i.e. GPIO_OE &= ~wdata | wo   | 0x00000000 |

#### GPIO OUT

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                  | Туре | Reset     |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|
| 31:30 | Reserved.                                                                                                                                                                                                                                                                                                                                                    | -    | -         |
| 29:0  | Set output level (1/0 → high/low) for GPI0029. Reading back gives the last value written, NOT the input value from the pins. If core 0 and core 1 both write to GPI0_OUT simultaneously (or to a SET/CLR/XOR alias), the result is as though the write from core 0 took place first, and the write from core 1 was then applied to that intermediate result. | RW   | 0x0000000 |

```
use core::ptr::read_volatile;
use core::ptr::write_volatile;

const GPIO_OE_SET: *mut u32= 0xd000_0024 as *mut u32;

const GPIO_OUT: *mut u32 = 0xd000_0010 as *mut u32;

unsafe {
    // set bit 'pin' of GPIO_OE to 1 (output)
    write_volatile(GPIO_OE_SET, 1 << pin);
    // write_volatile(GPIO_OUT, (value & 0b1) << pin);
    let gpio_out = read_volatile(GPIO_OUT);
    gpio_out = gpio_out | (value & 0b1) << pin);
    write_volatile(GPIO_OUT, gpio_out);
};</pre>
```

### SIO Output

#### efficient

The SIO registers start at a base address of 0xd0000000 (defined as SIO\_BASE in SDK).

| Offset | Name         | Info                      |
|--------|--------------|---------------------------|
| 0x000  | CPUID        | Processor core identifier |
| 0x004  | GPIO_IN      | Input value for GPIO pins |
| 0x008  | GPIO_HI_IN   | Input value for QSPI pins |
| 0x010  | GPIO_OUT     | GPIO output value         |
| 0x014  | GPIO_OUT_SET | GPIO output value set     |
| 0x018  | GPIO_OUT_CLR | GPIO output value clear   |
| 0x01c  | GPIO_OUT_XOR | GPIO output value XOR     |
| 0x020  | GPIO_OE      | GPIO output enable        |
| 0x024  | GPIO_OE_SET  | GPIO output enable set    |
| 0x028  | GPIO_OE_CLR  | GPIO output enable clear  |
|        |              |                           |

#### GPIO OUT SET

| Bits  | Description                                                   | Туре | Reset      |
|-------|---------------------------------------------------------------|------|------------|
| 31:30 | Reserved.                                                     | -    | -          |
| 29:0  | Perform an atomic bit-set on GPIO_OUT, i.e. GPIO_OUT  = wdata | WO   | 0x00000000 |

#### GPIO OUT CLR

| Bits  | Description                                                      | Туре | Reset      |
|-------|------------------------------------------------------------------|------|------------|
| 31:30 | Reserved.                                                        | -    | -          |
| 29:0  | Perform an atomic bit-clear on GPIO_OUT, i.e. GPIO_OUT &= ~wdata | WO   | 0x00000000 |

```
use core::ptr::read_volatile;
     use core::ptr::write volatile;
         write volatile(reg, 1 << pin);</pre>
14
```

### IO Bank



The User Bank IO registers start at a base address of 0x40014000 (defined as IO\_BANKO\_BASE in SDK).

| Offset | Name                     | Info                                                  |  |
|--------|--------------------------|-------------------------------------------------------|--|
| 0x000  | GPI00_STATUS GPI0 status |                                                       |  |
| 0x004  | GPI00_CTRL               | GPIO control including function select and overrides. |  |

■ set FUNCSEL to 5 (SIO)

#### $GPIOx\_CTRL$

Offset: 0x004, 0x00c, ... 0x0ec (0x4 + 8\*x)

| Bits  | Name      | Description                                                                                                                                                                                   | Туре | Reset |
|-------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|
| 31:30 | Reserved. | -                                                                                                                                                                                             | -    | -     |
| 29:28 | IRQOVER   | $0x0 \rightarrow don't$ invert the interrupt $0x1 \rightarrow don't$ invert the interrupt $0x2 \rightarrow don't$ interrupt low $0x3 \rightarrow don't$ interrupt high                        | RW   | 0x0   |
| 27:18 | Reserved. | -                                                                                                                                                                                             | -    | -     |
| 17:16 | INOVER    | 0x0 → don't invert the peri input 0x1 → invert the peri input 0x2 → drive peri input low 0x3 → drive peri input high                                                                          | RW   | 0x0   |
| 15:14 | Reserved. | -                                                                                                                                                                                             | -    | -     |
| 13:12 | OEOVER    | 0x0 → drive output enable from peripheral signal selected by funcsel 0x1 → drive output enable from inverse of peripheral signal selected by funcsel 0x2 → disable output 0x3 → enable output | RW   | 0x0   |
| 11:10 | Reserved. | -                                                                                                                                                                                             | -    | -     |
| 9:8   | OUTOVER   | 0x0 → drive output from peripheral signal selected by funcsel  0x1 → drive output from inverse of peripheral signal selected by funcsel  0x2 → drive output low  0x3 → drive output high      | RW   | 0x0   |
| 7:5   | Reserved. | -                                                                                                                                                                                             | -    | -     |
| 4:0   | FUNCSEL   | Function select. 31 == NULL. See GPIO function table for available functions.                                                                                                                 | RW   | 0x1f  |

### IO Bank Input

The User Bank IO registers start at a base address of 0x40014000 (defined as IO\_BANKO\_BASE in SDK).

| Offset Name Info               |            | Info                                                  |
|--------------------------------|------------|-------------------------------------------------------|
| 0x000 GPI00_STATUS GPI0 status |            | GPIO status                                           |
| 0x004                          | GPI00_CTRL | GPIO control including function select and overrides. |

```
use core::ptr::read_volatile;
use core::ptr::write_volatile;

const GPIOX_CTRL: u32 = 0x4001_4004;
const GPIO_OE_CLR: *mut u32= 0xd000_0028 as *mut u32;

const GPIO_IN: *const u32= 0xd000_0004 as *const u32;

let gpio_ctrl = (GPIOX_CTRL + 8 * pin) as *mut u32;

let value = unsafe {
    write_volatile(gpio_ctrl, 5);
    write_volatile(GPIO_OE_CLR, 1 << pin);
    read_volatile(GPIO_IN) >> pin & 0b1
};
```

#### GPIOx\_CTRL

#### Offset: 0x004, 0x00c, ... 0x0ec (0x4 + 8\*x)

| Bits  | Name      | Description                                                                                                                                                                                                                                                                                                        | Туре | Reset |
|-------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|
| 31:30 | Reserved. | -                                                                                                                                                                                                                                                                                                                  | -    | -     |
| 29:28 | IRQOVER   | $0x0 \rightarrow don't$ invert the interrupt $0x1 \rightarrow invert$ the interrupt $0x2 \rightarrow drive$ interrupt low $0x3 \rightarrow drive$ interrupt high                                                                                                                                                   | RW   | 0x0   |
| 27:18 | Reserved. | -                                                                                                                                                                                                                                                                                                                  | -    | -     |
| 17:16 | INOVER    | $0x0 \rightarrow don't$ invert the peri input $0x1 \rightarrow invert$ the peri input $0x2 \rightarrow drive$ peri input low $0x3 \rightarrow drive$ peri input high                                                                                                                                               | RW   | 0x0   |
| 15:14 | Reserved. | -                                                                                                                                                                                                                                                                                                                  | -    | -     |
| 13:12 | OEOVER    | $\begin{array}{l} 0x0 \rightarrow \text{drive output enable from peripheral signal selected} \\ by funcsel \\ 0x1 \rightarrow \text{drive output enable from inverse of peripheral} \\ signal selected by funcsel \\ 0x2 \rightarrow \text{disable output} \\ 0x3 \rightarrow \text{enable output} \\ \end{array}$ | RW   | 0x0   |
| 11:10 | Reserved. | -                                                                                                                                                                                                                                                                                                                  | -    | -     |
| 9:8   | OUTOVER   | $\begin{array}{c} 0x0 \rightarrow drive \ output \ from \ peripheral \ signal \ selected \ by \\ funcsel \\ 0x1 \rightarrow drive \ output \ from \ inverse \ of \ peripheral \ signal \\ selected \ by \ funcsel \\ 0x2 \rightarrow drive \ output \ low \\ 0x3 \rightarrow drive \ output \ high \\ \end{array}$ | RW   | 0x0   |
| 7:5   | Reserved. | -                                                                                                                                                                                                                                                                                                                  | -    | -     |
| 4:0   | FUNCSEL   | Function select. 31 == NULL. See GPIO function table for available functions.                                                                                                                                                                                                                                      | RW   | 0x1f  |

### IO Bank Output

The User Bank IO registers start at a base address of 0x40014000 (defined as IO\_BANKO\_BASE in SDK).

| Offset Name Info |              | Info                                                  |
|------------------|--------------|-------------------------------------------------------|
| 0x000            | GPI00_STATUS | GPIO status                                           |
| 0x004            | GPI00_CTRL   | GPIO control including function select and overrides. |

```
use core::ptr::read_volatile;
     use core::ptr::write volatile;
     let qpio ctrl = (GPIOX CTRL + 8 * pin) as *mut u32;
17
         write volatile(reg, 1 << pin);</pre>
```

#### $GPIOx\_CTRL$

#### Offset: 0x004, 0x00c, ... 0x0ec (0x4 + 8\*x)

| Bits  | Name      | Description                                                                                                                                                                                                                                                                   | Туре | Reset |
|-------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|
| 31:30 | Reserved. | -                                                                                                                                                                                                                                                                             | -    | -     |
| 29:28 | IRQOVER   | $0x0 \rightarrow don't$ invert the interrupt $0x1 \rightarrow invert$ the interrupt $0x2 \rightarrow drive$ interrupt low $0x3 \rightarrow drive$ interrupt high                                                                                                              | RW   | 0x0   |
| 27:18 | Reserved. | -                                                                                                                                                                                                                                                                             | -    | -     |
| 17:16 | INOVER    | 0x0 → don't invert the peri input 0x1 → invert the peri input 0x2 → drive peri input low 0x3 → drive peri input high                                                                                                                                                          | RW   | 0x0   |
| 15:14 | Reserved. | -                                                                                                                                                                                                                                                                             | -    | -     |
| 13:12 | OEOVER    | $\begin{array}{l} 0x0-\text{drive output enable from peripheral signal selected}\\ \text{by funcsel}\\ 0x1-\text{drive output enable from inverse of peripheral}\\ \text{signal selected by funcsel}\\ 0x2-\text{disable output}\\ 0x3-\text{enable output} \end{array}$      | RW   | 0x0   |
| 11:10 | Reserved. | -                                                                                                                                                                                                                                                                             | -    | -     |
| 9:8   | OUTOVER   | $\begin{array}{c} 0x0 - \text{drive output from peripheral signal selected by} \\ \text{funcsel} \\ 0x1 - \text{drive output from inverse of peripheral signal} \\ \text{selected by funcsel} \\ 0x2 - \text{drive output low} \\ 0x3 - \text{drive output high} \end{array}$ | RW   | 0x0   |
| 7:5   | Reserved. | -                                                                                                                                                                                                                                                                             | -    | -     |
| 4:0   | FUNCSEL   | Function select. 31 == NULL. See GPIO function table for available functions.                                                                                                                                                                                                 | RW   | 0x1f  |

### **Pad Control**



The User Bank Pad Control registers start at a base address of 0x4001c000 (defined as PADS\_BANK0\_BASE in SDK).

| Offset | Name           | Info                             |
|--------|----------------|----------------------------------|
| 0x00   | VOLTAGE_SELECT | Voltage select. Per bank control |
| 0x04   | GPI00          | Pad control register             |
| 0x08   | GPI01          | Pad control register             |
| 0x0c   | GPI02          | Pad control register             |
| 0x10   | GPI03          | Pad control register             |
| 0x14   | GPIO4          | Pad control register             |
| 0x18   | GPIO5          | Pad control register             |

#### **GPIOx Register**

Offset: 0x004, 0x008, ... 0x078 (0x4 + 4\*x)

|      |           | , ,                                                              | ,    |       |
|------|-----------|------------------------------------------------------------------|------|-------|
| Bits | Name      | Description                                                      | Туре | Reset |
| 31:8 | Reserved. | -                                                                | -    | -     |
| 7    | OD        | Output disable. Has priority over output enable from peripherals | RW   | 0x0   |
| 6    | IE        | Input enable                                                     | RW   | 0x1   |
| Bits | Name      | Description                                                      | Туре | Reset |

| Bits | Name     | Description                           | Туре | Reset |
|------|----------|---------------------------------------|------|-------|
| 5:4  | DRIVE    | Drive strength.                       | RW   | 0x1   |
|      |          | 0x0 → 2mA                             |      |       |
|      |          | 0x1 → 4mA                             |      |       |
|      |          | 0x2 → 8mA                             |      |       |
|      |          | 0x3 → 12mA                            |      |       |
| 3    | PUE      | Pull up enable                        | RW   | 0x0   |
| 2    | PDE      | Pull down enable                      | RW   | 0x1   |
| 1    | SCHMITT  | Enable schmitt trigger                | RW   | 0x1   |
| 0    | SLEWFAST | Slew rate control. 1 = Fast, 0 = Slow | RW   | 0x0   |

### Input

read the value from pin ×

- set the FUNCSEL field of GPIOx\_CTRL to 5
- set the GPIO\_OE\_CLR bit x to 1
- read the GPIO\_IN bit x
- adjust the GPIOx fields to set the pull up/down resistor



### Output

write a value to pin x

- set the FUNCSEL field of GPIOx\_CTRL to 5
- set the GPIO\_OE\_SET bit x to 1
- if the value
  - is 0, set the GPIO\_OUT\_CLR bit x to 1
  - is 1, set the GPIO\_OUT\_SET bit x to 1
- adjust the GPIOx fields to set the output current

## Rust Embedded HAL

The Rust API for embedded systems

### The Rust Embedded Stack

| Framework             | Tasks, Memory Management, Network etc. embassy-rs, rtic                                |  |
|-----------------------|----------------------------------------------------------------------------------------|--|
| BSC                   | Board Support Crate embassy-rp, rp-pico                                                |  |
| HAL<br>Implementation | standard HAL towards the upper                                                         |  |
| PAC                   | Accesses registers, usually created automatically from SVD files - rp2040_pac , rp-pac |  |



### **GPIO HAL**

A set of standard traits

All devices should implement these traits for GPIO.

```
pub enum PinState {
Low,
High,
}
```

#### Input

```
pub trait InputPin: ErrorType {
    // Required methods
    fn is_high(&mut self) -> Result<bool, Self::Error>;
    fn is_low(&mut self) -> Result<bool, Self::Error>;
}
```

#### Output

```
pub trait OutputPin: ErrorType {
    // Required methods
    fn set_low(&mut self) -> Result<(), Self::Error>;
    fn set_high(&mut self) -> Result<(), Self::Error>;

    // Provided method
    fn set_state(&mut self, state: PinState) -> Result<(), Sel:
}</pre>
```

### Bare metal

This is how a Rust application would look like

```
#![no_main]
     use cortex_m_rt::entry;
     #[entry]
     fn main() -> ! {
13
     #[panic_handler]
     pub fn panic(_info: &PanicInfo) -> ! {
15
         loop { }
16 }
```

#### Rules

- 1. never exit the main function
- 2. add a panic handler that does not exit

#### Bare metal without PAC & HAL

This is how a Rust application would look like

```
#![no std]
     #![no main]
     use core::ptr::{read volatile, write volatile};
     use cortex m rt::entry;
 6
     const GPIOX CTRL: u32 = 0 \times 4001 + 4004;
     const GPIO OE SET: *mut u32= 0xd000 0024 as *mut u32;
     const GPIO OUT SET:*mut u32= 0xd000 0014 as *mut u32;
     const GPIO OUT CLR:*mut u32= 0xd000 0018 as *mut u32;
11
     #[panic handler]
12
     pub fn panic( info: &PanicInfo) -> ! {
13
14
         loop { }
15
```

```
#[entry]
     fn main() -> ! {
          let gpio ctrl = GPIOX CTRL + 8 * pin as *mut u32;
20
         unsafe {
              write volatile(qpio ctrl, 5);
23
              write volatile(GPIO OE SET, 1 << pin);</pre>
             let reg = match value {
24
              0 => GPIO OUT CLR,
              => GPIO OUT SET
26
27
28
              write volatile(req, 1 << pin);</pre>
29
30
31
          loop { }
32
```

# embassy-rs

Embedded Asynchronous

### embassy-rs

- framework
- uses the rust-embedded-hal
- Features
  - Real-time
  - Low power
  - Networking
  - Bluetooth
  - USB
  - Bootloader and DFU

### **GPIO** Input

```
#![no_main]
     use gpio::{Input, Pull};
     #[embassy executor::main]
     async fn main(_spawner: Spawner) {
         let pin = Input::new(p.PIN_3, Pull:Up);
11
12
         if pin.is_high() {
13
14
15
         } else {
16
17
```

The main function is called by the embassy-rs framework, so it can exit.

### **GPIO Output**

```
#![no_std]
#![no_main]

use embassy_executor::Spawner;
use embassy_rp::gpio;
use gpio::{Level, Output};

#[embassy_executor::main]
async fn main(_spawner: Spawner) {
    let p = embassy_rp::init(Default::default());
    let mut pin = Output::new(p.PIN_2, Level::Low);

pin.set_high();
}
```

The main function is called by the embassy-rs framework, so it can exit.

# Signals

Digital Signals - Recap

### Signals

#### Analog vs Digital

- analog signals are real signals
- digital signals are a numerical representation of an analog signal (software level)
- hardware usually works with two-level digital signals (hardware level)

#### Exceptions

 in wireless and in high-speed cable communication things get more complicated

for PCB level / between integrated circuits on the same board / inside the same chip - things are a "a little simpler" - as detailed in the following



### Why use digital in computing?

Signal that we want to generate with an output pin

Signal that what we actually generate



Why we sill use it? Because after passing through an IC or a gate inside an IC - the signal si "rebuilt" and if the "digital discipline" described in the following is respected - we can preserve the information after numerous "passes". Thus, each element can behave with a large margin for error, yet the final result is correct.

### Noise Margin



deviations that risk to change the logic state if they underpass (for high) or overpass (for low) the acceptable noise margin

### Why is the output not ideal?

The two corresponding voltage output levels are affected by:

- power supply voltage
- output current
- temperature
- variations in the manufacturing process



### ICs same voltage

#### Usually will work as is

- usually, they will be compatible
- conditions:

$$V_{OH\_transmiter} > V_{IH\_receiver}$$

$$V_{OL\_transmiter} < V_{IL\_receiver}$$



### VCC1 > VCC2

Might work, might produce magic smock



#### **PROBLEM**

#### Solutions:

- level shifter
- resistor divider / voltage limiter

#### Examples:

- Bi-Directional Level Shifter with 4 Channels
- Level Shifter Multi-Channel
- 8 Channels Level Shifter





### VCC1 < VCC2

#### Might work

 $V_{CC\_transmiter} \lesssim V_{IH\_receiver}$ 

Might work in an intermittent mode - hard to debug!

#### Solutions:

- level shifter
- resistor divider / voltage limiter

#### Examples:

- Bi-Directional Level Shifter with 4 Channels
- Level Shifter Multi-Channel
- 8 Channels Level Shifter



### Why Pull-Down R

- Without pull-down when the button is not pressed, it leaves the input pin floating.
- The second design ensures that the voltage level has a well-defined state, regardless of the button's state.
- R1 is called a "pull-down" resistor.





### Why Pull-Up R

- Same reasoning
- R1 is called a "pull-up" resistor.

#### ##Obs:

- most microcontrollers have at least a pull-up resistor incorporated on GPIOs - that can be activated in software
- some have both pull-up and pull-down
- typically, these are sized for a 50 10 nA current consumption



### Notes on output pins

- most microcontrollers have a limit of around 10mA per output PIN
- ! do not connect an LED without a resistor in series (to limit the current)
- ! do not connect a motor / any type of inductive load

#### Solutions:

- use a transistor
- use an IC with incorporated Darlinghtons (eg: ULN2003)

### Conclusion

#### we talked about

- Memory Mapped IO
- RP2040 GPIO
  - Single Cycle IO
  - IO Bank
  - Pad
- The Rust embedded standard stack
- Bare metal Rust
- The embassy-rs framework