## **CSC 411**

Computer Organization (Fall 2024)
Lecture 23: Hazards and branch prediction

Prof. Marco Alvarez, University of Rhode Island

## Hazards

## **Disclaimer**

Some figures and slides are adapted from:

Computer Organization and Design (Patterson and Hennessy)

The Hardware/Software Interface



## **Hazards**

- Pipeline hazards that prevent sequential instruction execution
  - Structural hazards
    - resource conflicts when multiple instructions require the same hardware component simultaneously, examples include memory ports or execution units
  - Data hazard
    - dependencies where an instruction requires data produced by a previous instruction that has not yet completed
  - · Control hazard
    - cccur when the instruction flow depends on a branch decision not yet resolved, pipeline must wait for branch condition evaluation before determining next instruction

### Stalls and flushes

- ► Pipeline stall (also called *bubble*)
  - 1-cycle delay in pipeline execution where instructions are paused
  - implementation:
    - · holding current instruction values in pipeline registers
    - inserting "no operation" (NOP) instructions into the pipeline
- Pipeline flush
  - · discarding instructions from pipeline stages
    - clears all instructions, resets all control signals, and restarts instruction fetch

## Structural hazards

- Conflict for using a resource
- e.g., RISC-V pipeline with a single memory
  - · load/store requires data access
  - instruction fetch would have to stall for that cycle, causing a pipeline "bubble"
  - pipelined datapaths require separate instruction/data memories (separate instruction/data caches)

## **Data hazards**

 An instruction depends on completion of data access by a previous instruction



instructions cause delays), section 4.7 shows the details of what really happens in the case of a hazard

Pipeline dependencies

Time (in clock cycles)

Value of CC 1 CC 2 CC 3 CC 4 CC 5 CC 6 CC 7 CC 8 CC 9 register x2: 10 10 10 10 10 10 10 10 20 -20 -20 -20 -20 -20 -20

Program execution order (in instructions)

sub x2, x1, x3

and x12, x2, x5

or x13, x6, x2

add x14, x2, x2

sw x15, 100(x2)

## **Practice**

- Indicate all the data hazards?
  - e.g. add → sub



## Forwarding (a.k.a. bypassing) • Use result when it is computed

- don't wait for it to be stored in a register
- · requires extra connections in the datapath





## Load-use data hazard

- Can't always avoid stalls by forwarding
- if value not computed when needed, can't forward "backward" in time



We need a stall even with forwarding when an R-format instruction following a load tries to use the data (this figure is actually a simplification)

## **Inserting stalls**



## Code scheduling to avoid stalls

Reorder instructions

## **Control hazards**

- Branch instructions impact control flow
  - · fetching next instruction depends on branch outcome
  - · pipeline can't always fetch correct instruction
    - still working on ID stage of branch
- ► In RISC-V pipeline
  - need to compare registers and compute target early in the pipeline
  - · may add hardware to do it in ID stage

## Stall on branch

- Wait until branch outcome determined before fetching next instruction
  - · one cycle stall if branch condition is determined at ID
  - two cycles stall if branch condition is determined at EXE



Pipeline showing stalling on every conditional branch as solution to control hazards. This example assumes the conditional branch is taken, and the instruction at the destination of the branch is the or instruction.

## Time (in clock cycles) CC 1 CC 2 CC 3 CC 4 CC 5 CC 6 CC 7 CC 8 CC 9 Program execution order (in instructions) 40 beq x1, x0, 16 44 and x12, x2, x5 48 or x13, x6, x2 52 add x14, x2, x2 TZ lw x4, 100(x7)

## **Branch prediction**

## **Branch prediction**

- · Impact of pipeline depth
  - · modern deep pipelines increase branch resolution latency
  - · branch outcome determined several cycles after fetch
  - · stalling until resolution significantly impacts performance
- Branch prediction strategies
  - · predict branch outcome before resolution
  - · continue fetching along predicted path
  - · penalty occurs only on misprediction
    - · pipeline flush required
    - · restart fetch from correct path
- RISC-V pipeline branch handling
  - static prediction assumes branches are not taken (fetch instruction after branch with no delay)
    - RISC-V ISA supports both static and dynamic prediction
  - hardware includes branch prediction buffers, branch target buffers, and branch history tables
  - · need recovery mechanisms for misprediction



## More realistic branch prediction

- Static branch prediction
  - · based on typical branch behavior
  - · example: loop and if-statement branches
    - predict backward branches taken
    - predict forward branches not taken
- Dynamic branch prediction
  - hardware measures actual branch behavior
    - · e.g., record recent history of each branch
  - assume future behavior will continue the trend
    - · when wrong, stall while re-fetching, and update history

# 2-bit prediction Taken Predict taken Not taken Predict taken Not taken Predict not taken Not taken Predict not taken Taken Not taken Predict not taken Taken Taken Not taken Predict not taken Taken Taken

## **Pipeline summary**

- Pipelining improves performance by increasing instruction throughput
  - · executes multiple instructions in parallel
  - · each instruction has the same latency
- Subject to hazards
  - · structural, data, control
- Instruction set design affects complexity of pipeline implementation



## Advanced techniques

## Instruction-level parallelism (ILP)

- Basic pipelining
  - · multiple instructions execute simultaneously in different stages
  - · ideal CPI approaches 1
  - · limited by pipeline hazards
- ILP techniques
  - · deeper pipeline
    - · divide execution into more stages
    - reduced work per stage → higher clock frequencies
    - · trade-off: increased hazard penalties
  - · multiple issue
    - · multiple instructions issued per clock cycle
    - · requires replicated functional units
    - · performance, e.g., 4GHz 4-way multiple-issue
      - 16 BIPS, peak CPI = 0.25, peak IPC = 4
      - · dependencies/hazards reduce this in practice

## Multiple issue

- Static multiple issue
  - compiler groups instructions to be issued together
  - · packages them into "issue slots"
  - · compiler detects and avoids hazards
- Dynamic multiple issue
  - CPU examines instruction stream and chooses instructions to issue each cycle
  - · compiler can help by reordering instructions
  - CPU resolves hazards using advanced techniques at runtime

## **Speculation**

- "Guess" what to do with an instruction
  - · start operation as soon as possible
  - · check whether guess was right
    - · if so, complete the operation
    - · if not, roll-back and do the right thing
- · Common to static and dynamic multiple issue
  - examples
    - · speculate on branch outcome
      - · roll-back if path taken is different
    - · speculate on load
      - · roll-back if location is updated
  - · predict and continue issuing, commit after outcome determined
    - · use buffers



## **Intel microprocessors**

| Microprocessor             | Year | Clock<br>Rate | Pipeline<br>Stages | Issue<br>Width | Out-of-Order/<br>Speculation | Cores/<br>Chip | Power |
|----------------------------|------|---------------|--------------------|----------------|------------------------------|----------------|-------|
| Intel 486                  | 1989 | 25 MHz        | 5                  | 1              | No                           | 1              | 5W    |
| Intel Pentium              | 1993 | 66 MHz        | 5                  | 2              | No                           | 1              | 10W   |
| Intel Pentium Pro          | 1997 | 200 MHz       | 10                 | 3              | Yes                          | 1              | 29W   |
| Intel Pentium 4 Willamette | 2001 | 2000 MHz      | 22                 | 3              | Yes                          | 1              | 75W   |
| Intel Pentium 4 Prescott   | 2004 | 3600 MHz      | 31                 | 3              | Yes                          | 1              | 103W  |
| Intel Core                 | 2006 | 3000 MHz      | 14                 | 4              | Yes                          | 2              | 75W   |
| Intel Core i7 Nehalem      | 2008 | 3600 MHz      | 14                 | 4              | Yes                          | 2-4            | 87W   |
| Intel Core Westmere        | 2010 | 3730 MHz      | 14                 | 4              | Yes                          | 6              | 130W  |
| Intel Core i7 Ivy Bridge   | 2012 | 3400 MHz      | 14                 | 4              | Yes                          | 6              | 130W  |
| Intel Core Broadwell       | 2014 | 3700 MHz      | 14                 | 4              | Yes                          | 10             | 140W  |
| Intel Core i9 Skylake      | 2016 | 3100 MHz      | 14                 | 4              | Yes                          | 14             | 165W  |
| Intel Ice Lake             | 2018 | 4200 MHz      | 14                 | 4              | Yes                          | 16             | 185W  |





##