## **Directory structure**

```
--final
--scalar
--system.v
--vector
--vector_all.v
--vector_fin.v
--config.txt
```

## Changes in scalar components

• No change in **system.v** and ran with yosys flow without any issues

## **Changes in vector components**

```
cd tpu/vtr/
python3 gen_tpu_for_vtr.py -t <path to tpu repo>
```

• The above command generates vector\_all.v

Now the below modifications were made to generate **vpu\_fin.v**. This is the file that was used with the yosys flow.

- Changed all the don't care parameters to 0
- Wb\_dst, dst\_we, dst\_mask, vr\_src1, vr\_src2 to 1D wires and making changes to their references appropriately.
- Added some missing files to the end of the file options.v, ram\_wrapper.v, components.v, FPAddSub.v, FPMult\_16.v, permute.v, reduct\_unit.v, transpose.v, trp\_unit.v, dma.v, vmem\_local.v, dma\_axi\_mux.v, axi4\_slave.v, axi4\_master.v.

The changes have also been provided in the form of a patch (/vector/diff.patch) that can be applied to vector\_all.v

The vtr task was run with the config file in vector/config.txt