# Computer Architecture



Building a Modern Computer From First Principles
www.nand2tetris.org

Elements of Computing Systems, Nisan & Schocken, MIT Press, <a href="www.nand2tetris.org">www.nand2tetris.org</a>, Chapter 5: Computer Architecture

slide 1

#### Where we are at:



Elements of Computing Systems, Nisan & Schocken, MIT Press, <a href="www.nand2tetris.org">www.nand2tetris.org</a>, Chapter 5: Computer Architecture

slide 2

# The Hack computer

A 16-bit machine consisting of the following elements:



# The A-instruction

# symbolic @value value is a non-negative decimal number <= 2<sup>15</sup>-1 or A symbol referring to such a constant Example @21 | binary | | value is a 15-bit binary number | |

# The C-instruction

# symbolic

# binary

$$dest = comp; jump$$



Elements of Computing Systems, Nisan & Schocken, MIT Press, <a href="www.nand2tetris.org">www.nand2tetris.org</a>, Chapter 5: Computer Architecture

slide 5

# The **C**-instruction

 $\mathbf{111A} \ \mathbf{C_{1}C_{2}C_{3}C_{4}} \ \mathbf{C_{5}C_{6}} \ \mathbf{D_{1}D_{2}} \ \mathbf{D_{3}J_{1}J_{2}J_{3}}$ 

|                    |    | cor | np |    | dest | jum | p          |
|--------------------|----|-----|----|----|------|-----|------------|
| (when a=0)<br>comp | c1 | c2  | c3 | c4 | c5   | c6  | (when a=1) |
| 0                  | 1  | 0   | 1  | 0  | 1    | 0   |            |
| 1                  | 1  | 1   | 1  | 1  | 1    | 1   |            |
| -1                 | 1  | 1   | 1  | 0  | 1    | 0   |            |
| D                  | 0  | 0   | 1  | 1  | 0    | 0   |            |
| A                  | 1  | 1   | 0  | 0  | 0    | 0   | м          |
| ! D                | 0  | 0   | 1  | 1  | 0    | 1   |            |
| ! A                | 1  | 1   | 0  | 0  | 0    | 1   | ! M        |
| -D                 | 0  | 0   | 1  | 1  | 1    | 1   |            |
| - A                | 1  | 1   | 0  | 0  | 1    | 1   | -M         |
| D+1                | 0  | 1   | 1  | 1  | 1    | 1   |            |
| A+1                | 1  | 1   | 0  | 1  | 1    | 1   | M+1        |
| D-1                | 0  | 0   | 1  | 1  | 1    | 0   |            |
| A-1                | 1  | 1   | 0  | 0  | 1    | 0   | M-1        |
| D+A                | 0  | 0   | 0  | 0  | 1    | 0   | D+M        |
| D-A                | 0  | 1   | 0  | 0  | 1    | 1   | D-M        |
| A-D                | 0  | 0   | 0  | 1  | 1    | 1   | M-D        |
| D&A                | 0  | 0   | 0  | 0  | 0    | 0   | D&M        |
| DIA                | 0  | 1   | 0  | 1  | 0    | 1   | D M        |

Elements of Computing Systems, Nisan & Schocken, MIT Press, <a href="www.nand2tetris.org">www.nand2tetris.org</a>, Chapter 5: Computer Architecture

slide 6

# The **C**-instruction

| Α  | D  | М  |          |                                                 |
|----|----|----|----------|-------------------------------------------------|
| d1 | d2 | d3 | Mnemonic | Destination (where to store the computed value) |
| 0  | 0  | 0  | null     | The value is not stored anywhere                |
| 0  | 0  | 1  | м        | Memory[A] (memory register addressed by A)      |
| 0  | 1  | 0  | D        | D register                                      |
| 0  | 1  | 1  | MD       | Memory[A] and D register                        |
| 1  | 0  | 0  | A        | A register                                      |
| 1  | 0  | 1  | AM       | A register and Memory[A]                        |
| 1  | 1  | 0  | AD       | A register and D register                       |
| 1  | 1  | 1  | AMD      | A register, Memory[A], and D register           |

# The **C**-instruction

111A C<sub>1</sub>C<sub>2</sub>C<sub>3</sub>C<sub>4</sub> C<sub>5</sub>C<sub>6</sub> D<sub>1</sub>D<sub>2</sub> D<sub>3</sub>J<sub>1</sub>J<sub>2</sub>J<sub>3</sub>

comp dest jump

| <b>j1</b><br>(out <0) | <b>j2</b> ( <i>out</i> = 0 ) | <b>j3</b> (out > 0) | Mnemonic | Effect                 |
|-----------------------|------------------------------|---------------------|----------|------------------------|
| 0                     | 0                            | 0                   | null     | No jump                |
| 0                     | 0                            | 1                   | JGT      | If $out > 0$ jump      |
| 0                     | 1                            | 0                   | JEQ      | If $out = 0$ jump      |
| 0                     | 1                            | 1                   | JGE      | If $out \ge 0$ jump    |
| 1                     | 0                            | 0                   | JLT      | If $out < 0$ jump      |
| 1                     | 0                            | 1                   | JNE      | If <i>out</i> ≠ 0 jump |
| 1                     | 1                            | 0                   | JLE      | If $out \le 0$ jump    |
| 1                     | 1                            | 1                   | JMP      | Jump                   |

# Hack assembly/machine language

#### Source code (example) // Computes 1+...+RAM[0] // And stored the sum in RAM[1] M=1 // i = 1 @sum M=0 // sum = 0 (LOOP) @i // if i>RAM[0] goto WRITE D=M @R0 D=D-M @WRITE D; JGT @i // sum += i D=M @sum M=D+M @i // i++ M=M+1 @LOOP // goto LOOP 0;JMP (WRITÉ) @sum D=M

// RAM[1] = the sum

#### 0000000000010000 1110111111001000 0000000000010001 1110101010001000 9999999999919999 1111110000010000 aaaaaaaaaaaaaaa 1111010011010000 0000000000010010 1110001100000001 999999999999999999 1111110000010000 assemble 9999999999919991 1111000010001000 0000000000010000 Hack assembler 1111110111001000 9999999999999999 or CPU emulator 1110101010000111 0000000000010001 1111110000010000 999999999999999 1110001100001000 0000000000010110 1110101010000111

assembly code v.s. machine code

Target code

Elements of Computing Systems, Nisan & Schocken, MIT Press, www.nand2tetris.org, Chapter 5: Computer Architecture

slide 9

# The Hack computer

- A 16-bit Von Neumann platform
- The instruction memory and the data memory are physically separate
- Screen: 512 rows by 256 columns, black and white
- Keyboard: standard
- Designed to execute programs written in the Hack machine language
- Can be easily built from the chip-set that we built so far in the course

#### Main parts of the Hack computer:

- □ Instruction memory (ROM)
- Memory (RAM):
  - · Data memory
  - Screen (memory map)
  - Keyboard (memory map)
- □ CPL
- Computer (the logic that holds everything together).

reset

Elements of Computing Systems, Nisan & Schocken, MIT Press, www.nand2tetris.org, Chapter 5: Computer Architecture

slide 10

# Multiplexer

M=D

@END 0;JMP

(END)

# Goal: select from one of n k-bit buses

• Implemented by layering k n-to-1 multiplexer



Interface

# Hack ALU



#### Hack ALU

| These bit<br>how to | preset | These bits instruct<br>how to preset<br>the y input |       | This bit selects<br>between | This bit inst.<br>how to | Resulting<br>ALU |
|---------------------|--------|-----------------------------------------------------|-------|-----------------------------|--------------------------|------------------|
| the x               | прис   | the y                                               | input | + / And                     | postset out              | output           |
| ZX                  | nx     | zy                                                  | ny    | f                           | no                       | out=             |
|                     |        |                                                     |       | if f then                   |                          |                  |
| if zx               | if nx  | if zy                                               | if ny | out=x+y                     | if no                    |                  |
| then                | then   | then                                                | then  | else                        | then                     |                  |
| x=0                 | x=!x   | y=0                                                 | y=!y  | out=x&y                     | out=!out                 | f(x,y)=          |
| 1                   | 0      | 1                                                   | 0     | 1                           | 0                        | 0                |
| 1                   | 1      | 1                                                   | 1     | 1                           | 1                        | 1                |
| 1                   | 1      | 1                                                   | 0     | 1                           | 0                        | -1               |
| 0                   | 0      | 1                                                   | 1     | 0                           | 0                        | x                |
| 1                   | 1      | 0                                                   | 0     | 0                           | 0                        | у                |
| 0                   | 0      | 1                                                   | 1     | 0                           | 1                        | !x               |
| 1                   | 1      | 0                                                   | 0     | 0                           | 1                        | !y               |
| 0                   | 0      | 1                                                   | 1     | 1                           | 1                        | -x               |
| 1                   | 1      | 0                                                   | 0     | 1                           | 1                        | -y               |
| 0                   | 1      | 1                                                   | 1     | 1                           | 1                        | x+1              |
| 1                   | 1      | 0                                                   | 1     | 1                           | 1                        | y+1              |
| 0                   | 0      | 1                                                   | 1     | 1                           | 0                        | x-1              |
| 1                   | 1      | 0                                                   | 0     | 1                           | 0                        | y-1              |
| 0                   | 0      | 0                                                   | 0     | 1                           | 0                        | x+y              |
| 0                   | 1      | 0                                                   | 0     | 1                           | 1                        | x-y              |
| 0                   | 0      | 0                                                   | 1     | 1                           | 1                        | y-x              |
| 0                   | 0      | 0                                                   | 0     | 0                           | 0                        | x&y              |
| 0                   | 1      | 0                                                   | 1     | 0                           | 1                        | x y              |

Elements of Computing Systems, Nisan & Schocken, MIT Press, www.nand2tetris.org , Chapter 5: Computer Architecture

slide 13

# Registers

#### k-bit register.

- Stores k bits.
- Register contents always available on output.
- If write enable is asserted, k input bits get copied into register.

Ex: Program Counter, 16 TOY registers, 256 TOY memory locations.



16-bit Register Interface



16-bit Register Implementation

Elements of Computing Systems, Nisan & Schocken, MIT Press, www.nand2tetris.org , Chapter 5: Computer Architecture 14

slide 14

# ROM (Instruction memory)



#### Function:

- The ROM is pre-loaded with a program written in the Hack machine language
- The ROM chip always emits a 16-bit number:

out = ROM32K[address]

■ This number is interpreted as the current instruction.

# RAM (data memory)

■ We will discuss the details for Hack's data memory later.



#### Clock

#### ■Clock.

• Fundamental abstraction: regular on-off pulse.

■ on: fetch phase ■ off: execute phase



- Synchronizes operations of different circuit elements.
- Requirement: clock cycle longer than max switching time.



Elements of Computing Systems, Nisan & Schocken, MIT Press, www.nand2tetris.org, Chapter 5: Computer Architecture 17

slide 17

Fetch

# Design a processor

- ■How to build a processor (Hack, this time)
- Develop instruction set architecture (ISA)
  - 16-bit words, two types of machine instructions
  - Determine major components
    - ALU, registers, program counter, memory
  - Determine datapath requirements
    - Flow of bits
  - Analyze how to implement each instruction
    - Determine settings of control signals

Elements of Computing Systems, Nisan & Schocken, MIT Press, www.nand2tetris.org , Chapter 5: Computer Architecture 18

slide 18

# Hack programming reference card

## Hack commands:

A-command: @value // A<-value; M=RAM[A]

C-command: dest = comp; jump // dest = and; jump // are optional

Where:

comp =

dest = M, D, A, MD, AM, AD, AMD, or null

jump = JGT, JEQ, JGE, JLT, JNE, JLE, JMP, or null

In the command dest = comp; jump, the jump materialzes (PC < -A) if (comp jump 0) is true. For example, in D=D+1,JLT, we jump if D+1 < 0.

### Fetch and execute

- In Toy, we have two phases: fetch and execution .
- We use two cycles since fetch and execute phases each access memory and alter program counter.

• fetch [set memory address from pc]

• fetch and clock [write instruction to IR]

execute [set ALU inputs from registers]

execute and clock [write result of ALU to registers]





- Both fetch and execute would access memory. To avoid conflict, we add a MUX. Similar for PC.
- In addition, we need a register IR to store the instruction

Fetch and execute

■ In Hack, we avoid it by using two separate memory chips, one for data and the other for instruction.



Elements of Computing Systems, Nisan & Schocken, MIT Press, <a href="www.nand2tetris.org">www.nand2tetris.org</a>, Chapter 5: Computer Architecture

slide 22 22

# Design a processor

- ■How to build a processor (Hack, this time)
  - Develop instruction set architecture (ISA)
    - 16-bit words, two types of machine instructions
- Determine major components
  - ALU, registers, program counter, memory
  - Determine datapath requirements
    - Flow of bits
  - Analyze how to implement each instruction
    - Determine settings of control signals

# Program counter

- Program counter emits the address of the next instruction.
  - To start/restart the program execution: PC=0
  - No jump: PC++
  - Unconditional jump: PC=A
  - Conditional jump: if (cond.) PC=A else PC++



Note that the design is slightly different from your project #3.

# Program counter

if (reset) PC=0 else if (W) PC=Din else PC++

Elements of Computing Systems, Nisan & Schocken, MIT Press, <a href="www.nand2tetris.org">www.nand2tetris.org</a>, Chapter 5: Computer Architecture

slide 25

# Program counter

if (reset) PC=0 else if (W) PC=Din else PC++



Elements of Computing Systems, Nisan & Schocken, MIT Press, <a href="www.nand2tetris.org">www.nand2tetris.org</a>, Chapter 5: Computer Architecture

slide 26

# Hack architecture (component)



# Design a processor

- ■How to build a processor (Hack, this time)
  - Develop instruction set architecture (ISA)
     16-bit words, two types of machine instructions
  - Determine major components
    - ALU, registers, program counter, memory
- Determine datapath requirements
   Flow of bits
  - Analyze how to implement each instruction
    - Determine settings of control signals

# Hack architecture (data path)



@value // A<-value; M=RAM[A]
[ADM] = x op y; jump // x=D; y=A or M; if jump then PC<-A</pre>

Elements of Computing Systems, Nisan & Schocken, MIT Press, www.nand2tetris.org, Chapter 5: Computer Architecture

slide 29

# Hack architecture (data path)



@value // A<-value; M=RAM[A]
[ADM] = x op y; jump // x=D; y=A or M; if jump then PC<-A</pre>

Elements of Computing Systems, Nisan & Schocken, MIT Press, www.nand2tetris.org, Chapter 5: Computer Architecture

slide 30

# Design a processor

- ■How to build a processor (Hack, this time)
  - Develop instruction set architecture (ISA)
    - 16-bit words, two types of machine instructions
  - Determine major components
    - ALU, registers, program counter, memory
  - Determine datapath requirements
    - Flow of bits
- Analyze how to implement each instruction
  - Determine settings of control signals

# Hack architecture (data path)



# Hack architecture (control)



# A total of 13 control signals

Elements of Computing Systems, Nisan & Schocken, MIT Press, <a href="www.nand2tetris.org">www.nand2tetris.org</a>, Chapter 5: Computer Architecture

slide 33

# Hack architecture (control)



Elements of Computing Systems, Nisan & Schocken, MIT Press, <a href="www.nand2tetris.org">www.nand2tetris.org</a>, Chapter 5: Computer Architecture

slide 34

# Hack architecture (control)



# Hack architecture (control)



# Hack architecture (control)



Elements of Computing Systems, Nisan & Schocken, MIT Press, <a href="www.nand2tetris.org">www.nand2tetris.org</a>, Chapter 5: Computer Architecture

slide 37

# Hack architecture (control)



Elements of Computing Systems, Nisan & Schocken, MIT Press, <a href="www.nand2tetris.org">www.nand2tetris.org</a>, Chapter 5: Computer Architecture

slide 38

# Hack architecture (control)

- Inputs: instruction, zr, ng
  - instruction



- Outputs:
  - OP\_ALU
  - MUX\_A
  - MUX\_ALU
  - W\_A
  - W\_D
  - writeM
  - W\_PC

# Hack architecture (trace @10 / D=M+1;JGE )



# Hack architecture (CPU interface)



Elements of Computing Systems, Nisan & Schocken, MIT Press, www.nand2tetris.org, Chapter 5: Computer Architecture

slide 41

#### Hack CPU



CPU internal components (invisible in this chip diagram): ALU and 3 registers: A, D, PC

#### CPU execute logic:

The CPU executes the instruction according to the Hack language specification:

- The D and A values, if they appear in the instruction, are read from (or written to) the respective CPU-resident registers
- $\hfill \Box$  If the instruction is @x, then x is stored in the A-register; and the emitted  $\hfill$  addressm is updated.
- $\Box$  The M value, if there is one in the instruction's RHS, is read from inM
- If the instruction's LHS includes M, then the ALU output is placed in outM, the value of the CPU-resident A register is placed in addressM, and writeM is asserted.

Elements of Computing Systems, Nisan & Schocken, MIT Press, www.nand2tetris.org , Chapter 5: Computer Architecture

slide 42

#### Hack CPU



CPU internal components (invisible in this chip diagram): ALU and 3 registers: A, D, PC

#### CPU fetch logic:

#### Recall that:

- 1. the instruction may include a jump directive (expressed as non-zero jump bits)
- 2. the ALU emits two control bits, indicating if the ALU output is zero or less than zero

If reset==0: the CPU uses this information (the jump bits and the ALU control bits) as follows:

If there should be a jump, the PC is set to the value of A; else, PC is set to PC+1

The updated PC value is emitted by pc.

If reset==1: the PC is set to 0. pc emits 0. (restarting the computer)

# Control (focus on the yellow chips only)



# Side note (focus on the yellow chip parts only)



Elements of Computing Systems, Nisan & Schocken, MIT Press, <a href="www.nand2tetris.org">www.nand2tetris.org</a>, Chapter 5: Computer Architecture

slide 45

# The Hack computer (put together)

A 16-bit machine consisting of the following elements:



Both memory chips are 16-bit wide and have 15-bit address space.

Elements of Computing Systems, Nisan & Schocken, MIT Press, www.nand2tetris.org, Chapter 5: Computer Architecture

slide 46

# RAM (data memory)

- The RAM used in Hack is different from a normal RAM. It also plays the role for I/O.
- Programmers usually use high-level library for I/O, such as printf, drawline.
- But, at low-level, we usually need to manipulate bits directly for I/O.



# Displays

- CRT displays
  - resolution
  - refresh rate







# keyboard



Elements of Computing Systems, Nisan & Schocken, MIT Press, www.nand2tetris.org, Chapter 5: Computer Architecture

slide 49

### Memory: conceptual / programmer's view



#### Using the memory:

- To record or recall values (e.g. variables, objects, arrays), use the first 16K words of the memory
- □ To write to the screen (or read the screen), use the next 8K words of the memory
- □ To read which key is currently pressed, use the next word of the memory.

Elements of Computing Systems, Nisan & Schocken, MIT Press, www.nand2tetris.org, Chapter 5: Computer Architecture

slide 50

# Memory: physical implementation



#### Access logic:

- □ Access to any address from 0 to 16,383 results in accessing the RAM16K chip-part
- Access to any address from 16,384 to 24,575 results in accessing the Screen chip-part
- □ Access to address 24,576 results in accessing the keyboard chip-part
- Access to any other address is invalid.

# Data memory



To read RAM[k]: use the OS command out = peek(k)

To write RAM[k]=x: use the OS command poke(k,x)

peek and poke are OS commands whose implementation should effect the same behavior as the low-level commands

More about peek and poke this later in the course, when we'll write the OS.

# Screen



In the Hack platform, the screen is implemented as an 8K 16-bit RAM chip with a side effect of refreshing.

The Screen chip has a basic RAM chip functionality:

- □ read logic: out = Screen[address]
- □ write logic: if load then Screen[address] = in

#### Side effect:

Continuously refreshes a 256 by 512 black-and-white screen device

Simulated screen:



When loaded into the hardware simulator, the built-in Screen. hal chip opens up a screen window; the simulator then refreshes this window from the screen memory map several times each second.

Elements of Computing Systems, Nisan & Schocken, MIT Press, <a href="www.nand2tetris.org">www.nand2tetris.org</a>, Chapter 5: Computer Architecture

slide 53

### Screen memory map



Elements of Computing Systems, Nisan & Schocken, MIT Press, <a href="www.nand2tetris.org">www.nand2tetris.org</a>, Chapter 5: Computer Architecture

slide 54

# keyboard

■ A 16-bit register is used to keep the key stroke.



When a key is pressed on the keyboard, the key's scan code appears in the keyboard memory map .

# keyboard

■ A 16-bit register is used to keep the key stroke.



When a key is pressed on the keyboard, the key's scan code appears in the keyboard memory map .

# Keyboard



Keyboard chip: a single 16-bit register

Input: scan-code (16-bit value) of the currently pressed key, or 0 if no key is pressed

Output: same

| Special keys: | Key<br>pressed | Keyboard<br>output | Key<br>pressed | Keyboard<br>output |
|---------------|----------------|--------------------|----------------|--------------------|
|               | newline        | 128                | end            | 135                |
|               | backspace      | 129                | page up        | 136                |
|               | left arrow     | 130                | page down      | 137                |
|               | up arrow       | 131                | insert         | 138                |
|               | right arrow    | 132                | delete         | 139                |
|               | down arrow     | 133                | esc            | 140                |
|               | home           | 134                | f1-f12         | 141-152            |

#### Simulated keyboard:



a built-in Keyboard.hdl chip. When this java chip is loaded into the simulator, it connects to the regular keyboard and pipes the scan-code of the currently pressed key to the keyboard memory map.

#### How to read the keyboard:

- □ Low-level (hardware): probe the contents of the Keyboard chip
- □ High-level: use the OS command keyPressed() (effects the same operation, discussed later in the course, when we'll write the OS).

Elements of Computing Systems, Nisan & Schocken, MIT Press, <a href="www.nand2tetris.org">www.nand2tetris.org</a>, Chapter 5: Computer Architecture

slide 57

#### Some scan codes

| Ke             | ey  | Code |    | Key     | Code |     | Key  | Cod  |
|----------------|-----|------|----|---------|------|-----|------|------|
|                | 0   | 48   |    | (space) | 32   |     | :    | 58   |
|                | 1   | 49   |    | 1       | 33   |     | ;    | 59   |
|                |     |      |    |         | 34   |     | <    | 60   |
|                | 9   | 57   |    | #       | 35   |     | =    | 61   |
| and the second |     |      |    | \$      | 36   |     | >    | 62   |
| V-             |     | Code |    | %       | 37   |     | ?    | 63   |
| Ke             | -   |      |    | &       | 38   |     | @    | 64   |
|                | A   | 65   |    |         | 39   |     |      |      |
|                | В   | 66   |    | (       | 40   | l i | Key  | Code |
|                | *** | ***  |    | )       | 41   | 1   | [    | 91   |
|                | Z   | 90   | ļ. |         | 42   |     | 2,26 |      |
|                |     |      |    | +       | 43   |     | /    | 92   |
| When no        | ke  | v is |    | ,       | 44   |     | ]    | 93   |
| pressed, t     |     |      |    | _       | 45   |     | ۸    | 94   |
| resulting o    |     |      |    | 210     | 46   |     | -    | 95   |
|                |     |      |    |         | 47   |     |      |      |
|                |     |      |    | /       | 47   | l.  |      |      |

| Key         | Code |
|-------------|------|
| newline     | 128  |
| backspace   | 129  |
| left arrow  | 130  |
| up arrow    | 131  |
| right arrow | 132  |
| down arrow  | 133  |
| home        | 134  |
| end         | 135  |
| Page up     | 136  |
| Page down   | 137  |
| insert      | 138  |
| delete      | 139  |
| esc         | 140  |
| f1          | 141  |
|             |      |
| f12         | 152  |

Elements of Computing Systems, Nisan & Schocken, MIT Press, www.nand2tetris.org, Chapter 5: Computer Architecture

slide 58

# Keyboard memory map



# ■ To check which key is currently pressed:

- Probe the content of the Keyboard chip
- In the Hack computer, probe the content of RAM[24576]
- If the register contains 0, no key is pressed.

# The Hack computer (put together)

A 16-bit machine consisting of the following elements:



Both memory chips are 16-bit wide and have 15-bit address space.

# Assembly programming with I/O



# Hack language convention:

- SCREEN: base address of the screen memory map, 16,384.
- KBD: address of the keyboard memory map, 24,576.

Elements of Computing Systems, Nisan & Schocken, MIT Press, <a href="www.nand2tetris.org">www.nand2tetris.org</a>, Chapter 5: Computer Architecture

slide 61

# Example: draw a rectangle

 Draw a filled rectangle at the upper left corner of the screen, 16 pixels wide and RAM[0] pixels long. (demo)



Elements of Computing Systems, Nisan & Schocken, MIT Press, www.nand2tetris.org, Chapter 5: Computer Architecture

slide 62

# Example: draw a rectangle (pseudo code)

```
// for (i=0; i<n; i++)
// draw 16 black pixels at the beginning of row i
addr = SCREEN
n = RAM[0]
i = 0

LOOP:
   if (i>n) goto END
   RAM[addr] = -1 // 1111 1111 1111 1111
   addr = addr+32 // advances to the next row
   i++;
   goto LOOP
END:
   goto END
```

# Example: draw a rectangle (assembly)

```
addr = SCREEN
n = RAM[0]
i = 0

LOOP:
   if (i>n) goto END
   RAM[addr] = -1
   addr = addr+32
   i++;
   goto LOOP
END:
   goto END
```

# Example: draw a rectangle (assembly)

```
(LOOP)
                                    addr = SCREEN
    @i
                                   n = RAM[0]
    D=M
                                    i = 0
    @n
    D=D-M
                                   LOOP:
    @END
                                      if (i>n) goto END
                                      RAM[addr] = -1
    D; JGT
                                      addr = addr + 32
    @addr
                                      i++;
    A=M
                                      goto LOOP
    M=-1
                                    END:
                                      goto END
```

Elements of Computing Systems, Nisan & Schocken, MIT Press, <a href="www.nand2tetris.org">www.nand2tetris.org</a>, Chapter 5: Computer Architecture

slide 65

# Example: draw a rectangle (assembly)

```
(LOOP)
                                    addr = SCREEN
    @i
                                    n = RAM[0]
   D=M
                                    i = 0
    @n
   D=D-M
                                    LOOP:
    @END
                                      if (i>n) goto END
                                      RAM[addr] = -1
   D; JGT
                                      addr = addr + 32
    @addr
                                      i++;
   A=M
                                      goto LOOP
                                    END:
   M=-1
                                      goto END
```

Elements of Computing Systems, Nisan & Schocken, MIT Press, <a href="www.nand2tetris.org">www.nand2tetris.org</a>, Chapter 5: Computer Architecture

slide 66

# Example: draw a rectangle (assembly)

```
@32
D=A
@addr
M=D+M // addr = addr+32

@i
M=M+1 // i++

@LOOP
0; JMP // goto LOOP

(END)
@END
0; JMP
```

```
addr = SCREEN
n = RAM[0]
i = 0

LOOP:
   if (i>n) goto END
   RAM[addr] = -1
   addr = addr+32
   i++;
   goto LOOP
END:
   goto END
```

# Example: draw a rectangle (assembly)

```
@32
D=A
@addr
M=D+M // addr = addr+32

@i
M=M+1 // i++

@LOOP
0; JMP // goto LOOP

(END)
@END
0; JMP
```

```
addr = SCREEN
n = RAM[0]
i = 0

LOOP:
   if (i>n) goto END
   RAM[addr] = -1
   addr = addr+32
   i++;
   goto LOOP
END:
   goto END
```

# Example: draw a rectangle (assembly)

```
@32
D=A
@addr
M=D+M // addr = addr+32

@i
M=M+1 // i++

@LOOP
0; JMP // goto LOOP

(END)
@END
0; JMP
```

```
addr = SCREEN
n = RAM[0]
i = 0

LOOP:
   if (i>n) goto END
   RAM[addr] = -1
   addr = addr+32
   i++;
   goto LOOP
END:
   goto END
```

Elements of Computing Systems, Nisan & Schocken, MIT Press, www.nand2tetris.org, Chapter 5: Computer Architecture

slide 69

# Project #5: Computer-on-a-chip interface



Chip Name: Computer // Topmost chip in the Hack platform

Input: reset

Function: When reset is 0, the program stored in the computer's ROM executes. When reset is 1, the execution of the program restarts. Thus, to start a

execution of the program restarts. Thus, to start a program's execution, reset must be pushed "up" (1)

and "down" (0).

From this point onward the user is at the mercy of the software. In particular, depending on the program's code, the screen may show some output and the user may be able to interact with the computer

via the keyboard.

Elements of Computing Systems, Nisan & Schocken, MIT Press, www.nand2tetris.org, Chapter 5: Computer Architecture

slide 70

# Computer-on-a-chip implementation



# CHIP Computer { IN reset; PARTS: // implementation missing

#### Implementation:

- You need to implement Memory and CPU first.
- Simple, the chip-parts do all the hard work.

# Perspective: from here to a "real" computer

- Caching
- More I/O units
- Special-purpose processors (I/O, graphics, communications, ...)
- Multi-core / parallelism
- Efficiency
- Energy consumption considerations
- And more ...