## COMPENG 3DQ5 Project Report

Course Instructor: Dr. Nicolici

Makarios Samwail, Umar Javaid November 25th, 2024 Group 80 samwailm 400455949 javaim7 400455837

As a future member of the engineering profession, the student is responsible for performing the required work in an honest manner, without plagiarism and cheating. Submitting this work with my name and student number is a statement and understanding that this work is our own and adheres to the Academic Integrity Policy of McMaster University and the Code of Conduct of the Professional Engineers of Ontario. Submitted by [Makarios Samwail, 400455949]

As a future member of the engineering profession, the student is responsible for performing the required work in an honest manner, without plagiarism and cheating. Submitting this work with my name and student number is a statement and understanding that this work is our own and adheres to the Academic Integrity Policy of McMaster University and the Code of Conduct of the Professional Engineers of Ontario. Submitted by [Umar Javaid, javaim7, 400455837]

## Introduction

This project is centered around designing a hardware decompression system for the custom McMaster Image Compression (mic18) format. The system first receives the mic18 file over the UART serial communication protocol and stores the data in the external SRAM. The decompression system then decodes this data into it's corresponding RGB data through the use of custom-made digital sub-systems. The RGB image data is then outputted to the screen using a VGA controller.





| Module<br>(instance) | Register Name                                                    | Bits                 | Description                                                                                                                                                                                                                                           |
|----------------------|------------------------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Milestone1           | V_Buf_5p:V_Buf_5n<br>U_Buf_5p:U_Buf_5n                           | 8x6<br>8x6           | These registers are set up in a shift register configuration to perform the interpolation for odd U and V pixels                                                                                                                                      |
| Milestone1           | A1:A3                                                            | 32x3                 | These registers are used to store and accumulate the results of our colour space conversion                                                                                                                                                           |
| Milestonel           | [31:0]operand[5:0]                                               | 32x6                 | These 6 registers are used to store the operands that we wish to multiply together.                                                                                                                                                                   |
| Milestone1           | Mult_result_long1: Mult_result_long3  Mult_result1: Mult_result3 | 64x3<br>32x3         | These 3 Registers are used to store the long result of our multiplication  These 3 Registers are used to store the first 32 bits of our long multiplication result                                                                                    |
| Milestonel           | Adder1_Buf:<br>Adder5_Buf                                        | 32x5                 | These 5 registers are used to buffer data needed for colourspace calculation to prevent multiplying and adding the same value in one clock cycle. This approach was implemented to reduce the combinational logic depth to prevent timing violations. |
| Milestone1           | RedE RedO<br>GreenE GreenO<br>BlueE BlueO                        | 31x5                 | These 6 registers store the calculated RGB values for odd and even pixels. Using separate registers for odd and even pixels prevent the values from being overwritten.                                                                                |
| Milestone1           | Ycounter, VUcounter, RGBcounter                                  | 16x1<br>15x1<br>18x1 | These registers keep track of the address of YUV and RGB pixels in order to read YUV and write RGB data to the SRAM.                                                                                                                                  |

Milestone 1 took 271203 cycles to complete. The colorspace conversion and upsampling is done within 7 clock cycles. This means that each row has 1120 (7x160) common cases. Furthermore, each row has 14 LEADIN states and 3 LEADOUT states resulting in 1137 clock cycles per row in total. During our 7 common cases, we use our multipliers 16 times out of the 21 possible times which gives us a multiplier utilization of 76%. Hence, the total utilization of milestone 1 is  $\frac{1120*76.19\%}{1137} = 75.05\%$  which meets the project specifications.

Milestone 2: Inverse Discrete Cosine Transform



| Module (instance)       | Register Name                                                                                                                                                     | Bits                                    | Description                                                                                                                                    |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| Milestone2Top           | calculateT_en, calculateS_en,<br>fetch_Sprime_en, write_S_en                                                                                                      | 1x4                                     | These Registers are used to Control what we want to preform                                                                                    |
| Milestone2Top           | calculateT_finish, calculateS_finish, m2_finishFS_top, m2_finishWS_top                                                                                            | 1x4                                     | These registers are used to store and accumulate the results of our colour space conversion                                                    |
| Milestone2Top           | c_address, c_write_data, c_WE, c_read_data<br>s_prime_address, s_prime_write_data,<br>s_prime_WE, s_prime_read_data t_address,<br>t_write_data, t_WE, t_read_data | 75x2<br>75x2<br>75x2                    | All these registers are used to drive the embedded memories in the milestone 2 top                                                             |
| Milestone2Top           | DPCalc                                                                                                                                                            | 304                                     | All these registers are connected to capture the outputs/send inputs into the milestone 2 calc module.                                         |
| Milestone2Top           | DPFW                                                                                                                                                              | 160                                     | All these registers are connected to capture the outputs/send inputs into the milestone 2 fetch write module.                                  |
| Milestone2Calc          | A1:A3 ACC2_Buf ACC3_Buf                                                                                                                                           | 32x3                                    | These registers are used to store and accumulate the results of our calculation.  These buffers hold values that get overwritten.              |
| Milestone2Calc          | [31:0]operand[5:0]                                                                                                                                                | 32x6                                    | These 6 registers are used to store the operands that we wish to multiply together.                                                            |
| Milestone2Fetchandwrite | SampleCounter1, SampleCounter2                                                                                                                                    | 6 bits,<br>5 bits                       | The SampleCounter manages the tracking of the i,j indices for reading S' values from the DualPort S memory and writing S values into the SRAM. |
| Milestone2Fetchandwrite | CA, CA_WS, RA, RA_WS                                                                                                                                              | 9 bits,<br>8 bits,<br>8 bits,<br>8 bits | Computes the column and row address for fetching S' and writing S.                                                                             |

| Milestone2Fetchandwrite | column_count [1:0], row_count[1:0] | 6 x 2,<br>5 x 2        | Tracks the column and row position during S' fetching and S writing.             |
|-------------------------|------------------------------------|------------------------|----------------------------------------------------------------------------------|
| Milestone2Fetchandwrite | ADDR_FS, ADDR_WS                   | 18<br>bits,<br>18 bits | Calculates SRAM address for fetching S' and writing S.                           |
| Milestone2Fetchandwrite | M2_addr_counter                    | 32                     | Tracks the current address in the SRAM during Fetch and Write operations.        |
| Milestone2Fetchandwrite | address_en                         | 1                      | Ensures that the correct memory address is used during read and write operations |

For the latency analysis for milestone 2, it should be taking 66+2400(197\*2)+66= 945732. The 66 clock cycles represent the initial read and write elements. The middle term represents the clock cycles for the mega states.

## **Resource Usage and Critical Path**

For the most recent commit, Quartus is reporting 2579/114480 total logic elements. This is compared to the 616/114480 total logic elements from experiment 4. This is obviously a big jump which makes sense since the decompression system takes a lot more resources to implement digital circuits like the colour space converter and IDCT. In Milestone 1, we implemented 5 buffers to store values temporarily to prevent simultaneous multiplication and addition within the same clock cycle to avoid timing errors. However, I realized that by restructuring our calculations to avoid overwriting values, we can sequence the operations so that additions occur after multiplication in the next clock cycle, eliminating the need for additional registers while maintaining correct timing.

Slack From Node To Node Launch Clock

1 6.602 milestone2 Top:milestone2 unitImil...milestone2 calc instJoperand[2][0] milestone2 Top:milestone2 unitImil...milestone2 calc instJACC2 Buf[29] clk 50

The critical path for the most recent commit is operand [2] to ACC2\_Buf. This makes sense since hardware multiplication is a difficult process within an FPGA. It requires a lot of digital logic to implement which translates to a higher propagation delay when calculating multiplication.

Weekly Activity and Progress

| *************************************** | y recurry and riogress                                    |                                                          |  |
|-----------------------------------------|-----------------------------------------------------------|----------------------------------------------------------|--|
|                                         | Umar                                                      | Makarios                                                 |  |
| Week 1                                  | Attended lectures and made notes on concepts that are     | Made notes and started thinking of how to implement      |  |
| Planning                                | essential to the project.                                 | milestone 1                                              |  |
| Week 2                                  | Planned out how to do the colorspace conversion and       | Reviewed the state table and found areas of concerns     |  |
|                                         | interpolation within 7 clock cycles. Then, implemented    | for the state table. Implemented the lead in and lead    |  |
|                                         | the common cases for Milestone 1 state table.             | out cases as well as the counting logic.                 |  |
| Week 3                                  | Programmed interpolation and colorspace conversion        | Helped with debugging the milestone and analyzing        |  |
| Debugging                               | using the state table. Started debugging the calculations | the waves. Especially for the lead out and lead in case. |  |
|                                         | by comparing to theoretical calculations and by           |                                                          |  |
|                                         | checking hex viewer.                                      |                                                          |  |
| Week 4                                  | Me and my partner completed Milestone 1 with no           | After completing the milestone 1, I came up with the     |  |
| Implement                               | mismatches. Then I created state tables for Fetch S' and  | overall plan and architecture for milestone 2. I         |  |
|                                         | Write S and started working on implementing the code.     | delegated the work between me and Umar.                  |  |
| Week 5                                  | Finished Fetch S' and Write S. Performed unit testing to  | Began by developing the top level design for             |  |
| Implement                               | reduce bugs before top level integration.                 | milestone 2. Debugged calculate T and S module and       |  |
|                                         | Implemented the top level integration with my partner     | finished the implementation this week. Not able to       |  |
|                                         | but we were not able to get it fully working.             | complete the debugging for this in simulation.           |  |

We interacted with Group 31 during the initial planning phase of milestone 2 but implemented our milestones differently.

## Conclusion (Commit- Message: "Finished milestone 1 code", Date: 20 November)

To summarize, there was a lot of new learning experiences we had during this project. We learned how to tackle complex problems into smaller problems that can be easily completed. We also learned how to modularize code into separate modules that get instantiated in top level files. The most important thing we learned though was learning how to more efficiently create state tables and debug using modelsim.

[1] N. Nicolici, "3DQ5 project report guidelines," Login - McMaster University, https://avenue.cllmcmaster.ca/d2l/le/content/633401/viewContent/4901064/View (accessed Nov. 25, 2024).