# **Computer Organization**

# Architecture diagrams:



## Hardware module analysis:

ALU\_top.v: From Lab1's document. It's a basic one-bit ALU, including and, or, less, add four operations.

ALU.v: From Lab1's document. Comprised by 32 ALU\_top modules, perform a 32-bit ALU. It decodes the ALU control signal and performs the operations which we want.

Instr\_Memory.v: From TA's document. It's the instuction memory of CPU.

Program\_Counter.v: From TA's document. Pass the 32-b its bus from pc\_in\_i to pc\_out\_i during clock edges.

Reg\_file.v: From TA's document. All the register datas are inside this module and the 'Reg\_Write\_i' is used to determine whether the data should be written into the register or not.

TestBench.v: From TA's document. Test the correctness of our design.

Adder.v: A 32-bit adder provides for our PC counter(+4).

Mux2to1.v: A simple 2x1 mux.

Mux3to1.v: A simple 3x1 mux.

ALU\_Ctrl.v: Get the ALU\_op signals from the decoder and the fuction field (instr [5:0]), then output the ALU operation for ALU.v and FURslt for 3x1 mux.

Decoder.v: Decode the instruction [31:26] and get the control signals for RegDst, Reg\_Write, ALU\_op, ALU\_Src.

Shifter.v: Shift sftSrc left or right logically.

Sign\_Extended.v: Repeat the MSB 16 times in the front of 'data\_i'.

Simple\_Single\_CPU.v: The top module connects all the modules inside the CPU.

Zero Filled.v: Fill 16 zeros at the back of 'data i'.

### Finished part:

All the basic instructions in the TA's pdf.

#### Problems you met and solutions:

```
VSIM 2> run -all

# ** Warning: (vsim-7) Failed to open readmem file "CO_P2_test_data2.txt" in read mode.

# No such file or directory. (errno = ENOENT) : C:/Users/Tony/Desktop/Lab2/code/TestBench.v(75)

# Time: 0 ps Iteration: 0 Instance: /TestBench

# ERROR: invalid op code!!

# Stop simulation

# ** Note: $stop : C:/Users/Tony/Desktop/Lab2/code/TestBench.v(161)

# Time: 20 ns Iteration: 0 Instance: /TestBench

# Break in Module TestBench at C:/Users/Tony/Desktop/Lab2/code/TestBench.v line 161

VSIM 3>

Doe Delta: 0 OP_ORI
```

Problem:

Bonus instrutions

#### Solution:

Solution:

We create a mux for seletcing the

Put all \*.mpi, \*.mpf, and \*.txt files together. shamt's data source.

#### Summary:

Understand MIPS instruction how to control Simple\_Single\_CPU. Understand each modules in the Simple\_Single\_CPU. SRLV and SLLV is hard to implement QQ.

#### Reference:

#### TA's pdf

http://fourier.eng.hmc.edu/e85\_old/lectures/processor/node5.html https://www.d.umn.edu/~gshute/mips/control-signal-summary.xhtml http://stenlyho.blogspot.com/2008/08/16-bits-sign-extender-to-32-bits.html

https://hackmd.io/s/ryv1NT3S#%E7%AC%AC15%EF%BD%9E17%E8%AC%9B-Single-Cycle-Processor-73