# Virtex-5 FPGA RocketIO GTX Transceiver Wizard v1.5

## Getting Started Guide

UG204 (v1.5) September 19, 2008





Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the Documentation in any form or by any means including, but not limited to, electronic, mechanical, photocopying, recording, or otherwise, without the prior written consent of Xilinx. Xilinx expressly disclaims any liability arising out of your use of the Documentation. Xilinx reserves the right, at its sole discretion, to change the Documentation without notice at any time. Xilinx assumes no obligation to correct any errors contained in the Documentation, or to advise you of any corrections or updates. Xilinx expressly disclaims any liability in connection with technical support or assistance that may be provided to you in connection with the Information.

THE DOCUMENTATION IS DISCLOSED TO YOU "AS-IS" WITH NO WARRANTY OF ANY KIND. XILINX MAKES NO OTHER WARRANTIES, WHETHER EXPRESS, IMPLIED, OR STATUTORY, REGARDING THE DOCUMENTATION, INCLUDING ANY WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NONINFRINGEMENT OF THIRD-PARTY RIGHTS. IN NO EVENT WILL XILINX BE LIABLE FOR ANY CONSEQUENTIAL, INDIRECT, EXEMPLARY, SPECIAL, OR INCIDENTAL DAMAGES, INCLUDING ANY LOSS OF DATA OR LOST PROFITS, ARISING FROM YOUR USE OF THE DOCUMENTATION.

© 2008 Xilinx, Inc. All rights reserved.

XILINX, the Xilinx logo, the Brand Window, and other designated brands included herein are trademarks of Xilinx, Inc.PCI, PCI-SIG, PCI EXPRESS, PCIE, PCI-X, PCI HOT PLUG, MINI PCI, EXPRESSMODULE, and the PCI, PCI-X, PCI HOT PLUG, and MINI PC design marks are trademarks, registered trademarks, and/or service marks of PCI-SIG. All other trademarks are the property of their respective owners.

## **Revision History**

The following table shows the revision history for this document.

| Date     | Version | Revision                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 03/24/08 | 1.2     | Initial Xilinx release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 03/24/08 | 1.2.1   | Minor typographical changes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 04/25/08 | 1.3     | Updated version numbers and screen shots. Revised Installing the Wizard section. Minor edits:  • Verifying Your Installation: Removed redundant support link.  • Added Table 3-9.  • Table 3-12: Change Wideband/Highpass ratio setting.                                                                                                                                                                                                                                                                                                                                 |  |
| 06/26/08 | 1.4     | Revised version numbers and screen shots.  Replaced page headings with descriptive names in Generating the Core.  Edits:  RocketIO GTX Wizard: Added Wizard name in heading.  Generating the Core: Revised parameter tables and shading to match current values.  Line Rate and Protocol Template: Removed references to "Silicon Version."  Latency, Buffering, and Clocking: Revised TX PCS/PMA Phase Alignment section.  Implementing the Example Design:  Added source file details.  Added Table 3-23.  Corrected directory name and added note in script examples. |  |
| 09/19/08 | 1.5     | Updated version numbers and screen shots. Updated "System Requirements."  Edits:  • Verifying Your Installation: Added reference to TXT devices.  • Setting the Project Options, Item 4: Changed example device to XC5VTX150T.  • Component Name and Tile Placement:  • Added paragraph describing column selection option.  • Removed "introducing graphic tile selection feature" sentence.  • Added description of single-column selection limitation.  • Added Table 3-1.  • Added "Example Design Directory Structure" in Chapter 3.                                |  |

www.xilinx.com

# Table of Contents

| Preface: About This Guide                  |
|--------------------------------------------|
| Contents                                   |
| Additional Resources                       |
| Conventions                                |
| Typographical                              |
| Online Document                            |
| Chapter 1: Introduction                    |
| About the Wizard                           |
| Additional Wizard Resources                |
|                                            |
| Technical Support                          |
| Feedback1RocketIO GTX Wizard1              |
| Document                                   |
| 200                                        |
| Chapter 2: Installation and Licensing      |
| System Requirements                        |
| •                                          |
| Before You Begin                           |
| Installing the Wizard                      |
| Verifying Your Installation                |
| Chapter 3: Running the Wizard              |
| Overview                                   |
| Setting Up the Project                     |
| Creating a Directory                       |
| Setting the Project Options                |
| Generating the Core                        |
| Component Name and Tile Placement          |
| Line Rate and Protocol Template            |
| 8B/10B Optional Ports                      |
| Latency, Buffering, and Clocking           |
| Preemphasis, Termination, and Equalization |
| RX OOB, PRBS, and Loss of Sync             |
| RX Comma Alignment                         |
| Channel Bonding, Clock Correction          |
| Charle Correction Sequence                 |
| Clock Correction Sequence                  |
| Summary Page                               |
| Implementing the Example Design 4          |



| Simulating the Example Design 5                                                          | 51 |
|------------------------------------------------------------------------------------------|----|
| Using ModelSim5                                                                          | 51 |
| Using the ISE Simulator                                                                  | 52 |
| Example Design Directory Structure5                                                      | 53 |
| <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre> | 53 |
| <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre> | 54 |
| <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre> | 54 |
| <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre> | 55 |
| <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre> | 55 |
| <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre> | 55 |
| Example Design Hierarchy 5                                                               | 55 |

## **Appendix A: References**



## About This Guide

The *Virtex*<sup>®</sup>-5 *FPGA RocketIO*<sup>TM</sup> *GTX Transceiver Wizard Getting Started Guide* describes the function and operation of the LogiCORE<sup>TM</sup> IP RocketIO GTX Transceiver Wizard for the Virtex-5 FXT platform.

## **Contents**

This guide contains the following chapters:

- Preface, "About this Guide" introduces the organization and purpose of this guide, a list of additional resources, and the conventions used in this document.
- Chapter 1, "Introduction" describes the wrapper core and related information, including additional resources, technical support, and submitting feedback to Xilinx.
- Chapter 2, "Installation and Licensing" provides information about installing and licensing the RocketIO GTX Transceiver Wizard.
- Chapter 3, "Running the Wizard" provides an overview of the RocketIO GTX Transceiver Wizard, and a step-by-step tutorial to generate a sample RocketIO GTX transceiver wrapper with the CORE Generator<sup>TM</sup> tool.

## **Additional Resources**

To find additional documentation, see the Xilinx website at:

www.xilinx.com/publications/prod\_mktg/index.htm.

To search the Answer Database of silicon, software, and IP questions and answers, or to create a technical support case in WebCase, see the following:

- www.xilinx.com/support
- www.xilinx.com/support/answers/index.htm



## **Conventions**

This document uses the following conventions. An example illustrates each convention.

## **Typographical**

This document uses the following typographical conventions. An example illustrates each convention.

The following typographical conventions are used in this document:

| Convention          | Meaning or Use                                                                                               | Example                                                                                            |  |
|---------------------|--------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--|
| Courier font        | Messages, prompts, and program files that the system displays                                                | speed grade: - 100                                                                                 |  |
| Courier bold        | Literal commands that you enter in a syntactical statement                                                   | ngdbuild design_name                                                                               |  |
| Helvetica bold      | Commands that you select from a menu                                                                         | File → Open                                                                                        |  |
|                     | Keyboard shortcuts                                                                                           | Ctrl+C                                                                                             |  |
|                     | Variables in a syntax statement for which you must supply values                                             | ngdbuild design_name                                                                               |  |
| Italic font         | References to other manuals                                                                                  | See the <i>Development System Reference Guide</i> for more information.                            |  |
|                     | Emphasis in text                                                                                             | If a wire is drawn so that it overlaps the pin of a symbol, the two nets are <i>not</i> connected. |  |
| Square brackets []  | An optional entry or parameter. However, in bus specifications, such as <b>bus</b> [7:0], they are required. | ngdbuild [option_name] design_name                                                                 |  |
| Braces { }          | A list of items from which you must choose one or more                                                       | lowpwr ={on off}                                                                                   |  |
| Vertical bar        | Separates items in a list of choices                                                                         | lowpwr ={on off}                                                                                   |  |
| Vertical ellipsis   | Repetitive material that has been omitted                                                                    | IOB #1: Name = QOUT' IOB #2: Name = CLKIN' .                                                       |  |
| Horizontal ellipsis | Repetitive material that has been omitted                                                                    | allow block block_name loc1 loc2 locn;                                                             |  |



## **Online Document**

The following conventions are used in this document:

| Convention                                         | Meaning or Use                                             | Example                                                                                                         |
|----------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| Blue text                                          | Cross-reference link to a location in the current document | See the section "Additional<br>Resources" for details.<br>Refer to "Title Formats" in<br>Chapter 1 for details. |
| Red text                                           | Cross-reference link to a location in another document     | See Figure 2-5 in the Virtex-II Platform FPGA User Guide.                                                       |
| Blue, underlined text Hyperlink to a website (URL) |                                                            | Go to <a href="http://www.xilinx.com">http://www.xilinx.com</a> for the latest speed files.                     |





## Introduction

This chapter introduces the RocketIO GTX Transceiver Wizard core and provides related information, including additional resources, technical support, and submitting feedback to Xilinx. The RocketIO GTX Transceiver Wizard is a CORE Generator tool designed to support both Verilog and VHDL design environments. In addition, the example design delivered with the core is provided in Verilog or VHDL.

The Wizard produces a wrapper that instantiates one or more properly configured RocketIO GTX transceivers for custom applications (Figure 1-1).



Figure 1-1: GTX Transceiver Wizard Wrapper



### **About the Wizard**

The RocketIO GTX Transceiver Wizard is a Xilinx CORE Generator tool, available at the Xilinx IP Center. For information about system requirements, installation, and licensing options, see Chapter 2, "Installation and Licensing."

#### Additional Wizard Resources

For detailed information and updates about the RocketIO GTX Transceiver Wizard, see the following documents located at the Xilinx IP Center page.

- DS601: Virtex-5 FPGA RocketIO GTX Transceiver Wizard Data Sheet, [Ref 3]
- RocketIO GTX Transceiver Wizard Release Notes

## **Technical Support**

For technical support, go to <a href="www.xilinx.com/support">www.xilinx.com/support</a>. Questions are routed to a team of engineers with expertise using the RocketIO GTX Wizard.

Xilinx provides technical support for use of this product as described in the *Virtex-5 FPGA RocketIO GTX Transceiver Wizard Getting Started Guide*. Xilinx cannot guarantee timing, functionality, or support of this product for designs that do not follow these guidelines.

### **Feedback**

Xilinx welcomes comments and suggestions about the RocketIO GTX Transceiver Wizard and the accompanying documentation.

#### RocketIO GTX Wizard

For comments or suggestions about the RocketIO GTX Transceiver Wizard, please submit a WebCase from <a href="www.xilinx.com/support">www.xilinx.com/support</a>. (Registration is required to log in to WebCase.) Be sure to include the following information:

- Product name
- Wizard version number
- List of parameter settings
- Explanation of your comments, including whether the case is requesting an *enhancement* (you believe something could be improved) or reporting a *defect* (you believe something isn't working correctly).



### **Document**

For comments or suggestions about this document, please submit a WebCase from <a href="https://www.xilinx.com/support">www.xilinx.com/support</a>. (Registration is required to log in to WebCase.) Be sure to include the following information:

- Document title
- Document number
- Page number(s) to which your comments refer
- Explanation of your comments, including whether the case is requesting an *enhancement* (you believe something could be improved) or reporting a *defect* (you believe something isn't documented correctly).



www.xilinx.com

14



## Installation and Licensing

This chapter provides instructions for installing the RocketIO GTX Transceiver Wizard in the CORE Generator tool. It is not necessary to obtain a license to use the Wizard.

## **System Requirements**

#### **Windows**

- Windows XP<sup>®</sup> Professional 32-bit/64-bit
- Windows Vista® Business 32-bit/64-bit

#### Linux

- Red Hat<sup>®</sup> Enterprise Linux WS v4.0 32-bit/64-bit
- Red Hat Enterprise Desktop v5.0 32-bit/64-bit (with Workstation Option)
- SUSE Linux Enterprise (SLE) v10.1 32-bit/64-bit

#### **Software**

- ISE® v10.1 software
- Mentor Graphics® ModelSim® v6.3c

Check the release notes for the required Service Pack; ISE Service Packs can be downloaded from <a href="https://www.xilinx.com/support/download.htm">www.xilinx.com/support/download.htm</a>.

## **Before You Begin**

Before installing the Wizard, you must have a MySupport account and the ISE 10.1 software installed on your system. If you already have an account and have the software installed, go to "Installing the Wizard", otherwise do the following:

- 1. Click **Login** at the top of the Xilinx home page then follow the onscreen instructions to create a MySupport account.
- 2. Install the ISE 10.1 software. For the software installation instructions, see the ISE Design Suite Release Notes and Installation Guide available in ISE software Documentation [Ref 4].

## Installing the Wizard

The RocketIO GTX Transceiver Wizard is included with the ISE 10.1 software. See <u>ISE</u> <u>CORE Generator IP Updates - Installation Instructions</u> for details on the installation of ISE 10.1 IP Update 3.



## **Verifying Your Installation**

Use the following procedure to verify that you have successfully installed the RocketIO GTX Transceiver Wizard in the CORE Generator tool.

- 1. Start the CORE Generator tool.
- 2. After creating a new Virtex-5 FXT or TXT platform project or opening an existing one, the IP core functional categories appear at the left side of the window, as shown in Figure 2-1.



Figure 2-1: CORE Generator Window

- Click to expand or collapse the view of individual functional categories, or click the
   View by Name tab at the bottom of the list to see an alphabetical list of all cores in all
   categories.
- 4. To view specific versions of the cores, choose an option from the **Show** drop-down list at the top of the window:
  - a. **Latest Versions.** Display the latest versions of all cores.
  - b. **All Versions.** Display all versions of cores, including new cores and new versions of cores.
  - c. **All Versions Including Obsolete.** Display all cores, including those scheduled to become obsolete.
- 5. Determine if the installation was successful by verifying that RocketIO GTX Wizard 1.5 appears at the following location in the Functional Categories list: /FPGA Features and Design/IO Interfaces



# Running the Wizard

#### Overview

This section provides a step-by-step procedure for generating a RocketIO GTX transceiver wrapper, implementing the core in hardware using the accompanying example design, and simulating the core with the provided example test bench.

The example design covered in this section is a wrapper that configures a group of RocketIO GTX transceivers for use in a XAUI application. Guidelines are also given for incorporating the wrapper in a design and for the expected behavior in operation.

The XAUI example consists of the following components:

- A single RocketIO GTX transceiver wrapper implementing a four-lane XAUI port using four RocketIO GTX transceivers on two GTX\_DUAL tiles
- A demonstration test bench to drive the example design in simulation
- An example design providing clock signals and connecting an instance of the XAUI wrapper with modules to drive and monitor the wrapper in hardware, including optional ChipScope<sup>TM</sup> Pro cores
- Scripts to synthesize and simulate the example design

The RocketIO GTX Transceiver Wizard example design has been tested with Synplify 9.2 and XST 10.1 for synthesis and ModelSim 6.3c for simulation.

Figure 3-1 shows a block diagram of the default XAUI example design.



UG204\_03\_01\_071608

Figure 3-2: Example Design



## **Setting Up the Project**

Before generating the example design, set up the project as shown in "Creating a Directory" and "Setting the Project Options."

## Creating a Directory

To set up the example project, first create a directory using the following steps:

1. Change directory to the desired location. This example uses the following location and directory name:

/Projects/xaui\_example

- 2. Start the CORE Generator tool.
  - For help starting and using the CORE Generator tool, see *CORE Generator Help*, available in ISE software documentation [Ref 4].
- 3. Choose File  $\rightarrow$  New Project (Figure 3-4).
- 4. Optionally change the name of the .cgp file
- 5. Click **Save**.



Figure 3-4: Starting a New Project



## **Setting the Project Options**

Set the project options using the following steps:

- 1. Click the **Part** tab.
- 2. Select **Virtex5** from the Family list.
- 3. Select a device from the Device list which supports RocketIO GTX transceivers.
- 4. Select an appropriate package from the Package list. This example uses the XC5VTX150T device (see Figure 3-6).

**Note:** If an unsupported silicon family is selected, the RocketIO GTX Transceiver Wizard appears light grey in the taxonomy tree and cannot be customized. Only devices containing RocketIO GTX transceivers are supported by the Wizard. See the *Virtex-5 Family Overview* [Ref 1] for a list of devices containing RocketIO GTX transceivers.

- 5. Click the **Generation** tab and select either Verilog or VHDL as the output language.
- Click **OK**.



UG204\_03\_03\_072508

Figure 3-6: Target Architecture Setting



## **Generating the Core**

This section shows how to generate an example RocketIO GTX transceiver wrapper core using the default values. The core and its supporting files, including the example design, are generated in the project directory. For additional details about the example design files and directories see "Implementing the Example Design," page 49.

- Locate the RocketIO GTX Wizard in the taxonomy tree under: /FPGA Features & Design/IO Interfaces. (See Figure 3-7)
- 2. Double-click **RocketIO GTX Wizard** to launch the Wizard.



Figure 3-8: Locating the RocketlO GTX Wizard



### Component Name and Tile Placement

Page 1 of the Wizard is for selecting a component name, determining the placement of the GTX\_DUAL tiles, and selecting the reference clock source.

If the selected a device features two transceiver columns, such as the XC5VTX150T used in this example, the option to select the column represented appears in the upper right of the page (Figure 3-10). If the selected device features a single transceiver column, this option is not displayed.

Each available GTX\_DUAL tile is represented by a graphic block bearing the identification of the specific tile. Inactive tiles are grey with black lettering while active (selected) tiles are in color with white lettering and a drop shadow. To select a tile, click the checkbox in the upper left corner of the block. Transceiver tiles can be selected from one column only. If the target design uses tiles from both columns of a two-column device, the Wizard must be run twice.



Figure 3-10: RocketlO GTX Wizard Page 1



The reference clock source is selected with the four radio buttons at the bottom of the block. Green arrow graphics indicate the source and routing of the clock signal. The center two radio buttons allow the use of the signal from the local pins of adjacent tiles. A single local reference clock signal can span up to three adjacent, active tiles.

1. In the Component Name field, enter a name for the core instance. This example uses the name **xaui\_wrapper**.

The number of available GTX\_DUAL tiles appearing on this page depends on the selected target device and package. The XAUI example design uses two tiles for a total of four GTX transceivers. The following tables describe the GTX\_DUAL tile selection and reference clock options. Note that the Column Selection option, Table 3-1, is visible only when a device is selected that features two transceiver columns.

Table 3-1: Column Selection

| Option | Description                                                                 |
|--------|-----------------------------------------------------------------------------|
| Left   | Enables selection of tiles from the left-hand (X0) column of transceivers.  |
| Right  | Enables selection of tiles from the right-hand (X1) column of transceivers. |

Table 3-2: Select Tile and Reference Clocks

| Control                 | Description                                                                                                                                                                                                                              |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Checkbox                | Enables/disables the individual GTX_DUAL tiles. Determines the location to be used in the target design.                                                                                                                                 |
| Clock Source<br>Buttons | Determines the source for the reference clock signal provided to each selected GTX_DUAL (see Table 3-3). The XAUI example uses the reference clock from the differential input pins for the upper GTX_DUAL (X0Y4 option) for both tiles. |

Table 3-3: Reference Clock Source Options

| REFCLK Sources | Description                                                                                                |
|----------------|------------------------------------------------------------------------------------------------------------|
| GREF           | Reference clock driven by BUFG or BUFR. Lowest performance option.                                         |
| PINS           | Dedicated GTX reference clock from differential input pins for the specific tile represented.              |
| ▲ (North)      | Dedicated GTX reference clock for the tile above. Source clock signal can span up to three selected tiles. |
| ▼ (South)      | Dedicated GTX reference clock for the tile below. Source clock signal can span up to three selected tiles. |



#### Line Rate and Protocol Template

Page 2 of the Wizard (Figure 3-11) determines the line rate, reference clock frequency, encoding/decoding method, and data width. In addition, this page specifies a protocol template.



Figure 3-12: RocketlO GTX Wizard Page 2

1. Set the Internal Data Width to 16 or 20 as needed. If 8B/10B encoding/decoding is used, select 20-bit Internal Data Width to accommodate the encoded values. The application interface remains 8, 16, or 32 bits. With no encoding, a 20-bit Internal Data Width yields a 10-, 20-, or 40-bit application interface. If 64B/66B or 64B/67B encoding/decoding is used, select 16-bit Internal Data Width. The XAUI example requires 20 bits.

Table 3-4, page 24 shows the options for the Shared Settings. These options establish the shared PMA PLL settings for both GTX transceivers on each tile.

**Note:** In all of the following tables, options not used by the XAUI example are shaded.

The remaining options are divided into GTX0 and GTX1 groups with identical parameters. These apply to the two GTX transceivers present in each GTX\_DUAL tile. The remaining discussion in this chapter describes only the GTX0 portion.



Table 3-4: Shared Settings

| Option                                 | Description                                                                                                                                                                                                                                                                                     |
|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Target Line Date                       | Line rate in Gb/s desired for the target design.                                                                                                                                                                                                                                                |
| Target Line Rate                       | The XAUI example uses 3.125 Gb/s.                                                                                                                                                                                                                                                               |
| Reference Clock                        | Select from the list the optimal reference clock frequency to be provided by the application.                                                                                                                                                                                                   |
|                                        | The XAUI example uses 156.25 MHz.                                                                                                                                                                                                                                                               |
| Use Oversampling                       | The GTX Wizard supports Oversampling for line rates between 100 Mb/s and 640 Mb/s. For line rates of 100 to 500 Mb/s, this option is automatically selected and the check box is disabled. For line rates of 500-640 Mb/s, the checkbox is enabled allowing optional selection of this feature. |
|                                        | This option is not available for XAUI since the line rate exceeds the permissible range.                                                                                                                                                                                                        |
| Use<br>RXOVERSAMPLER                   | Select this option to have the RXOVERSAMPLEERR signals from both transceivers available to the application.                                                                                                                                                                                     |
| R Ports                                | The XAUI example does not use this signal.                                                                                                                                                                                                                                                      |
| Use Dynamic<br>Reconfiguration<br>Port | Select this option to have the Dynamic Reconfiguration Port signals available to the application.                                                                                                                                                                                               |
| Use REFCLKOUT<br>Port                  | Select this option to have the REFCLKOUT signal available to the application. Any options selected on the following Wizard pages that require this signal causes the forced selection of this option.                                                                                           |
|                                        | The XAUI example requires this signal. (1)                                                                                                                                                                                                                                                      |
| Notes:                                 |                                                                                                                                                                                                                                                                                                 |
| 1. See Table 3-10, page 31             |                                                                                                                                                                                                                                                                                                 |

<sup>2.</sup> From the Protocol Template list, select **Start from scratch** if you wish to manually set all parameters. Select from the list one of the available protocols to begin your design with a pre-defined protocol template. For GTX1 only, select **Use GTX0 settings** to automatically copy the settings from GTX0.

The XAUI example uses the XAUI protocol template. Because both GTX transceivers are configured identically, the protocol template option for GTX1 is set to **Use GTX0 settings**.



Table 3-5 details the TX Settings options.

Table 3-5: TX Settings

| Option          |                             | Description                                                                                                                                                                                                                     |
|-----------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Line Rate       |                             | Allows selection of the optimal line rate based on the shared PMA PLL settings divided by 1, 2, or 4. This option is typically set to the value of the Target Line Rate, but allows the transmit line rate to differ as needed. |
|                 |                             | The XAUI example uses 3.125 Gb/s.                                                                                                                                                                                               |
|                 | None                        | Data stream is passed with no conversion.                                                                                                                                                                                       |
|                 | None (MSB First)            | Same as above but reorders bytes for applications expecting most significant byte first.                                                                                                                                        |
|                 | 8B/10B                      | Data stream is passed to an internal 8B/10B encoder prior to transmission.                                                                                                                                                      |
| Encoding /      | 64B/66B with Int<br>Seq Ctr | Enables Gear Box to insert 2-bit sync header into data stream using the internal sequence counter.                                                                                                                              |
| Decoding        | 64B/66B with Ext<br>Seq Ctr | Enables Gear Box to insert 2-bit sync header into data stream with user-provided external sequence counter.                                                                                                                     |
|                 | 64B/67B with Int<br>Seq Ctr | Enables Gear Box to insert 3-bit sync header into data stream using the internal sequence counter.                                                                                                                              |
|                 | 64B/67B with Ext<br>Seq Ctr | Enables Gear Box to insert 3-bit sync header into data stream with user-provided external sequence counter.                                                                                                                     |
| Data Path Width | 8                           | Sets the transmitter application interface data path width to a single 8-bit byte.                                                                                                                                              |
|                 | 16                          | Sets the transmitter application interface data path width to two 8-bit bytes (16 bits).                                                                                                                                        |
|                 | 32                          | Sets the transmitter application interface data path width to four 8-bit bytes (32 bits).                                                                                                                                       |
|                 | 10                          | Sets the transmitter application interface data path width to a single 10-bit byte. This option is only available if internal data width is 20 and no encoding is used.                                                         |
|                 | 20                          | Sets the transmitter application interface data path width to two 10-bit bytes (20 bits). This option is only available if internal data width is 20 and no encoding is used.                                                   |
|                 | 40                          | Sets the transmitter application interface data path width to four 10-bit bytes (40 bits). This option is only available if internal data width is 20 and no encoding is used.                                                  |



Table 3-6 details the RX Settings options.

Table 3-6: RX Settings

| Option              |                  | Description                                                                                                                                                                                                                                |
|---------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Line Rate           |                  | Allows selection of the optimal line rate based on<br>the shared PMA PLL settings divided by 1, 2, or<br>4. This option is typically set to the value of the<br>Target Line Rate, but allows the receive line rate<br>to differ as needed. |
|                     |                  | The XAUI example uses 3.125 Gb/s.                                                                                                                                                                                                          |
|                     | None             | Data stream is passed with no conversion.                                                                                                                                                                                                  |
| Encoding / Decoding | None (MSB First) | Same as above but reorders bytes for applications expecting most significant byte first.                                                                                                                                                   |
|                     | 8B/10B           | Data stream is passed to an internal 8B/10B decoder after receiving.                                                                                                                                                                       |
| O                   | 64B/66B          | Enables Gear Box to extract 2-bit sync header from data stream.                                                                                                                                                                            |
|                     | 64B/67B          | Enables Gear Box to extract 3-bit sync header from data stream.                                                                                                                                                                            |
|                     | 8                | Sets the receiver application interface data path width to a single 8-bit byte.                                                                                                                                                            |
|                     | 16               | Sets the receiver application interface data path width to two 8-bit bytes (16 bits).                                                                                                                                                      |
|                     | 32               | Sets the receiver application interface data path width to four 8-bit bytes (32 bits).                                                                                                                                                     |
| Data Path Width     | 10               | Sets the receiver application interface data path width to a single 10-bit byte. This option is only available if internal data width is 20 and no encoding is used.                                                                       |
|                     | 20               | Sets the receiver application interface data path width to two 10-bit bytes (20 bits). This option is only available if internal data width is 20 and no encoding is used.                                                                 |
|                     | 40               | Sets the receiver application interface data path width to four 10-bit bytes (40 bits). This option is only available if internal data width is 20 and no encoding is used.                                                                |



## 8B/10B Optional Ports

Page 3 of the Wizard (Figure 3-13) is for selecting the 8B/10B-specific optional ports. Placing a check next to one of the listed optional port names makes that port available in the wrapper for use by the application. Table 3-7, page 28 details the available TX and RX 8B/10B optional ports.



Figure 3-14: RocketlO GTX Wizard Page 3



Table 3-7: 8B/10B Optional Ports

| Option |                | Description                                                                                                                                                  |
|--------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | TXBYPASS8B10B  | Two-bit wide port disables 8B/10B encoder on a per-byte basis. High-order bit affects high-order byte of data path.                                          |
|        | TXCHARDISPMODE | Two-bit wide ports control disparity of outgoing 8B/10B                                                                                                      |
|        | TXCHARDISPVAL  | data. High-order bit affects high-order byte of data path.                                                                                                   |
| TX     | TXKERR         | Two-bit wide port flags invalid K character codes as they are encountered. High-order bit corresponds to high-order byte of data path.                       |
|        | TXRUNDISP      | Two-bit wide port indicates current running disparity of the 8B/10B encoder on a per-byte basis. High-order bit affects high-order byte of data path.        |
| RX     | RXCHARISCOMMA  | Two-bit wide port flags valid 8B/10B comma characters as they are encountered. High-order bit corresponds to high-order byte of data path.                   |
|        | RXCHARISK      | Two-bit wide port flags valid 8B/10B K characters as they are encountered. High-order bit corresponds to high-order byte of data path.                       |
|        | RXRUNDISP      | Two-bit wide port indicates current running disparity of the 8B/10B decoder on a per-byte basis. High-order bit corresponds to high-order byte of data path. |



### Latency, Buffering, and Clocking

Page 4 of the Wizard (Figure 3-15) is for controlling latency, buffering, and clocking of the transmitter and receiver.

The **TX PCS/PMA Phase Alignment** setting controls whether the TX buffer is enabled or bypassed. This setting is available for both GTX transceivers independently. See the *Virtex-5 FPGA RocketIO GTX Transceiver User Guide* [Ref 2] for details on this setting.

The XAUI example uses the Lane-to-lane deskew option.



Figure 3-16: RocketlO GTX Wizard Page 4



Table 3-8 details the TXUSRCLK and RXUSRCLK source signal options.

Table 3-8: TXUSRCLK and RXUSRCLK Source

| Option |           | Description                                                                                              |  |
|--------|-----------|----------------------------------------------------------------------------------------------------------|--|
| TX     | TXOUTCLK  | TXUSRCLK is driven by TXOUTCLK. This option is not available if the TX Phase Alignment Circuit is used.  |  |
|        | REFCLKOUT | TXUSRCLK is driven by REFCLKOUT. This option is required if the TX Phase Alignment Circuit is used.      |  |
| RX     | TXOUTCLK  | RXUSRCLK is driven by TXOUTCLK. This option is not available if the RX Phase Alignment Circuit is used.  |  |
|        | RXRECCLK  | RXUSRCLK is driven by RXRECCLK. This option is required if the RX Phase Alignment Circuit is used.       |  |
|        | REFCLKOUT | RXUSRCLK is driven by REFCLKOUT. This option is not available if the RX Phase Alignment Circuit is used. |  |

The RX PCS/PMA Alignment setting controls whether the RX Phase Alignment circuit is enabled. Like the TX Phase alignment circuit, this setting is available for both GTX transceivers independently.

The XAUI example does not use the RX Phase Alignment circuit.

The PPM Offset setting optimizes the receiver CDR logic for the desired PPM tolerance range. Table 3-9 shows the available PPM offset settings.

Table 3-9: PPM Offset

| Option       | Description                                                                                              |  |
|--------------|----------------------------------------------------------------------------------------------------------|--|
| 0            | Use with synchronous applications (zero tolerance).                                                      |  |
| ≤±100        | Use with applications where clock tolerance is less than or equal to 100 PPM                             |  |
| >±100 or SSC | Use with applications where clock tolerance is greater than 100 PPM or spread-spectrum clocking is used. |  |



Table 3-10 shows the optional ports available on this page.

Table 3-10: Latency, Buffering, and Clocking Optional Ports

| Option      | Description                                                                                                                                                                                                         |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RXRESET     | Active-High reset signal for the receiver PCS logic.                                                                                                                                                                |
| RXRECCLK    | Recovered clock signal from the CDR logic. This option is required when selected as an input to RXUSRCLK.                                                                                                           |
| RXBUFSTATUS | Indicates the condition of the RX elastic buffer. This option is not available when the RX Phase Alignment circuit is used.                                                                                         |
| RXBUFRESET  | Active-High reset signal for the RX elastic buffer logic. This option is not available when the RX Phase Alignment circuit is used.                                                                                 |
| TXOUTCLK    | Parallel clock signal generated by the GTX transceiver. This option is required when selected as an input to either TXUSRCLK or RXUSRCLK. This option is not available when the TX Phase Alignment circuit is used. |
| TXRESET     | Active-High reset signal for the transmitter PCS logic.                                                                                                                                                             |
| TXPOLARITY  | Active-High signal to invert the polarity of the transmitter output.                                                                                                                                                |
| TXENPRBSTST | Two-bit active-High signal to enable the PRBS test pattern generator.                                                                                                                                               |
| TXBUFSTATUS | Two-bit signal monitors the status of the TX elastic buffer. This option is not available when the TX Phase Alignment circuit is used.                                                                              |
| TXINHIBIT   | Active-High signal forces transmitter output to steady state.                                                                                                                                                       |



## Preemphasis, Termination, and Equalization

Page 5 of the Wizard (Figure 3-17) is for setting the Preemphasis, Termination, and Equalization options.



Figure 3-18: RocketlO GTX Wizard Page 5



Table 3-11 details the Preemphasis and Differential Swing settings.

Table 3-11: Preemphasis and Differential Swing

| Option                            | Description                                                                                                                                                                                                                                                               |
|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Preemphasis                       | Specifies the output pre-emphasis setting in 6.5% steps from 0% to approximately 45%. Selecting <b>Use TXPREEMPHASIS port</b> enables the optional TXPREEMPHASIS configuration port to dynamically set the pre-emphasis level.                                            |
| Level                             | The XAUI example uses the default setting of 000 (0%). See the <i>Virtex-5 FPGA RocketIO GTX Transceiver User Guide</i> [Ref 2] for a table mapping TXPREEMPHASIS value settings to pre-emphasis levels.                                                                  |
| Main Driver<br>Differential Swing | Specifies the differential swing level for the transmitter main driver in 100 mV steps from approximately 800 mV to 200 mV. Can also be set to zero. Selecting Use TXDIFFCTRL port enables the optional TXDIFFCTRL configuration port to dynamically set the swing level. |
| Differential Swing                | The XAUI example uses the default setting 000 (800 mV). See the <i>Virtex-5 FPGA RocketIO GTX Transceiver User Guide</i> [Ref 2] for a table mapping TXDIFFCTRL value settings to differential swing levels.                                                              |

Table 3-12 describes the RX Equalization settings.

Table 3-12: RX Equalization

| Option                    | Description                                                                                                                                                                                                                                                |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Wide Band/High Pass Ratio | Controls the proportion of signal derived from the high pass filter and from the unfiltered receiver (wide band) when RX Equalization is active. Select a percentage ratio from the drop down list.  The XAUI protocol uses setting 11 (bypass with gain). |
|                           |                                                                                                                                                                                                                                                            |
| Enable DFE                | Enables the Decision Feedback Equalizer and brings out the required ports. See the <i>Virtex-5 FPGA RocketIO GTX Transceiver User Guide</i> [Ref 2] for details on the Decision Feedback Equalizer.                                                        |
|                           | The XAUI example leaves this option disabled.                                                                                                                                                                                                              |
| DFE Mode                  | Sets the operational mode of the Decision Feedback Equalizer. This version supports Fixed Tap Mode only.                                                                                                                                                   |



Table 3-13 describes the RX Termination settings.

Table 3-13: RX Termination

| Option                          | Description                                                                                                                                                                                                                                                                    |  |
|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Disable Internal AC<br>Coupling | Bypasses the internal AC coupling capacitor. Use this option for DC coupling applications or for external AC coupling.                                                                                                                                                         |  |
| Termination Voltage             | Selecting <b>GND</b> grounds the internal termination network. Selecting either <b>2/3 VTTRX</b> or <b>VTTRX</b> applies an internal voltage reference source to the internal termination network at the level specified.  The XAUI example uses the <b>2/3 VTTRX</b> setting. |  |

Table 3-14 describes the optional ports.

Table 3-14: Optional Ports

| Option                                                                    | Description                                                                                     |
|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| RXCDRRESET                                                                | Active-High reset signal causes the CDR logic to unlock and return to the shared PLL frequency. |
| RXPOLARITY Active-High signal inverts the polarity of the receive signal. |                                                                                                 |



## RX OOB, PRBS, and Loss of Sync

Page 6 of the Wizard (Figure 3-19) is for configuring the RX Out of Band signal (OOB) and PRBS Detector options. Also on this page are the Loss of Sync State Machine settings.



UG204\_03\_10\_072508

Figure 3-20: RocketIO GTX Wizard Page 6

Table 3-15 shows the OOB signal detection options. Table 3-16, page 36 details the PRBS settings. The Loss of Sync State Machine settings are described in Table 3-17, page 36.

Table 3-15: OOB Signal Detection

| Option                      | Description                                                                                                                                                                                                                                                                                                                                                                  |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Use RX OOB Signal Detection | Enables the internal Out-of-Band signal detector (OOB). OOB signal detection is used for PCIe® and SATA.                                                                                                                                                                                                                                                                     |
| OOB Detection Threshold     | Specifies a binary value representing a differential receive signal voltage level. Valid values are 110 and 111, with 111 recommended. When the signal drops below this level it is determined to be an OOB signal. This option is not available if the <b>Use RX OOB Signal Detection</b> option is not selected.  See the <i>Virtex-5 Family Overview</i> [Ref 1] for more |
|                             | information about the OOB Detection Threshold levels.                                                                                                                                                                                                                                                                                                                        |



Table 3-16: PRBS

| Option               | Description                                                                                                                                                                                                                                                                                             |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Use PRBS Detector    | Enables the internal Pseudo Random Bitstream Sequence detector (PRBS). This feature can be used by an application to implement a built-in self-test.                                                                                                                                                    |
| PRBS Error Threshold | Specifies an integer value between 0 and 4294967295 (32-bit hex value), which represents an error count threshold. When the number of errors detected exceeds the specified threshold an error signal is asserted. This option is not available if the <b>Use PRBS Detector option</b> is not selected. |

Table 3-17: Loss of Sync State Machine

| Option                                |                                                              | Description                                                                                                                                                                          |
|---------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RXLOSSOFSYNC Optional Port            |                                                              | Two-bit multi-purpose status port. The meaning of the bits is determined by the settings below.                                                                                      |
| RXLOSSOFSYNC                          | [0] = 8B/10B Error<br>[1] = CB Sequence<br>in Elastic Buffer | Bit 0 of the <b>RXLOSSOFSYNC</b> status port indicates the detection of an 8B/10B coding error. Bit 1 indicates a Channel Bonding sequence is present in the receive elastic buffer. |
| Port Meaning                          | Loss of Sync State<br>Machine Status                         | Bit 0 of the <b>RXLOSSOFSYNC</b> status port indicates sync state is active due to channel bonding or realignment. Bit 1 indicates sync lost due to invalid characters or reset.     |
| Errors Required to Lose Sync          |                                                              | Integer value between 4 and 512 representing the count of invalid characters received, above which sync is determined to be lost.  The XAUI example uses 4.                          |
| Good Bytes to Reduce Error Count by 1 |                                                              | Integer value between 1 and 128 representing the number of consecutive valid characters needed to cancel out the appearance of one invalid character.  The XAUI example uses 1.      |



## **RX Comma Alignment**

Page 7 of the Wizard (Figure 3-21) allows configuration of the RX comma detection and alignment logic. The settings are detailed in Table 3-18, page 38.



Figure 3-22: RocketlO GTX Wizard Page 7



Table 3-18: Comma Detection

| Option                    |                      | Description                                                                                                                                                                                                                                                                                                                           |
|---------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Use Comma Detection       |                      | Enables receive comma detection. Used to identify comma characters and SONET framing characters in the data stream.                                                                                                                                                                                                                   |
| Decode Valid Comma Only   |                      | When receive comma detection is enabled, limits the detection to specific defined comma characters.                                                                                                                                                                                                                                   |
| Comma Value               |                      | Select one of several standard comma patterns or <b>User Defined</b> to enter a custom pattern. The XAUI example is <b>User Defined</b> .                                                                                                                                                                                             |
| Plus Comma                |                      | 10-bit binary pattern representing the positive-disparity comma character to match. The right-most bit of the pattern is the first bit to arrive serially.  The XAUI example uses 0101111100.                                                                                                                                         |
| Minus Comma               |                      | 10-bit binary pattern representing the negative-disparity comma character to match. The right-most bit of the pattern is the first bit to arrive serially.  The XAUI example uses 1010000011.                                                                                                                                         |
| Comma Mask                |                      | 10-bit binary pattern representing the mask for the comma match patterns. A 1 bit indicates the corresponding bit in the comma patterns is to be matched. A 0 bit indicates <i>don't care</i> for the corresponding bit in the comma patterns.                                                                                        |
|                           |                      | The XAUI example matches the lower seven bits (0001111111).                                                                                                                                                                                                                                                                           |
| Combine Plus/Minus Commas |                      | Causes the two comma definition patterns to be combined into a single 20-bit pattern which must be contiguously matched in the data stream. The Mask value remains 10-bits and is duplicated for the upper and lower 10-bit portions of the extended pattern. This option can be used to search for SONET framing character patterns. |
|                           | Any Byte Boundary    | When a comma is detected, the data stream is aligned using the comma pattern to the nearest byte boundary.                                                                                                                                                                                                                            |
| Align to                  | Even Byte Boundaries | When a comma is detected, the data stream is aligned using the comma pattern to the nearest even byte boundary. This option is available only for 16 and 20 bit RX data interfaces.                                                                                                                                                   |



Table 3-18: Comma Detection (Cont'd)

| Option         |                 | Description                                                                                                                                       |
|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
|                | ENPCOMMAALIGN   | Active-High signal which enables the byte boundary alignment process when Plus Comma pattern is detected.                                         |
|                | ENMCOMMAALIGN   | Active-High signal which enables the byte boundary alignment process when Minus Comma pattern is detected.                                        |
| Optional Ports | RXSLIDE         | Active-High signal that causes the byte alignment to be adjusted by one bit with each assertion. Takes precedence over normal comma alignment.    |
| Optional Forts | RXBYTEISALIGNED | Active-High signal indicating that the parallel data stream is aligned to byte boundaries.                                                        |
|                | RXBYTEREALIGN   | Active-High signal indicating that byte alignment has changed with a recent comma detection. Note that data errors can occur with this condition. |
|                | RXCOMMADET      | Active-High signal indicating the comma alignment logic has detected a comma pattern in the data stream.                                          |



# Channel Bonding, Clock Correction

Page 8 of the Wizard (Figure 3-23) enables Channel Bonding and Clock Correction as detailed in Table 3-19, page 41.



Figure 3-24: RocketIO GTX Wizard Page 8



Table 3-19: Channel Bonding and Clock Correction

| Option                                | Description                                                                                                                                                                                                                                                                       |  |
|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Use Channel Bonding                   | Enables receiver channel bonding logic using unique character sequences. When recognized, these sequences allow for adding or deleting characters in the receive buffer to byte-align multiple data transceivers.                                                                 |  |
| Sequence Length                       | Select from the drop down list the number of characters in the unique channel bonding sequence.                                                                                                                                                                                   |  |
|                                       | The XAUI example uses <b>1</b> .                                                                                                                                                                                                                                                  |  |
| Sequence 1 Max Skew                   | Select from the drop down list the maximum skew in characters that can be handled by channel bonding. Must always be less than the minimum distance between channel bonding sequences.                                                                                            |  |
|                                       | The XAUI example uses <b>7</b> .                                                                                                                                                                                                                                                  |  |
| Use Two Channel<br>Bonding Sequences  | Activates the optional second Channel Bonding sequence. Detection of either sequence triggers channel bonding.                                                                                                                                                                    |  |
| Sequence 2 Max Skew                   | Same as Sequence 1 Max Skew.                                                                                                                                                                                                                                                      |  |
| Use Clock Correction                  | Enables receiver clock correction logic using unique character sequences. When recognized, these sequences allow for adding or deleting characters in the receive buffer to prevent buffer underflow/overflow due to small differences in the transmit/receive clock frequencies. |  |
| Sequence Length                       | Select from the drop down list the number of characters (subsequences) in the unique clock correction sequence.                                                                                                                                                                   |  |
|                                       | The XAUI example uses <b>1</b> .                                                                                                                                                                                                                                                  |  |
| RX Buffer Max Latency                 | Select from the drop down list the maximum number of characters to permit in the receive buffer before clock correction attempts to delete incoming clock correction sequences. Also determines the maximum latency of the receive buffer in RXUSRCLK cycles.                     |  |
|                                       | The XAUI example uses <b>20</b> .                                                                                                                                                                                                                                                 |  |
| RX Buffer Min Latency                 | Select from the drop down list the minimum number of characters to permit in the receive buffer before clock correction attempts to add extra clock correction sequences to the receive buffer. Also determines the minimum latency of the receive buffer in RXUSRCLK cycles.     |  |
|                                       | The XAUI example uses 18.                                                                                                                                                                                                                                                         |  |
| Use Two Clock<br>Correction Sequences | Activates the optional second Clock Correction sequence.  Detection of either sequence triggers clock correction.                                                                                                                                                                 |  |



#### **Channel Bonding Sequence**

Page 9 (Figure 3-25) defines the Channel Bonding sequence(s). Similarly, Page 10 (Figure 3-27, page 43) defines the Clock Correction sequence(s). Table 3-20, page 42 describes their use.



Figure 3-26: RocketIO GTX Wizard Page 9 of 12

Table 3-20: Channel Bonding and Clock Correction Sequences

| Option                | Description                                                                                                                                                                                                                                          |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Byte (Symbol)         | Set each symbol to match the pattern the protocol requires. The XAUI sequence length is 8 bits. 01111100 is used for Channel Bonding. 00011100 is used for Clock Correction. The other symbols are disabled because the Sequence Length is set to 1. |
| K Character           | This option is available when 8B/10B decoding is selected. When checked, as is the case for XAUI, the symbol is an 8B/10B K character.                                                                                                               |
| Inverted<br>Disparity | Some protocols with 8B/10B decoding use symbols with deliberately inverted disparity. This option should be checked when such symbols are expected in the sequence.                                                                                  |
| Don't Care            | Multiple-byte sequences can have wild card symbols by checking this option. Unused bytes in the sequence automatically have this option set.                                                                                                         |



### **Clock Correction Sequence**

Page 10 (Figure 3-27) defines the Clock Correction sequence. See Table 3-20, page 42 for details.



UG204\_03\_14\_072508

Figure 3-28: RocketIO GTX Wizard Page 10



### RX PCI Express, SATA Features

Page 11 (Figure 3-29) configures the receiver for PCI Express® and Serial ATA features as detailed in Table 3-21, page 45 and Table 3-22, page 46.



Figure 3-30: RocketIO GTX Wizard Page 11



Table 3-21: Receiver Serial ATA Options

| Option                         |             | Description                                                                                                                                                                                                                                                                                                                             |
|--------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RXSTATUS                       | PCI Express | Default setting. The <b>RXSTATUS</b> optional port presents status information for the PIPE interface. See the <i>Virtex-5 FPGA RocketIO GTX Transceiver User Guide</i> [Ref 2] for more details.                                                                                                                                       |
| encoding format                | SATA        | The <b>RXSTATUS</b> optional port presents codes for the SATA COM sequence status.                                                                                                                                                                                                                                                      |
| Enable PCI Express mode        |             | Selecting this option enables certain operations specific to PCI Express, including enabling options for PCI Express powerdown modes and PCIe channel bonding. This option should be activated whenever the transceiver is used for PCI Express.  This option is not available if <b>RXSTATUS encoding format</b> is set to <b>SATA</b> |
| SATA TX COM<br>Sequence Bursts |             | Integer value between 0 and 15 indicating the number of busts to define a TX COM sequence.  This option is not available if <b>RXSTATUS encoding format</b> is set to <b>PCI Express</b> .                                                                                                                                              |
|                                | Bursts      | Integer value between 0 and 7 indicating the number of Burst sequences to declare a COM match. This value defaults to 4, which is the burst count specified in the SATA specification for COMINIT, COMRESET, and COMWAKE.                                                                                                               |
| SATA RX COM<br>Sequence        | Idles       | Integer value between 0 and 7 indicating the number of Idle sequences to declare a COM match. Each Idle is an OOB signal with a length that matches COMINIT/COMRESET or COMWAKE. This value defaults to 3 per the SATA specification.                                                                                                   |
|                                |             | This option is not available if <b>RXSTATUS encoding format</b> is set to <b>PCI Express</b> .                                                                                                                                                                                                                                          |



Table 3-22: PCI Express Parameters

| Option          |                | Description                                                                                                                                                                                                                                                                            |
|-----------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 | To P2          | Integer value between 0 and 65,535. Sets a counter to determine the transition time to the P2 power state for PCI Express. See the <i>Virtex-5 FPGA RocketIO GTX Transceiver User Guide</i> [Ref 2] for details on determining the time value for each count.                          |
|                 |                | The XAUI example does not require this feature and uses the default setting of <b>100</b> .                                                                                                                                                                                            |
|                 | From P2        | Integer value between 0 and 65,535. Sets a counter to determine the transition time from the P2 power state for PCI Express. See the <i>Virtex-5 FPGA RocketIO GTX Transceiver User Guide</i> [Ref 2] for details on determining the time value for each count.                        |
| Transition Time |                | The XAUI example does not require this feature and uses the default setting of <b>60</b> .                                                                                                                                                                                             |
|                 | To/From non-P2 | Integer value between 0 and 65,535. Sets a counter to determine the transition time to or from power states other than P2 for PCI Express. See the <i>Virtex-5 FPGA RocketIO GTX Transceiver User Guide</i> [Ref 2] for details on determining the time value for each count.          |
|                 |                | The XAUI example does not require this feature and uses the default setting of <b>25</b> .                                                                                                                                                                                             |
|                 |                | This option is not available if <b>RXSTATUS encoding format</b> is set to <b>SATA</b> .                                                                                                                                                                                                |
|                 | LOOPBACK       | 3-bit, active-High signal to enable the various data loopback modes for testing.                                                                                                                                                                                                       |
|                 | RXPOWERDOWN    | 2-bit, active-High, PCI Express compliant receiver powerdown control signal.                                                                                                                                                                                                           |
|                 | RXSTATUS       | 3-bit, active-High receiver status signal. The encoding of this signal is dependent on the setting of <b>RXSTATUS encoding format</b> .                                                                                                                                                |
|                 | RXVALID        | Active-High, PCI Express RX OOB/Beacon signal. Indicates symbol lock and valid data on RXDATA and RXCHARISK[3:0].                                                                                                                                                                      |
| Optional Ports  | TXCOMSTART     | Active-High signal initiates the transmission of the SATA COM sequence selected by the setting of <b>TXCOMTYPE</b> . This option is not available if <b>RXSTATUS</b> encoding format is set to <b>PCI Express</b> . Activate the <b>RXSTATUS</b> optional port when using this option. |
|                 | TXCOMTYPE      | Active-High signal selects SATA COMWAKE sequence when asserted, otherwise selects COMINIT. The sequence is initiated upon assertion of <b>TXCOMSTART</b> . This option is not available if <b>RXSTATUS</b> encoding format is set to <b>PCI Express</b> .                              |
|                 | TXPOWERDOWN    | 2-bit, active-High, PCI Express compliant transmitter powerdown control signal.                                                                                                                                                                                                        |



Table 3-22: PCI Express Parameters (Cont'd)

| Option                  |            | Description                                                                                                                                                                                                                                                                                                   |
|-------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                         | TXDETECTRX | PIPE interface for PCI Express specification-compliant control signal. Activates the PCI Express receiver detection feature. Function depends on the state of TXPOWERDOWN, RXPOWERDOWN, TXELECIDLE, TXCHARDISPMODE, and TXCHARDISPVAL. This port is not available if RXSTATUS encoding format is set to SATA. |
| Optional Ports (cont'd) | TXELECIDLE | Drives the transmitter to an electrical idle state (no differential voltage). In PCI Express mode this option is used for electrical idle modes. Function depends on the state of <b>TXPOWERDOWN</b> , <b>RXPOWERDOWN</b> , <b>TXELECIDLE</b> , <b>TXCHARDISPMODE</b> , and <b>TXCHARDISPVAL</b> .            |
|                         | PHYSTATUS  | Active-High, PCI Express receive detect support signal. Indicates completion of several PHY functions.                                                                                                                                                                                                        |



#### **Summary Page**

Page 12 of the Wizard (Figure 3-31) is a summary of the selected configuration parameters. After reviewing the settings, click **Finish** to exit and generate the wrapper.



Figure 3-32: RocketIO GTX Wizard Page 12



# Implementing the Example Design

When all of the parameters are set as desired, clicking **Finish** creates a directory structure under the provided Component Name. Wrapper generation proceeds and the generated output populates the appropriate subdirectories.

The directory structure for the XAUI example is:



Source files in Verilog or VHDL, as selected, populate the *example*, *src*, and *testbench* directories. Table 3-23 describes the files created and their purpose.

Table 3-23: Generated Source Files

| Directory | File                   | Description                                                                                                                                                                                                                                                       |  |
|-----------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|           | example_mgt_top        | Top-level example design. Contains GTX transceiver wrapper, reset logic, and instantiations for frame-generator, frame-checker, and TX sync logic. Also contains definitions for test frame data and ChipScope Pro module instantiation. See Figure 3-2, page 17. |  |
|           | frame_check            | Frame-check logic to be instantiated in the example design.                                                                                                                                                                                                       |  |
| example   | frame_gen              | Frame-generator logic to be instantiated in the example design.                                                                                                                                                                                                   |  |
|           | instantiation_template | Contains templates to instantiate each generated component for use in the target design source files.                                                                                                                                                             |  |
|           | tx_sync                | TX sync logic module to be instantiated in the example design. Performs phase synchronization for all active TX data paths. Available for use in the target design                                                                                                |  |
|           | xaui_wrapper           | Main GTX transceiver wrapper. Instantiates the individual GTX_DUAL tile wrappers. For use in the target design.                                                                                                                                                   |  |
| src       | xaui_wrapper_tile      | Individual GTX_DUAL tile wrapper to be instantiated in the main GTX transceiver wrapper. Instantiates the selected GTX_DUAL tiles with settings for XAUI.                                                                                                         |  |
| testbench | example_tb             | Testbench to simulate the provided example design. See "Simulating the Example Design," page 51.                                                                                                                                                                  |  |



After wrapper generation is complete, the results can be tested in hardware. The provided example design incorporates the wrapper and additional blocks allowing the wrapper to be driven and monitored in hardware. The generated output also includes several scripts to assist in running the Xilinx software.

From the command prompt, navigate to the project directory and type the following:

For Windows

- > cd xaui\_wrapper\scripts
  > xilperl build script.pl
- For Linux
  - % cd xaui\_wrapper/scripts
    % xilperl build\_script.pl

**Note:** Substitute Component Name string for "xaui\_wrapper".

These commands execute a script that synthesizes, builds, maps, places, and routes the example design and produces a bitmap file. The resulting files are placed in the *scripts* directory. To learn more about the script and its available options, enter the following command:

```
xilperl build_script.pl -help
```



# Simulating the Example Design

The RocketIO GTX Transceiver Wizard provides a quick way to simulate and observe the behavior of the wrapper using the provided example design and script files.

#### Using ModelSim

Prior to simulating the wrapper with ModelSim, the functional (gate-level) simulation models must be generated. All source files in the following directories must be compiled to a single library as shown in Table 3-24. See the *Synthesis and Simulation Design Guide* for ISE 10.1, available in the ISE Software Documentation [Ref 4], for instructions on how to compile ISE simulation libraries.

Table 3-24: Required ModelSim Simulation Libraries

| HDL     | Library     | Source Directories                                                                                                        |
|---------|-------------|---------------------------------------------------------------------------------------------------------------------------|
| Verilog | UNISIMS_VER | <pre><xilinx dir="">/verilog/src/unisims <xilinx dir="">/smartmodel/<os>/wrappers/mtiverilog</os></xilinx></xilinx></pre> |
| VHDL    | UNISIM      | <pre><xilinx dir="">/vhdl/src/unisims <xilinx dir="">/smartmodel/<os>/wrappers/mtivhdl</os></xilinx></xilinx></pre>       |

**Note:** *OS* refers to the following operating systems: lin, lin64, nt, nt64.

The Wizard provides a command line script for use within ModelSim. To run a VHDL or Verilog ModelSim simulation of the wrapper, use the following instructions:

- Set the MTI\_LIBS variable: modelsim> setenv MTI\_LIBS <path to compiled libraries>
- Launch the simulation script: modelsim> do example sim.do

The ModelSim script compiles the example design and test bench, and adds the relevant signals to the wave window.



### Using the ISE Simulator

When using the ISE Simulator (ISim), the required Xilinx simulation device libraries are precompiled, and are updated automatically when service packs and IP updates are installed. There is no need to run CompXlib to compile libraries, or to manually download updated libraries.

**Table 3-25:** Required ISim Simulation Libraries

| HDL     | Library     | Source Directories                                                    |
|---------|-------------|-----------------------------------------------------------------------|
| Verilog | UNISIMS_VER | <pre><xilinx dir="">/verilog/hdp/<os>/unisims_ver</os></xilinx></pre> |
| VHDL    | UNISIM      | <pre><xilinx dir="">/vhdl/hdp/<os>/unisim</os></xilinx></pre>         |

**Note:** *OS* refers to the following operating systems: lin, lin64, nt, nt64.

The wizard also generates a perl script for use with ISim. To run a VHDL or Verilog simulation of the wrapper, use the following instructions:

- Set the current directory to /scripts
- Launch the simulation script: prompt> xilperl run\_isim.pl

The ISim script compiles the example design and test bench, and adds the relevant signals to the wave window.



# **Example Design Directory Structure**

This chapter provides detailed information about the example design, including a description of files and the directory structure generated by the Xilinx CORE Generator tool.

a project directory>

Top-level project directory containing documentation; name is user-defined

project directory>/example
 Example design source files

project directory>/scripts
 Implementation script files

project directory>/src
 Example design source files in Verilog or VHDL

The RocketIO GTX Transceiver Wizard core directories and their associated files are defined in this section.

# ct directory>

The contains all the CORE Generator project files.

Table 3-26: Project Directory

| Name                                           | Description                                                               |
|------------------------------------------------|---------------------------------------------------------------------------|
| <pre><pre><pre><pre>d:</pre></pre></pre></pre> | ir>                                                                       |
| gtxwizard_readme.txt                           | Core release notes file                                                   |
| gsug204.pdf                                    | Virtex-5 FPGA RocketIO GTX<br>Transceiver Wizard Getting Started<br>Guide |
| <pre><pre>cproject_dir&gt;.pf</pre></pre>      |                                                                           |

Back to Top



# 

The example directory contains the example design source files provided with the core.

Table 3-27: example Directory

| Name                                                                     | Description                |
|--------------------------------------------------------------------------|----------------------------|
| <pre><pre><pre><pre>dir&gt;/example</pre></pre></pre></pre>              | mple                       |
| example_mgt_top.v[hd]                                                    | Example design source file |
| <pre><pre><pre><pre>ct_dir&gt;_frame_check.v[hd]</pre></pre></pre></pre> |                            |
| <pre><pre><pre>cproject_dir&gt;_frame_gen.v[hd]</pre></pre></pre>        |                            |
| instantiation_template.[veo vho]                                         |                            |

Back to Top

## project directory>/scripts

The scripts directory contains the scripts provided with the core.

Table 3-28: scripts Directory

| Name                                                        | Description            |  |
|-------------------------------------------------------------|------------------------|--|
| <pre><pre><pre><pre>dir&gt;/scripts</pre></pre></pre></pre> |                        |  |
| build_script.pl                                             | Implementation scripts |  |
| chipscope_project.cpj                                       |                        |  |
| data_vio.edn                                                |                        |  |
| data_vio.ncf                                                |                        |  |
| example_sim.do                                              |                        |  |
| example_wave.do                                             |                        |  |
| icon.ncf                                                    |                        |  |
| icon.ngc                                                    |                        |  |
| ila.ncf                                                     |                        |  |
| ila.ngc                                                     |                        |  |
| isim_wave.tcl                                               |                        |  |
| run_isim.pl                                                 |                        |  |
| shared_vio.ncf                                              |                        |  |
| shared_vio.ngc                                              |                        |  |

Back to Top



#### project directory>/src

The src directory contains the Verilog or VHDL design files.

Table 3-29: src Directory

| Name                                                              | Description                 |  |
|-------------------------------------------------------------------|-----------------------------|--|
| <pre><pre><pre><pre>dir&gt;/src</pre></pre></pre></pre>           |                             |  |
| <pre><pre><pre><pre>project_dir&gt;.v[hd]</pre></pre></pre></pre> | Example design source files |  |
| <pre><pre><pre>ct_dir&gt;_tile.v[hd]</pre></pre></pre>            |                             |  |

Back to Top

# 

The testbench directory contains the test bench files for the example design.

Table 3-30: testbench Directory

| Name                                         | Description                         |  |
|----------------------------------------------|-------------------------------------|--|
| <pre><pre><pre><pre></pre></pre></pre></pre> |                                     |  |
| example_tb.v[hd]                             | Test bench files for simulating the |  |
| sim_reset_mgt_model.vhd(VHDLOnly)            | example design                      |  |

Back to Top

# ct directory>/ucf

The ucf directory contains the constraints files provided with the core.

Table 3-31: ucf Directory

| Name                                                    | Description            |  |
|---------------------------------------------------------|------------------------|--|
| <pre><pre><pre><pre>dir&gt;/ucf</pre></pre></pre></pre> |                        |  |
| example_mgt_top.ucf                                     | User constraints files |  |
| gtx_attributes.ucf                                      |                        |  |

Back to Top

# **Example Design Hierarchy**

The hierarchy for the design used in this example is as follows:

```
example_tb
|___example_mgt_top
|__mgt_userclk_source_pll
|__ibufds
|__frame_gen
|__frame_check
|_tx_sync
|__rocketio_wrapper
|__rocketio_wrapper_tile
|__gtx_dual
```







# References

#### Documents Specific to Virtex-5 FPGAs

1. Virtex-5 Family Overview (DS100)

#### Documents Specific to RocketIO Transceivers

- 2. Virtex-5 FPGA RocketIO GTX Transceiver User Guide (UG198)
- 3. Virtex-5 FPGA RocketIO GTX Transceiver Wizard Data Sheet (DS601)

#### Xilinx Tools and Solutions

4. ISE Software Manuals