# Report on

"Paging Simulation"

For

Operating System - 2CS506CC23

B. Tech. Semester IV

## Prepared By:

Gandhi Urva Yogeshkumar (23BCE078)

Kahan Dave (23BTM015)



Institute of Technology,
Nirma University
Ahmedabad - 382481

March 2025

# Index

| Chapter 1. | Objectives      | 3  |
|------------|-----------------|----|
| Chapter 2. | Functionalities | 4  |
| Chapter 3. | Code            | 6  |
| Chapter 4. | Output          | 7  |
| Chapter 5. | Conclusion      | 11 |

# Chapter 1.

# **Objectives**

## **Paging Simulation**

#### **Problem Statement**

Paging is a **memory management** scheme that eliminates the need for contiguous memory allocation by dividing processes into fixed-size pages and mapping them to frames in physical memory. In operating systems, efficient paging mechanisms help in optimal memory utilization, reducing fragmentation, and improving process execution efficiency.

However, challenges like page faults and inefficient replacement strategies persist. This project simulates paging mechanics.

## **System Overview:**

The Paging Simulation Portal is an interactive web-based tool that:

- Demonstrate the concept of **virtual memory paging** in operating systems.
- Visualizes address translation, page faults, and replacement steps.

## Chapter 2.

## **Functionalities**

## **Core Components:**

- 1. Configuration Management
  - Set frame size (multiples of 1024 bytes).
  - o Define total virtual pages and physical frames.
  - Initialize page-to-frame mappings (e.g., 0:2, 1:1).
  - o Real-time validation of inputs and mappings.
- 2. Virtual Memory Table:
  - Tracks virtual pages and their corresponding frame allocations.
  - Attributes:
    - Virtual Page Number
    - Frame Number (or 'X' if unallocated).
- 3. Physical Memory Table:
  - Displays frame numbers and their mapped physical addresses.
  - Attributes:
    - Frame Number
    - Physical Address Range.

## **User Interaction:**

- 1. **Input**: Virtual address (decimal/binary).
- 2. Output:
  - o Physical address (if mapped).
  - Page fault notification.
- 3. Visualization:
  - Highlighted memory tables.
  - Step-by-step address translation (binary/decimal).

Chapter 3. Code

Technologies Used: HTML, CSS, JavaScript.

#### **Key Components**

## 1. HTML Structure

- Configuration panel for frame/page setup.
- o Input section for addresses and format toggles.
- o Tables for virtual/physical memory display.
- o Dynamic sections for calculations.

## 2. CSS Styling

- o Themed UI with gradients and shadows.
- Responsive grids for tables and memory states.
- Animations for notifications (e.g., page fault alerts).

## 3. JavaScript Logic

- initializePagingTable(): Validates inputs and initializes the page table.
- processAddress(): Computes page number/offset, checks for page faults.
- Dynamic DOM Updates: Tables, calculations, and visualizations refresh based on user actions.
- Event Listeners: Handle input changes, button clicks, and format toggles.

# Chapter 4.

# Output





# Chapter 5.

# Conclusion

The Paging Simulation successfully demonstrates:

- 1. **Efficient Address Translation**: Seamless conversion of virtual to physical addresses.
- 2. User Engagement: Interactive visualizations for understanding paging.
- 3. **Paging eliminates external fragmentation** by dividing memory into fixed-size pages and mapping them to frames.