### 01\_TOP.SchDoc

LEGEND

DEBUG

CLOCKS

IO

**MEMORY** 

DUT

POWER

MISC



02\_RSVD.SchDoc

## RESERVED PAGE

03\_RSVD.SchDoc

## RESERVED PAGE

04\_RSVD.SchDoc

## RESERVED PAGE

05\_FPGA\_HVIO.SchDoc



06\_FPGA\_HSIO\_B1.SchDoc



07\_FPGA\_HSIO\_B2.SchDoc



08\_FPGA\_HSIO\_B3.SchDoc



#### 09\_FPGA\_HSIO\_B4.SchDoc



### 10\_FPGA\_PWR.SchDoc





### 11\_MEM\_HYPERRAM\_FLASH.SchDoc



#### 12\_MEM\_DDR3.SchDoc



#### 13\_IO\_ETH.SchDoc



### 14\_IO\_MIPI.SchDoc



#### 15\_IO\_USB.SchDoc











16\_IO\_LVDS.SchDoc

THIS PAGE WAS INTENTIONALLY LEFT BLANK

17\_IO\_HEADERS.SchDoc

THIS PAGE WAS INTENTIONALLY LEFT BLANK

18\_PWR\_INPUT.SchDoc





### 19\_PWR\_VRS.SchDoc



### 20\_CLOCKS.SchDoc

#### PLL Timing

| Symbol    | Parameter                                | Min      | Тур | Max   | Units |   |
|-----------|------------------------------------------|----------|-----|-------|-------|---|
| <br>  FIN | Input clock frequency                    | <br>  16 |     | l 800 | MHz   | ı |
| FOUT      | Output clock frequency                   | 0.1342   | -   | 1.000 | MHz   | İ |
| FVCO      | PLL VCO frequency                        | 2.200    | -   | 5.500 | MHz   |   |
| FPLL      | Post-divider PLL VCO frequency           | -        | -   | 4.000 | MHz   |   |
| FPFD      | Phase frequency detector input frequency | 16       | · _ | 800   | MHz   | ĺ |

#### OPTION #0 - LOCAL PLL



#### OPTION #1 - SMA (CAN ALSO BE USED FOR PLL PROBING)







### 21\_RESET\_MISC.SchDoc

