# Design and Analysis of a 7-Level Cascaded Multilevel Inverter with Dual SDCSs

Ilhami Colak\*, Member IEEE, Ramazan Bayindir\*, Member IEEE, Ersan Kabalci\*\*, Member IEEE Gazi Electrical Machines and Energy Control (GEMEC) Group

- \* Department of Electrical Education, Faculty of Technical Education, Gazi University, Besevler, Ankara 06500, Turkey
- \*\* Department of Technical Programs, Vocational Collage of Haci Bektas, Nevsehir University, Hacibektas, Nevsehir-Turkey <a href="mailto:icolak@gazi.edu.tr">icolak@gazi.edu.tr</a>, <a href="mailto:bayindir@gazi.edu.tr">bayindir@gazi.edu.tr</a>, <a href="mailto:ekabalci@gazi.edu.tr">ekabalci@gazi.edu.tr</a>

Abstract- Multilevel inverters with a large number of steps can generate high quality voltage waveforms, good enough to be considered as suitable voltage source generators. A modified Sinusoidal Pulse Width Modulation (SPWM) modulator with phase disposition that increases output waveform up to 7-level while reducing output harmonics is presented in this paper. The proposed modulation technique can easily be applied to any multilevel inverter topology carrying out the necessary calculations. The modulator block is designed to control multilevel inverter that is constituted using dual H-bridge cells with IGBTs on each phase legs. The supply voltages of cells are defined at  $V_{dc} \div 2V_{dc}$  ratio to obtain an asymmetrical output. The output waveform of asymmetrical topology is increased up to 7level by using dual separate DC sources (SDCSs). The DC supply requirement of asymmetrical cascaded topology is solved using dual sources instead of 6 SDCSs. The cascaded multilevel inverter is switched by the proposed 24-channel SPWM modulator. The harmonic analysis of proposed inverter has been performed under several working conditions such as various switching frequencies and modulation indexes. The detailed comparisons are performed to determine the best working conditions of voltage source inverters (VSI) and presented in this paper.

## I. INTRODUCTION

The preliminary studies on multilevel inverters (MLI) have been performed using three level inverters proposed by Nabae. In the study, the third level has been constituted by using neutral point of DC line and the topology has been defined as Diode Clamped (DC-MLI) [1]-[2]. In recent years, MLIs have gained much attention in the application areas of medium voltage and high power owing to their various advantages such as lower common mode voltage, lower voltage stress on power switches, lower dv/dt ratio to supply lower harmonic contents in output voltage and current, good electromagnetic compatibility, reduced switching losses and improved reliability on fault tolerance [2]-[9].

The most common MLI topologies classified into three types are Diode Clamped MLI (DC-MLI), Flying Capacitor MLI (FC-MLI), and Cascaded H-Bridge MLI (CHB-MLI). The Hybrid and Asymmetric Hybrid inverter topologies have been developed according to the combination of existing MLI topologies or applying different DC bus levels respectively [7], [10]-[13]. The cascaded multilevel topology that contains dual H-bridge cells on each phase legs to constitute a staircase waveform has been shown in Fig.1. Each single



Fig. 1. Three phase five-level topology of cascaded H-bridge multilevel inverter

phase H-bridge generates three voltage levels as  $+V_{dc}$ , 0,  $-V_{dc}$  connecting the DC source to the AC output by different combinations of four switches,  $S_{AI}$ ,  $S_{AI}$ ,  $S_{A2}$ , and  $S_{A2}$  as seen in first cell of Fig. 1. The CHB-MLI depicted in Fig. 1 utilizes two separate DC sources per phase and generates an output voltage with five levels. To obtain  $+V_{dc}$ ,  $S_{AI}$  and  $S_{A2}$  switches are turned on, whereas  $-V_{dc}$  level can be obtained by turning on the  $S_{A2}$  and  $S_{AI}$ . If n is assumed as the number of modules connected in series, m is the number of output levels in each phase as seen in (1). The switching states of a CHB-MLI can be determined using (2) [14]-[19].

$$m = 2n + 1$$

$$sw = 3m$$
(1)

New topologies based on the existing multilevel topologies have been proposed and classified as hybrid topologies. The hybrid multilevel topologies are constituted using combination of two basic topologies of DC-MLI and FC-MLI. The topology utilizes DC-MLI or FC-MLI to replace the H-bridge as the basic module of the CHB-MLI in order to reduce the number of the separated DC sources. The asymmetric hybrid MLIs synthesize the output voltage waveforms with reduced harmonic content while increasing output levels with rational SDCSs [20]-[23].

Different types of feed-forward and feed-back PWM control schemes have been developed to control VSIs. SPWM technique is one of the most popular modulation techniques among the others applied in power switching inverters. In SPWM, a sinusoidal reference voltage waveform

is compared with a triangular carrier waveform to generate gate signals for the switches of inverter. The carrier signal in SPWM modulation technique typically has a frequency in the range up to 20 kHz. The switching angle of multi-switching control signal ( $S_{sw}(t)$ ) of the inverter is calculated by Fourier series to eliminate selected harmonics as in (3);

$$S_{sw}(t) = \frac{a_0}{2} + \sum_{n=1}^{\infty} (a_n \cos(n\omega t) + b_n \sin(n\omega t))$$
 (3)

where  $a_0$  is the average dc value of the switching signal [24]-[27].

This paper investigates a CHB-MLI with asymmetric voltage supplies and an improved modulator block to obtain 7-level output. In the proposed design, the CHB-MLI topology is supplied by various SDCSs at 1÷2 ratios as in hybrid topologies. The modulator block has been developed to generate more efficient switching signals according to regular SPWM at the output of modulator. The modulator block is based on generating 24 separate switching signals to control cascaded power block robustly. The switching orders are obtained comparing regular and phase dispositional carrier signals with modulating sinusoidal signals in the modulator block. The results obtained from simulation of Matlab-Simulink shows that the harmonic contents are greatly reduced by using mathematically well designed phase dispositional SPWM modulator. The accuracy of design will be verified with the results of continuing experimental studies.

### II. ASYMMETRIC CASCADED TOPOLOGY OF MLI

#### A. Basic Principle of Multilevel Inverter and Design

Fig. 2 shows the main H-bridge cell of an inverter used for implementation of the multilevel inverter. The full bridge inverter module includes four power switches and four clamping diodes to form an H-bridge. A multilevel cascade inverter consists of a number of H-bridge cells that connected series per phase, and each module requires a separate DC source to generate voltage levels at the output of inverter. The switching inputs shown as In<sub>1..4</sub> in the Fig. 2 will allow obtaining output voltages of each H-bridge as follows;

$$V_{out} = \begin{cases} +V_{dc} & In1, In4 & on \\ 0V_{dc} & In1, In3 & on \\ -V_{dc} & In2, In3 & on \end{cases}$$
(4)

The ratio of DC voltage source naturally affects the output levels of a cascade multilevel inverter. The considered full bridge module generates 3-level output voltage itself as seen in (4). The Fourier series expansion of the general multilevel stepped output voltage is shown in (5) and the transform is applied for Fig. 1 in (6), where n is the harmonic number of the output voltage of inverter.

$$V(\omega t) = \frac{4V_{dc}}{\pi} \sum_{n=1,3,5,\dots}^{\infty} \left[ \cos(n\theta_1) + \cos(n\theta_2) + \dots \right] \frac{\sin(n\omega t)}{n}$$
 (5)

$$V(\omega t) = \frac{4V_{dc}}{\pi} \sum_{n=1,3,5,\dots}^{\infty} \left[ \cos(n\theta_1) + \cos(n\theta_2) \right] \frac{\sin(n\omega t)}{n}$$
 (6)



Fig. 2. Three-level full bridge module

The switching angles that are indicated as  $\Theta_1$ ...  $\Theta_5$  in (6) can be chosen to obtain minimum voltage harmonics. CHB-MLIs have been previously designed for static VAR compensators and motor drives, but the topology has been prepared an interface with renewable energy sources due to using separate DC sources [18]-[19], [26].

Fig. 2 depicts one cell of the phase of Fig. 1. The first leg phase voltage  $(V_{an})$  of Fig. 1 is constituted by multiplying  $V_{a1}$  and  $V_{a2}$  values of series connected H-bridge cells and will generate a stepped waveform as seen in Fig. 3. Positive output pulses are shown with  $P_1$  and  $P_2$  while the negative ones are indicated as  $P_1^{\ I}$  and  $P_2^{\ I}$ .

# B. The Power Block of Designed Multilevel Inverter

The cascaded MLI has been constituted using IGBT H-bridges which have  $2V_{dc}$  supply at the upper side of phase legs and  $V_{dc}$  supply at the lower side. The complete design which contains switching devices and control block is depicted in Fig. 4. The cascaded MLI block is switched by the proposed 24-channel SPWM modulator to obtain 7-level output at the back-end of the 3-phase voltage source inverter. The SPWM modulator generates the control signals



Fig. 3. Phase output voltage waveforms of a five-level topology CHB-MLI with 2 separate DC sources



Fig. 4. The Simulink design of cascaded multilevel inverter containing SPWM modulator and Y-wired RL load

according to phase disposition (PD) carrier signals to calculate the most accurate switching angles. The cascaded MLI inverter block is shown in Fig. 5. The H-bridge cells are constituted as seen in Fig. 2 using IGBTs and parallel diodes to achieve fast and reliable switching cells. All the phase legs has dual switching cells which are controlled using complementary switching orders to generate a staircase voltage waveform at the output.

The output voltage waveform is generated according to addition of  $V_{\text{out1}}$  and  $V_{\text{out2}}$  as shown in (7) and (8). The switching orders of Fig. 2 has been utilized to indicate number of devices as In1...4 for the upper H-bridge cell and In<sub>1 2...4 2</sub> for the lower cell in a phase leg. The switching orders of Fig. 2 is utilized to indicate number of devices as In<sub>1...4</sub> for the upper H-bridge cell and In<sub>1.2...4</sub> for the lower cell in a phase leg. The output voltage of cascaded inverter is obtained by adding the output voltage of each cell and the staircase waveform illustrates 7-level output.

$$V_{out1} = \begin{cases} +V_{dc} & In_{1}, In_{4} & on \\ 0V_{dc} & In_{1}, In_{3} & on \\ -V_{dc} & In_{2}, In_{3} & on \end{cases}$$
(7)

$$V_{out1} = \begin{cases} +V_{dc} & In_{1}, In_{4} & on \\ 0V_{dc} & In_{1}, In_{3} & on \\ -V_{dc} & In_{2}, In_{3} & on \end{cases}$$
(7)  
$$V_{out2} = \begin{cases} +2V_{dc} & In_{1,2}, In_{4,2} & on \\ 0V_{dc} & In_{1,2}, In_{3,2} & on \\ -2V_{dc} & In_{2,2}, In_{3,2} & on \end{cases}$$
(8)

The line-to-line voltage rates of inverter is determined according to modulation indexes  $(m_i)$ , and working areas are defined as linear modulation  $(m \le 1)$  or over-modulation  $(m \ge 1)$  ranges. The line-to-line voltages are limited to  $(\sqrt{3}V_{d}/2)$  of dc line in linear modulation range and to  $(4/\pi).(\sqrt{3}V_d/2)$  in over- modulation range. The V<sub>dc</sub> voltage is defined as 250 V while modulation index is between 0.6 and

1.4 to analyze linear and over modulation conditions. The load of MLI is selected a series RL load as values of 5  $\Omega$ resistance and 5 mH inductance. Various modulation frequencies in a band range of 1 kHz-10 kHz are applied to modulator block to determine minimum total harmonic distortion (THD) ratios of current THD (THD<sub>i</sub>) and voltage THD (THD<sub>v</sub>).



Fig.5. Block diagram of cascaded H-bridges with 2 separate DC sources

## III. DESIGN OF MODULATOR BLOCK

The most well known SPWM which can be applied to cascaded multilevel inverters is phase shifted SPWM and is same as that of the conventional SPWM technique as seen in Fig. 3 of [28]. The multi-carrier SPWM control methods also are implemented to increase the performance of multilevel inverters and are classified according to vertical or horizontal arrangements of carrier signal. The vertical carrier distribution techniques are defined as Phase Disposition (PD), Phase Opposition Disposition (POD), and Alternative Phase Opposition Disposition (APOD), while horizontal arrangement is known as Phase Shifted (PS) control technique [29]-[31].

The vertical multi-carrier modulation strategies do not increase the equivalent carrier frequency and can be utilized as proper modulation techniques for hybrid and asymmetric hybrid topologies. In the PD SPWM technique, the most significant harmonics are centered as the sidebands around the carrier frequency due to its co-phase components. The harmonic contents in the sidebands and at the center frequencies of carrier signals prevent the harmonic effect in the line voltage. For a voltage source SPWM controlled DC-AC inverter, the amplitude distortion of the PWM waveforms will decline the amplitude of the fundamental component and introduce unexpected low order harmonic contents as analyzed in [28].

The control signal patterns which switch the inverter block to generate  $+V_{dc}$  and  $+2V_{dc}$  levels at the output of Phase A has been depicted in Fig. 6. Fig. 6 (a) shows triangular carrier signals and modulating signal. Control signal of the upper H-bridge cell is generated according to comparing the first carrier and is shown in Fig. 6 (b) while the second carrier comparison result is illustrated in Fig. 6 (c). The left 22 modulating signals are generated according to this comparison algorithm and applied to inverter as being 8 control signals per phase.



Fig. 6. Modulator signals (a) phase disposition carrier signals and modulating signal (b) SPWM output of 1<sup>st</sup> carrier (c) SPWM output of 2<sup>nd</sup> carrier

Fig. 7 shows the control signals of a phase generated by the phase disposition and modulator block in Matlab/Simulink. 1<sup>st</sup> and 3<sup>rd</sup> control signals are obtained according to initial carrier signal and 2<sup>nd</sup> and 4<sup>th</sup> signals are generated by comparing 2<sup>nd</sup> carrier with the modulating sinusoidal signal. The other four switching signals are achieved as negative complements of the first part of control signals.

Fig. 8 shows the line-to-line voltage output of cascaded MLI with PD-SPWM control algorithm. The output patterns are obtained using modulation index  $(m_i)$  value of 0.8 and the switching frequency  $(f_{sw})$  is 2.5 kHz. The harmonic analyses for current and voltage of the proposed system is limited up to  $50^{th}$  harmonic according to recommendations of IEEE in THD analyze topics [32]. The THD $_v$  ratio of the inverter is determined as 2.81% by controlling the MLI with designed PD modulator. The effects of modulation index and switching frequency on THD have been analyzed for various values to determine the most appropriate working conditions.



Fig. 7. Generated PD-SPWM switching signals for Phase A



Fig. 8. 7-level line-to-line output voltage of inverter obtained at 2.5 kHz switching frequency

#### IV. HARMONIC ANALYSIS AND SIMULATION RESULTS

The mathematical model of PD-SPWM modulator has been developed in Simulink and the success on harmonic preventing has been compared to various working conditions.

The SPWM modulator has a switching bandwidth between 0- 20 kHz to control H-bridges and Fig. 9 shows the values which are obtained at 5 kHz switching conditions while  $m_i$ = 0.8. Fig. 9(a) and Fig. 9(b) represent the FFT analysis of the current THD (THD<sub>i</sub>) and voltage THD (THD<sub>v</sub>) ratios in Simulink. The lowest THD for current has been measured as 0.00% during 5 kHz switching frequency and m = 0.8conditions. The switching frequency of SPWM modulator has been limited to 1-10 KHz, and modulation indexes are selected in  $0.6 \le m_i \le 1.4$  ranges to analyze the effect of  $f_{sw}$  and  $m_i$  on THD of inverter. It has been observed by the performed tests that reducing the THD of current and voltage is depended on increasing the switching frequency in linear modulation range up to 5 kHz. The output voltage waveform has been distorted when the modulation ratio exceed 100 around 5 kHz as compared in Fig. 10 (a) and Fig. 10 (b). The THD for voltage has been measured as 0.42% while switching frequency was 10 kHz for m=1 as shown in Fig. 10 (b). Fig. 11 (a) represents a pattern of FFT analyses which have been performed to constitute similar states as in the Fig. 10 (a) and (b). Fig. 11 (b), as another example, shows the THD for current at 10 kHz switching frequency, and the modulation index is 1 for both.

The harmonic analyses have shown that harmonic contents are depended on carrier frequency of the modulator. The lowest THD ratios for both of current and voltage have been obtained at the switching band over 2.5 kHz. The modulation index is effective on gain of inverter. The linear modulation area which is defined for  $mi \le l$  condition is the trade-off border for harmonic elimination and gain. The increments of modulation index over 1 cause to increase harmonic contents at the output waveform of inverter. The nominal working conditions can be defined at the switching frequencies of 5 or 10 kHz while  $m_i$ =0.8 or  $m_i$ =1. The highest triplen harmonics THD of current have been measured as 0.1% as  $3^{rd}$  and  $6^{th}$  harmonics at switching frequencies up to 2.5 kHz, and 0% over 2.5 kHz switching conditions in linear modulation range.

# V. CONCLUSIONS

In this paper, a three-phase 7-level cascaded multilevel inverter with phase disposition SPWM control has been presented, achieving output signals with high quality and very low THD owing to robustly designed mathematical model of multi-carrier modulator. The spectral errors, such as switching fall and rise times and the amplitude distortions of the SPWM waveforms which cause distortions at output signals have been reduced by using multi-carrier SPWM according to previous studies and literature. The switching actions have been modeled in Simulink by using interpolation processes to obtain properly queued modulation signals. The



Fig. 9. THD analysis of inverter while  $f_{sw}$  = 5 kHz and  $m_i$ =0.8 (a) THD for current is 0.00% (b) THD for phase voltage is 0.22%



Fig. 10. THD voltage analysis while  $m_i$ =1 (a) THD for voltage is 23.82% at 1 kHz switching (b) THD for voltage is 0.42 % at 10 kHz switching



Fig. 11. THD current analysis while m<sub>i</sub>=1 (a) THD for current is 3.03% at 1 kHz switching (b) THD for current is 0.0 % at 10 kHz switching

phase shift and disposition orders of modulating signals are another important point of design to reduce THD of line current and voltages. The switching orders are important due transferring switching signals to semiconductors appropriately and also preventing DC bus short circuit. The inverter block has been designed using dual H-bridges per phase and the MLI design has been supplied by dual SDCSs instead of 6 supplies to decrease cost of experimental design. The DC level of H-bridges has been intended to construct output levels and dual DC supplies at  $V_{\text{dc}} \dot{=} 2V_{\text{dc}}$  ratio have been constituted 7-level output voltage. The proposed model has been tested and compared to its precedent conventional models for THD rates and switching bandwidth. The measurement results have presented perfect outcomes on THD analysis. The modulation indexes in over modulation range have caused non linear changes in THD values of output current and voltages. On other hand, the THD of output current and voltages have seen extremely low in linear modulation range according to IEEE 519-1992 (THD<5%). It is also seen that the switching frequency is directly effective on THD. The increment in switching frequency has showed its reducer effect on THD of output current and voltages. In addition, the measured harmonic contents have seen as fundamental (50 Hz, 1st), 46th, and 48th harmonics over 2.5 kHz switching conditions of linear modulation area  $(m \le 1)$ . The lowest THD of output voltage has been measured as 0.22% in linear modulation band at 5 kHz switching frequency. The most effective harmonic contents of output current have seen lower than 0.1% at 46<sup>th</sup> and 48<sup>th</sup> in analysis. The accuracy of design will be verified with the results of continuing experimental studies.

## REFERENCES

- [1] A. Nabae, I. Takashi, and H. Akagi, "A New neutral-point clamped PWM inverter", *IEEE Trans. on Ind Appl.*, Vol 17, No. 5, pp. 518-523, 1981
- [2] İ. Çolak, and E. Kabalci, "The Control Methods of Multi-Level Inverters", TUBAV, Vol.1-2, pp. 45-54, 2009
- [3] J. Dixon, and L. Moran, "High-level multistep inverter optimization using a minimum number of power transistors", *IEEE Transactions on Power Electronics*, Vol 21, No 2, pp 330 – 337, March 2006
- [4] G. Zhou X. Shi, Y. Wang, C. Fu, "A Novel Control Strategy for Hybrid Multilevel Inverters", *IEEE Power Electronics Specialists Conference PESC* 2006, June 2006, pp. 1 - 4
- [5] Mohan, N., Power Electronics-Converters, Application and Design, John Wiley&Sons Inc., New York, 1995
- [6] J. Rodríguez, S. Bernet, and B. Wu, "Multilevel Voltage-Source-Converter Topologies for Industrial Medium-Voltage Drives", *IEEE Trans. on Ind Appl.*, Vol 56 No. 6, pp. 2930 2945, Dec. 2007
- [7] J. Rodriguez, S. Lai and F.Z. Peng, "Multilevel Inverters: A survey of topologies, control and applications", *IEEE Tr. on Power El.*, Vol 49, No. 4, pp. 724-738, 2002
- [8] B.R. Lin, "A novel control scheme for the multilevel rectifier/inverter", Taylor and Francis Int. Journal of Elec. Vol. 88, No. 2, pp. 225-247, Feb 2001
- [9] S. Kincic, A. Chandra, S. Babic, "Multilevel Inverter and Its Limitations When Applied as Statcom", Proc. 9th Mediterranean Conference on Control and Automation, Dubrovnik, Croatia, pp. 1-5, 2001
- [10] B. K. Bose, Modern Power Electronics and AC Drives, Prentice Hall, NJ USA, 2001
- [11] M. H. Rashid, *Power Electronics Handbook*, Academic Press, Florida USA, 2001

- [12] J. Rodriguez, P. Hammond, J. Pont and R. Musalem, "Method to increase reliability in 5-level inverter", *Elec. Letters*, Vol. 39, Issue 18, pp. 1343 – 1345, Sept. 2003
- [13] A. Bendre, S. Krstic, J. V. Meer, and G. Venkataramanan, "Comparative evolution of modulation algorithms for Neutral point clamped converters", *IEEE Trans. on Ind. Appl.*, Vol 41 No 2, 2005, pp. 634-643
- [14]Z. Du, L. M. Tolbert, "Reduced switching frequency computed PWM method for multilevel converter control", *IEEE Transactions on Power Electronics*, pp. 2560-2564, 2005
- [15]F. Z. Peng, J. W. McKeever, D. J. Adams, "Cascade multilevel inverters for utility applications," *Proc. of 23rd Int. Conf. on Industrial Elect.* Control, and Inst., 1997, pp. 437-442
- [16] V.K. Chinnaiyan, J. Jerome, J. Karpagam, and T. Suresh, "Control techniques for multilevel voltage source inverters", *The IEEE IPEC'07*, 2007, pp. 1023-1028
- [17] J.I. Leon, et al, "Simple unified approach to develop a time-domain modulation strategy for single-phase multilevel converters", *IEEE Trans.* on Ind. Elec., Vol.55 No. 9, pp. 3239-3248, Sept. 2008
- [18]H. Kuhn, N. E. Rüger, and A. Mertens, "Control strategy for multilevel inverter with non-ideal DC sources", *IEEE Power Electronics Specialists Conference PESC 2007, USA*, pp. 632-638, 2007
- [19] N. A. Azli, Y. C. Choong, "Analysis on the performance of a three-phase cascaded H-bridge multilevel inverter", *PECon 2006*, 2006, Purtajaya, Malaysia, pp. 405-410
- [20] M. Lopez, L. Moran, J. Espinoza, and J. Dixon, "Performance analysis of a hybrid asymmetric multi-level inverter for high voltage active power applications", Ann. Conf. of the IEEE Ind. Elec. Society, 2003, pp. 1050-1055, 2003
- [21] Z. Jinghua, L. Zhengxi, "Research on hybrid modulation strategies based on general Hybrid topology of multilevel inverter", *IEEE SPEEDAM'08*, 2008, pp. 784-788
- [22] C. Rech, and J. R. Pinheiro, "Hybrid multilevel converters: unified analysis and design considerations", *IEEE Trans. on Ind. Elec.*, Vol. 54, No. 2, pp. 1092-1104, 2007
- [23]M. Veenstra, and A. Rufer, "Control of a hybrid asymmetric multi-level inverter for competitive medium-voltage industrial drives", *IEEE Transactions on Ind. Appl.*, Vol. 41, Issue 2, pp. 655-664, 2003
- [24] Y.M. Chen, C.H. Hsieh and Y.M. Cheng, "Modified SPWM control schemes for three-phase inverters", 4th IEEE International Conference on Power Elec. and Drive- Systems, Vol. 2, pp 651-656, October 2001
- [25] Y. X. Gao, and D. Sutanto, "A method of reducing contents for SPWM", IEEE PEDS'1999, Hong Kong, 1999, pp. 156-150
- [26] C. C. Hua, C. W. Wu, and C.W. Chuang, "Fully digital control of a 27-level cascade inverter with variable DC voltage sources", *IEEE ICIEA* '07, 2007, Harbin, pp. 2441-2448
- [27] J. Chiasson, L. Tolbert, K. McKenzie and Z. Du, "Real-time computer control of a multilevel converter using the mathematical theory of resultants", *Elsevier Mathematics and Computers in Simulation*, Vol. 63 No. 3, pp. 197-208, November 2003
- [28] Çolak I., Kabalci E., Bayindir R., and Sagiroglu S, "The Design and Analysis of a 5-Level Cascaded Voltage Source Inverter with Low THD", 2nd PowerEng, 2009, Lisbon, pp. 575-580, 18-20 March 2009.
- [29] S.A. Saleh and M. Rahman, "Discrete time-based model of the SPWM technique", *IEEE 31st Annual Conf. of Industrial Electronics Society*, pp. 1082-1087, Nov. 2005
- [30] Z. Pa and F.Z. Peg,"A novel SPWM method with voltage balancing capability for multilevel rectifier and inverter systems", *IEEE Applied Power Electronics Conference APEC 2007*, pp.1109-1115, March 2007
- [31] S. Nandhakumar and S. Jeevananthan, "Inverted sine carrier pulse width modulation for fundamental fortification in DC-AC converters", *IEEE PEDS'07*, pp. 1028-1034, 2007
- [32] IEEE Standard 519-1992, Recommended practices and requirements for harmonic control in electrical power systems, The Institute of Electrical and Electronics Engineers, 1993