

# Application Note Using the QCU Driver of STAR

Version 1.0 Document ID: ACN-02202201-001 Non-Confidential



## **Non-Confidential Proprietary Notice**

This document is protected by copyright and other related rights and the practice or implementation of the information contained in this document may be protected by one or more patents or pending patent applications. No part of this document may be reproduced in any form by any means without the express prior written permission of Arm China. **No license, express or implied, by estoppel or otherwise to any intellectual property rights is granted by this document unless specifically stated.** 

Your access to the information in this document is conditional upon your acceptance that you will not use or permit others to use the information: (i) for the purposes of determining whether implementations infringe any third party patents; (ii) for developing technology or products which avoid any of Arm China's intellectual property; or (iii) as a reference for modifying existing patents or patent applications or creating any continuation, continuation in part, or extension of existing patents or patent applications; or (iv) for generating data for publication or disclosure to third parties, which compares the performance or functionality of the Arm China technology described in this document with any other products created by you or a third party, without obtaining Arm China's prior written consent.

THIS DOCUMENT IS PROVIDED "AS IS". ARM CHINA PROVIDES NO REPRESENTATIONS AND NO WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, SATISFACTORY QUALITY, NON-INFRINGEMENT OR FITNESS FOR A PARTICULAR PURPOSE WITH RESPECT TO THE DOCUMENT. For the avoidance of doubt, Arm China makes no representation with respect to, and has undertaken no analysis to identify or understand the scope and content of, third party patents, copyrights, trade secrets, or other rights.

This document may include technical inaccuracies or typographical errors.

TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL ARM CHINA BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF ANY USE OF THIS DOCUMENT, EVEN IF ARM CHINA HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

This document consists solely of commercial items. You shall be responsible for ensuring that any use, duplication or disclosure of this document complies fully with any relevant export laws and regulations to assure that this document or any portion thereof is not exported, directly or indirectly, in violation of such export laws. Use of the word "partner" in reference to Arm China's customers is not intended to create or refer to any partnership relationship with any other company. Arm China may make changes to this document at any time and without notice.

If any of the provisions contained in these terms conflict with any of the provisions of any click through or signed written agreement covering this document with Arm China, then the click through or signed written agreement prevails over and supersedes the conflicting provisions of these terms. This document may be translated into other languages for convenience, and you agree that if there is any conflict between the English version of this document and any translation, the terms of the English version of the Agreement shall prevail.

The Arm China corporate logo and words marked with <sup>®</sup> or <sup>™</sup> are registered trademarks or trademarks of Arm Technology (China) Co., Ltd (or its affiliates) in the People's Republic of China and/or elsewhere. All rights reserved. Other brands and names mentioned in this document may be the trademarks of their respective owners.

Copyright © 2022 Arm China (or its affiliates). All rights reserved.

Copyright © 2022 Arm China. All rights reserved.

## **Release Information**

## **Document History**

| Issue | Date       | Confidentiality  | Change          |
|-------|------------|------------------|-----------------|
| Α     | 25/02/2022 | Non-Confidential | Initial release |

# **Contents**

| Non-Confidential Proprietary Notice1 |    |  |
|--------------------------------------|----|--|
|                                      |    |  |
| 1 About this document                |    |  |
| 1.1 References                       |    |  |
| 1.2 Terms and abbreviations          | 4  |  |
| 1.3 Conventions and feedback         | 4  |  |
| 1.3.1 Feedback on this product       | 5  |  |
| 1.3.2 Feedback on documentation      | 5  |  |
| 1.3.3 Other information              | 5  |  |
| 2 Introduction                       | 6  |  |
| 2.1 CMSIS                            | 6  |  |
| 2.2 STAR DFP                         |    |  |
| 2.3 QCU                              | 6  |  |
| 3 Before you begin                   | 8  |  |
| 4 QCU driver introduction            | 9  |  |
| 5 Using the example project          | 11 |  |
| 6 Changing Flash device              | 15 |  |

# 1 About this document

This Application Note is intended for developers, programmers, and users who use the Arm China STAR *Device Family Pack* (DFP). This Application Note gives you a basic understanding of the *QSPI Controller Unit* (QCU) driver in STAR and provides guidance on how to use the example project which is using the QCU driver.

# 1.1 References

| Reference | Document number  | Title                                     |
|-----------|------------------|-------------------------------------------|
| [1]       | 00903001_0100_00 | Arm China Star Technical Reference Manual |

# 1.2 Terms and abbreviations

This document uses the following terms and abbreviations.

| Term  | Meaning                                            |
|-------|----------------------------------------------------|
| CMSIS | Cortex Microcontroller Software Interface Standard |
| DFP   | Device Family Pack                                 |
| QCU   | QSPI Controller Unit                               |
| QSPI  | Quad Serial Peripheral Interface                   |
| MCC   | Motherboard Configuration Controller               |

# 1.3 Conventions and feedback

The following describes the typographical conventions and how to give feedback:

| Convention        | Meaning                                                                                                                                                      |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| monospace         | denotes text that can be entered at the keyboard, such as commands, file and program names, and source code.                                                 |
| <u>mono</u> space | denotes a permitted abbreviation for a command or option. The underlined text can be entered instead of the full command or option name.                     |
| monospace italic  | denotes arguments to commands and functions where the argument is to be replaced by a specific value.                                                        |
| monospace bold    | denotes language keywords when used outside example code.                                                                                                    |
| italic            | highlights important notes, introduces special terminology, denotes internal cross-references, and citations.                                                |
| bold              | highlights interface elements, such as menu names. Also used for emphasis in descriptive lists, where appropriate, and for Arm China processor signal names. |

# 1.3.1 Feedback on this product

If you have any comments and suggestions about this product, contact your supplier and give:

- Your name and company.
- The serial number of the product.
- Details of the release you are using.
- Details of the platform you are using, such as the hardware platform, operating system type and version.
- A small standalone sample of code that reproduces the problem.
- A clear explanation of what you expected to happen, and what actually happened.
- The commands you used, including any command-line options.
- Sample output illustrating the problem.
- The version string of the tools, including the version number and build numbers.

## 1.3.2 Feedback on documentation

If you have comments on the documentation, e-mail errata@armchina.com. Give:

- The title.
- The number, [Document ID Value], [Issue].
- If viewing online, the topic names to which your comments apply.
- If viewing a PDF version of a document, the page numbers to which your comments apply.
- A concise explanation of your comments.

Arm China also welcomes general suggestions for additions and improvements.

## 1.3.3 Other information

• Arm Glossary, http://infocenter.arm.com/help/topic/com.arm.doc.aeg0014-/index.html.

# 2 Introduction

## **2.1 CMSIS**

The *Cortex Microcontroller Software Interface Standard* (CMSIS) is a vendor-independent hardware abstraction layer for microcontrollers.

The CMSIS defines generic tool interfaces and enables consistent device support.

The CMSIS provides:

- Simple software interfaces to processor and peripherals.
- A common approach to interface to peripherals, real-time operating systems, and middleware components.

## 2.2 STAR DFP

For CMSIS compliant toolchains such as Keil MDK and IAR EW, additional software components and support for microcontroller devices are provided by software packs.

A DFP is one of the CMSIS software packs. It indicates that a software pack contains support for microcontroller devices.

A DFP provides essential support for the software targets on a specific device, such as startup, system, linker scripts, and debug configuration.

The STAR processor is the first processor in the Arm China STAR series processor family.

STAR is a fully featured microcontroller class processor based on the Armv8-M mainline architecture with Arm TrustZone technology (depending on the actual core).

In STAR CMSIS DFP v1.3.0 and later, there are example projects of STAR application. These example projects can help you quickly build projects and run the application software and then get a better understanding of how to use STAR.

# **2.3 QCU**

The STAR QCU provides a mechanism to load executing programs directly from external Flash memory instead of boot-up from embedding Flash memory. It provides a low-cost and simple method to implement SoC integration.

QCU provides the necessary functionality to a host to communicate with a serial Flash device through the SPI. The unit supports most common serial Flash device instructions, such as read, program, erase, and other custom instructions. The communication with Flash devices is used by commands, which includes five phases—Instruction, Address, Alternate byte, Dummy and Data. Any of these phases can be configured to be skipped, but at least one of them needs to be present.

QCU is highly flexible and can be configured to support a large number of SPI Flash memories. QCU also supports newer serial Flash devices with densities up to 256MB.

QCU is a specialized communication interface targeting single, dual, or quad SPI Flash memories.

QCU can work in one of the following modes:

- **Direct Read Access mode**: The external Flash memory is mapped to the device address space and is seen by the system as if it was an internal memory. Direct Read Access mode can be used to both access and directly execute code from external Flash memory, and it supports Flash memory XIP mode. After power-on, QCU changes to default Direct Read Access mode to boot up. The operation mode is accessed through AHB-Bus. When in Direct Read mode, any other modes can be inserted at any time.
- **Indirect mode**: All the operations are performed using the registers. This mode allows software to access the internal TX FIFO and RX FIFO directly. The level of FIFO can be configurable. It is used to access the volatile and non-volatile configuration registers, the legacy SPI status registers, other status and protection registers and the Flash ROM content. It is recommended that this mode is used to erase and configure the serial Flash device. When a transaction request is from Q-AHB, the transaction will be waiting until exiting the current Indirect mode into Direct mode.
- **Inactive mode**: This mode is used to disable QSPI-Bus. It offers a *clean* state to set up the QSPI's related registers, such as division clock index, command mode, and command type. When a transaction request is from Q-AHB, an error is returned.



Figure 2-1 QCU modes

The initial state is Direct Read Mode after power-on or cold reset. You can configure QSPI to other states by setting the control register. Indirect Mode is a special state. When the transaction in Indirect Mode is done, hardware will be responsible for changing the state back to the previous one (Inactive or Direct Read, depending on the mode which it enters from). The status register is used to indicate whether the indirect transaction is done.

The Direct Read Mode and Indirect Mode use different sets of registers to construct respective SPI communication. These settings take effect only after the control register is configured, which means that you must confirm the target mode, Direct or Indirect mode, then write the corresponding registers. When the control register is configured, the QCU will load Mode-specific parameters according to the value of the control register.

# 3 Before you begin

The example project of the application software runs on an MPS3 FPGA board.

Before using the example project, you need to:

- Ensure that you have an MPS3 FPGA board and have a STAR-based device implemented with QCU on the board.
- Check the STAR CMSIS DFP version.

#### To check the STAR CMSIS DFP version:

- 1. Start MDK.
- 2. On the toolbar, click the **Pack Installer** icon.



3. On the **Devices** tab, select a device (for example, STAR\_CU\_MPS3) and check the version of the installed pack.

As shown in the following figure, the version of the ArmChinaSTAR pack should be 2.0.0 or later.



# 4 QCU driver introduction

The QCU driver is a set of functions in form of software snippets which can be used to drive STAR-internal (embedded) QSPI controller to access the STAR-external serial interface device typically such as a serial Flash device. The following figure shows the software architecture with the QCU driver:



Figure 4-1 Software architecture with the QCU driver

The operations supported by the QCU driver are as follows:

#### Initiate

int32\_t QCU\_Init(GetInitParameter\_t GetInitParameter)

Initialize the control register of QCU according to the device, such as clock prescaler, Flash memory size, and SCK mode.

## Indirect write

int32\_t QCU\_Write(uint8\_t cmd, QCU\_CommData\_Typedef \*comm\_data, bool xip\_mode, GetParameter\_t GetParameter)

Send the data to the device or configure registers of the device in QCU indirect mode. In indirect write mode, all operations are performed using the registers. Software is allowed to access serial Flash memory through the internal TX FIFO directly.

#### Indirect read

int32\_t QCU\_Read\_Indirect(uint8\_t cmd, QCU\_CommData\_Typedef \*comm\_data, GetParameter\_t GetParameter)

Read the memory data or status of the device using the QCU registers in indirect mode. In indirect read mode, software is allowed to access serial Flash memory through the internal RX FIFO directly.

#### Direct read

int32\_t QCU\_Read\_Direct(uint8\_t cmd, bool xip\_mode, GetParameter\_t GetParameter)

This function configures the direct read mode registers of QCU. After calling the QCU\_SetOPMode() function to change the OPMODE, the registers will be updated. The external Flash memory is mapped to the device address space and is seen by the system as if it was an internal memory.

#### Set OPMODE

int32\_t QCU\_SetOPMode(uint8\_t op\_mode, bool xip\_mode)

This function sets the operation mode of QCU. You need to ensure that the parameters of registers such as *OMCR* and *RMCR* are configured correctly before calling this function.

#### Get OPMODE

uint8\_t QCU\_GetOPMode(void)

This function gets the operation mode of QCU.

Before you proceed, ensure that the following preparations are completed:

- Familiar with QCU operation mode.
- Familiar with the command sequence and features of the serial Flash device that you are using.
- Coding Flash driver to provide the operation parameters for the QCU driver.

After that, you can communicate with the Flash device.

# 5 Using the example project

An example project, which demonstrates how to use the QCU driver, is available in STAR DFP v2.0.0.

In this example, the hardware platform is MPS3, and on which an MCU system with STAR-r1 inside is implemented. The image of the example software code will be pre-loaded into Flash by the MCC of the MPS3 board.

STAR QCU hardware is in Direct Read Access mode by default. Therefore, after power-up, the CPU can fetch the code from Flash through the QCU which will send the default read command to the device, then the example software has chance to configure the QCU and Flash to High-Speed read SQI mode with XIP. The example will show the performance difference between default mode and High-Speed read SQI mode with XIP running the matrix-matrix multiplication. Figure 5-1 shows the workflow of the example project:



Figure 5-1 Workflow of the example project

Take the following steps to use this example project:

1. In the Pack Installer, click the **Examples** tab.



2. On the **Examples** tab, select the example that you want to use and click **Copy**.

In STAR CMSIS DFP v2.0.0, there is an example named **STAR QCU Performance on MPS3** available. This example project will load the code into the Flash chip on MPS3, and the CPU fetches the code from Flash using QCU.



#### Note:

Sometimes the Copy button is disabled in gray because updates are needed for certain packs. You can check the progress bar to confirm this situation. When the progress reaches 100%, the Copy button will be enabled.

3. In the Copy Example dialog box that appears, specify the destination folder path to save the project, and then click OK.



If the destination folder does not exist, click **Yes** to create it.



A project is created in the destination folder.

The µVision will start automatically and open the created project. In the Project pane, you can see all the required files.

4. Click the **Rebuild** icon to recompile and build the project.



- 5. Copy the STAR\_QCU.axf file from \$C:\KeilPrj\STARQCUPerf\Objects\ to \$V2M-MPS3\SOFTWARE of the MPS3 SD card.
- 6. Configure the text file \$F:\MB\HBI0309C\AN524\an524\_v2.txt to let STAR\_QCU.axf be able to boot from Flash.

```
REMAP: QSPI
REMAPVAL: 1
XIPMODE: SPI
TOTALSYSCONS: 4
SYSCON: 0x000 0x00000001
SYSCON: 0x008 0x00000000
SYSCON: 0x018 0x00000000
SYSCON: 0x01c 0x00000000
```

- 7. Reboot the MPS3 board.
- 8. Run the built software.

You can see the running log in the UART terminal window and observe the difference between default SPI mode and quad I/O with XIP mode.

Based on this project, you can start to use the QCU driver and try more in your STAR-based application software.

# 6 Changing Flash device

The QCU driver can work in three modes to suit different Flash devices including indirect write, indirect read, and direct read mode. It supports most operations of Flash, such as Flash configuration, erase chip/sector, program page, read register, and enable XIP mode.

With this example project, you can change the Flash device to another one by completing the following steps:

1. Adapt the Flash instruction list, related macros (such as command, busy, and status bit), and enumeration in Flash driver files.



Note that the commands are divided into three types according to QCU modes and the command enumeration must be consistent with the instruction list.

```
/* The order of enum must be the same as Instr List */
44 typedef enum {
45
        WRITE ENABLE = 0,
46
        PROGRAM_PAGE,
47
        ENA QIO,
48
        RST QIO,
49
50
        INDIRECT WRITE CMD MAX
51
    } Indirect_Write_CMD;
52
53
   🗏 typedef enum {
        READ_SR1 = INDIRECT_WRITE_CMD_MAX,
54
        SDOR_IND,
55
56
        SQIOR IND,
57
58
        INDIRECT READ CMD MAX
    } Indirect_Read_CMD;
59
60
61
   🛱 typedef enum {
        READ DIR = INDIRECT READ CMD MAX,
62
        SDIOR DIR,
63
64
        SQIOR DIR,
65
66
        DIRECT READ CMD MAX
    } Direct Read CMD;
67
```

#### 2. Adapt Flash API functions.

Although most of the properties are similar, different features within various types of Flash devices exist, such as the number of status registers, the way to enter XIP mode, and supportive instruction sequence.

For example, W25Q64JV has three status registers which can be read continuously or respectively. N25Q032A should be configured through registers to activate or terminate XIP mode.

Therefore, you need to check the features of the Flash and adapt some Flash API functions. You can also add the new functions in the Flash API layer to support more Flash operations based on the QCU driver.

In a word, you can design new Flash API functions calling the QCU driver for different Flash devices with corresponding adaptation of the Flash driver layer.

Take W25Q64JV Flash for example, there are two Write Enable instructions 06H and 50H for the non-volatile and volatile status register bits. In this case, the instruction list in Flash\_driver.c is as follows:

The enumeration type definition in Flash\_driver.h is as follows:

In addition, Write Enable for the volatile status register instruction (50H) will not set the Write Enable Latch (WEL) bit.

The default Write Enable function is as follows:

```
93 📥 / * *
94
       \fn
                    int32_t Api_WriteEn (void)
95
       \brief
                    Configure the Write-Enable bit of flash to allow write operations to occur.
96
                   \ref execution status
       \return
97
98
    int32_t Api_WriteEn(void)
99 🖨 {
100
         int32_t ret = ARM_DRIVER_OK;
101
         uint8_t val = 0;
102
103
         Api CfgFlash(WRITE ENABLE, QCU COMM NO DATA, NULL, False);
         ret = Api WaitBusy(False);
104
105 📥
         if (ARM_DRIVER_OK != ret) {
106
             return ret;
107
        1
108
         val = Api ReadSR(False);
         if (!(val & WEL BIT POS)) {
109 🖨
110
             /* Failed WREN configuration */
111
             return ARM DRIVER ERROR;
        }
112
113
114
         return ARM DRIVER OK;
115
     }
```

A new Flash API function should be added without WEL bit check for Write Enable (50H) as follows:

```
15 ⊟/**
16
                   int32 t Api WriteEnVola (void)
                  Write-Enable configuration for write the volatile status register.
17
      \brief
18
                   \ref execution_status
      \return
   L*/
19
20
    int32_t Api_WriteEnVola(void)
21 □ {
22
        int32_t ret = ARM_DRIVER_OK;
        uint8_t val = 0;
23
24
        Api CfgFlash (WRITE ENABLE VOLA, QCU COMM NO DATA, NULL, False);
25
26
        ret = Api WaitBusy(False);
        if (ARM DRIVER_OK != ret) {
27
28
            return ret;
29
30
31
        return ARM DRIVER OK;
32
```

Then you can call this function when writing the status register to change the bit values of volatile status register.

Similarly, you can make adaption in Flash and QCU drivers for other features that are not covered in the example project.