

# **HC32F072 Series**

32-bit ARM® Cortex®-M0+ Microcontroller

# **Datasheet**

Rev1.85 March 2025



#### **Features**

- 48MHz Cortex-M0+ 32-bit CPU platform
- HC32F072 series has a flexible power management system, Low power performance:
  - 5μA @ 3V Deep-sleep mode: all clocks off, power-on reset active, IO state retained, IO interrupt active, all registers, RAM and CPU data save state power consumption
  - 12μA@32.768 kHz low speed working mode:
     CPU running, peripherals off, running program from FLASH
  - 40μA/MHz@3V@24MHz sleep mode: CPU stop, peripherals off, main clock running
  - 140μA/MHz@3V@24MHz working mode: CPU running, peripherals off, running program from FLASH
  - 4µs wake-up time makes mode switching more flexible and efficient, and the system reacts more quickly
- 128K byte FLASH memory, with erase and write protection function, support ISP, ICP, IAP
- 16K bytes RAM memory with parity check to enhance system stability
- General I/O pins (86IO/100PIN, 50IO/64PIN, 36IO/48PIN, 25IO/32PIN)
- Clock, crystal
  - External high-speed crystal oscillator 8 32MHz
  - External low-speed crystal 32.768kHz
  - Internal high-speed clock 4/8/16/22.12/24MHz
  - Internal low-speed clock 32.8/38.4kHz
  - PLL clock8 48MHz
  - Internal high-speed USB clock 48MHz
  - Hardware supports internal and external clock calibration and monitoring
- Timer/counter
  - 3 general-purpose 16-bit timers, support 1
     set of complementary PWM output, support
     2 times main frequency PWM output, support up to 96MHz PWM output
  - 1 advanced 16-bit customizer, supports 3phase complementary PWM output, supports 2 times main frequency PWM output, supports up to 96MHz PWM output
  - 3 high-performance 16-bit timers/counters, support PWM complementary, dead zone protection function
  - 1 programmable 16-bit timer PCA, support
     5-channel capture and compare, 5-channel
     PWM output
  - 1 20-bit programmable watchdog circuit, built-in dedicated 10kHz oscillator to provide WDT counting
- Communication Interface
  - 4-channel UART standard communication interface

- 2-channel LPUART low power communication interface, can work in deep sleep mode
- 2-channel SPI standard communication interface
- 2-channel I2C standard communication interface
- 2-channel I2S audio communication interface
- 1 channel Crystal-less USB Full Speed Device
- 1 channel CAN 2.0B standard communication interface
- Buzzer frequency generator, support complementary output
- Hardware CRC-16/32 module
- Hardware 32-bit divider
- AES-128/192/256 hardware coprocessor
- TRNG true random number generator
- 2- channel DMAC
- Globally unique 10-byte ID number
- 12-bit 1Msps sampling high-speed and highprecision SARADC, built-in operational amplifier, can measure high output impedance signals
- 2-channel 12-bit 500Ksps DAC
- Integrate 5 multi-function operational amplifiers, of which two OPAs can be used as the output buffer of 2-channel DACs
- Integrated 3-channel voltage comparators with 6-bit DAC and programmable comparison reference
- Integrated low voltage detector, can be configured with 16-step comparison voltage, can monitor port voltage and power supply voltage
- SWD debugging solution, providing a full-featured debugger
- Working conditions: -40  $\sim$  85 °C, 1.8  $\sim$  5.5V
- Package form: LQFP100/64/48,QFN32

#### Support Model

| HC32F072PATA-LQFP100 | HC32F072KATA-LQFP64 |  |
|----------------------|---------------------|--|
| HC32F072JATA-LQ48    | HC32F072FAUA-QN32TR |  |



#### Statement

- ★ Xiaohua Semiconductor Co., Ltd. (hereinafter referred to as "XHSC") reserves the right to change, correct, enhance, modify Xiaohua Semiconductor products and / or this document at any time without prior notice. Users can get the latest information before placing orders. XHSC products are sold in accordance with the terms and conditions of sale set forth in the Basic Contract for Purchase and Sales.
- ★ It is the customer's responsibility to select the appropriate XHSC product for your application and to design, validate and test your application to ensure that your application meets the appropriate standards and any safety, security or other requirements. The customer shall be solely responsible for this.
- ★ XHSC hereby acknowledges that no intellectual property license has been granted by express or implied means.
- ★ The resale of XHSC Products shall be invalidated by any warranty commitment of XHSC to such Products if its terms are different from those set forth herein.
- ★ Any graphics or words marked "®" or "™"are trademarks of XHSC. All other products or services shown on XHSC products are the property of their respective owners.
- ★ Information in this notification replaces and replaces information in previous versions.

©2025 Xiaohua Semiconductor Co., Ltd. - All rights reserved



# **Table of Contents**

| Fe  | atures   |                                                                       | 2  |
|-----|----------|-----------------------------------------------------------------------|----|
| Sta | ateme    | nt                                                                    | 3  |
| Tal | ble of ( | Contents                                                              | 4  |
| Tal | ble Ind  | ex                                                                    | 7  |
| Gr  | aph In   | dex                                                                   | 8  |
| 1   | Intro    | duction                                                               | 9  |
|     | 1.1      | 32-bit CORTEX M0+ core                                                | 10 |
|     | 1.2      | 128K Byte FLASH                                                       | 10 |
|     | 1.3      | 16K Byte RAM                                                          | 10 |
|     | 1.4      | Clock system                                                          | 10 |
|     | 1.5      | Operating mode                                                        | 11 |
|     | 1.6      | Port controller GPIO                                                  | 11 |
|     | 1.7      | Interrupt Controller NVIC                                             | 12 |
|     | 1.8      | Reset controller RESET                                                | 13 |
|     | 1.9      | DMA controller DMAC                                                   | 13 |
|     | 1.10     | Timer TIM                                                             | 14 |
|     | 1.11     | Watchdog WDT                                                          | 15 |
|     | 1.12     | Universal synchronous asynchronous transceiver UART0 ~ UART3          | 15 |
|     | 1.13     | Low power synchronous asynchronous transceiver LPUART0 $\sim$ LPUART1 | 16 |
|     | 1.14     | Serial Peripheral Interface SPI                                       | 16 |
|     | 1.15     | I2C bus                                                               | 17 |
|     | 1.16     | Audio interface I2S                                                   | 17 |
|     | 1.17     | USB 2.0 Full speed module                                             | 17 |
|     | 1.18     | Controller Area Network CAN                                           | 18 |
|     | 1.19     | Crystal-less USB clock calibrator CTS                                 | 18 |
|     | 1.20     | Buzzer                                                                | 18 |
|     | 1.21     | Clock Trim Module CLKTRIM                                             | 18 |
|     | 1.22     | Device electronic signature                                           | 18 |
|     | 1.23     | Cyclic Redundancy Check CRC                                           | 19 |
|     | 1.24     | Hardware divider Module HDIV                                          | 19 |
|     | 1.25     | Advanced Encryption Standard Module AES                               | 19 |
|     | 1.26     | True random number generator TRNG                                     | 19 |
|     | 1.27     | Analog-to-digital converter ADC                                       | 19 |
|     | 1.28     | Digital-to-analog converter DAC                                       | 20 |
|     | 1.29     | Analog comparator VC                                                  | 20 |
|     | 1.30     | Low voltage detector LVD                                              | 20 |



|   | 1.31  | Operat    | tional Amplifier OPA                          | 21 |
|---|-------|-----------|-----------------------------------------------|----|
|   | 1.32  | Embed     | dded debugging system                         | 21 |
|   | 1.33  | Progra    | amming mode                                   | 21 |
|   | 1.34  | High s    | security                                      | 21 |
| 2 | Prod  | uct line  | eup                                           | 22 |
|   | 2.1   | Produc    | ct name                                       | 22 |
|   | 2.2   | Function  | on                                            | 23 |
| 3 | Pin c | onfigu    | ration and function                           | 24 |
|   | 3.1   | Pin Co    | onfiguration Diagram                          | 24 |
|   | 3.2   | Pin fur   | nction description                            | 28 |
|   | 3.3   | Module    | e signal description                          | 37 |
| 4 | Func  | tional k  | block diagram                                 | 39 |
| 5 | Stora | age are   | ea map                                        | 40 |
| 6 | Туріс | al appl   | lication circuit diagram                      | 42 |
| 7 | Elect | trical ch | haracteristics                                | 43 |
|   | 7.1   | Test Co   | onditions                                     | 43 |
|   | 7     | 7.1.1     | Minimum and maximum values                    | 43 |
|   | 7     | 7.1.2     | Typical value                                 | 43 |
|   | 7.2   | Absolu    | ute maximum ratings                           | 44 |
|   | 7.3   | Operat    | ting conditions                               | 46 |
|   | 7     | 7.3.1     | General working conditions                    | 46 |
|   | 7     | 7.3.2     | Working conditions at power-up and power-down | 46 |
|   | 7     | 7.3.3     | Embedded reset and LVD module features        | 47 |
|   | 7     | 7.3.4     | Built-in reference voltage                    | 49 |
|   | 7     | 7.3.5     | Supply Current characteristics                | 49 |
|   | 7     | 7.3.6     | Time to wake up from low power mode           | 53 |
|   | 7     | 7.3.7     | External timer characteristic                 | 54 |
|   | 7     | 7.3.8     | Internal timer characteristics                | 60 |
|   | 7     | 7.3.9     | PLL Characteristic                            | 62 |
|   | 7     | 7.3.10    | Memory Characteristics                        | 62 |
|   | 7     | 7.3.11    | EFT Characteristic                            | 62 |
|   | 7     | 7.3.12    | ESD Characteristic                            | 63 |
|   | 7     | 7.3.13    | I/O port characteristics                      | 63 |
|   | 7     | 7.3.14    | RESETB pin characteristics                    | 67 |
|   | 7     | 7.3.15    | ADC Characteristic                            | 68 |
|   | 7     | 7.3.16    | VC Characteristic                             | 71 |
|   | 7     | 7.3.17    | OPA Characteristic                            | 71 |
|   | 7     | 7.3.18    | DAC Characteristic                            | 72 |



| Ve | rsion | revisio  | n history                            | 92 |
|----|-------|----------|--------------------------------------|----|
| 9  | Orde  | ering In | nformation                           | 91 |
|    |       |          | aging Thermal Resistance Coefficient |    |
|    |       |          | reen instructions                    |    |
|    | 8.2   | Scher    | matic diagram of pad                 | 85 |
|    | 8.1   | Packa    | nging Size                           | 81 |
| 8  | Pack  | caging   | Information                          | 81 |
|    |       | 7.3.20   | Communication Interface              | 75 |
|    |       | 7.3.19   | TIM timer features                   | 73 |



# **Table Index**

| Table 3-1 | L Module signal description                           | 37 |
|-----------|-------------------------------------------------------|----|
| Table 7-1 | Voltage Characteristics                               | 44 |
| Table 7-2 | 2 Voltage Characteristics                             | 44 |
|           | 3 temperature characteristics                         |    |
| Table 7-4 | 4 General Operating Conditions                        | 46 |
| Table 7-5 | 5 Power-up and power-down operating conditions        | 46 |
| Table 7-6 | 5 POR/Brown Out                                       | 47 |
|           | 7 LVD module characteristics                          |    |
| Table 7-8 | Operating Current Characteristics                     | 49 |
| Table 7-9 | Port output characteristics                           | 63 |
| Table 7-1 | LO Advanced Timer (ADVTIM) Features                   | 73 |
|           | L1 General Timer Features                             |    |
| Table 7-1 | L2 PCA Characteristics                                | 74 |
| Table 7-1 | L3 WDT Characteristics                                | 74 |
|           | L4 I2C Interface Characteristics                      |    |
| Table 7-1 | L5 SPI Interface Features (1)(2)                      | 76 |
| Table 8-1 | Thermal resistance coefficient table for each package | 90 |



# **Graph Index**

| Figure 3-1 | Pin Configuration Diagram              | 27 |
|------------|----------------------------------------|----|
|            | POR/Brown Out Diagram                  |    |
| Figure 7-2 | Output port VOH/VOL measured curve     | 64 |
| Figure 7-3 | I2C Interface Timing                   | 75 |
| Figure 7-4 | SPI Timing Diagram (Master mode)       | 77 |
| Figure 7-5 | SPI Timing Diagram (slave mode cpha=0) | 77 |
| Figure 7-6 | SPI Timing Diagram (slave mode cpha=1) | 78 |
| Figure 7-7 | I2S slave timing diagram               | 80 |
| Figure 7-8 | I2S master timing diagram              | 80 |



#### 1 Introduction

The HC32F072 series is a general MCU with a wide voltage operating range. Integrate 12-bit 1Msps high-precision SARADC, 2 12-bit DACs and integrated comparator, operational amplifier, built-in high-performance PWM timer, multiple UART, SPI, I2C, I2S, USB, CAN and other rich communications It has built-in information security modules such as AES and TRNG, which have the characteristics of high integration, high anti-interference, and high reliability. The core of this product adopts the Cortex-M0+ core, cooperates with mature Keil & IAR debugging and development software, supports C language, assembly language, and assembly instructions.

# **General MCU typical applications**

It can be widely used in various market applications: such as human-computer interaction, handheld devices, game peripherals, printers, video intercom and other smart home applications.



#### 1.1 32-bit CORTEX M0+ core

The ARM® Cortex®-M0+ processor is derived from Cortex-M0 and includes a 32-bit RISC processor with a computing power of 0.95 Dhrystone MIPS/MHz. At the same time, a number of new designs have been added to improve debugging and tracing capabilities, reduce the number of each instruction cycle (IPC) and improve the two-stage pipeline for Flash access, and incorporate energy-saving and consumption-reducing technologies. The Cortex-M0+ processor fully supports the integrated Keil & IAR debugger.

Cortex-M0+ includes a hardware debugging circuit that supports 2-pin SWD debugging interface.

ARM Cortex-M0+ features:

| Instruction Set        | Thumb / Thumb-2                                                                                     |
|------------------------|-----------------------------------------------------------------------------------------------------|
| Assembly line          | 2-stage assembly line                                                                               |
| Performance efficiency | 2.46 CoreMark / MHz                                                                                 |
| Performance efficiency | 0.95 DMIPS / MHz in Dhrystone                                                                       |
| Interrupt              | 32 fast interrupts                                                                                  |
| Interrupt priority     | Configurable 4-level interrupt priority                                                             |
| Enhanced instruction   | Single-cycle 32-bit multiplier                                                                      |
| Debugging              | Serial-wire debug port, supports 4 hard interrupts (break points) and 2 watch points (watch points) |

## 1.2 128K Byte FLASH

Built-in fully integrated FLASH controller, no need for external high voltage input, high voltage generated by the fully built-in circuit for programming Support ISP, IAP, ICP functions.

# 1.3 16K Byte RAM

According to different power consumption modes selected by customers, RAM data will be retained. With hardware parity bit, in case the data is accidentally damaged, when the data is read, the hardware circuit will immediately generate an interrupt to ensure the reliability of the system.

# 1.4 Clock system

A high-precision internal clock RCH with a configurable frequency of 4-24MHz. Under the configuration of 24MHz, the wake-up time from low power consumption mode to working mode is  $4\mu s$ , and the frequency deviation within the full voltage and full temperature range is small, and it is not necessary to connect an expensive high-frequency crystal.

An external crystal oscillator XTH with a frequency of 8-32MHz.

An external crystal XTL with a frequency of 32.768kHz.

An internal clock RCL with a frequency of 32.8/38.4kHz.



A PLL with 8-48MHz output frequency.

### 1.5 Operating mode

- 1) Active Mode: CPU running, peripheral function modules running.
- 2) Sleep Mode: The CPU stops running, and the peripheral function modules run.
- 3) Deep sleep Mode: The CPU stops running, the high-speed clock stops, and the low-power function modules run.

#### 1.6 Port controller GPIO

It can provide up to 86 GPIO ports, some of which are multiplexed with analog ports. Each port is controlled by independent control register bits and supports FAST IO. Supports edge-triggered interrupt and level-triggered interrupt, which can wake up the MCU to work mode from various deep sleep modes. Support position, clear, and clear operations. Support Push-Pull CMOS push-pull output, Open-Drain open-drain output. Built-in pull-up resistor, pull-down resistor, with Schmitt trigger input filter function. The output drive capability is configurable, and the maximum current drive capability is 18mA. All general-purpose IOs can support external asynchronous interrupts.



# 1.7 Interrupt Controller NVIC

The Cortex-M0+ processor has a built-in nested vectored interrupt controller (NVIC), which supports up to 32 interrupt request (IRQ) inputs; it has four interrupt priority levels, can handle complex logic, and can perform real-time control and interrupt processing.

The 32 interrupt entry vector addresses are:

| Interrupt vector number | Interrupt source |
|-------------------------|------------------|
| [0]                     | GPIO_PA          |
| [1]                     | GPIO_PB          |
| [2]                     | GPIO_PC/GPIO_PE  |
| [3]                     | GPIO_PD/GPIO_PF  |
| [4]                     | DMAC             |
| [5]                     | TIM3             |
| [6]                     | UARTO/UART2      |
| [7]                     | UART1/UART3      |
| [8]                     | LPUARTO          |
| [9]                     | LPUART1          |
| [10]                    | SPI0/I2S0        |
| [11]                    | SPI1/I2S1        |
| [12]                    | I2C0             |
| [13]                    | I2C1             |
| [14]                    | ТІМО             |
| [15]                    | TIM1             |
| [16]                    | TIM2             |
| [17]                    | Reserve          |
| [18]                    | TIM4             |
| [19]                    | TIM5             |
| [20]                    | TIM6             |
| [21]                    | PCA              |
| [22]                    | WDT              |
| [23]                    | Reserve          |
| [24]                    | ADC/DAC          |
| [25]                    | Reserve          |
| [26]                    | VC0/VC1/VC2/ LVD |
| [27]                    | USB              |
| [28]                    | CAN              |
| [29]                    | Reserve          |
| [30]                    | RAM FLASH        |
| [31]                    | CLKTRIM /CTS     |



#### 1.8 Reset controller RESET

This product has 7 reset signal sources, each reset signal can make the CPU run again, most of the registers will be reset again, and the program counter PC will point to the starting address.

|     | Reset source                          |  |
|-----|---------------------------------------|--|
| [0] | Power-on and power-down reset POR BOR |  |
| [1] | External Reset Pin reset              |  |
| [2] | WDT reset                             |  |
| [3] | PCA reset                             |  |
| [4] | Cortex-M0+ LOCKUP hardware reset      |  |
| [5] | Cortex-M0+ SYSRESETREQ software reset |  |
| [6] | LVD reset                             |  |

#### 1.9 DMA controller DMAC

The DMAC (Direct Memory Access Controller) function block can transmit data at high speed without passing through the CPU. Using DMAC can improve system performance.

- The DMAC is equipped with an independent bus, so even when the CPU bus is used, the DMAC can also perform transfer operations.
- Composed of 2 channels, capable of performing 2 independent DMA transfers.
- The transmission destination address, transmission source address, transmission data size, transmission request source, and transmission mode can be set, and the transmission operation start of each channel, the forced termination of transmission and the suspension of transmission can be controlled.
- It can control the start, forcibly terminate and pause of batch transmission of all channels.
- When multiple channels are operated at the same time, a fixed method or a cyclic method can be used to select the priority of the operating channel.
- Supports hardware DMA transfer using peripheral interrupt signals.
- Comply with system bus (AHB) and support 32-bit address space (4GB).



#### 1.10 Timer TIM

| Types of                    | Name | Bit<br>width | Prescaler                  | Counting direction                               | PWM                                         | capture | Complementary output |
|-----------------------------|------|--------------|----------------------------|--------------------------------------------------|---------------------------------------------|---------|----------------------|
|                             | TIM0 | 16/32        | 1/2/4/8/16<br>32/64/256    | Up count/<br>Count down/<br>Up and down<br>count | 2                                           | 2       | 1                    |
| Universal                   | TIM1 | 16/32        | 1/2/4/8/16/<br>32/64/256   | Up count/<br>Count down/<br>Up and down<br>count | Up count/<br>Count down/<br>Up and down 2 2 | 2       | 1                    |
| timer                       | TIM2 | 16/32        | 1/2/4/8/16/<br>32/64/256   | Up count/<br>Count down/<br>Up and down<br>count | 2                                           | 2       | 1                    |
|                             | TIM3 | 16/32        | 1/2/4/8/16/<br>32/64/256   | Up count/<br>Count down/<br>Up and down<br>count | 6                                           | 6       | 3                    |
| Programmable counting array | PCA  | 16           | 2/4/8/16/32                | Up count                                         | 5                                           | 5       | No                   |
|                             | TIM4 | 16           | 1/2/4/8/16/<br>64/256/1024 | Up count/<br>Count down/<br>Up and down<br>count | 2                                           | 2       | 1                    |
| Advanced<br>timer           | TIM5 | 16           | 1/2/4/8/16/<br>64/256/1024 | Up count/<br>Count down/<br>Up and down<br>count | 2                                           | 2       | 1                    |
| The second                  | TIM6 | 16           | 1/2/4/8/16/<br>64/256/1024 | Up count/<br>Count down/<br>Up and down<br>count | 2                                           | 2       | 1                    |

The general timer includes four timers TIM0/1/2/3.

#### General timer features

- PWM independent output, complementary output
- Capture input
- Dead zone control
- Brake control
- Edge alignment, symmetric center alignment and asymmetric center alignment PWM output
- Quadrature code counting function
- Single pulse mode
- External counting function

TIMO/1/2 have exactly the same function. TIMO/1/2 is a synchronous timer/counter, which can be used as a 16-bit timer/counter with automatic reloading function, or as a 32-bit timer/counter without reloading function. Each timer of TIMO/1/2 has 2 channels of capture and comparison function, which can generate 2 channels of independent PWM output or 1 group of complementary PWM outputs. With dead zone control function.



TIM3 is a multi-channel general-purpose timer with all the functions of TIM0/1/2. It can generate 3 sets of complementary PWM outputs or 6 independent PWM outputs, and up to 6 input captures. With dead zone control function.

PCA (Programmable Counter Array) supports up to 5 16-bit capture/compare modules. The timer/counter can be used as a common clock count/event counter capture/compare function. Each module of PCA can be independently programmed to provide input capture, output comparison or pulse width modulation. In addition, module 4 has an additional watchdog timer mode.

Advanced Timer Advanced Timer contains three timers TIM4/5/6. TIM4/5/6 is a high-performance counter with the same function, which can be used to count and generate different forms of clock waveforms. One timer can generate a complementary pair of PWM or independent 2- way PWM output, which can capture external input for pulse width or Period measurement.

The basic functions and features of Advanced Timer are shown in the table:

| Waveform mode    | rm mode Sawtooth wave, triangular wave |  |
|------------------|----------------------------------------|--|
|                  | Direction of increments and decrements |  |
|                  | Software synchronization               |  |
|                  | Hardware synchronization               |  |
| Basic functions  | Cache function                         |  |
| Basic fullctions | Orthogonal coding count                |  |
|                  | General PWM output                     |  |
|                  | Protection mechanism                   |  |
|                  | AOS related actions                    |  |
|                  | Count comparison match interrupt       |  |
| Interrupt type   | Count cycle match interrupt            |  |
|                  | Dead time error interrupt              |  |

# 1.11 Watchdog WDT

WDT (Watch Dog Timer) is a configurable 20-bit timer that provides reset in the case of MCU abnormality; built-in 10kHz low-speed clock input is used as the counter clock. In debug mode, you can choose to pause or continue to run; WDT can only be restarted by writing a specific sequence.

# 1.12 Universal synchronous asynchronous transceiver UART0 $\sim$ UART3

4-channel universal synchronous asynchronous receiver/transmitter (Universal Asynchronous Receiver/Transmitter), UART0~UART3.

Basic functions of universal UART:

Half-duplex and full-duplex transmission



- 8/9-Bit transmission data length
- Hardware parity
- 1/1.5/2-Bit stop bit
- Four different transmission modes
- 16-Bit baud rate counter
- Multi-machine communication
- Hardware address recognition
- DMAC hardware transmission handshake
- Hardware flow control
- Support single line mode

# 1.13 Low power synchronous asynchronous transceiver LPUART0 $\sim$ LPUART1

2-channel synchronous asynchronous transceiver (Low Power Universal Asynchronous Receiver/Transmitter) that can work in low power consumption mode, LPUARTO/LPUART1.

#### Basic functions of LPUART:

- Transmission clock SCLK (SCLK can choose XTL, RCL and PCLK)
- Send and receive data in system low power mode
- Half-duplex and full-duplex transmission
- 8/9-Bit transmission data length
- Hardware parity
- 1/1.5/2-Bit stop bit
- Four different transmission modes
- 16-Bit baud rate counter
- Multi-machine communication
- Hardware address recognition
- DMAC hardware transmission handshake
- Hardware flow control
- Support single line mode

# 1.14 Serial Peripheral Interface SPI

2-channel synchronous serial interface (Serial Peripheral Interface)

#### Basic characteristics of SPI:

- Can be configured as master or slave through programming
- Four-wire transmission mode, full duplex communication
- Host mode 7 kinds of baud rate configurable



- The maximum frequency division factor of the host mode is PCLK/2, and the maximum communication rate is 16M bps
- The maximum frequency division factor of slave mode is PCLK/4, and the maximum communication rate is 12M bps
- Configurable serial clock polarity and phase
- Support interrupt
- 8-bit data transmission, first transmit high bit and then low bit
- Support DMA software/hardware access

#### 1.15 I2C bus

Two-way I2C, using serial synchronous clock, can realize data transmission between devices at different rates.

Basic characteristics of I2C:

- Support four working modes of master sending/receiving and slave sending/receiving
- Support standard (100Kbps) / fast (400Kbps) / high speed (1Mbps) three working rates
- Support 7-bit addressing function
- Support noise filtering function
- Support broadcast address
- Support interrupt status query function

#### 1.16 Audio interface I2S

2-channel I2S audio communication interface

- Support Philip/MSB/LSB/PCM mode
- Support MCK output
- Supports 5 audio sampling rates: 48, 44.1, 32, 16, 8 kHz
- Support 3 kinds of data length: 16, 24, 32 Bit
- Support 2 frame lengths: 16, 32 Bit
- Support DMA data transfer
- Support full-duplex transmission and reception (2 I2S cooperation)
- Support master sending and receiving
- Support slave sending and receiving

# 1.17 USB 2.0 Full speed module

The USB Full Speed (USBFS) controller provides a set of USB communication solutions for portable devices. The USBFS controller supports device mode, and the chip integrates a full-speed PHY. Support full speed (FS, 12Mb/s) transceiver in device mode. The USBFS controller supports all four



transmission methods defined by the USB2.0 protocol (control transmission, batch transmission, interrupt transmission and synchronous transmission).

#### 1.18 Controller Area Network CAN

The CAN communication interface module is equipped with 512 bytes of RAM to store the data sent and received. It supports the CAN2.0B protocol specified by ISO11898-1 and the TTCAN protocol specified by ISO11898-4.

# 1.19 Crystal-less USB clock calibrator CTS

The clock calibration timer can adjust and calibrate the clock frequency of RCH48M so as to provide it to Crystal-less USB. The clock frequency of other RC oscillations can also be adjusted and calibrated, and it can also be used as a general-purpose timer.

#### 1.20 Buzzer

4 general-purpose timers function multiplexing output to provide programmable driving frequency for Buzzer. The buzzer port can provide 18mA sink current, complementary output, no additional transistor is needed.

#### 1.21 Clock Trim Module CLKTRIM

The built-in clock calibration module can calibrate the internal RC clock through the external precise crystal oscillator clock, or use the internal RC clock to check whether the external crystal oscillator clock is working properly.

Basic features of clock calibration:

- Calibration mode
- Monitoring mode
- 32-bit reference clock counter can be loaded with initial value
- 32-bit clock counter to be calibrated with configurable overflow value
- 6 reference clock sources
- 6 clock sources to be calibrated
- Support interrupt mode

# 1.22 Device electronic signature

Each chip has a unique 10-byte device identification number before leaving the factory, including wafer lot information and chip coordinate information. The UID addresses are: 0x0010 0E74 - 0x0010 0E7D.



## 1.23 Cyclic Redundancy Check CRC

CRC16 conforms to the polynomial given in ISO/IEC13239  $X^{16} + X^{12} + X^{5} + 1$ .

CRC32 conforms to the polynomial given in ISO/IEC13239  $x^{32} + x^{26} + x^{23} + x^{22} + x^{16} + x^{12} + x^{11} + x^{10} + x^{8} + x^{7} + x^{5} + x^{4} + x^{2} + x + 1$ .

#### 1.24 Hardware divider Module HDIV

HDIV (Hardware Divider) is a 32-bit signed/unsigned integer hardware divider.

Basic characteristics of HDIV hardware divider:

- Configurable signed/unsigned integer division calculation
- 32-bit dividend, 16-bit divisor
- Output 32-bit quotient and 32-bit remainder
- Divide by zero warning flag, division end flag
- 10 clock cycles to complete a division operation
- Write the divisor register to trigger the start of the division operation
- Automatically wait for the end of the calculation when reading the quotient register/remainder register

### 1.25 Advanced Encryption Standard Module AES

AES (The Advanced Encryption Standard) is a new data encryption standard officially announced by the National Institute of Standards and Technology (NIST) on October 2, 2000. The packet length of AES is fixed at 128 Bit, and the key length supports 128/192/256 Bit.

# 1.26 True random number generator TRNG

TRNG is a true random number generator, used to generate true random numbers.

# 1.27 Analog-to-digital converter ADC

A 12-bit successive approximation analog-to-digital converter with monotonous and no missing codes, when working under a 24MHz ADC clock, the sampling rate reaches 1Msps. The reference voltage can be selected from the on-chip precision voltage (1.5V or 2.5V) or from an external input or power supply voltage. 40 input channels, including 36 external pin inputs, 1 -channel internal temperature sensor voltage, 1 -channel 1/3 power supply voltage, and 2 -channel DAC outputs. Built-in configurable input signal amplifier to detect high output impedance signals.

Basic characteristics of SAR ADC:

- 12-bit conversion accuracy;
- 1Msps conversion speed;



- 40 input channels, including 36 external pin inputs, 1 -channel internal temperature sensor voltage, 1 -channel 1/3 AVCC voltage, and 2-channel DAC outputs;
- 4 reference sources: AVCC voltage, ExRef pin, built-in 1.5V reference voltage, built-in 2.5V reference voltage;
- ADC voltage input range: 0~Vref;
- 4 conversion modes: single conversion, sequential scan continuous conversion, queue scanning continuous conversion, continuous conversion accumulation;
- Input channel voltage threshold monitoring;
- Software can configure ADC conversion rate;
- Built-in signal amplifier, can convert high impedance signal;
- Support on-chip peripherals to automatically trigger ADC conversion, effectively reducing chip power consumption and improving real-time conversion.

### 1.28 Digital-to-analog converter DAC

2-channel 12Bit 500Ksps DAC, can perform digital-to-analog conversion.

## 1.29 Analog comparator VC

Built-in 3-channel VC, chip pin voltage monitoring/comparison circuit. 16 configurable positive external input channels, 11 configurable negative external input channels; 4 internal negative input channels, including 1 internal temperature sensor voltage, 1 -channel built-in BGR 2.5V reference voltage, 1 channel 64-step resistor divider . VC output can be used for general-purpose timer TIM0/1/2/3 and programmable counting array PCA for capturing, gating, and external counting clock. An asynchronous interrupt can be generated according to the rising/falling edge to wake up the MCU from the low-power mode. Configurable software anti-shake function.

# 1.30 Low voltage detector LVD

Detect chip power supply voltage or chip pin voltage. 16-shift voltage monitoring values (1.8 - 3.3V). An asynchronous interrupt or reset can be generated based on the rising/falling edge. With hardware hysteresis circuit and configurable software anti-shake function.

LVD basic characteristics:

- 4 -channel monitoring sources, AVCC, PC13, PB08, PB07;
- 16-stage threshold voltage, 1.8-3.3V optional;
- 8 trigger conditions, combinations of high level, rising edge and falling edge;
- 2 trigger results, reset and interrupt;
- 8-stage filter configuration to prevent false triggering;
- With hysteresis function, strong anti-interference.



## 1.31 Operational Amplifier OPA

OPA0/1/2 modules can be flexibly configured and are suitable for simple filter and buffer applications. The OPA3/4 module can be used as a DAC buffer or configured as an operational amplifier.

# 1.32 Embedded debugging system

Embedded debugging solution, providing a full-featured real-time debugger, with standard mature Keil/IAR and other debugging and development software. Support 4 hard breakpoints and multiple soft breakpoints.

## 1.33 Programming mode

Two programming modes are supported: online programming and offline programming.

Support two programming protocols: ISP protocol, SWD protocol.

Support unified programming interface: ISP protocol and SWD protocol share SWD port.

When reset, the BOOT0 (PF11) pin is high, the chip works in ISP programming mode, and FLASH can be programmed through ISP protocol.

When reset, the BOOT0 (PF11) pin is low, the chip works in user mode, the chip executes the program code in FLASH, and the Flash can be programmed through the SWD protocol.

# 1.34 High security

Encrypted embedded debugging solution, providing a full-featured real-time debugger.



# 2 Product lineup

#### 2.1 Product name



A: -40-85 °C, industrial grade



# 2.2 Function

| Product name              |                                                     | HC32F072PATA       | HC32F072KATA                                 | HC32F072JATA                                       | HC32F072FAUA                               |  |  |
|---------------------------|-----------------------------------------------------|--------------------|----------------------------------------------|----------------------------------------------------|--------------------------------------------|--|--|
| Pin number                |                                                     | 100                | 64                                           | 48                                                 | 32                                         |  |  |
| GPIO p                    | in number                                           | 86                 | 50                                           | 36                                                 | 25                                         |  |  |
| CPU                       | Kernel                                              |                    | Cortex                                       | ( M0+                                              |                                            |  |  |
|                           | Frequency                                           | 48MHz              |                                              |                                                    |                                            |  |  |
| Supply range              | voltage                                             |                    | 1.8 ~                                        | 5.5V                                               |                                            |  |  |
| Tempe<br>range            | rature                                              |                    | -40 ~ 85°C                                   |                                                    |                                            |  |  |
| Debug                     | function                                            |                    | SWD debug interface                          |                                                    |                                            |  |  |
| Unique identif code       | e<br>ication                                        |                    | Sup                                          | port                                               |                                            |  |  |
| Comm<br>Interfa           | unication<br>ce                                     | LPUA<br>SPI<br>I2C | 0/1/2/3<br>RT0/1<br>0/1<br>0/1<br>0/1<br>0/1 | UARTO/1<br>LPUARTO/1<br>SPIO/1<br>I2CO/1<br>I2SO/1 | UARTO/1<br>LPUARTO<br>SPIO<br>I2CO<br>I2SO |  |  |
| Timer                     |                                                     |                    | General time<br>Advanced tir                 |                                                    |                                            |  |  |
| 12-bit conver             |                                                     | 24ch               | 23ch                                         | 17ch                                               | 11ch                                       |  |  |
| 12-bit<br>conver          |                                                     | 2ch                | 2ch                                          | 2ch                                                | 2ch                                        |  |  |
|                           | voltage                                             |                    | VC0                                          | /1/2                                               | I                                          |  |  |
| Operat<br>Amplif          | ional                                               | 5                  | 5                                            | 3                                                  | 1                                          |  |  |
| USB                       |                                                     |                    | Support                                      |                                                    |                                            |  |  |
| CAN                       |                                                     |                    | Sup                                          | port                                               |                                            |  |  |
|                           | terrupt                                             | 86                 | 50                                           | 36                                                 | 25                                         |  |  |
| Low vo                    | ltage<br>ion reset                                  |                    | 1                                            | L                                                  |                                            |  |  |
|                           | Internal<br>high-<br>speed<br>oscillator            |                    | RCH 4/8/16/22.12/24MHz                       |                                                    |                                            |  |  |
| Clock                     | Internal<br>low-speed<br>oscillator                 | RCL 32.8/38.4kHz   |                                              |                                                    |                                            |  |  |
| CIOCK                     | PLL                                                 |                    | 8~48                                         | BMHz                                               |                                            |  |  |
|                           | External<br>high-<br>speed<br>crystal<br>oscillator | 8~32MHz            |                                              |                                                    |                                            |  |  |
| buzzer                    |                                                     | Max 4ch            |                                              |                                                    |                                            |  |  |
| Flash security protection |                                                     | Support            |                                              |                                                    |                                            |  |  |
| RAM pa                    |                                                     |                    | Sup                                          | port                                               |                                            |  |  |



# 3 Pin configuration and function

# 3.1 Pin Configuration Diagram

#### HC32F072PATA



- In the application, it is necessary to set the unleaded IO pin of the package as input and enable the pull-up.
- Please refer to Pin function description for the IO not drawn out of this package.
- The BOOTO pin is used to control FLASH programming, see Module signal description for details.



#### HC32F072KATA



- In the application, it is necessary to set the unleaded IO pin of the package as input and enable the pull-up.
- Refer to Pin function description for details about the IOs that are not drawn out in this package.
- The BOOTO pin is used to control FLASH programming, see Module signal description for details.



## HC32F072JATA



- In the application, it is necessary to set the unleaded IO pin of the package as input and enable the pull-up.
- Refer to Pin function description for details about the IOs that are not drawn out in this package.
- The BOOTO pin is used to control FLASH programming, see Module signal description for details.



#### HC32F072FAUA



- Exposed Thermal Pad needs to be connected to DVSS.
- In the application, it is necessary to set the unleaded IO pin of the package as input and enable the pull-up.
- Refer to Pin function description for details about the IOs that are not drawn out in this package.
- The BOOT0 pin is used to control FLASH programming, see Module signal description for details.

Figure 3-1 Pin Configuration Diagram



# 3.2 Pin function description

| LQFP100 | LQFP64 | LQFP48 | QFN32 | NAME   | DIGITAL                                                             | ANALOG                                               |
|---------|--------|--------|-------|--------|---------------------------------------------------------------------|------------------------------------------------------|
| 1       |        |        |       | PE02   | PCA_ECI                                                             |                                                      |
| 2       |        |        |       | PE03   | PCA_CH0                                                             |                                                      |
| 3       |        |        |       | PE04   | PCA_CH1                                                             |                                                      |
| 4       |        |        |       | PE05   | PCA_CH2                                                             |                                                      |
| 5       |        |        |       | PE06   | PCA_CH3                                                             |                                                      |
| 6       | 1      | 1      | 1     | VCAP   |                                                                     |                                                      |
| 7       | 2      | 2      |       | PC13   | TIM3_CH1B<br>I2S0_SCK                                               | LVD0                                                 |
| 8       | 3      | 3      |       | PC14   | 1230_3610                                                           | XTLI                                                 |
| 9       | 4      | 4      |       | PC15   |                                                                     | XTLO                                                 |
| 10      |        |        |       | PF09   | TIM0_CHA                                                            |                                                      |
| 11      |        |        |       | PF10   | TIM0_CHB                                                            |                                                      |
| 12      | 5      | 5      | 2     | PF00   | I2C0_SDA<br>CRS_SYNC<br>UART1_TXD                                   | ХТНІ                                                 |
| 13      | 6      | 6      | 3     | PF01   | I2C0_SCL<br>UART1 RXD                                               | XTHO                                                 |
| 14      | 7      | 7      | 4     | RESETB |                                                                     |                                                      |
| 15      | 8      |        |       | PC00   | UART1_CTS<br>UART2_RTS<br>I2S0 MCK                                  | AIN10,<br>VC0_INP0<br>VC1_INN0                       |
| 16      | 9      |        |       | PC01   | TIM5_CHB<br>UART1_RTS<br>UART2_CTS<br>I2S0_SD                       | AIN11<br>VC0_INP1<br>VC1_INN1                        |
| 17      | 10     |        |       | PC02   | SPI1_MISO<br>UART2_RXD                                              | AIN12,<br>VC0_INP2<br>VC1_INN2                       |
| 18      | 11     |        |       | PC03   | SPI1_MOSI<br>UART2_TXD                                              | AIN13<br>VC0_INP3<br>VC1_INN3                        |
| 19      |        |        |       | PF02   |                                                                     |                                                      |
| 20      | 12     | 8      |       | AVSS   |                                                                     |                                                      |
| 21      | 13     | 9      | 5     | AVCC   |                                                                     |                                                      |
| 22      |        |        |       | PF03   |                                                                     |                                                      |
| 23      | 14     | 10     | 6     | PA00   | UART1_CTS LPUART1_TXD TIM0_ETR VC0_OUT TIM1_CHA TIM3_ETR TIM0_CHA   | AINO<br>VCO_INP4<br>VCO_INNO<br>VC1_INPO<br>VC1_INN4 |
| 24      | 15     | 11     | 7     | PA01   | UART1 RTS LPUART1 RXD TIM0_CHB TIM1_ETR TIM1_CHB HCLK_OUT SPI1_MOSI | AIN1<br>VC0_INP5<br>VC0_INN1<br>VC1_INP1<br>VC1_INN5 |
| 25      | 16     | 12     | 8     | PA02   | UART1_TXD<br>TIM0_CHA<br>VC1_OUT<br>TIM1_CHA<br>TIM2_CHA            | AIN2<br>VCO_INP6<br>VCO_INN2<br>VC1_INP2             |



| LQFP100 | LQFP64 | LQFP48 | QFN32 | NAME | DIGITAL                                                                           | ANALOG                                                             |
|---------|--------|--------|-------|------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------|
|         |        |        |       |      | PCLK_OUT                                                                          |                                                                    |
| 26      | 17     | 13     | 9     | PA03 | SPI1_MISO  UART1_RXD  TIM0_GATE  TIM1_CHB  TIM2_CHB  SPI1_CS  TIM3_CH1A  TIM5_CHA | AIN3<br>VC0_INP7<br>VC0_INN3<br>VC1_INP3                           |
| 27      | 18     |        |       | DVSS | _                                                                                 |                                                                    |
| 28      | 19     |        |       | DVCC |                                                                                   |                                                                    |
|         |        |        |       | PF04 |                                                                                   |                                                                    |
|         |        |        |       | PF05 |                                                                                   |                                                                    |
| 29      | 20     | 14     | 10    | PA04 | SPIO_CS UART1_TXD PCA_CH4 TIM2_ETR TIM5_CHA LVD_OUT TIM3_CH2B                     | AIN4 VC0_INP8 VC0_INN4 VC1_INP4 OP3_OUT DAC0_OUT                   |
| 30      | 21     | 15     | 11    | PA05 | SPIO_SCK TIMO_ETR PCA_ECI TIMO_CHA TIM5_CHB XTL_OUT XTH_OUT                       | AIN5 VC0_INP9 VC0_INN5 VC1_INP5 VC2_INP0 VC2_INN0 OP4_OUT DAC1_OUT |
| 31      | 22     | 16     | 12    | PA06 | SPIO_MISO PCA_CHO TIM3_BK TIM1_CHA VC0_OUT TIM3_GATE LPUARTO_CTS                  | AIN6<br>VC0_INP10<br>VC0_INN6<br>OP4_INN                           |
| 32      | 23     | 17     | 13    | PA07 | SPI0_MOSI PCA_CH1 HCLK_OUT TIM3_CH0B TIM2_CHA VC1_OUT TIM4_CHB                    | AIN7<br>VC0_INP11<br>VC0_INN7<br>OP4_INP                           |
| 33      | 24     |        |       | PC04 | LPUARTO_TXD<br>TIM2_ETR<br>IR_OUT<br>VC2_OUT<br>I2SO_WS                           | AIN14<br>VC0_INN8                                                  |
| 34      | 25     |        |       | PC05 | LPUARTO_RXD<br>TIM6_CHB<br>PCA_CH4<br>I2S0_SDIN                                   | AIN15<br>VC0_INN9<br>OP3_INN                                       |
| 35      | 26     | 18     | 14    | PB00 | PCA_CH2 TIM3_CH1B LPUART0_TXD TIM5_CHB RCH_OUT RCL_OUT PLL_OUT                    | AIN8<br>VC1_INN6<br>OP3_INP                                        |
| 36      | 27     | 19     | 15    | PB01 | PCA CH3 PCLK_OUT TIM3_CH2B TIM6_CHB LPUART0_RTS VC2_OUT TCLK_OUT                  | AIN9/EXVREF<br>VC1_INP6<br>VC1_INN7<br>VC2_INP1<br>VC2_INN1        |
| 37      | 28     | 20     | 16    | PB02 | PCA_ECI<br>LPUART1_TXD<br>TIM4_CHA                                                | AIN16,<br>VC1_INP7<br>VC1_INN8                                     |



|    |    | LQFP48 | QFN32 | NAME | DIGITAL                                                                 | ANALOG                                                 |
|----|----|--------|-------|------|-------------------------------------------------------------------------|--------------------------------------------------------|
|    |    |        |       |      | TIM1_BK<br>TIM0_BK<br>TIM2_BK                                           | OP2_INN                                                |
| 38 |    |        |       | PE07 | TIM3_ETR                                                                |                                                        |
| 39 |    |        |       | PE08 | TIM3_CH0B                                                               | OP2_OUT4                                               |
| 40 |    |        |       | PE09 | TIM3_CH0A                                                               | VC2_INP2<br>OP2_OUT3                                   |
| 41 |    |        |       | PE10 | TIM3_CH1B                                                               | VC2_INP3<br>OP2_OUT2                                   |
| 42 |    |        |       | PE11 | TIM3_CH1A                                                               | VC2 INP4<br>VC2 INN2<br>OP2_OUT1                       |
| 43 |    |        |       | PE12 | TIM3_CH2B<br>SPI0_CS<br>UART3_CTS                                       | OP1_OUT4                                               |
| 44 |    |        |       | PE13 | TIM3_CH2A<br>SPI0_SCK<br>UART3_RTS                                      | VC2_INP5<br>OP1_OUT3                                   |
| 45 |    |        |       | PE14 | TIM3_CH0B<br>SPI0_MISO<br>UART3_RXD                                     | VC2_INP6<br>OP1_OUT2                                   |
| 46 |    |        |       | PE15 | TIM3_BK<br>SPI0_MOSI<br>UART3_TXD                                       | AIN23,<br>VC2_INP7<br>VC2_INN3<br>OP1_OUT1             |
| 47 | 29 | 21     |       | PB10 | I2C1_SCL SPI1_SCK TIM1_CHA LPUARTO_TXD TIM3_CH1A LPUART1_RTS UART1_RTS  | AIN17,<br>VC1_INP8<br>OP2_INP                          |
| 48 | 30 | 22     |       | PB11 | I2C1_SDA TIM1_CHB LPUARTO_RXD TIM2_GATE TIM6_CHA LPUART1_CTS UART1_CTS  | AIN18,<br>VC2_INP8<br>VC2_INN4<br>OP2_OUT              |
| 49 | 31 | 23     |       | DVSS |                                                                         |                                                        |
| 50 | 32 | 24     | 17    | DVCC |                                                                         |                                                        |
| 51 | 33 | 25     |       | PB12 | SPI1_CS<br>TIM3_BK<br>LPUARTO_TXD<br>TIM0_BK<br>LPUARTO_RTS<br>TIM6_CHA | AIN19<br>VC1_INP9<br>OP1_INN                           |
| 52 | 34 | 26     |       | PB13 | SPI1_SCK I2C1_SCL TIM3_CH0B LPUART0_CTS TIM1_CHA TIM1_GATE TIM6_CHB     | AIN20<br>VC1_INP10<br>OP1_INP                          |
| 53 | 35 | 27     |       | PB14 | SPI1_MISO I2C1_SDA TIM3_CH1B TIM0_CHA LPUART0_RTS TIM1_BK               | AIN21,<br>VC1_INP11<br>VC2_INP9<br>VC2_INN5<br>OP1_OUT |
| 54 | 36 | 28     |       | PB15 | SPI1_MOSI<br>TIM3_CH2B<br>TIM0_CHB<br>TIM0_GATE<br>LPUART1_RXD          | AIN22,<br>OP0_INN                                      |
| 55 |    |        |       | PD08 | LPUARTO_TXD<br>I2S0_SCK                                                 | OP0_OUT4                                               |



| LQFP100 | LQFP64 | LQFP48 | QFN32 | NAME  | DIGITAL                                                          | ANALOG                            |
|---------|--------|--------|-------|-------|------------------------------------------------------------------|-----------------------------------|
| 56      |        |        |       | PD09  | LPUARTO_RXD<br>I2SO_MCK                                          | VC2_INP10<br>OP0_OUT3             |
| 57      |        |        |       | PD10  | LPUARTO_TXD<br>I2SO_SD                                           | VC2_INP11<br>VC2_INN6<br>OP0_OUT2 |
| 58      |        |        |       | PD11  | LPUARTO_CTS<br>I2SO_WS                                           | VC2_INP12<br>VC2_INN7<br>OP0_OUT1 |
| 59      |        |        |       | PD12  | LPUARTO_RTS<br>UART2_RTS                                         |                                   |
| 60      |        |        |       | PD13  | UART2_RXD<br>I2S0 SDIN                                           |                                   |
| 61      |        |        |       | PD14  | UART2_TXD                                                        |                                   |
| 62      |        |        |       | PD15  | CRS_SYNC<br>UART2 CTS                                            |                                   |
| 63      | 37     |        |       | PC06  | PCA_CHO<br>TIM4_CHA<br>TIM2_CHA<br>UART3_RXD<br>I2S1_SCK         | OP0_INP                           |
| 64      | 38     |        |       | PC07  | PCA_CH1<br>TIM5_CHA<br>TIM2_CHB<br>UART3_TXD<br>I2S1_MCK         | VC2_INP13<br>VC2_INN8<br>OP0_OUT  |
| 65      | 39     |        |       | PC08  | PCA_CH2<br>TIM6_CHA<br>TIM2_ETR<br>UART3_CTS<br>I2S1_SD          |                                   |
| 66      | 40     |        |       | PC09  | PCA_CH3<br>TIM4_CHB<br>TIM1_ETR<br>UART3_RTS<br>I2S1_WS          |                                   |
| 67      | 41     | 29     | 18    | PA08  | UARTO_TXD TIM3_CH0A CRS_SYNC CAN_STBY TIM1_GATE TIM4_CHA TIM3_BK |                                   |
| 68      | 42     | 30     | 19    | PA09  | UARTO_TXD TIM3_CH1A TIM0_BK I2C0_SCL HCLK_OUT TIM5_CHA           | СОМ0                              |
| 69      | 43     | 31     | 20    | PA10  | UARTO_RXD TIM3_CH2A TIM2_BK I2CO_SDA TIM2_GATE PCLK_OUT TIM6_CHA | COM1                              |
|         |        |        |       | PA11  | UARTO_CTS TIM3_GATE I2C1_SCL CAN_RX VC0_OUT SPI0_MISO TIM4_CHB   |                                   |
|         |        |        |       | PA12  | UARTO_RTS TIM3_ETR I2C1_SDA CAN_TX VC1_OUT SPI0_MOSI             |                                   |
| 70      | 44     | 32     | 21    | USBDM | _                                                                |                                   |



| LQFP100 | LQFP64 | LQFP48 | QFN32 | NAME     | DIGITAL                                                       | ANALOG                 |
|---------|--------|--------|-------|----------|---------------------------------------------------------------|------------------------|
| 71      | 45     | 33     | 22    | USBDP    |                                                               |                        |
| 72      | 46     | 34     | 23    | PA13     | IR_OUT UARTO_RXD LVD_OUT TIM3_ETR VC2_OUT                     | SWDIO                  |
| 73      |        |        |       | PF06     | I2C1_SCL<br>LPUART1_CTS<br>UART0_CTS                          |                        |
|         |        |        |       | PF07     | I2C1_SDA<br>LPUART1_RTS<br>UART0_RTS                          |                        |
| 74      | 47     | 35     |       | AVSS_USB |                                                               |                        |
| 75      | 48     | 36     | 24    | AVCC_USB |                                                               |                        |
| 76      | 49     | 37     | 25    | PA14     | UART1_TXD UART0_TXD TIM3_CH2A LVD_OUT RCH_OUT RCL_OUT PLL_OUT | SWCLK                  |
| 77      | 50     | 38     |       | PA15     | SPIO CS UART1 RXD LPUART1 RTS TIMO ETR TIMO CHA TIM3 CH1A     |                        |
| 78      | 51     |        |       | PC10     | LPUART1_TXD<br>LPUART0_TXD<br>PCA_CH2                         | COM4                   |
| 79      | 52     |        |       | PC11     | LPUART1_RXD<br>LPUART0_RXD<br>PCA_CH3                         | COM5                   |
| 80      | 53     |        |       | PC12     | LPUARTO_TXD<br>LPUART1_TXD<br>PCA_CH4                         | СОМ6                   |
| 81      |        |        |       | PD00     | CAN_RX<br>SPI1 CS                                             |                        |
| 82      |        |        |       | PD01     | CAN_TX<br>SPI1_SCK                                            |                        |
| 83      | 54     |        |       | PD02     | PCA_ECI<br>LPUARTO_RTS<br>TIM1_ETR                            | СОМ7                   |
| 84      |        |        |       | PD03     | UART1_CTS<br>SPI1_MISO<br>I2S1_SCK                            |                        |
| 85      |        |        |       | PD04     | UART1_RTS<br>SPI1_MOSI<br>I2S1_MCK                            |                        |
| 86      |        |        |       | PD05     | UART1_TXD<br>CAN_STBY<br>I2S1_SD                              |                        |
| 87      |        |        |       | PD06     | UART1_RXD<br>I2S1_WS                                          |                        |
| 88      |        |        |       | PD07     | UART1_TXD<br>I2S1_SDIN                                        |                        |
| 89      | 55     | 39     | 26    | PB03     | SPIO_SCK TIMO_CHB TIM1_GATE TIM3_CH0A XTL_OUT XTH_OUT         | VC1_INN9               |
| 90      | 56     | 40     | 27    | PB04     | SPIO_MISO PCA_CH0 TIM2_BK UARTO_CTS TIM2_GATE TIM3_CH0B       | VC0_INP12<br>VC1_INP12 |



|         |        | T      |       | T          | T =                                                             | T                      |
|---------|--------|--------|-------|------------|-----------------------------------------------------------------|------------------------|
| LQFP100 | LQFP64 | LQFP48 | QFN32 | NAME       | DIGITAL                                                         | ANALOG                 |
| 91      | 57     | 41     | 28    | PB05       | SPIO_MOSI<br>TIM1_BK<br>PCA_CH1<br>UARTO_RTS                    | VC0_INP13              |
| 92      | 58     | 42     | 29    | PB06       | I2CO_SCL<br>UARTO_TXD<br>TIM1_CHB<br>TIM0_CHA<br>TIM3_CH0A      | VC0_INP14<br>VC1_INP14 |
| 93      | 59     | 43     |       | PB07       | I2CO_SDA<br>UARTO_RXD<br>TIM2_CHB<br>LPUART1_CTS<br>TIM0_CHB    | VC1_INP15<br>LVD2      |
| 94      | 60     | 44     | 30    | BOOT0/PF11 |                                                                 |                        |
| 95      | 61     | 45     | 31    | PB08       | I2CO_SCL TIM1_CHA CAN_RX TIM2_CHA TIM0_GATE TIM3_CH2A UART0_TXD | LVD1                   |
| 96      | 62     | 46     | 32    | PB09       | I2CO_SDA IR_OUT SPI1_CS TIM2_CHA CAN_TX TIM2_CHB UART0_RXD      |                        |
| 97      |        |        |       | PE00       | TIM1_CHA                                                        |                        |
| 98      |        |        |       | PE01       | TIM2_CHA                                                        |                        |
| 99      | 63     | 47     |       | DVSS       |                                                                 |                        |
| 100     | 64     | 48     |       | DVCC       |                                                                 |                        |



The digital function of each pin is controlled by the PSEL bit field, as shown in the table below.

|      | PxSEL     |             |             |             |             |             |             |  |  |  |
|------|-----------|-------------|-------------|-------------|-------------|-------------|-------------|--|--|--|
| 0    | 1         | 2           | 3           | 4           | 5           | 6           | 7           |  |  |  |
| PA00 | UART1_CTS | LPUART1_TXD | TIM0_ETR    | VC0_OUT     | TIM1_CHA    | TIM3_ETR    | TIM0_CHA    |  |  |  |
| PA01 | UART1_RTS | LPUART1_RXD | TIM0_CHB    | TIM1_ETR    | TIM1_CHB    | HCLK_OUT    | SPI1_MOSI   |  |  |  |
| PA02 | UART1_TXD | TIM0_CHA    | VC1_OUT     | TIM1_CHA    | TIM2_CHA    | PCLK_OUT    | SPI1_MISO   |  |  |  |
| PA03 | UART1_RXD | TIM0_GATE   | TIM1_CHB    | TIM2_CHB    | SPI1_CS     | TIM3_CH1A   | TIM5_CHA    |  |  |  |
| PA04 | SPI0_CS   | UART1_TXD   | PCA_CH4     | TIM2_ETR    | TIM5_CHA    | LVD_OUT     | TIM3_CH2B   |  |  |  |
| PA05 | SPI0_SCK  | TIM0_ETR    | PCA_ECI     | TIM0_CHA    | TIM5_CHB    | XTL_OUT     | XTH_OUT     |  |  |  |
| PA06 | SPI0_MISO | PCA_CH0     | TIM3_BK     | TIM1_CHA    | VC0_OUT     | TIM3_GATE   | LPUARTO_CTS |  |  |  |
| PA07 | SPI0_MOSI | PCA_CH1     | HCLK_OUT    | TIM3_CH0B   | TIM2_CHA    | VC1_OUT     | TIM4_CHB    |  |  |  |
| PA08 | UART0_TXD | TIM3_CH0A   | CRS_SYNC    | CAN_STBY    | TIM1_GATE   | TIM4_CHA    | TIM3_BK     |  |  |  |
| PA09 | UART0_TXD | TIM3_CH1A   | TIM0_BK     | I2C0_SCL    |             | HCLK_OUT    | TIM5_CHA    |  |  |  |
| PA10 | UARTO_RXD | TIM3_CH2A   | TIM2_BK     | I2C0_SDA    | TIM2_GATE   | PCLK_OUT    | TIM6_CHA    |  |  |  |
| PA11 | UARTO_CTS | TIM3_GATE   | I2C1_SCL    | CAN_RX      | VC0_OUT     | SPI0_MISO   | TIM4_CHB    |  |  |  |
| PA12 | UARTO_RTS | TIM3_ETR    | I2C1_SDA    | CAN_TX      | VC1_OUT     | SPI0_MOSI   |             |  |  |  |
| PA13 | IR_OUT    | UARTO_RXD   | LVD_OUT     | TIM3_ETR    |             |             | VC2_OUT     |  |  |  |
| PA14 | UART1_TXD | UART0_TXD   | TIM3_CH2A   | LVD_OUT     | RCH_OUT     | RCL_OUT     | PLL_OUT     |  |  |  |
| PA15 | SPI0_CS   | UART1_RXD   | LPUART1_RTS | TIM0_ETR    | TIM0_CHA    | TIM3_CH1A   |             |  |  |  |
| PB00 | PCA_CH2   | TIM3_CH1B   | LPUARTO_TXD | TIM5_CHB    | RCH_OUT     | RCL_OUT     | PLL_OUT     |  |  |  |
| PB01 | PCA_CH3   | PCLK_OUT    | TIM3_CH2B   | TIM6_CHB    | LPUARTO_RTS | VC2_OUT     | TCLK_OUT    |  |  |  |
| PB02 |           | PCA_ECI     | LPUART1_TXD | TIM4_CHA    | TIM1_BK     | TIM0_BK     | TIM2_BK     |  |  |  |
| PB03 | SPI0_SCK  | TIM0_CHB    | TIM1_GATE   | TIM3_CH0A   |             | XTL_OUT     | XTH_OUT     |  |  |  |
| PB04 | SPI0_MISO | PCA_CH0     | TIM2_BK     | UARTO_CTS   | TIM2_GATE   | TIM3_CH0B   |             |  |  |  |
| PB05 | SPI0_MOSI |             | TIM1_BK     | PCA_CH1     |             |             | UARTO_RTS   |  |  |  |
| PB06 | I2C0_SCL  | UARTO_TXD   | TIM1_CHB    | TIM0_CHA    |             | TIM3_CH0A   |             |  |  |  |
| PB07 | I2C0_SDA  | UARTO_RXD   | TIM2_CHB    | LPUART1_CTS | TIM0_CHB    |             |             |  |  |  |
| PB08 | I2C0_SCL  | TIM1_CHA    | CAN_RX      | TIM2_CHA    | TIM0_GATE   | TIM3_CH2A   | UARTO_TXD   |  |  |  |
| PB09 | I2C0_SDA  | IR_OUT      | SPI1_CS     | TIM2_CHA    | CAN_TX      | TIM2_CHB    | UARTO_RXD   |  |  |  |
| PB10 | I2C1_SCL  | SPI1_SCK    | TIM1_CHA    | LPUARTO_TXD | TIM3_CH1A   | LPUART1_RTS | UART1_RTS   |  |  |  |
| PB11 | I2C1_SDA  | TIM1_CHB    | LPUARTO_RXD | TIM2_GATE   | TIM6_CHA    | LPUART1_CTS | UART1_CTS   |  |  |  |
| PB12 | SPI1_CS   | TIM3_BK     | LPUARTO_TXD | TIM0_BK     |             | LPUARTO_RTS | TIM6_CHA    |  |  |  |
| PB13 | SPI1_SCK  | I2C1_SCL    | TIM3_CH0B   | LPUARTO_CTS | TIM1_CHA    | TIM1_GATE   | TIM6_CHB    |  |  |  |
| PB14 | SPI1_MISO | I2C1_SDA    | TIM3_CH1B   | TIM0_CHA    |             | LPUARTO_RTS | TIM1_BK     |  |  |  |
| PB15 | SPI1_MOSI | TIM3_CH2B   | TIM0_CHB    | TIM0_GATE   |             |             | LPUART1_RXD |  |  |  |
| PC00 |           |             | UART1_CTS   | UART2_RTS   | I2S0_MCK    |             |             |  |  |  |
| PC01 |           | TIM5_CHB    | UART1_RTS   |             | 12S0_SD     | UART2_CTS   |             |  |  |  |
| PC02 | SPI1_MISO |             |             | UART2_RXD   |             |             |             |  |  |  |
| PC03 | SPI1_MOSI |             |             |             | UART2_TXD   |             |             |  |  |  |



|      | PxSEL       |             |           |           |           |           |   |  |  |  |
|------|-------------|-------------|-----------|-----------|-----------|-----------|---|--|--|--|
| 0    | 1           | 2           | 3         | 4         | 5         | 6         | 7 |  |  |  |
| PC04 | LPUARTO_TXD | TIM2_ETR    | IR_OUT    | VC2_OUT   | 12S0_WS   |           |   |  |  |  |
| PC05 | LPUARTO_RXD | TIM6_CHB    | PCA_CH4   |           | I2S0_SDIN |           |   |  |  |  |
| PC06 | PCA_CH0     | TIM4_CHA    | TIM2_CHA  |           | I2S1_SCK  | UART3_RXD |   |  |  |  |
| PC07 | PCA_CH1     | TIM5_CHA    | TIM2_CHB  |           | I2S1_MCK  | UART3_TXD |   |  |  |  |
| PC08 | PCA_CH2     | TIM6_CHA    | TIM2_ETR  |           | I2S1_SD   | UART3_CTS |   |  |  |  |
| PC09 | PCA_CH3     | TIM4_CHB    | TIM1_ETR  |           | I2S1_WS   | UART3_RTS |   |  |  |  |
| PC10 | LPUART1_TXD | LPUARTO_TXD | PCA_CH2   |           |           |           |   |  |  |  |
| PC11 | LPUART1_RXD | LPUARTO_RXD | PCA_CH3   |           |           |           |   |  |  |  |
| PC12 | LPUARTO_TXD | LPUART1_TXD | PCA_CH4   |           |           |           |   |  |  |  |
| PC13 |             |             | TIM3_CH1B |           | I2S0_SCK  |           |   |  |  |  |
| PC14 |             |             |           |           |           |           |   |  |  |  |
| PC15 |             |             |           |           |           |           |   |  |  |  |
| PD00 | CAN_RX      | SPI1_CS     |           |           |           |           |   |  |  |  |
| PD01 | CAN_TX      | SPI1_SCK    |           |           |           |           |   |  |  |  |
| PD02 | PCA_ECI     | LPUARTO_RTS | TIM1_ETR  |           |           |           |   |  |  |  |
| PD03 | UART1_CTS   | SPI1_MISO   |           | I2S1_SCK  |           |           |   |  |  |  |
| PD04 | UART1_RTS   | SPI1_MOSI   |           | I2S1_MCK  |           |           |   |  |  |  |
| PD05 | UART1_TXD   |             | CAN_STBY  | 12S1_SD   |           |           |   |  |  |  |
| PD06 | UART1_RXD   |             |           | 12S1_WS   |           |           |   |  |  |  |
| PD07 | UART1_TXD   |             |           | I2S1_SDIN |           |           |   |  |  |  |
| PD08 | LPUARTO_TXD | I2S0_SCK    |           |           |           |           |   |  |  |  |
| PD09 | LPUARTO_RXD | I2S0_MCK    |           |           |           |           |   |  |  |  |
| PD10 | LPUARTO_TXD | 12S0_SD     |           |           |           |           |   |  |  |  |
| PD11 | LPUARTO_CTS | 12S0_WS     |           |           |           |           |   |  |  |  |
| PD12 | LPUARTO_RTS | UART2_RTS   |           |           |           |           |   |  |  |  |
| PD13 | UART2_RXD   | I2S0_SDIN   |           |           |           |           |   |  |  |  |
| PD14 | UART2_TXD   |             |           |           |           |           |   |  |  |  |
| PD15 | CRS_SYNC    | UART2_CTS   |           |           |           |           |   |  |  |  |
| PE00 | TIM1_CHA    |             |           |           |           |           |   |  |  |  |
| PE01 | TIM2_CHA    |             |           |           |           |           |   |  |  |  |
| PE02 | PCA_ECI     |             |           |           |           |           |   |  |  |  |
| PE03 | PCA_CH0     |             |           |           |           |           |   |  |  |  |
| PE04 | PCA_CH1     |             |           |           |           |           |   |  |  |  |
| PE05 | PCA_CH2     |             |           |           |           |           |   |  |  |  |
| PE06 | PCA_CH3     |             |           |           |           |           |   |  |  |  |
| PE07 | TIM3_ETR    |             |           |           |           |           |   |  |  |  |
| PE08 | TIM3_CH0B   |             |           |           |           |           |   |  |  |  |



|      | PxSEL     |             |           |   |   |   |   |  |  |  |
|------|-----------|-------------|-----------|---|---|---|---|--|--|--|
| 0    | 1         | 2           | 3         | 4 | 5 | 6 | 7 |  |  |  |
| PE09 | TIM3_CH0A |             |           |   |   |   |   |  |  |  |
| PE10 | TIM3_CH1B |             |           |   |   |   |   |  |  |  |
| PE11 | TIM3_CH1A |             |           |   |   |   |   |  |  |  |
| PE12 | TIM3_CH2B | SPIO_CS     | UART3_CTS |   |   |   |   |  |  |  |
| PE13 | TIM3_CH2A | SPI0_SCK    | UART3_RTS |   |   |   |   |  |  |  |
| PE14 | TIM3_CH0B | SPI0_MISO   | UART3_RXD |   |   |   |   |  |  |  |
| PE15 | TIM3_BK   | SPI0_MOSI   | UART3_TXD |   |   |   |   |  |  |  |
| PF00 | I2C0_SDA  | CRS_SYNC    | UART1_TXD |   |   |   |   |  |  |  |
| PF01 | I2C0_SCL  |             | UART1_RXD |   |   |   |   |  |  |  |
| PF02 |           |             |           |   |   |   |   |  |  |  |
| PF03 |           |             |           |   |   |   |   |  |  |  |
| PF04 |           |             |           |   |   |   |   |  |  |  |
| PF05 |           |             |           |   |   |   |   |  |  |  |
| PF06 | I2C1_SCL  | LPUART1_CTS | UARTO_CTS |   |   |   |   |  |  |  |
| PF07 | I2C1_SDA  | LPUART1_RTS | UARTO_RTS |   |   |   |   |  |  |  |
| PF09 | TIM0_CHA  |             |           |   |   |   |   |  |  |  |
| PF10 | TIM0_CHB  |             |           |   |   |   |   |  |  |  |
| PF11 |           |             |           |   |   |   |   |  |  |  |



# 3.3 Module signal description

Table 3-1 Module signal description

| Modules            | Pin name     | Description                                                                                                                                                                                                                                                                                                   |
|--------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                    | DVCC         | Digital power supply                                                                                                                                                                                                                                                                                          |
|                    | AVCC         | Analog power                                                                                                                                                                                                                                                                                                  |
|                    | DVSS         | Digitally                                                                                                                                                                                                                                                                                                     |
| Power supply       | AVSS         | Analog ground                                                                                                                                                                                                                                                                                                 |
|                    | AVCC_USB     | USB module power supply (not greater than 3.6V, see Electrical characteristics for details)                                                                                                                                                                                                                   |
|                    | AVSS_USB     | USB module ground                                                                                                                                                                                                                                                                                             |
|                    | VCAP         | LDO core power output (only for internal circuit use, external decoupling capacitor no less than 1uF is required)                                                                                                                                                                                             |
| ISP                | воото        | When reset, the BOOT0 (PF11) pin is high, the chip works in ISP programming mode, and FLASH can be programmed using the ISP protocol; When reset, the BOOT0 (PF11) pin is low, the chip works in user mode, the chip executes the program code in the FLASH, and the Flash can be programmed through the SWD. |
| ADC                | AIN0~AIN35   | ADC input channel 0-35                                                                                                                                                                                                                                                                                        |
| ADC                | ADC_VREF     | ADC external reference voltage                                                                                                                                                                                                                                                                                |
|                    | VCIN0~VCIN15 | VC input 0-15                                                                                                                                                                                                                                                                                                 |
| VC                 | VC0_OUT      | VC0 comparison output                                                                                                                                                                                                                                                                                         |
| VC                 | VC1_OUT      | VC1 comparison output                                                                                                                                                                                                                                                                                         |
|                    | VC2_OUT      | VC2 comparison output                                                                                                                                                                                                                                                                                         |
|                    | LVDIN0       | Voltage detection input 0                                                                                                                                                                                                                                                                                     |
| LVD                | LVDIN1       | Voltage detection input 1                                                                                                                                                                                                                                                                                     |
| LVD                | LVDIN2       | Voltage detection input 2                                                                                                                                                                                                                                                                                     |
|                    | LVD_OUT      | Voltage detection output                                                                                                                                                                                                                                                                                      |
|                    | OPx_INN      | OPA negative input                                                                                                                                                                                                                                                                                            |
| OPA<br>x=0,1,2,3,4 | OPx_INP      | OPA positive input                                                                                                                                                                                                                                                                                            |
|                    | OPx_OUTy     | OPA output                                                                                                                                                                                                                                                                                                    |
|                    | UARTx_TXD    | UARTx data transmitter                                                                                                                                                                                                                                                                                        |
| UART               | UARTx_RXD    | UARTx data receiver                                                                                                                                                                                                                                                                                           |
| x=0,1,2,3          | UARTx_CTS    | UARTx CTS                                                                                                                                                                                                                                                                                                     |
|                    | UARTx_RTS    | UARTx RTS                                                                                                                                                                                                                                                                                                     |
|                    | LPUARTx_TXD  | LPUART data transmitter                                                                                                                                                                                                                                                                                       |
| LPUART             | LPUARTx_RXD  | LPUART data receiver                                                                                                                                                                                                                                                                                          |
| x=0,1              | LPUARTx_CTS  | LPUART CTS                                                                                                                                                                                                                                                                                                    |
|                    | LPUARTx_RTS  | LPUART RTS                                                                                                                                                                                                                                                                                                    |
|                    | I2Sx_CK      | I2S module clock signal                                                                                                                                                                                                                                                                                       |
| I2Sx<br>x=0,1      | I2Sx_WS      | I2S module word selection signal                                                                                                                                                                                                                                                                              |
| -,                 | I2Sx_MCK     | I2S module master mode clock output                                                                                                                                                                                                                                                                           |



| Modules                            | Pin name  | Description                                        |
|------------------------------------|-----------|----------------------------------------------------|
|                                    | I2Sx_SD   | I2S module data input and output                   |
| LICD                               | USB_DP    | USB signal                                         |
| USB                                | USB_DM    | USB signal                                         |
|                                    | CAN_TX    | CAN TX output signal                               |
| CAN                                | CAN_RX    | CAN RX input signal                                |
|                                    | CAN_STBY  | CAN STBY signal                                    |
| CTS                                | CTS_SYNC  | CTS external synchronization signal                |
|                                    | SPIx_MISO | SPI module host input and slave output data signal |
| SPI                                | SPIx_MOSI | SPI module master output slave input data signal   |
| x=0,1                              | SPIx_SCK  | SPI module clock signal                            |
|                                    | SPIx_CS   | SPI chip select                                    |
| I2C                                | I2Cx_SDA  | I2C module data signal                             |
| x=0,1                              | I2Cx_SCL  | I2C module clock signal                            |
|                                    | TIMx_CHA  | Timer capture input compare output A               |
| Universal timer<br>TIMx<br>x=0,1,2 | TIMx_CHB  | Timer's capture input compare output B             |
|                                    | TIMx_ETR  | Timer's external count input signal                |
|                                    | TIMx_GATE | Timer gate signal                                  |
|                                    | TIM3_CHyA | Timer capture input compare output A               |
| Universal timer                    | TIM3_CHyB | Timer's capture input compare output B             |
| TIMx<br>x=0,1,2                    | TIM3_ETR  | Timer's external count input signal                |
|                                    | TIM3_GATE | Timer gate signal                                  |
|                                    | PCA_ECI   | External clock input signal                        |
|                                    | PCA_CH0   | Capture input/comparison output/PWM output 0       |
| Programmable                       | PCA_CH1   | Capture input/comparison output/PWM output 1       |
| counting array<br>PCA              | PCA_CH2   | Capture input/comparison output/PWM output 2       |
|                                    | PCA_CH3   | Capture input/comparison output/PWM output 3       |
|                                    | PCA_CH4   | Capture input/comparison output/PWM output 4       |
|                                    | TIM4_CHA  | Advanced Timer4 compare output/capture input A     |
|                                    | TIM4_CHB  | Advanced Timer4 compare output/capture input B     |
| Advanced Timer                     | TIM5_CHA  | Advanced Timer5 compare output/capture input A     |
|                                    | TIM5_CHB  | Advanced Timer5 compare output/capture input B     |
|                                    | TIM6_CHA  | Advanced Timer6 compare output/capture input A     |
|                                    | TIM6_CHB  | Advanced Timer6 compare output/capture input B     |

#### Note:

 The IO port is reset to the input high impedance state, and the sleep mode and deep sleep mode maintain the previous port state.



# 4 Functional block diagram





## 5 Storage area map





| 0x2000_4000 | Кеер                             |  |
|-------------|----------------------------------|--|
|             | SRAM<br>(16KByte)                |  |
| 0x2000_0000 |                                  |  |
|             |                                  |  |
|             | Кеер                             |  |
| 0x0002_0000 |                                  |  |
| 0x0002_0000 |                                  |  |
|             |                                  |  |
|             | Main flash<br>area<br>(128KByte) |  |
|             |                                  |  |
| 0×0000_0000 |                                  |  |



# 6 Typical application circuit diagram



#### Note:

- AVCC and DVCC voltage must be the same.
- When supplying power to AVCC\_USB, the voltage of AVCC and DVCC should not be less than AVCC\_USB.
- When the USB function is not used, the AVCC\_USB pin is recommended to be left floating or grounded.
- Each power supply needs a decoupling capacitor, which should be as close as possible to the corresponding power supply pin.



#### 7 Electrical characteristics

#### 7.1 Test Conditions

Unless otherwise specified, all voltages are based on VSS.

#### 7.1.1 Minimum and maximum values

Unless otherwise specified, all minimum and maximum values will be in the worst environment through the test performed on 100% of the products in the production line at ambient temperature  $T_A=25$ °C and  $T_A=T_A$ max ( $T_A$ max matches the selected temperature range) Guaranteed over temperature, supply voltage, and clock frequency.

The notes at the bottom of each table indicate data obtained through comprehensive evaluation, design simulation and/or process characteristics, and will not be tested on the production line; on the basis of comprehensive evaluation, the minimum and maximum values are after sample testing. Take the average value and add or subtract three times the standard distribution (mean  $\pm$  3 $\Sigma$ ).

#### 7.1.2 Typical value

Unless otherwise specified, typical data is based on  $T_A=25$ °C and VCC=3.3V (1.8V  $\leq$  VCC  $\leq$  5.5V voltage range). These data are only used for design guidance and not tested.

The typical ADC accuracy value is obtained by sampling a standard batch and testing under all temperature ranges. The error of 95% of the products is less than or equal to the given value (average  $\pm$  2 $\Sigma$ ).



### 7.2 Absolute maximum ratings

If the load on the device exceeds the value given in the "Absolute Maximum Ratings" list, it may cause permanent damage to the device. This only gives the maximum load that can be withstood, and does not mean that the functional operation of the device under this condition is correct. Long-term operation of the device under the maximum condition will affect the reliability of the device.

**Minimum** Maximum **Symbol Description** Unit Value Value External main supply voltage (includes AVCC and V VCC - VSS -0.3 5.5 DVCC)(1) ٧ ٧ AVCC USB USB module supply voltage(2) 3.0 3.6 VIN Input voltage on other pins(3) VSS-0.3 VCC + 0.3٧ Voltage difference between different power | AVCCx | 50 mV supply pins | VSSx - VSS | Voltage difference between different ground pins 50 mV ESD electrostatic discharge voltage (human body Refer to absolute maximum ٧ V<sub>ESD</sub>(HBM) model) electrical parameters

**Table 7-1 Voltage Characteristics** 

- 1. All power (DVCC, AVCC) and ground (DVSS, AVSS) pins must always be connected to the external power supply system within the allowable range.
- 2. AVCC USB cannot be higher than AVCC/DVCC 0.3V.
- 3. I<sub>INJ</sub> (PIN) must not exceed its limit, which means that V<sub>IN</sub> does not exceed its maximum value. If it cannot be guaranteed that V<sub>IN</sub> does not exceed its maximum value, it is also necessary to ensure that the external limit I<sub>INJ</sub>(PIN) does not exceed its maximum value. When V<sub>IN</sub> >VCC, there is a forward injection current; when V<sub>IN</sub> <VSS, there is a reverse injection current.

| Symbol                       | Description                                                             | Max <sup>(1)</sup> | Unit |
|------------------------------|-------------------------------------------------------------------------|--------------------|------|
| IVCC                         | The total current (supply current) through the DVCC/AVCC power cord (1) | 300                | mA   |
| IVSS                         | The total current through the VSS ground wire (outflow current) (1)     | 300                | mA   |
| 110                          | Output sink current on any I/O and control pin                          |                    | mA   |
| IIO                          | Output current on any I/O and control pin                               | -25                | mA   |
|                              | Injection current of RESETB pin                                         | +/-5               | mA   |
| IINJ(PIN) <sup>(2) (3)</sup> | Injection current of XTHI pin of XTH and XTLI pin of XTL                | +/-5               | mA   |
|                              | Injection current of other pins (4)                                     | +/-5               | mA   |
| ∑IINJ(PIN) (2)               | Total injection current on all I/O and control pins (4)                 | +/-25              | mA   |

**Table 7-2 Voltage Characteristics** 

- 1. All power (DVCC, AVCC) and ground (DVSS, AVSS) pins must always be connected to the external power supply system within the allowable range.
- 2.  $I_{INJ\ (PIN)}$  must not exceed its limit, which means that  $V_{IN}$  does not exceed its maximum value. If it cannot be guaranteed that  $V_{IN}$  does not exceed its maximum value, it is also necessary to ensure that the external limit  $I_{INJ\ (PIN)}$  does not exceed its maximum value. When  $V_{IN}$  >VCC, there is a forward injection current; when  $V_{IN}$  <VSS, there is a reverse injection current.
- 3. The reverse injection current will interfere with the analog performance of the device.
- 4. When several I/O ports have injection current at the same time, the maximum value of  $\sum I_{INJ(PIN)}$  is the sum of the instantaneous absolute value of the forward injection current and the reverse injection current. This result is based on the characteristics of the maximum  $\sum I_{INJ(PIN)}$  on the 4 I/O ports of the device.



#### Table 7-3 temperature characteristics

| Symbol           | Description                  | Numerical Value | Unit |
|------------------|------------------------------|-----------------|------|
| T <sub>STG</sub> | Storage temperature range    | -65 ~ + 150     | °C   |
| Tj               | Maximum junction temperature | 105             | °C   |



## 7.3 Operating conditions

## 7.3.1 General working conditions

**Table 7-4 General Operating Conditions** 

| Symbol                                                                                                                                                                                                                                                                                                                                                                                                                             | Parameter                       | Conditions      | Minimum<br>Value | Maximu<br>m Value                          | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------|------------------|--------------------------------------------|------|
| f <sub>HCLK</sub>                                                                                                                                                                                                                                                                                                                                                                                                                  | Internal AHB clock frequency    |                 | 0                | 48                                         | MHz  |
| f <sub>PCLK0</sub>                                                                                                                                                                                                                                                                                                                                                                                                                 | frequency                       |                 | 0                | 48                                         | MHz  |
| f <sub>PCLK1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                 | frequency                       |                 | 0                | 48                                         | MHz  |
| DVCC                                                                                                                                                                                                                                                                                                                                                                                                                               | part                            | AVCC LISB-OV    | 1.8              | 5.5                                        | V    |
| AVCC <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                | voltage                         | AVCC_USB=UV     | 1.8              | 5.5                                        | V    |
| DVCC                                                                                                                                                                                                                                                                                                                                                                                                                               | Working voltage of digital part | W/CC 116B~ 3 W/ | AVCC_USB         | 5.5                                        | V    |
| AVCC <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                | Analog part working voltage     | AVCC_03b>3.0V   | AVCC_USB         | 5.5                                        | V    |
| AVCC_USB                                                                                                                                                                                                                                                                                                                                                                                                                           | voltage                         |                 | 3.0              | 3.6                                        | V    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                    | T <sub>A</sub> =85°C            | LQFP100         |                  | 48<br>48<br>48<br>5.5<br>5.5<br>5.5<br>5.5 | mW   |
| fHCLK Internal AHB clock frequency 0  fPCLK0 Internal APB0 clock frequency 0  fPCLK1 Internal APB1 clock frequency 0  DVCC Working voltage of digital part Analog part working voltage 0  DVCC Working voltage of digital part Analog part working voltage AVCC_USB=0V  AVCC_1 Analog part working voltage of digital part Analog part working voltage AVCC_USB>3.0V  AVCC_USB USB module supply voltage Power dissipation LOEP100 |                                 | 455             | mW               |                                            |      |
| ΓD                                                                                                                                                                                                                                                                                                                                                                                                                                 | T <sub>A</sub> =85°C            | LQFP48          |                  | 364                                        | mW   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                 | QFN32           |                  | 526                                        | mW   |
| т.                                                                                                                                                                                                                                                                                                                                                                                                                                 | Ambient temperature             |                 | -40              | 85                                         | °C   |
| IA                                                                                                                                                                                                                                                                                                                                                                                                                                 | Ambient temperature             |                 | -40              | 105                                        | °C   |
| Тј                                                                                                                                                                                                                                                                                                                                                                                                                                 | '                               |                 | -40              | 105                                        | °C   |

- 1. AVCC and DVCC voltage must be the same.
- 2. In a state of lower power dissipation, as long as  $T_J$  does not exceed  $T_{Jmax}$ ,  $T_A$  can be extended to this range.

#### 7.3.2 Working conditions at power-up and power-down

Table 7-5 Power-up and power-down operating conditions

| Symbol           | Parameter        | Conditions | Minimum<br>Value | Maximum<br>Value | Unit |
|------------------|------------------|------------|------------------|------------------|------|
| t <sub>Vcc</sub> | VCC rising rate  |            | 0                | 5                | V/µs |
| tvcc             | VCC falling rate |            | 10               | 5                | V/µs |



### 7.3.3 Embedded reset and LVD module features



Guaranteed by design, not tested in production. Figure 7-1 POR/Brown Out Diagram

Table 7-6 POR/Brown Out

| Symbol | Parameter                                                                         | Conditions | Minimum<br>Value | Typical<br>Value | Maximum<br>Value | Unit |
|--------|-----------------------------------------------------------------------------------|------------|------------------|------------------|------------------|------|
| Vpor   | POR release voltage (power-on process) BOR detection voltage (power-down process) |            | 1.45             | 1.50             | 1.65             | V    |



**Table 7-7 LVD module characteristics** 

| Symbol    | Parameter                    | Conditions                                                                                                                                                                                                                                                                                                            | Minimum<br>Value                                                                                             | Typical<br>Value                                                                                             | Maximum<br>Value                                                                                             | Unit |
|-----------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------|
| Vex       | External input voltage range |                                                                                                                                                                                                                                                                                                                       | 0                                                                                                            |                                                                                                              | VCC                                                                                                          | ٧    |
| Vlevel    | Detection threshold          | LVD_CR.VTDS=0000 LVD_CR.VTDS =0001 LVD_CR.VTDS =0010 LVD_CR.VTDS =0011 LVD_CR.VTDS =0100 LVD_CR.VTDS=0101 LVD_CR.VTDS=0110 LVD_CR.VTDS=0111 LVD_CR.VTDS=1000 LVD_CR.VTDS=1001 LVD_CR.VTDS=1010 LVD_CR.VTDS=1011 LVD_CR.VTDS=1011 LVD_CR.VTDS=1110 LVD_CR.VTDS=1110 LVD_CR.VTDS=1110 LVD_CR.VTDS=1110 LVD_CR.VTDS=1111 | 1.7<br>1.8<br>1.9<br>2.0<br>2.1<br>2.2<br>2.3<br>2.4<br>2.5<br>2.6<br>2.7<br>2.8<br>2.9<br>3.0<br>3.1<br>3.2 | 1.8<br>1.9<br>2.0<br>2.1<br>2.2<br>2.3<br>2.4<br>2.5<br>2.6<br>2.7<br>2.8<br>2.9<br>3.0<br>3.1<br>3.2<br>3.3 | 1.9<br>2.0<br>2.1<br>2.2<br>2.3<br>2.4<br>2.5<br>2.6<br>2.7<br>2.8<br>2.9<br>3.0<br>3.1<br>3.2<br>3.3<br>3.4 | V    |
| Icomp     | Power consumption            |                                                                                                                                                                                                                                                                                                                       |                                                                                                              | 0.12                                                                                                         |                                                                                                              | μΑ   |
| Tresponse | Response time                |                                                                                                                                                                                                                                                                                                                       |                                                                                                              | 80                                                                                                           |                                                                                                              | μs   |
| Tsetup    | Establishment time           |                                                                                                                                                                                                                                                                                                                       |                                                                                                              | 400                                                                                                          |                                                                                                              | μs   |
| Vhyste    | Hysteresis voltage           |                                                                                                                                                                                                                                                                                                                       |                                                                                                              | 40                                                                                                           |                                                                                                              | mV   |
| Tfilter   | Filter time                  | LVD_debounce = 000<br>LVD_debounce = 001<br>LVD_debounce = 010<br>LVD_debounce = 100<br>LVD_debounce = 101<br>LVD_debounce = 110<br>LVD_debounce = 111                                                                                                                                                                |                                                                                                              | 7<br>14<br>28<br>112<br>450<br>1800<br>7200<br>28800                                                         |                                                                                                              | μς   |



### 7.3.4 Built-in reference voltage

| Symbol             | Parameter                                  | Conditions                 | Minimum<br>Value | Typical<br>Value | Maximum<br>Value | Unit             |
|--------------------|--------------------------------------------|----------------------------|------------------|------------------|------------------|------------------|
| V <sub>REF25</sub> | Internal 2.5V Reference Voltage            | Room temperature 25°C 3.3V | 2.475            | 2.5              | 2.525            | V                |
| V <sub>REF25</sub> | Internal 2.5V Reference Voltage            | -40 ~ 85°C 2.8 ~<br>5.5V   | 2.463            | 2.5              | 2.525            | <b>V</b> [1]     |
| VREF15             | Internal 1.5V Reference Voltage            | Room temperature 25°C 3.3V | 1.485            | 1.5              | 1.515            | V                |
| VREF15             | Internal 1.5V Reference Voltage            | -40 ~ 85°C 1.8 ~<br>5.5V   | 1.477            | 1.5              | 1.519            | V <sup>[1]</sup> |
| T <sub>Coeff</sub> | Internal 2.5V 1.5V temperature coefficient | -40 - 85°C                 |                  |                  | 120              | ppm/<br>°C       |

<sup>1.</sup> The data is based on the assessment results, not tested in production

### 7.3.5 Supply Current characteristics

Current consumption is a comprehensive index of multiple parameters and factors. These parameters and factors include operating voltage, ambient temperature, I/O pin load, product software configuration, operating frequency, I/O pin flip rate, and program in memory The location in and executed code, etc.

The microcontroller is in the following conditions:

- All I/O pins are in input mode and connected to a static level-VCC or VSS (no load).
- All peripherals are turned off, unless otherwise specified.
- The access time of the flash memory is adjusted to the frequency of  $f_{HCLK}$  (0 wait cycle for  $0\sim24MHz$ , 1 wait cycle for  $24\sim48MHz$ ).
- When the peripheral is turned on:  $f_{PCLK0} = f_{HCLK}$ ,  $f_{PCLK1} = f_{HCLK}$ .

**Table 7-8 Operating Current Characteristics** 

| Symbol                        | Parameter                           |                           | Conditions                          |        |       | Max <sup>(2)</sup> | Unit |
|-------------------------------|-------------------------------------|---------------------------|-------------------------------------|--------|-------|--------------------|------|
| I <sub>DD</sub><br>(AVCC USB) |                                     | Active                    |                                     |        | 4     |                    | mA   |
| <u>-</u>                      |                                     |                           |                                     | 4M     | 990   |                    |      |
|                               |                                     |                           |                                     | 8M     | 1960  |                    |      |
|                               | All<br>peripherals                  | Vcap=1.5V                 | RCH<br>clock source                 | 16M    | 3870  |                    |      |
|                               | clock ON,<br>Run while(1)<br>in RAM | $V_{CC}=3.3V$ $T_{A}=2xC$ | CIOCKSGGICC                         | 22.12M | 5360  |                    | μΑ   |
|                               |                                     |                           |                                     | 24M    | 5780  |                    |      |
| $I_{DD}$                      |                                     |                           | PLL RCH4M to<br>xxM<br>clock source | 32M    | 7910  |                    |      |
| (Run in RAM)                  |                                     |                           |                                     | 48M    | 11770 |                    |      |
|                               |                                     |                           |                                     | 4M     | 340   |                    |      |
|                               | All<br>peripherals                  | Vcap=1.5V                 |                                     | 8M     | 650   |                    |      |
|                               | clock OFF,                          | Vcc=3.3V                  | RCH<br>clock source                 | 16M    | 1240  |                    | μΑ   |
|                               | Run while(1)<br>in RAM              | T <sub>A</sub> =2xC       | 2,0000                              | 22.12M | 1700  |                    |      |
|                               |                                     |                           |                                     | 24M    | 1840  |                    |      |



| Symbol                        | Parameter                             |                                                                                                                                | Conditions                          |                 | Typ <sup>(1)</sup> | Max <sup>(2)</sup> | Unit |
|-------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------|--------------------|--------------------|------|
|                               |                                       |                                                                                                                                | PLL RCH4M to                        | 32M             | 2690               |                    |      |
|                               |                                       |                                                                                                                                | xxM<br>clock source                 | 48M             | 3950               |                    |      |
|                               |                                       |                                                                                                                                |                                     | 4M              | 820                |                    |      |
|                               | All                                   |                                                                                                                                |                                     | 8M              | 1550               |                    |      |
| I <sub>DD</sub>               | peripherals                           | Vcap=1.5V                                                                                                                      | RCH<br>clock source                 | 16M             | 2980               |                    |      |
| (Run<br>CoreMark)             | clock OFF,<br>Run CoreMark            | V <sub>CC</sub> =3.3V<br>T <sub>A</sub> =2xC                                                                                   |                                     | 22.12M          | 4000               |                    | μΑ   |
|                               | in Flash                              |                                                                                                                                |                                     | 24M             | 4320               |                    |      |
|                               |                                       |                                                                                                                                | PLL RCH4M to xxM                    | 48M FlashWait=1 | 6810               |                    |      |
|                               |                                       |                                                                                                                                |                                     | 4M              | 1330               | 1800               |      |
|                               |                                       | Vcap=1.5V<br>Vcc=1.8-                                                                                                          |                                     | 8M              | 2490               | 3430               |      |
|                               |                                       | 5.5V                                                                                                                           | RCH<br>clock source                 | 16M             | 4990               | 6570               | μΑ   |
|                               |                                       | T <sub>A</sub> =N40C-<br>85C                                                                                                   |                                     | 22.12M          | 6760               | 8960               |      |
|                               |                                       |                                                                                                                                |                                     | 24M             | 7260               | 9680               |      |
|                               |                                       |                                                                                                                                |                                     | 16M             | 5270               | 6550               |      |
|                               | All<br>peripherals                    | Vcap=1.5V<br>Vcc=1.8-<br>5.5V<br>T <sub>A</sub> =N40C-<br>85C<br>Vcap=1.5V<br>Vcc=1.8-<br>5.5V<br>T <sub>A</sub> =N40C-<br>85C | PLL RCH4M to<br>xxM<br>clock source | 24M             | 7390               | 9260               | μΑ   |
|                               | clock ON,<br>Run while(1)<br>in Flash |                                                                                                                                |                                     | 32M FlashWait=1 | 9200               | 10640              |      |
|                               |                                       |                                                                                                                                |                                     | 40M FlashWait=1 | 11350              | 13150              |      |
|                               |                                       |                                                                                                                                |                                     | 48M FlashWait=1 | 13470              | 15750              |      |
|                               |                                       |                                                                                                                                | PLL RCH8M to<br>xxM<br>clock source | 16M             | 5350               | 6620               | μА   |
|                               |                                       |                                                                                                                                |                                     | 24M             | 7460               | 9390               |      |
|                               |                                       |                                                                                                                                |                                     | 32M FlashWait=1 | 9250               | 10740              |      |
|                               |                                       |                                                                                                                                |                                     | 40M FlashWait=1 | 11380              | 13290              |      |
| I <sub>DD</sub><br>(Run mode) |                                       |                                                                                                                                |                                     | 48M FlashWait=1 | 13560              | 15850              |      |
|                               |                                       |                                                                                                                                |                                     | 4M              | 670                | 1080               |      |
|                               |                                       | Vcap=1.5V<br>Vcc=1.8-                                                                                                          |                                     | 8M              | 1190               | 1990               |      |
|                               |                                       | 5.5V                                                                                                                           | RCH<br>clock source                 | 16M             | 2280               | 3580               | μΑ   |
|                               |                                       | T <sub>A</sub> =N40C-<br>85C                                                                                                   |                                     | 22.12M          | 3070               | 4790               |      |
|                               |                                       |                                                                                                                                |                                     | 24M             | 3290               | 5120               |      |
|                               | All                                   |                                                                                                                                |                                     | 16M             | 2560               | 3530               |      |
|                               | peripherals<br>clock OFF,             | Vcap=1.5V<br>Vcc=1.8-                                                                                                          | PLL RCH4M to                        | 24M             | 3450               | 4780               |      |
|                               | Run while(1)                          | 5.5V                                                                                                                           | Mxx                                 | 32M FlashWait=1 | 3950               | 4670               | μΑ   |
|                               | in Flash                              | T <sub>A</sub> =N40C-<br>85C                                                                                                   | clock source                        | 40M FlashWait=1 | 4800               | 5710               |      |
|                               |                                       |                                                                                                                                |                                     | 48M FlashWait=1 | 5680               | 6780               |      |
|                               |                                       | Vcap=1.5V                                                                                                                      |                                     | 16M             | 2620               | 3610               |      |
|                               |                                       | Vcc=1.8-<br>5.5V                                                                                                               | PLL RCH8M to xxM                    | 24M             | 3510               | 4860               |      |
|                               |                                       | T <sub>A</sub> =N40C-                                                                                                          | clock source                        | 32M FlashWait=1 | 4010               | 4730               | μΑ   |
|                               |                                       | 85C                                                                                                                            |                                     | 40M FlashWait=1 | 4850               | 5760               |      |



| Symbol          | Parameter                                                                                      | Conditions                                                    |                     | Typ <sup>(1)</sup>      | Max <sup>(2)</sup> | Unit  |          |  |
|-----------------|------------------------------------------------------------------------------------------------|---------------------------------------------------------------|---------------------|-------------------------|--------------------|-------|----------|--|
|                 |                                                                                                |                                                               |                     | 48M FlashWait=1         | 5730               | 6850  |          |  |
|                 |                                                                                                |                                                               |                     | 4M                      | 840                | 950   |          |  |
|                 |                                                                                                | Vcap=1.5V<br>Vcc=1.8-                                         |                     | 8M                      | 1640               | 1880  |          |  |
|                 |                                                                                                | 5.5V                                                          | RCH<br>clock source | 16M                     | 3240               | 3680  | μΑ       |  |
|                 |                                                                                                | T <sub>A</sub> =N40C-<br>85C                                  |                     | 22.12M                  | 4490               | 5120  |          |  |
|                 |                                                                                                |                                                               |                     | 24M                     | 4850               | 5570  |          |  |
|                 |                                                                                                |                                                               |                     | 16M                     | 3550               | 4070  |          |  |
|                 | All                                                                                            | Vcap=1.5V<br>Vcc=1.8-                                         | PLL RCH4M to        | 24M                     | 5060               | 5770  |          |  |
|                 | peripherals                                                                                    | 5.5V                                                          | xxM<br>clock source | 32M FlashWait=1         | 6680               | 7640  | μΑ       |  |
|                 | clock ON                                                                                       | T <sub>A</sub> =N40C-<br>85C                                  |                     | 40M FlashWait=1         | 8300               | 9510  |          |  |
|                 |                                                                                                |                                                               |                     | 48M FlashWait=1         | 9920               | 11370 |          |  |
| İ               |                                                                                                | Vcap=1.5V<br>Vcc=1.8-<br>5.5V<br>T <sub>A</sub> =N40C-<br>85C |                     | 16M                     | 3620               | 4120  |          |  |
|                 |                                                                                                |                                                               | PLL RCH8M to        | 24M                     | 5120               | 5850  |          |  |
|                 |                                                                                                |                                                               | Mxx                 | 32M FlashWait=1         | 6740               | 7710  | μА       |  |
| loo             |                                                                                                |                                                               | clock source        | 40M FlashWait=1         | 8340               | 9580  |          |  |
|                 |                                                                                                |                                                               |                     | 48M FlashWait=1         | 9980               | 11430 |          |  |
| (Sleep mode)    |                                                                                                |                                                               |                     | 4M                      | 180                | 230   |          |  |
|                 |                                                                                                | Vcap=1.5V<br>Vcc=1.8-                                         |                     | 8M                      | 330                | 390   |          |  |
|                 |                                                                                                | 5.5V<br>T <sub>A</sub> =N40C-<br>85C                          | RCH<br>clock source | 16M                     | 600                | 690   | μΑ       |  |
|                 |                                                                                                |                                                               |                     | 22.12M                  | 820                | 930   | <u> </u> |  |
|                 |                                                                                                |                                                               |                     | 24M                     | 880                | 1000  |          |  |
|                 |                                                                                                |                                                               | PLL RCH4M to        | 16M                     | 900                | 1020  |          |  |
|                 | All                                                                                            | Vcap=1.5V<br>V <sub>CC</sub> =1.8-                            |                     | 24M                     | 1110               | 1260  |          |  |
|                 | peripherals                                                                                    | 5.5V                                                          | XXM                 | 32M FlashWait=1         | 1410               | 1610  | μΑ       |  |
|                 | clock OFF                                                                                      | T <sub>A</sub> =N40C-<br>85C                                  | clock source        | 40M FlashWait=1         | 1730               | 1970  |          |  |
|                 |                                                                                                |                                                               |                     | 48M FlashWait=1         | 2040               | 2330  |          |  |
|                 |                                                                                                |                                                               |                     | 16M                     | 960                | 1090  |          |  |
|                 |                                                                                                | Vcap=1.5V<br>V <sub>CC</sub> =1.8-                            | PLL RCH8M to        | 24M                     | 1170               | 1330  |          |  |
|                 |                                                                                                | 5.5V                                                          | Mxx                 | 32M FlashWait=1         | 1470               | 1670  | μΑ       |  |
|                 |                                                                                                | T <sub>A</sub> =N40C-<br>85C                                  | clock source        | 40M FlashWait=1         | 1780               | 2030  |          |  |
|                 |                                                                                                |                                                               |                     | 48M FlashWait=1         | 2100               | 2390  |          |  |
|                 | All<br>peripherals                                                                             | Vcap=1.5V                                                     | XTL32K              | T <sub>A</sub> =N40-25C | 17                 | 22    |          |  |
|                 | clock ON,                                                                                      | Vcc=1.8-                                                      | clock source        | T <sub>A</sub> =50C     | 18                 | 23    | μΑ       |  |
| I <sub>DD</sub> | Run while(1)<br>in Flash                                                                       | 5.5V                                                          | Driver=0x0          | T <sub>A</sub> =85C     | 24                 | 31    |          |  |
| (LP Run)        | All<br>peripherals                                                                             | Vcap=1 5V                                                     | XTI 32K             | T <sub>A</sub> =N40-25C | 12                 | 16    |          |  |
|                 | peripherals Vcap=1.5V XTL32K — clock OFF, Vcc=1.8- clock source T Run while(1) 5.5V Driver=0x0 | Vcc=1.8-                                                      | clock source        | T <sub>A</sub> =50C     | 13                 | 17    | μΑ       |  |
|                 |                                                                                                | T <sub>A</sub> =85C                                           | 19                  | 25                      |                    |       |          |  |



| Symbol                        | Parameter            |                       | Conditions           |                         | Typ <sup>(1)</sup> | Max <sup>(2)</sup> | Unit    |  |
|-------------------------------|----------------------|-----------------------|----------------------|-------------------------|--------------------|--------------------|---------|--|
|                               | All                  | Vcap=1.5V             | XTL32K               | T <sub>A</sub> =N40-25C | 12                 | 13                 |         |  |
|                               | peripherals          | Vcc=1.8-              | clock source         | T <sub>A</sub> =50C     | 13                 | 14                 | μΑ      |  |
| I <sub>DD</sub>               | clock ON             | 5.5V                  | Driver=0x0           | T <sub>A</sub> =85C     | 19                 | 21                 |         |  |
| (LP Sleep)                    | All peripherals      | Vcap=1.5V             | XTL32K               | T <sub>A</sub> =N40-25C | 7                  | 7                  |         |  |
|                               |                      | Vcc=1.8-              | clock source         | T <sub>A</sub> =50C     | 8                  | 8                  | μΑ      |  |
|                               | clock OFF            | 5.5V                  | Driver=0x0           | T <sub>A</sub> =85C     | 14                 | 16                 |         |  |
|                               |                      | Vcap=1.5V             |                      | T <sub>A</sub> =N40-25C | 4580               | 5460               |         |  |
|                               | XTL32K<br>+DeepSleep | Vcc=1.8-<br>5.5V      | XTL32K<br>Driver=0x0 | T <sub>A</sub> =50C     | 5290               | 6390               | nA<br>- |  |
|                               |                      |                       |                      | T <sub>A</sub> =85C     | 9750               | 12000              |         |  |
|                               | IRC32K<br>+DeepSleep | Vcap=1.5V<br>Vcc=1.8- |                      | T <sub>A</sub> =N40-25C | 4570               | 5430               |         |  |
|                               |                      |                       |                      | T <sub>A</sub> =50C     | 5270               | 6350               | nA      |  |
| I <sub>DD</sub><br>(DeepSleep | ' '                  | 5.5V                  |                      | T <sub>A</sub> =85C     | 9750               | 12000              |         |  |
| mode)                         |                      | Vcap=1.5V             |                      | T <sub>A</sub> =N40-25C | 4300               | 5120               |         |  |
|                               | WDT<br>+DeepSleep    | Vcc=1.8-              |                      | T <sub>A</sub> =50C     | 4990               | 6030               | nA      |  |
|                               |                      | 5.5V                  |                      | T <sub>A</sub> =85C     | 9410               | 11620              |         |  |
|                               |                      | Vcap=1.5V             |                      | T <sub>A</sub> =N40-25C | 4190               | 5000               |         |  |
|                               | DeepSleep            | Vcc=1.8-              |                      | T <sub>A</sub> =50C     | 4880               | 5910               | nA      |  |
|                               |                      | 5.5V                  |                      | T <sub>A</sub> =85C     | 9330               | 11570              |         |  |

- 1. If there are no other specified conditions, the value of this Typ is measured at  $25^{\circ}$ C& V<sub>CC</sub> = 3.3V.
- 2. If there are no other specified conditions, the value of Max is the maximum value in the range of V  $_{CC}$  = 1.8-5.5 & Temperature = N40-85°C.
- 3. The data is based on the assessment results and is not tested in production.



### 7.3.6 Time to wake up from low power mode

The wake-up time is measured during the wake-up phase of the RCH oscillator. The clock source used when waking up depends on the current operating mode:

- Sleep mode: clock source is RCH oscillator
- RCH oscillator when entering deep sleep

| Symbol | Papameter               | Conditions               | Min | Тур | Max | Unit |
|--------|-------------------------|--------------------------|-----|-----|-----|------|
|        | Sleep mode wake-up time |                          |     | 1.8 |     | μs   |
|        |                         | $F_{MCLK} = 4MHz$        |     | 9.0 |     | μs   |
| Twu    | Doon sloon wake un time | F <sub>MCLK</sub> = 8MHz |     | 6.0 |     | μs   |
|        | Deep sleep wake-up time | FMCLK = 16MHz            |     | 5.0 |     | μs   |
|        |                         | FMCLK = 24MHz            |     | 4.0 |     | μs   |

<sup>1.</sup> The wake-up time is measured from the start of the wake-up event to the user program reading the first instruction.



### 7.3.7 External timer characteristic

### 7.3.7.1 External input high-speed clock

| Symbol              | Parameter                         | Conditions | Minimum<br>Value | Typical<br>Value | Maximum<br>Value | Unit |
|---------------------|-----------------------------------|------------|------------------|------------------|------------------|------|
| fxTH_ext            | User external clock frequency (1) |            | 0                | 8                | 32               | MHz  |
| Vхтнн               | Input pin high level voltage      |            | 0.7VCC           |                  | VCC              | ٧    |
| V <sub>XTHL</sub>   | Input pin low voltage             |            | VSS              |                  | 0.3VCC           | ٧    |
| T <sub>r(XTH)</sub> | Rise time (1)                     |            |                  |                  | 20               | ns   |
| T <sub>f(XTH)</sub> | Falling time (1)                  |            |                  |                  | 20               | ns   |
| T <sub>w(XTH)</sub> | Enter high or low time (1)        |            | 16               |                  |                  | ns   |
| Cin(XTH)            | Input capacitive reactance (1)    |            |                  | 5                |                  | pF   |
| Duty                | Duty ratio                        |            | 40               |                  | 60               | %    |
| lL                  | Input leakage current             |            |                  |                  | ±1               | μΑ   |

<sup>1.</sup> Guaranteed by design, not tested in production.

### 7.3.7.2 External input low-speed clock

| Symbol               | Parameter                         | Conditions | Minimum<br>Value | Typical<br>Value | Maximum<br>Value | Unit |
|----------------------|-----------------------------------|------------|------------------|------------------|------------------|------|
| f <sub>XTL_ext</sub> | User external clock frequency (1) |            | 0                | 32.768           | 1000             | kHz  |
| Vxtlh                | Input pin high level voltage      |            | 0.7VCC           |                  | VCC              | V    |
| VXTLL                | Input pin low voltage             |            | VSS              |                  | 0.3VCC           | V    |
| T <sub>r(XTL)</sub>  | Rise time (1)                     |            |                  |                  | 50               | ns   |
| T <sub>f(XTL)</sub>  | Falling time (1)                  |            |                  |                  | 50               | ns   |
| T <sub>w(XTL)</sub>  | Enter high or low time (1)        |            | 450              |                  |                  | ns   |
| Cin(XTL)             | Input capacitive reactance (1)    |            |                  | 5                |                  | pF   |
| Duty                 | Duty ratio                        |            | 30               |                  | 70               | %    |
| lL                   | Input leakage current             |            |                  |                  | ±1               | μΑ   |

<sup>1.</sup> Guaranteed by design, not tested in production.



#### 7.3.7.3 High-speed external clock XTH

The high-speed external clock (XTH) can be generated using a 8-32MHz crystal/ceramic resonator oscillator. The information given in this section is based on the results obtained through comprehensive characteristic evaluation using the typical external components listed in the table below. In the application, the resonator and load capacitor must be as close as possible to the oscillator pin to reduce output distortion and settling time at startup. For detailed parameters (frequency, packaging, accuracy, etc.) of the crystal resonator, please consult the corresponding manufacturer.

| Symbol              | Parameter                    | Conditions                                         | Minimum<br>Value | Typical<br>Value | Maximum<br>Value | Unit |  |
|---------------------|------------------------------|----------------------------------------------------|------------------|------------------|------------------|------|--|
| F <sub>CLK</sub>    | Oscillation frequency        | -                                                  | 8                | -                | 32               | MHz  |  |
|                     |                              | 32MHz                                              | -                | -                | 60               |      |  |
| F6B                 | Supported crystal oscillator | 24MHz                                              | -                | -                | 80               |      |  |
| ESR <sub>CLK</sub>  | ESR range                    | 16MHz                                              | -                | -                | 100              | Ω    |  |
|                     |                              | 8MHz                                               | -                | -                | 120              |      |  |
| C <sub>LX</sub> (3) | Load capacitance             | Configure as required by the crystal manufacturer. | 4                | 12               | 20               | pF   |  |
| Duty                | Duty ratio                   | -                                                  | 40               | 50               | 60               | %    |  |
|                     |                              | XTH_CR[3:0]=0b1111                                 | -                | 1000             | -                |      |  |
|                     | Current                      | XTH_CR[3:0]=0b1110                                 | -                | 600              | -                | μΑ   |  |
| I <sub>dd</sub> (4) |                              | XTH_CR[3:0]=0b1010                                 | -                | 370              | -                |      |  |
|                     |                              | XTH_CR[3:0]=0b0110                                 | -                | 300              | -                |      |  |
|                     |                              | XTH_CR[3:0]=0b0010                                 | -                | 160              | -                |      |  |
|                     |                              | XTH_CR[3:0]=0b1111                                 | -                | 11.75            | -                |      |  |
|                     |                              | XTH_CR[3:0]=0b1110 (32MHz                          |                  | 6.24             |                  |      |  |
|                     |                              | 24MHz Recommended value)                           | -                | 6.34             | -                |      |  |
|                     |                              | XTH_CR[3:0]=0b1101                                 | -                | 4.38             | -                |      |  |
|                     |                              | XTH_CR[3:0]=0b1100                                 | -                | 3.38             | -                |      |  |
|                     |                              | XTH_CR[3:0]=0b1011                                 | -                | 7.41             | -                |      |  |
|                     |                              | XTH_CR[3:0]=0b1010 (16MHz                          |                  |                  |                  |      |  |
| g <sub>m</sub>      | transconductance             | Recommended value)                                 | -                | 4.01             | -                | mA/V |  |
|                     |                              | XTH_CR[3:0]=0b1001                                 | -                | 2.77             | -                |      |  |
|                     |                              | XTH_CR[3:0]=0b1000                                 | -                | 2.14             | -                |      |  |
|                     |                              | XTH_CR[3:0]=0b0111                                 | -                | 5.59             | -                |      |  |
|                     |                              | XTH_CR[3:0]=0b0110 (12MHz                          |                  |                  |                  |      |  |
|                     |                              | Recommended value)                                 | -                | 3.01             | -                |      |  |
|                     |                              | XTH_CR[3:0]=0b0101                                 | -                | 2.08             | -                |      |  |
|                     |                              | XTH_CR[3:0]=0b0100                                 | -                | 1.60             | -                |      |  |



| Symbol                 | Parameter  | Conditions                                     | Minimum<br>Value | Typical<br>Value | Maximum<br>Value | Unit |
|------------------------|------------|------------------------------------------------|------------------|------------------|------------------|------|
|                        |            | XTH_CR[3:0]=0b0011                             | -                | 2.50             | -                |      |
|                        |            | XTH_CR[3:0]=0b0010 (8MHz<br>Recommended value) | -                | 1.30             | -                |      |
|                        |            | XTH_CR[3:0]=0b0001                             | -                | 0.93             | -                |      |
|                        |            | XTH_CR[3:0]=0b0000                             | -                | 0.72             | -                |      |
| T <sub>start</sub> (5) | Start time | 32MHz, CL=16pF<br>@ XTH CR[3:0]=0b1110         | -                | 500              | -                | μs   |
|                        | Start time | 8MHz, CL=16pF<br>@ XTH_CR[3:0]=0b0010          | -                | 2                | -                | ms   |

- 1. The characteristic parameters of the resonator are given by the crystal/ceramic resonator manufacturer.
- 2. Resulted from comprehensive evaluation, not tested in production.
- 3. C<sub>LX</sub> refers to the load capacitors C<sub>L1</sub> and C<sub>L2</sub> of XTAL's two pins. For C<sub>L1</sub> and C<sub>L2</sub>, it is recommended to use a high quality ceramic capacitor designed for high frequency applications and select a crystal or resonator that meets the requirements. Usually C<sub>L1</sub> and C<sub>L2</sub> have the same parameters. Crystal manufacturers usually give load capacitance parameters in a serial combination of C<sub>L1</sub> and C<sub>L2</sub>. When selecting C<sub>L1</sub> and C<sub>L2</sub>, parameters such as crystal frequency and ESR should be taken into account, and the capacitive reactance of PCB and MCU pins should be taken into account.
- 4. The current varies with the choice of frequency and drive capability. The higher the frequency, the stronger the driving power, and the greater the current consumption.
- 5. Tstart is the start-up time, which is the time from the software enabling XTH to start measuring until a stable 32MHz/8MHz oscillation is obtained. This value is measured on a standard crystal resonator under the setting of XTH CR[5:4] =0b10. It may vary greatly depending on the crystal manufacturer and model.



- Note:
  - The matching capacitor of the crystal is recommended to be configured in accordance with the requirements of the crystal manufacturer's technical manual.
    - If the crystal manufacturer gives the **value of the load capacitor**, the matching capacitor should be twice the value of the load capacitor given by the crystal manufacturer. If the crystal manufacturer gives the **capacitance value of the matching capacitor**, you can directly use the capacitance value of the matching capacitor given by the crystal manufacturer.
  - The feedback resistor R0 has been integrated in the chip.



– Damping resistor R1 is optional. The value of the resistance depends on the crystal characteristics. The default value is  $0\Omega$ .



#### 7.3.7.4 Low-speed external clock XTL

The low-speed external clock (XTL) can be generated using a 32.768kHz crystal/ceramic resonator oscillator. The information given in this section is based on typical external components and the results obtained through comprehensive characteristic evaluation. In the application, the resonator and load capacitor must be as close as possible to the oscillator pin to reduce output distortion and settling time at startup. For detailed parameters (frequency, packaging, accuracy, etc.) of the crystal resonator, please consult the corresponding manufacturer.

| Symbol                         | Parameter                              | Conditions                                             | Minimum<br>Value | Typical<br>Value | Maximum<br>Value | Unit |
|--------------------------------|----------------------------------------|--------------------------------------------------------|------------------|------------------|------------------|------|
| F <sub>CLK</sub>               | Oscillation frequency                  | -                                                      | -                | 32.768           | -                | kHz  |
| ESRCLK                         | Supported crystal oscillator ESR range | -                                                      | -                | -                | 60               | kΩ   |
| C <sub>Lx</sub> <sup>(2)</sup> | Load capacitance                       | Configure as required by the crystal manufacturer.     | 8                | 12               | 20               | pF   |
| DC <sub>ACLK</sub>             | Duty ratio                             | -                                                      | 30               | 50               | 70               | %    |
|                                |                                        | XTL_CR[3:0]=0b1111                                     | -                | 1330             | -                |      |
|                                |                                        | XTL_CR[3:0]=0b1011                                     | -                | 1230             | -                |      |
|                                |                                        | XTL_CR[3:0]=0b0111                                     | -                | 1140             | -                |      |
|                                |                                        | XTL_CR[3:0]=0b0011                                     | -                | 1050             | -                |      |
| I <sub>dd</sub> (3)            | Current                                | XTL_CR[3:0]=0b1110                                     | -                | 630              | -                | nA   |
|                                |                                        | XTL_CR[3:0]=0b1010 (Recommended value)                 | -                | 580              | -                |      |
|                                |                                        | XTL_CR[3:0]=0b0110                                     | -                | 530              | -                |      |
|                                |                                        | XTL_CR[3:0]=0b0010                                     | -                | 490              | -                |      |
|                                |                                        | XTL_CR[3:0]=0b1111                                     | -                | 14.64            | -                |      |
|                                |                                        | XTL_CR[3:0]=0b1011                                     | -                | 13.17            | -                |      |
|                                |                                        | XTL_CR[3:0]=0b0111                                     | -                | 11.67            | -                |      |
|                                |                                        | XTL_CR[3:0]=0b0011                                     | -                | 10.15            | -                |      |
| <b>g</b> m                     | transconductance                       | XTL_CR[3:0]=0b1110                                     | -                | 7.37             | -                | μΑ/V |
|                                |                                        | XTL_CR[3:0]=0b1010 (Recommended value)                 | -                | 6.62             | -                |      |
|                                |                                        | XTL_CR[3:0]=0b0110                                     | -                | 5.87             | -                |      |
|                                |                                        | XTL_CR[3:0]=0b0010                                     | -                | 5.10             | -                |      |
| T <sub>start</sub> (4)         | Start time                             | ESR=30kΩ<br>C <sub>L</sub> =12pF<br>XTL_CR[3:0]=0b1010 | -                | 2000             | -                | ms   |

- 1. Resulted from comprehensive evaluation, not tested in production.
- 2. C<sub>LX</sub> refers to the load capacitance of the two pins of XTAL. The user **must** select the capacitance value of this capacitor according to the requirements of the crystal manufacturer.

If the crystal manufacturer gives the value of the load capacitor, the matching capacitor should be twice



the value of the load capacitor given by the crystal manufacturer.

If the crystal manufacturer gives the *capacitance value of the matching capacitor*, you can directly use the capacitance value of the matching capacitor given by the crystal manufacturer.

Example: When the crystal manufacturer gives the *load capacitance* of the crystal as 8pF, the capacitance of the matching capacitor should be 16pF. Considering the distributed capacitance between the PCB and MCU pins, it is recommended to choose a matching capacitor with a capacitance of 15pF or 12pF.

The crystal manufacturer gives the *matching capacitance* of the crystal as 12pF, the matching capacitance should be 12pF. Considering the distributed capacitance between the PCB and MCU pins, it is recommended to choose a matching capacitor with a capacitance of 10pF or 8pF.

- 3. Select a high-quality oscillator with a small ESR value (such as MSIV-TIN32.768kHz), which can be adjusted by the XTL\_CR[3:0] setting value to optimize current consumption. Current consumption is proportional to the transconductance (gm) provided by the circuit.
- 4. Tstart is the start-up time, which is the time from the software enabling XTL to start measuring until a stable 32768 oscillation is obtained. This value is measured on a standard crystal resonator under the settings of XTL\_CR[3:0]=0b1010 and XTL\_CR[5:4]=0b11. It may vary greatly depending on the crystal manufacturer and model.



#### Note:

- The matching capacitor of the crystal is recommended to be configured in accordance with the requirements of the crystal manufacturer's technical manual.
  - If the crystal manufacturer gives the **value of the load capacitor**, the matching capacitor should be twice the value of the load capacitor given by the crystal manufacturer. If the crystal manufacturer gives the **capacitance value of the matching capacitor**, you can directly use the capacitance value of the matching capacitor given by the crystal manufacturer.
- The feedback resistor R0 has been integrated in the chip.



#### 7.3.8 Internal timer characteristics

#### 7.3.8.1 Internal RCH oscillator

| Symbol           | Papameter               | Conditions                                                     | Min  | Тур                                 | Max  | Unit |
|------------------|-------------------------|----------------------------------------------------------------|------|-------------------------------------|------|------|
|                  |                         | User trimming step for given VCC and T <sub>A</sub> conditions |      | 0.25                                |      | %    |
| Dev              | PCH oscillator accuracy | $VCC = 1.8 \sim 5.5V$<br>$T_{AMB} = -40 \sim 85^{\circ}C$      | -3.5 |                                     | +3.5 | %    |
| Dev              | RCH oscillator accuracy | $VCC = 1.8 \sim 5.5V$<br>$T_{AMB} = -20 \sim 85^{\circ}C$      | -2.5 |                                     | +2.5 | %    |
|                  |                         | VCC = 1.8 ~ 5.5V<br>T <sub>AMB</sub> = -20 ~ 50°C              | -2.0 |                                     | +2.0 | %    |
| FCLK             | Oscillation frequency   |                                                                | 4.0  | 4.0<br>8.0<br>16.0<br>22.12<br>24.0 | 24.0 | MHz  |
|                  |                         | F <sub>MCLK</sub> = 4MHz                                       |      | 80                                  |      | μΑ   |
| la               | Power consumption       | F <sub>MCLK</sub> = 8MHz                                       |      | 100                                 |      | μΑ   |
| I <sub>CLK</sub> | Power consumption       | FMCLK = 16MHz                                                  |      | 120                                 |      | μΑ   |
|                  |                         | F <sub>MCLK</sub> = 24MHz                                      |      | 140                                 |      | μΑ   |
| DCclk            | Duty Cycle (1)          |                                                                | 45   | 50                                  | 55   | %    |

<sup>1.</sup> Resulted from comprehensive evaluation, not tested in production.

#### 7.3.8.2 Internal RCL oscillator

| Symbol           | Papameter               | Conditions                                                               | Min | Тур            | Max | Unit |
|------------------|-------------------------|--------------------------------------------------------------------------|-----|----------------|-----|------|
|                  |                         | User trimming step for given VCC and T <sub>A</sub> conditions           |     | 0.5            |     | %    |
| Dev              | RCL oscillator accuracy | VCC = 1.8 ~ 5.5V<br>T <sub>AMB</sub> = -40 ~ 85°C<br>TAMB = -40°C ~ 85°C | -5  |                | +5  | %    |
|                  |                         | $VCC = 1.8 \sim 5.5V$<br>$T_{AMB} = -20 \sim 50^{\circ}C$                | -3  |                | +3  | %    |
| F <sub>CLK</sub> | Oscillation frequency   |                                                                          |     | 38.4<br>32.768 |     | kHz  |
| Tclk             | Start time              |                                                                          |     | 150            |     | μs   |
| DCclk            | Duty Cycle (1)          |                                                                          | 25  | 50             | 75  | %    |
| Iclk             | Power consumption       |                                                                          |     | 0.35           |     | μΑ   |

<sup>1.</sup> Resulted from comprehensive evaluation, not tested in production.

#### 7.3.8.3 Internal low speed clock 10k oscillator

| Symbol           | Parameter                          | Conditions                                                | Min | Тур | Max | Unit |
|------------------|------------------------------------|-----------------------------------------------------------|-----|-----|-----|------|
| ٧                | Operation voltage                  | -                                                         | 1.8 |     | 5.5 | ٧    |
| Dev              | Oscillator accuracy <sup>(1)</sup> | $VCC = 1.8 \sim 5.5V$<br>$T_{AMB} = -20 \sim 50^{\circ}C$ | -50 | -   | 50  | %    |
| F <sub>CLK</sub> | Oscillation frequency              | VCC=3.3v<br>T <sub>AMB</sub> = 25°C                       |     | 10  |     | KHz  |

<sup>1.</sup> Resulted from comprehensive evaluation, not tested in production.



#### 7.3.8.4 Internal USB dedicated RCH48M oscillator

| Parameter               | Description                         | Min                | Тур  | Max                | Units | Condition                                 |
|-------------------------|-------------------------------------|--------------------|------|--------------------|-------|-------------------------------------------|
| DVCC                    | Analog 5V Supply                    | 1.8                | 3.3  | 5.5                | ٧     |                                           |
| Т                       | Junction Temperature                | -40                | 27   | 105                | deg C |                                           |
| F <sub>RCH48M</sub>     | Frequency                           | -                  | 48   | -                  | MHz   | -                                         |
| TRIM                    | RCH48M user-trimming step           | 0.06(2)            | 0.12 | 0.2(2)             | %     | -                                         |
| DUCy <sub>RCH48M</sub>  | Duty cycle                          | 45(2)              | -    | 55 <sup>(2)</sup>  | %     | -                                         |
|                         |                                     | 6(3)               | -    | 6 <sup>(3)</sup>   | %     | T <sub>A</sub> =-40 to 105 <sup>o</sup> C |
| ACCRCH48M               | Accuracy of the RCH48M              | TBD <sup>(3)</sup> | -    | TBD <sup>(3)</sup> | %     | T <sub>A</sub> =-10 to 85 <sup>o</sup> C  |
| ACCRCH48M               | oscillator(factory calibrated)      | TBD <sup>(3)</sup> | -    | TBD <sup>(3)</sup> | %     | T <sub>A</sub> =0 to 70 °C                |
|                         |                                     | 2 <sup>(3)</sup>   | -    | 2 <sup>(3)</sup>   | %     | T <sub>A</sub> =25 ºC                     |
| t <sub>su(RCH48M)</sub> | RCH48M oscillator startup time      | -                  | -    | 20(2)              | μs    |                                           |
| IDDA(RCH48M)            | RCH48M oscillator power consumption | -                  | 270  | 350 <sup>(2)</sup> | μΑ    |                                           |

- 1. AVCC=3.3V,  $T_A$ =-40 to 105  ${}^{\circ}$ C unless otherwise specified.
- 2. Guatanteed by design, not tested in production.
- 3. Data based on characterization results, not tested in production.



#### 7.3.9 PLL Characteristic

| Symbol               | Parameter              | Conditions           | Minimum<br>Value | Typical<br>Value | Maximum<br>Value | Unit |
|----------------------|------------------------|----------------------|------------------|------------------|------------------|------|
| Fin <sup>(1)</sup>   | Input clock            |                      | 4                | 4                | 24               | MHz  |
|                      | Input clock duty cycle |                      | 40               |                  | 60               | %    |
| Fout                 | Output frequency       |                      | 8                | -                | 48               | MHz  |
| Duty <sup>(1)</sup>  | Output duty cycle      |                      | 48%              | -                | 52%              |      |
| Tlock <sup>(1)</sup> | Lock time              | Input frequency 4MHz | -                | 100              | 200              | μs   |

<sup>1.</sup> Resulted from comprehensive evaluation, not tested in production.

### 7.3.10 Memory Characteristics

| Symbol               | Parameter                | Conditions                                         | Minimum<br>Value | Typical<br>Value | Maximum<br>Value | Unit        |
|----------------------|--------------------------|----------------------------------------------------|------------------|------------------|------------------|-------------|
| ECFLASH              | Erase times              | Regulator voltage=1.5V,<br>T <sub>AMB</sub> = 25°C | 20               |                  |                  | kcycle<br>s |
| RET <sub>FLASH</sub> | Data retention period    | T <sub>AMB</sub> = 85°C,<br>after 20 kcycles       | 20               |                  |                  | Years       |
| T <sub>b_prog</sub>  | Programming time (bytes) |                                                    | 22               |                  | 30               | μs          |
| Tw_prog              | Programming time (words) |                                                    | 40               |                  | 52               | μs          |
| T <sub>p_erase</sub> | Page erase time          |                                                    | 4                |                  | 5                | ms          |
| T <sub>m_erase</sub> | Whole chip erase time    |                                                    | 30               |                  | 40               | ms          |

#### 7.3.11 EFT Characteristic

A chip reset can restore the system to normal operation.

| Symbol                      | Level/Type  |
|-----------------------------|-------------|
| EFT to IO (IEC61000-4-4)    | Class:4 (A) |
| EFT to Power (IEC61000-4-4) | Class:4 (A) |

#### **Software recommendations**

The software process must include control to deal with program runaway, such as:

- Corrupted program counter
- Unexpected reset
- Critical data is destroyed (control registers, etc.)

During the EFT test, interference that exceeds the application requirements can be directly applied to the chip power supply or IO. When an unexpected action is detected, the software part is strengthened to prevent unrecoverable errors.



#### 7.3.12 ESD Characteristic

Using specific measurement methods, the chip is subjected to strength testing to determine its electrical sensitivity performance.

| Symbol              | Parameter                | Conditions | Minimum<br>Value | Typical<br>Value | Maximum<br>Value | Unit |
|---------------------|--------------------------|------------|------------------|------------------|------------------|------|
| VESDнвм             | ESD @ Human Body Mode    |            |                  | 4                |                  | kV   |
| VESD <sub>CDM</sub> | ESD @ Charge Device Mode |            |                  | 1                |                  | kV   |
| VESD <sub>MM</sub>  | ESD @ machine Mode       |            |                  | 200              |                  | V    |
| llatchup            | Latch up current         |            |                  | 200              |                  | mA   |

### 7.3.13 I/O port characteristics

#### 7.3.13.1 Output characteristics—ports

**Table 7-9 Port output characteristics** 

| Symbol           | Parameter                               | Conditions                              | Minimum<br>Value | Maximum<br>Value | Unit |
|------------------|-----------------------------------------|-----------------------------------------|------------------|------------------|------|
| Vou              | High level output voltage               | Sourcing 4 mA, VCC = 3.3 V (see Note 1) | VCC-0.25         |                  | V    |
| Source Current   | Sourcing 8 mA, VCC = 3.3 V (see Note 2) | VCC-0.6                                 |                  | V                |      |
| Va               | Low level output voltage                | Sinking 5 mA, VCC = 3.3 V (see Note 1)  |                  | VSS+0.25         | V    |
| Sink Current     |                                         | Sinking 14 mA, VCC = 3.3 V (see Note 2) |                  | VSS+0.6          | V    |
| Vонр             | High level output voltage               | Sourcing 8 mA, VCC = 3.3 V (see Note 1) | VCC-0.25         |                  | ٧    |
| VOHD             | Double source Current                   | Sourcing 18 mA, VCC = 3.3V (see Note 2) | VCC-0.6          |                  | V    |
| V <sub>OLD</sub> | Low level output voltage                | Sinking 8 mA, VCC = 3.3 V (see Note 1)  |                  | VSS+0.25         | V    |
| VOLD             | Double Sink Current                     | Sinking 18 mA, VCC = 3.3 V (see Note 2) |                  | VSS+0.6          | ٧    |

NOTES: 1. The maximum total current, loH(max) and loL(max), for all outputs combined, should not exceed 40 mA to satisfy the maximum specified voltage drop.

<sup>2.</sup> The maximum total current, IoH(max) and IoL(max), for all outputs combined, should not exceed 100 mA to satisfy the maximum specified voltage drop.





Figure 7-2 Output port VOH/VOL measured curve



### 7.3.13.2 Input characteristics—ports PA, PB, PC, PD, PE, PF

| Symbol                       | Parameter                              | Conditions                   | Minimum<br>Value | Typical<br>Value | Maximum<br>Value | Unit |
|------------------------------|----------------------------------------|------------------------------|------------------|------------------|------------------|------|
|                              |                                        | VCC=1.8V                     | 0.7VCC           |                  |                  | V    |
| ViH                          | Positive-going input threshold voltage | VCC=3.3V                     | 0.7VCC           |                  |                  | V    |
|                              |                                        | VCC=5.5V                     | 0.7VCC           |                  |                  | V    |
|                              |                                        | VCC=1.8V                     |                  |                  | 0.3VCC           | V    |
| VIL                          | Negative-going input threshold voltage | VCC=3.3V                     |                  |                  | 0.3VCC           | V    |
|                              | 555.0                                  | VCC=5.5V                     |                  |                  | 0.3VCC           | V    |
|                              | Input voltage                          | VCC=1.8V                     |                  | 0.3              |                  | V    |
| Vhys(1)                      | hysteresis                             | VCC=3.3V                     |                  | 0.4              |                  | V    |
|                              | (VIH - VIL)                            | VCC=5.5V                     |                  | 0.6              |                  | V    |
| R <sub>pullhigh</sub> (GPIO) | Pullup resistor                        | Pullup enabled<br>VCC=3.3V   |                  | 80               |                  | kΩ   |
| R <sub>pulllow</sub> (GPIO)  | Pulldown resistor                      | Pulldown enabled<br>VCC=3.3V |                  | 40               |                  | kΩ   |
| Cinput                       | Input capacitance                      |                              |                  | 5                |                  | pf   |

<sup>1.</sup> Resulted from comprehensive evaluation, not tested in production.

### 7.3.13.3 Input characteristics——USB\_DP, USB\_DM

| Symbol              | Parameter                                                        | Conditions              | Minimum Value | Typical<br>Value | Maximum<br>Value | Unit |
|---------------------|------------------------------------------------------------------|-------------------------|---------------|------------------|------------------|------|
| ViH                 | Positive-going input threshold voltage                           |                         | 0.7AVCC_USB   |                  |                  | V    |
| VIL                 | Negative-going input threshold voltage                           | AVCC_USB<br>= 3.0 ~ 3.6 |               |                  | 0.3AVCC_USB      | V    |
| V <sub>hys(1)</sub> | Input voltage hysteresis<br>(V <sub>IH</sub> - V <sub>IL</sub> ) |                         |               | 0.3              |                  | V    |
| D                   | Dullum register                                                  | Transmitting            | 1425          |                  | 3090             | Ohm  |
| Rpullhigh           | Pullup resistor                                                  | Idle                    | 900           |                  | 1575             | Onn  |
| Cinput              | Input capacitance                                                |                         |               | 5                |                  | pf   |

<sup>1.</sup> Resulted from comprehensive evaluation, not tested in production.



#### 7.3.13.4 Port external input sampling requirements——Timer Gate/Timer Clock

| Symbol                | Parameter                                              | Conditions                                                  | Minimum<br>Value | Typical<br>Value | Maximu<br>m Value | Unit |
|-----------------------|--------------------------------------------------------|-------------------------------------------------------------|------------------|------------------|-------------------|------|
|                       |                                                        |                                                             | 1.8V             | 30               |                   | ns   |
| t(int)                | External interrupt timing                              | External trigger signal for the interrupt flag (see Note 1) | 3.3V             | 30               |                   | ns   |
|                       |                                                        | , , , , , , , , , , , , , , , , , , , ,                     | 5.5V             | 30               |                   | ns   |
|                       |                                                        | Timer4/5/6 capture pulse                                    | 1.8V             | 0.5              |                   | μs   |
| t(cap)                | Timer capture timing                                   | width                                                       | 3.3V             | 0.5              |                   | μs   |
|                       | i cining                                               | Fsystem = 4MHz                                              | 5.5V             | 0.5              |                   | μs   |
|                       | Timer clock                                            | Timer0/1/2/4/5/6 external                                   | 1.8V             |                  | PCLK/2            | MHz  |
| t(clk)                | frequency applied to                                   | clock input                                                 | 3.3V             |                  | PCLK/2            | MHz  |
|                       | pin                                                    | Fsystem = 4MHz                                              | 5.5V             |                  | PCLK/2            | MHz  |
|                       |                                                        | PCA external clock input                                    | 1.8V             |                  | PCLK/8            | MHz  |
| t(pca) <sup>(2)</sup> | pca) <sup>(2)</sup> PCA clock frequency applied to pin |                                                             | 3.3V             |                  | PCLK/8            | MHz  |
|                       |                                                        |                                                             | 5.5V             |                  | PCLK/8            | MHz  |

NOTES: 1. The external signal sets the interrupt flag every time the minimum  $t_{(int)}$  parameters are met. It may be set even with trigger signals shorter than  $t_{(int)}$ .

#### 7.3.13.5 Port leakage characteristics——PA, PB, PC, PD, PE, PF

| Symbol          | Parameter       | Conditions                          | Minimu<br>m Value | Typical<br>Value | Maximum<br>Value | Unit |
|-----------------|-----------------|-------------------------------------|-------------------|------------------|------------------|------|
| $I_{Ikg(Px.y)}$ | Leakage current | V <sub>(Px.y)</sub> (see Note 1, 2) |                   | ±50              |                  | nA   |

NOTES: 1. The leakage current is measured with VSS or VCC applied to the corresponding pin(s), unless otherwise noted.

<sup>2.</sup> Resulted from comprehensive evaluation, not tested in production.

<sup>2.</sup> The port pin must be selected as input.



# **7.3.14 RESETB pin characteristics**

The RESETB pin input driver uses CMOS technology, which is connected with a pull-up resistor that cannot be disconnected.

| Symbol          | Parameter                          | Conditions | Minimum<br>Value | Typical<br>Value | Maximum<br>Value | Unit |
|-----------------|------------------------------------|------------|------------------|------------------|------------------|------|
| VIL(RESETB) (1) | Input low level voltage            |            | -0.3             |                  | 0.3VCC           | ٧    |
| VIH(RESETB)     | Input high level voltage           |            | 0.7VCC           |                  | VCC+0.3          | V    |
| Vhys(RESETB)    | Schmitt trigger voltage hysteresis |            |                  | 200              |                  | mV   |
| RPU             | Weak pull-up equivalent resistance | VIN = VSS  |                  | 80               |                  | ΚΩ   |
| TF(RESETB) (1)  | Input filter pulse                 |            |                  |                  | 2                | μs   |
| TNF(RESETB) (1) | Input unfiltered pulse             |            | 10               |                  |                  | μs   |

<sup>1.</sup> Guaranteed by design, not tested in production.



### 7.3.15 ADC Characteristic

| This product                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Symbol                          | Parameter                      | Conditions                                                                                  | Minimum<br>Value | Typical<br>Value | Maximum<br>Value | Unit   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------------------------------|---------------------------------------------------------------------------------------------|------------------|------------------|------------------|--------|
| DEV_AVCC/3   AVCC/3 accuracy   3   3   6   6   6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | VADCIN                          | Input voltage range            | Single ended                                                                                | 0                |                  | Vadcrefin        | ٧      |
| Active current including reference generator and buffer     Active current without reference generator and buffer     ADC sampling switch impedance     ADC sampling switch impedance     ADC external input resistor(2)     ADC external input resistor(2)     ADC external input resistor(2)     ADC concentry     ADC external input resistor(2)     ADC external input resistor(2)     ADC concentry     ADC external input resistor(2)     ADC external input resistor  | Vadcrefin                       |                                | Single ended                                                                                | 0                |                  | AVCC             | V      |
| ADC1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | DEV <sub>AVCC/3</sub>           | AVCC/3 accuracy                |                                                                                             |                  | 3                |                  | %      |
| RADC2   Reference generator and buffer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ladc1                           | reference generator and buffer | 200Ksps                                                                                     |                  | 2                |                  | mA     |
| RADC   Impedance   Impedanc  | I <sub>ADC2</sub>               | reference generator and        | 1Msps                                                                                       |                  | 0.5              |                  | mA     |
| Impedance   Startup time of reference generator and ADC core   Startup time of reference generator   Startup time of reference generator   Startup time of r  | CADCIN                          | • •                            |                                                                                             |                  | 16               | 19.2             | pF     |
| RAINI-1   resistor(2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | R <sub>ADC</sub> <sup>(1)</sup> | impedance                      |                                                                                             |                  | 1.5              |                  | kΩ     |
| TadeConv   Startup time of reference generator and ADC core   20   24   28   cycle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | R <sub>AIN</sub> <sup>(1)</sup> |                                |                                                                                             |                  |                  | 100              | kΩ     |
| TADCCSTART   generator and ADC core   30   18   18   18   18   19   10   10   10   10   18   19   10   10   10   18   18   19   10   10   10   18   19   10   10   18   19   10   10   18   19   10   10   18   19   10   10   10   10   10   10   10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | FADCCLK                         |                                |                                                                                             |                  |                  | 24M              | Hz     |
| This product   This | TADCSTART                       |                                |                                                                                             |                  | 30               |                  | μs     |
| ENOB   Effective Bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | TADCCONV                        | Conversion time                |                                                                                             | 20               | 24               | 28               | cycles |
| Surable   Signal to Noise   Ref=vCC   200Ksps@vCC>=1.8V   Ref=internal 1.5V   9.4   Bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ENOB                            | Effective Bits                 | 500Ksps@VCC>=2.4V<br>200Ksps@VCC>=1.8V<br>REF=EXREF<br>1Msps@VCC>=2.7V<br>500Ksps@VCC>=2.4V |                  |                  |                  |        |
| REF=Internal 1.5V   200Ksps@VCC>=2.8V   REF=internal 2.5V   9.4   Bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                 |                                | REF=VCC<br>200Ksps@VCC>=1.8V                                                                |                  | 9.4              |                  | Rit    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                 |                                | 200Ksps@VCC>=2.8V                                                                           |                  |                  |                  |        |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                 |                                | 1Msps@VCC>=2.7V<br>500Ksps@VCC>=2.4V<br>200Ksps@VCC>=1.8V<br>REF=EXREF                      |                  | 68.2             |                  | dB     |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | SNR                             |                                | 500Ksps@VCC>=2.4V<br>200Ksps@VCC>=1.8V                                                      |                  | 68.2             |                  | dB     |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                 |                                | REF=internal 1.5V                                                                           |                  | 60               |                  | dB     |
| INL <sup>(1)</sup> Untegral non-linearity VREF=EXREF/AVCC -1 1 LSB 200Ksps; VREF=EXREF/AVCC -3 3 LSB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                 |                                | REF=internal 2.5V                                                                           |                  | 60               |                  | dB     |
| Integral non-linearity VREF=EXREF/AVCC -3 3 LSB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | DNL <sup>(1)</sup>              | Differential non-linearity     | VREF=EXREF/AVCC                                                                             | -1               |                  | 1                | LSB    |
| Fo Offset error                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | INL <sup>(1)</sup>              | Integral non-linearity         |                                                                                             | -3               |                  | 3                | LSB    |
| Lo Office effor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Eo                              | Offset error                   |                                                                                             |                  | 0                |                  | LSB    |
| Eg Gain error 0 LSB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Eg                              | Gain error                     |                                                                                             |                  | 0                |                  | LSB    |

Guaranteed by design, not tested in production.
 The typical application of ADC is shown in the figure below:





Under the condition of 0.5LSB sampling error accuracy requirement, the calculation formula of external input impedance is as follows:

$$R_{AIN} = \frac{M}{F_{ADC} * C_{ADC} * (N + 1) * ln(2)} - R_{ADC}$$

 $R_{AIN} = \frac{M}{F_{ADC}*C_{ADC}*(N+1)*\ln(2)} - R_{ADC}$  among them  $F_{ADC}$  It is the ADC clock frequency. Register ADC\_CR0<3:2> can set its relationship with PCLK, as shown in the following table.

The following table shows the ADC clock frequency  $F_{ADC}$  Relationship with PCLK frequency division ratio:

| ADC_CR0<3:2> | N |
|--------------|---|
| 00           | 1 |
| 01           | 2 |
| 10           | 4 |
| 11           | 8 |

M is the number of sampling periods, which is set by the register ADC\_CR0<13:12>.

The following table shows the sampling time  $t_{sa}$  And ADC clock frequency  $F_{ADC}$  Relationship:

| ADC_CR0<13:12> | М  |
|----------------|----|
| 00             | 4  |
| 01             | 6  |
| 10             | 8  |
| 11             | 12 |



The following table shows the ADC clock frequency  $F_{ADC}$  And external resistance  $R_{AIN}$  Relationship (M=12, under the condition of sampling error 0.5LSB):

| $R_{AIN}$ (k $\Omega$ ) | F <sub>ADC</sub> (kHz) |
|-------------------------|------------------------|
| 10                      | 5600                   |
| 30                      | 2100                   |
| 50                      | 1300                   |
| 80                      | 820                    |
| 100                     | 660                    |
| 120                     | 550                    |
| 150                     | 450                    |

For the above typical applications, you should pay attention to:

- Minimize the ADC input port  $AIN_X$  parasitic capacitance  $C_{PARACITIC}$ ;
- In addition to considering  $R_{AIN}$  value, if the internal resistance of signal source  $V_{AIN}$ , it also needs to be considered.



### 7.3.16 VC Characteristic

| Symbol    | Parameter                                                                                          | Conditions                                                                                                                                      | Minimum<br>Value | Typical<br>Value                                     | Maximum<br>Value | Unit |
|-----------|----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------|------------------|------|
| Vin       | Input voltage range                                                                                |                                                                                                                                                 | 0                |                                                      | 5.5              | V    |
| Vincom    | Input common mode range                                                                            |                                                                                                                                                 | 0                |                                                      | VCC-0.2          | V    |
| Voffset   | Input offset                                                                                       | Normal temperature 25°C 3.3V                                                                                                                    | -10              |                                                      | +10              | mV   |
| Icomp     | Comparator's current                                                                               | VCx_BIAS_SEL=00<br>VCx_BIAS_SEL=01<br>VCx_BIAS_SEL=10<br>VCx_BIAS_SEL=11                                                                        |                  | 0.3<br>1.2<br>10<br>20                               |                  | μΑ   |
| Tresponse | Comparator's response time when one input cross another                                            | VCx_BIAS_SEL=00<br>VCx_BIAS_SEL=01<br>VCx_BIAS_SEL=10<br>VCx_BIAS_SEL=11                                                                        |                  | 20<br>5<br>1<br>0.2                                  |                  | μs   |
| Tsetup    | Comparator's setup time<br>when ENABLE.<br>Input signals unchanged.                                | VCx_BIAS_SEL=00<br>VCx_BIAS_SEL=01<br>VCx_BIAS_SEL=10<br>VCx_BIAS_SEL=11                                                                        |                  | 20<br>5<br>1<br>0.2                                  |                  | μs   |
| Twarmup   | From main bandgap enable<br>to Temp sensor voltage, ADC<br>internal 1.5V, 2.5V reference<br>stable |                                                                                                                                                 |                  | 20                                                   |                  | μs   |
| Tfilter   | Digital filter time                                                                                | VC_debounce = 000 VC_debounce = 010 VC_debounce = 011 VC_debounce = 100 VC_debounce = 101 VC_debounce = 110 VC_debounce = 110 VC_debounce = 111 |                  | 7<br>14<br>28<br>112<br>450<br>1800<br>7200<br>28800 |                  | μs   |

#### 7.3.17 OPA Characteristic

OPA: (AVCC= $2.2 \sim 5.5 \text{ V}$ , AVSS=0 V, Ta= $-40 \sim +85 ^{\circ}\text{C}$ )

| Symbol | Parameter                              | Conditions                                | Minimum<br>Value | Typical<br>Value | Maximum<br>Value | Unit |
|--------|----------------------------------------|-------------------------------------------|------------------|------------------|------------------|------|
| Vi     | Input voltage                          |                                           | 0                | -                | AVCC             | V    |
| Vo     | Output voltage (1)                     |                                           | 0.1              | -                | AVCC-0.2         | V    |
| lo     | Output current (1)                     |                                           |                  |                  | 2.2              | mA   |
| RL     | Load resistance (1)                    |                                           | 5K               |                  |                  | Ohm  |
| Tstart | Initialization time (2)                |                                           |                  |                  | 20               | μs   |
| Vio    | Input offset voltage                   | Vic=AVCC/2, Vo=AVCC/2<br>RL=5kΩ, Rs=50 pF |                  | ±6               |                  | mV   |
| PM     | Phase margin (1)                       | Vic=AVCC/2, Vo=AVCC/2<br>RL=5kΩ, CL=50pF  |                  | 80               | -                | deg  |
| UGBW   | Unity gain<br>bandwidth <sup>(1)</sup> | Vic=AVCC/2, Vo=AVCC/2<br>RL=5kΩ, CL=50pF  |                  | 9.3              |                  | MHz  |
| SR     | Slew rate (1)                          | RL=5kΩ, CL=50pF                           |                  | 8                |                  | V/µs |

- Guaranteed by design, not tested in production.
   Need to set BGR\_CR<0>=1 at the same time.



## 7.3.18 DAC Characteristic

| Symbol              | Parameter                            | Conditions                           | Minimum<br>Value | Typical<br>Value | Maximum<br>Value | Unit |
|---------------------|--------------------------------------|--------------------------------------|------------------|------------------|------------------|------|
| V <sub>DACOUT</sub> | Output voltage range                 | AVCC voltage reference, single ended | 0                |                  | Vcc              | V    |
| V <sub>DACCM</sub>  | Output common mode voltage range     |                                      | 0                |                  | Vcc              | V    |
| IDAC                | Active current                       | 500KSamples/s                        |                  | 15               |                  | μΑ   |
| SRDAC               | Sample rate                          |                                      |                  |                  | 500              | Ksps |
| tdacconv            | Conversion time                      |                                      | 2                |                  |                  | μs   |
| tdacsettle          | Setting time                         |                                      |                  | 5                |                  | μs   |
| SNR <sub>DAC</sub>  | Signal to Noise Ratio                |                                      |                  | 59               |                  | dB   |
| SNDRDAC             | Signal to Noise and Distortion Ratio |                                      |                  | 57               |                  | dB   |
| SFDR <sub>DAC</sub> | Spurious Free<br>Dynamic Range       |                                      |                  | 56               |                  | dB   |
| $V_{DACOFFSET}$     | Offset voltage                       | w/o buffer                           |                  | 2                |                  | mV   |
| DNL <sub>DAC</sub>  | Differential non-<br>linearity       |                                      |                  | ±1               |                  | LSB  |
| INL <sub>DAC</sub>  | Integral non-linearity               |                                      |                  | ±5               |                  | LSB  |



## 7.3.19 TIM timer features

For details on the characteristics of the input and output multiplex function pins (output compare, input capture, external clock, PWM output), see the table below.

Table 7-10 Advanced Timer (ADVTIM) Features

| Symbol                                                                                   | Parameter                  | Conditions                 | Minimum<br>Value | Maximum<br>Value | Unit                |
|------------------------------------------------------------------------------------------|----------------------------|----------------------------|------------------|------------------|---------------------|
|                                                                                          | Times to distinguish time  |                            | 1                |                  | tтімськ             |
| t <sub>res</sub>                                                                         | Timer to distinguish time  | f <sub>TIMCLK</sub> =48MHz | 20.8             |                  | ns                  |
| £                                                                                        | External clock frequency   |                            | 0                | ftimclk/2        | MHz                 |
| Text                                                                                     |                            | f <sub>TIMCLK</sub> =48MHz | 0                | 24               | MHz                 |
| Restim                                                                                   | Timer resolution           |                            |                  | 16               | Bit                 |
| T <sub>counter</sub> When the internal clock is selected, the 16-bit counter clock cycle | When the internal clock is |                            | 1                | 65536            | t <sub>TIMCLK</sub> |
|                                                                                          |                            | f <sub>TIMCLK</sub> =48MHz | 0.0208           | 1363             | μs                  |
| TMAX_COUNT                                                                               | Maximous passible count    |                            |                  | 67108864         | t <sub>TIMCLK</sub> |
|                                                                                          | Maximum possible count     | fTIMCLK=48MHz              |                  | 1.4              | S                   |

<sup>1.</sup> Guaranteed by design, not tested in production.

**Table 7-11 General Timer Features** 

| Symbol               | Parameter                                | Conditions                 | Minimum<br>Value | Maximum<br>Value | Unit                |
|----------------------|------------------------------------------|----------------------------|------------------|------------------|---------------------|
| t <sub>res</sub>     | Timer to distinguish time                |                            | 1                |                  | tтімськ             |
| tres                 | Timer to distinguish time                | f <sub>TIMCLK</sub> =48MHz | 20.8             |                  | ns                  |
| f                    | External clock frequency                 |                            | 0                | fTIMCLK/2        | MHz                 |
| f <sub>ext</sub>     |                                          | ftimclk=48MHz              | 0                | 24               | MHz                 |
| _                    |                                          |                            |                  | 16               | Bit                 |
| Restim               | Timer resolution                         | Mode 0 free counting       |                  | 32               | Bit                 |
| т .                  | When the internal clock is               |                            | 1                | 65536            | t <sub>TIMCLK</sub> |
| T <sub>counter</sub> | selected, the 16-bit counter clock cycle | ftimclk=48MHz              | 0.0208           | 1363             | μs                  |
| TMAX_COUNT           | Maximum passible sount                   |                            |                  | 16777216         | tтімсік             |
|                      | Maximum possible count                   | f <sub>TIMCLK</sub> =48MHz |                  | 349.5            | ms                  |

<sup>1.</sup> Guaranteed by design, not tested in production.



**Table 7-12 PCA Characteristics** 

| Symbol           | Parameter                                                           | Conditions                 | Minimum<br>Value | Maximum<br>Value      | Unit    |
|------------------|---------------------------------------------------------------------|----------------------------|------------------|-----------------------|---------|
|                  | Timor to distinguish timo                                           |                            | 1                |                       | tтімськ |
| t <sub>res</sub> | Timer to distinguish time                                           | ftimclk=48MHz              | 20.8             |                       | ns      |
|                  | External clock frequency                                            |                            | 0                | f <sub>TIMCLK/2</sub> | MHz     |
| f <sub>ext</sub> |                                                                     | f <sub>TIMCLK</sub> =48MHz | 0                | 24                    | MHz     |
| Restim           | Timer resolution                                                    |                            |                  | 16                    | Bit     |
| _                | When the internal clock is selected, the 16-bit counter clock cycle |                            | 1                | 65536                 | tтімськ |
| Tcounter         |                                                                     | f <sub>TIMCLK</sub> =48MHz | 0.0208           | 1363                  | μs      |
| TMAX_COUNT       | Mayimum nagible count                                               |                            |                  | 2097152               | tтімськ |
|                  | Maximum possible count                                              | f <sub>TIMCLK</sub> =48MHz |                  | 43.69                 | ms      |

<sup>1.</sup> Guaranteed by design, not tested in production.

#### **Table 7-13 WDT Characteristics**

| Symbol           | Parameter         | Conditions                 | Minimum<br>Value | Maximum<br>Value | Unit |
|------------------|-------------------|----------------------------|------------------|------------------|------|
| t <sub>res</sub> | WDT overflow time | f <sub>WDTCLK</sub> =10kHz | 1.6              | 52000            | ms   |

<sup>1.</sup> Guaranteed by design, not tested in production.



## 7.3.20 Communication Interface

## 7.3.20.1 I2C features

I2C interface characteristics are as follows:

**Table 7-14 I2C Interface Characteristics** 

|                  |                                                          | Standard m       | node (100K)      | ode (100K) Fast mode (400K) |                  | High speed       | mode (1M)        |      |
|------------------|----------------------------------------------------------|------------------|------------------|-----------------------------|------------------|------------------|------------------|------|
| Symbol           | Parameter                                                | Minimum<br>Value | Maximum<br>Value | Minimum<br>Value            | Maximum<br>Value | Minimum<br>Value | Maximum<br>Value | Unit |
| tscll            | SCL clock<br>low time                                    | 4.7              |                  | 1.25                        |                  | 0.5              |                  | μs   |
| tsclh            | SCL clock high time                                      | 4.0              |                  | 0.6                         |                  | 0.26             |                  | μs   |
| tsu.sda          | SDA<br>establishme<br>nt time                            | 250              |                  | 100                         |                  | 50               |                  | ns   |
| thd.sda          | SDA hold<br>time                                         | 0                |                  | 0                           |                  | 0                |                  | μs   |
| thd.sta          | Start<br>condition<br>hold time                          | 2.5              |                  | 0.625                       |                  | 0.25             |                  | μs   |
| tsu.sta          | Repeated<br>start<br>condition<br>establishme<br>nt time | 2.5              |                  | 0.6                         |                  | 0.25             |                  | μs   |
| tsu.sto          | Stop<br>condition<br>establishme<br>nt time              | 0.25             |                  | 0.25                        |                  | 0.25             |                  | μs   |
| t <sub>BUF</sub> | Bus idle (stop condition to start condition)             | 4.7              |                  | 1.3                         |                  | 0.5              |                  | μs   |

1. Guaranteed by design, not tested in production.



Figure 7-3 I2C Interface Timing



## 7.3.20.2 SPI features

**Table 7-15 SPI Interface Features** (1)(2)

| Symbol               | Parameter                           | Conditions                                       | Minimum Value              | Maximum Value            | Unit |
|----------------------|-------------------------------------|--------------------------------------------------|----------------------------|--------------------------|------|
|                      |                                     | Host Transmission Mode fPCLK = 32 MHz            | 62.5                       | -                        | ns   |
| t <sub>c(SCK)</sub>  | Serial clock period <sup>(3)</sup>  | Host Receive Mode fPCLK = 48 MHz                 | 160                        | -                        | ns   |
| LC(SCK)              | Serial clock period                 | Slave Transmission Mode fPCLK = 48 MHz           | 160                        | -                        | ns   |
|                      |                                     | Slave Receive Mode<br>f <sub>PCLK</sub> = 48 MHz | 84                         | -                        | ns   |
| tw(sckh)             | High lovel time of social clock     | Host mode                                        | $0.45 \times t_{c(SCK)}$   | -                        | ns   |
| LW(SCKH)             | High level time of serial clock     | Slave mode                                       | $0.45 \times t_{c(SCK)}$   | -                        | ns   |
| + (0000)             | Low level time of serial clock      | Host mode                                        | $0.45 \times t_{c(SCK)}$   | -                        | ns   |
| LW(SCKL)             |                                     | Slave mode                                       | 0.45 × t <sub>c(SCK)</sub> | -                        | ns   |
| t <sub>su(SSN)</sub> | Setup time selected by slave        | Slave mode                                       | 0.45 × t <sub>c(SCK)</sub> | -                        | ns   |
| th(SSN)              | Hold time selected by slave         | Slave mode                                       | 0.45 × t <sub>c(SCK)</sub> | -                        | ns   |
| t <sub>v(MO)</sub>   | Effective time of host data output  | -                                                | -                          | 3                        | ns   |
| t <sub>h(MO)</sub>   | Hold time of host data output       | -                                                | 2                          | -                        | ns   |
| t <sub>v(SO)</sub>   | Effective time of slave data output | -                                                | -                          | 20+1.5*T <sub>PCLK</sub> | ns   |
| t <sub>h(SO)</sub>   | Hold time of slave data output      | -                                                | 10+0.5*T <sub>PCLK</sub>   | -                        | ns   |
| t <sub>su(MI)</sub>  | Setup time of host data input       | -                                                | 10                         | -                        | ns   |
| t <sub>h(MI)</sub>   | Hold time of host data input        | -                                                | 2                          | -                        | ns   |
| t <sub>su(SI)</sub>  | Setup time of slave data input      | -                                                | 10                         | -                        | ns   |
| t <sub>h(SI)</sub>   | Hold time of slave data input       | -                                                | 2                          | -                        | ns   |

- Guaranteed by design, not tested in production.
   Data is given based on the condition that VCC=3.0V.
   The maximum frequency division coefficient of host mode is PCLK/2, and the maximum frequency division coefficient of slave mode is PCLK/4.



The waveform and timing parameters of the SPI interface signal are as follows:



Figure 7-4 SPI Timing Diagram (Master mode)



Figure 7-5 SPI Timing Diagram (slave mode cpha=0)





Figure 7-6 SPI Timing Diagram (slave mode cpha=1)



## 7.3.20.3 I2S features<sup>(1)</sup>

| Symbol                    | Parameter                   | Conditions                                 | Minimum<br>Value | Maximum<br>Value | Unit |  |
|---------------------------|-----------------------------|--------------------------------------------|------------------|------------------|------|--|
| fck                       | I2S clock frequency         | Master mode (data:16bits,audio freq 48kHz) | 1.597            | 1.601            | MHz  |  |
| Tex                       |                             | Slave mode                                 | 0                | 6.5              |      |  |
| t <sub>r(ck)</sub>        | I2S clock rise time         | Canacitive load C. —15n5                   | -                | 10               |      |  |
| T <sub>f(ck)</sub>        | I2S clock fall time         | Capacitive load C <sub>L</sub> =15pF       | -                | 12               |      |  |
| t <sub>w(ckh)</sub>       | I2S clock high time         | Machar facili, 16MII- audio from 40MI-     | 306              | -                |      |  |
| tw(ckl)                   | I2S clock low time          | Master fpclk=16MHz, audio freq 48kHz       | 312              | -                |      |  |
| t <sub>v(ws)</sub>        | WS effective time           | Master mode                                | 2                | -                | ns   |  |
| T <sub>h(ws)</sub>        | WS hold time                | Master mode                                | 2                | -                |      |  |
| T <sub>su(ws)</sub>       | WS establishment time       | Slave mode                                 | 7                | -                |      |  |
| Th(ws)                    | WS hold time                | Slave mode                                 | 0                | -                |      |  |
| Duty(sck)                 | Slave mode clock duty cycle | Slave mode                                 | 25               | 75               | %    |  |
| $T_{su(SD\_MR)}$          | SD input setup time         | Master receiver                            | 6                | -                |      |  |
| T <sub>su(SD_SR)</sub>    | - 3D input setup time       | Slave receiver                             | 2                | -                |      |  |
| Th(SD_MR) (2)             | SD input hold time          | Master receiver                            | 4                | -                |      |  |
| Th(SD_SR) (2)             | - 3D input noid time        | Slave receiver                             | 0.5              | -                |      |  |
| T <sub>v(SD_MR)</sub> (2) |                             | Master transmitter                         | -                | 4                | ns   |  |
| T <sub>v(SD_SR)</sub> (2) | SD output setup time        | Slave transmitter                          | -                | 20               |      |  |
| Th(SD_MR)                 | CD autout hald time         | Master transmitter                         | 0                | -                |      |  |
| T <sub>h(SD_SR)</sub>     | SD output hold time         | Slave transmitter                          | 13               | -                |      |  |

Guaranteed by design, not tested in production.
 Related to FPCLK, for example, FPCLK = 10M TPCLK = 1/FPCLK = 100ns.





- 1. Measurement points are done at CMOS levels: 0.3×V<sub>DDIOX</sub> and 0.7×V<sub>DDIOX</sub>.
- 2. LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte.

Figure 7-7 I2S slave timing diagram



- 1. Data based on characterization results, not tested in production.
- LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte.

Figure 7-8 I2S master timing diagram



## 8 Packaging Information

## 8.1 Packaging Size

## LQFP100 packaging



|        | 14 x 14 Millimeter |       |       |  |  |
|--------|--------------------|-------|-------|--|--|
| Symbol | Min                | Nom   | Max   |  |  |
| Α      |                    |       | 1.60  |  |  |
| A1     | 0.05               |       | 0.15  |  |  |
| A2     | 1.35               | 1.40  | 1.45  |  |  |
| А3     | 0.59               | 0.64  | 0.69  |  |  |
| b      | 0.18               |       | 0.26  |  |  |
| b1     | 0.17               | 0.20  | 0.23  |  |  |
| С      | 0.13               |       | 0.17  |  |  |
| c1     | 0.12               | 0.13  | 0.14  |  |  |
| D      | 15.80              | 16.00 | 16.20 |  |  |
| D1     | 13.90              | 14.00 | 14.10 |  |  |
| Е      | 15.80              | 16.00 | 16.20 |  |  |
| E1     | 13.90              | 14.00 | 14.10 |  |  |
| еВ     | 15.05              |       | 15.35 |  |  |
| е      | 0.50BSC            |       |       |  |  |
| L      | 0.45               |       | 0.75  |  |  |
| L1     | 1.00REF            |       |       |  |  |
| θ      | 0                  |       | 7°    |  |  |

## NOTE:

Dimensions "D1" and "E1" do not include mold flash.



## LQFP64 packaging











| Symbol   | 10 x 10 Millimeter |       |       |  |  |
|----------|--------------------|-------|-------|--|--|
| Syllibol | Min                | Nom   | Max   |  |  |
| Α        |                    |       | 1.60  |  |  |
| A1       | 0.05               |       | 0.15  |  |  |
| A2       | 1.35               | 1.40  | 1.45  |  |  |
| А3       | 0.59               | 0.64  | 0.69  |  |  |
| b        | 0.18               |       | 0.26  |  |  |
| b1       | 0.17               | 0.20  | 0.23  |  |  |
| С        | 0.13               | -     | 0.17  |  |  |
| c1       | 0.12               | 0.13  | 0.14  |  |  |
| D        | 11.80              | 12.00 | 12.20 |  |  |
| D1       | 9.90               | 10.00 | 10.10 |  |  |
| E        | 11.80              | 12.00 | 12.20 |  |  |
| E1       | 9.90               | 10.00 | 10.10 |  |  |
| eВ       | 11.05              | -     | 11.25 |  |  |
| е        | 0.50BSC            |       |       |  |  |
| L        | 0.45               |       | 0.75  |  |  |
| L1       | 1.00REF            |       |       |  |  |
| θ        | 0°                 |       | 7°    |  |  |

### NOTE:

 Dimensions "D1" and "E1" do not include mold flash.



## LQFP48 packaging



| Complete | 7       | x 7 Millimet | er   |  |  |
|----------|---------|--------------|------|--|--|
| Symbol   | Min     | Nom          | Max  |  |  |
| Α        |         |              | 1.60 |  |  |
| A1       | 0.05    |              | 0.15 |  |  |
| A2       | 1.35    | 1.40         | 1.45 |  |  |
| A3       | 0.59    | 0.64         | 0.69 |  |  |
| b        | 0.18    |              | 0.26 |  |  |
| b1       | 0.17    | 0.20         | 0.23 |  |  |
| С        | 0.13    |              | 0.17 |  |  |
| c1       | 0.12    | 0.13         | 0.14 |  |  |
| D        | 8.80    | 9.00         | 9.20 |  |  |
| D1       | 6.90    | 7.00         | 7.10 |  |  |
| E        | 8.80    | 9.00         | 9.20 |  |  |
| E1       | 6.90    | 7.00         | 7.10 |  |  |
| еВ       | 8.10    |              | 8.25 |  |  |
| е        | 0.50BSC |              |      |  |  |
| L        | 0.40    |              | 0.65 |  |  |
| L1       | 1.00REF |              |      |  |  |
| θ        | 0       |              | 7°   |  |  |

## NOTE:

 Dimensions "D1" and "E1" do not include mold flash.



## QFN32 packaging







| Symbol                 | 5 x 5 Millimeter |             |      |  |  |
|------------------------|------------------|-------------|------|--|--|
| Syllibol               | Min              | Nom         | Max  |  |  |
| Α                      | 0.70             | 0.75        | 0.80 |  |  |
| A1                     | 0.00             | 0.02        | 0.05 |  |  |
| b                      | 0.20             | 0.25        | 0.30 |  |  |
| b1                     |                  | 0.16REF     |      |  |  |
| С                      | 0.18             | 0.20        | 0.25 |  |  |
| D                      | 4.90             | 5.00        | 5.10 |  |  |
| D2                     | 3.70             | 3.80        | 3.90 |  |  |
| е                      |                  | 0.50BSC     |      |  |  |
| Ne                     |                  | 3.50BSC     |      |  |  |
| Nd                     |                  | 3.50BSC     |      |  |  |
| E                      | 4.90             | 5.00        | 5.10 |  |  |
| E2                     | 3.70             | 3.80        | 3.90 |  |  |
| L                      | 0.25             | 0.30        | 0.35 |  |  |
| h                      | 0.30             | 0.35        | 0.40 |  |  |
| L/F<br>carrier<br>size |                  | 4.10 x 4.10 |      |  |  |



# 8.2 Schematic diagram of pad

LQFP100 packaging (14mm x 14mm)



- Dimensions are expressed in millimeters.
- Dimensions are for reference only.





- Dimensions are expressed in millimeters.
- Dimensions are for reference only.





- Dimensions are expressed in millimeters.
- Dimensions are for reference only.





- Dimensions are expressed in millimeters.
- Dimensions are for reference only.



## 8.3 Silkscreen instructions

The position and information of Pin 1 printed on the front of each package are given below.

LQFP100 packaging (14mm x 14mm) LQFP64 packaging (10mm x 10mm)

LQFP48 packaging (7mm x 7mm)



#### QFN32 packaging (5mm x 5mm)



#### Note:

- The blank boxes in the above figure indicate optional marks related to production, which are not explained in this section.



## 8.4 Packaging Thermal Resistance Coefficient

When the packaged chip is working at the specified working environment temperature, the junction temperature T<sub>j</sub> (°C) of the chip surface can be calculated according to the following formula:

$$T_i = T_{amb} + (P_D \times \theta_{IA})$$

- T<sub>amb</sub> refers to the working environment temperature when the packaged chip is working, the unit is °C;
- lacktriangledown  $eta_{JA}$  refers to the thermal resistance coefficient of the package to the working environment, the unit is °C/W;
- P<sub>D</sub> is equal to the sum of internal power consumption of the chip and I/O power consumption, and the unit is W. The internal power consumption of the chip is the product's I<sub>DD</sub> x V<sub>DD</sub>. I/O power consumption refers to the power consumption generated by the I/O pins when the chip is working. Usually this part of the value is very small and can be ignored.

When the chip is working at the specified working environment temperature, the junction temperature  $T_j$  of the chip surface cannot exceed the maximum allowable junction temperature  $T_J$  of the chip.

Table 8-1 Thermal resistance coefficient table for each package

| Package Type and Size             | Thermal Resistance Junction-ambient Value (θ <sub>JA</sub> ) | Unit |
|-----------------------------------|--------------------------------------------------------------|------|
| LQFP100 14mm x 14mm / 0.5mm pitch | 50 +/- 10%                                                   | °C/W |
| LQFP64 10mm x 10mm / 0.5mm pitch  | 65 +/- 10%                                                   | °C/W |
| LQFP48 7mm x 7mm / 0.5mm pitch    | 75 +/- 10%                                                   | °C/W |
| QFN32 5mm x 5mm / 0.5mm pitch     | 42 +/- 10%                                                   | °C/W |



# 9 Ordering Information

| Part Number       |           | HC32F072PATA-LQFP100 | HC32F072KATA-LQFP64 | HC32F072JATA-LQ48 | HC32F072FAUA-QN32TR |
|-------------------|-----------|----------------------|---------------------|-------------------|---------------------|
| Memory            | Flash     | 128K                 | 128K                | 128K              | 128K                |
|                   | RAM       | 16K                  | 16K                 | 16K               | 16K                 |
| I/O               |           | 86                   | 50                  | 36                | 25                  |
| TIMER             | GTIMER    | 4                    | 4                   | 4                 | 4                   |
|                   | ATIMER    | 3                    | 3                   | 3                 | 3                   |
| Connectivity      | UART      | 4                    | 4                   | 2                 | 2                   |
|                   | LPUART    | 2                    | 2                   | 2                 | 1                   |
|                   | I2C       | 2                    | 2                   | 2                 | 1                   |
|                   | SPI       | 2                    | 2                   | 2                 | 1                   |
|                   | USB       | ✓                    | ✓                   | ✓                 | 1                   |
|                   | CAN       | ✓                    | ✓                   | ✓                 | 1                   |
|                   | 125       | 2                    | 2                   | 2                 | 1                   |
| Analog            | ADC*12bit | 24ch                 | 23ch                | 17ch              | 11ch                |
|                   | DAC*12bit | 2ch                  | 2ch                 | 2ch               | 2ch                 |
|                   | OP        | 5                    | 5                   | 3                 | 1                   |
|                   | Comp      | 3                    | 3                   | 3                 | 3                   |
| Secruty           | AES       | ✓                    | ✓                   | ✓                 | /                   |
| LVD               |           | <b>/</b>             | /                   | 1                 | /                   |
| LVR               |           | <b>/</b>             | /                   | 1                 | /                   |
| Votage            | Vdd       | 1.8~5.5v             | 1.8~5.5v            | 1.8~5.5v          | 1.8~5.5v            |
| Package           |           | LQFP100(14*14)       | LQFP64(10*10)       | LQFP48(7*7)       | QFN32(5*5)          |
| Shipping Form     |           | Plate                | Plate               | Plate             | Tape                |
| Product Thickness |           | 1.6mm                | 1.6mm               | 1.6mm             | 0.75mm              |
| Foot Spacing      |           | 0.5mm                | 0.5mm               | 0.5mm             | 0.5mm               |

Before ordering, please contact the sales window for the latest mass production information.



# **Version revision history**

| Version number | Revision<br>Date | Modify the content                                                                                                                                                                                                                                                                                                                                                     |
|----------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev1.00        | 2019/11/18       | The first draft is released.                                                                                                                                                                                                                                                                                                                                           |
| Rev1.10        | 2019/12/25       | Update the following information: ①Add QFN32 package; ②Typical application circuit diagram; ③High-speed external clock XTH and low-speed external clock XTL with diagrams and precautions; ④Silk printing description; ⑤Description of general working conditions; ⑥Ordering information.                                                                              |
| Rev1.20        | 2020/04/10       | Update the following information: ①pin function description; ② add AVCC/3 precision in ADC features.                                                                                                                                                                                                                                                                   |
| Rev1.30        | 2020/05/29       | Update the following information: ① Correct typos in 7.3.7.2; ② RCL oscillator accuracy in 7.3.8.2.                                                                                                                                                                                                                                                                    |
| Rev1.40        | 2020/06/30       | Update the following information:                                                                                                                                                                                                                                                                                                                                      |
| Rev1.50        | 2020/07/31       | Update the following information: ① Add 7.3.19, 7.3.20, 8.2 and 8.4; ②7.3.11 grade; ③ $V_{IH}$ and $V_{IL}$ values in 7.3.13.2.                                                                                                                                                                                                                                        |
| Rev1.60        | 2020/09/30       | Update the following information: ①Functional block diagram; ② Add SPI feature and I2S feature <sup>(1)</sup> ; ③1.4 description; ④ $V_{IL}$ and $V_{IH}$ in 7.3.14; ⑤ Add 7.3.13.3; ⑥The OPA quantity of HC32F072FAUA is 1.                                                                                                                                           |
| Rev1.70        | 2021/05/31       | Update the following information: ① modify the statement; ② correct the ANALOG function of PB04 and port multiplexing table in the pin function description; ③ thd.sta and tsu.sto parameters in the I2C feature; ④ data retention period in the memory feature; ⑤ increase the gm parameter in the external clock source feature.                                     |
| Rev1.80        | 2022/03/09       | The company logo is updated.                                                                                                                                                                                                                                                                                                                                           |
| Rev1.81        | 2022/08/13       | Update the following information: ①3.2 Pin function description, delete the PF01 function mapping of TIM4_CHB; ②7.3.14 RESETB pin characteristics, modify the input filter pulse time.                                                                                                                                                                                 |
| Rev1.82        | 2023/06/21       | Update the following information: 1 The address range of the storage map APB1 is incorrect.                                                                                                                                                                                                                                                                            |
| Rev1.83        | 2024/06/25       | Update the following information: ① The number of ADC and VC channels is modified and 1.2V related descriptions are deleted in 1.27 and 1.29, and 1.2V related descriptions are deleted in 7.3.16; ②The storage temperature range listed in Table 7-3 Temperature characteristics is changed. ③The section "7.3.8.3 Internal low speed clock 10k oscillator" is added. |
| Rev1.84        | 2024/12/12       | Update the following information: ①The content of 7.3.7.3 High-speed external clock XTH and 7.3.7.4 Low-speed external clock XTL is updated.                                                                                                                                                                                                                           |
| Rev1.85        | 2025/03/28       | Update the following information: ①Update the relevant parameters of the SPI interface features in Table 7-15; ②Modify the maximum value of the input filter pulse and the minimum value of the input non-filtered pulse in Section 7.3.14 RESETB pin characteristics.                                                                                                 |